xref: /openbmc/linux/drivers/net/ethernet/mellanox/mlx4/cmd.c (revision b9f761aa78126d0937f6ab38d04aec4f9fcce1df)
15a2cc190SJeff Kirsher /*
25a2cc190SJeff Kirsher  * Copyright (c) 2004, 2005 Topspin Communications.  All rights reserved.
35a2cc190SJeff Kirsher  * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
45a2cc190SJeff Kirsher  * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc.  All rights reserved.
55a2cc190SJeff Kirsher  *
65a2cc190SJeff Kirsher  * This software is available to you under a choice of one of two
75a2cc190SJeff Kirsher  * licenses.  You may choose to be licensed under the terms of the GNU
85a2cc190SJeff Kirsher  * General Public License (GPL) Version 2, available from the file
95a2cc190SJeff Kirsher  * COPYING in the main directory of this source tree, or the
105a2cc190SJeff Kirsher  * OpenIB.org BSD license below:
115a2cc190SJeff Kirsher  *
125a2cc190SJeff Kirsher  *     Redistribution and use in source and binary forms, with or
135a2cc190SJeff Kirsher  *     without modification, are permitted provided that the following
145a2cc190SJeff Kirsher  *     conditions are met:
155a2cc190SJeff Kirsher  *
165a2cc190SJeff Kirsher  *      - Redistributions of source code must retain the above
175a2cc190SJeff Kirsher  *        copyright notice, this list of conditions and the following
185a2cc190SJeff Kirsher  *        disclaimer.
195a2cc190SJeff Kirsher  *
205a2cc190SJeff Kirsher  *      - Redistributions in binary form must reproduce the above
215a2cc190SJeff Kirsher  *        copyright notice, this list of conditions and the following
225a2cc190SJeff Kirsher  *        disclaimer in the documentation and/or other materials
235a2cc190SJeff Kirsher  *        provided with the distribution.
245a2cc190SJeff Kirsher  *
255a2cc190SJeff Kirsher  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
265a2cc190SJeff Kirsher  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
275a2cc190SJeff Kirsher  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
285a2cc190SJeff Kirsher  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
295a2cc190SJeff Kirsher  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
305a2cc190SJeff Kirsher  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
315a2cc190SJeff Kirsher  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
325a2cc190SJeff Kirsher  * SOFTWARE.
335a2cc190SJeff Kirsher  */
345a2cc190SJeff Kirsher 
355a2cc190SJeff Kirsher #include <linux/sched.h>
365a2cc190SJeff Kirsher #include <linux/slab.h>
37ee40fa06SPaul Gortmaker #include <linux/export.h>
385a2cc190SJeff Kirsher #include <linux/pci.h>
395a2cc190SJeff Kirsher #include <linux/errno.h>
405a2cc190SJeff Kirsher 
415a2cc190SJeff Kirsher #include <linux/mlx4/cmd.h>
42948e306dSRony Efraim #include <linux/mlx4/device.h>
43e8f081aaSYevgeny Petrilin #include <linux/semaphore.h>
440a9a0188SJack Morgenstein #include <rdma/ib_smi.h>
4555ad3592SYishai Hadas #include <linux/delay.h>
46745d8ae4SEugenia Emantayev #include <linux/etherdevice.h>
475a2cc190SJeff Kirsher 
485a2cc190SJeff Kirsher #include <asm/io.h>
495a2cc190SJeff Kirsher 
505a2cc190SJeff Kirsher #include "mlx4.h"
51e8f081aaSYevgeny Petrilin #include "fw.h"
5208068cd5SIdo Shamay #include "fw_qos.h"
539616982fSEran Ben Elisha #include "mlx4_stats.h"
545a2cc190SJeff Kirsher 
555a2cc190SJeff Kirsher #define CMD_POLL_TOKEN 0xffff
56e8f081aaSYevgeny Petrilin #define INBOX_MASK	0xffffffffffffff00ULL
57e8f081aaSYevgeny Petrilin 
58e8f081aaSYevgeny Petrilin #define CMD_CHAN_VER 1
59e8f081aaSYevgeny Petrilin #define CMD_CHAN_IF_REV 1
605a2cc190SJeff Kirsher 
615a2cc190SJeff Kirsher enum {
625a2cc190SJeff Kirsher 	/* command completed successfully: */
635a2cc190SJeff Kirsher 	CMD_STAT_OK		= 0x00,
645a2cc190SJeff Kirsher 	/* Internal error (such as a bus error) occurred while processing command: */
655a2cc190SJeff Kirsher 	CMD_STAT_INTERNAL_ERR	= 0x01,
665a2cc190SJeff Kirsher 	/* Operation/command not supported or opcode modifier not supported: */
675a2cc190SJeff Kirsher 	CMD_STAT_BAD_OP		= 0x02,
685a2cc190SJeff Kirsher 	/* Parameter not supported or parameter out of range: */
695a2cc190SJeff Kirsher 	CMD_STAT_BAD_PARAM	= 0x03,
705a2cc190SJeff Kirsher 	/* System not enabled or bad system state: */
715a2cc190SJeff Kirsher 	CMD_STAT_BAD_SYS_STATE	= 0x04,
725a2cc190SJeff Kirsher 	/* Attempt to access reserved or unallocaterd resource: */
735a2cc190SJeff Kirsher 	CMD_STAT_BAD_RESOURCE	= 0x05,
745a2cc190SJeff Kirsher 	/* Requested resource is currently executing a command, or is otherwise busy: */
755a2cc190SJeff Kirsher 	CMD_STAT_RESOURCE_BUSY	= 0x06,
765a2cc190SJeff Kirsher 	/* Required capability exceeds device limits: */
775a2cc190SJeff Kirsher 	CMD_STAT_EXCEED_LIM	= 0x08,
785a2cc190SJeff Kirsher 	/* Resource is not in the appropriate state or ownership: */
795a2cc190SJeff Kirsher 	CMD_STAT_BAD_RES_STATE	= 0x09,
805a2cc190SJeff Kirsher 	/* Index out of range: */
815a2cc190SJeff Kirsher 	CMD_STAT_BAD_INDEX	= 0x0a,
825a2cc190SJeff Kirsher 	/* FW image corrupted: */
835a2cc190SJeff Kirsher 	CMD_STAT_BAD_NVMEM	= 0x0b,
845a2cc190SJeff Kirsher 	/* Error in ICM mapping (e.g. not enough auxiliary ICM pages to execute command): */
855a2cc190SJeff Kirsher 	CMD_STAT_ICM_ERROR	= 0x0c,
865a2cc190SJeff Kirsher 	/* Attempt to modify a QP/EE which is not in the presumed state: */
875a2cc190SJeff Kirsher 	CMD_STAT_BAD_QP_STATE   = 0x10,
885a2cc190SJeff Kirsher 	/* Bad segment parameters (Address/Size): */
895a2cc190SJeff Kirsher 	CMD_STAT_BAD_SEG_PARAM	= 0x20,
905a2cc190SJeff Kirsher 	/* Memory Region has Memory Windows bound to: */
915a2cc190SJeff Kirsher 	CMD_STAT_REG_BOUND	= 0x21,
925a2cc190SJeff Kirsher 	/* HCA local attached memory not present: */
935a2cc190SJeff Kirsher 	CMD_STAT_LAM_NOT_PRE	= 0x22,
945a2cc190SJeff Kirsher 	/* Bad management packet (silently discarded): */
955a2cc190SJeff Kirsher 	CMD_STAT_BAD_PKT	= 0x30,
965a2cc190SJeff Kirsher 	/* More outstanding CQEs in CQ than new CQ size: */
975a2cc190SJeff Kirsher 	CMD_STAT_BAD_SIZE	= 0x40,
985a2cc190SJeff Kirsher 	/* Multi Function device support required: */
995a2cc190SJeff Kirsher 	CMD_STAT_MULTI_FUNC_REQ	= 0x50,
1005a2cc190SJeff Kirsher };
1015a2cc190SJeff Kirsher 
1025a2cc190SJeff Kirsher enum {
1035a2cc190SJeff Kirsher 	HCR_IN_PARAM_OFFSET	= 0x00,
1045a2cc190SJeff Kirsher 	HCR_IN_MODIFIER_OFFSET	= 0x08,
1055a2cc190SJeff Kirsher 	HCR_OUT_PARAM_OFFSET	= 0x0c,
1065a2cc190SJeff Kirsher 	HCR_TOKEN_OFFSET	= 0x14,
1075a2cc190SJeff Kirsher 	HCR_STATUS_OFFSET	= 0x18,
1085a2cc190SJeff Kirsher 
1095a2cc190SJeff Kirsher 	HCR_OPMOD_SHIFT		= 12,
1105a2cc190SJeff Kirsher 	HCR_T_BIT		= 21,
1115a2cc190SJeff Kirsher 	HCR_E_BIT		= 22,
1125a2cc190SJeff Kirsher 	HCR_GO_BIT		= 23
1135a2cc190SJeff Kirsher };
1145a2cc190SJeff Kirsher 
1155a2cc190SJeff Kirsher enum {
1165a2cc190SJeff Kirsher 	GO_BIT_TIMEOUT_MSECS	= 10000
1175a2cc190SJeff Kirsher };
1185a2cc190SJeff Kirsher 
119b01978caSJack Morgenstein enum mlx4_vlan_transition {
120b01978caSJack Morgenstein 	MLX4_VLAN_TRANSITION_VST_VST = 0,
121b01978caSJack Morgenstein 	MLX4_VLAN_TRANSITION_VST_VGT = 1,
122b01978caSJack Morgenstein 	MLX4_VLAN_TRANSITION_VGT_VST = 2,
123b01978caSJack Morgenstein 	MLX4_VLAN_TRANSITION_VGT_VGT = 3,
124b01978caSJack Morgenstein };
125b01978caSJack Morgenstein 
126b01978caSJack Morgenstein 
1275a2cc190SJeff Kirsher struct mlx4_cmd_context {
1285a2cc190SJeff Kirsher 	struct completion	done;
1295a2cc190SJeff Kirsher 	int			result;
1305a2cc190SJeff Kirsher 	int			next;
1315a2cc190SJeff Kirsher 	u64			out_param;
1325a2cc190SJeff Kirsher 	u16			token;
133e8f081aaSYevgeny Petrilin 	u8			fw_status;
1345a2cc190SJeff Kirsher };
1355a2cc190SJeff Kirsher 
136e8f081aaSYevgeny Petrilin static int mlx4_master_process_vhcr(struct mlx4_dev *dev, int slave,
137e8f081aaSYevgeny Petrilin 				    struct mlx4_vhcr_cmd *in_vhcr);
138e8f081aaSYevgeny Petrilin 
1395a2cc190SJeff Kirsher static int mlx4_status_to_errno(u8 status)
1405a2cc190SJeff Kirsher {
1415a2cc190SJeff Kirsher 	static const int trans_table[] = {
1425a2cc190SJeff Kirsher 		[CMD_STAT_INTERNAL_ERR]	  = -EIO,
1435a2cc190SJeff Kirsher 		[CMD_STAT_BAD_OP]	  = -EPERM,
1445a2cc190SJeff Kirsher 		[CMD_STAT_BAD_PARAM]	  = -EINVAL,
1455a2cc190SJeff Kirsher 		[CMD_STAT_BAD_SYS_STATE]  = -ENXIO,
1465a2cc190SJeff Kirsher 		[CMD_STAT_BAD_RESOURCE]	  = -EBADF,
1475a2cc190SJeff Kirsher 		[CMD_STAT_RESOURCE_BUSY]  = -EBUSY,
1485a2cc190SJeff Kirsher 		[CMD_STAT_EXCEED_LIM]	  = -ENOMEM,
1495a2cc190SJeff Kirsher 		[CMD_STAT_BAD_RES_STATE]  = -EBADF,
1505a2cc190SJeff Kirsher 		[CMD_STAT_BAD_INDEX]	  = -EBADF,
1515a2cc190SJeff Kirsher 		[CMD_STAT_BAD_NVMEM]	  = -EFAULT,
1525a2cc190SJeff Kirsher 		[CMD_STAT_ICM_ERROR]	  = -ENFILE,
1535a2cc190SJeff Kirsher 		[CMD_STAT_BAD_QP_STATE]   = -EINVAL,
1545a2cc190SJeff Kirsher 		[CMD_STAT_BAD_SEG_PARAM]  = -EFAULT,
1555a2cc190SJeff Kirsher 		[CMD_STAT_REG_BOUND]	  = -EBUSY,
1565a2cc190SJeff Kirsher 		[CMD_STAT_LAM_NOT_PRE]	  = -EAGAIN,
1575a2cc190SJeff Kirsher 		[CMD_STAT_BAD_PKT]	  = -EINVAL,
1585a2cc190SJeff Kirsher 		[CMD_STAT_BAD_SIZE]	  = -ENOMEM,
1595a2cc190SJeff Kirsher 		[CMD_STAT_MULTI_FUNC_REQ] = -EACCES,
1605a2cc190SJeff Kirsher 	};
1615a2cc190SJeff Kirsher 
1625a2cc190SJeff Kirsher 	if (status >= ARRAY_SIZE(trans_table) ||
1635a2cc190SJeff Kirsher 	    (status != CMD_STAT_OK && trans_table[status] == 0))
1645a2cc190SJeff Kirsher 		return -EIO;
1655a2cc190SJeff Kirsher 
1665a2cc190SJeff Kirsher 	return trans_table[status];
1675a2cc190SJeff Kirsher }
1685a2cc190SJeff Kirsher 
16972be84f1SYevgeny Petrilin static u8 mlx4_errno_to_status(int errno)
17072be84f1SYevgeny Petrilin {
17172be84f1SYevgeny Petrilin 	switch (errno) {
17272be84f1SYevgeny Petrilin 	case -EPERM:
17372be84f1SYevgeny Petrilin 		return CMD_STAT_BAD_OP;
17472be84f1SYevgeny Petrilin 	case -EINVAL:
17572be84f1SYevgeny Petrilin 		return CMD_STAT_BAD_PARAM;
17672be84f1SYevgeny Petrilin 	case -ENXIO:
17772be84f1SYevgeny Petrilin 		return CMD_STAT_BAD_SYS_STATE;
17872be84f1SYevgeny Petrilin 	case -EBUSY:
17972be84f1SYevgeny Petrilin 		return CMD_STAT_RESOURCE_BUSY;
18072be84f1SYevgeny Petrilin 	case -ENOMEM:
18172be84f1SYevgeny Petrilin 		return CMD_STAT_EXCEED_LIM;
18272be84f1SYevgeny Petrilin 	case -ENFILE:
18372be84f1SYevgeny Petrilin 		return CMD_STAT_ICM_ERROR;
18472be84f1SYevgeny Petrilin 	default:
18572be84f1SYevgeny Petrilin 		return CMD_STAT_INTERNAL_ERR;
18672be84f1SYevgeny Petrilin 	}
18772be84f1SYevgeny Petrilin }
18872be84f1SYevgeny Petrilin 
189f5aef5aaSYishai Hadas static int mlx4_internal_err_ret_value(struct mlx4_dev *dev, u16 op,
190f5aef5aaSYishai Hadas 				       u8 op_modifier)
191f5aef5aaSYishai Hadas {
192f5aef5aaSYishai Hadas 	switch (op) {
193f5aef5aaSYishai Hadas 	case MLX4_CMD_UNMAP_ICM:
194f5aef5aaSYishai Hadas 	case MLX4_CMD_UNMAP_ICM_AUX:
195f5aef5aaSYishai Hadas 	case MLX4_CMD_UNMAP_FA:
196f5aef5aaSYishai Hadas 	case MLX4_CMD_2RST_QP:
197f5aef5aaSYishai Hadas 	case MLX4_CMD_HW2SW_EQ:
198f5aef5aaSYishai Hadas 	case MLX4_CMD_HW2SW_CQ:
199f5aef5aaSYishai Hadas 	case MLX4_CMD_HW2SW_SRQ:
200f5aef5aaSYishai Hadas 	case MLX4_CMD_HW2SW_MPT:
201f5aef5aaSYishai Hadas 	case MLX4_CMD_CLOSE_HCA:
202f5aef5aaSYishai Hadas 	case MLX4_QP_FLOW_STEERING_DETACH:
203f5aef5aaSYishai Hadas 	case MLX4_CMD_FREE_RES:
204f5aef5aaSYishai Hadas 	case MLX4_CMD_CLOSE_PORT:
205f5aef5aaSYishai Hadas 		return CMD_STAT_OK;
206f5aef5aaSYishai Hadas 
207f5aef5aaSYishai Hadas 	case MLX4_CMD_QP_ATTACH:
208f5aef5aaSYishai Hadas 		/* On Detach case return success */
209f5aef5aaSYishai Hadas 		if (op_modifier == 0)
210f5aef5aaSYishai Hadas 			return CMD_STAT_OK;
211f5aef5aaSYishai Hadas 		return mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR);
212f5aef5aaSYishai Hadas 
213f5aef5aaSYishai Hadas 	default:
214f5aef5aaSYishai Hadas 		return mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR);
215f5aef5aaSYishai Hadas 	}
216f5aef5aaSYishai Hadas }
217f5aef5aaSYishai Hadas 
218f5aef5aaSYishai Hadas static int mlx4_closing_cmd_fatal_error(u16 op, u8 fw_status)
219f5aef5aaSYishai Hadas {
220f5aef5aaSYishai Hadas 	/* Any error during the closing commands below is considered fatal */
221f5aef5aaSYishai Hadas 	if (op == MLX4_CMD_CLOSE_HCA ||
222f5aef5aaSYishai Hadas 	    op == MLX4_CMD_HW2SW_EQ ||
223f5aef5aaSYishai Hadas 	    op == MLX4_CMD_HW2SW_CQ ||
224f5aef5aaSYishai Hadas 	    op == MLX4_CMD_2RST_QP ||
225f5aef5aaSYishai Hadas 	    op == MLX4_CMD_HW2SW_SRQ ||
226f5aef5aaSYishai Hadas 	    op == MLX4_CMD_SYNC_TPT ||
227f5aef5aaSYishai Hadas 	    op == MLX4_CMD_UNMAP_ICM ||
228f5aef5aaSYishai Hadas 	    op == MLX4_CMD_UNMAP_ICM_AUX ||
229f5aef5aaSYishai Hadas 	    op == MLX4_CMD_UNMAP_FA)
230f5aef5aaSYishai Hadas 		return 1;
231f5aef5aaSYishai Hadas 	/* Error on MLX4_CMD_HW2SW_MPT is fatal except when fw status equals
232f5aef5aaSYishai Hadas 	  * CMD_STAT_REG_BOUND.
233f5aef5aaSYishai Hadas 	  * This status indicates that memory region has memory windows bound to it
234f5aef5aaSYishai Hadas 	  * which may result from invalid user space usage and is not fatal.
235f5aef5aaSYishai Hadas 	  */
236f5aef5aaSYishai Hadas 	if (op == MLX4_CMD_HW2SW_MPT && fw_status != CMD_STAT_REG_BOUND)
237f5aef5aaSYishai Hadas 		return 1;
238f5aef5aaSYishai Hadas 	return 0;
239f5aef5aaSYishai Hadas }
240f5aef5aaSYishai Hadas 
241f5aef5aaSYishai Hadas static int mlx4_cmd_reset_flow(struct mlx4_dev *dev, u16 op, u8 op_modifier,
242f5aef5aaSYishai Hadas 			       int err)
243f5aef5aaSYishai Hadas {
244f5aef5aaSYishai Hadas 	/* Only if reset flow is really active return code is based on
245f5aef5aaSYishai Hadas 	  * command, otherwise current error code is returned.
246f5aef5aaSYishai Hadas 	  */
247f5aef5aaSYishai Hadas 	if (mlx4_internal_err_reset) {
248f5aef5aaSYishai Hadas 		mlx4_enter_error_state(dev->persist);
249f5aef5aaSYishai Hadas 		err = mlx4_internal_err_ret_value(dev, op, op_modifier);
250f5aef5aaSYishai Hadas 	}
251f5aef5aaSYishai Hadas 
252f5aef5aaSYishai Hadas 	return err;
253f5aef5aaSYishai Hadas }
254f5aef5aaSYishai Hadas 
255e8f081aaSYevgeny Petrilin static int comm_pending(struct mlx4_dev *dev)
256e8f081aaSYevgeny Petrilin {
257e8f081aaSYevgeny Petrilin 	struct mlx4_priv *priv = mlx4_priv(dev);
258e8f081aaSYevgeny Petrilin 	u32 status = readl(&priv->mfunc.comm->slave_read);
259e8f081aaSYevgeny Petrilin 
260e8f081aaSYevgeny Petrilin 	return (swab32(status) >> 31) != priv->cmd.comm_toggle;
261e8f081aaSYevgeny Petrilin }
262e8f081aaSYevgeny Petrilin 
2630cd93027SYishai Hadas static int mlx4_comm_cmd_post(struct mlx4_dev *dev, u8 cmd, u16 param)
264e8f081aaSYevgeny Petrilin {
265e8f081aaSYevgeny Petrilin 	struct mlx4_priv *priv = mlx4_priv(dev);
266e8f081aaSYevgeny Petrilin 	u32 val;
267e8f081aaSYevgeny Petrilin 
2680cd93027SYishai Hadas 	/* To avoid writing to unknown addresses after the device state was
2690cd93027SYishai Hadas 	 * changed to internal error and the function was rest,
2700cd93027SYishai Hadas 	 * check the INTERNAL_ERROR flag which is updated under
2710cd93027SYishai Hadas 	 * device_state_mutex lock.
2720cd93027SYishai Hadas 	 */
2730cd93027SYishai Hadas 	mutex_lock(&dev->persist->device_state_mutex);
2740cd93027SYishai Hadas 
2750cd93027SYishai Hadas 	if (dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR) {
2760cd93027SYishai Hadas 		mutex_unlock(&dev->persist->device_state_mutex);
2770cd93027SYishai Hadas 		return -EIO;
2780cd93027SYishai Hadas 	}
2790cd93027SYishai Hadas 
280e8f081aaSYevgeny Petrilin 	priv->cmd.comm_toggle ^= 1;
281e8f081aaSYevgeny Petrilin 	val = param | (cmd << 16) | (priv->cmd.comm_toggle << 31);
282e8f081aaSYevgeny Petrilin 	__raw_writel((__force u32) cpu_to_be32(val),
283e8f081aaSYevgeny Petrilin 		     &priv->mfunc.comm->slave_write);
284e8f081aaSYevgeny Petrilin 	mmiowb();
2850cd93027SYishai Hadas 	mutex_unlock(&dev->persist->device_state_mutex);
2860cd93027SYishai Hadas 	return 0;
287e8f081aaSYevgeny Petrilin }
288e8f081aaSYevgeny Petrilin 
289e8f081aaSYevgeny Petrilin static int mlx4_comm_cmd_poll(struct mlx4_dev *dev, u8 cmd, u16 param,
290e8f081aaSYevgeny Petrilin 		       unsigned long timeout)
291e8f081aaSYevgeny Petrilin {
292e8f081aaSYevgeny Petrilin 	struct mlx4_priv *priv = mlx4_priv(dev);
293e8f081aaSYevgeny Petrilin 	unsigned long end;
294e8f081aaSYevgeny Petrilin 	int err = 0;
295e8f081aaSYevgeny Petrilin 	int ret_from_pending = 0;
296e8f081aaSYevgeny Petrilin 
297e8f081aaSYevgeny Petrilin 	/* First, verify that the master reports correct status */
298e8f081aaSYevgeny Petrilin 	if (comm_pending(dev)) {
2991a91de28SJoe Perches 		mlx4_warn(dev, "Communication channel is not idle - my toggle is %d (cmd:0x%x)\n",
300e8f081aaSYevgeny Petrilin 			  priv->cmd.comm_toggle, cmd);
301e8f081aaSYevgeny Petrilin 		return -EAGAIN;
302e8f081aaSYevgeny Petrilin 	}
303e8f081aaSYevgeny Petrilin 
304e8f081aaSYevgeny Petrilin 	/* Write command */
305e8f081aaSYevgeny Petrilin 	down(&priv->cmd.poll_sem);
3060cd93027SYishai Hadas 	if (mlx4_comm_cmd_post(dev, cmd, param)) {
3070cd93027SYishai Hadas 		/* Only in case the device state is INTERNAL_ERROR,
3080cd93027SYishai Hadas 		 * mlx4_comm_cmd_post returns with an error
3090cd93027SYishai Hadas 		 */
3100cd93027SYishai Hadas 		err = mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR);
3110cd93027SYishai Hadas 		goto out;
3120cd93027SYishai Hadas 	}
313e8f081aaSYevgeny Petrilin 
314e8f081aaSYevgeny Petrilin 	end = msecs_to_jiffies(timeout) + jiffies;
315e8f081aaSYevgeny Petrilin 	while (comm_pending(dev) && time_before(jiffies, end))
316e8f081aaSYevgeny Petrilin 		cond_resched();
317e8f081aaSYevgeny Petrilin 	ret_from_pending = comm_pending(dev);
318e8f081aaSYevgeny Petrilin 	if (ret_from_pending) {
319e8f081aaSYevgeny Petrilin 		/* check if the slave is trying to boot in the middle of
320e8f081aaSYevgeny Petrilin 		 * FLR process. The only non-zero result in the RESET command
321e8f081aaSYevgeny Petrilin 		 * is MLX4_DELAY_RESET_SLAVE*/
322e8f081aaSYevgeny Petrilin 		if ((MLX4_COMM_CMD_RESET == cmd)) {
323e8f081aaSYevgeny Petrilin 			err = MLX4_DELAY_RESET_SLAVE;
3240cd93027SYishai Hadas 			goto out;
325e8f081aaSYevgeny Petrilin 		} else {
3260cd93027SYishai Hadas 			mlx4_warn(dev, "Communication channel command 0x%x timed out\n",
3270cd93027SYishai Hadas 				  cmd);
3280cd93027SYishai Hadas 			err = mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR);
329e8f081aaSYevgeny Petrilin 		}
330e8f081aaSYevgeny Petrilin 	}
331e8f081aaSYevgeny Petrilin 
3320cd93027SYishai Hadas 	if (err)
3330cd93027SYishai Hadas 		mlx4_enter_error_state(dev->persist);
3340cd93027SYishai Hadas out:
335e8f081aaSYevgeny Petrilin 	up(&priv->cmd.poll_sem);
336e8f081aaSYevgeny Petrilin 	return err;
337e8f081aaSYevgeny Petrilin }
338e8f081aaSYevgeny Petrilin 
3390cd93027SYishai Hadas static int mlx4_comm_cmd_wait(struct mlx4_dev *dev, u8 vhcr_cmd,
3400cd93027SYishai Hadas 			      u16 param, u16 op, unsigned long timeout)
341e8f081aaSYevgeny Petrilin {
342e8f081aaSYevgeny Petrilin 	struct mlx4_cmd *cmd = &mlx4_priv(dev)->cmd;
343e8f081aaSYevgeny Petrilin 	struct mlx4_cmd_context *context;
34458a3de05SEugenia Emantayev 	unsigned long end;
345e8f081aaSYevgeny Petrilin 	int err = 0;
346e8f081aaSYevgeny Petrilin 
347e8f081aaSYevgeny Petrilin 	down(&cmd->event_sem);
348e8f081aaSYevgeny Petrilin 
349e8f081aaSYevgeny Petrilin 	spin_lock(&cmd->context_lock);
350e8f081aaSYevgeny Petrilin 	BUG_ON(cmd->free_head < 0);
351e8f081aaSYevgeny Petrilin 	context = &cmd->context[cmd->free_head];
352e8f081aaSYevgeny Petrilin 	context->token += cmd->token_mask + 1;
353e8f081aaSYevgeny Petrilin 	cmd->free_head = context->next;
354e8f081aaSYevgeny Petrilin 	spin_unlock(&cmd->context_lock);
355e8f081aaSYevgeny Petrilin 
356f5aef5aaSYishai Hadas 	reinit_completion(&context->done);
357e8f081aaSYevgeny Petrilin 
3580cd93027SYishai Hadas 	if (mlx4_comm_cmd_post(dev, vhcr_cmd, param)) {
3590cd93027SYishai Hadas 		/* Only in case the device state is INTERNAL_ERROR,
3600cd93027SYishai Hadas 		 * mlx4_comm_cmd_post returns with an error
3610cd93027SYishai Hadas 		 */
3620cd93027SYishai Hadas 		err = mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR);
3630cd93027SYishai Hadas 		goto out;
3640cd93027SYishai Hadas 	}
365e8f081aaSYevgeny Petrilin 
366e8f081aaSYevgeny Petrilin 	if (!wait_for_completion_timeout(&context->done,
367e8f081aaSYevgeny Petrilin 					 msecs_to_jiffies(timeout))) {
3680cd93027SYishai Hadas 		mlx4_warn(dev, "communication channel command 0x%x (op=0x%x) timed out\n",
3690cd93027SYishai Hadas 			  vhcr_cmd, op);
3700cd93027SYishai Hadas 		goto out_reset;
371e8f081aaSYevgeny Petrilin 	}
372e8f081aaSYevgeny Petrilin 
373e8f081aaSYevgeny Petrilin 	err = context->result;
374e8f081aaSYevgeny Petrilin 	if (err && context->fw_status != CMD_STAT_MULTI_FUNC_REQ) {
375e8f081aaSYevgeny Petrilin 		mlx4_err(dev, "command 0x%x failed: fw status = 0x%x\n",
3760cd93027SYishai Hadas 			 vhcr_cmd, context->fw_status);
3770cd93027SYishai Hadas 		if (mlx4_closing_cmd_fatal_error(op, context->fw_status))
3780cd93027SYishai Hadas 			goto out_reset;
379e8f081aaSYevgeny Petrilin 	}
380e8f081aaSYevgeny Petrilin 
38158a3de05SEugenia Emantayev 	/* wait for comm channel ready
38258a3de05SEugenia Emantayev 	 * this is necessary for prevention the race
38358a3de05SEugenia Emantayev 	 * when switching between event to polling mode
3840cd93027SYishai Hadas 	 * Skipping this section in case the device is in FATAL_ERROR state,
3850cd93027SYishai Hadas 	 * In this state, no commands are sent via the comm channel until
3860cd93027SYishai Hadas 	 * the device has returned from reset.
38758a3de05SEugenia Emantayev 	 */
3880cd93027SYishai Hadas 	if (!(dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR)) {
38958a3de05SEugenia Emantayev 		end = msecs_to_jiffies(timeout) + jiffies;
39058a3de05SEugenia Emantayev 		while (comm_pending(dev) && time_before(jiffies, end))
39158a3de05SEugenia Emantayev 			cond_resched();
3920cd93027SYishai Hadas 	}
3930cd93027SYishai Hadas 	goto out;
39458a3de05SEugenia Emantayev 
3950cd93027SYishai Hadas out_reset:
3960cd93027SYishai Hadas 	err = mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR);
3970cd93027SYishai Hadas 	mlx4_enter_error_state(dev->persist);
3980cd93027SYishai Hadas out:
399e8f081aaSYevgeny Petrilin 	spin_lock(&cmd->context_lock);
400e8f081aaSYevgeny Petrilin 	context->next = cmd->free_head;
401e8f081aaSYevgeny Petrilin 	cmd->free_head = context - cmd->context;
402e8f081aaSYevgeny Petrilin 	spin_unlock(&cmd->context_lock);
403e8f081aaSYevgeny Petrilin 
404e8f081aaSYevgeny Petrilin 	up(&cmd->event_sem);
405e8f081aaSYevgeny Petrilin 	return err;
406e8f081aaSYevgeny Petrilin }
407e8f081aaSYevgeny Petrilin 
408ab9c17a0SJack Morgenstein int mlx4_comm_cmd(struct mlx4_dev *dev, u8 cmd, u16 param,
4090cd93027SYishai Hadas 		  u16 op, unsigned long timeout)
410e8f081aaSYevgeny Petrilin {
4110cd93027SYishai Hadas 	if (dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR)
4120cd93027SYishai Hadas 		return mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR);
4130cd93027SYishai Hadas 
414e8f081aaSYevgeny Petrilin 	if (mlx4_priv(dev)->cmd.use_events)
4150cd93027SYishai Hadas 		return mlx4_comm_cmd_wait(dev, cmd, param, op, timeout);
416e8f081aaSYevgeny Petrilin 	return mlx4_comm_cmd_poll(dev, cmd, param, timeout);
417e8f081aaSYevgeny Petrilin }
418e8f081aaSYevgeny Petrilin 
4195a2cc190SJeff Kirsher static int cmd_pending(struct mlx4_dev *dev)
4205a2cc190SJeff Kirsher {
42157dbf29aSKleber Sacilotto de Souza 	u32 status;
42257dbf29aSKleber Sacilotto de Souza 
423872bf2fbSYishai Hadas 	if (pci_channel_offline(dev->persist->pdev))
42457dbf29aSKleber Sacilotto de Souza 		return -EIO;
42557dbf29aSKleber Sacilotto de Souza 
42657dbf29aSKleber Sacilotto de Souza 	status = readl(mlx4_priv(dev)->cmd.hcr + HCR_STATUS_OFFSET);
4275a2cc190SJeff Kirsher 
4285a2cc190SJeff Kirsher 	return (status & swab32(1 << HCR_GO_BIT)) ||
4295a2cc190SJeff Kirsher 		(mlx4_priv(dev)->cmd.toggle ==
4305a2cc190SJeff Kirsher 		 !!(status & swab32(1 << HCR_T_BIT)));
4315a2cc190SJeff Kirsher }
4325a2cc190SJeff Kirsher 
4335a2cc190SJeff Kirsher static int mlx4_cmd_post(struct mlx4_dev *dev, u64 in_param, u64 out_param,
4345a2cc190SJeff Kirsher 			 u32 in_modifier, u8 op_modifier, u16 op, u16 token,
4355a2cc190SJeff Kirsher 			 int event)
4365a2cc190SJeff Kirsher {
4375a2cc190SJeff Kirsher 	struct mlx4_cmd *cmd = &mlx4_priv(dev)->cmd;
4385a2cc190SJeff Kirsher 	u32 __iomem *hcr = cmd->hcr;
439f5aef5aaSYishai Hadas 	int ret = -EIO;
4405a2cc190SJeff Kirsher 	unsigned long end;
4415a2cc190SJeff Kirsher 
442f5aef5aaSYishai Hadas 	mutex_lock(&dev->persist->device_state_mutex);
443f5aef5aaSYishai Hadas 	/* To avoid writing to unknown addresses after the device state was
444f5aef5aaSYishai Hadas 	  * changed to internal error and the chip was reset,
445f5aef5aaSYishai Hadas 	  * check the INTERNAL_ERROR flag which is updated under
446f5aef5aaSYishai Hadas 	  * device_state_mutex lock.
447f5aef5aaSYishai Hadas 	  */
448f5aef5aaSYishai Hadas 	if (pci_channel_offline(dev->persist->pdev) ||
449f5aef5aaSYishai Hadas 	    (dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR)) {
45057dbf29aSKleber Sacilotto de Souza 		/*
45157dbf29aSKleber Sacilotto de Souza 		 * Device is going through error recovery
45257dbf29aSKleber Sacilotto de Souza 		 * and cannot accept commands.
45357dbf29aSKleber Sacilotto de Souza 		 */
45457dbf29aSKleber Sacilotto de Souza 		goto out;
45557dbf29aSKleber Sacilotto de Souza 	}
45657dbf29aSKleber Sacilotto de Souza 
4575a2cc190SJeff Kirsher 	end = jiffies;
4585a2cc190SJeff Kirsher 	if (event)
4595a2cc190SJeff Kirsher 		end += msecs_to_jiffies(GO_BIT_TIMEOUT_MSECS);
4605a2cc190SJeff Kirsher 
4615a2cc190SJeff Kirsher 	while (cmd_pending(dev)) {
462872bf2fbSYishai Hadas 		if (pci_channel_offline(dev->persist->pdev)) {
46357dbf29aSKleber Sacilotto de Souza 			/*
46457dbf29aSKleber Sacilotto de Souza 			 * Device is going through error recovery
46557dbf29aSKleber Sacilotto de Souza 			 * and cannot accept commands.
46657dbf29aSKleber Sacilotto de Souza 			 */
46757dbf29aSKleber Sacilotto de Souza 			goto out;
46857dbf29aSKleber Sacilotto de Souza 		}
46957dbf29aSKleber Sacilotto de Souza 
470e8f081aaSYevgeny Petrilin 		if (time_after_eq(jiffies, end)) {
471e8f081aaSYevgeny Petrilin 			mlx4_err(dev, "%s:cmd_pending failed\n", __func__);
4725a2cc190SJeff Kirsher 			goto out;
473e8f081aaSYevgeny Petrilin 		}
4745a2cc190SJeff Kirsher 		cond_resched();
4755a2cc190SJeff Kirsher 	}
4765a2cc190SJeff Kirsher 
4775a2cc190SJeff Kirsher 	/*
4785a2cc190SJeff Kirsher 	 * We use writel (instead of something like memcpy_toio)
4795a2cc190SJeff Kirsher 	 * because writes of less than 32 bits to the HCR don't work
4805a2cc190SJeff Kirsher 	 * (and some architectures such as ia64 implement memcpy_toio
4815a2cc190SJeff Kirsher 	 * in terms of writeb).
4825a2cc190SJeff Kirsher 	 */
4835a2cc190SJeff Kirsher 	__raw_writel((__force u32) cpu_to_be32(in_param >> 32),		  hcr + 0);
4845a2cc190SJeff Kirsher 	__raw_writel((__force u32) cpu_to_be32(in_param & 0xfffffffful),  hcr + 1);
4855a2cc190SJeff Kirsher 	__raw_writel((__force u32) cpu_to_be32(in_modifier),		  hcr + 2);
4865a2cc190SJeff Kirsher 	__raw_writel((__force u32) cpu_to_be32(out_param >> 32),	  hcr + 3);
4875a2cc190SJeff Kirsher 	__raw_writel((__force u32) cpu_to_be32(out_param & 0xfffffffful), hcr + 4);
4885a2cc190SJeff Kirsher 	__raw_writel((__force u32) cpu_to_be32(token << 16),		  hcr + 5);
4895a2cc190SJeff Kirsher 
4905a2cc190SJeff Kirsher 	/* __raw_writel may not order writes. */
4915a2cc190SJeff Kirsher 	wmb();
4925a2cc190SJeff Kirsher 
4935a2cc190SJeff Kirsher 	__raw_writel((__force u32) cpu_to_be32((1 << HCR_GO_BIT)		|
4945a2cc190SJeff Kirsher 					       (cmd->toggle << HCR_T_BIT)	|
4955a2cc190SJeff Kirsher 					       (event ? (1 << HCR_E_BIT) : 0)	|
4965a2cc190SJeff Kirsher 					       (op_modifier << HCR_OPMOD_SHIFT) |
4975a2cc190SJeff Kirsher 					       op), hcr + 6);
4985a2cc190SJeff Kirsher 
4995a2cc190SJeff Kirsher 	/*
5005a2cc190SJeff Kirsher 	 * Make sure that our HCR writes don't get mixed in with
5015a2cc190SJeff Kirsher 	 * writes from another CPU starting a FW command.
5025a2cc190SJeff Kirsher 	 */
5035a2cc190SJeff Kirsher 	mmiowb();
5045a2cc190SJeff Kirsher 
5055a2cc190SJeff Kirsher 	cmd->toggle = cmd->toggle ^ 1;
5065a2cc190SJeff Kirsher 
5075a2cc190SJeff Kirsher 	ret = 0;
5085a2cc190SJeff Kirsher 
5095a2cc190SJeff Kirsher out:
510f5aef5aaSYishai Hadas 	if (ret)
511f5aef5aaSYishai Hadas 		mlx4_warn(dev, "Could not post command 0x%x: ret=%d, in_param=0x%llx, in_mod=0x%x, op_mod=0x%x\n",
512f5aef5aaSYishai Hadas 			  op, ret, in_param, in_modifier, op_modifier);
513f5aef5aaSYishai Hadas 	mutex_unlock(&dev->persist->device_state_mutex);
514f5aef5aaSYishai Hadas 
5155a2cc190SJeff Kirsher 	return ret;
5165a2cc190SJeff Kirsher }
5175a2cc190SJeff Kirsher 
518e8f081aaSYevgeny Petrilin static int mlx4_slave_cmd(struct mlx4_dev *dev, u64 in_param, u64 *out_param,
519e8f081aaSYevgeny Petrilin 			  int out_is_imm, u32 in_modifier, u8 op_modifier,
520e8f081aaSYevgeny Petrilin 			  u16 op, unsigned long timeout)
521e8f081aaSYevgeny Petrilin {
522e8f081aaSYevgeny Petrilin 	struct mlx4_priv *priv = mlx4_priv(dev);
523e8f081aaSYevgeny Petrilin 	struct mlx4_vhcr_cmd *vhcr = priv->mfunc.vhcr;
524e8f081aaSYevgeny Petrilin 	int ret;
525e8f081aaSYevgeny Petrilin 
526f3d4c89eSRoland Dreier 	mutex_lock(&priv->cmd.slave_cmd_mutex);
527f3d4c89eSRoland Dreier 
528e8f081aaSYevgeny Petrilin 	vhcr->in_param = cpu_to_be64(in_param);
529e8f081aaSYevgeny Petrilin 	vhcr->out_param = out_param ? cpu_to_be64(*out_param) : 0;
530e8f081aaSYevgeny Petrilin 	vhcr->in_modifier = cpu_to_be32(in_modifier);
531e8f081aaSYevgeny Petrilin 	vhcr->opcode = cpu_to_be16((((u16) op_modifier) << 12) | (op & 0xfff));
532e8f081aaSYevgeny Petrilin 	vhcr->token = cpu_to_be16(CMD_POLL_TOKEN);
533e8f081aaSYevgeny Petrilin 	vhcr->status = 0;
534e8f081aaSYevgeny Petrilin 	vhcr->flags = !!(priv->cmd.use_events) << 6;
535f3d4c89eSRoland Dreier 
536e8f081aaSYevgeny Petrilin 	if (mlx4_is_master(dev)) {
537e8f081aaSYevgeny Petrilin 		ret = mlx4_master_process_vhcr(dev, dev->caps.function, vhcr);
538e8f081aaSYevgeny Petrilin 		if (!ret) {
539e8f081aaSYevgeny Petrilin 			if (out_is_imm) {
540e8f081aaSYevgeny Petrilin 				if (out_param)
541e8f081aaSYevgeny Petrilin 					*out_param =
542e8f081aaSYevgeny Petrilin 						be64_to_cpu(vhcr->out_param);
543e8f081aaSYevgeny Petrilin 				else {
5441a91de28SJoe Perches 					mlx4_err(dev, "response expected while output mailbox is NULL for command 0x%x\n",
5451a91de28SJoe Perches 						 op);
54672be84f1SYevgeny Petrilin 					vhcr->status = CMD_STAT_BAD_PARAM;
547e8f081aaSYevgeny Petrilin 				}
548e8f081aaSYevgeny Petrilin 			}
54972be84f1SYevgeny Petrilin 			ret = mlx4_status_to_errno(vhcr->status);
550e8f081aaSYevgeny Petrilin 		}
5510cd93027SYishai Hadas 		if (ret &&
5520cd93027SYishai Hadas 		    dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR)
5530cd93027SYishai Hadas 			ret = mlx4_internal_err_ret_value(dev, op, op_modifier);
554e8f081aaSYevgeny Petrilin 	} else {
5550cd93027SYishai Hadas 		ret = mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR_POST, 0, op,
556e8f081aaSYevgeny Petrilin 				    MLX4_COMM_TIME + timeout);
557e8f081aaSYevgeny Petrilin 		if (!ret) {
558e8f081aaSYevgeny Petrilin 			if (out_is_imm) {
559e8f081aaSYevgeny Petrilin 				if (out_param)
560e8f081aaSYevgeny Petrilin 					*out_param =
561e8f081aaSYevgeny Petrilin 						be64_to_cpu(vhcr->out_param);
562e8f081aaSYevgeny Petrilin 				else {
5631a91de28SJoe Perches 					mlx4_err(dev, "response expected while output mailbox is NULL for command 0x%x\n",
5641a91de28SJoe Perches 						 op);
56572be84f1SYevgeny Petrilin 					vhcr->status = CMD_STAT_BAD_PARAM;
566e8f081aaSYevgeny Petrilin 				}
567e8f081aaSYevgeny Petrilin 			}
56872be84f1SYevgeny Petrilin 			ret = mlx4_status_to_errno(vhcr->status);
5690cd93027SYishai Hadas 		} else {
5700cd93027SYishai Hadas 			if (dev->persist->state &
5710cd93027SYishai Hadas 			    MLX4_DEVICE_STATE_INTERNAL_ERROR)
5720cd93027SYishai Hadas 				ret = mlx4_internal_err_ret_value(dev, op,
5730cd93027SYishai Hadas 								  op_modifier);
5740cd93027SYishai Hadas 			else
5750cd93027SYishai Hadas 				mlx4_err(dev, "failed execution of VHCR_POST command opcode 0x%x\n", op);
5760cd93027SYishai Hadas 		}
577e8f081aaSYevgeny Petrilin 	}
578f3d4c89eSRoland Dreier 
579f3d4c89eSRoland Dreier 	mutex_unlock(&priv->cmd.slave_cmd_mutex);
580e8f081aaSYevgeny Petrilin 	return ret;
581e8f081aaSYevgeny Petrilin }
582e8f081aaSYevgeny Petrilin 
5835a2cc190SJeff Kirsher static int mlx4_cmd_poll(struct mlx4_dev *dev, u64 in_param, u64 *out_param,
5845a2cc190SJeff Kirsher 			 int out_is_imm, u32 in_modifier, u8 op_modifier,
5855a2cc190SJeff Kirsher 			 u16 op, unsigned long timeout)
5865a2cc190SJeff Kirsher {
5875a2cc190SJeff Kirsher 	struct mlx4_priv *priv = mlx4_priv(dev);
5885a2cc190SJeff Kirsher 	void __iomem *hcr = priv->cmd.hcr;
5895a2cc190SJeff Kirsher 	int err = 0;
5905a2cc190SJeff Kirsher 	unsigned long end;
591e8f081aaSYevgeny Petrilin 	u32 stat;
5925a2cc190SJeff Kirsher 
5935a2cc190SJeff Kirsher 	down(&priv->cmd.poll_sem);
5945a2cc190SJeff Kirsher 
595f5aef5aaSYishai Hadas 	if (dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR) {
59657dbf29aSKleber Sacilotto de Souza 		/*
59757dbf29aSKleber Sacilotto de Souza 		 * Device is going through error recovery
59857dbf29aSKleber Sacilotto de Souza 		 * and cannot accept commands.
59957dbf29aSKleber Sacilotto de Souza 		 */
600f5aef5aaSYishai Hadas 		err = mlx4_internal_err_ret_value(dev, op, op_modifier);
60157dbf29aSKleber Sacilotto de Souza 		goto out;
60257dbf29aSKleber Sacilotto de Souza 	}
60357dbf29aSKleber Sacilotto de Souza 
604c05a116fSEyal Perry 	if (out_is_imm && !out_param) {
605c05a116fSEyal Perry 		mlx4_err(dev, "response expected while output mailbox is NULL for command 0x%x\n",
606c05a116fSEyal Perry 			 op);
607c05a116fSEyal Perry 		err = -EINVAL;
608c05a116fSEyal Perry 		goto out;
609c05a116fSEyal Perry 	}
610c05a116fSEyal Perry 
6115a2cc190SJeff Kirsher 	err = mlx4_cmd_post(dev, in_param, out_param ? *out_param : 0,
6125a2cc190SJeff Kirsher 			    in_modifier, op_modifier, op, CMD_POLL_TOKEN, 0);
6135a2cc190SJeff Kirsher 	if (err)
614f5aef5aaSYishai Hadas 		goto out_reset;
6155a2cc190SJeff Kirsher 
6165a2cc190SJeff Kirsher 	end = msecs_to_jiffies(timeout) + jiffies;
61757dbf29aSKleber Sacilotto de Souza 	while (cmd_pending(dev) && time_before(jiffies, end)) {
618872bf2fbSYishai Hadas 		if (pci_channel_offline(dev->persist->pdev)) {
61957dbf29aSKleber Sacilotto de Souza 			/*
62057dbf29aSKleber Sacilotto de Souza 			 * Device is going through error recovery
62157dbf29aSKleber Sacilotto de Souza 			 * and cannot accept commands.
62257dbf29aSKleber Sacilotto de Souza 			 */
62357dbf29aSKleber Sacilotto de Souza 			err = -EIO;
624f5aef5aaSYishai Hadas 			goto out_reset;
625f5aef5aaSYishai Hadas 		}
626f5aef5aaSYishai Hadas 
627f5aef5aaSYishai Hadas 		if (dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR) {
628f5aef5aaSYishai Hadas 			err = mlx4_internal_err_ret_value(dev, op, op_modifier);
62957dbf29aSKleber Sacilotto de Souza 			goto out;
63057dbf29aSKleber Sacilotto de Souza 		}
63157dbf29aSKleber Sacilotto de Souza 
6325a2cc190SJeff Kirsher 		cond_resched();
63357dbf29aSKleber Sacilotto de Souza 	}
6345a2cc190SJeff Kirsher 
6355a2cc190SJeff Kirsher 	if (cmd_pending(dev)) {
636674925edSDotan Barak 		mlx4_warn(dev, "command 0x%x timed out (go bit not cleared)\n",
637674925edSDotan Barak 			  op);
638f5aef5aaSYishai Hadas 		err = -EIO;
639f5aef5aaSYishai Hadas 		goto out_reset;
6405a2cc190SJeff Kirsher 	}
6415a2cc190SJeff Kirsher 
6425a2cc190SJeff Kirsher 	if (out_is_imm)
6435a2cc190SJeff Kirsher 		*out_param =
6445a2cc190SJeff Kirsher 			(u64) be32_to_cpu((__force __be32)
6455a2cc190SJeff Kirsher 					  __raw_readl(hcr + HCR_OUT_PARAM_OFFSET)) << 32 |
6465a2cc190SJeff Kirsher 			(u64) be32_to_cpu((__force __be32)
6475a2cc190SJeff Kirsher 					  __raw_readl(hcr + HCR_OUT_PARAM_OFFSET + 4));
648e8f081aaSYevgeny Petrilin 	stat = be32_to_cpu((__force __be32)
649e8f081aaSYevgeny Petrilin 			   __raw_readl(hcr + HCR_STATUS_OFFSET)) >> 24;
650e8f081aaSYevgeny Petrilin 	err = mlx4_status_to_errno(stat);
651f5aef5aaSYishai Hadas 	if (err) {
652e8f081aaSYevgeny Petrilin 		mlx4_err(dev, "command 0x%x failed: fw status = 0x%x\n",
653e8f081aaSYevgeny Petrilin 			 op, stat);
654f5aef5aaSYishai Hadas 		if (mlx4_closing_cmd_fatal_error(op, stat))
655f5aef5aaSYishai Hadas 			goto out_reset;
656f5aef5aaSYishai Hadas 		goto out;
657f5aef5aaSYishai Hadas 	}
6585a2cc190SJeff Kirsher 
659f5aef5aaSYishai Hadas out_reset:
660f5aef5aaSYishai Hadas 	if (err)
661f5aef5aaSYishai Hadas 		err = mlx4_cmd_reset_flow(dev, op, op_modifier, err);
6625a2cc190SJeff Kirsher out:
6635a2cc190SJeff Kirsher 	up(&priv->cmd.poll_sem);
6645a2cc190SJeff Kirsher 	return err;
6655a2cc190SJeff Kirsher }
6665a2cc190SJeff Kirsher 
6675a2cc190SJeff Kirsher void mlx4_cmd_event(struct mlx4_dev *dev, u16 token, u8 status, u64 out_param)
6685a2cc190SJeff Kirsher {
6695a2cc190SJeff Kirsher 	struct mlx4_priv *priv = mlx4_priv(dev);
6705a2cc190SJeff Kirsher 	struct mlx4_cmd_context *context =
6715a2cc190SJeff Kirsher 		&priv->cmd.context[token & priv->cmd.token_mask];
6725a2cc190SJeff Kirsher 
6735a2cc190SJeff Kirsher 	/* previously timed out command completing at long last */
6745a2cc190SJeff Kirsher 	if (token != context->token)
6755a2cc190SJeff Kirsher 		return;
6765a2cc190SJeff Kirsher 
677e8f081aaSYevgeny Petrilin 	context->fw_status = status;
6785a2cc190SJeff Kirsher 	context->result    = mlx4_status_to_errno(status);
6795a2cc190SJeff Kirsher 	context->out_param = out_param;
6805a2cc190SJeff Kirsher 
6815a2cc190SJeff Kirsher 	complete(&context->done);
6825a2cc190SJeff Kirsher }
6835a2cc190SJeff Kirsher 
6845a2cc190SJeff Kirsher static int mlx4_cmd_wait(struct mlx4_dev *dev, u64 in_param, u64 *out_param,
6855a2cc190SJeff Kirsher 			 int out_is_imm, u32 in_modifier, u8 op_modifier,
6865a2cc190SJeff Kirsher 			 u16 op, unsigned long timeout)
6875a2cc190SJeff Kirsher {
6885a2cc190SJeff Kirsher 	struct mlx4_cmd *cmd = &mlx4_priv(dev)->cmd;
6895a2cc190SJeff Kirsher 	struct mlx4_cmd_context *context;
6909f5b0317SJack Morgenstein 	long ret_wait;
6915a2cc190SJeff Kirsher 	int err = 0;
6925a2cc190SJeff Kirsher 
6935a2cc190SJeff Kirsher 	down(&cmd->event_sem);
6945a2cc190SJeff Kirsher 
6955a2cc190SJeff Kirsher 	spin_lock(&cmd->context_lock);
6965a2cc190SJeff Kirsher 	BUG_ON(cmd->free_head < 0);
6975a2cc190SJeff Kirsher 	context = &cmd->context[cmd->free_head];
6985a2cc190SJeff Kirsher 	context->token += cmd->token_mask + 1;
6995a2cc190SJeff Kirsher 	cmd->free_head = context->next;
7005a2cc190SJeff Kirsher 	spin_unlock(&cmd->context_lock);
7015a2cc190SJeff Kirsher 
702c05a116fSEyal Perry 	if (out_is_imm && !out_param) {
703c05a116fSEyal Perry 		mlx4_err(dev, "response expected while output mailbox is NULL for command 0x%x\n",
704c05a116fSEyal Perry 			 op);
705c05a116fSEyal Perry 		err = -EINVAL;
706c05a116fSEyal Perry 		goto out;
707c05a116fSEyal Perry 	}
708c05a116fSEyal Perry 
709f5aef5aaSYishai Hadas 	reinit_completion(&context->done);
7105a2cc190SJeff Kirsher 
711f5aef5aaSYishai Hadas 	err = mlx4_cmd_post(dev, in_param, out_param ? *out_param : 0,
7125a2cc190SJeff Kirsher 			    in_modifier, op_modifier, op, context->token, 1);
713f5aef5aaSYishai Hadas 	if (err)
714f5aef5aaSYishai Hadas 		goto out_reset;
7155a2cc190SJeff Kirsher 
7169f5b0317SJack Morgenstein 	if (op == MLX4_CMD_SENSE_PORT) {
7179f5b0317SJack Morgenstein 		ret_wait =
7189f5b0317SJack Morgenstein 			wait_for_completion_interruptible_timeout(&context->done,
7199f5b0317SJack Morgenstein 								  msecs_to_jiffies(timeout));
7209f5b0317SJack Morgenstein 		if (ret_wait < 0) {
7219f5b0317SJack Morgenstein 			context->fw_status = 0;
7229f5b0317SJack Morgenstein 			context->out_param = 0;
7239f5b0317SJack Morgenstein 			context->result = 0;
7249f5b0317SJack Morgenstein 		}
7259f5b0317SJack Morgenstein 	} else {
7269f5b0317SJack Morgenstein 		ret_wait = (long)wait_for_completion_timeout(&context->done,
7279f5b0317SJack Morgenstein 							     msecs_to_jiffies(timeout));
7289f5b0317SJack Morgenstein 	}
7299f5b0317SJack Morgenstein 	if (!ret_wait) {
730674925edSDotan Barak 		mlx4_warn(dev, "command 0x%x timed out (go bit not cleared)\n",
731674925edSDotan Barak 			  op);
732f4ecf29fSBenjamin Poirier 		if (op == MLX4_CMD_NOP) {
733f4ecf29fSBenjamin Poirier 			err = -EBUSY;
734f4ecf29fSBenjamin Poirier 			goto out;
735f4ecf29fSBenjamin Poirier 		} else {
736f5aef5aaSYishai Hadas 			err = -EIO;
737f5aef5aaSYishai Hadas 			goto out_reset;
7385a2cc190SJeff Kirsher 		}
739f4ecf29fSBenjamin Poirier 	}
7405a2cc190SJeff Kirsher 
7415a2cc190SJeff Kirsher 	err = context->result;
742e8f081aaSYevgeny Petrilin 	if (err) {
7431daa4303SJack Morgenstein 		/* Since we do not want to have this error message always
7441daa4303SJack Morgenstein 		 * displayed at driver start when there are ConnectX2 HCAs
7451daa4303SJack Morgenstein 		 * on the host, we deprecate the error message for this
7461daa4303SJack Morgenstein 		 * specific command/input_mod/opcode_mod/fw-status to be debug.
7471daa4303SJack Morgenstein 		 */
748fde913e2SJack Morgenstein 		if (op == MLX4_CMD_SET_PORT &&
749fde913e2SJack Morgenstein 		    (in_modifier == 1 || in_modifier == 2) &&
750a130b590SIdo Shamay 		    op_modifier == MLX4_SET_PORT_IB_OPCODE &&
751a130b590SIdo Shamay 		    context->fw_status == CMD_STAT_BAD_SIZE)
7521daa4303SJack Morgenstein 			mlx4_dbg(dev, "command 0x%x failed: fw status = 0x%x\n",
7531daa4303SJack Morgenstein 				 op, context->fw_status);
7541daa4303SJack Morgenstein 		else
755e8f081aaSYevgeny Petrilin 			mlx4_err(dev, "command 0x%x failed: fw status = 0x%x\n",
756e8f081aaSYevgeny Petrilin 				 op, context->fw_status);
757f5aef5aaSYishai Hadas 		if (dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR)
758f5aef5aaSYishai Hadas 			err = mlx4_internal_err_ret_value(dev, op, op_modifier);
759f5aef5aaSYishai Hadas 		else if (mlx4_closing_cmd_fatal_error(op, context->fw_status))
760f5aef5aaSYishai Hadas 			goto out_reset;
761f5aef5aaSYishai Hadas 
7625a2cc190SJeff Kirsher 		goto out;
763e8f081aaSYevgeny Petrilin 	}
7645a2cc190SJeff Kirsher 
7655a2cc190SJeff Kirsher 	if (out_is_imm)
7665a2cc190SJeff Kirsher 		*out_param = context->out_param;
7675a2cc190SJeff Kirsher 
768f5aef5aaSYishai Hadas out_reset:
769f5aef5aaSYishai Hadas 	if (err)
770f5aef5aaSYishai Hadas 		err = mlx4_cmd_reset_flow(dev, op, op_modifier, err);
7715a2cc190SJeff Kirsher out:
7725a2cc190SJeff Kirsher 	spin_lock(&cmd->context_lock);
7735a2cc190SJeff Kirsher 	context->next = cmd->free_head;
7745a2cc190SJeff Kirsher 	cmd->free_head = context - cmd->context;
7755a2cc190SJeff Kirsher 	spin_unlock(&cmd->context_lock);
7765a2cc190SJeff Kirsher 
7775a2cc190SJeff Kirsher 	up(&cmd->event_sem);
7785a2cc190SJeff Kirsher 	return err;
7795a2cc190SJeff Kirsher }
7805a2cc190SJeff Kirsher 
7815a2cc190SJeff Kirsher int __mlx4_cmd(struct mlx4_dev *dev, u64 in_param, u64 *out_param,
7825a2cc190SJeff Kirsher 	       int out_is_imm, u32 in_modifier, u8 op_modifier,
783f9baff50SJack Morgenstein 	       u16 op, unsigned long timeout, int native)
7845a2cc190SJeff Kirsher {
785872bf2fbSYishai Hadas 	if (pci_channel_offline(dev->persist->pdev))
786f5aef5aaSYishai Hadas 		return mlx4_cmd_reset_flow(dev, op, op_modifier, -EIO);
78757dbf29aSKleber Sacilotto de Souza 
788e8f081aaSYevgeny Petrilin 	if (!mlx4_is_mfunc(dev) || (native && mlx4_is_master(dev))) {
789a7e1f049SJack Morgenstein 		int ret;
790a7e1f049SJack Morgenstein 
791f5aef5aaSYishai Hadas 		if (dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR)
792f5aef5aaSYishai Hadas 			return mlx4_internal_err_ret_value(dev, op,
793f5aef5aaSYishai Hadas 							  op_modifier);
794a7e1f049SJack Morgenstein 		down_read(&mlx4_priv(dev)->cmd.switch_sem);
7955a2cc190SJeff Kirsher 		if (mlx4_priv(dev)->cmd.use_events)
796a7e1f049SJack Morgenstein 			ret = mlx4_cmd_wait(dev, in_param, out_param,
797e8f081aaSYevgeny Petrilin 					    out_is_imm, in_modifier,
798e8f081aaSYevgeny Petrilin 					    op_modifier, op, timeout);
7995a2cc190SJeff Kirsher 		else
800a7e1f049SJack Morgenstein 			ret = mlx4_cmd_poll(dev, in_param, out_param,
801e8f081aaSYevgeny Petrilin 					    out_is_imm, in_modifier,
802e8f081aaSYevgeny Petrilin 					    op_modifier, op, timeout);
803a7e1f049SJack Morgenstein 
804a7e1f049SJack Morgenstein 		up_read(&mlx4_priv(dev)->cmd.switch_sem);
805a7e1f049SJack Morgenstein 		return ret;
806e8f081aaSYevgeny Petrilin 	}
807e8f081aaSYevgeny Petrilin 	return mlx4_slave_cmd(dev, in_param, out_param, out_is_imm,
8085a2cc190SJeff Kirsher 			      in_modifier, op_modifier, op, timeout);
8095a2cc190SJeff Kirsher }
8105a2cc190SJeff Kirsher EXPORT_SYMBOL_GPL(__mlx4_cmd);
8115a2cc190SJeff Kirsher 
812e8f081aaSYevgeny Petrilin 
81355ad3592SYishai Hadas int mlx4_ARM_COMM_CHANNEL(struct mlx4_dev *dev)
814e8f081aaSYevgeny Petrilin {
815e8f081aaSYevgeny Petrilin 	return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_ARM_COMM_CHANNEL,
816e8f081aaSYevgeny Petrilin 			MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
817e8f081aaSYevgeny Petrilin }
818e8f081aaSYevgeny Petrilin 
819e8f081aaSYevgeny Petrilin static int mlx4_ACCESS_MEM(struct mlx4_dev *dev, u64 master_addr,
820e8f081aaSYevgeny Petrilin 			   int slave, u64 slave_addr,
821e8f081aaSYevgeny Petrilin 			   int size, int is_read)
822e8f081aaSYevgeny Petrilin {
823e8f081aaSYevgeny Petrilin 	u64 in_param;
824e8f081aaSYevgeny Petrilin 	u64 out_param;
825e8f081aaSYevgeny Petrilin 
826e8f081aaSYevgeny Petrilin 	if ((slave_addr & 0xfff) | (master_addr & 0xfff) |
827e8f081aaSYevgeny Petrilin 	    (slave & ~0x7f) | (size & 0xff)) {
8281a91de28SJoe Perches 		mlx4_err(dev, "Bad access mem params - slave_addr:0x%llx master_addr:0x%llx slave_id:%d size:%d\n",
829e8f081aaSYevgeny Petrilin 			 slave_addr, master_addr, slave, size);
830e8f081aaSYevgeny Petrilin 		return -EINVAL;
831e8f081aaSYevgeny Petrilin 	}
832e8f081aaSYevgeny Petrilin 
833e8f081aaSYevgeny Petrilin 	if (is_read) {
834e8f081aaSYevgeny Petrilin 		in_param = (u64) slave | slave_addr;
835e8f081aaSYevgeny Petrilin 		out_param = (u64) dev->caps.function | master_addr;
836e8f081aaSYevgeny Petrilin 	} else {
837e8f081aaSYevgeny Petrilin 		in_param = (u64) dev->caps.function | master_addr;
838e8f081aaSYevgeny Petrilin 		out_param = (u64) slave | slave_addr;
839e8f081aaSYevgeny Petrilin 	}
840e8f081aaSYevgeny Petrilin 
841e8f081aaSYevgeny Petrilin 	return mlx4_cmd_imm(dev, in_param, &out_param, size, 0,
842e8f081aaSYevgeny Petrilin 			    MLX4_CMD_ACCESS_MEM,
843e8f081aaSYevgeny Petrilin 			    MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
844e8f081aaSYevgeny Petrilin }
845e8f081aaSYevgeny Petrilin 
8460a9a0188SJack Morgenstein static int query_pkey_block(struct mlx4_dev *dev, u8 port, u16 index, u16 *pkey,
8470a9a0188SJack Morgenstein 			       struct mlx4_cmd_mailbox *inbox,
8480a9a0188SJack Morgenstein 			       struct mlx4_cmd_mailbox *outbox)
8490a9a0188SJack Morgenstein {
8500a9a0188SJack Morgenstein 	struct ib_smp *in_mad = (struct ib_smp *)(inbox->buf);
8510a9a0188SJack Morgenstein 	struct ib_smp *out_mad = (struct ib_smp *)(outbox->buf);
8520a9a0188SJack Morgenstein 	int err;
8530a9a0188SJack Morgenstein 	int i;
8540a9a0188SJack Morgenstein 
8550a9a0188SJack Morgenstein 	if (index & 0x1f)
8560a9a0188SJack Morgenstein 		return -EINVAL;
8570a9a0188SJack Morgenstein 
8580a9a0188SJack Morgenstein 	in_mad->attr_mod = cpu_to_be32(index / 32);
8590a9a0188SJack Morgenstein 
8600a9a0188SJack Morgenstein 	err = mlx4_cmd_box(dev, inbox->dma, outbox->dma, port, 3,
8610a9a0188SJack Morgenstein 			   MLX4_CMD_MAD_IFC, MLX4_CMD_TIME_CLASS_C,
8620a9a0188SJack Morgenstein 			   MLX4_CMD_NATIVE);
8630a9a0188SJack Morgenstein 	if (err)
8640a9a0188SJack Morgenstein 		return err;
8650a9a0188SJack Morgenstein 
8660a9a0188SJack Morgenstein 	for (i = 0; i < 32; ++i)
8670a9a0188SJack Morgenstein 		pkey[i] = be16_to_cpu(((__be16 *) out_mad->data)[i]);
8680a9a0188SJack Morgenstein 
8690a9a0188SJack Morgenstein 	return err;
8700a9a0188SJack Morgenstein }
8710a9a0188SJack Morgenstein 
8720a9a0188SJack Morgenstein static int get_full_pkey_table(struct mlx4_dev *dev, u8 port, u16 *table,
8730a9a0188SJack Morgenstein 			       struct mlx4_cmd_mailbox *inbox,
8740a9a0188SJack Morgenstein 			       struct mlx4_cmd_mailbox *outbox)
8750a9a0188SJack Morgenstein {
8760a9a0188SJack Morgenstein 	int i;
8770a9a0188SJack Morgenstein 	int err;
8780a9a0188SJack Morgenstein 
8790a9a0188SJack Morgenstein 	for (i = 0; i < dev->caps.pkey_table_len[port]; i += 32) {
8800a9a0188SJack Morgenstein 		err = query_pkey_block(dev, port, i, table + i, inbox, outbox);
8810a9a0188SJack Morgenstein 		if (err)
8820a9a0188SJack Morgenstein 			return err;
8830a9a0188SJack Morgenstein 	}
8840a9a0188SJack Morgenstein 
8850a9a0188SJack Morgenstein 	return 0;
8860a9a0188SJack Morgenstein }
8870a9a0188SJack Morgenstein #define PORT_CAPABILITY_LOCATION_IN_SMP 20
8880a9a0188SJack Morgenstein #define PORT_STATE_OFFSET 32
8890a9a0188SJack Morgenstein 
8900a9a0188SJack Morgenstein static enum ib_port_state vf_port_state(struct mlx4_dev *dev, int port, int vf)
8910a9a0188SJack Morgenstein {
892a0c64a17SJack Morgenstein 	if (mlx4_get_slave_port_state(dev, vf, port) == SLAVE_PORT_UP)
893a0c64a17SJack Morgenstein 		return IB_PORT_ACTIVE;
894a0c64a17SJack Morgenstein 	else
8950a9a0188SJack Morgenstein 		return IB_PORT_DOWN;
8960a9a0188SJack Morgenstein }
8970a9a0188SJack Morgenstein 
8980a9a0188SJack Morgenstein static int mlx4_MAD_IFC_wrapper(struct mlx4_dev *dev, int slave,
8990a9a0188SJack Morgenstein 				struct mlx4_vhcr *vhcr,
9000a9a0188SJack Morgenstein 				struct mlx4_cmd_mailbox *inbox,
9010a9a0188SJack Morgenstein 				struct mlx4_cmd_mailbox *outbox,
9020a9a0188SJack Morgenstein 				struct mlx4_cmd_info *cmd)
9030a9a0188SJack Morgenstein {
9040a9a0188SJack Morgenstein 	struct ib_smp *smp = inbox->buf;
9050a9a0188SJack Morgenstein 	u32 index;
9067c35ef45SOr Gerlitz 	u8 port, slave_port;
90797982f5aSJack Morgenstein 	u8 opcode_modifier;
9080a9a0188SJack Morgenstein 	u16 *table;
9090a9a0188SJack Morgenstein 	int err;
9100a9a0188SJack Morgenstein 	int vidx, pidx;
91197982f5aSJack Morgenstein 	int network_view;
9120a9a0188SJack Morgenstein 	struct mlx4_priv *priv = mlx4_priv(dev);
9130a9a0188SJack Morgenstein 	struct ib_smp *outsmp = outbox->buf;
9140a9a0188SJack Morgenstein 	__be16 *outtab = (__be16 *)(outsmp->data);
9150a9a0188SJack Morgenstein 	__be32 slave_cap_mask;
916afa8fd1dSJack Morgenstein 	__be64 slave_node_guid;
91797982f5aSJack Morgenstein 
9187c35ef45SOr Gerlitz 	slave_port = vhcr->in_modifier;
9197c35ef45SOr Gerlitz 	port = mlx4_slave_convert_port(dev, slave, slave_port);
9200a9a0188SJack Morgenstein 
92197982f5aSJack Morgenstein 	/* network-view bit is for driver use only, and should not be passed to FW */
92297982f5aSJack Morgenstein 	opcode_modifier = vhcr->op_modifier & ~0x8; /* clear netw view bit */
92397982f5aSJack Morgenstein 	network_view = !!(vhcr->op_modifier & 0x8);
92497982f5aSJack Morgenstein 
9250a9a0188SJack Morgenstein 	if (smp->base_version == 1 &&
9260a9a0188SJack Morgenstein 	    smp->mgmt_class == IB_MGMT_CLASS_SUBN_LID_ROUTED &&
9270a9a0188SJack Morgenstein 	    smp->class_version == 1) {
92897982f5aSJack Morgenstein 		/* host view is paravirtualized */
92997982f5aSJack Morgenstein 		if (!network_view && smp->method == IB_MGMT_METHOD_GET) {
9300a9a0188SJack Morgenstein 			if (smp->attr_id == IB_SMP_ATTR_PKEY_TABLE) {
9310a9a0188SJack Morgenstein 				index = be32_to_cpu(smp->attr_mod);
9320a9a0188SJack Morgenstein 				if (port < 1 || port > dev->caps.num_ports)
9330a9a0188SJack Morgenstein 					return -EINVAL;
93419ab574fSMatan Barak 				table = kcalloc((dev->caps.pkey_table_len[port] / 32) + 1,
93519ab574fSMatan Barak 						sizeof(*table) * 32, GFP_KERNEL);
93619ab574fSMatan Barak 
9370a9a0188SJack Morgenstein 				if (!table)
9380a9a0188SJack Morgenstein 					return -ENOMEM;
9390a9a0188SJack Morgenstein 				/* need to get the full pkey table because the paravirtualized
9400a9a0188SJack Morgenstein 				 * pkeys may be scattered among several pkey blocks.
9410a9a0188SJack Morgenstein 				 */
9420a9a0188SJack Morgenstein 				err = get_full_pkey_table(dev, port, table, inbox, outbox);
9430a9a0188SJack Morgenstein 				if (!err) {
9440a9a0188SJack Morgenstein 					for (vidx = index * 32; vidx < (index + 1) * 32; ++vidx) {
9450a9a0188SJack Morgenstein 						pidx = priv->virt2phys_pkey[slave][port - 1][vidx];
9460a9a0188SJack Morgenstein 						outtab[vidx % 32] = cpu_to_be16(table[pidx]);
9470a9a0188SJack Morgenstein 					}
9480a9a0188SJack Morgenstein 				}
9490a9a0188SJack Morgenstein 				kfree(table);
9500a9a0188SJack Morgenstein 				return err;
9510a9a0188SJack Morgenstein 			}
9520a9a0188SJack Morgenstein 			if (smp->attr_id == IB_SMP_ATTR_PORT_INFO) {
9530a9a0188SJack Morgenstein 				/*get the slave specific caps:*/
9540a9a0188SJack Morgenstein 				/*do the command */
9557c35ef45SOr Gerlitz 				smp->attr_mod = cpu_to_be32(port);
9560a9a0188SJack Morgenstein 				err = mlx4_cmd_box(dev, inbox->dma, outbox->dma,
9577c35ef45SOr Gerlitz 					    port, opcode_modifier,
9580a9a0188SJack Morgenstein 					    vhcr->op, MLX4_CMD_TIME_CLASS_C, MLX4_CMD_NATIVE);
9590a9a0188SJack Morgenstein 				/* modify the response for slaves */
9600a9a0188SJack Morgenstein 				if (!err && slave != mlx4_master_func_num(dev)) {
9610a9a0188SJack Morgenstein 					u8 *state = outsmp->data + PORT_STATE_OFFSET;
9620a9a0188SJack Morgenstein 
9630a9a0188SJack Morgenstein 					*state = (*state & 0xf0) | vf_port_state(dev, port, slave);
9640a9a0188SJack Morgenstein 					slave_cap_mask = priv->mfunc.master.slave_state[slave].ib_cap_mask[port];
9650a9a0188SJack Morgenstein 					memcpy(outsmp->data + PORT_CAPABILITY_LOCATION_IN_SMP, &slave_cap_mask, 4);
9660a9a0188SJack Morgenstein 				}
9670a9a0188SJack Morgenstein 				return err;
9680a9a0188SJack Morgenstein 			}
9690a9a0188SJack Morgenstein 			if (smp->attr_id == IB_SMP_ATTR_GUID_INFO) {
970e9a7ff3aSYishai Hadas 				__be64 guid = mlx4_get_admin_guid(dev, slave,
971e9a7ff3aSYishai Hadas 								  port);
972e9a7ff3aSYishai Hadas 
973e9a7ff3aSYishai Hadas 				/* set the PF admin guid to the FW/HW burned
974e9a7ff3aSYishai Hadas 				 * GUID, if it wasn't yet set
975e9a7ff3aSYishai Hadas 				 */
976e9a7ff3aSYishai Hadas 				if (slave == 0 && guid == 0) {
977e9a7ff3aSYishai Hadas 					smp->attr_mod = 0;
978e9a7ff3aSYishai Hadas 					err = mlx4_cmd_box(dev,
979e9a7ff3aSYishai Hadas 							   inbox->dma,
980e9a7ff3aSYishai Hadas 							   outbox->dma,
981e9a7ff3aSYishai Hadas 							   vhcr->in_modifier,
982e9a7ff3aSYishai Hadas 							   opcode_modifier,
983e9a7ff3aSYishai Hadas 							   vhcr->op,
984e9a7ff3aSYishai Hadas 							   MLX4_CMD_TIME_CLASS_C,
985e9a7ff3aSYishai Hadas 							   MLX4_CMD_NATIVE);
986e9a7ff3aSYishai Hadas 					if (err)
9870a9a0188SJack Morgenstein 						return err;
988e9a7ff3aSYishai Hadas 					mlx4_set_admin_guid(dev,
989e9a7ff3aSYishai Hadas 							    *(__be64 *)outsmp->
990e9a7ff3aSYishai Hadas 							    data, slave, port);
991e9a7ff3aSYishai Hadas 				} else {
992e9a7ff3aSYishai Hadas 					memcpy(outsmp->data, &guid, 8);
993e9a7ff3aSYishai Hadas 				}
994e9a7ff3aSYishai Hadas 
995e9a7ff3aSYishai Hadas 				/* clean all other gids */
996e9a7ff3aSYishai Hadas 				memset(outsmp->data + 8, 0, 56);
997e9a7ff3aSYishai Hadas 				return 0;
9980a9a0188SJack Morgenstein 			}
999afa8fd1dSJack Morgenstein 			if (smp->attr_id == IB_SMP_ATTR_NODE_INFO) {
1000afa8fd1dSJack Morgenstein 				err = mlx4_cmd_box(dev, inbox->dma, outbox->dma,
10017c35ef45SOr Gerlitz 					     port, opcode_modifier,
1002afa8fd1dSJack Morgenstein 					     vhcr->op, MLX4_CMD_TIME_CLASS_C, MLX4_CMD_NATIVE);
1003afa8fd1dSJack Morgenstein 				if (!err) {
1004afa8fd1dSJack Morgenstein 					slave_node_guid =  mlx4_get_slave_node_guid(dev, slave);
1005afa8fd1dSJack Morgenstein 					memcpy(outsmp->data + 12, &slave_node_guid, 8);
1006afa8fd1dSJack Morgenstein 				}
1007afa8fd1dSJack Morgenstein 				return err;
1008afa8fd1dSJack Morgenstein 			}
10090a9a0188SJack Morgenstein 		}
10100a9a0188SJack Morgenstein 	}
101197982f5aSJack Morgenstein 
101297982f5aSJack Morgenstein 	/* Non-privileged VFs are only allowed "host" view LID-routed 'Get' MADs.
101397982f5aSJack Morgenstein 	 * These are the MADs used by ib verbs (such as ib_query_gids).
101497982f5aSJack Morgenstein 	 */
10150a9a0188SJack Morgenstein 	if (slave != mlx4_master_func_num(dev) &&
101697982f5aSJack Morgenstein 	    !mlx4_vf_smi_enabled(dev, slave, port)) {
101797982f5aSJack Morgenstein 		if (!(smp->mgmt_class == IB_MGMT_CLASS_SUBN_LID_ROUTED &&
101897982f5aSJack Morgenstein 		      smp->method == IB_MGMT_METHOD_GET) || network_view) {
101997982f5aSJack Morgenstein 			mlx4_err(dev, "Unprivileged slave %d is trying to execute a Subnet MGMT MAD, class 0x%x, method 0x%x, view=%s for attr 0x%x. Rejecting\n",
102073d4da7bSWengang Wang 				 slave, smp->mgmt_class, smp->method,
102197982f5aSJack Morgenstein 				 network_view ? "Network" : "Host",
10220a9a0188SJack Morgenstein 				 be16_to_cpu(smp->attr_id));
10230a9a0188SJack Morgenstein 			return -EPERM;
10240a9a0188SJack Morgenstein 		}
102597982f5aSJack Morgenstein 	}
102697982f5aSJack Morgenstein 
10270a9a0188SJack Morgenstein 	return mlx4_cmd_box(dev, inbox->dma, outbox->dma,
102897982f5aSJack Morgenstein 				    vhcr->in_modifier, opcode_modifier,
10290a9a0188SJack Morgenstein 				    vhcr->op, MLX4_CMD_TIME_CLASS_C, MLX4_CMD_NATIVE);
10300a9a0188SJack Morgenstein }
10310a9a0188SJack Morgenstein 
1032b7475794SOr Gerlitz static int mlx4_CMD_EPERM_wrapper(struct mlx4_dev *dev, int slave,
1033fe6f700dSYevgeny Petrilin 		     struct mlx4_vhcr *vhcr,
1034fe6f700dSYevgeny Petrilin 		     struct mlx4_cmd_mailbox *inbox,
1035fe6f700dSYevgeny Petrilin 		     struct mlx4_cmd_mailbox *outbox,
1036fe6f700dSYevgeny Petrilin 		     struct mlx4_cmd_info *cmd)
1037fe6f700dSYevgeny Petrilin {
1038fe6f700dSYevgeny Petrilin 	return -EPERM;
1039fe6f700dSYevgeny Petrilin }
1040fe6f700dSYevgeny Petrilin 
1041e8f081aaSYevgeny Petrilin int mlx4_DMA_wrapper(struct mlx4_dev *dev, int slave,
1042e8f081aaSYevgeny Petrilin 		     struct mlx4_vhcr *vhcr,
1043e8f081aaSYevgeny Petrilin 		     struct mlx4_cmd_mailbox *inbox,
1044e8f081aaSYevgeny Petrilin 		     struct mlx4_cmd_mailbox *outbox,
1045e8f081aaSYevgeny Petrilin 		     struct mlx4_cmd_info *cmd)
1046e8f081aaSYevgeny Petrilin {
1047e8f081aaSYevgeny Petrilin 	u64 in_param;
1048e8f081aaSYevgeny Petrilin 	u64 out_param;
1049e8f081aaSYevgeny Petrilin 	int err;
1050e8f081aaSYevgeny Petrilin 
1051e8f081aaSYevgeny Petrilin 	in_param = cmd->has_inbox ? (u64) inbox->dma : vhcr->in_param;
1052e8f081aaSYevgeny Petrilin 	out_param = cmd->has_outbox ? (u64) outbox->dma : vhcr->out_param;
1053e8f081aaSYevgeny Petrilin 	if (cmd->encode_slave_id) {
1054e8f081aaSYevgeny Petrilin 		in_param &= 0xffffffffffffff00ll;
1055e8f081aaSYevgeny Petrilin 		in_param |= slave;
1056e8f081aaSYevgeny Petrilin 	}
1057e8f081aaSYevgeny Petrilin 
1058e8f081aaSYevgeny Petrilin 	err = __mlx4_cmd(dev, in_param, &out_param, cmd->out_is_imm,
1059e8f081aaSYevgeny Petrilin 			 vhcr->in_modifier, vhcr->op_modifier, vhcr->op,
1060e8f081aaSYevgeny Petrilin 			 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
1061e8f081aaSYevgeny Petrilin 
1062e8f081aaSYevgeny Petrilin 	if (cmd->out_is_imm)
1063e8f081aaSYevgeny Petrilin 		vhcr->out_param = out_param;
1064e8f081aaSYevgeny Petrilin 
1065e8f081aaSYevgeny Petrilin 	return err;
1066e8f081aaSYevgeny Petrilin }
1067e8f081aaSYevgeny Petrilin 
1068e8f081aaSYevgeny Petrilin static struct mlx4_cmd_info cmd_info[] = {
1069e8f081aaSYevgeny Petrilin 	{
1070e8f081aaSYevgeny Petrilin 		.opcode = MLX4_CMD_QUERY_FW,
1071e8f081aaSYevgeny Petrilin 		.has_inbox = false,
1072e8f081aaSYevgeny Petrilin 		.has_outbox = true,
1073e8f081aaSYevgeny Petrilin 		.out_is_imm = false,
1074e8f081aaSYevgeny Petrilin 		.encode_slave_id = false,
1075e8f081aaSYevgeny Petrilin 		.verify = NULL,
1076b91cb3ebSJack Morgenstein 		.wrapper = mlx4_QUERY_FW_wrapper
1077e8f081aaSYevgeny Petrilin 	},
1078e8f081aaSYevgeny Petrilin 	{
1079e8f081aaSYevgeny Petrilin 		.opcode = MLX4_CMD_QUERY_HCA,
1080e8f081aaSYevgeny Petrilin 		.has_inbox = false,
1081e8f081aaSYevgeny Petrilin 		.has_outbox = true,
1082e8f081aaSYevgeny Petrilin 		.out_is_imm = false,
1083e8f081aaSYevgeny Petrilin 		.encode_slave_id = false,
1084e8f081aaSYevgeny Petrilin 		.verify = NULL,
1085e8f081aaSYevgeny Petrilin 		.wrapper = NULL
1086e8f081aaSYevgeny Petrilin 	},
1087e8f081aaSYevgeny Petrilin 	{
1088e8f081aaSYevgeny Petrilin 		.opcode = MLX4_CMD_QUERY_DEV_CAP,
1089e8f081aaSYevgeny Petrilin 		.has_inbox = false,
1090e8f081aaSYevgeny Petrilin 		.has_outbox = true,
1091e8f081aaSYevgeny Petrilin 		.out_is_imm = false,
1092e8f081aaSYevgeny Petrilin 		.encode_slave_id = false,
1093e8f081aaSYevgeny Petrilin 		.verify = NULL,
1094b91cb3ebSJack Morgenstein 		.wrapper = mlx4_QUERY_DEV_CAP_wrapper
1095e8f081aaSYevgeny Petrilin 	},
1096c82e9aa0SEli Cohen 	{
1097c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_QUERY_FUNC_CAP,
1098c82e9aa0SEli Cohen 		.has_inbox = false,
1099c82e9aa0SEli Cohen 		.has_outbox = true,
1100c82e9aa0SEli Cohen 		.out_is_imm = false,
1101c82e9aa0SEli Cohen 		.encode_slave_id = false,
1102c82e9aa0SEli Cohen 		.verify = NULL,
1103c82e9aa0SEli Cohen 		.wrapper = mlx4_QUERY_FUNC_CAP_wrapper
1104c82e9aa0SEli Cohen 	},
1105c82e9aa0SEli Cohen 	{
1106c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_QUERY_ADAPTER,
1107c82e9aa0SEli Cohen 		.has_inbox = false,
1108c82e9aa0SEli Cohen 		.has_outbox = true,
1109c82e9aa0SEli Cohen 		.out_is_imm = false,
1110c82e9aa0SEli Cohen 		.encode_slave_id = false,
1111c82e9aa0SEli Cohen 		.verify = NULL,
1112c82e9aa0SEli Cohen 		.wrapper = NULL
1113c82e9aa0SEli Cohen 	},
1114c82e9aa0SEli Cohen 	{
1115c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_INIT_PORT,
1116c82e9aa0SEli Cohen 		.has_inbox = false,
1117c82e9aa0SEli Cohen 		.has_outbox = false,
1118c82e9aa0SEli Cohen 		.out_is_imm = false,
1119c82e9aa0SEli Cohen 		.encode_slave_id = false,
1120c82e9aa0SEli Cohen 		.verify = NULL,
1121c82e9aa0SEli Cohen 		.wrapper = mlx4_INIT_PORT_wrapper
1122c82e9aa0SEli Cohen 	},
1123c82e9aa0SEli Cohen 	{
1124c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_CLOSE_PORT,
1125c82e9aa0SEli Cohen 		.has_inbox = false,
1126c82e9aa0SEli Cohen 		.has_outbox = false,
1127c82e9aa0SEli Cohen 		.out_is_imm  = false,
1128c82e9aa0SEli Cohen 		.encode_slave_id = false,
1129c82e9aa0SEli Cohen 		.verify = NULL,
1130c82e9aa0SEli Cohen 		.wrapper = mlx4_CLOSE_PORT_wrapper
1131c82e9aa0SEli Cohen 	},
1132c82e9aa0SEli Cohen 	{
1133c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_QUERY_PORT,
1134c82e9aa0SEli Cohen 		.has_inbox = false,
1135c82e9aa0SEli Cohen 		.has_outbox = true,
1136c82e9aa0SEli Cohen 		.out_is_imm = false,
1137c82e9aa0SEli Cohen 		.encode_slave_id = false,
1138c82e9aa0SEli Cohen 		.verify = NULL,
1139c82e9aa0SEli Cohen 		.wrapper = mlx4_QUERY_PORT_wrapper
1140c82e9aa0SEli Cohen 	},
1141c82e9aa0SEli Cohen 	{
1142ffe455adSEugenia Emantayev 		.opcode = MLX4_CMD_SET_PORT,
1143ffe455adSEugenia Emantayev 		.has_inbox = true,
1144ffe455adSEugenia Emantayev 		.has_outbox = false,
1145ffe455adSEugenia Emantayev 		.out_is_imm = false,
1146ffe455adSEugenia Emantayev 		.encode_slave_id = false,
1147ffe455adSEugenia Emantayev 		.verify = NULL,
1148ffe455adSEugenia Emantayev 		.wrapper = mlx4_SET_PORT_wrapper
1149ffe455adSEugenia Emantayev 	},
1150ffe455adSEugenia Emantayev 	{
1151c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_MAP_EQ,
1152c82e9aa0SEli Cohen 		.has_inbox = false,
1153c82e9aa0SEli Cohen 		.has_outbox = false,
1154c82e9aa0SEli Cohen 		.out_is_imm = false,
1155c82e9aa0SEli Cohen 		.encode_slave_id = false,
1156c82e9aa0SEli Cohen 		.verify = NULL,
1157c82e9aa0SEli Cohen 		.wrapper = mlx4_MAP_EQ_wrapper
1158c82e9aa0SEli Cohen 	},
1159c82e9aa0SEli Cohen 	{
1160c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_SW2HW_EQ,
1161c82e9aa0SEli Cohen 		.has_inbox = true,
1162c82e9aa0SEli Cohen 		.has_outbox = false,
1163c82e9aa0SEli Cohen 		.out_is_imm = false,
1164c82e9aa0SEli Cohen 		.encode_slave_id = true,
1165c82e9aa0SEli Cohen 		.verify = NULL,
1166c82e9aa0SEli Cohen 		.wrapper = mlx4_SW2HW_EQ_wrapper
1167c82e9aa0SEli Cohen 	},
1168c82e9aa0SEli Cohen 	{
1169c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_HW_HEALTH_CHECK,
1170c82e9aa0SEli Cohen 		.has_inbox = false,
1171c82e9aa0SEli Cohen 		.has_outbox = false,
1172c82e9aa0SEli Cohen 		.out_is_imm = false,
1173c82e9aa0SEli Cohen 		.encode_slave_id = false,
1174c82e9aa0SEli Cohen 		.verify = NULL,
1175c82e9aa0SEli Cohen 		.wrapper = NULL
1176c82e9aa0SEli Cohen 	},
1177c82e9aa0SEli Cohen 	{
1178c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_NOP,
1179c82e9aa0SEli Cohen 		.has_inbox = false,
1180c82e9aa0SEli Cohen 		.has_outbox = false,
1181c82e9aa0SEli Cohen 		.out_is_imm = false,
1182c82e9aa0SEli Cohen 		.encode_slave_id = false,
1183c82e9aa0SEli Cohen 		.verify = NULL,
1184c82e9aa0SEli Cohen 		.wrapper = NULL
1185c82e9aa0SEli Cohen 	},
1186c82e9aa0SEli Cohen 	{
1187d18f141aSOr Gerlitz 		.opcode = MLX4_CMD_CONFIG_DEV,
1188d18f141aSOr Gerlitz 		.has_inbox = false,
1189d475c95bSMatan Barak 		.has_outbox = true,
1190d18f141aSOr Gerlitz 		.out_is_imm = false,
1191d18f141aSOr Gerlitz 		.encode_slave_id = false,
1192d18f141aSOr Gerlitz 		.verify = NULL,
1193d475c95bSMatan Barak 		.wrapper = mlx4_CONFIG_DEV_wrapper
1194d18f141aSOr Gerlitz 	},
1195d18f141aSOr Gerlitz 	{
1196c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_ALLOC_RES,
1197c82e9aa0SEli Cohen 		.has_inbox = false,
1198c82e9aa0SEli Cohen 		.has_outbox = false,
1199c82e9aa0SEli Cohen 		.out_is_imm = true,
1200c82e9aa0SEli Cohen 		.encode_slave_id = false,
1201c82e9aa0SEli Cohen 		.verify = NULL,
1202c82e9aa0SEli Cohen 		.wrapper = mlx4_ALLOC_RES_wrapper
1203c82e9aa0SEli Cohen 	},
1204c82e9aa0SEli Cohen 	{
1205c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_FREE_RES,
1206c82e9aa0SEli Cohen 		.has_inbox = false,
1207c82e9aa0SEli Cohen 		.has_outbox = false,
1208c82e9aa0SEli Cohen 		.out_is_imm = false,
1209c82e9aa0SEli Cohen 		.encode_slave_id = false,
1210c82e9aa0SEli Cohen 		.verify = NULL,
1211c82e9aa0SEli Cohen 		.wrapper = mlx4_FREE_RES_wrapper
1212c82e9aa0SEli Cohen 	},
1213c82e9aa0SEli Cohen 	{
1214c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_SW2HW_MPT,
1215c82e9aa0SEli Cohen 		.has_inbox = true,
1216c82e9aa0SEli Cohen 		.has_outbox = false,
1217c82e9aa0SEli Cohen 		.out_is_imm = false,
1218c82e9aa0SEli Cohen 		.encode_slave_id = true,
1219c82e9aa0SEli Cohen 		.verify = NULL,
1220c82e9aa0SEli Cohen 		.wrapper = mlx4_SW2HW_MPT_wrapper
1221c82e9aa0SEli Cohen 	},
1222c82e9aa0SEli Cohen 	{
1223c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_QUERY_MPT,
1224c82e9aa0SEli Cohen 		.has_inbox = false,
1225c82e9aa0SEli Cohen 		.has_outbox = true,
1226c82e9aa0SEli Cohen 		.out_is_imm = false,
1227c82e9aa0SEli Cohen 		.encode_slave_id = false,
1228c82e9aa0SEli Cohen 		.verify = NULL,
1229c82e9aa0SEli Cohen 		.wrapper = mlx4_QUERY_MPT_wrapper
1230c82e9aa0SEli Cohen 	},
1231c82e9aa0SEli Cohen 	{
1232c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_HW2SW_MPT,
1233c82e9aa0SEli Cohen 		.has_inbox = false,
1234c82e9aa0SEli Cohen 		.has_outbox = false,
1235c82e9aa0SEli Cohen 		.out_is_imm = false,
1236c82e9aa0SEli Cohen 		.encode_slave_id = false,
1237c82e9aa0SEli Cohen 		.verify = NULL,
1238c82e9aa0SEli Cohen 		.wrapper = mlx4_HW2SW_MPT_wrapper
1239c82e9aa0SEli Cohen 	},
1240c82e9aa0SEli Cohen 	{
1241c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_READ_MTT,
1242c82e9aa0SEli Cohen 		.has_inbox = false,
1243c82e9aa0SEli Cohen 		.has_outbox = true,
1244c82e9aa0SEli Cohen 		.out_is_imm = false,
1245c82e9aa0SEli Cohen 		.encode_slave_id = false,
1246c82e9aa0SEli Cohen 		.verify = NULL,
1247c82e9aa0SEli Cohen 		.wrapper = NULL
1248c82e9aa0SEli Cohen 	},
1249c82e9aa0SEli Cohen 	{
1250c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_WRITE_MTT,
1251c82e9aa0SEli Cohen 		.has_inbox = true,
1252c82e9aa0SEli Cohen 		.has_outbox = false,
1253c82e9aa0SEli Cohen 		.out_is_imm = false,
1254c82e9aa0SEli Cohen 		.encode_slave_id = false,
1255c82e9aa0SEli Cohen 		.verify = NULL,
1256c82e9aa0SEli Cohen 		.wrapper = mlx4_WRITE_MTT_wrapper
1257c82e9aa0SEli Cohen 	},
1258c82e9aa0SEli Cohen 	{
1259c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_SYNC_TPT,
1260c82e9aa0SEli Cohen 		.has_inbox = true,
1261c82e9aa0SEli Cohen 		.has_outbox = false,
1262c82e9aa0SEli Cohen 		.out_is_imm = false,
1263c82e9aa0SEli Cohen 		.encode_slave_id = false,
1264c82e9aa0SEli Cohen 		.verify = NULL,
1265c82e9aa0SEli Cohen 		.wrapper = NULL
1266c82e9aa0SEli Cohen 	},
1267c82e9aa0SEli Cohen 	{
1268c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_HW2SW_EQ,
1269c82e9aa0SEli Cohen 		.has_inbox = false,
127030a5da5bSJack Morgenstein 		.has_outbox = false,
1271c82e9aa0SEli Cohen 		.out_is_imm = false,
1272c82e9aa0SEli Cohen 		.encode_slave_id = true,
1273c82e9aa0SEli Cohen 		.verify = NULL,
1274c82e9aa0SEli Cohen 		.wrapper = mlx4_HW2SW_EQ_wrapper
1275c82e9aa0SEli Cohen 	},
1276c82e9aa0SEli Cohen 	{
1277c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_QUERY_EQ,
1278c82e9aa0SEli Cohen 		.has_inbox = false,
1279c82e9aa0SEli Cohen 		.has_outbox = true,
1280c82e9aa0SEli Cohen 		.out_is_imm = false,
1281c82e9aa0SEli Cohen 		.encode_slave_id = true,
1282c82e9aa0SEli Cohen 		.verify = NULL,
1283c82e9aa0SEli Cohen 		.wrapper = mlx4_QUERY_EQ_wrapper
1284c82e9aa0SEli Cohen 	},
1285c82e9aa0SEli Cohen 	{
1286c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_SW2HW_CQ,
1287c82e9aa0SEli Cohen 		.has_inbox = true,
1288c82e9aa0SEli Cohen 		.has_outbox = false,
1289c82e9aa0SEli Cohen 		.out_is_imm = false,
1290c82e9aa0SEli Cohen 		.encode_slave_id = true,
1291c82e9aa0SEli Cohen 		.verify = NULL,
1292c82e9aa0SEli Cohen 		.wrapper = mlx4_SW2HW_CQ_wrapper
1293c82e9aa0SEli Cohen 	},
1294c82e9aa0SEli Cohen 	{
1295c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_HW2SW_CQ,
1296c82e9aa0SEli Cohen 		.has_inbox = false,
1297c82e9aa0SEli Cohen 		.has_outbox = false,
1298c82e9aa0SEli Cohen 		.out_is_imm = false,
1299c82e9aa0SEli Cohen 		.encode_slave_id = false,
1300c82e9aa0SEli Cohen 		.verify = NULL,
1301c82e9aa0SEli Cohen 		.wrapper = mlx4_HW2SW_CQ_wrapper
1302c82e9aa0SEli Cohen 	},
1303c82e9aa0SEli Cohen 	{
1304c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_QUERY_CQ,
1305c82e9aa0SEli Cohen 		.has_inbox = false,
1306c82e9aa0SEli Cohen 		.has_outbox = true,
1307c82e9aa0SEli Cohen 		.out_is_imm = false,
1308c82e9aa0SEli Cohen 		.encode_slave_id = false,
1309c82e9aa0SEli Cohen 		.verify = NULL,
1310c82e9aa0SEli Cohen 		.wrapper = mlx4_QUERY_CQ_wrapper
1311c82e9aa0SEli Cohen 	},
1312c82e9aa0SEli Cohen 	{
1313c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_MODIFY_CQ,
1314c82e9aa0SEli Cohen 		.has_inbox = true,
1315c82e9aa0SEli Cohen 		.has_outbox = false,
1316c82e9aa0SEli Cohen 		.out_is_imm = true,
1317c82e9aa0SEli Cohen 		.encode_slave_id = false,
1318c82e9aa0SEli Cohen 		.verify = NULL,
1319c82e9aa0SEli Cohen 		.wrapper = mlx4_MODIFY_CQ_wrapper
1320c82e9aa0SEli Cohen 	},
1321c82e9aa0SEli Cohen 	{
1322c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_SW2HW_SRQ,
1323c82e9aa0SEli Cohen 		.has_inbox = true,
1324c82e9aa0SEli Cohen 		.has_outbox = false,
1325c82e9aa0SEli Cohen 		.out_is_imm = false,
1326c82e9aa0SEli Cohen 		.encode_slave_id = true,
1327c82e9aa0SEli Cohen 		.verify = NULL,
1328c82e9aa0SEli Cohen 		.wrapper = mlx4_SW2HW_SRQ_wrapper
1329c82e9aa0SEli Cohen 	},
1330c82e9aa0SEli Cohen 	{
1331c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_HW2SW_SRQ,
1332c82e9aa0SEli Cohen 		.has_inbox = false,
1333c82e9aa0SEli Cohen 		.has_outbox = false,
1334c82e9aa0SEli Cohen 		.out_is_imm = false,
1335c82e9aa0SEli Cohen 		.encode_slave_id = false,
1336c82e9aa0SEli Cohen 		.verify = NULL,
1337c82e9aa0SEli Cohen 		.wrapper = mlx4_HW2SW_SRQ_wrapper
1338c82e9aa0SEli Cohen 	},
1339c82e9aa0SEli Cohen 	{
1340c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_QUERY_SRQ,
1341c82e9aa0SEli Cohen 		.has_inbox = false,
1342c82e9aa0SEli Cohen 		.has_outbox = true,
1343c82e9aa0SEli Cohen 		.out_is_imm = false,
1344c82e9aa0SEli Cohen 		.encode_slave_id = false,
1345c82e9aa0SEli Cohen 		.verify = NULL,
1346c82e9aa0SEli Cohen 		.wrapper = mlx4_QUERY_SRQ_wrapper
1347c82e9aa0SEli Cohen 	},
1348c82e9aa0SEli Cohen 	{
1349c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_ARM_SRQ,
1350c82e9aa0SEli Cohen 		.has_inbox = false,
1351c82e9aa0SEli Cohen 		.has_outbox = false,
1352c82e9aa0SEli Cohen 		.out_is_imm = false,
1353c82e9aa0SEli Cohen 		.encode_slave_id = false,
1354c82e9aa0SEli Cohen 		.verify = NULL,
1355c82e9aa0SEli Cohen 		.wrapper = mlx4_ARM_SRQ_wrapper
1356c82e9aa0SEli Cohen 	},
1357c82e9aa0SEli Cohen 	{
1358c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_RST2INIT_QP,
1359c82e9aa0SEli Cohen 		.has_inbox = true,
1360c82e9aa0SEli Cohen 		.has_outbox = false,
1361c82e9aa0SEli Cohen 		.out_is_imm = false,
1362c82e9aa0SEli Cohen 		.encode_slave_id = true,
1363c82e9aa0SEli Cohen 		.verify = NULL,
1364c82e9aa0SEli Cohen 		.wrapper = mlx4_RST2INIT_QP_wrapper
1365c82e9aa0SEli Cohen 	},
1366c82e9aa0SEli Cohen 	{
1367c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_INIT2INIT_QP,
1368c82e9aa0SEli Cohen 		.has_inbox = true,
1369c82e9aa0SEli Cohen 		.has_outbox = false,
1370c82e9aa0SEli Cohen 		.out_is_imm = false,
1371c82e9aa0SEli Cohen 		.encode_slave_id = false,
1372c82e9aa0SEli Cohen 		.verify = NULL,
137354679e14SJack Morgenstein 		.wrapper = mlx4_INIT2INIT_QP_wrapper
1374c82e9aa0SEli Cohen 	},
1375c82e9aa0SEli Cohen 	{
1376c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_INIT2RTR_QP,
1377c82e9aa0SEli Cohen 		.has_inbox = true,
1378c82e9aa0SEli Cohen 		.has_outbox = false,
1379c82e9aa0SEli Cohen 		.out_is_imm = false,
1380c82e9aa0SEli Cohen 		.encode_slave_id = false,
1381c82e9aa0SEli Cohen 		.verify = NULL,
1382c82e9aa0SEli Cohen 		.wrapper = mlx4_INIT2RTR_QP_wrapper
1383c82e9aa0SEli Cohen 	},
1384c82e9aa0SEli Cohen 	{
1385c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_RTR2RTS_QP,
1386c82e9aa0SEli Cohen 		.has_inbox = true,
1387c82e9aa0SEli Cohen 		.has_outbox = false,
1388c82e9aa0SEli Cohen 		.out_is_imm = false,
1389c82e9aa0SEli Cohen 		.encode_slave_id = false,
1390c82e9aa0SEli Cohen 		.verify = NULL,
139154679e14SJack Morgenstein 		.wrapper = mlx4_RTR2RTS_QP_wrapper
1392c82e9aa0SEli Cohen 	},
1393c82e9aa0SEli Cohen 	{
1394c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_RTS2RTS_QP,
1395c82e9aa0SEli Cohen 		.has_inbox = true,
1396c82e9aa0SEli Cohen 		.has_outbox = false,
1397c82e9aa0SEli Cohen 		.out_is_imm = false,
1398c82e9aa0SEli Cohen 		.encode_slave_id = false,
1399c82e9aa0SEli Cohen 		.verify = NULL,
140054679e14SJack Morgenstein 		.wrapper = mlx4_RTS2RTS_QP_wrapper
1401c82e9aa0SEli Cohen 	},
1402c82e9aa0SEli Cohen 	{
1403c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_SQERR2RTS_QP,
1404c82e9aa0SEli Cohen 		.has_inbox = true,
1405c82e9aa0SEli Cohen 		.has_outbox = false,
1406c82e9aa0SEli Cohen 		.out_is_imm = false,
1407c82e9aa0SEli Cohen 		.encode_slave_id = false,
1408c82e9aa0SEli Cohen 		.verify = NULL,
140954679e14SJack Morgenstein 		.wrapper = mlx4_SQERR2RTS_QP_wrapper
1410c82e9aa0SEli Cohen 	},
1411c82e9aa0SEli Cohen 	{
1412c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_2ERR_QP,
1413c82e9aa0SEli Cohen 		.has_inbox = false,
1414c82e9aa0SEli Cohen 		.has_outbox = false,
1415c82e9aa0SEli Cohen 		.out_is_imm = false,
1416c82e9aa0SEli Cohen 		.encode_slave_id = false,
1417c82e9aa0SEli Cohen 		.verify = NULL,
1418c82e9aa0SEli Cohen 		.wrapper = mlx4_GEN_QP_wrapper
1419c82e9aa0SEli Cohen 	},
1420c82e9aa0SEli Cohen 	{
1421c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_RTS2SQD_QP,
1422c82e9aa0SEli Cohen 		.has_inbox = false,
1423c82e9aa0SEli Cohen 		.has_outbox = false,
1424c82e9aa0SEli Cohen 		.out_is_imm = false,
1425c82e9aa0SEli Cohen 		.encode_slave_id = false,
1426c82e9aa0SEli Cohen 		.verify = NULL,
1427c82e9aa0SEli Cohen 		.wrapper = mlx4_GEN_QP_wrapper
1428c82e9aa0SEli Cohen 	},
1429c82e9aa0SEli Cohen 	{
1430c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_SQD2SQD_QP,
1431c82e9aa0SEli Cohen 		.has_inbox = true,
1432c82e9aa0SEli Cohen 		.has_outbox = false,
1433c82e9aa0SEli Cohen 		.out_is_imm = false,
1434c82e9aa0SEli Cohen 		.encode_slave_id = false,
1435c82e9aa0SEli Cohen 		.verify = NULL,
143654679e14SJack Morgenstein 		.wrapper = mlx4_SQD2SQD_QP_wrapper
1437c82e9aa0SEli Cohen 	},
1438c82e9aa0SEli Cohen 	{
1439c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_SQD2RTS_QP,
1440c82e9aa0SEli Cohen 		.has_inbox = true,
1441c82e9aa0SEli Cohen 		.has_outbox = false,
1442c82e9aa0SEli Cohen 		.out_is_imm = false,
1443c82e9aa0SEli Cohen 		.encode_slave_id = false,
1444c82e9aa0SEli Cohen 		.verify = NULL,
144554679e14SJack Morgenstein 		.wrapper = mlx4_SQD2RTS_QP_wrapper
1446c82e9aa0SEli Cohen 	},
1447c82e9aa0SEli Cohen 	{
1448c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_2RST_QP,
1449c82e9aa0SEli Cohen 		.has_inbox = false,
1450c82e9aa0SEli Cohen 		.has_outbox = false,
1451c82e9aa0SEli Cohen 		.out_is_imm = false,
1452c82e9aa0SEli Cohen 		.encode_slave_id = false,
1453c82e9aa0SEli Cohen 		.verify = NULL,
1454c82e9aa0SEli Cohen 		.wrapper = mlx4_2RST_QP_wrapper
1455c82e9aa0SEli Cohen 	},
1456c82e9aa0SEli Cohen 	{
1457c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_QUERY_QP,
1458c82e9aa0SEli Cohen 		.has_inbox = false,
1459c82e9aa0SEli Cohen 		.has_outbox = true,
1460c82e9aa0SEli Cohen 		.out_is_imm = false,
1461c82e9aa0SEli Cohen 		.encode_slave_id = false,
1462c82e9aa0SEli Cohen 		.verify = NULL,
1463c82e9aa0SEli Cohen 		.wrapper = mlx4_GEN_QP_wrapper
1464c82e9aa0SEli Cohen 	},
1465c82e9aa0SEli Cohen 	{
1466c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_SUSPEND_QP,
1467c82e9aa0SEli Cohen 		.has_inbox = false,
1468c82e9aa0SEli Cohen 		.has_outbox = false,
1469c82e9aa0SEli Cohen 		.out_is_imm = false,
1470c82e9aa0SEli Cohen 		.encode_slave_id = false,
1471c82e9aa0SEli Cohen 		.verify = NULL,
1472c82e9aa0SEli Cohen 		.wrapper = mlx4_GEN_QP_wrapper
1473c82e9aa0SEli Cohen 	},
1474c82e9aa0SEli Cohen 	{
1475c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_UNSUSPEND_QP,
1476c82e9aa0SEli Cohen 		.has_inbox = false,
1477c82e9aa0SEli Cohen 		.has_outbox = false,
1478c82e9aa0SEli Cohen 		.out_is_imm = false,
1479c82e9aa0SEli Cohen 		.encode_slave_id = false,
1480c82e9aa0SEli Cohen 		.verify = NULL,
1481c82e9aa0SEli Cohen 		.wrapper = mlx4_GEN_QP_wrapper
1482c82e9aa0SEli Cohen 	},
1483c82e9aa0SEli Cohen 	{
1484b01978caSJack Morgenstein 		.opcode = MLX4_CMD_UPDATE_QP,
1485ce8d9e0dSMatan Barak 		.has_inbox = true,
1486b01978caSJack Morgenstein 		.has_outbox = false,
1487b01978caSJack Morgenstein 		.out_is_imm = false,
1488b01978caSJack Morgenstein 		.encode_slave_id = false,
1489b01978caSJack Morgenstein 		.verify = NULL,
1490ce8d9e0dSMatan Barak 		.wrapper = mlx4_UPDATE_QP_wrapper
1491b01978caSJack Morgenstein 	},
1492b01978caSJack Morgenstein 	{
1493fe6f700dSYevgeny Petrilin 		.opcode = MLX4_CMD_GET_OP_REQ,
1494fe6f700dSYevgeny Petrilin 		.has_inbox = false,
1495fe6f700dSYevgeny Petrilin 		.has_outbox = false,
1496fe6f700dSYevgeny Petrilin 		.out_is_imm = false,
1497fe6f700dSYevgeny Petrilin 		.encode_slave_id = false,
1498fe6f700dSYevgeny Petrilin 		.verify = NULL,
1499b7475794SOr Gerlitz 		.wrapper = mlx4_CMD_EPERM_wrapper,
1500fe6f700dSYevgeny Petrilin 	},
1501fe6f700dSYevgeny Petrilin 	{
15027e95bb99SIdo Shamay 		.opcode = MLX4_CMD_ALLOCATE_VPP,
15037e95bb99SIdo Shamay 		.has_inbox = false,
15047e95bb99SIdo Shamay 		.has_outbox = true,
15057e95bb99SIdo Shamay 		.out_is_imm = false,
15067e95bb99SIdo Shamay 		.encode_slave_id = false,
15077e95bb99SIdo Shamay 		.verify = NULL,
15087e95bb99SIdo Shamay 		.wrapper = mlx4_CMD_EPERM_wrapper,
15097e95bb99SIdo Shamay 	},
15107e95bb99SIdo Shamay 	{
15111c29146dSIdo Shamay 		.opcode = MLX4_CMD_SET_VPORT_QOS,
15121c29146dSIdo Shamay 		.has_inbox = false,
15131c29146dSIdo Shamay 		.has_outbox = true,
15141c29146dSIdo Shamay 		.out_is_imm = false,
15151c29146dSIdo Shamay 		.encode_slave_id = false,
15161c29146dSIdo Shamay 		.verify = NULL,
15171c29146dSIdo Shamay 		.wrapper = mlx4_CMD_EPERM_wrapper,
15181c29146dSIdo Shamay 	},
15191c29146dSIdo Shamay 	{
15200a9a0188SJack Morgenstein 		.opcode = MLX4_CMD_CONF_SPECIAL_QP,
15210a9a0188SJack Morgenstein 		.has_inbox = false,
15220a9a0188SJack Morgenstein 		.has_outbox = false,
15230a9a0188SJack Morgenstein 		.out_is_imm = false,
15240a9a0188SJack Morgenstein 		.encode_slave_id = false,
15250a9a0188SJack Morgenstein 		.verify = NULL, /* XXX verify: only demux can do this */
15260a9a0188SJack Morgenstein 		.wrapper = NULL
15270a9a0188SJack Morgenstein 	},
15280a9a0188SJack Morgenstein 	{
15290a9a0188SJack Morgenstein 		.opcode = MLX4_CMD_MAD_IFC,
15300a9a0188SJack Morgenstein 		.has_inbox = true,
15310a9a0188SJack Morgenstein 		.has_outbox = true,
15320a9a0188SJack Morgenstein 		.out_is_imm = false,
15330a9a0188SJack Morgenstein 		.encode_slave_id = false,
15340a9a0188SJack Morgenstein 		.verify = NULL,
15350a9a0188SJack Morgenstein 		.wrapper = mlx4_MAD_IFC_wrapper
15360a9a0188SJack Morgenstein 	},
15370a9a0188SJack Morgenstein 	{
1538114840c3SJack Morgenstein 		.opcode = MLX4_CMD_MAD_DEMUX,
1539114840c3SJack Morgenstein 		.has_inbox = false,
1540114840c3SJack Morgenstein 		.has_outbox = false,
1541114840c3SJack Morgenstein 		.out_is_imm = false,
1542114840c3SJack Morgenstein 		.encode_slave_id = false,
1543114840c3SJack Morgenstein 		.verify = NULL,
1544114840c3SJack Morgenstein 		.wrapper = mlx4_CMD_EPERM_wrapper
1545114840c3SJack Morgenstein 	},
1546114840c3SJack Morgenstein 	{
1547c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_QUERY_IF_STAT,
1548c82e9aa0SEli Cohen 		.has_inbox = false,
1549c82e9aa0SEli Cohen 		.has_outbox = true,
1550c82e9aa0SEli Cohen 		.out_is_imm = false,
1551c82e9aa0SEli Cohen 		.encode_slave_id = false,
1552c82e9aa0SEli Cohen 		.verify = NULL,
1553c82e9aa0SEli Cohen 		.wrapper = mlx4_QUERY_IF_STAT_wrapper
1554c82e9aa0SEli Cohen 	},
1555adbc7ac5SSaeed Mahameed 	{
1556adbc7ac5SSaeed Mahameed 		.opcode = MLX4_CMD_ACCESS_REG,
1557adbc7ac5SSaeed Mahameed 		.has_inbox = true,
1558adbc7ac5SSaeed Mahameed 		.has_outbox = true,
1559adbc7ac5SSaeed Mahameed 		.out_is_imm = false,
1560adbc7ac5SSaeed Mahameed 		.encode_slave_id = false,
1561adbc7ac5SSaeed Mahameed 		.verify = NULL,
15626e806699SSaeed Mahameed 		.wrapper = mlx4_ACCESS_REG_wrapper,
1563adbc7ac5SSaeed Mahameed 	},
1564d237baa1SShani Michaeli 	{
1565d237baa1SShani Michaeli 		.opcode = MLX4_CMD_CONGESTION_CTRL_OPCODE,
1566d237baa1SShani Michaeli 		.has_inbox = false,
1567d237baa1SShani Michaeli 		.has_outbox = false,
1568d237baa1SShani Michaeli 		.out_is_imm = false,
1569d237baa1SShani Michaeli 		.encode_slave_id = false,
1570d237baa1SShani Michaeli 		.verify = NULL,
1571d237baa1SShani Michaeli 		.wrapper = mlx4_CMD_EPERM_wrapper,
1572d237baa1SShani Michaeli 	},
1573c82e9aa0SEli Cohen 	/* Native multicast commands are not available for guests */
1574c82e9aa0SEli Cohen 	{
1575c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_QP_ATTACH,
1576c82e9aa0SEli Cohen 		.has_inbox = true,
1577c82e9aa0SEli Cohen 		.has_outbox = false,
1578c82e9aa0SEli Cohen 		.out_is_imm = false,
1579c82e9aa0SEli Cohen 		.encode_slave_id = false,
1580c82e9aa0SEli Cohen 		.verify = NULL,
1581c82e9aa0SEli Cohen 		.wrapper = mlx4_QP_ATTACH_wrapper
1582c82e9aa0SEli Cohen 	},
1583c82e9aa0SEli Cohen 	{
15840ec2c0f8SEugenia Emantayev 		.opcode = MLX4_CMD_PROMISC,
15850ec2c0f8SEugenia Emantayev 		.has_inbox = false,
15860ec2c0f8SEugenia Emantayev 		.has_outbox = false,
15870ec2c0f8SEugenia Emantayev 		.out_is_imm = false,
15880ec2c0f8SEugenia Emantayev 		.encode_slave_id = false,
15890ec2c0f8SEugenia Emantayev 		.verify = NULL,
15900ec2c0f8SEugenia Emantayev 		.wrapper = mlx4_PROMISC_wrapper
15910ec2c0f8SEugenia Emantayev 	},
1592ffe455adSEugenia Emantayev 	/* Ethernet specific commands */
1593ffe455adSEugenia Emantayev 	{
1594ffe455adSEugenia Emantayev 		.opcode = MLX4_CMD_SET_VLAN_FLTR,
1595ffe455adSEugenia Emantayev 		.has_inbox = true,
1596ffe455adSEugenia Emantayev 		.has_outbox = false,
1597ffe455adSEugenia Emantayev 		.out_is_imm = false,
1598ffe455adSEugenia Emantayev 		.encode_slave_id = false,
1599ffe455adSEugenia Emantayev 		.verify = NULL,
1600ffe455adSEugenia Emantayev 		.wrapper = mlx4_SET_VLAN_FLTR_wrapper
1601ffe455adSEugenia Emantayev 	},
1602ffe455adSEugenia Emantayev 	{
1603ffe455adSEugenia Emantayev 		.opcode = MLX4_CMD_SET_MCAST_FLTR,
1604ffe455adSEugenia Emantayev 		.has_inbox = false,
1605ffe455adSEugenia Emantayev 		.has_outbox = false,
1606ffe455adSEugenia Emantayev 		.out_is_imm = false,
1607ffe455adSEugenia Emantayev 		.encode_slave_id = false,
1608ffe455adSEugenia Emantayev 		.verify = NULL,
1609ffe455adSEugenia Emantayev 		.wrapper = mlx4_SET_MCAST_FLTR_wrapper
1610ffe455adSEugenia Emantayev 	},
1611ffe455adSEugenia Emantayev 	{
1612ffe455adSEugenia Emantayev 		.opcode = MLX4_CMD_DUMP_ETH_STATS,
1613ffe455adSEugenia Emantayev 		.has_inbox = false,
1614ffe455adSEugenia Emantayev 		.has_outbox = true,
1615ffe455adSEugenia Emantayev 		.out_is_imm = false,
1616ffe455adSEugenia Emantayev 		.encode_slave_id = false,
1617ffe455adSEugenia Emantayev 		.verify = NULL,
1618ffe455adSEugenia Emantayev 		.wrapper = mlx4_DUMP_ETH_STATS_wrapper
1619ffe455adSEugenia Emantayev 	},
16200ec2c0f8SEugenia Emantayev 	{
1621c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_INFORM_FLR_DONE,
1622c82e9aa0SEli Cohen 		.has_inbox = false,
1623c82e9aa0SEli Cohen 		.has_outbox = false,
1624c82e9aa0SEli Cohen 		.out_is_imm = false,
1625c82e9aa0SEli Cohen 		.encode_slave_id = false,
1626c82e9aa0SEli Cohen 		.verify = NULL,
1627c82e9aa0SEli Cohen 		.wrapper = NULL
1628c82e9aa0SEli Cohen 	},
16298fcfb4dbSHadar Hen Zion 	/* flow steering commands */
16308fcfb4dbSHadar Hen Zion 	{
16318fcfb4dbSHadar Hen Zion 		.opcode = MLX4_QP_FLOW_STEERING_ATTACH,
16328fcfb4dbSHadar Hen Zion 		.has_inbox = true,
16338fcfb4dbSHadar Hen Zion 		.has_outbox = false,
16348fcfb4dbSHadar Hen Zion 		.out_is_imm = true,
16358fcfb4dbSHadar Hen Zion 		.encode_slave_id = false,
16368fcfb4dbSHadar Hen Zion 		.verify = NULL,
16378fcfb4dbSHadar Hen Zion 		.wrapper = mlx4_QP_FLOW_STEERING_ATTACH_wrapper
16388fcfb4dbSHadar Hen Zion 	},
16398fcfb4dbSHadar Hen Zion 	{
16408fcfb4dbSHadar Hen Zion 		.opcode = MLX4_QP_FLOW_STEERING_DETACH,
16418fcfb4dbSHadar Hen Zion 		.has_inbox = false,
16428fcfb4dbSHadar Hen Zion 		.has_outbox = false,
16438fcfb4dbSHadar Hen Zion 		.out_is_imm = false,
16448fcfb4dbSHadar Hen Zion 		.encode_slave_id = false,
16458fcfb4dbSHadar Hen Zion 		.verify = NULL,
16468fcfb4dbSHadar Hen Zion 		.wrapper = mlx4_QP_FLOW_STEERING_DETACH_wrapper
16478fcfb4dbSHadar Hen Zion 	},
16484de65803SMatan Barak 	{
16494de65803SMatan Barak 		.opcode = MLX4_FLOW_STEERING_IB_UC_QP_RANGE,
16504de65803SMatan Barak 		.has_inbox = false,
16514de65803SMatan Barak 		.has_outbox = false,
16524de65803SMatan Barak 		.out_is_imm = false,
16534de65803SMatan Barak 		.encode_slave_id = false,
16544de65803SMatan Barak 		.verify = NULL,
1655b7475794SOr Gerlitz 		.wrapper = mlx4_CMD_EPERM_wrapper
16564de65803SMatan Barak 	},
165759e14e32SMoni Shoua 	{
165859e14e32SMoni Shoua 		.opcode = MLX4_CMD_VIRT_PORT_MAP,
165959e14e32SMoni Shoua 		.has_inbox = false,
166059e14e32SMoni Shoua 		.has_outbox = false,
166159e14e32SMoni Shoua 		.out_is_imm = false,
166259e14e32SMoni Shoua 		.encode_slave_id = false,
166359e14e32SMoni Shoua 		.verify = NULL,
166459e14e32SMoni Shoua 		.wrapper = mlx4_CMD_EPERM_wrapper
166559e14e32SMoni Shoua 	},
1666e8f081aaSYevgeny Petrilin };
1667e8f081aaSYevgeny Petrilin 
1668e8f081aaSYevgeny Petrilin static int mlx4_master_process_vhcr(struct mlx4_dev *dev, int slave,
1669e8f081aaSYevgeny Petrilin 				    struct mlx4_vhcr_cmd *in_vhcr)
1670e8f081aaSYevgeny Petrilin {
1671e8f081aaSYevgeny Petrilin 	struct mlx4_priv *priv = mlx4_priv(dev);
1672e8f081aaSYevgeny Petrilin 	struct mlx4_cmd_info *cmd = NULL;
1673e8f081aaSYevgeny Petrilin 	struct mlx4_vhcr_cmd *vhcr_cmd = in_vhcr ? in_vhcr : priv->mfunc.vhcr;
1674e8f081aaSYevgeny Petrilin 	struct mlx4_vhcr *vhcr;
1675e8f081aaSYevgeny Petrilin 	struct mlx4_cmd_mailbox *inbox = NULL;
1676e8f081aaSYevgeny Petrilin 	struct mlx4_cmd_mailbox *outbox = NULL;
1677e8f081aaSYevgeny Petrilin 	u64 in_param;
1678e8f081aaSYevgeny Petrilin 	u64 out_param;
1679e8f081aaSYevgeny Petrilin 	int ret = 0;
1680e8f081aaSYevgeny Petrilin 	int i;
168172be84f1SYevgeny Petrilin 	int err = 0;
1682e8f081aaSYevgeny Petrilin 
1683e8f081aaSYevgeny Petrilin 	/* Create sw representation of Virtual HCR */
1684e8f081aaSYevgeny Petrilin 	vhcr = kzalloc(sizeof(struct mlx4_vhcr), GFP_KERNEL);
1685e8f081aaSYevgeny Petrilin 	if (!vhcr)
1686e8f081aaSYevgeny Petrilin 		return -ENOMEM;
1687e8f081aaSYevgeny Petrilin 
1688e8f081aaSYevgeny Petrilin 	/* DMA in the vHCR */
1689e8f081aaSYevgeny Petrilin 	if (!in_vhcr) {
1690e8f081aaSYevgeny Petrilin 		ret = mlx4_ACCESS_MEM(dev, priv->mfunc.vhcr_dma, slave,
1691e8f081aaSYevgeny Petrilin 				      priv->mfunc.master.slave_state[slave].vhcr_dma,
1692e8f081aaSYevgeny Petrilin 				      ALIGN(sizeof(struct mlx4_vhcr_cmd),
1693e8f081aaSYevgeny Petrilin 					    MLX4_ACCESS_MEM_ALIGN), 1);
1694e8f081aaSYevgeny Petrilin 		if (ret) {
16950cd93027SYishai Hadas 			if (!(dev->persist->state &
16960cd93027SYishai Hadas 			    MLX4_DEVICE_STATE_INTERNAL_ERROR))
16971a91de28SJoe Perches 				mlx4_err(dev, "%s: Failed reading vhcr ret: 0x%x\n",
16981a91de28SJoe Perches 					 __func__, ret);
1699e8f081aaSYevgeny Petrilin 			kfree(vhcr);
1700e8f081aaSYevgeny Petrilin 			return ret;
1701e8f081aaSYevgeny Petrilin 		}
1702e8f081aaSYevgeny Petrilin 	}
1703e8f081aaSYevgeny Petrilin 
1704e8f081aaSYevgeny Petrilin 	/* Fill SW VHCR fields */
1705e8f081aaSYevgeny Petrilin 	vhcr->in_param = be64_to_cpu(vhcr_cmd->in_param);
1706e8f081aaSYevgeny Petrilin 	vhcr->out_param = be64_to_cpu(vhcr_cmd->out_param);
1707e8f081aaSYevgeny Petrilin 	vhcr->in_modifier = be32_to_cpu(vhcr_cmd->in_modifier);
1708e8f081aaSYevgeny Petrilin 	vhcr->token = be16_to_cpu(vhcr_cmd->token);
1709e8f081aaSYevgeny Petrilin 	vhcr->op = be16_to_cpu(vhcr_cmd->opcode) & 0xfff;
1710e8f081aaSYevgeny Petrilin 	vhcr->op_modifier = (u8) (be16_to_cpu(vhcr_cmd->opcode) >> 12);
1711e8f081aaSYevgeny Petrilin 	vhcr->e_bit = vhcr_cmd->flags & (1 << 6);
1712e8f081aaSYevgeny Petrilin 
1713e8f081aaSYevgeny Petrilin 	/* Lookup command */
1714e8f081aaSYevgeny Petrilin 	for (i = 0; i < ARRAY_SIZE(cmd_info); ++i) {
1715e8f081aaSYevgeny Petrilin 		if (vhcr->op == cmd_info[i].opcode) {
1716e8f081aaSYevgeny Petrilin 			cmd = &cmd_info[i];
1717e8f081aaSYevgeny Petrilin 			break;
1718e8f081aaSYevgeny Petrilin 		}
1719e8f081aaSYevgeny Petrilin 	}
1720e8f081aaSYevgeny Petrilin 	if (!cmd) {
1721e8f081aaSYevgeny Petrilin 		mlx4_err(dev, "Unknown command:0x%x accepted from slave:%d\n",
1722e8f081aaSYevgeny Petrilin 			 vhcr->op, slave);
172372be84f1SYevgeny Petrilin 		vhcr_cmd->status = CMD_STAT_BAD_PARAM;
1724e8f081aaSYevgeny Petrilin 		goto out_status;
1725e8f081aaSYevgeny Petrilin 	}
1726e8f081aaSYevgeny Petrilin 
1727e8f081aaSYevgeny Petrilin 	/* Read inbox */
1728e8f081aaSYevgeny Petrilin 	if (cmd->has_inbox) {
1729e8f081aaSYevgeny Petrilin 		vhcr->in_param &= INBOX_MASK;
1730e8f081aaSYevgeny Petrilin 		inbox = mlx4_alloc_cmd_mailbox(dev);
1731e8f081aaSYevgeny Petrilin 		if (IS_ERR(inbox)) {
173272be84f1SYevgeny Petrilin 			vhcr_cmd->status = CMD_STAT_BAD_SIZE;
1733e8f081aaSYevgeny Petrilin 			inbox = NULL;
173472be84f1SYevgeny Petrilin 			goto out_status;
1735e8f081aaSYevgeny Petrilin 		}
1736e8f081aaSYevgeny Petrilin 
17370cd93027SYishai Hadas 		ret = mlx4_ACCESS_MEM(dev, inbox->dma, slave,
1738e8f081aaSYevgeny Petrilin 				      vhcr->in_param,
17390cd93027SYishai Hadas 				      MLX4_MAILBOX_SIZE, 1);
17400cd93027SYishai Hadas 		if (ret) {
17410cd93027SYishai Hadas 			if (!(dev->persist->state &
17420cd93027SYishai Hadas 			    MLX4_DEVICE_STATE_INTERNAL_ERROR))
1743e8f081aaSYevgeny Petrilin 				mlx4_err(dev, "%s: Failed reading inbox (cmd:0x%x)\n",
1744e8f081aaSYevgeny Petrilin 					 __func__, cmd->opcode);
174572be84f1SYevgeny Petrilin 			vhcr_cmd->status = CMD_STAT_INTERNAL_ERR;
174672be84f1SYevgeny Petrilin 			goto out_status;
1747e8f081aaSYevgeny Petrilin 		}
1748e8f081aaSYevgeny Petrilin 	}
1749e8f081aaSYevgeny Petrilin 
1750e8f081aaSYevgeny Petrilin 	/* Apply permission and bound checks if applicable */
1751e8f081aaSYevgeny Petrilin 	if (cmd->verify && cmd->verify(dev, slave, vhcr, inbox)) {
17521a91de28SJoe Perches 		mlx4_warn(dev, "Command:0x%x from slave: %d failed protection checks for resource_id:%d\n",
17531a91de28SJoe Perches 			  vhcr->op, slave, vhcr->in_modifier);
175472be84f1SYevgeny Petrilin 		vhcr_cmd->status = CMD_STAT_BAD_OP;
1755e8f081aaSYevgeny Petrilin 		goto out_status;
1756e8f081aaSYevgeny Petrilin 	}
1757e8f081aaSYevgeny Petrilin 
1758e8f081aaSYevgeny Petrilin 	/* Allocate outbox */
1759e8f081aaSYevgeny Petrilin 	if (cmd->has_outbox) {
1760e8f081aaSYevgeny Petrilin 		outbox = mlx4_alloc_cmd_mailbox(dev);
1761e8f081aaSYevgeny Petrilin 		if (IS_ERR(outbox)) {
176272be84f1SYevgeny Petrilin 			vhcr_cmd->status = CMD_STAT_BAD_SIZE;
1763e8f081aaSYevgeny Petrilin 			outbox = NULL;
176472be84f1SYevgeny Petrilin 			goto out_status;
1765e8f081aaSYevgeny Petrilin 		}
1766e8f081aaSYevgeny Petrilin 	}
1767e8f081aaSYevgeny Petrilin 
1768e8f081aaSYevgeny Petrilin 	/* Execute the command! */
1769e8f081aaSYevgeny Petrilin 	if (cmd->wrapper) {
177072be84f1SYevgeny Petrilin 		err = cmd->wrapper(dev, slave, vhcr, inbox, outbox,
1771e8f081aaSYevgeny Petrilin 				   cmd);
1772e8f081aaSYevgeny Petrilin 		if (cmd->out_is_imm)
1773e8f081aaSYevgeny Petrilin 			vhcr_cmd->out_param = cpu_to_be64(vhcr->out_param);
1774e8f081aaSYevgeny Petrilin 	} else {
1775e8f081aaSYevgeny Petrilin 		in_param = cmd->has_inbox ? (u64) inbox->dma :
1776e8f081aaSYevgeny Petrilin 			vhcr->in_param;
1777e8f081aaSYevgeny Petrilin 		out_param = cmd->has_outbox ? (u64) outbox->dma :
1778e8f081aaSYevgeny Petrilin 			vhcr->out_param;
177972be84f1SYevgeny Petrilin 		err = __mlx4_cmd(dev, in_param, &out_param,
1780e8f081aaSYevgeny Petrilin 				 cmd->out_is_imm, vhcr->in_modifier,
1781e8f081aaSYevgeny Petrilin 				 vhcr->op_modifier, vhcr->op,
1782e8f081aaSYevgeny Petrilin 				 MLX4_CMD_TIME_CLASS_A,
1783e8f081aaSYevgeny Petrilin 				 MLX4_CMD_NATIVE);
1784e8f081aaSYevgeny Petrilin 
1785e8f081aaSYevgeny Petrilin 		if (cmd->out_is_imm) {
1786e8f081aaSYevgeny Petrilin 			vhcr->out_param = out_param;
1787e8f081aaSYevgeny Petrilin 			vhcr_cmd->out_param = cpu_to_be64(vhcr->out_param);
1788e8f081aaSYevgeny Petrilin 		}
1789e8f081aaSYevgeny Petrilin 	}
1790e8f081aaSYevgeny Petrilin 
179172be84f1SYevgeny Petrilin 	if (err) {
179283bd5118SJack Morgenstein 		if (!(dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR)) {
179383bd5118SJack Morgenstein 			if (vhcr->op == MLX4_CMD_ALLOC_RES &&
179483bd5118SJack Morgenstein 			    (vhcr->in_modifier & 0xff) == RES_COUNTER &&
179583bd5118SJack Morgenstein 			    err == -EDQUOT)
179683bd5118SJack Morgenstein 				mlx4_dbg(dev,
179783bd5118SJack Morgenstein 					 "Unable to allocate counter for slave %d (%d)\n",
179883bd5118SJack Morgenstein 					 slave, err);
179983bd5118SJack Morgenstein 			else
18001a91de28SJoe Perches 				mlx4_warn(dev, "vhcr command:0x%x slave:%d failed with error:%d, status %d\n",
180172be84f1SYevgeny Petrilin 					  vhcr->op, slave, vhcr->errno, err);
180283bd5118SJack Morgenstein 		}
180372be84f1SYevgeny Petrilin 		vhcr_cmd->status = mlx4_errno_to_status(err);
180472be84f1SYevgeny Petrilin 		goto out_status;
180572be84f1SYevgeny Petrilin 	}
180672be84f1SYevgeny Petrilin 
180772be84f1SYevgeny Petrilin 
1808e8f081aaSYevgeny Petrilin 	/* Write outbox if command completed successfully */
180972be84f1SYevgeny Petrilin 	if (cmd->has_outbox && !vhcr_cmd->status) {
1810e8f081aaSYevgeny Petrilin 		ret = mlx4_ACCESS_MEM(dev, outbox->dma, slave,
1811e8f081aaSYevgeny Petrilin 				      vhcr->out_param,
1812e8f081aaSYevgeny Petrilin 				      MLX4_MAILBOX_SIZE, MLX4_CMD_WRAPPED);
1813e8f081aaSYevgeny Petrilin 		if (ret) {
181472be84f1SYevgeny Petrilin 			/* If we failed to write back the outbox after the
181572be84f1SYevgeny Petrilin 			 *command was successfully executed, we must fail this
181672be84f1SYevgeny Petrilin 			 * slave, as it is now in undefined state */
18170cd93027SYishai Hadas 			if (!(dev->persist->state &
18180cd93027SYishai Hadas 			    MLX4_DEVICE_STATE_INTERNAL_ERROR))
1819e8f081aaSYevgeny Petrilin 				mlx4_err(dev, "%s:Failed writing outbox\n", __func__);
1820e8f081aaSYevgeny Petrilin 			goto out;
1821e8f081aaSYevgeny Petrilin 		}
1822e8f081aaSYevgeny Petrilin 	}
1823e8f081aaSYevgeny Petrilin 
1824e8f081aaSYevgeny Petrilin out_status:
1825e8f081aaSYevgeny Petrilin 	/* DMA back vhcr result */
1826e8f081aaSYevgeny Petrilin 	if (!in_vhcr) {
1827e8f081aaSYevgeny Petrilin 		ret = mlx4_ACCESS_MEM(dev, priv->mfunc.vhcr_dma, slave,
1828e8f081aaSYevgeny Petrilin 				      priv->mfunc.master.slave_state[slave].vhcr_dma,
1829e8f081aaSYevgeny Petrilin 				      ALIGN(sizeof(struct mlx4_vhcr),
1830e8f081aaSYevgeny Petrilin 					    MLX4_ACCESS_MEM_ALIGN),
1831e8f081aaSYevgeny Petrilin 				      MLX4_CMD_WRAPPED);
1832e8f081aaSYevgeny Petrilin 		if (ret)
1833e8f081aaSYevgeny Petrilin 			mlx4_err(dev, "%s:Failed writing vhcr result\n",
1834e8f081aaSYevgeny Petrilin 				 __func__);
1835e8f081aaSYevgeny Petrilin 		else if (vhcr->e_bit &&
1836e8f081aaSYevgeny Petrilin 			 mlx4_GEN_EQE(dev, slave, &priv->mfunc.master.cmd_eqe))
18371a91de28SJoe Perches 				mlx4_warn(dev, "Failed to generate command completion eqe for slave %d\n",
18381a91de28SJoe Perches 					  slave);
1839e8f081aaSYevgeny Petrilin 	}
1840e8f081aaSYevgeny Petrilin 
1841e8f081aaSYevgeny Petrilin out:
1842e8f081aaSYevgeny Petrilin 	kfree(vhcr);
1843e8f081aaSYevgeny Petrilin 	mlx4_free_cmd_mailbox(dev, inbox);
1844e8f081aaSYevgeny Petrilin 	mlx4_free_cmd_mailbox(dev, outbox);
1845e8f081aaSYevgeny Petrilin 	return ret;
1846e8f081aaSYevgeny Petrilin }
1847e8f081aaSYevgeny Petrilin 
1848f094668cSJingoo Han static int mlx4_master_immediate_activate_vlan_qos(struct mlx4_priv *priv,
1849b01978caSJack Morgenstein 					    int slave, int port)
1850b01978caSJack Morgenstein {
1851b01978caSJack Morgenstein 	struct mlx4_vport_oper_state *vp_oper;
1852b01978caSJack Morgenstein 	struct mlx4_vport_state *vp_admin;
1853b01978caSJack Morgenstein 	struct mlx4_vf_immed_vlan_work *work;
18540a6eac24SRony Efraim 	struct mlx4_dev *dev = &(priv->dev);
1855b01978caSJack Morgenstein 	int err;
1856b01978caSJack Morgenstein 	int admin_vlan_ix = NO_INDX;
1857b01978caSJack Morgenstein 
1858b01978caSJack Morgenstein 	vp_oper = &priv->mfunc.master.vf_oper[slave].vport[port];
1859b01978caSJack Morgenstein 	vp_admin = &priv->mfunc.master.vf_admin[slave].vport[port];
1860b01978caSJack Morgenstein 
1861b01978caSJack Morgenstein 	if (vp_oper->state.default_vlan == vp_admin->default_vlan &&
18620a6eac24SRony Efraim 	    vp_oper->state.default_qos == vp_admin->default_qos &&
18637c3d21c8SMoshe Shemesh 	    vp_oper->state.vlan_proto == vp_admin->vlan_proto &&
186408068cd5SIdo Shamay 	    vp_oper->state.link_state == vp_admin->link_state &&
186508068cd5SIdo Shamay 	    vp_oper->state.qos_vport == vp_admin->qos_vport)
1866b01978caSJack Morgenstein 		return 0;
1867b01978caSJack Morgenstein 
18680a6eac24SRony Efraim 	if (!(priv->mfunc.master.slave_state[slave].active &&
1869f0f829bfSRony Efraim 	      dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_UPDATE_QP)) {
18700a6eac24SRony Efraim 		/* even if the UPDATE_QP command isn't supported, we still want
18710a6eac24SRony Efraim 		 * to set this VF link according to the admin directive
18720a6eac24SRony Efraim 		 */
18730a6eac24SRony Efraim 		vp_oper->state.link_state = vp_admin->link_state;
18740a6eac24SRony Efraim 		return -1;
18750a6eac24SRony Efraim 	}
18760a6eac24SRony Efraim 
18770a6eac24SRony Efraim 	mlx4_dbg(dev, "updating immediately admin params slave %d port %d\n",
18780a6eac24SRony Efraim 		 slave, port);
18791a91de28SJoe Perches 	mlx4_dbg(dev, "vlan %d QoS %d link down %d\n",
18801a91de28SJoe Perches 		 vp_admin->default_vlan, vp_admin->default_qos,
18811a91de28SJoe Perches 		 vp_admin->link_state);
18820a6eac24SRony Efraim 
1883b01978caSJack Morgenstein 	work = kzalloc(sizeof(*work), GFP_KERNEL);
1884b01978caSJack Morgenstein 	if (!work)
1885b01978caSJack Morgenstein 		return -ENOMEM;
1886b01978caSJack Morgenstein 
1887b01978caSJack Morgenstein 	if (vp_oper->state.default_vlan != vp_admin->default_vlan) {
1888f0f829bfSRony Efraim 		if (MLX4_VGT != vp_admin->default_vlan) {
1889b01978caSJack Morgenstein 			err = __mlx4_register_vlan(&priv->dev, port,
1890b01978caSJack Morgenstein 						   vp_admin->default_vlan,
1891b01978caSJack Morgenstein 						   &admin_vlan_ix);
1892b01978caSJack Morgenstein 			if (err) {
18939caf83c3SDan Carpenter 				kfree(work);
18941a91de28SJoe Perches 				mlx4_warn(&priv->dev,
1895b01978caSJack Morgenstein 					  "No vlan resources slave %d, port %d\n",
1896b01978caSJack Morgenstein 					  slave, port);
1897b01978caSJack Morgenstein 				return err;
1898b01978caSJack Morgenstein 			}
1899f0f829bfSRony Efraim 		} else {
1900f0f829bfSRony Efraim 			admin_vlan_ix = NO_INDX;
1901f0f829bfSRony Efraim 		}
1902b01978caSJack Morgenstein 		work->flags |= MLX4_VF_IMMED_VLAN_FLAG_VLAN;
19031a91de28SJoe Perches 		mlx4_dbg(&priv->dev,
1904b01978caSJack Morgenstein 			 "alloc vlan %d idx  %d slave %d port %d\n",
1905b01978caSJack Morgenstein 			 (int)(vp_admin->default_vlan),
1906b01978caSJack Morgenstein 			 admin_vlan_ix, slave, port);
1907b01978caSJack Morgenstein 	}
1908b01978caSJack Morgenstein 
1909b01978caSJack Morgenstein 	/* save original vlan ix and vlan id */
1910b01978caSJack Morgenstein 	work->orig_vlan_id = vp_oper->state.default_vlan;
1911b01978caSJack Morgenstein 	work->orig_vlan_ix = vp_oper->vlan_idx;
1912b01978caSJack Morgenstein 
1913b01978caSJack Morgenstein 	/* handle new qos */
1914b01978caSJack Morgenstein 	if (vp_oper->state.default_qos != vp_admin->default_qos)
1915b01978caSJack Morgenstein 		work->flags |= MLX4_VF_IMMED_VLAN_FLAG_QOS;
1916b01978caSJack Morgenstein 
1917b01978caSJack Morgenstein 	if (work->flags & MLX4_VF_IMMED_VLAN_FLAG_VLAN)
1918b01978caSJack Morgenstein 		vp_oper->vlan_idx = admin_vlan_ix;
1919b01978caSJack Morgenstein 
1920b01978caSJack Morgenstein 	vp_oper->state.default_vlan = vp_admin->default_vlan;
1921b01978caSJack Morgenstein 	vp_oper->state.default_qos = vp_admin->default_qos;
19227c3d21c8SMoshe Shemesh 	vp_oper->state.vlan_proto = vp_admin->vlan_proto;
19230a6eac24SRony Efraim 	vp_oper->state.link_state = vp_admin->link_state;
192408068cd5SIdo Shamay 	vp_oper->state.qos_vport = vp_admin->qos_vport;
19250a6eac24SRony Efraim 
19260a6eac24SRony Efraim 	if (vp_admin->link_state == IFLA_VF_LINK_STATE_DISABLE)
19270a6eac24SRony Efraim 		work->flags |= MLX4_VF_IMMED_VLAN_FLAG_LINK_DISABLE;
1928b01978caSJack Morgenstein 
1929b01978caSJack Morgenstein 	/* iterate over QPs owned by this slave, using UPDATE_QP */
1930b01978caSJack Morgenstein 	work->port = port;
1931b01978caSJack Morgenstein 	work->slave = slave;
1932b01978caSJack Morgenstein 	work->qos = vp_oper->state.default_qos;
193308068cd5SIdo Shamay 	work->qos_vport = vp_oper->state.qos_vport;
1934b01978caSJack Morgenstein 	work->vlan_id = vp_oper->state.default_vlan;
1935b01978caSJack Morgenstein 	work->vlan_ix = vp_oper->vlan_idx;
19367c3d21c8SMoshe Shemesh 	work->vlan_proto = vp_oper->state.vlan_proto;
1937b01978caSJack Morgenstein 	work->priv = priv;
1938b01978caSJack Morgenstein 	INIT_WORK(&work->work, mlx4_vf_immed_vlan_work_handler);
1939b01978caSJack Morgenstein 	queue_work(priv->mfunc.master.comm_wq, &work->work);
1940b01978caSJack Morgenstein 
1941b01978caSJack Morgenstein 	return 0;
1942b01978caSJack Morgenstein }
1943b01978caSJack Morgenstein 
1944666672d4SIdo Shamay static void mlx4_set_default_port_qos(struct mlx4_dev *dev, int port)
1945666672d4SIdo Shamay {
1946666672d4SIdo Shamay 	struct mlx4_qos_manager *port_qos_ctl;
1947666672d4SIdo Shamay 	struct mlx4_priv *priv = mlx4_priv(dev);
1948666672d4SIdo Shamay 
1949666672d4SIdo Shamay 	port_qos_ctl = &priv->mfunc.master.qos_ctl[port];
1950666672d4SIdo Shamay 	bitmap_zero(port_qos_ctl->priority_bm, MLX4_NUM_UP);
1951666672d4SIdo Shamay 
1952666672d4SIdo Shamay 	/* Enable only default prio at PF init routine */
1953666672d4SIdo Shamay 	set_bit(MLX4_DEFAULT_QOS_PRIO, port_qos_ctl->priority_bm);
1954666672d4SIdo Shamay }
1955666672d4SIdo Shamay 
1956666672d4SIdo Shamay static void mlx4_allocate_port_vpps(struct mlx4_dev *dev, int port)
1957666672d4SIdo Shamay {
1958666672d4SIdo Shamay 	int i;
1959666672d4SIdo Shamay 	int err;
1960666672d4SIdo Shamay 	int num_vfs;
1961666672d4SIdo Shamay 	u16 availible_vpp;
1962666672d4SIdo Shamay 	u8 vpp_param[MLX4_NUM_UP];
1963666672d4SIdo Shamay 	struct mlx4_qos_manager *port_qos;
1964666672d4SIdo Shamay 	struct mlx4_priv *priv = mlx4_priv(dev);
1965666672d4SIdo Shamay 
1966666672d4SIdo Shamay 	err = mlx4_ALLOCATE_VPP_get(dev, port, &availible_vpp, vpp_param);
1967666672d4SIdo Shamay 	if (err) {
1968666672d4SIdo Shamay 		mlx4_info(dev, "Failed query availible VPPs\n");
1969666672d4SIdo Shamay 		return;
1970666672d4SIdo Shamay 	}
1971666672d4SIdo Shamay 
1972666672d4SIdo Shamay 	port_qos = &priv->mfunc.master.qos_ctl[port];
1973666672d4SIdo Shamay 	num_vfs = (availible_vpp /
1974666672d4SIdo Shamay 		   bitmap_weight(port_qos->priority_bm, MLX4_NUM_UP));
1975666672d4SIdo Shamay 
1976666672d4SIdo Shamay 	for (i = 0; i < MLX4_NUM_UP; i++) {
1977666672d4SIdo Shamay 		if (test_bit(i, port_qos->priority_bm))
1978666672d4SIdo Shamay 			vpp_param[i] = num_vfs;
1979666672d4SIdo Shamay 	}
1980666672d4SIdo Shamay 
1981666672d4SIdo Shamay 	err = mlx4_ALLOCATE_VPP_set(dev, port, vpp_param);
1982666672d4SIdo Shamay 	if (err) {
1983666672d4SIdo Shamay 		mlx4_info(dev, "Failed allocating VPPs\n");
1984666672d4SIdo Shamay 		return;
1985666672d4SIdo Shamay 	}
1986666672d4SIdo Shamay 
1987666672d4SIdo Shamay 	/* Query actual allocated VPP, just to make sure */
1988666672d4SIdo Shamay 	err = mlx4_ALLOCATE_VPP_get(dev, port, &availible_vpp, vpp_param);
1989666672d4SIdo Shamay 	if (err) {
1990666672d4SIdo Shamay 		mlx4_info(dev, "Failed query availible VPPs\n");
1991666672d4SIdo Shamay 		return;
1992666672d4SIdo Shamay 	}
1993666672d4SIdo Shamay 
1994666672d4SIdo Shamay 	port_qos->num_of_qos_vfs = num_vfs;
1995666672d4SIdo Shamay 	mlx4_dbg(dev, "Port %d Availible VPPs %d\n", port, availible_vpp);
1996666672d4SIdo Shamay 
1997666672d4SIdo Shamay 	for (i = 0; i < MLX4_NUM_UP; i++)
1998666672d4SIdo Shamay 		mlx4_dbg(dev, "Port %d UP %d Allocated %d VPPs\n", port, i,
1999666672d4SIdo Shamay 			 vpp_param[i]);
2000666672d4SIdo Shamay }
2001b01978caSJack Morgenstein 
20020eb62b93SRony Efraim static int mlx4_master_activate_admin_state(struct mlx4_priv *priv, int slave)
20030eb62b93SRony Efraim {
20043f7fb021SRony Efraim 	int port, err;
20053f7fb021SRony Efraim 	struct mlx4_vport_state *vp_admin;
20063f7fb021SRony Efraim 	struct mlx4_vport_oper_state *vp_oper;
2007b42959dcSMoshe Shemesh 	struct mlx4_slave_state *slave_state =
2008b42959dcSMoshe Shemesh 		&priv->mfunc.master.slave_state[slave];
2009449fc488SMatan Barak 	struct mlx4_active_ports actv_ports = mlx4_get_active_ports(
2010449fc488SMatan Barak 			&priv->dev, slave);
2011449fc488SMatan Barak 	int min_port = find_first_bit(actv_ports.ports,
2012449fc488SMatan Barak 				      priv->dev.caps.num_ports) + 1;
2013449fc488SMatan Barak 	int max_port = min_port - 1 +
2014449fc488SMatan Barak 		bitmap_weight(actv_ports.ports, priv->dev.caps.num_ports);
20153f7fb021SRony Efraim 
2016449fc488SMatan Barak 	for (port = min_port; port <= max_port; port++) {
2017449fc488SMatan Barak 		if (!test_bit(port - 1, actv_ports.ports))
2018449fc488SMatan Barak 			continue;
201999ec41d0SJack Morgenstein 		priv->mfunc.master.vf_oper[slave].smi_enabled[port] =
202099ec41d0SJack Morgenstein 			priv->mfunc.master.vf_admin[slave].enable_smi[port];
20213f7fb021SRony Efraim 		vp_oper = &priv->mfunc.master.vf_oper[slave].vport[port];
20223f7fb021SRony Efraim 		vp_admin = &priv->mfunc.master.vf_admin[slave].vport[port];
2023b42959dcSMoshe Shemesh 		if (vp_admin->vlan_proto != htons(ETH_P_8021AD) ||
2024b42959dcSMoshe Shemesh 		    slave_state->vst_qinq_supported) {
2025b42959dcSMoshe Shemesh 			vp_oper->state.vlan_proto   = vp_admin->vlan_proto;
2026b42959dcSMoshe Shemesh 			vp_oper->state.default_vlan = vp_admin->default_vlan;
2027b42959dcSMoshe Shemesh 			vp_oper->state.default_qos  = vp_admin->default_qos;
2028b42959dcSMoshe Shemesh 		}
2029b42959dcSMoshe Shemesh 		vp_oper->state.link_state = vp_admin->link_state;
2030b42959dcSMoshe Shemesh 		vp_oper->state.mac        = vp_admin->mac;
2031b42959dcSMoshe Shemesh 		vp_oper->state.spoofchk   = vp_admin->spoofchk;
2032b42959dcSMoshe Shemesh 		vp_oper->state.tx_rate    = vp_admin->tx_rate;
2033b42959dcSMoshe Shemesh 		vp_oper->state.qos_vport  = vp_admin->qos_vport;
2034b42959dcSMoshe Shemesh 		vp_oper->state.guid       = vp_admin->guid;
2035b42959dcSMoshe Shemesh 
20363f7fb021SRony Efraim 		if (MLX4_VGT != vp_admin->default_vlan) {
20373f7fb021SRony Efraim 			err = __mlx4_register_vlan(&priv->dev, port,
20383f7fb021SRony Efraim 						   vp_admin->default_vlan, &(vp_oper->vlan_idx));
20393f7fb021SRony Efraim 			if (err) {
20403f7fb021SRony Efraim 				vp_oper->vlan_idx = NO_INDX;
20417c3d21c8SMoshe Shemesh 				vp_oper->state.default_vlan = MLX4_VGT;
20427c3d21c8SMoshe Shemesh 				vp_oper->state.vlan_proto = htons(ETH_P_8021Q);
20431a91de28SJoe Perches 				mlx4_warn(&priv->dev,
20441a84db56SMasanari Iida 					  "No vlan resources slave %d, port %d\n",
20453f7fb021SRony Efraim 					  slave, port);
20463f7fb021SRony Efraim 				return err;
20473f7fb021SRony Efraim 			}
20481a91de28SJoe Perches 			mlx4_dbg(&priv->dev, "alloc vlan %d idx  %d slave %d port %d\n",
20493f7fb021SRony Efraim 				 (int)(vp_oper->state.default_vlan),
20503f7fb021SRony Efraim 				 vp_oper->vlan_idx, slave, port);
20513f7fb021SRony Efraim 		}
2052e6b6a231SRony Efraim 		if (vp_admin->spoofchk) {
2053e6b6a231SRony Efraim 			vp_oper->mac_idx = __mlx4_register_mac(&priv->dev,
2054e6b6a231SRony Efraim 							       port,
2055e6b6a231SRony Efraim 							       vp_admin->mac);
2056e6b6a231SRony Efraim 			if (0 > vp_oper->mac_idx) {
2057e6b6a231SRony Efraim 				err = vp_oper->mac_idx;
2058e6b6a231SRony Efraim 				vp_oper->mac_idx = NO_INDX;
20591a91de28SJoe Perches 				mlx4_warn(&priv->dev,
20601a84db56SMasanari Iida 					  "No mac resources slave %d, port %d\n",
2061e6b6a231SRony Efraim 					  slave, port);
2062e6b6a231SRony Efraim 				return err;
2063e6b6a231SRony Efraim 			}
20641a91de28SJoe Perches 			mlx4_dbg(&priv->dev, "alloc mac %llx idx  %d slave %d port %d\n",
2065e6b6a231SRony Efraim 				 vp_oper->state.mac, vp_oper->mac_idx, slave, port);
2066e6b6a231SRony Efraim 		}
20670eb62b93SRony Efraim 	}
20680eb62b93SRony Efraim 	return 0;
20690eb62b93SRony Efraim }
20700eb62b93SRony Efraim 
20713f7fb021SRony Efraim static void mlx4_master_deactivate_admin_state(struct mlx4_priv *priv, int slave)
20723f7fb021SRony Efraim {
20733f7fb021SRony Efraim 	int port;
20743f7fb021SRony Efraim 	struct mlx4_vport_oper_state *vp_oper;
2075449fc488SMatan Barak 	struct mlx4_active_ports actv_ports = mlx4_get_active_ports(
2076449fc488SMatan Barak 			&priv->dev, slave);
2077449fc488SMatan Barak 	int min_port = find_first_bit(actv_ports.ports,
2078449fc488SMatan Barak 				      priv->dev.caps.num_ports) + 1;
2079449fc488SMatan Barak 	int max_port = min_port - 1 +
2080449fc488SMatan Barak 		bitmap_weight(actv_ports.ports, priv->dev.caps.num_ports);
20813f7fb021SRony Efraim 
2082449fc488SMatan Barak 
2083449fc488SMatan Barak 	for (port = min_port; port <= max_port; port++) {
2084449fc488SMatan Barak 		if (!test_bit(port - 1, actv_ports.ports))
2085449fc488SMatan Barak 			continue;
208699ec41d0SJack Morgenstein 		priv->mfunc.master.vf_oper[slave].smi_enabled[port] =
208799ec41d0SJack Morgenstein 			MLX4_VF_SMI_DISABLED;
20883f7fb021SRony Efraim 		vp_oper = &priv->mfunc.master.vf_oper[slave].vport[port];
20893f7fb021SRony Efraim 		if (NO_INDX != vp_oper->vlan_idx) {
20903f7fb021SRony Efraim 			__mlx4_unregister_vlan(&priv->dev,
20912009d005SJack Morgenstein 					       port, vp_oper->state.default_vlan);
20923f7fb021SRony Efraim 			vp_oper->vlan_idx = NO_INDX;
20933f7fb021SRony Efraim 		}
2094e6b6a231SRony Efraim 		if (NO_INDX != vp_oper->mac_idx) {
2095c32b7dfbSJack Morgenstein 			__mlx4_unregister_mac(&priv->dev, port, vp_oper->state.mac);
2096e6b6a231SRony Efraim 			vp_oper->mac_idx = NO_INDX;
2097e6b6a231SRony Efraim 		}
20983f7fb021SRony Efraim 	}
20993f7fb021SRony Efraim 	return;
21003f7fb021SRony Efraim }
21013f7fb021SRony Efraim 
2102e8f081aaSYevgeny Petrilin static void mlx4_master_do_cmd(struct mlx4_dev *dev, int slave, u8 cmd,
2103e8f081aaSYevgeny Petrilin 			       u16 param, u8 toggle)
2104e8f081aaSYevgeny Petrilin {
2105e8f081aaSYevgeny Petrilin 	struct mlx4_priv *priv = mlx4_priv(dev);
2106e8f081aaSYevgeny Petrilin 	struct mlx4_slave_state *slave_state = priv->mfunc.master.slave_state;
2107e8f081aaSYevgeny Petrilin 	u32 reply;
2108e8f081aaSYevgeny Petrilin 	u8 is_going_down = 0;
2109803143fbSMarcel Apfelbaum 	int i;
2110311f813aSJack Morgenstein 	unsigned long flags;
2111e8f081aaSYevgeny Petrilin 
2112e8f081aaSYevgeny Petrilin 	slave_state[slave].comm_toggle ^= 1;
2113e8f081aaSYevgeny Petrilin 	reply = (u32) slave_state[slave].comm_toggle << 31;
2114e8f081aaSYevgeny Petrilin 	if (toggle != slave_state[slave].comm_toggle) {
21151a91de28SJoe Perches 		mlx4_warn(dev, "Incorrect toggle %d from slave %d. *** MASTER STATE COMPROMISED ***\n",
21161a91de28SJoe Perches 			  toggle, slave);
2117e8f081aaSYevgeny Petrilin 		goto reset_slave;
2118e8f081aaSYevgeny Petrilin 	}
2119e8f081aaSYevgeny Petrilin 	if (cmd == MLX4_COMM_CMD_RESET) {
2120e8f081aaSYevgeny Petrilin 		mlx4_warn(dev, "Received reset from slave:%d\n", slave);
2121e8f081aaSYevgeny Petrilin 		slave_state[slave].active = false;
21222c957ff2SJack Morgenstein 		slave_state[slave].old_vlan_api = false;
2123b42959dcSMoshe Shemesh 		slave_state[slave].vst_qinq_supported = false;
21243f7fb021SRony Efraim 		mlx4_master_deactivate_admin_state(priv, slave);
2125803143fbSMarcel Apfelbaum 		for (i = 0; i < MLX4_EVENT_TYPES_NUM; ++i) {
2126803143fbSMarcel Apfelbaum 				slave_state[slave].event_eq[i].eqn = -1;
2127803143fbSMarcel Apfelbaum 				slave_state[slave].event_eq[i].token = 0;
2128803143fbSMarcel Apfelbaum 		}
2129e8f081aaSYevgeny Petrilin 		/*check if we are in the middle of FLR process,
2130e8f081aaSYevgeny Petrilin 		if so return "retry" status to the slave*/
2131162344edSOr Gerlitz 		if (MLX4_COMM_CMD_FLR == slave_state[slave].last_cmd)
2132e8f081aaSYevgeny Petrilin 			goto inform_slave_state;
2133e8f081aaSYevgeny Petrilin 
2134fc06573dSJack Morgenstein 		mlx4_dispatch_event(dev, MLX4_DEV_EVENT_SLAVE_SHUTDOWN, slave);
2135fc06573dSJack Morgenstein 
2136e8f081aaSYevgeny Petrilin 		/* write the version in the event field */
2137e8f081aaSYevgeny Petrilin 		reply |= mlx4_comm_get_version();
2138e8f081aaSYevgeny Petrilin 
2139e8f081aaSYevgeny Petrilin 		goto reset_slave;
2140e8f081aaSYevgeny Petrilin 	}
2141e8f081aaSYevgeny Petrilin 	/*command from slave in the middle of FLR*/
2142e8f081aaSYevgeny Petrilin 	if (cmd != MLX4_COMM_CMD_RESET &&
2143e8f081aaSYevgeny Petrilin 	    MLX4_COMM_CMD_FLR == slave_state[slave].last_cmd) {
21441a91de28SJoe Perches 		mlx4_warn(dev, "slave:%d is Trying to run cmd(0x%x) in the middle of FLR\n",
21451a91de28SJoe Perches 			  slave, cmd);
2146e8f081aaSYevgeny Petrilin 		return;
2147e8f081aaSYevgeny Petrilin 	}
2148e8f081aaSYevgeny Petrilin 
2149e8f081aaSYevgeny Petrilin 	switch (cmd) {
2150e8f081aaSYevgeny Petrilin 	case MLX4_COMM_CMD_VHCR0:
2151e8f081aaSYevgeny Petrilin 		if (slave_state[slave].last_cmd != MLX4_COMM_CMD_RESET)
2152e8f081aaSYevgeny Petrilin 			goto reset_slave;
2153e8f081aaSYevgeny Petrilin 		slave_state[slave].vhcr_dma = ((u64) param) << 48;
2154e8f081aaSYevgeny Petrilin 		priv->mfunc.master.slave_state[slave].cookie = 0;
2155e8f081aaSYevgeny Petrilin 		break;
2156e8f081aaSYevgeny Petrilin 	case MLX4_COMM_CMD_VHCR1:
2157e8f081aaSYevgeny Petrilin 		if (slave_state[slave].last_cmd != MLX4_COMM_CMD_VHCR0)
2158e8f081aaSYevgeny Petrilin 			goto reset_slave;
2159e8f081aaSYevgeny Petrilin 		slave_state[slave].vhcr_dma |= ((u64) param) << 32;
2160e8f081aaSYevgeny Petrilin 		break;
2161e8f081aaSYevgeny Petrilin 	case MLX4_COMM_CMD_VHCR2:
2162e8f081aaSYevgeny Petrilin 		if (slave_state[slave].last_cmd != MLX4_COMM_CMD_VHCR1)
2163e8f081aaSYevgeny Petrilin 			goto reset_slave;
2164e8f081aaSYevgeny Petrilin 		slave_state[slave].vhcr_dma |= ((u64) param) << 16;
2165e8f081aaSYevgeny Petrilin 		break;
2166e8f081aaSYevgeny Petrilin 	case MLX4_COMM_CMD_VHCR_EN:
2167e8f081aaSYevgeny Petrilin 		if (slave_state[slave].last_cmd != MLX4_COMM_CMD_VHCR2)
2168e8f081aaSYevgeny Petrilin 			goto reset_slave;
2169e8f081aaSYevgeny Petrilin 		slave_state[slave].vhcr_dma |= param;
21703f7fb021SRony Efraim 		if (mlx4_master_activate_admin_state(priv, slave))
21713f7fb021SRony Efraim 				goto reset_slave;
2172e8f081aaSYevgeny Petrilin 		slave_state[slave].active = true;
2173fc06573dSJack Morgenstein 		mlx4_dispatch_event(dev, MLX4_DEV_EVENT_SLAVE_INIT, slave);
2174e8f081aaSYevgeny Petrilin 		break;
2175e8f081aaSYevgeny Petrilin 	case MLX4_COMM_CMD_VHCR_POST:
2176e8f081aaSYevgeny Petrilin 		if ((slave_state[slave].last_cmd != MLX4_COMM_CMD_VHCR_EN) &&
217755ad3592SYishai Hadas 		    (slave_state[slave].last_cmd != MLX4_COMM_CMD_VHCR_POST)) {
217855ad3592SYishai Hadas 			mlx4_warn(dev, "slave:%d is out of sync, cmd=0x%x, last command=0x%x, reset is needed\n",
217955ad3592SYishai Hadas 				  slave, cmd, slave_state[slave].last_cmd);
2180e8f081aaSYevgeny Petrilin 			goto reset_slave;
218155ad3592SYishai Hadas 		}
2182f3d4c89eSRoland Dreier 
2183f3d4c89eSRoland Dreier 		mutex_lock(&priv->cmd.slave_cmd_mutex);
2184e8f081aaSYevgeny Petrilin 		if (mlx4_master_process_vhcr(dev, slave, NULL)) {
21851a91de28SJoe Perches 			mlx4_err(dev, "Failed processing vhcr for slave:%d, resetting slave\n",
21861a91de28SJoe Perches 				 slave);
2187f3d4c89eSRoland Dreier 			mutex_unlock(&priv->cmd.slave_cmd_mutex);
2188e8f081aaSYevgeny Petrilin 			goto reset_slave;
2189e8f081aaSYevgeny Petrilin 		}
2190f3d4c89eSRoland Dreier 		mutex_unlock(&priv->cmd.slave_cmd_mutex);
2191e8f081aaSYevgeny Petrilin 		break;
2192e8f081aaSYevgeny Petrilin 	default:
2193e8f081aaSYevgeny Petrilin 		mlx4_warn(dev, "Bad comm cmd:%d from slave:%d\n", cmd, slave);
2194e8f081aaSYevgeny Petrilin 		goto reset_slave;
2195e8f081aaSYevgeny Petrilin 	}
2196311f813aSJack Morgenstein 	spin_lock_irqsave(&priv->mfunc.master.slave_state_lock, flags);
2197e8f081aaSYevgeny Petrilin 	if (!slave_state[slave].is_slave_going_down)
2198e8f081aaSYevgeny Petrilin 		slave_state[slave].last_cmd = cmd;
2199e8f081aaSYevgeny Petrilin 	else
2200e8f081aaSYevgeny Petrilin 		is_going_down = 1;
2201311f813aSJack Morgenstein 	spin_unlock_irqrestore(&priv->mfunc.master.slave_state_lock, flags);
2202e8f081aaSYevgeny Petrilin 	if (is_going_down) {
22031a91de28SJoe Perches 		mlx4_warn(dev, "Slave is going down aborting command(%d) executing from slave:%d\n",
2204e8f081aaSYevgeny Petrilin 			  cmd, slave);
2205e8f081aaSYevgeny Petrilin 		return;
2206e8f081aaSYevgeny Petrilin 	}
2207e8f081aaSYevgeny Petrilin 	__raw_writel((__force u32) cpu_to_be32(reply),
2208e8f081aaSYevgeny Petrilin 		     &priv->mfunc.comm[slave].slave_read);
2209e8f081aaSYevgeny Petrilin 	mmiowb();
2210e8f081aaSYevgeny Petrilin 
2211e8f081aaSYevgeny Petrilin 	return;
2212e8f081aaSYevgeny Petrilin 
2213e8f081aaSYevgeny Petrilin reset_slave:
2214c82e9aa0SEli Cohen 	/* cleanup any slave resources */
221555ad3592SYishai Hadas 	if (dev->persist->interface_state & MLX4_INTERFACE_STATE_UP)
2216c82e9aa0SEli Cohen 		mlx4_delete_all_resources_for_slave(dev, slave);
221755ad3592SYishai Hadas 
221855ad3592SYishai Hadas 	if (cmd != MLX4_COMM_CMD_RESET) {
221955ad3592SYishai Hadas 		mlx4_warn(dev, "Turn on internal error to force reset, slave=%d, cmd=0x%x\n",
222055ad3592SYishai Hadas 			  slave, cmd);
222155ad3592SYishai Hadas 		/* Turn on internal error letting slave reset itself immeditaly,
222255ad3592SYishai Hadas 		 * otherwise it might take till timeout on command is passed
222355ad3592SYishai Hadas 		 */
222455ad3592SYishai Hadas 		reply |= ((u32)COMM_CHAN_EVENT_INTERNAL_ERR);
222555ad3592SYishai Hadas 	}
222655ad3592SYishai Hadas 
2227311f813aSJack Morgenstein 	spin_lock_irqsave(&priv->mfunc.master.slave_state_lock, flags);
2228e8f081aaSYevgeny Petrilin 	if (!slave_state[slave].is_slave_going_down)
2229e8f081aaSYevgeny Petrilin 		slave_state[slave].last_cmd = MLX4_COMM_CMD_RESET;
2230311f813aSJack Morgenstein 	spin_unlock_irqrestore(&priv->mfunc.master.slave_state_lock, flags);
2231e8f081aaSYevgeny Petrilin 	/*with slave in the middle of flr, no need to clean resources again.*/
2232e8f081aaSYevgeny Petrilin inform_slave_state:
2233e8f081aaSYevgeny Petrilin 	memset(&slave_state[slave].event_eq, 0,
2234e8f081aaSYevgeny Petrilin 	       sizeof(struct mlx4_slave_event_eq_info));
2235e8f081aaSYevgeny Petrilin 	__raw_writel((__force u32) cpu_to_be32(reply),
2236e8f081aaSYevgeny Petrilin 		     &priv->mfunc.comm[slave].slave_read);
2237e8f081aaSYevgeny Petrilin 	wmb();
2238e8f081aaSYevgeny Petrilin }
2239e8f081aaSYevgeny Petrilin 
2240e8f081aaSYevgeny Petrilin /* master command processing */
2241e8f081aaSYevgeny Petrilin void mlx4_master_comm_channel(struct work_struct *work)
2242e8f081aaSYevgeny Petrilin {
2243e8f081aaSYevgeny Petrilin 	struct mlx4_mfunc_master_ctx *master =
2244e8f081aaSYevgeny Petrilin 		container_of(work,
2245e8f081aaSYevgeny Petrilin 			     struct mlx4_mfunc_master_ctx,
2246e8f081aaSYevgeny Petrilin 			     comm_work);
2247e8f081aaSYevgeny Petrilin 	struct mlx4_mfunc *mfunc =
2248e8f081aaSYevgeny Petrilin 		container_of(master, struct mlx4_mfunc, master);
2249e8f081aaSYevgeny Petrilin 	struct mlx4_priv *priv =
2250e8f081aaSYevgeny Petrilin 		container_of(mfunc, struct mlx4_priv, mfunc);
2251e8f081aaSYevgeny Petrilin 	struct mlx4_dev *dev = &priv->dev;
2252e8f081aaSYevgeny Petrilin 	__be32 *bit_vec;
2253e8f081aaSYevgeny Petrilin 	u32 comm_cmd;
2254e8f081aaSYevgeny Petrilin 	u32 vec;
2255e8f081aaSYevgeny Petrilin 	int i, j, slave;
2256e8f081aaSYevgeny Petrilin 	int toggle;
2257e8f081aaSYevgeny Petrilin 	int served = 0;
2258e8f081aaSYevgeny Petrilin 	int reported = 0;
2259e8f081aaSYevgeny Petrilin 	u32 slt;
2260e8f081aaSYevgeny Petrilin 
2261e8f081aaSYevgeny Petrilin 	bit_vec = master->comm_arm_bit_vector;
2262e8f081aaSYevgeny Petrilin 	for (i = 0; i < COMM_CHANNEL_BIT_ARRAY_SIZE; i++) {
2263e8f081aaSYevgeny Petrilin 		vec = be32_to_cpu(bit_vec[i]);
2264e8f081aaSYevgeny Petrilin 		for (j = 0; j < 32; j++) {
2265e8f081aaSYevgeny Petrilin 			if (!(vec & (1 << j)))
2266e8f081aaSYevgeny Petrilin 				continue;
2267e8f081aaSYevgeny Petrilin 			++reported;
2268e8f081aaSYevgeny Petrilin 			slave = (i * 32) + j;
2269e8f081aaSYevgeny Petrilin 			comm_cmd = swab32(readl(
2270e8f081aaSYevgeny Petrilin 					  &mfunc->comm[slave].slave_write));
2271e8f081aaSYevgeny Petrilin 			slt = swab32(readl(&mfunc->comm[slave].slave_read))
2272e8f081aaSYevgeny Petrilin 				     >> 31;
2273e8f081aaSYevgeny Petrilin 			toggle = comm_cmd >> 31;
2274e8f081aaSYevgeny Petrilin 			if (toggle != slt) {
2275e8f081aaSYevgeny Petrilin 				if (master->slave_state[slave].comm_toggle
2276e8f081aaSYevgeny Petrilin 				    != slt) {
2277c20862c8SAmir Vadai 					pr_info("slave %d out of sync. read toggle %d, state toggle %d. Resynching.\n",
22781a91de28SJoe Perches 						slave, slt,
2279e8f081aaSYevgeny Petrilin 						master->slave_state[slave].comm_toggle);
2280e8f081aaSYevgeny Petrilin 					master->slave_state[slave].comm_toggle =
2281e8f081aaSYevgeny Petrilin 						slt;
2282e8f081aaSYevgeny Petrilin 				}
2283e8f081aaSYevgeny Petrilin 				mlx4_master_do_cmd(dev, slave,
2284e8f081aaSYevgeny Petrilin 						   comm_cmd >> 16 & 0xff,
2285e8f081aaSYevgeny Petrilin 						   comm_cmd & 0xffff, toggle);
2286e8f081aaSYevgeny Petrilin 				++served;
2287e8f081aaSYevgeny Petrilin 			}
2288e8f081aaSYevgeny Petrilin 		}
2289e8f081aaSYevgeny Petrilin 	}
2290e8f081aaSYevgeny Petrilin 
2291e8f081aaSYevgeny Petrilin 	if (reported && reported != served)
22921a91de28SJoe Perches 		mlx4_warn(dev, "Got command event with bitmask from %d slaves but %d were served\n",
2293e8f081aaSYevgeny Petrilin 			  reported, served);
2294e8f081aaSYevgeny Petrilin 
2295e8f081aaSYevgeny Petrilin 	if (mlx4_ARM_COMM_CHANNEL(dev))
2296e8f081aaSYevgeny Petrilin 		mlx4_warn(dev, "Failed to arm comm channel events\n");
2297e8f081aaSYevgeny Petrilin }
2298e8f081aaSYevgeny Petrilin 
2299ab9c17a0SJack Morgenstein static int sync_toggles(struct mlx4_dev *dev)
2300ab9c17a0SJack Morgenstein {
2301ab9c17a0SJack Morgenstein 	struct mlx4_priv *priv = mlx4_priv(dev);
230255ad3592SYishai Hadas 	u32 wr_toggle;
230355ad3592SYishai Hadas 	u32 rd_toggle;
2304ab9c17a0SJack Morgenstein 	unsigned long end;
2305ab9c17a0SJack Morgenstein 
230655ad3592SYishai Hadas 	wr_toggle = swab32(readl(&priv->mfunc.comm->slave_write));
230755ad3592SYishai Hadas 	if (wr_toggle == 0xffffffff)
230855ad3592SYishai Hadas 		end = jiffies + msecs_to_jiffies(30000);
230955ad3592SYishai Hadas 	else
2310ab9c17a0SJack Morgenstein 		end = jiffies + msecs_to_jiffies(5000);
2311ab9c17a0SJack Morgenstein 
2312ab9c17a0SJack Morgenstein 	while (time_before(jiffies, end)) {
231355ad3592SYishai Hadas 		rd_toggle = swab32(readl(&priv->mfunc.comm->slave_read));
231455ad3592SYishai Hadas 		if (wr_toggle == 0xffffffff || rd_toggle == 0xffffffff) {
231555ad3592SYishai Hadas 			/* PCI might be offline */
23164cbe4dacSJack Morgenstein 
23174cbe4dacSJack Morgenstein 			/* If device removal has been requested,
23184cbe4dacSJack Morgenstein 			 * do not continue retrying.
23194cbe4dacSJack Morgenstein 			 */
23204cbe4dacSJack Morgenstein 			if (dev->persist->interface_state &
23214cbe4dacSJack Morgenstein 			    MLX4_INTERFACE_STATE_NOWAIT) {
23224cbe4dacSJack Morgenstein 				mlx4_warn(dev,
23234cbe4dacSJack Morgenstein 					  "communication channel is offline\n");
23244cbe4dacSJack Morgenstein 				return -EIO;
23254cbe4dacSJack Morgenstein 			}
23264cbe4dacSJack Morgenstein 
232755ad3592SYishai Hadas 			msleep(100);
232855ad3592SYishai Hadas 			wr_toggle = swab32(readl(&priv->mfunc.comm->
232955ad3592SYishai Hadas 					   slave_write));
233055ad3592SYishai Hadas 			continue;
233155ad3592SYishai Hadas 		}
233255ad3592SYishai Hadas 
233355ad3592SYishai Hadas 		if (rd_toggle >> 31 == wr_toggle >> 31) {
233455ad3592SYishai Hadas 			priv->cmd.comm_toggle = rd_toggle >> 31;
2335ab9c17a0SJack Morgenstein 			return 0;
2336ab9c17a0SJack Morgenstein 		}
2337ab9c17a0SJack Morgenstein 
2338ab9c17a0SJack Morgenstein 		cond_resched();
2339ab9c17a0SJack Morgenstein 	}
2340ab9c17a0SJack Morgenstein 
2341ab9c17a0SJack Morgenstein 	/*
2342ab9c17a0SJack Morgenstein 	 * we could reach here if for example the previous VM using this
2343ab9c17a0SJack Morgenstein 	 * function misbehaved and left the channel with unsynced state. We
2344ab9c17a0SJack Morgenstein 	 * should fix this here and give this VM a chance to use a properly
2345ab9c17a0SJack Morgenstein 	 * synced channel
2346ab9c17a0SJack Morgenstein 	 */
2347ab9c17a0SJack Morgenstein 	mlx4_warn(dev, "recovering from previously mis-behaved VM\n");
2348ab9c17a0SJack Morgenstein 	__raw_writel((__force u32) 0, &priv->mfunc.comm->slave_read);
2349ab9c17a0SJack Morgenstein 	__raw_writel((__force u32) 0, &priv->mfunc.comm->slave_write);
2350ab9c17a0SJack Morgenstein 	priv->cmd.comm_toggle = 0;
2351ab9c17a0SJack Morgenstein 
2352ab9c17a0SJack Morgenstein 	return 0;
2353ab9c17a0SJack Morgenstein }
2354ab9c17a0SJack Morgenstein 
2355ab9c17a0SJack Morgenstein int mlx4_multi_func_init(struct mlx4_dev *dev)
2356ab9c17a0SJack Morgenstein {
2357ab9c17a0SJack Morgenstein 	struct mlx4_priv *priv = mlx4_priv(dev);
2358ab9c17a0SJack Morgenstein 	struct mlx4_slave_state *s_state;
2359803143fbSMarcel Apfelbaum 	int i, j, err, port;
2360ab9c17a0SJack Morgenstein 
2361ab9c17a0SJack Morgenstein 	if (mlx4_is_master(dev))
2362ab9c17a0SJack Morgenstein 		priv->mfunc.comm =
2363872bf2fbSYishai Hadas 		ioremap(pci_resource_start(dev->persist->pdev,
2364872bf2fbSYishai Hadas 					   priv->fw.comm_bar) +
2365ab9c17a0SJack Morgenstein 			priv->fw.comm_base, MLX4_COMM_PAGESIZE);
2366ab9c17a0SJack Morgenstein 	else
2367ab9c17a0SJack Morgenstein 		priv->mfunc.comm =
2368872bf2fbSYishai Hadas 		ioremap(pci_resource_start(dev->persist->pdev, 2) +
2369ab9c17a0SJack Morgenstein 			MLX4_SLAVE_COMM_BASE, MLX4_COMM_PAGESIZE);
2370ab9c17a0SJack Morgenstein 	if (!priv->mfunc.comm) {
23711a91de28SJoe Perches 		mlx4_err(dev, "Couldn't map communication vector\n");
2372ab9c17a0SJack Morgenstein 		goto err_vhcr;
2373ab9c17a0SJack Morgenstein 	}
2374ab9c17a0SJack Morgenstein 
2375ab9c17a0SJack Morgenstein 	if (mlx4_is_master(dev)) {
23764abccb61SIdo Shamay 		struct mlx4_vf_oper_state *vf_oper;
23774abccb61SIdo Shamay 		struct mlx4_vf_admin_state *vf_admin;
23784abccb61SIdo Shamay 
2379ab9c17a0SJack Morgenstein 		priv->mfunc.master.slave_state =
2380ab9c17a0SJack Morgenstein 			kzalloc(dev->num_slaves *
2381ab9c17a0SJack Morgenstein 				sizeof(struct mlx4_slave_state), GFP_KERNEL);
2382ab9c17a0SJack Morgenstein 		if (!priv->mfunc.master.slave_state)
2383ab9c17a0SJack Morgenstein 			goto err_comm;
2384ab9c17a0SJack Morgenstein 
23850eb62b93SRony Efraim 		priv->mfunc.master.vf_admin =
23860eb62b93SRony Efraim 			kzalloc(dev->num_slaves *
23870eb62b93SRony Efraim 				sizeof(struct mlx4_vf_admin_state), GFP_KERNEL);
23880eb62b93SRony Efraim 		if (!priv->mfunc.master.vf_admin)
23890eb62b93SRony Efraim 			goto err_comm_admin;
23900eb62b93SRony Efraim 
23910eb62b93SRony Efraim 		priv->mfunc.master.vf_oper =
23920eb62b93SRony Efraim 			kzalloc(dev->num_slaves *
23930eb62b93SRony Efraim 				sizeof(struct mlx4_vf_oper_state), GFP_KERNEL);
23940eb62b93SRony Efraim 		if (!priv->mfunc.master.vf_oper)
23950eb62b93SRony Efraim 			goto err_comm_oper;
23960eb62b93SRony Efraim 
2397ab9c17a0SJack Morgenstein 		for (i = 0; i < dev->num_slaves; ++i) {
23984abccb61SIdo Shamay 			vf_admin = &priv->mfunc.master.vf_admin[i];
23994abccb61SIdo Shamay 			vf_oper = &priv->mfunc.master.vf_oper[i];
2400ab9c17a0SJack Morgenstein 			s_state = &priv->mfunc.master.slave_state[i];
2401ab9c17a0SJack Morgenstein 			s_state->last_cmd = MLX4_COMM_CMD_RESET;
2402b42959dcSMoshe Shemesh 			s_state->vst_qinq_supported = false;
2403bffb023aSJack Morgenstein 			mutex_init(&priv->mfunc.master.gen_eqe_mutex[i]);
2404803143fbSMarcel Apfelbaum 			for (j = 0; j < MLX4_EVENT_TYPES_NUM; ++j)
2405803143fbSMarcel Apfelbaum 				s_state->event_eq[j].eqn = -1;
2406ab9c17a0SJack Morgenstein 			__raw_writel((__force u32) 0,
2407ab9c17a0SJack Morgenstein 				     &priv->mfunc.comm[i].slave_write);
2408ab9c17a0SJack Morgenstein 			__raw_writel((__force u32) 0,
2409ab9c17a0SJack Morgenstein 				     &priv->mfunc.comm[i].slave_read);
2410ab9c17a0SJack Morgenstein 			mmiowb();
2411ab9c17a0SJack Morgenstein 			for (port = 1; port <= MLX4_MAX_PORTS; port++) {
24124abccb61SIdo Shamay 				struct mlx4_vport_state *admin_vport;
24134abccb61SIdo Shamay 				struct mlx4_vport_state *oper_vport;
24144abccb61SIdo Shamay 
2415ab9c17a0SJack Morgenstein 				s_state->vlan_filter[port] =
2416ab9c17a0SJack Morgenstein 					kzalloc(sizeof(struct mlx4_vlan_fltr),
2417ab9c17a0SJack Morgenstein 						GFP_KERNEL);
2418ab9c17a0SJack Morgenstein 				if (!s_state->vlan_filter[port]) {
2419ab9c17a0SJack Morgenstein 					if (--port)
2420ab9c17a0SJack Morgenstein 						kfree(s_state->vlan_filter[port]);
2421ab9c17a0SJack Morgenstein 					goto err_slaves;
2422ab9c17a0SJack Morgenstein 				}
24234abccb61SIdo Shamay 
24244abccb61SIdo Shamay 				admin_vport = &vf_admin->vport[port];
24254abccb61SIdo Shamay 				oper_vport = &vf_oper->vport[port].state;
2426ab9c17a0SJack Morgenstein 				INIT_LIST_HEAD(&s_state->mcast_filters[port]);
24274abccb61SIdo Shamay 				admin_vport->default_vlan = MLX4_VGT;
24284abccb61SIdo Shamay 				oper_vport->default_vlan = MLX4_VGT;
242908068cd5SIdo Shamay 				admin_vport->qos_vport =
243008068cd5SIdo Shamay 						MLX4_VPP_DEFAULT_VPORT;
243108068cd5SIdo Shamay 				oper_vport->qos_vport = MLX4_VPP_DEFAULT_VPORT;
24327c3d21c8SMoshe Shemesh 				admin_vport->vlan_proto = htons(ETH_P_8021Q);
24337c3d21c8SMoshe Shemesh 				oper_vport->vlan_proto = htons(ETH_P_8021Q);
24344abccb61SIdo Shamay 				vf_oper->vport[port].vlan_idx = NO_INDX;
24354abccb61SIdo Shamay 				vf_oper->vport[port].mac_idx = NO_INDX;
2436fb517a4fSYishai Hadas 				mlx4_set_random_admin_guid(dev, i, port);
2437ab9c17a0SJack Morgenstein 			}
2438ab9c17a0SJack Morgenstein 			spin_lock_init(&s_state->lock);
2439ab9c17a0SJack Morgenstein 		}
2440ab9c17a0SJack Morgenstein 
2441666672d4SIdo Shamay 		if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_QOS_VPP) {
2442666672d4SIdo Shamay 			for (port = 1; port <= dev->caps.num_ports; port++) {
2443666672d4SIdo Shamay 				if (mlx4_is_eth(dev, port)) {
2444666672d4SIdo Shamay 					mlx4_set_default_port_qos(dev, port);
2445666672d4SIdo Shamay 					mlx4_allocate_port_vpps(dev, port);
2446666672d4SIdo Shamay 				}
2447666672d4SIdo Shamay 			}
2448666672d4SIdo Shamay 		}
2449666672d4SIdo Shamay 
2450c02b0501SCarol L Soto 		memset(&priv->mfunc.master.cmd_eqe, 0, sizeof(struct mlx4_eqe));
2451ab9c17a0SJack Morgenstein 		priv->mfunc.master.cmd_eqe.type = MLX4_EVENT_TYPE_CMD;
2452ab9c17a0SJack Morgenstein 		INIT_WORK(&priv->mfunc.master.comm_work,
2453ab9c17a0SJack Morgenstein 			  mlx4_master_comm_channel);
2454ab9c17a0SJack Morgenstein 		INIT_WORK(&priv->mfunc.master.slave_event_work,
2455ab9c17a0SJack Morgenstein 			  mlx4_gen_slave_eqe);
2456ab9c17a0SJack Morgenstein 		INIT_WORK(&priv->mfunc.master.slave_flr_event_work,
2457ab9c17a0SJack Morgenstein 			  mlx4_master_handle_slave_flr);
2458ab9c17a0SJack Morgenstein 		spin_lock_init(&priv->mfunc.master.slave_state_lock);
2459992e8e6eSJack Morgenstein 		spin_lock_init(&priv->mfunc.master.slave_eq.event_lock);
2460ab9c17a0SJack Morgenstein 		priv->mfunc.master.comm_wq =
2461ab9c17a0SJack Morgenstein 			create_singlethread_workqueue("mlx4_comm");
2462ab9c17a0SJack Morgenstein 		if (!priv->mfunc.master.comm_wq)
2463ab9c17a0SJack Morgenstein 			goto err_slaves;
2464ab9c17a0SJack Morgenstein 
2465ab9c17a0SJack Morgenstein 		if (mlx4_init_resource_tracker(dev))
2466ab9c17a0SJack Morgenstein 			goto err_thread;
2467ab9c17a0SJack Morgenstein 
2468ab9c17a0SJack Morgenstein 	} else {
2469ab9c17a0SJack Morgenstein 		err = sync_toggles(dev);
2470ab9c17a0SJack Morgenstein 		if (err) {
2471ab9c17a0SJack Morgenstein 			mlx4_err(dev, "Couldn't sync toggles\n");
2472ab9c17a0SJack Morgenstein 			goto err_comm;
2473ab9c17a0SJack Morgenstein 		}
2474ab9c17a0SJack Morgenstein 	}
2475ab9c17a0SJack Morgenstein 	return 0;
2476ab9c17a0SJack Morgenstein 
2477ab9c17a0SJack Morgenstein err_thread:
2478ab9c17a0SJack Morgenstein 	flush_workqueue(priv->mfunc.master.comm_wq);
2479ab9c17a0SJack Morgenstein 	destroy_workqueue(priv->mfunc.master.comm_wq);
2480ab9c17a0SJack Morgenstein err_slaves:
2481fa51b247SRasmus Villemoes 	while (i--) {
2482ab9c17a0SJack Morgenstein 		for (port = 1; port <= MLX4_MAX_PORTS; port++)
2483ab9c17a0SJack Morgenstein 			kfree(priv->mfunc.master.slave_state[i].vlan_filter[port]);
2484ab9c17a0SJack Morgenstein 	}
24850eb62b93SRony Efraim 	kfree(priv->mfunc.master.vf_oper);
24860eb62b93SRony Efraim err_comm_oper:
24870eb62b93SRony Efraim 	kfree(priv->mfunc.master.vf_admin);
24880eb62b93SRony Efraim err_comm_admin:
2489ab9c17a0SJack Morgenstein 	kfree(priv->mfunc.master.slave_state);
2490ab9c17a0SJack Morgenstein err_comm:
2491ab9c17a0SJack Morgenstein 	iounmap(priv->mfunc.comm);
249281d18419SJack Morgenstein 	priv->mfunc.comm = NULL;
2493ab9c17a0SJack Morgenstein err_vhcr:
2494872bf2fbSYishai Hadas 	dma_free_coherent(&dev->persist->pdev->dev, PAGE_SIZE,
2495ab9c17a0SJack Morgenstein 			  priv->mfunc.vhcr,
2496ab9c17a0SJack Morgenstein 			  priv->mfunc.vhcr_dma);
2497ab9c17a0SJack Morgenstein 	priv->mfunc.vhcr = NULL;
2498ab9c17a0SJack Morgenstein 	return -ENOMEM;
2499ab9c17a0SJack Morgenstein }
2500ab9c17a0SJack Morgenstein 
25015a2cc190SJeff Kirsher int mlx4_cmd_init(struct mlx4_dev *dev)
25025a2cc190SJeff Kirsher {
25035a2cc190SJeff Kirsher 	struct mlx4_priv *priv = mlx4_priv(dev);
2504ffc39f6dSMatan Barak 	int flags = 0;
25055a2cc190SJeff Kirsher 
2506ffc39f6dSMatan Barak 	if (!priv->cmd.initialized) {
2507a7e1f049SJack Morgenstein 		init_rwsem(&priv->cmd.switch_sem);
2508f3d4c89eSRoland Dreier 		mutex_init(&priv->cmd.slave_cmd_mutex);
25095a2cc190SJeff Kirsher 		sema_init(&priv->cmd.poll_sem, 1);
25105a2cc190SJeff Kirsher 		priv->cmd.use_events = 0;
25115a2cc190SJeff Kirsher 		priv->cmd.toggle     = 1;
2512ffc39f6dSMatan Barak 		priv->cmd.initialized = 1;
2513ffc39f6dSMatan Barak 		flags |= MLX4_CMD_CLEANUP_STRUCT;
2514ffc39f6dSMatan Barak 	}
25155a2cc190SJeff Kirsher 
2516ffc39f6dSMatan Barak 	if (!mlx4_is_slave(dev) && !priv->cmd.hcr) {
2517872bf2fbSYishai Hadas 		priv->cmd.hcr = ioremap(pci_resource_start(dev->persist->pdev,
2518872bf2fbSYishai Hadas 					0) + MLX4_HCR_BASE, MLX4_HCR_SIZE);
25195a2cc190SJeff Kirsher 		if (!priv->cmd.hcr) {
25201a91de28SJoe Perches 			mlx4_err(dev, "Couldn't map command register\n");
2521ffc39f6dSMatan Barak 			goto err;
25225a2cc190SJeff Kirsher 		}
2523ffc39f6dSMatan Barak 		flags |= MLX4_CMD_CLEANUP_HCR;
2524e8f081aaSYevgeny Petrilin 	}
25255a2cc190SJeff Kirsher 
2526ffc39f6dSMatan Barak 	if (mlx4_is_mfunc(dev) && !priv->mfunc.vhcr) {
2527872bf2fbSYishai Hadas 		priv->mfunc.vhcr = dma_alloc_coherent(&dev->persist->pdev->dev,
2528872bf2fbSYishai Hadas 						      PAGE_SIZE,
2529f3d4c89eSRoland Dreier 						      &priv->mfunc.vhcr_dma,
2530f3d4c89eSRoland Dreier 						      GFP_KERNEL);
2531d0320f75SJoe Perches 		if (!priv->mfunc.vhcr)
2532ffc39f6dSMatan Barak 			goto err;
2533ffc39f6dSMatan Barak 
2534ffc39f6dSMatan Barak 		flags |= MLX4_CMD_CLEANUP_VHCR;
2535f3d4c89eSRoland Dreier 	}
2536f3d4c89eSRoland Dreier 
2537ffc39f6dSMatan Barak 	if (!priv->cmd.pool) {
2538*b9f761aaSRomain Perier 		priv->cmd.pool = dma_pool_create("mlx4_cmd",
2539*b9f761aaSRomain Perier 						 &dev->persist->pdev->dev,
25405a2cc190SJeff Kirsher 						 MLX4_MAILBOX_SIZE,
25415a2cc190SJeff Kirsher 						 MLX4_MAILBOX_SIZE, 0);
2542e8f081aaSYevgeny Petrilin 		if (!priv->cmd.pool)
2543ffc39f6dSMatan Barak 			goto err;
2544ffc39f6dSMatan Barak 
2545ffc39f6dSMatan Barak 		flags |= MLX4_CMD_CLEANUP_POOL;
2546ffc39f6dSMatan Barak 	}
25475a2cc190SJeff Kirsher 
25485a2cc190SJeff Kirsher 	return 0;
2549e8f081aaSYevgeny Petrilin 
2550ffc39f6dSMatan Barak err:
2551ffc39f6dSMatan Barak 	mlx4_cmd_cleanup(dev, flags);
2552e8f081aaSYevgeny Petrilin 	return -ENOMEM;
25535a2cc190SJeff Kirsher }
25545a2cc190SJeff Kirsher 
255555ad3592SYishai Hadas void mlx4_report_internal_err_comm_event(struct mlx4_dev *dev)
255655ad3592SYishai Hadas {
255755ad3592SYishai Hadas 	struct mlx4_priv *priv = mlx4_priv(dev);
255855ad3592SYishai Hadas 	int slave;
255955ad3592SYishai Hadas 	u32 slave_read;
256055ad3592SYishai Hadas 
256181d18419SJack Morgenstein 	/* If the comm channel has not yet been initialized,
256281d18419SJack Morgenstein 	 * skip reporting the internal error event to all
256381d18419SJack Morgenstein 	 * the communication channels.
256481d18419SJack Morgenstein 	 */
256581d18419SJack Morgenstein 	if (!priv->mfunc.comm)
256681d18419SJack Morgenstein 		return;
256781d18419SJack Morgenstein 
256855ad3592SYishai Hadas 	/* Report an internal error event to all
256955ad3592SYishai Hadas 	 * communication channels.
257055ad3592SYishai Hadas 	 */
257155ad3592SYishai Hadas 	for (slave = 0; slave < dev->num_slaves; slave++) {
257255ad3592SYishai Hadas 		slave_read = swab32(readl(&priv->mfunc.comm[slave].slave_read));
257355ad3592SYishai Hadas 		slave_read |= (u32)COMM_CHAN_EVENT_INTERNAL_ERR;
257455ad3592SYishai Hadas 		__raw_writel((__force u32)cpu_to_be32(slave_read),
257555ad3592SYishai Hadas 			     &priv->mfunc.comm[slave].slave_read);
257655ad3592SYishai Hadas 		/* Make sure that our comm channel write doesn't
257755ad3592SYishai Hadas 		 * get mixed in with writes from another CPU.
257855ad3592SYishai Hadas 		 */
257955ad3592SYishai Hadas 		mmiowb();
258055ad3592SYishai Hadas 	}
258155ad3592SYishai Hadas }
258255ad3592SYishai Hadas 
2583ab9c17a0SJack Morgenstein void mlx4_multi_func_cleanup(struct mlx4_dev *dev)
2584ab9c17a0SJack Morgenstein {
2585ab9c17a0SJack Morgenstein 	struct mlx4_priv *priv = mlx4_priv(dev);
2586ab9c17a0SJack Morgenstein 	int i, port;
2587ab9c17a0SJack Morgenstein 
2588ab9c17a0SJack Morgenstein 	if (mlx4_is_master(dev)) {
2589ab9c17a0SJack Morgenstein 		flush_workqueue(priv->mfunc.master.comm_wq);
2590ab9c17a0SJack Morgenstein 		destroy_workqueue(priv->mfunc.master.comm_wq);
2591ab9c17a0SJack Morgenstein 		for (i = 0; i < dev->num_slaves; i++) {
2592ab9c17a0SJack Morgenstein 			for (port = 1; port <= MLX4_MAX_PORTS; port++)
2593ab9c17a0SJack Morgenstein 				kfree(priv->mfunc.master.slave_state[i].vlan_filter[port]);
2594ab9c17a0SJack Morgenstein 		}
2595ab9c17a0SJack Morgenstein 		kfree(priv->mfunc.master.slave_state);
25960eb62b93SRony Efraim 		kfree(priv->mfunc.master.vf_admin);
25970eb62b93SRony Efraim 		kfree(priv->mfunc.master.vf_oper);
259855ad3592SYishai Hadas 		dev->num_slaves = 0;
2599f08ad06cSEugenia Emantayev 	}
2600f08ad06cSEugenia Emantayev 
2601ab9c17a0SJack Morgenstein 	iounmap(priv->mfunc.comm);
260281d18419SJack Morgenstein 	priv->mfunc.comm = NULL;
2603ab9c17a0SJack Morgenstein }
2604ab9c17a0SJack Morgenstein 
2605ffc39f6dSMatan Barak void mlx4_cmd_cleanup(struct mlx4_dev *dev, int cleanup_mask)
26065a2cc190SJeff Kirsher {
26075a2cc190SJeff Kirsher 	struct mlx4_priv *priv = mlx4_priv(dev);
26085a2cc190SJeff Kirsher 
2609ffc39f6dSMatan Barak 	if (priv->cmd.pool && (cleanup_mask & MLX4_CMD_CLEANUP_POOL)) {
2610*b9f761aaSRomain Perier 		dma_pool_destroy(priv->cmd.pool);
2611ffc39f6dSMatan Barak 		priv->cmd.pool = NULL;
2612ffc39f6dSMatan Barak 	}
2613e8f081aaSYevgeny Petrilin 
2614ffc39f6dSMatan Barak 	if (!mlx4_is_slave(dev) && priv->cmd.hcr &&
2615ffc39f6dSMatan Barak 	    (cleanup_mask & MLX4_CMD_CLEANUP_HCR)) {
26165a2cc190SJeff Kirsher 		iounmap(priv->cmd.hcr);
2617ffc39f6dSMatan Barak 		priv->cmd.hcr = NULL;
2618ffc39f6dSMatan Barak 	}
2619ffc39f6dSMatan Barak 	if (mlx4_is_mfunc(dev) && priv->mfunc.vhcr &&
2620ffc39f6dSMatan Barak 	    (cleanup_mask & MLX4_CMD_CLEANUP_VHCR)) {
2621872bf2fbSYishai Hadas 		dma_free_coherent(&dev->persist->pdev->dev, PAGE_SIZE,
2622f3d4c89eSRoland Dreier 				  priv->mfunc.vhcr, priv->mfunc.vhcr_dma);
2623f3d4c89eSRoland Dreier 		priv->mfunc.vhcr = NULL;
26245a2cc190SJeff Kirsher 	}
2625ffc39f6dSMatan Barak 	if (priv->cmd.initialized && (cleanup_mask & MLX4_CMD_CLEANUP_STRUCT))
2626ffc39f6dSMatan Barak 		priv->cmd.initialized = 0;
2627ffc39f6dSMatan Barak }
26285a2cc190SJeff Kirsher 
26295a2cc190SJeff Kirsher /*
26305a2cc190SJeff Kirsher  * Switch to using events to issue FW commands (can only be called
26315a2cc190SJeff Kirsher  * after event queue for command events has been initialized).
26325a2cc190SJeff Kirsher  */
26335a2cc190SJeff Kirsher int mlx4_cmd_use_events(struct mlx4_dev *dev)
26345a2cc190SJeff Kirsher {
26355a2cc190SJeff Kirsher 	struct mlx4_priv *priv = mlx4_priv(dev);
26365a2cc190SJeff Kirsher 	int i;
2637e8f081aaSYevgeny Petrilin 	int err = 0;
26385a2cc190SJeff Kirsher 
26395a2cc190SJeff Kirsher 	priv->cmd.context = kmalloc(priv->cmd.max_cmds *
26405a2cc190SJeff Kirsher 				   sizeof (struct mlx4_cmd_context),
26415a2cc190SJeff Kirsher 				   GFP_KERNEL);
26425a2cc190SJeff Kirsher 	if (!priv->cmd.context)
26435a2cc190SJeff Kirsher 		return -ENOMEM;
26445a2cc190SJeff Kirsher 
2645a7e1f049SJack Morgenstein 	down_write(&priv->cmd.switch_sem);
26465a2cc190SJeff Kirsher 	for (i = 0; i < priv->cmd.max_cmds; ++i) {
26475a2cc190SJeff Kirsher 		priv->cmd.context[i].token = i;
26485a2cc190SJeff Kirsher 		priv->cmd.context[i].next  = i + 1;
2649f5aef5aaSYishai Hadas 		/* To support fatal error flow, initialize all
2650f5aef5aaSYishai Hadas 		 * cmd contexts to allow simulating completions
2651f5aef5aaSYishai Hadas 		 * with complete() at any time.
2652f5aef5aaSYishai Hadas 		 */
2653f5aef5aaSYishai Hadas 		init_completion(&priv->cmd.context[i].done);
26545a2cc190SJeff Kirsher 	}
26555a2cc190SJeff Kirsher 
26565a2cc190SJeff Kirsher 	priv->cmd.context[priv->cmd.max_cmds - 1].next = -1;
26575a2cc190SJeff Kirsher 	priv->cmd.free_head = 0;
26585a2cc190SJeff Kirsher 
26595a2cc190SJeff Kirsher 	sema_init(&priv->cmd.event_sem, priv->cmd.max_cmds);
26605a2cc190SJeff Kirsher 
26615a2cc190SJeff Kirsher 	for (priv->cmd.token_mask = 1;
26625a2cc190SJeff Kirsher 	     priv->cmd.token_mask < priv->cmd.max_cmds;
26635a2cc190SJeff Kirsher 	     priv->cmd.token_mask <<= 1)
26645a2cc190SJeff Kirsher 		; /* nothing */
26655a2cc190SJeff Kirsher 	--priv->cmd.token_mask;
26665a2cc190SJeff Kirsher 
2667e8f081aaSYevgeny Petrilin 	down(&priv->cmd.poll_sem);
26685a2cc190SJeff Kirsher 	priv->cmd.use_events = 1;
2669a7e1f049SJack Morgenstein 	up_write(&priv->cmd.switch_sem);
26705a2cc190SJeff Kirsher 
2671e8f081aaSYevgeny Petrilin 	return err;
26725a2cc190SJeff Kirsher }
26735a2cc190SJeff Kirsher 
26745a2cc190SJeff Kirsher /*
26755a2cc190SJeff Kirsher  * Switch back to polling (used when shutting down the device)
26765a2cc190SJeff Kirsher  */
26775a2cc190SJeff Kirsher void mlx4_cmd_use_polling(struct mlx4_dev *dev)
26785a2cc190SJeff Kirsher {
26795a2cc190SJeff Kirsher 	struct mlx4_priv *priv = mlx4_priv(dev);
26805a2cc190SJeff Kirsher 	int i;
26815a2cc190SJeff Kirsher 
2682a7e1f049SJack Morgenstein 	down_write(&priv->cmd.switch_sem);
26835a2cc190SJeff Kirsher 	priv->cmd.use_events = 0;
26845a2cc190SJeff Kirsher 
26855a2cc190SJeff Kirsher 	for (i = 0; i < priv->cmd.max_cmds; ++i)
26865a2cc190SJeff Kirsher 		down(&priv->cmd.event_sem);
26875a2cc190SJeff Kirsher 
26885a2cc190SJeff Kirsher 	kfree(priv->cmd.context);
26895a2cc190SJeff Kirsher 
26905a2cc190SJeff Kirsher 	up(&priv->cmd.poll_sem);
2691a7e1f049SJack Morgenstein 	up_write(&priv->cmd.switch_sem);
26925a2cc190SJeff Kirsher }
26935a2cc190SJeff Kirsher 
26945a2cc190SJeff Kirsher struct mlx4_cmd_mailbox *mlx4_alloc_cmd_mailbox(struct mlx4_dev *dev)
26955a2cc190SJeff Kirsher {
26965a2cc190SJeff Kirsher 	struct mlx4_cmd_mailbox *mailbox;
26975a2cc190SJeff Kirsher 
26985a2cc190SJeff Kirsher 	mailbox = kmalloc(sizeof *mailbox, GFP_KERNEL);
26995a2cc190SJeff Kirsher 	if (!mailbox)
27005a2cc190SJeff Kirsher 		return ERR_PTR(-ENOMEM);
27015a2cc190SJeff Kirsher 
2702*b9f761aaSRomain Perier 	mailbox->buf = dma_pool_zalloc(mlx4_priv(dev)->cmd.pool, GFP_KERNEL,
27035a2cc190SJeff Kirsher 				       &mailbox->dma);
27045a2cc190SJeff Kirsher 	if (!mailbox->buf) {
27055a2cc190SJeff Kirsher 		kfree(mailbox);
27065a2cc190SJeff Kirsher 		return ERR_PTR(-ENOMEM);
27075a2cc190SJeff Kirsher 	}
27085a2cc190SJeff Kirsher 
27095a2cc190SJeff Kirsher 	return mailbox;
27105a2cc190SJeff Kirsher }
27115a2cc190SJeff Kirsher EXPORT_SYMBOL_GPL(mlx4_alloc_cmd_mailbox);
27125a2cc190SJeff Kirsher 
2713e8f081aaSYevgeny Petrilin void mlx4_free_cmd_mailbox(struct mlx4_dev *dev,
2714e8f081aaSYevgeny Petrilin 			   struct mlx4_cmd_mailbox *mailbox)
27155a2cc190SJeff Kirsher {
27165a2cc190SJeff Kirsher 	if (!mailbox)
27175a2cc190SJeff Kirsher 		return;
27185a2cc190SJeff Kirsher 
2719*b9f761aaSRomain Perier 	dma_pool_free(mlx4_priv(dev)->cmd.pool, mailbox->buf, mailbox->dma);
27205a2cc190SJeff Kirsher 	kfree(mailbox);
27215a2cc190SJeff Kirsher }
27225a2cc190SJeff Kirsher EXPORT_SYMBOL_GPL(mlx4_free_cmd_mailbox);
2723e8f081aaSYevgeny Petrilin 
2724e8f081aaSYevgeny Petrilin u32 mlx4_comm_get_version(void)
2725e8f081aaSYevgeny Petrilin {
2726e8f081aaSYevgeny Petrilin 	 return ((u32) CMD_CHAN_IF_REV << 8) | (u32) CMD_CHAN_VER;
2727e8f081aaSYevgeny Petrilin }
27288f7ba3caSRony Efraim 
27298f7ba3caSRony Efraim static int mlx4_get_slave_indx(struct mlx4_dev *dev, int vf)
27308f7ba3caSRony Efraim {
2731872bf2fbSYishai Hadas 	if ((vf < 0) || (vf >= dev->persist->num_vfs)) {
2732872bf2fbSYishai Hadas 		mlx4_err(dev, "Bad vf number:%d (number of activated vf: %d)\n",
2733872bf2fbSYishai Hadas 			 vf, dev->persist->num_vfs);
27348f7ba3caSRony Efraim 		return -EINVAL;
27358f7ba3caSRony Efraim 	}
27368f7ba3caSRony Efraim 
27378f7ba3caSRony Efraim 	return vf+1;
27388f7ba3caSRony Efraim }
27398f7ba3caSRony Efraim 
2740f74462acSMatan Barak int mlx4_get_vf_indx(struct mlx4_dev *dev, int slave)
2741f74462acSMatan Barak {
2742872bf2fbSYishai Hadas 	if (slave < 1 || slave > dev->persist->num_vfs) {
2743f74462acSMatan Barak 		mlx4_err(dev,
2744f74462acSMatan Barak 			 "Bad slave number:%d (number of activated slaves: %lu)\n",
2745f74462acSMatan Barak 			 slave, dev->num_slaves);
2746f74462acSMatan Barak 		return -EINVAL;
2747f74462acSMatan Barak 	}
2748f74462acSMatan Barak 	return slave - 1;
2749f74462acSMatan Barak }
2750f74462acSMatan Barak 
2751f5aef5aaSYishai Hadas void mlx4_cmd_wake_completions(struct mlx4_dev *dev)
2752f5aef5aaSYishai Hadas {
2753f5aef5aaSYishai Hadas 	struct mlx4_priv *priv = mlx4_priv(dev);
2754f5aef5aaSYishai Hadas 	struct mlx4_cmd_context *context;
2755f5aef5aaSYishai Hadas 	int i;
2756f5aef5aaSYishai Hadas 
2757f5aef5aaSYishai Hadas 	spin_lock(&priv->cmd.context_lock);
2758f5aef5aaSYishai Hadas 	if (priv->cmd.context) {
2759f5aef5aaSYishai Hadas 		for (i = 0; i < priv->cmd.max_cmds; ++i) {
2760f5aef5aaSYishai Hadas 			context = &priv->cmd.context[i];
2761f5aef5aaSYishai Hadas 			context->fw_status = CMD_STAT_INTERNAL_ERR;
2762f5aef5aaSYishai Hadas 			context->result    =
2763f5aef5aaSYishai Hadas 				mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR);
2764f5aef5aaSYishai Hadas 			complete(&context->done);
2765f5aef5aaSYishai Hadas 		}
2766f5aef5aaSYishai Hadas 	}
2767f5aef5aaSYishai Hadas 	spin_unlock(&priv->cmd.context_lock);
2768f5aef5aaSYishai Hadas }
2769f5aef5aaSYishai Hadas 
2770f74462acSMatan Barak struct mlx4_active_ports mlx4_get_active_ports(struct mlx4_dev *dev, int slave)
2771f74462acSMatan Barak {
2772f74462acSMatan Barak 	struct mlx4_active_ports actv_ports;
2773f74462acSMatan Barak 	int vf;
2774f74462acSMatan Barak 
2775f74462acSMatan Barak 	bitmap_zero(actv_ports.ports, MLX4_MAX_PORTS);
2776f74462acSMatan Barak 
2777f74462acSMatan Barak 	if (slave == 0) {
2778f74462acSMatan Barak 		bitmap_fill(actv_ports.ports, dev->caps.num_ports);
2779f74462acSMatan Barak 		return actv_ports;
2780f74462acSMatan Barak 	}
2781f74462acSMatan Barak 
2782f74462acSMatan Barak 	vf = mlx4_get_vf_indx(dev, slave);
2783f74462acSMatan Barak 	if (vf < 0)
2784f74462acSMatan Barak 		return actv_ports;
2785f74462acSMatan Barak 
2786f74462acSMatan Barak 	bitmap_set(actv_ports.ports, dev->dev_vfs[vf].min_port - 1,
2787f74462acSMatan Barak 		   min((int)dev->dev_vfs[mlx4_get_vf_indx(dev, slave)].n_ports,
2788f74462acSMatan Barak 		   dev->caps.num_ports));
2789f74462acSMatan Barak 
2790f74462acSMatan Barak 	return actv_ports;
2791f74462acSMatan Barak }
2792f74462acSMatan Barak EXPORT_SYMBOL_GPL(mlx4_get_active_ports);
2793f74462acSMatan Barak 
2794f74462acSMatan Barak int mlx4_slave_convert_port(struct mlx4_dev *dev, int slave, int port)
2795f74462acSMatan Barak {
2796f74462acSMatan Barak 	unsigned n;
2797f74462acSMatan Barak 	struct mlx4_active_ports actv_ports = mlx4_get_active_ports(dev, slave);
2798f74462acSMatan Barak 	unsigned m = bitmap_weight(actv_ports.ports, dev->caps.num_ports);
2799f74462acSMatan Barak 
2800f74462acSMatan Barak 	if (port <= 0 || port > m)
2801f74462acSMatan Barak 		return -EINVAL;
2802f74462acSMatan Barak 
2803f74462acSMatan Barak 	n = find_first_bit(actv_ports.ports, dev->caps.num_ports);
2804f74462acSMatan Barak 	if (port <= n)
2805f74462acSMatan Barak 		port = n + 1;
2806f74462acSMatan Barak 
2807f74462acSMatan Barak 	return port;
2808f74462acSMatan Barak }
2809f74462acSMatan Barak EXPORT_SYMBOL_GPL(mlx4_slave_convert_port);
2810f74462acSMatan Barak 
2811f74462acSMatan Barak int mlx4_phys_to_slave_port(struct mlx4_dev *dev, int slave, int port)
2812f74462acSMatan Barak {
2813f74462acSMatan Barak 	struct mlx4_active_ports actv_ports = mlx4_get_active_ports(dev, slave);
2814f74462acSMatan Barak 	if (test_bit(port - 1, actv_ports.ports))
2815f74462acSMatan Barak 		return port -
2816f74462acSMatan Barak 			find_first_bit(actv_ports.ports, dev->caps.num_ports);
2817f74462acSMatan Barak 
2818f74462acSMatan Barak 	return -1;
2819f74462acSMatan Barak }
2820f74462acSMatan Barak EXPORT_SYMBOL_GPL(mlx4_phys_to_slave_port);
2821f74462acSMatan Barak 
2822f74462acSMatan Barak struct mlx4_slaves_pport mlx4_phys_to_slaves_pport(struct mlx4_dev *dev,
2823f74462acSMatan Barak 						   int port)
2824f74462acSMatan Barak {
2825f74462acSMatan Barak 	unsigned i;
2826f74462acSMatan Barak 	struct mlx4_slaves_pport slaves_pport;
2827f74462acSMatan Barak 
2828f74462acSMatan Barak 	bitmap_zero(slaves_pport.slaves, MLX4_MFUNC_MAX);
2829f74462acSMatan Barak 
2830f74462acSMatan Barak 	if (port <= 0 || port > dev->caps.num_ports)
2831f74462acSMatan Barak 		return slaves_pport;
2832f74462acSMatan Barak 
2833872bf2fbSYishai Hadas 	for (i = 0; i < dev->persist->num_vfs + 1; i++) {
2834f74462acSMatan Barak 		struct mlx4_active_ports actv_ports =
2835f74462acSMatan Barak 			mlx4_get_active_ports(dev, i);
2836f74462acSMatan Barak 		if (test_bit(port - 1, actv_ports.ports))
2837f74462acSMatan Barak 			set_bit(i, slaves_pport.slaves);
2838f74462acSMatan Barak 	}
2839f74462acSMatan Barak 
2840f74462acSMatan Barak 	return slaves_pport;
2841f74462acSMatan Barak }
2842f74462acSMatan Barak EXPORT_SYMBOL_GPL(mlx4_phys_to_slaves_pport);
2843f74462acSMatan Barak 
2844f74462acSMatan Barak struct mlx4_slaves_pport mlx4_phys_to_slaves_pport_actv(
2845f74462acSMatan Barak 		struct mlx4_dev *dev,
2846f74462acSMatan Barak 		const struct mlx4_active_ports *crit_ports)
2847f74462acSMatan Barak {
2848f74462acSMatan Barak 	unsigned i;
2849f74462acSMatan Barak 	struct mlx4_slaves_pport slaves_pport;
2850f74462acSMatan Barak 
2851f74462acSMatan Barak 	bitmap_zero(slaves_pport.slaves, MLX4_MFUNC_MAX);
2852f74462acSMatan Barak 
2853872bf2fbSYishai Hadas 	for (i = 0; i < dev->persist->num_vfs + 1; i++) {
2854f74462acSMatan Barak 		struct mlx4_active_ports actv_ports =
2855f74462acSMatan Barak 			mlx4_get_active_ports(dev, i);
2856f74462acSMatan Barak 		if (bitmap_equal(crit_ports->ports, actv_ports.ports,
2857f74462acSMatan Barak 				 dev->caps.num_ports))
2858f74462acSMatan Barak 			set_bit(i, slaves_pport.slaves);
2859f74462acSMatan Barak 	}
2860f74462acSMatan Barak 
2861f74462acSMatan Barak 	return slaves_pport;
2862f74462acSMatan Barak }
2863f74462acSMatan Barak EXPORT_SYMBOL_GPL(mlx4_phys_to_slaves_pport_actv);
2864f74462acSMatan Barak 
2865a91c772fSMatan Barak static int mlx4_slaves_closest_port(struct mlx4_dev *dev, int slave, int port)
2866a91c772fSMatan Barak {
2867a91c772fSMatan Barak 	struct mlx4_active_ports actv_ports = mlx4_get_active_ports(dev, slave);
2868a91c772fSMatan Barak 	int min_port = find_first_bit(actv_ports.ports, dev->caps.num_ports)
2869a91c772fSMatan Barak 			+ 1;
2870a91c772fSMatan Barak 	int max_port = min_port +
2871a91c772fSMatan Barak 		bitmap_weight(actv_ports.ports, dev->caps.num_ports);
2872a91c772fSMatan Barak 
2873a91c772fSMatan Barak 	if (port < min_port)
2874a91c772fSMatan Barak 		port = min_port;
2875a91c772fSMatan Barak 	else if (port >= max_port)
2876a91c772fSMatan Barak 		port = max_port - 1;
2877a91c772fSMatan Barak 
2878a91c772fSMatan Barak 	return port;
2879a91c772fSMatan Barak }
2880a91c772fSMatan Barak 
2881cda373f4SIdo Shamay static int mlx4_set_vport_qos(struct mlx4_priv *priv, int slave, int port,
2882cda373f4SIdo Shamay 			      int max_tx_rate)
2883cda373f4SIdo Shamay {
2884cda373f4SIdo Shamay 	int i;
2885cda373f4SIdo Shamay 	int err;
2886cda373f4SIdo Shamay 	struct mlx4_qos_manager *port_qos;
2887cda373f4SIdo Shamay 	struct mlx4_dev *dev = &priv->dev;
2888cda373f4SIdo Shamay 	struct mlx4_vport_qos_param vpp_qos[MLX4_NUM_UP];
2889cda373f4SIdo Shamay 
2890cda373f4SIdo Shamay 	port_qos = &priv->mfunc.master.qos_ctl[port];
2891cda373f4SIdo Shamay 	memset(vpp_qos, 0, sizeof(struct mlx4_vport_qos_param) * MLX4_NUM_UP);
2892cda373f4SIdo Shamay 
2893cda373f4SIdo Shamay 	if (slave > port_qos->num_of_qos_vfs) {
2894cda373f4SIdo Shamay 		mlx4_info(dev, "No availible VPP resources for this VF\n");
2895cda373f4SIdo Shamay 		return -EINVAL;
2896cda373f4SIdo Shamay 	}
2897cda373f4SIdo Shamay 
2898cda373f4SIdo Shamay 	/* Query for default QoS values from Vport 0 is needed */
2899cda373f4SIdo Shamay 	err = mlx4_SET_VPORT_QOS_get(dev, port, 0, vpp_qos);
2900cda373f4SIdo Shamay 	if (err) {
2901cda373f4SIdo Shamay 		mlx4_info(dev, "Failed to query Vport 0 QoS values\n");
2902cda373f4SIdo Shamay 		return err;
2903cda373f4SIdo Shamay 	}
2904cda373f4SIdo Shamay 
2905cda373f4SIdo Shamay 	for (i = 0; i < MLX4_NUM_UP; i++) {
2906cda373f4SIdo Shamay 		if (test_bit(i, port_qos->priority_bm) && max_tx_rate) {
2907cda373f4SIdo Shamay 			vpp_qos[i].max_avg_bw = max_tx_rate;
2908cda373f4SIdo Shamay 			vpp_qos[i].enable = 1;
2909cda373f4SIdo Shamay 		} else {
2910cda373f4SIdo Shamay 			/* if user supplied tx_rate == 0, meaning no rate limit
2911cda373f4SIdo Shamay 			 * configuration is required. so we are leaving the
2912cda373f4SIdo Shamay 			 * value of max_avg_bw as queried from Vport 0.
2913cda373f4SIdo Shamay 			 */
2914cda373f4SIdo Shamay 			vpp_qos[i].enable = 0;
2915cda373f4SIdo Shamay 		}
2916cda373f4SIdo Shamay 	}
2917cda373f4SIdo Shamay 
2918cda373f4SIdo Shamay 	err = mlx4_SET_VPORT_QOS_set(dev, port, slave, vpp_qos);
2919cda373f4SIdo Shamay 	if (err) {
2920cda373f4SIdo Shamay 		mlx4_info(dev, "Failed to set Vport %d QoS values\n", slave);
2921cda373f4SIdo Shamay 		return err;
2922cda373f4SIdo Shamay 	}
2923cda373f4SIdo Shamay 
2924cda373f4SIdo Shamay 	return 0;
2925cda373f4SIdo Shamay }
2926cda373f4SIdo Shamay 
2927cda373f4SIdo Shamay static bool mlx4_is_vf_vst_and_prio_qos(struct mlx4_dev *dev, int port,
2928cda373f4SIdo Shamay 					struct mlx4_vport_state *vf_admin)
2929cda373f4SIdo Shamay {
2930cda373f4SIdo Shamay 	struct mlx4_qos_manager *info;
2931cda373f4SIdo Shamay 	struct mlx4_priv *priv = mlx4_priv(dev);
2932cda373f4SIdo Shamay 
2933cda373f4SIdo Shamay 	if (!mlx4_is_master(dev) ||
2934cda373f4SIdo Shamay 	    !(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_QOS_VPP))
2935cda373f4SIdo Shamay 		return false;
2936cda373f4SIdo Shamay 
2937cda373f4SIdo Shamay 	info = &priv->mfunc.master.qos_ctl[port];
2938cda373f4SIdo Shamay 
2939cda373f4SIdo Shamay 	if (vf_admin->default_vlan != MLX4_VGT &&
2940cda373f4SIdo Shamay 	    test_bit(vf_admin->default_qos, info->priority_bm))
2941cda373f4SIdo Shamay 		return true;
2942cda373f4SIdo Shamay 
2943cda373f4SIdo Shamay 	return false;
2944cda373f4SIdo Shamay }
2945cda373f4SIdo Shamay 
2946cda373f4SIdo Shamay static bool mlx4_valid_vf_state_change(struct mlx4_dev *dev, int port,
2947cda373f4SIdo Shamay 				       struct mlx4_vport_state *vf_admin,
2948cda373f4SIdo Shamay 				       int vlan, int qos)
2949cda373f4SIdo Shamay {
2950cda373f4SIdo Shamay 	struct mlx4_vport_state dummy_admin = {0};
2951cda373f4SIdo Shamay 
2952cda373f4SIdo Shamay 	if (!mlx4_is_vf_vst_and_prio_qos(dev, port, vf_admin) ||
2953cda373f4SIdo Shamay 	    !vf_admin->tx_rate)
2954cda373f4SIdo Shamay 		return true;
2955cda373f4SIdo Shamay 
2956cda373f4SIdo Shamay 	dummy_admin.default_qos = qos;
2957cda373f4SIdo Shamay 	dummy_admin.default_vlan = vlan;
2958cda373f4SIdo Shamay 
2959cda373f4SIdo Shamay 	/* VF wants to move to other VST state which is valid with current
2960cda373f4SIdo Shamay 	 * rate limit. Either differnt default vlan in VST or other
2961cda373f4SIdo Shamay 	 * supported QoS priority. Otherwise we don't allow this change when
2962cda373f4SIdo Shamay 	 * the TX rate is still configured.
2963cda373f4SIdo Shamay 	 */
2964cda373f4SIdo Shamay 	if (mlx4_is_vf_vst_and_prio_qos(dev, port, &dummy_admin))
2965cda373f4SIdo Shamay 		return true;
2966cda373f4SIdo Shamay 
2967cda373f4SIdo Shamay 	mlx4_info(dev, "Cannot change VF state to %s while rate is set\n",
2968cda373f4SIdo Shamay 		  (vlan == MLX4_VGT) ? "VGT" : "VST");
2969cda373f4SIdo Shamay 
2970cda373f4SIdo Shamay 	if (vlan != MLX4_VGT)
2971cda373f4SIdo Shamay 		mlx4_info(dev, "VST priority %d not supported for QoS\n", qos);
2972cda373f4SIdo Shamay 
2973cda373f4SIdo Shamay 	mlx4_info(dev, "Please set rate to 0 prior to this VF state change\n");
2974cda373f4SIdo Shamay 
2975cda373f4SIdo Shamay 	return false;
2976cda373f4SIdo Shamay }
2977cda373f4SIdo Shamay 
2978745d8ae4SEugenia Emantayev int mlx4_set_vf_mac(struct mlx4_dev *dev, int port, int vf, u8 *mac)
29798f7ba3caSRony Efraim {
29808f7ba3caSRony Efraim 	struct mlx4_priv *priv = mlx4_priv(dev);
29818f7ba3caSRony Efraim 	struct mlx4_vport_state *s_info;
29828f7ba3caSRony Efraim 	int slave;
29838f7ba3caSRony Efraim 
29848f7ba3caSRony Efraim 	if (!mlx4_is_master(dev))
29858f7ba3caSRony Efraim 		return -EPROTONOSUPPORT;
29868f7ba3caSRony Efraim 
2987745d8ae4SEugenia Emantayev 	if (is_multicast_ether_addr(mac))
2988745d8ae4SEugenia Emantayev 		return -EINVAL;
2989745d8ae4SEugenia Emantayev 
29908f7ba3caSRony Efraim 	slave = mlx4_get_slave_indx(dev, vf);
29918f7ba3caSRony Efraim 	if (slave < 0)
29928f7ba3caSRony Efraim 		return -EINVAL;
29938f7ba3caSRony Efraim 
2994a91c772fSMatan Barak 	port = mlx4_slaves_closest_port(dev, slave, port);
29958f7ba3caSRony Efraim 	s_info = &priv->mfunc.master.vf_admin[slave].vport[port];
2996745d8ae4SEugenia Emantayev 
2997745d8ae4SEugenia Emantayev 	if (s_info->spoofchk && is_zero_ether_addr(mac)) {
2998745d8ae4SEugenia Emantayev 		mlx4_info(dev, "MAC invalidation is not allowed when spoofchk is on\n");
2999745d8ae4SEugenia Emantayev 		return -EPERM;
3000745d8ae4SEugenia Emantayev 	}
3001745d8ae4SEugenia Emantayev 
3002745d8ae4SEugenia Emantayev 	s_info->mac = mlx4_mac_to_u64(mac);
3003613d8c18SCarol Soto 	mlx4_info(dev, "default mac on vf %d port %d to %llX will take effect only after vf restart\n",
30048f7ba3caSRony Efraim 		  vf, port, s_info->mac);
30058f7ba3caSRony Efraim 	return 0;
30068f7ba3caSRony Efraim }
30078f7ba3caSRony Efraim EXPORT_SYMBOL_GPL(mlx4_set_vf_mac);
30083f7fb021SRony Efraim 
3009b01978caSJack Morgenstein 
3010b42959dcSMoshe Shemesh int mlx4_set_vf_vlan(struct mlx4_dev *dev, int port, int vf, u16 vlan, u8 qos,
3011b42959dcSMoshe Shemesh 		     __be16 proto)
30123f7fb021SRony Efraim {
30133f7fb021SRony Efraim 	struct mlx4_priv *priv = mlx4_priv(dev);
3014b01978caSJack Morgenstein 	struct mlx4_vport_state *vf_admin;
3015b42959dcSMoshe Shemesh 	struct mlx4_slave_state *slave_state;
3016b42959dcSMoshe Shemesh 	struct mlx4_vport_oper_state *vf_oper;
30173f7fb021SRony Efraim 	int slave;
30183f7fb021SRony Efraim 
30193f7fb021SRony Efraim 	if ((!mlx4_is_master(dev)) ||
30203f7fb021SRony Efraim 	    !(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_VLAN_CONTROL))
30213f7fb021SRony Efraim 		return -EPROTONOSUPPORT;
30223f7fb021SRony Efraim 
30233f7fb021SRony Efraim 	if ((vlan > 4095) || (qos > 7))
30243f7fb021SRony Efraim 		return -EINVAL;
30253f7fb021SRony Efraim 
3026b42959dcSMoshe Shemesh 	if (proto == htons(ETH_P_8021AD) &&
3027b42959dcSMoshe Shemesh 	    !(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_SVLAN_BY_QP))
3028b42959dcSMoshe Shemesh 		return -EPROTONOSUPPORT;
3029b42959dcSMoshe Shemesh 
3030b42959dcSMoshe Shemesh 	if (proto != htons(ETH_P_8021Q) &&
3031b42959dcSMoshe Shemesh 	    proto != htons(ETH_P_8021AD))
3032b42959dcSMoshe Shemesh 		return -EINVAL;
3033b42959dcSMoshe Shemesh 
3034b42959dcSMoshe Shemesh 	if ((proto == htons(ETH_P_8021AD)) &&
3035b42959dcSMoshe Shemesh 	    ((vlan == 0) || (vlan == MLX4_VGT)))
3036b42959dcSMoshe Shemesh 		return -EINVAL;
3037b42959dcSMoshe Shemesh 
30383f7fb021SRony Efraim 	slave = mlx4_get_slave_indx(dev, vf);
30393f7fb021SRony Efraim 	if (slave < 0)
30403f7fb021SRony Efraim 		return -EINVAL;
30413f7fb021SRony Efraim 
3042b42959dcSMoshe Shemesh 	slave_state = &priv->mfunc.master.slave_state[slave];
3043b42959dcSMoshe Shemesh 	if ((proto == htons(ETH_P_8021AD)) && (slave_state->active) &&
3044b42959dcSMoshe Shemesh 	    (!slave_state->vst_qinq_supported)) {
3045b42959dcSMoshe Shemesh 		mlx4_err(dev, "vf %d does not support VST QinQ mode\n", vf);
3046b42959dcSMoshe Shemesh 		return -EPROTONOSUPPORT;
3047b42959dcSMoshe Shemesh 	}
3048a91c772fSMatan Barak 	port = mlx4_slaves_closest_port(dev, slave, port);
3049b01978caSJack Morgenstein 	vf_admin = &priv->mfunc.master.vf_admin[slave].vport[port];
3050b42959dcSMoshe Shemesh 	vf_oper = &priv->mfunc.master.vf_oper[slave].vport[port];
3051b01978caSJack Morgenstein 
3052cda373f4SIdo Shamay 	if (!mlx4_valid_vf_state_change(dev, port, vf_admin, vlan, qos))
3053cda373f4SIdo Shamay 		return -EPERM;
3054cda373f4SIdo Shamay 
30553f7fb021SRony Efraim 	if ((0 == vlan) && (0 == qos))
3056b01978caSJack Morgenstein 		vf_admin->default_vlan = MLX4_VGT;
30573f7fb021SRony Efraim 	else
3058b01978caSJack Morgenstein 		vf_admin->default_vlan = vlan;
3059b01978caSJack Morgenstein 	vf_admin->default_qos = qos;
3060b42959dcSMoshe Shemesh 	vf_admin->vlan_proto = proto;
3061b01978caSJack Morgenstein 
3062cda373f4SIdo Shamay 	/* If rate was configured prior to VST, we saved the configured rate
3063cda373f4SIdo Shamay 	 * in vf_admin->rate and now, if priority supported we enforce the QoS
3064cda373f4SIdo Shamay 	 */
3065cda373f4SIdo Shamay 	if (mlx4_is_vf_vst_and_prio_qos(dev, port, vf_admin) &&
3066cda373f4SIdo Shamay 	    vf_admin->tx_rate)
3067cda373f4SIdo Shamay 		vf_admin->qos_vport = slave;
3068cda373f4SIdo Shamay 
3069b42959dcSMoshe Shemesh 	/* Try to activate new vf state without restart,
3070b42959dcSMoshe Shemesh 	 * this option is not supported while moving to VST QinQ mode.
3071b42959dcSMoshe Shemesh 	 */
3072b42959dcSMoshe Shemesh 	if ((proto == htons(ETH_P_8021AD) &&
3073b42959dcSMoshe Shemesh 	     vf_oper->state.vlan_proto != proto) ||
3074b42959dcSMoshe Shemesh 	    mlx4_master_immediate_activate_vlan_qos(priv, slave, port))
30750a6eac24SRony Efraim 		mlx4_info(dev,
30760a6eac24SRony Efraim 			  "updating vf %d port %d config will take effect on next VF restart\n",
3077b01978caSJack Morgenstein 			  vf, port);
30783f7fb021SRony Efraim 	return 0;
30793f7fb021SRony Efraim }
30803f7fb021SRony Efraim EXPORT_SYMBOL_GPL(mlx4_set_vf_vlan);
3081e6b6a231SRony Efraim 
3082cda373f4SIdo Shamay int mlx4_set_vf_rate(struct mlx4_dev *dev, int port, int vf, int min_tx_rate,
3083cda373f4SIdo Shamay 		     int max_tx_rate)
3084cda373f4SIdo Shamay {
3085cda373f4SIdo Shamay 	int err;
3086cda373f4SIdo Shamay 	int slave;
3087cda373f4SIdo Shamay 	struct mlx4_vport_state *vf_admin;
3088cda373f4SIdo Shamay 	struct mlx4_priv *priv = mlx4_priv(dev);
3089cda373f4SIdo Shamay 
3090cda373f4SIdo Shamay 	if (!mlx4_is_master(dev) ||
3091cda373f4SIdo Shamay 	    !(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_QOS_VPP))
3092cda373f4SIdo Shamay 		return -EPROTONOSUPPORT;
3093cda373f4SIdo Shamay 
3094cda373f4SIdo Shamay 	if (min_tx_rate) {
3095cda373f4SIdo Shamay 		mlx4_info(dev, "Minimum BW share not supported\n");
3096cda373f4SIdo Shamay 		return -EPROTONOSUPPORT;
3097cda373f4SIdo Shamay 	}
3098cda373f4SIdo Shamay 
3099cda373f4SIdo Shamay 	slave = mlx4_get_slave_indx(dev, vf);
3100cda373f4SIdo Shamay 	if (slave < 0)
3101cda373f4SIdo Shamay 		return -EINVAL;
3102cda373f4SIdo Shamay 
3103cda373f4SIdo Shamay 	port = mlx4_slaves_closest_port(dev, slave, port);
3104cda373f4SIdo Shamay 	vf_admin = &priv->mfunc.master.vf_admin[slave].vport[port];
3105cda373f4SIdo Shamay 
3106cda373f4SIdo Shamay 	err = mlx4_set_vport_qos(priv, slave, port, max_tx_rate);
3107cda373f4SIdo Shamay 	if (err) {
3108cda373f4SIdo Shamay 		mlx4_info(dev, "vf %d failed to set rate %d\n", vf,
3109cda373f4SIdo Shamay 			  max_tx_rate);
3110cda373f4SIdo Shamay 		return err;
3111cda373f4SIdo Shamay 	}
3112cda373f4SIdo Shamay 
3113cda373f4SIdo Shamay 	vf_admin->tx_rate = max_tx_rate;
3114cda373f4SIdo Shamay 	/* if VF is not in supported mode (VST with supported prio),
3115cda373f4SIdo Shamay 	 * we do not change vport configuration for its QPs, but save
3116cda373f4SIdo Shamay 	 * the rate, so it will be enforced when it moves to supported
3117cda373f4SIdo Shamay 	 * mode next time.
3118cda373f4SIdo Shamay 	 */
3119cda373f4SIdo Shamay 	if (!mlx4_is_vf_vst_and_prio_qos(dev, port, vf_admin)) {
3120cda373f4SIdo Shamay 		mlx4_info(dev,
3121cda373f4SIdo Shamay 			  "rate set for VF %d when not in valid state\n", vf);
3122cda373f4SIdo Shamay 
3123cda373f4SIdo Shamay 		if (vf_admin->default_vlan != MLX4_VGT)
3124cda373f4SIdo Shamay 			mlx4_info(dev, "VST priority not supported by QoS\n");
3125cda373f4SIdo Shamay 		else
3126cda373f4SIdo Shamay 			mlx4_info(dev, "VF in VGT mode (needed VST)\n");
3127cda373f4SIdo Shamay 
3128cda373f4SIdo Shamay 		mlx4_info(dev,
3129cda373f4SIdo Shamay 			  "rate %d take affect when VF moves to valid state\n",
3130cda373f4SIdo Shamay 			  max_tx_rate);
3131cda373f4SIdo Shamay 		return 0;
3132cda373f4SIdo Shamay 	}
3133cda373f4SIdo Shamay 
3134cda373f4SIdo Shamay 	/* If user sets rate 0 assigning default vport for its QPs */
3135cda373f4SIdo Shamay 	vf_admin->qos_vport = max_tx_rate ? slave : MLX4_VPP_DEFAULT_VPORT;
3136cda373f4SIdo Shamay 
3137cda373f4SIdo Shamay 	if (priv->mfunc.master.slave_state[slave].active &&
3138cda373f4SIdo Shamay 	    dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_UPDATE_QP)
3139cda373f4SIdo Shamay 		mlx4_master_immediate_activate_vlan_qos(priv, slave, port);
3140cda373f4SIdo Shamay 
3141cda373f4SIdo Shamay 	return 0;
3142cda373f4SIdo Shamay }
3143cda373f4SIdo Shamay EXPORT_SYMBOL_GPL(mlx4_set_vf_rate);
3144cda373f4SIdo Shamay 
31455ea8bbfcSJack Morgenstein  /* mlx4_get_slave_default_vlan -
31465ea8bbfcSJack Morgenstein  * return true if VST ( default vlan)
31475ea8bbfcSJack Morgenstein  * if VST, will return vlan & qos (if not NULL)
31485ea8bbfcSJack Morgenstein  */
31495ea8bbfcSJack Morgenstein bool mlx4_get_slave_default_vlan(struct mlx4_dev *dev, int port, int slave,
31505ea8bbfcSJack Morgenstein 				 u16 *vlan, u8 *qos)
31515ea8bbfcSJack Morgenstein {
31525ea8bbfcSJack Morgenstein 	struct mlx4_vport_oper_state *vp_oper;
31535ea8bbfcSJack Morgenstein 	struct mlx4_priv *priv;
31545ea8bbfcSJack Morgenstein 
31555ea8bbfcSJack Morgenstein 	priv = mlx4_priv(dev);
3156a91c772fSMatan Barak 	port = mlx4_slaves_closest_port(dev, slave, port);
31575ea8bbfcSJack Morgenstein 	vp_oper = &priv->mfunc.master.vf_oper[slave].vport[port];
31585ea8bbfcSJack Morgenstein 
31595ea8bbfcSJack Morgenstein 	if (MLX4_VGT != vp_oper->state.default_vlan) {
31605ea8bbfcSJack Morgenstein 		if (vlan)
31615ea8bbfcSJack Morgenstein 			*vlan = vp_oper->state.default_vlan;
31625ea8bbfcSJack Morgenstein 		if (qos)
31635ea8bbfcSJack Morgenstein 			*qos = vp_oper->state.default_qos;
31645ea8bbfcSJack Morgenstein 		return true;
31655ea8bbfcSJack Morgenstein 	}
31665ea8bbfcSJack Morgenstein 	return false;
31675ea8bbfcSJack Morgenstein }
31685ea8bbfcSJack Morgenstein EXPORT_SYMBOL_GPL(mlx4_get_slave_default_vlan);
31695ea8bbfcSJack Morgenstein 
3170e6b6a231SRony Efraim int mlx4_set_vf_spoofchk(struct mlx4_dev *dev, int port, int vf, bool setting)
3171e6b6a231SRony Efraim {
3172e6b6a231SRony Efraim 	struct mlx4_priv *priv = mlx4_priv(dev);
3173e6b6a231SRony Efraim 	struct mlx4_vport_state *s_info;
3174e6b6a231SRony Efraim 	int slave;
3175745d8ae4SEugenia Emantayev 	u8 mac[ETH_ALEN];
3176e6b6a231SRony Efraim 
3177e6b6a231SRony Efraim 	if ((!mlx4_is_master(dev)) ||
3178e6b6a231SRony Efraim 	    !(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_FSM))
3179e6b6a231SRony Efraim 		return -EPROTONOSUPPORT;
3180e6b6a231SRony Efraim 
3181e6b6a231SRony Efraim 	slave = mlx4_get_slave_indx(dev, vf);
3182e6b6a231SRony Efraim 	if (slave < 0)
3183e6b6a231SRony Efraim 		return -EINVAL;
3184e6b6a231SRony Efraim 
3185a91c772fSMatan Barak 	port = mlx4_slaves_closest_port(dev, slave, port);
3186e6b6a231SRony Efraim 	s_info = &priv->mfunc.master.vf_admin[slave].vport[port];
3187745d8ae4SEugenia Emantayev 
3188745d8ae4SEugenia Emantayev 	mlx4_u64_to_mac(mac, s_info->mac);
3189745d8ae4SEugenia Emantayev 	if (setting && !is_valid_ether_addr(mac)) {
3190745d8ae4SEugenia Emantayev 		mlx4_info(dev, "Illegal MAC with spoofchk\n");
3191745d8ae4SEugenia Emantayev 		return -EPERM;
3192745d8ae4SEugenia Emantayev 	}
3193745d8ae4SEugenia Emantayev 
3194e6b6a231SRony Efraim 	s_info->spoofchk = setting;
3195e6b6a231SRony Efraim 
3196e6b6a231SRony Efraim 	return 0;
3197e6b6a231SRony Efraim }
3198e6b6a231SRony Efraim EXPORT_SYMBOL_GPL(mlx4_set_vf_spoofchk);
31992cccb9e4SRony Efraim 
32002cccb9e4SRony Efraim int mlx4_get_vf_config(struct mlx4_dev *dev, int port, int vf, struct ifla_vf_info *ivf)
32012cccb9e4SRony Efraim {
32022cccb9e4SRony Efraim 	struct mlx4_priv *priv = mlx4_priv(dev);
32032cccb9e4SRony Efraim 	struct mlx4_vport_state *s_info;
32042cccb9e4SRony Efraim 	int slave;
32052cccb9e4SRony Efraim 
32062cccb9e4SRony Efraim 	if (!mlx4_is_master(dev))
32072cccb9e4SRony Efraim 		return -EPROTONOSUPPORT;
32082cccb9e4SRony Efraim 
32092cccb9e4SRony Efraim 	slave = mlx4_get_slave_indx(dev, vf);
32102cccb9e4SRony Efraim 	if (slave < 0)
32112cccb9e4SRony Efraim 		return -EINVAL;
32122cccb9e4SRony Efraim 
32132cccb9e4SRony Efraim 	s_info = &priv->mfunc.master.vf_admin[slave].vport[port];
32142cccb9e4SRony Efraim 	ivf->vf = vf;
32152cccb9e4SRony Efraim 
32162cccb9e4SRony Efraim 	/* need to convert it to a func */
32172cccb9e4SRony Efraim 	ivf->mac[0] = ((s_info->mac >> (5*8)) & 0xff);
32182cccb9e4SRony Efraim 	ivf->mac[1] = ((s_info->mac >> (4*8)) & 0xff);
32192cccb9e4SRony Efraim 	ivf->mac[2] = ((s_info->mac >> (3*8)) & 0xff);
32202cccb9e4SRony Efraim 	ivf->mac[3] = ((s_info->mac >> (2*8)) & 0xff);
32212cccb9e4SRony Efraim 	ivf->mac[4] = ((s_info->mac >> (1*8)) & 0xff);
32222cccb9e4SRony Efraim 	ivf->mac[5] = ((s_info->mac)  & 0xff);
32232cccb9e4SRony Efraim 
32242cccb9e4SRony Efraim 	ivf->vlan		= s_info->default_vlan;
32252cccb9e4SRony Efraim 	ivf->qos		= s_info->default_qos;
3226b42959dcSMoshe Shemesh 	ivf->vlan_proto		= s_info->vlan_proto;
3227cda373f4SIdo Shamay 
3228cda373f4SIdo Shamay 	if (mlx4_is_vf_vst_and_prio_qos(dev, port, s_info))
3229ed616689SSucheta Chakraborty 		ivf->max_tx_rate = s_info->tx_rate;
3230cda373f4SIdo Shamay 	else
3231cda373f4SIdo Shamay 		ivf->max_tx_rate = 0;
3232cda373f4SIdo Shamay 
3233ed616689SSucheta Chakraborty 	ivf->min_tx_rate	= 0;
32342cccb9e4SRony Efraim 	ivf->spoofchk		= s_info->spoofchk;
3235948e306dSRony Efraim 	ivf->linkstate		= s_info->link_state;
32362cccb9e4SRony Efraim 
32372cccb9e4SRony Efraim 	return 0;
32382cccb9e4SRony Efraim }
32392cccb9e4SRony Efraim EXPORT_SYMBOL_GPL(mlx4_get_vf_config);
3240948e306dSRony Efraim 
3241948e306dSRony Efraim int mlx4_set_vf_link_state(struct mlx4_dev *dev, int port, int vf, int link_state)
3242948e306dSRony Efraim {
3243948e306dSRony Efraim 	struct mlx4_priv *priv = mlx4_priv(dev);
3244948e306dSRony Efraim 	struct mlx4_vport_state *s_info;
3245948e306dSRony Efraim 	int slave;
3246948e306dSRony Efraim 	u8 link_stat_event;
3247948e306dSRony Efraim 
3248948e306dSRony Efraim 	slave = mlx4_get_slave_indx(dev, vf);
3249948e306dSRony Efraim 	if (slave < 0)
3250948e306dSRony Efraim 		return -EINVAL;
3251948e306dSRony Efraim 
3252a91c772fSMatan Barak 	port = mlx4_slaves_closest_port(dev, slave, port);
3253948e306dSRony Efraim 	switch (link_state) {
3254948e306dSRony Efraim 	case IFLA_VF_LINK_STATE_AUTO:
3255948e306dSRony Efraim 		/* get current link state */
3256948e306dSRony Efraim 		if (!priv->sense.do_sense_port[port])
3257948e306dSRony Efraim 			link_stat_event = MLX4_PORT_CHANGE_SUBTYPE_ACTIVE;
3258948e306dSRony Efraim 		else
3259948e306dSRony Efraim 			link_stat_event = MLX4_PORT_CHANGE_SUBTYPE_DOWN;
3260948e306dSRony Efraim 	    break;
3261948e306dSRony Efraim 
3262948e306dSRony Efraim 	case IFLA_VF_LINK_STATE_ENABLE:
3263948e306dSRony Efraim 		link_stat_event = MLX4_PORT_CHANGE_SUBTYPE_ACTIVE;
3264948e306dSRony Efraim 	    break;
3265948e306dSRony Efraim 
3266948e306dSRony Efraim 	case IFLA_VF_LINK_STATE_DISABLE:
3267948e306dSRony Efraim 		link_stat_event = MLX4_PORT_CHANGE_SUBTYPE_DOWN;
3268948e306dSRony Efraim 	    break;
3269948e306dSRony Efraim 
3270948e306dSRony Efraim 	default:
3271948e306dSRony Efraim 		mlx4_warn(dev, "unknown value for link_state %02x on slave %d port %d\n",
3272948e306dSRony Efraim 			  link_state, slave, port);
3273948e306dSRony Efraim 		return -EINVAL;
3274948e306dSRony Efraim 	};
3275948e306dSRony Efraim 	s_info = &priv->mfunc.master.vf_admin[slave].vport[port];
3276948e306dSRony Efraim 	s_info->link_state = link_state;
3277948e306dSRony Efraim 
3278948e306dSRony Efraim 	/* send event */
3279948e306dSRony Efraim 	mlx4_gen_port_state_change_eqe(dev, slave, port, link_stat_event);
32800a6eac24SRony Efraim 
32810a6eac24SRony Efraim 	if (mlx4_master_immediate_activate_vlan_qos(priv, slave, port))
32820a6eac24SRony Efraim 		mlx4_dbg(dev,
328346ccf725SColin Ian King 			 "updating vf %d port %d no link state HW enforcement\n",
32840a6eac24SRony Efraim 			 vf, port);
3285948e306dSRony Efraim 	return 0;
3286948e306dSRony Efraim }
3287948e306dSRony Efraim EXPORT_SYMBOL_GPL(mlx4_set_vf_link_state);
328897982f5aSJack Morgenstein 
32899616982fSEran Ben Elisha int mlx4_get_counter_stats(struct mlx4_dev *dev, int counter_index,
32909616982fSEran Ben Elisha 			   struct mlx4_counter *counter_stats, int reset)
32919616982fSEran Ben Elisha {
32929616982fSEran Ben Elisha 	struct mlx4_cmd_mailbox *mailbox = NULL;
32939616982fSEran Ben Elisha 	struct mlx4_counter *tmp_counter;
32949616982fSEran Ben Elisha 	int err;
32959616982fSEran Ben Elisha 	u32 if_stat_in_mod;
32969616982fSEran Ben Elisha 
32979616982fSEran Ben Elisha 	if (!counter_stats)
32989616982fSEran Ben Elisha 		return -EINVAL;
32999616982fSEran Ben Elisha 
33009616982fSEran Ben Elisha 	if (counter_index == MLX4_SINK_COUNTER_INDEX(dev))
33019616982fSEran Ben Elisha 		return 0;
33029616982fSEran Ben Elisha 
33039616982fSEran Ben Elisha 	mailbox = mlx4_alloc_cmd_mailbox(dev);
33049616982fSEran Ben Elisha 	if (IS_ERR(mailbox))
33059616982fSEran Ben Elisha 		return PTR_ERR(mailbox);
33069616982fSEran Ben Elisha 
33079616982fSEran Ben Elisha 	memset(mailbox->buf, 0, sizeof(struct mlx4_counter));
33089616982fSEran Ben Elisha 	if_stat_in_mod = counter_index;
33099616982fSEran Ben Elisha 	if (reset)
33109616982fSEran Ben Elisha 		if_stat_in_mod |= MLX4_QUERY_IF_STAT_RESET;
33119616982fSEran Ben Elisha 	err = mlx4_cmd_box(dev, 0, mailbox->dma,
33129616982fSEran Ben Elisha 			   if_stat_in_mod, 0,
33139616982fSEran Ben Elisha 			   MLX4_CMD_QUERY_IF_STAT,
33149616982fSEran Ben Elisha 			   MLX4_CMD_TIME_CLASS_C,
33159616982fSEran Ben Elisha 			   MLX4_CMD_NATIVE);
33169616982fSEran Ben Elisha 	if (err) {
33179616982fSEran Ben Elisha 		mlx4_dbg(dev, "%s: failed to read statistics for counter index %d\n",
33189616982fSEran Ben Elisha 			 __func__, counter_index);
33199616982fSEran Ben Elisha 		goto if_stat_out;
33209616982fSEran Ben Elisha 	}
33219616982fSEran Ben Elisha 	tmp_counter = (struct mlx4_counter *)mailbox->buf;
33229616982fSEran Ben Elisha 	counter_stats->counter_mode = tmp_counter->counter_mode;
33239616982fSEran Ben Elisha 	if (counter_stats->counter_mode == 0) {
33249616982fSEran Ben Elisha 		counter_stats->rx_frames =
33259616982fSEran Ben Elisha 			cpu_to_be64(be64_to_cpu(counter_stats->rx_frames) +
33269616982fSEran Ben Elisha 				    be64_to_cpu(tmp_counter->rx_frames));
33279616982fSEran Ben Elisha 		counter_stats->tx_frames =
33289616982fSEran Ben Elisha 			cpu_to_be64(be64_to_cpu(counter_stats->tx_frames) +
33299616982fSEran Ben Elisha 				    be64_to_cpu(tmp_counter->tx_frames));
33309616982fSEran Ben Elisha 		counter_stats->rx_bytes =
33319616982fSEran Ben Elisha 			cpu_to_be64(be64_to_cpu(counter_stats->rx_bytes) +
33329616982fSEran Ben Elisha 				    be64_to_cpu(tmp_counter->rx_bytes));
33339616982fSEran Ben Elisha 		counter_stats->tx_bytes =
33349616982fSEran Ben Elisha 			cpu_to_be64(be64_to_cpu(counter_stats->tx_bytes) +
33359616982fSEran Ben Elisha 				    be64_to_cpu(tmp_counter->tx_bytes));
33369616982fSEran Ben Elisha 	}
33379616982fSEran Ben Elisha 
33389616982fSEran Ben Elisha if_stat_out:
33399616982fSEran Ben Elisha 	mlx4_free_cmd_mailbox(dev, mailbox);
33409616982fSEran Ben Elisha 
33419616982fSEran Ben Elisha 	return err;
33429616982fSEran Ben Elisha }
33439616982fSEran Ben Elisha EXPORT_SYMBOL_GPL(mlx4_get_counter_stats);
33449616982fSEran Ben Elisha 
334562a89055SEran Ben Elisha int mlx4_get_vf_stats(struct mlx4_dev *dev, int port, int vf_idx,
334662a89055SEran Ben Elisha 		      struct ifla_vf_stats *vf_stats)
334762a89055SEran Ben Elisha {
334862a89055SEran Ben Elisha 	struct mlx4_counter tmp_vf_stats;
334962a89055SEran Ben Elisha 	int slave;
335062a89055SEran Ben Elisha 	int err = 0;
335162a89055SEran Ben Elisha 
335262a89055SEran Ben Elisha 	if (!vf_stats)
335362a89055SEran Ben Elisha 		return -EINVAL;
335462a89055SEran Ben Elisha 
335562a89055SEran Ben Elisha 	if (!mlx4_is_master(dev))
335662a89055SEran Ben Elisha 		return -EPROTONOSUPPORT;
335762a89055SEran Ben Elisha 
335862a89055SEran Ben Elisha 	slave = mlx4_get_slave_indx(dev, vf_idx);
335962a89055SEran Ben Elisha 	if (slave < 0)
336062a89055SEran Ben Elisha 		return -EINVAL;
336162a89055SEran Ben Elisha 
336262a89055SEran Ben Elisha 	port = mlx4_slaves_closest_port(dev, slave, port);
336362a89055SEran Ben Elisha 	err = mlx4_calc_vf_counters(dev, slave, port, &tmp_vf_stats);
336462a89055SEran Ben Elisha 	if (!err && tmp_vf_stats.counter_mode == 0) {
336562a89055SEran Ben Elisha 		vf_stats->rx_packets = be64_to_cpu(tmp_vf_stats.rx_frames);
336662a89055SEran Ben Elisha 		vf_stats->tx_packets = be64_to_cpu(tmp_vf_stats.tx_frames);
336762a89055SEran Ben Elisha 		vf_stats->rx_bytes = be64_to_cpu(tmp_vf_stats.rx_bytes);
336862a89055SEran Ben Elisha 		vf_stats->tx_bytes = be64_to_cpu(tmp_vf_stats.tx_bytes);
336962a89055SEran Ben Elisha 	}
337062a89055SEran Ben Elisha 
337162a89055SEran Ben Elisha 	return err;
337262a89055SEran Ben Elisha }
337362a89055SEran Ben Elisha EXPORT_SYMBOL_GPL(mlx4_get_vf_stats);
337462a89055SEran Ben Elisha 
337597982f5aSJack Morgenstein int mlx4_vf_smi_enabled(struct mlx4_dev *dev, int slave, int port)
337697982f5aSJack Morgenstein {
337799ec41d0SJack Morgenstein 	struct mlx4_priv *priv = mlx4_priv(dev);
337899ec41d0SJack Morgenstein 
337999ec41d0SJack Morgenstein 	if (slave < 1 || slave >= dev->num_slaves ||
338099ec41d0SJack Morgenstein 	    port < 1 || port > MLX4_MAX_PORTS)
338197982f5aSJack Morgenstein 		return 0;
338299ec41d0SJack Morgenstein 
338399ec41d0SJack Morgenstein 	return priv->mfunc.master.vf_oper[slave].smi_enabled[port] ==
338499ec41d0SJack Morgenstein 		MLX4_VF_SMI_ENABLED;
338597982f5aSJack Morgenstein }
338697982f5aSJack Morgenstein EXPORT_SYMBOL_GPL(mlx4_vf_smi_enabled);
338765fed8a8SJack Morgenstein 
338865fed8a8SJack Morgenstein int mlx4_vf_get_enable_smi_admin(struct mlx4_dev *dev, int slave, int port)
338965fed8a8SJack Morgenstein {
339065fed8a8SJack Morgenstein 	struct mlx4_priv *priv = mlx4_priv(dev);
339165fed8a8SJack Morgenstein 
339265fed8a8SJack Morgenstein 	if (slave == mlx4_master_func_num(dev))
339365fed8a8SJack Morgenstein 		return 1;
339465fed8a8SJack Morgenstein 
339565fed8a8SJack Morgenstein 	if (slave < 1 || slave >= dev->num_slaves ||
339665fed8a8SJack Morgenstein 	    port < 1 || port > MLX4_MAX_PORTS)
339765fed8a8SJack Morgenstein 		return 0;
339865fed8a8SJack Morgenstein 
339965fed8a8SJack Morgenstein 	return priv->mfunc.master.vf_admin[slave].enable_smi[port] ==
340065fed8a8SJack Morgenstein 		MLX4_VF_SMI_ENABLED;
340165fed8a8SJack Morgenstein }
340265fed8a8SJack Morgenstein EXPORT_SYMBOL_GPL(mlx4_vf_get_enable_smi_admin);
340365fed8a8SJack Morgenstein 
340465fed8a8SJack Morgenstein int mlx4_vf_set_enable_smi_admin(struct mlx4_dev *dev, int slave, int port,
340565fed8a8SJack Morgenstein 				 int enabled)
340665fed8a8SJack Morgenstein {
340765fed8a8SJack Morgenstein 	struct mlx4_priv *priv = mlx4_priv(dev);
3408be9b9ecaSOr Gerlitz 	struct mlx4_active_ports actv_ports = mlx4_get_active_ports(
3409be9b9ecaSOr Gerlitz 			&priv->dev, slave);
3410be9b9ecaSOr Gerlitz 	int min_port = find_first_bit(actv_ports.ports,
3411be9b9ecaSOr Gerlitz 				      priv->dev.caps.num_ports) + 1;
3412be9b9ecaSOr Gerlitz 	int max_port = min_port - 1 +
3413be9b9ecaSOr Gerlitz 		bitmap_weight(actv_ports.ports, priv->dev.caps.num_ports);
341465fed8a8SJack Morgenstein 
341565fed8a8SJack Morgenstein 	if (slave == mlx4_master_func_num(dev))
341665fed8a8SJack Morgenstein 		return 0;
341765fed8a8SJack Morgenstein 
341865fed8a8SJack Morgenstein 	if (slave < 1 || slave >= dev->num_slaves ||
341965fed8a8SJack Morgenstein 	    port < 1 || port > MLX4_MAX_PORTS ||
342065fed8a8SJack Morgenstein 	    enabled < 0 || enabled > 1)
342165fed8a8SJack Morgenstein 		return -EINVAL;
342265fed8a8SJack Morgenstein 
3423be9b9ecaSOr Gerlitz 	if (min_port == max_port && dev->caps.num_ports > 1) {
3424be9b9ecaSOr Gerlitz 		mlx4_info(dev, "SMI access disallowed for single ported VFs\n");
3425be9b9ecaSOr Gerlitz 		return -EPROTONOSUPPORT;
3426be9b9ecaSOr Gerlitz 	}
3427be9b9ecaSOr Gerlitz 
342865fed8a8SJack Morgenstein 	priv->mfunc.master.vf_admin[slave].enable_smi[port] = enabled;
342965fed8a8SJack Morgenstein 	return 0;
343065fed8a8SJack Morgenstein }
343165fed8a8SJack Morgenstein EXPORT_SYMBOL_GPL(mlx4_vf_set_enable_smi_admin);
3432