xref: /openbmc/linux/drivers/net/ethernet/mellanox/mlx4/cmd.c (revision 9f5b031770b9108b57881c83dffc02cd90ec3961)
15a2cc190SJeff Kirsher /*
25a2cc190SJeff Kirsher  * Copyright (c) 2004, 2005 Topspin Communications.  All rights reserved.
35a2cc190SJeff Kirsher  * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
45a2cc190SJeff Kirsher  * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc.  All rights reserved.
55a2cc190SJeff Kirsher  *
65a2cc190SJeff Kirsher  * This software is available to you under a choice of one of two
75a2cc190SJeff Kirsher  * licenses.  You may choose to be licensed under the terms of the GNU
85a2cc190SJeff Kirsher  * General Public License (GPL) Version 2, available from the file
95a2cc190SJeff Kirsher  * COPYING in the main directory of this source tree, or the
105a2cc190SJeff Kirsher  * OpenIB.org BSD license below:
115a2cc190SJeff Kirsher  *
125a2cc190SJeff Kirsher  *     Redistribution and use in source and binary forms, with or
135a2cc190SJeff Kirsher  *     without modification, are permitted provided that the following
145a2cc190SJeff Kirsher  *     conditions are met:
155a2cc190SJeff Kirsher  *
165a2cc190SJeff Kirsher  *      - Redistributions of source code must retain the above
175a2cc190SJeff Kirsher  *        copyright notice, this list of conditions and the following
185a2cc190SJeff Kirsher  *        disclaimer.
195a2cc190SJeff Kirsher  *
205a2cc190SJeff Kirsher  *      - Redistributions in binary form must reproduce the above
215a2cc190SJeff Kirsher  *        copyright notice, this list of conditions and the following
225a2cc190SJeff Kirsher  *        disclaimer in the documentation and/or other materials
235a2cc190SJeff Kirsher  *        provided with the distribution.
245a2cc190SJeff Kirsher  *
255a2cc190SJeff Kirsher  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
265a2cc190SJeff Kirsher  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
275a2cc190SJeff Kirsher  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
285a2cc190SJeff Kirsher  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
295a2cc190SJeff Kirsher  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
305a2cc190SJeff Kirsher  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
315a2cc190SJeff Kirsher  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
325a2cc190SJeff Kirsher  * SOFTWARE.
335a2cc190SJeff Kirsher  */
345a2cc190SJeff Kirsher 
355a2cc190SJeff Kirsher #include <linux/sched.h>
365a2cc190SJeff Kirsher #include <linux/slab.h>
37ee40fa06SPaul Gortmaker #include <linux/export.h>
385a2cc190SJeff Kirsher #include <linux/pci.h>
395a2cc190SJeff Kirsher #include <linux/errno.h>
405a2cc190SJeff Kirsher 
415a2cc190SJeff Kirsher #include <linux/mlx4/cmd.h>
42948e306dSRony Efraim #include <linux/mlx4/device.h>
43e8f081aaSYevgeny Petrilin #include <linux/semaphore.h>
440a9a0188SJack Morgenstein #include <rdma/ib_smi.h>
4555ad3592SYishai Hadas #include <linux/delay.h>
465a2cc190SJeff Kirsher 
475a2cc190SJeff Kirsher #include <asm/io.h>
485a2cc190SJeff Kirsher 
495a2cc190SJeff Kirsher #include "mlx4.h"
50e8f081aaSYevgeny Petrilin #include "fw.h"
5108068cd5SIdo Shamay #include "fw_qos.h"
529616982fSEran Ben Elisha #include "mlx4_stats.h"
535a2cc190SJeff Kirsher 
545a2cc190SJeff Kirsher #define CMD_POLL_TOKEN 0xffff
55e8f081aaSYevgeny Petrilin #define INBOX_MASK	0xffffffffffffff00ULL
56e8f081aaSYevgeny Petrilin 
57e8f081aaSYevgeny Petrilin #define CMD_CHAN_VER 1
58e8f081aaSYevgeny Petrilin #define CMD_CHAN_IF_REV 1
595a2cc190SJeff Kirsher 
605a2cc190SJeff Kirsher enum {
615a2cc190SJeff Kirsher 	/* command completed successfully: */
625a2cc190SJeff Kirsher 	CMD_STAT_OK		= 0x00,
635a2cc190SJeff Kirsher 	/* Internal error (such as a bus error) occurred while processing command: */
645a2cc190SJeff Kirsher 	CMD_STAT_INTERNAL_ERR	= 0x01,
655a2cc190SJeff Kirsher 	/* Operation/command not supported or opcode modifier not supported: */
665a2cc190SJeff Kirsher 	CMD_STAT_BAD_OP		= 0x02,
675a2cc190SJeff Kirsher 	/* Parameter not supported or parameter out of range: */
685a2cc190SJeff Kirsher 	CMD_STAT_BAD_PARAM	= 0x03,
695a2cc190SJeff Kirsher 	/* System not enabled or bad system state: */
705a2cc190SJeff Kirsher 	CMD_STAT_BAD_SYS_STATE	= 0x04,
715a2cc190SJeff Kirsher 	/* Attempt to access reserved or unallocaterd resource: */
725a2cc190SJeff Kirsher 	CMD_STAT_BAD_RESOURCE	= 0x05,
735a2cc190SJeff Kirsher 	/* Requested resource is currently executing a command, or is otherwise busy: */
745a2cc190SJeff Kirsher 	CMD_STAT_RESOURCE_BUSY	= 0x06,
755a2cc190SJeff Kirsher 	/* Required capability exceeds device limits: */
765a2cc190SJeff Kirsher 	CMD_STAT_EXCEED_LIM	= 0x08,
775a2cc190SJeff Kirsher 	/* Resource is not in the appropriate state or ownership: */
785a2cc190SJeff Kirsher 	CMD_STAT_BAD_RES_STATE	= 0x09,
795a2cc190SJeff Kirsher 	/* Index out of range: */
805a2cc190SJeff Kirsher 	CMD_STAT_BAD_INDEX	= 0x0a,
815a2cc190SJeff Kirsher 	/* FW image corrupted: */
825a2cc190SJeff Kirsher 	CMD_STAT_BAD_NVMEM	= 0x0b,
835a2cc190SJeff Kirsher 	/* Error in ICM mapping (e.g. not enough auxiliary ICM pages to execute command): */
845a2cc190SJeff Kirsher 	CMD_STAT_ICM_ERROR	= 0x0c,
855a2cc190SJeff Kirsher 	/* Attempt to modify a QP/EE which is not in the presumed state: */
865a2cc190SJeff Kirsher 	CMD_STAT_BAD_QP_STATE   = 0x10,
875a2cc190SJeff Kirsher 	/* Bad segment parameters (Address/Size): */
885a2cc190SJeff Kirsher 	CMD_STAT_BAD_SEG_PARAM	= 0x20,
895a2cc190SJeff Kirsher 	/* Memory Region has Memory Windows bound to: */
905a2cc190SJeff Kirsher 	CMD_STAT_REG_BOUND	= 0x21,
915a2cc190SJeff Kirsher 	/* HCA local attached memory not present: */
925a2cc190SJeff Kirsher 	CMD_STAT_LAM_NOT_PRE	= 0x22,
935a2cc190SJeff Kirsher 	/* Bad management packet (silently discarded): */
945a2cc190SJeff Kirsher 	CMD_STAT_BAD_PKT	= 0x30,
955a2cc190SJeff Kirsher 	/* More outstanding CQEs in CQ than new CQ size: */
965a2cc190SJeff Kirsher 	CMD_STAT_BAD_SIZE	= 0x40,
975a2cc190SJeff Kirsher 	/* Multi Function device support required: */
985a2cc190SJeff Kirsher 	CMD_STAT_MULTI_FUNC_REQ	= 0x50,
995a2cc190SJeff Kirsher };
1005a2cc190SJeff Kirsher 
1015a2cc190SJeff Kirsher enum {
1025a2cc190SJeff Kirsher 	HCR_IN_PARAM_OFFSET	= 0x00,
1035a2cc190SJeff Kirsher 	HCR_IN_MODIFIER_OFFSET	= 0x08,
1045a2cc190SJeff Kirsher 	HCR_OUT_PARAM_OFFSET	= 0x0c,
1055a2cc190SJeff Kirsher 	HCR_TOKEN_OFFSET	= 0x14,
1065a2cc190SJeff Kirsher 	HCR_STATUS_OFFSET	= 0x18,
1075a2cc190SJeff Kirsher 
1085a2cc190SJeff Kirsher 	HCR_OPMOD_SHIFT		= 12,
1095a2cc190SJeff Kirsher 	HCR_T_BIT		= 21,
1105a2cc190SJeff Kirsher 	HCR_E_BIT		= 22,
1115a2cc190SJeff Kirsher 	HCR_GO_BIT		= 23
1125a2cc190SJeff Kirsher };
1135a2cc190SJeff Kirsher 
1145a2cc190SJeff Kirsher enum {
1155a2cc190SJeff Kirsher 	GO_BIT_TIMEOUT_MSECS	= 10000
1165a2cc190SJeff Kirsher };
1175a2cc190SJeff Kirsher 
118b01978caSJack Morgenstein enum mlx4_vlan_transition {
119b01978caSJack Morgenstein 	MLX4_VLAN_TRANSITION_VST_VST = 0,
120b01978caSJack Morgenstein 	MLX4_VLAN_TRANSITION_VST_VGT = 1,
121b01978caSJack Morgenstein 	MLX4_VLAN_TRANSITION_VGT_VST = 2,
122b01978caSJack Morgenstein 	MLX4_VLAN_TRANSITION_VGT_VGT = 3,
123b01978caSJack Morgenstein };
124b01978caSJack Morgenstein 
125b01978caSJack Morgenstein 
1265a2cc190SJeff Kirsher struct mlx4_cmd_context {
1275a2cc190SJeff Kirsher 	struct completion	done;
1285a2cc190SJeff Kirsher 	int			result;
1295a2cc190SJeff Kirsher 	int			next;
1305a2cc190SJeff Kirsher 	u64			out_param;
1315a2cc190SJeff Kirsher 	u16			token;
132e8f081aaSYevgeny Petrilin 	u8			fw_status;
1335a2cc190SJeff Kirsher };
1345a2cc190SJeff Kirsher 
135e8f081aaSYevgeny Petrilin static int mlx4_master_process_vhcr(struct mlx4_dev *dev, int slave,
136e8f081aaSYevgeny Petrilin 				    struct mlx4_vhcr_cmd *in_vhcr);
137e8f081aaSYevgeny Petrilin 
1385a2cc190SJeff Kirsher static int mlx4_status_to_errno(u8 status)
1395a2cc190SJeff Kirsher {
1405a2cc190SJeff Kirsher 	static const int trans_table[] = {
1415a2cc190SJeff Kirsher 		[CMD_STAT_INTERNAL_ERR]	  = -EIO,
1425a2cc190SJeff Kirsher 		[CMD_STAT_BAD_OP]	  = -EPERM,
1435a2cc190SJeff Kirsher 		[CMD_STAT_BAD_PARAM]	  = -EINVAL,
1445a2cc190SJeff Kirsher 		[CMD_STAT_BAD_SYS_STATE]  = -ENXIO,
1455a2cc190SJeff Kirsher 		[CMD_STAT_BAD_RESOURCE]	  = -EBADF,
1465a2cc190SJeff Kirsher 		[CMD_STAT_RESOURCE_BUSY]  = -EBUSY,
1475a2cc190SJeff Kirsher 		[CMD_STAT_EXCEED_LIM]	  = -ENOMEM,
1485a2cc190SJeff Kirsher 		[CMD_STAT_BAD_RES_STATE]  = -EBADF,
1495a2cc190SJeff Kirsher 		[CMD_STAT_BAD_INDEX]	  = -EBADF,
1505a2cc190SJeff Kirsher 		[CMD_STAT_BAD_NVMEM]	  = -EFAULT,
1515a2cc190SJeff Kirsher 		[CMD_STAT_ICM_ERROR]	  = -ENFILE,
1525a2cc190SJeff Kirsher 		[CMD_STAT_BAD_QP_STATE]   = -EINVAL,
1535a2cc190SJeff Kirsher 		[CMD_STAT_BAD_SEG_PARAM]  = -EFAULT,
1545a2cc190SJeff Kirsher 		[CMD_STAT_REG_BOUND]	  = -EBUSY,
1555a2cc190SJeff Kirsher 		[CMD_STAT_LAM_NOT_PRE]	  = -EAGAIN,
1565a2cc190SJeff Kirsher 		[CMD_STAT_BAD_PKT]	  = -EINVAL,
1575a2cc190SJeff Kirsher 		[CMD_STAT_BAD_SIZE]	  = -ENOMEM,
1585a2cc190SJeff Kirsher 		[CMD_STAT_MULTI_FUNC_REQ] = -EACCES,
1595a2cc190SJeff Kirsher 	};
1605a2cc190SJeff Kirsher 
1615a2cc190SJeff Kirsher 	if (status >= ARRAY_SIZE(trans_table) ||
1625a2cc190SJeff Kirsher 	    (status != CMD_STAT_OK && trans_table[status] == 0))
1635a2cc190SJeff Kirsher 		return -EIO;
1645a2cc190SJeff Kirsher 
1655a2cc190SJeff Kirsher 	return trans_table[status];
1665a2cc190SJeff Kirsher }
1675a2cc190SJeff Kirsher 
16872be84f1SYevgeny Petrilin static u8 mlx4_errno_to_status(int errno)
16972be84f1SYevgeny Petrilin {
17072be84f1SYevgeny Petrilin 	switch (errno) {
17172be84f1SYevgeny Petrilin 	case -EPERM:
17272be84f1SYevgeny Petrilin 		return CMD_STAT_BAD_OP;
17372be84f1SYevgeny Petrilin 	case -EINVAL:
17472be84f1SYevgeny Petrilin 		return CMD_STAT_BAD_PARAM;
17572be84f1SYevgeny Petrilin 	case -ENXIO:
17672be84f1SYevgeny Petrilin 		return CMD_STAT_BAD_SYS_STATE;
17772be84f1SYevgeny Petrilin 	case -EBUSY:
17872be84f1SYevgeny Petrilin 		return CMD_STAT_RESOURCE_BUSY;
17972be84f1SYevgeny Petrilin 	case -ENOMEM:
18072be84f1SYevgeny Petrilin 		return CMD_STAT_EXCEED_LIM;
18172be84f1SYevgeny Petrilin 	case -ENFILE:
18272be84f1SYevgeny Petrilin 		return CMD_STAT_ICM_ERROR;
18372be84f1SYevgeny Petrilin 	default:
18472be84f1SYevgeny Petrilin 		return CMD_STAT_INTERNAL_ERR;
18572be84f1SYevgeny Petrilin 	}
18672be84f1SYevgeny Petrilin }
18772be84f1SYevgeny Petrilin 
188f5aef5aaSYishai Hadas static int mlx4_internal_err_ret_value(struct mlx4_dev *dev, u16 op,
189f5aef5aaSYishai Hadas 				       u8 op_modifier)
190f5aef5aaSYishai Hadas {
191f5aef5aaSYishai Hadas 	switch (op) {
192f5aef5aaSYishai Hadas 	case MLX4_CMD_UNMAP_ICM:
193f5aef5aaSYishai Hadas 	case MLX4_CMD_UNMAP_ICM_AUX:
194f5aef5aaSYishai Hadas 	case MLX4_CMD_UNMAP_FA:
195f5aef5aaSYishai Hadas 	case MLX4_CMD_2RST_QP:
196f5aef5aaSYishai Hadas 	case MLX4_CMD_HW2SW_EQ:
197f5aef5aaSYishai Hadas 	case MLX4_CMD_HW2SW_CQ:
198f5aef5aaSYishai Hadas 	case MLX4_CMD_HW2SW_SRQ:
199f5aef5aaSYishai Hadas 	case MLX4_CMD_HW2SW_MPT:
200f5aef5aaSYishai Hadas 	case MLX4_CMD_CLOSE_HCA:
201f5aef5aaSYishai Hadas 	case MLX4_QP_FLOW_STEERING_DETACH:
202f5aef5aaSYishai Hadas 	case MLX4_CMD_FREE_RES:
203f5aef5aaSYishai Hadas 	case MLX4_CMD_CLOSE_PORT:
204f5aef5aaSYishai Hadas 		return CMD_STAT_OK;
205f5aef5aaSYishai Hadas 
206f5aef5aaSYishai Hadas 	case MLX4_CMD_QP_ATTACH:
207f5aef5aaSYishai Hadas 		/* On Detach case return success */
208f5aef5aaSYishai Hadas 		if (op_modifier == 0)
209f5aef5aaSYishai Hadas 			return CMD_STAT_OK;
210f5aef5aaSYishai Hadas 		return mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR);
211f5aef5aaSYishai Hadas 
212f5aef5aaSYishai Hadas 	default:
213f5aef5aaSYishai Hadas 		return mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR);
214f5aef5aaSYishai Hadas 	}
215f5aef5aaSYishai Hadas }
216f5aef5aaSYishai Hadas 
217f5aef5aaSYishai Hadas static int mlx4_closing_cmd_fatal_error(u16 op, u8 fw_status)
218f5aef5aaSYishai Hadas {
219f5aef5aaSYishai Hadas 	/* Any error during the closing commands below is considered fatal */
220f5aef5aaSYishai Hadas 	if (op == MLX4_CMD_CLOSE_HCA ||
221f5aef5aaSYishai Hadas 	    op == MLX4_CMD_HW2SW_EQ ||
222f5aef5aaSYishai Hadas 	    op == MLX4_CMD_HW2SW_CQ ||
223f5aef5aaSYishai Hadas 	    op == MLX4_CMD_2RST_QP ||
224f5aef5aaSYishai Hadas 	    op == MLX4_CMD_HW2SW_SRQ ||
225f5aef5aaSYishai Hadas 	    op == MLX4_CMD_SYNC_TPT ||
226f5aef5aaSYishai Hadas 	    op == MLX4_CMD_UNMAP_ICM ||
227f5aef5aaSYishai Hadas 	    op == MLX4_CMD_UNMAP_ICM_AUX ||
228f5aef5aaSYishai Hadas 	    op == MLX4_CMD_UNMAP_FA)
229f5aef5aaSYishai Hadas 		return 1;
230f5aef5aaSYishai Hadas 	/* Error on MLX4_CMD_HW2SW_MPT is fatal except when fw status equals
231f5aef5aaSYishai Hadas 	  * CMD_STAT_REG_BOUND.
232f5aef5aaSYishai Hadas 	  * This status indicates that memory region has memory windows bound to it
233f5aef5aaSYishai Hadas 	  * which may result from invalid user space usage and is not fatal.
234f5aef5aaSYishai Hadas 	  */
235f5aef5aaSYishai Hadas 	if (op == MLX4_CMD_HW2SW_MPT && fw_status != CMD_STAT_REG_BOUND)
236f5aef5aaSYishai Hadas 		return 1;
237f5aef5aaSYishai Hadas 	return 0;
238f5aef5aaSYishai Hadas }
239f5aef5aaSYishai Hadas 
240f5aef5aaSYishai Hadas static int mlx4_cmd_reset_flow(struct mlx4_dev *dev, u16 op, u8 op_modifier,
241f5aef5aaSYishai Hadas 			       int err)
242f5aef5aaSYishai Hadas {
243f5aef5aaSYishai Hadas 	/* Only if reset flow is really active return code is based on
244f5aef5aaSYishai Hadas 	  * command, otherwise current error code is returned.
245f5aef5aaSYishai Hadas 	  */
246f5aef5aaSYishai Hadas 	if (mlx4_internal_err_reset) {
247f5aef5aaSYishai Hadas 		mlx4_enter_error_state(dev->persist);
248f5aef5aaSYishai Hadas 		err = mlx4_internal_err_ret_value(dev, op, op_modifier);
249f5aef5aaSYishai Hadas 	}
250f5aef5aaSYishai Hadas 
251f5aef5aaSYishai Hadas 	return err;
252f5aef5aaSYishai Hadas }
253f5aef5aaSYishai Hadas 
254e8f081aaSYevgeny Petrilin static int comm_pending(struct mlx4_dev *dev)
255e8f081aaSYevgeny Petrilin {
256e8f081aaSYevgeny Petrilin 	struct mlx4_priv *priv = mlx4_priv(dev);
257e8f081aaSYevgeny Petrilin 	u32 status = readl(&priv->mfunc.comm->slave_read);
258e8f081aaSYevgeny Petrilin 
259e8f081aaSYevgeny Petrilin 	return (swab32(status) >> 31) != priv->cmd.comm_toggle;
260e8f081aaSYevgeny Petrilin }
261e8f081aaSYevgeny Petrilin 
2620cd93027SYishai Hadas static int mlx4_comm_cmd_post(struct mlx4_dev *dev, u8 cmd, u16 param)
263e8f081aaSYevgeny Petrilin {
264e8f081aaSYevgeny Petrilin 	struct mlx4_priv *priv = mlx4_priv(dev);
265e8f081aaSYevgeny Petrilin 	u32 val;
266e8f081aaSYevgeny Petrilin 
2670cd93027SYishai Hadas 	/* To avoid writing to unknown addresses after the device state was
2680cd93027SYishai Hadas 	 * changed to internal error and the function was rest,
2690cd93027SYishai Hadas 	 * check the INTERNAL_ERROR flag which is updated under
2700cd93027SYishai Hadas 	 * device_state_mutex lock.
2710cd93027SYishai Hadas 	 */
2720cd93027SYishai Hadas 	mutex_lock(&dev->persist->device_state_mutex);
2730cd93027SYishai Hadas 
2740cd93027SYishai Hadas 	if (dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR) {
2750cd93027SYishai Hadas 		mutex_unlock(&dev->persist->device_state_mutex);
2760cd93027SYishai Hadas 		return -EIO;
2770cd93027SYishai Hadas 	}
2780cd93027SYishai Hadas 
279e8f081aaSYevgeny Petrilin 	priv->cmd.comm_toggle ^= 1;
280e8f081aaSYevgeny Petrilin 	val = param | (cmd << 16) | (priv->cmd.comm_toggle << 31);
281e8f081aaSYevgeny Petrilin 	__raw_writel((__force u32) cpu_to_be32(val),
282e8f081aaSYevgeny Petrilin 		     &priv->mfunc.comm->slave_write);
283e8f081aaSYevgeny Petrilin 	mmiowb();
2840cd93027SYishai Hadas 	mutex_unlock(&dev->persist->device_state_mutex);
2850cd93027SYishai Hadas 	return 0;
286e8f081aaSYevgeny Petrilin }
287e8f081aaSYevgeny Petrilin 
288e8f081aaSYevgeny Petrilin static int mlx4_comm_cmd_poll(struct mlx4_dev *dev, u8 cmd, u16 param,
289e8f081aaSYevgeny Petrilin 		       unsigned long timeout)
290e8f081aaSYevgeny Petrilin {
291e8f081aaSYevgeny Petrilin 	struct mlx4_priv *priv = mlx4_priv(dev);
292e8f081aaSYevgeny Petrilin 	unsigned long end;
293e8f081aaSYevgeny Petrilin 	int err = 0;
294e8f081aaSYevgeny Petrilin 	int ret_from_pending = 0;
295e8f081aaSYevgeny Petrilin 
296e8f081aaSYevgeny Petrilin 	/* First, verify that the master reports correct status */
297e8f081aaSYevgeny Petrilin 	if (comm_pending(dev)) {
2981a91de28SJoe Perches 		mlx4_warn(dev, "Communication channel is not idle - my toggle is %d (cmd:0x%x)\n",
299e8f081aaSYevgeny Petrilin 			  priv->cmd.comm_toggle, cmd);
300e8f081aaSYevgeny Petrilin 		return -EAGAIN;
301e8f081aaSYevgeny Petrilin 	}
302e8f081aaSYevgeny Petrilin 
303e8f081aaSYevgeny Petrilin 	/* Write command */
304e8f081aaSYevgeny Petrilin 	down(&priv->cmd.poll_sem);
3050cd93027SYishai Hadas 	if (mlx4_comm_cmd_post(dev, cmd, param)) {
3060cd93027SYishai Hadas 		/* Only in case the device state is INTERNAL_ERROR,
3070cd93027SYishai Hadas 		 * mlx4_comm_cmd_post returns with an error
3080cd93027SYishai Hadas 		 */
3090cd93027SYishai Hadas 		err = mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR);
3100cd93027SYishai Hadas 		goto out;
3110cd93027SYishai Hadas 	}
312e8f081aaSYevgeny Petrilin 
313e8f081aaSYevgeny Petrilin 	end = msecs_to_jiffies(timeout) + jiffies;
314e8f081aaSYevgeny Petrilin 	while (comm_pending(dev) && time_before(jiffies, end))
315e8f081aaSYevgeny Petrilin 		cond_resched();
316e8f081aaSYevgeny Petrilin 	ret_from_pending = comm_pending(dev);
317e8f081aaSYevgeny Petrilin 	if (ret_from_pending) {
318e8f081aaSYevgeny Petrilin 		/* check if the slave is trying to boot in the middle of
319e8f081aaSYevgeny Petrilin 		 * FLR process. The only non-zero result in the RESET command
320e8f081aaSYevgeny Petrilin 		 * is MLX4_DELAY_RESET_SLAVE*/
321e8f081aaSYevgeny Petrilin 		if ((MLX4_COMM_CMD_RESET == cmd)) {
322e8f081aaSYevgeny Petrilin 			err = MLX4_DELAY_RESET_SLAVE;
3230cd93027SYishai Hadas 			goto out;
324e8f081aaSYevgeny Petrilin 		} else {
3250cd93027SYishai Hadas 			mlx4_warn(dev, "Communication channel command 0x%x timed out\n",
3260cd93027SYishai Hadas 				  cmd);
3270cd93027SYishai Hadas 			err = mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR);
328e8f081aaSYevgeny Petrilin 		}
329e8f081aaSYevgeny Petrilin 	}
330e8f081aaSYevgeny Petrilin 
3310cd93027SYishai Hadas 	if (err)
3320cd93027SYishai Hadas 		mlx4_enter_error_state(dev->persist);
3330cd93027SYishai Hadas out:
334e8f081aaSYevgeny Petrilin 	up(&priv->cmd.poll_sem);
335e8f081aaSYevgeny Petrilin 	return err;
336e8f081aaSYevgeny Petrilin }
337e8f081aaSYevgeny Petrilin 
3380cd93027SYishai Hadas static int mlx4_comm_cmd_wait(struct mlx4_dev *dev, u8 vhcr_cmd,
3390cd93027SYishai Hadas 			      u16 param, u16 op, unsigned long timeout)
340e8f081aaSYevgeny Petrilin {
341e8f081aaSYevgeny Petrilin 	struct mlx4_cmd *cmd = &mlx4_priv(dev)->cmd;
342e8f081aaSYevgeny Petrilin 	struct mlx4_cmd_context *context;
34358a3de05SEugenia Emantayev 	unsigned long end;
344e8f081aaSYevgeny Petrilin 	int err = 0;
345e8f081aaSYevgeny Petrilin 
346e8f081aaSYevgeny Petrilin 	down(&cmd->event_sem);
347e8f081aaSYevgeny Petrilin 
348e8f081aaSYevgeny Petrilin 	spin_lock(&cmd->context_lock);
349e8f081aaSYevgeny Petrilin 	BUG_ON(cmd->free_head < 0);
350e8f081aaSYevgeny Petrilin 	context = &cmd->context[cmd->free_head];
351e8f081aaSYevgeny Petrilin 	context->token += cmd->token_mask + 1;
352e8f081aaSYevgeny Petrilin 	cmd->free_head = context->next;
353e8f081aaSYevgeny Petrilin 	spin_unlock(&cmd->context_lock);
354e8f081aaSYevgeny Petrilin 
355f5aef5aaSYishai Hadas 	reinit_completion(&context->done);
356e8f081aaSYevgeny Petrilin 
3570cd93027SYishai Hadas 	if (mlx4_comm_cmd_post(dev, vhcr_cmd, param)) {
3580cd93027SYishai Hadas 		/* Only in case the device state is INTERNAL_ERROR,
3590cd93027SYishai Hadas 		 * mlx4_comm_cmd_post returns with an error
3600cd93027SYishai Hadas 		 */
3610cd93027SYishai Hadas 		err = mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR);
3620cd93027SYishai Hadas 		goto out;
3630cd93027SYishai Hadas 	}
364e8f081aaSYevgeny Petrilin 
365e8f081aaSYevgeny Petrilin 	if (!wait_for_completion_timeout(&context->done,
366e8f081aaSYevgeny Petrilin 					 msecs_to_jiffies(timeout))) {
3670cd93027SYishai Hadas 		mlx4_warn(dev, "communication channel command 0x%x (op=0x%x) timed out\n",
3680cd93027SYishai Hadas 			  vhcr_cmd, op);
3690cd93027SYishai Hadas 		goto out_reset;
370e8f081aaSYevgeny Petrilin 	}
371e8f081aaSYevgeny Petrilin 
372e8f081aaSYevgeny Petrilin 	err = context->result;
373e8f081aaSYevgeny Petrilin 	if (err && context->fw_status != CMD_STAT_MULTI_FUNC_REQ) {
374e8f081aaSYevgeny Petrilin 		mlx4_err(dev, "command 0x%x failed: fw status = 0x%x\n",
3750cd93027SYishai Hadas 			 vhcr_cmd, context->fw_status);
3760cd93027SYishai Hadas 		if (mlx4_closing_cmd_fatal_error(op, context->fw_status))
3770cd93027SYishai Hadas 			goto out_reset;
378e8f081aaSYevgeny Petrilin 	}
379e8f081aaSYevgeny Petrilin 
38058a3de05SEugenia Emantayev 	/* wait for comm channel ready
38158a3de05SEugenia Emantayev 	 * this is necessary for prevention the race
38258a3de05SEugenia Emantayev 	 * when switching between event to polling mode
3830cd93027SYishai Hadas 	 * Skipping this section in case the device is in FATAL_ERROR state,
3840cd93027SYishai Hadas 	 * In this state, no commands are sent via the comm channel until
3850cd93027SYishai Hadas 	 * the device has returned from reset.
38658a3de05SEugenia Emantayev 	 */
3870cd93027SYishai Hadas 	if (!(dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR)) {
38858a3de05SEugenia Emantayev 		end = msecs_to_jiffies(timeout) + jiffies;
38958a3de05SEugenia Emantayev 		while (comm_pending(dev) && time_before(jiffies, end))
39058a3de05SEugenia Emantayev 			cond_resched();
3910cd93027SYishai Hadas 	}
3920cd93027SYishai Hadas 	goto out;
39358a3de05SEugenia Emantayev 
3940cd93027SYishai Hadas out_reset:
3950cd93027SYishai Hadas 	err = mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR);
3960cd93027SYishai Hadas 	mlx4_enter_error_state(dev->persist);
3970cd93027SYishai Hadas out:
398e8f081aaSYevgeny Petrilin 	spin_lock(&cmd->context_lock);
399e8f081aaSYevgeny Petrilin 	context->next = cmd->free_head;
400e8f081aaSYevgeny Petrilin 	cmd->free_head = context - cmd->context;
401e8f081aaSYevgeny Petrilin 	spin_unlock(&cmd->context_lock);
402e8f081aaSYevgeny Petrilin 
403e8f081aaSYevgeny Petrilin 	up(&cmd->event_sem);
404e8f081aaSYevgeny Petrilin 	return err;
405e8f081aaSYevgeny Petrilin }
406e8f081aaSYevgeny Petrilin 
407ab9c17a0SJack Morgenstein int mlx4_comm_cmd(struct mlx4_dev *dev, u8 cmd, u16 param,
4080cd93027SYishai Hadas 		  u16 op, unsigned long timeout)
409e8f081aaSYevgeny Petrilin {
4100cd93027SYishai Hadas 	if (dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR)
4110cd93027SYishai Hadas 		return mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR);
4120cd93027SYishai Hadas 
413e8f081aaSYevgeny Petrilin 	if (mlx4_priv(dev)->cmd.use_events)
4140cd93027SYishai Hadas 		return mlx4_comm_cmd_wait(dev, cmd, param, op, timeout);
415e8f081aaSYevgeny Petrilin 	return mlx4_comm_cmd_poll(dev, cmd, param, timeout);
416e8f081aaSYevgeny Petrilin }
417e8f081aaSYevgeny Petrilin 
4185a2cc190SJeff Kirsher static int cmd_pending(struct mlx4_dev *dev)
4195a2cc190SJeff Kirsher {
42057dbf29aSKleber Sacilotto de Souza 	u32 status;
42157dbf29aSKleber Sacilotto de Souza 
422872bf2fbSYishai Hadas 	if (pci_channel_offline(dev->persist->pdev))
42357dbf29aSKleber Sacilotto de Souza 		return -EIO;
42457dbf29aSKleber Sacilotto de Souza 
42557dbf29aSKleber Sacilotto de Souza 	status = readl(mlx4_priv(dev)->cmd.hcr + HCR_STATUS_OFFSET);
4265a2cc190SJeff Kirsher 
4275a2cc190SJeff Kirsher 	return (status & swab32(1 << HCR_GO_BIT)) ||
4285a2cc190SJeff Kirsher 		(mlx4_priv(dev)->cmd.toggle ==
4295a2cc190SJeff Kirsher 		 !!(status & swab32(1 << HCR_T_BIT)));
4305a2cc190SJeff Kirsher }
4315a2cc190SJeff Kirsher 
4325a2cc190SJeff Kirsher static int mlx4_cmd_post(struct mlx4_dev *dev, u64 in_param, u64 out_param,
4335a2cc190SJeff Kirsher 			 u32 in_modifier, u8 op_modifier, u16 op, u16 token,
4345a2cc190SJeff Kirsher 			 int event)
4355a2cc190SJeff Kirsher {
4365a2cc190SJeff Kirsher 	struct mlx4_cmd *cmd = &mlx4_priv(dev)->cmd;
4375a2cc190SJeff Kirsher 	u32 __iomem *hcr = cmd->hcr;
438f5aef5aaSYishai Hadas 	int ret = -EIO;
4395a2cc190SJeff Kirsher 	unsigned long end;
4405a2cc190SJeff Kirsher 
441f5aef5aaSYishai Hadas 	mutex_lock(&dev->persist->device_state_mutex);
442f5aef5aaSYishai Hadas 	/* To avoid writing to unknown addresses after the device state was
443f5aef5aaSYishai Hadas 	  * changed to internal error and the chip was reset,
444f5aef5aaSYishai Hadas 	  * check the INTERNAL_ERROR flag which is updated under
445f5aef5aaSYishai Hadas 	  * device_state_mutex lock.
446f5aef5aaSYishai Hadas 	  */
447f5aef5aaSYishai Hadas 	if (pci_channel_offline(dev->persist->pdev) ||
448f5aef5aaSYishai Hadas 	    (dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR)) {
44957dbf29aSKleber Sacilotto de Souza 		/*
45057dbf29aSKleber Sacilotto de Souza 		 * Device is going through error recovery
45157dbf29aSKleber Sacilotto de Souza 		 * and cannot accept commands.
45257dbf29aSKleber Sacilotto de Souza 		 */
45357dbf29aSKleber Sacilotto de Souza 		goto out;
45457dbf29aSKleber Sacilotto de Souza 	}
45557dbf29aSKleber Sacilotto de Souza 
4565a2cc190SJeff Kirsher 	end = jiffies;
4575a2cc190SJeff Kirsher 	if (event)
4585a2cc190SJeff Kirsher 		end += msecs_to_jiffies(GO_BIT_TIMEOUT_MSECS);
4595a2cc190SJeff Kirsher 
4605a2cc190SJeff Kirsher 	while (cmd_pending(dev)) {
461872bf2fbSYishai Hadas 		if (pci_channel_offline(dev->persist->pdev)) {
46257dbf29aSKleber Sacilotto de Souza 			/*
46357dbf29aSKleber Sacilotto de Souza 			 * Device is going through error recovery
46457dbf29aSKleber Sacilotto de Souza 			 * and cannot accept commands.
46557dbf29aSKleber Sacilotto de Souza 			 */
46657dbf29aSKleber Sacilotto de Souza 			goto out;
46757dbf29aSKleber Sacilotto de Souza 		}
46857dbf29aSKleber Sacilotto de Souza 
469e8f081aaSYevgeny Petrilin 		if (time_after_eq(jiffies, end)) {
470e8f081aaSYevgeny Petrilin 			mlx4_err(dev, "%s:cmd_pending failed\n", __func__);
4715a2cc190SJeff Kirsher 			goto out;
472e8f081aaSYevgeny Petrilin 		}
4735a2cc190SJeff Kirsher 		cond_resched();
4745a2cc190SJeff Kirsher 	}
4755a2cc190SJeff Kirsher 
4765a2cc190SJeff Kirsher 	/*
4775a2cc190SJeff Kirsher 	 * We use writel (instead of something like memcpy_toio)
4785a2cc190SJeff Kirsher 	 * because writes of less than 32 bits to the HCR don't work
4795a2cc190SJeff Kirsher 	 * (and some architectures such as ia64 implement memcpy_toio
4805a2cc190SJeff Kirsher 	 * in terms of writeb).
4815a2cc190SJeff Kirsher 	 */
4825a2cc190SJeff Kirsher 	__raw_writel((__force u32) cpu_to_be32(in_param >> 32),		  hcr + 0);
4835a2cc190SJeff Kirsher 	__raw_writel((__force u32) cpu_to_be32(in_param & 0xfffffffful),  hcr + 1);
4845a2cc190SJeff Kirsher 	__raw_writel((__force u32) cpu_to_be32(in_modifier),		  hcr + 2);
4855a2cc190SJeff Kirsher 	__raw_writel((__force u32) cpu_to_be32(out_param >> 32),	  hcr + 3);
4865a2cc190SJeff Kirsher 	__raw_writel((__force u32) cpu_to_be32(out_param & 0xfffffffful), hcr + 4);
4875a2cc190SJeff Kirsher 	__raw_writel((__force u32) cpu_to_be32(token << 16),		  hcr + 5);
4885a2cc190SJeff Kirsher 
4895a2cc190SJeff Kirsher 	/* __raw_writel may not order writes. */
4905a2cc190SJeff Kirsher 	wmb();
4915a2cc190SJeff Kirsher 
4925a2cc190SJeff Kirsher 	__raw_writel((__force u32) cpu_to_be32((1 << HCR_GO_BIT)		|
4935a2cc190SJeff Kirsher 					       (cmd->toggle << HCR_T_BIT)	|
4945a2cc190SJeff Kirsher 					       (event ? (1 << HCR_E_BIT) : 0)	|
4955a2cc190SJeff Kirsher 					       (op_modifier << HCR_OPMOD_SHIFT) |
4965a2cc190SJeff Kirsher 					       op), hcr + 6);
4975a2cc190SJeff Kirsher 
4985a2cc190SJeff Kirsher 	/*
4995a2cc190SJeff Kirsher 	 * Make sure that our HCR writes don't get mixed in with
5005a2cc190SJeff Kirsher 	 * writes from another CPU starting a FW command.
5015a2cc190SJeff Kirsher 	 */
5025a2cc190SJeff Kirsher 	mmiowb();
5035a2cc190SJeff Kirsher 
5045a2cc190SJeff Kirsher 	cmd->toggle = cmd->toggle ^ 1;
5055a2cc190SJeff Kirsher 
5065a2cc190SJeff Kirsher 	ret = 0;
5075a2cc190SJeff Kirsher 
5085a2cc190SJeff Kirsher out:
509f5aef5aaSYishai Hadas 	if (ret)
510f5aef5aaSYishai Hadas 		mlx4_warn(dev, "Could not post command 0x%x: ret=%d, in_param=0x%llx, in_mod=0x%x, op_mod=0x%x\n",
511f5aef5aaSYishai Hadas 			  op, ret, in_param, in_modifier, op_modifier);
512f5aef5aaSYishai Hadas 	mutex_unlock(&dev->persist->device_state_mutex);
513f5aef5aaSYishai Hadas 
5145a2cc190SJeff Kirsher 	return ret;
5155a2cc190SJeff Kirsher }
5165a2cc190SJeff Kirsher 
517e8f081aaSYevgeny Petrilin static int mlx4_slave_cmd(struct mlx4_dev *dev, u64 in_param, u64 *out_param,
518e8f081aaSYevgeny Petrilin 			  int out_is_imm, u32 in_modifier, u8 op_modifier,
519e8f081aaSYevgeny Petrilin 			  u16 op, unsigned long timeout)
520e8f081aaSYevgeny Petrilin {
521e8f081aaSYevgeny Petrilin 	struct mlx4_priv *priv = mlx4_priv(dev);
522e8f081aaSYevgeny Petrilin 	struct mlx4_vhcr_cmd *vhcr = priv->mfunc.vhcr;
523e8f081aaSYevgeny Petrilin 	int ret;
524e8f081aaSYevgeny Petrilin 
525f3d4c89eSRoland Dreier 	mutex_lock(&priv->cmd.slave_cmd_mutex);
526f3d4c89eSRoland Dreier 
527e8f081aaSYevgeny Petrilin 	vhcr->in_param = cpu_to_be64(in_param);
528e8f081aaSYevgeny Petrilin 	vhcr->out_param = out_param ? cpu_to_be64(*out_param) : 0;
529e8f081aaSYevgeny Petrilin 	vhcr->in_modifier = cpu_to_be32(in_modifier);
530e8f081aaSYevgeny Petrilin 	vhcr->opcode = cpu_to_be16((((u16) op_modifier) << 12) | (op & 0xfff));
531e8f081aaSYevgeny Petrilin 	vhcr->token = cpu_to_be16(CMD_POLL_TOKEN);
532e8f081aaSYevgeny Petrilin 	vhcr->status = 0;
533e8f081aaSYevgeny Petrilin 	vhcr->flags = !!(priv->cmd.use_events) << 6;
534f3d4c89eSRoland Dreier 
535e8f081aaSYevgeny Petrilin 	if (mlx4_is_master(dev)) {
536e8f081aaSYevgeny Petrilin 		ret = mlx4_master_process_vhcr(dev, dev->caps.function, vhcr);
537e8f081aaSYevgeny Petrilin 		if (!ret) {
538e8f081aaSYevgeny Petrilin 			if (out_is_imm) {
539e8f081aaSYevgeny Petrilin 				if (out_param)
540e8f081aaSYevgeny Petrilin 					*out_param =
541e8f081aaSYevgeny Petrilin 						be64_to_cpu(vhcr->out_param);
542e8f081aaSYevgeny Petrilin 				else {
5431a91de28SJoe Perches 					mlx4_err(dev, "response expected while output mailbox is NULL for command 0x%x\n",
5441a91de28SJoe Perches 						 op);
54572be84f1SYevgeny Petrilin 					vhcr->status = CMD_STAT_BAD_PARAM;
546e8f081aaSYevgeny Petrilin 				}
547e8f081aaSYevgeny Petrilin 			}
54872be84f1SYevgeny Petrilin 			ret = mlx4_status_to_errno(vhcr->status);
549e8f081aaSYevgeny Petrilin 		}
5500cd93027SYishai Hadas 		if (ret &&
5510cd93027SYishai Hadas 		    dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR)
5520cd93027SYishai Hadas 			ret = mlx4_internal_err_ret_value(dev, op, op_modifier);
553e8f081aaSYevgeny Petrilin 	} else {
5540cd93027SYishai Hadas 		ret = mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR_POST, 0, op,
555e8f081aaSYevgeny Petrilin 				    MLX4_COMM_TIME + timeout);
556e8f081aaSYevgeny Petrilin 		if (!ret) {
557e8f081aaSYevgeny Petrilin 			if (out_is_imm) {
558e8f081aaSYevgeny Petrilin 				if (out_param)
559e8f081aaSYevgeny Petrilin 					*out_param =
560e8f081aaSYevgeny Petrilin 						be64_to_cpu(vhcr->out_param);
561e8f081aaSYevgeny Petrilin 				else {
5621a91de28SJoe Perches 					mlx4_err(dev, "response expected while output mailbox is NULL for command 0x%x\n",
5631a91de28SJoe Perches 						 op);
56472be84f1SYevgeny Petrilin 					vhcr->status = CMD_STAT_BAD_PARAM;
565e8f081aaSYevgeny Petrilin 				}
566e8f081aaSYevgeny Petrilin 			}
56772be84f1SYevgeny Petrilin 			ret = mlx4_status_to_errno(vhcr->status);
5680cd93027SYishai Hadas 		} else {
5690cd93027SYishai Hadas 			if (dev->persist->state &
5700cd93027SYishai Hadas 			    MLX4_DEVICE_STATE_INTERNAL_ERROR)
5710cd93027SYishai Hadas 				ret = mlx4_internal_err_ret_value(dev, op,
5720cd93027SYishai Hadas 								  op_modifier);
5730cd93027SYishai Hadas 			else
5740cd93027SYishai Hadas 				mlx4_err(dev, "failed execution of VHCR_POST command opcode 0x%x\n", op);
5750cd93027SYishai Hadas 		}
576e8f081aaSYevgeny Petrilin 	}
577f3d4c89eSRoland Dreier 
578f3d4c89eSRoland Dreier 	mutex_unlock(&priv->cmd.slave_cmd_mutex);
579e8f081aaSYevgeny Petrilin 	return ret;
580e8f081aaSYevgeny Petrilin }
581e8f081aaSYevgeny Petrilin 
5825a2cc190SJeff Kirsher static int mlx4_cmd_poll(struct mlx4_dev *dev, u64 in_param, u64 *out_param,
5835a2cc190SJeff Kirsher 			 int out_is_imm, u32 in_modifier, u8 op_modifier,
5845a2cc190SJeff Kirsher 			 u16 op, unsigned long timeout)
5855a2cc190SJeff Kirsher {
5865a2cc190SJeff Kirsher 	struct mlx4_priv *priv = mlx4_priv(dev);
5875a2cc190SJeff Kirsher 	void __iomem *hcr = priv->cmd.hcr;
5885a2cc190SJeff Kirsher 	int err = 0;
5895a2cc190SJeff Kirsher 	unsigned long end;
590e8f081aaSYevgeny Petrilin 	u32 stat;
5915a2cc190SJeff Kirsher 
5925a2cc190SJeff Kirsher 	down(&priv->cmd.poll_sem);
5935a2cc190SJeff Kirsher 
594f5aef5aaSYishai Hadas 	if (dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR) {
59557dbf29aSKleber Sacilotto de Souza 		/*
59657dbf29aSKleber Sacilotto de Souza 		 * Device is going through error recovery
59757dbf29aSKleber Sacilotto de Souza 		 * and cannot accept commands.
59857dbf29aSKleber Sacilotto de Souza 		 */
599f5aef5aaSYishai Hadas 		err = mlx4_internal_err_ret_value(dev, op, op_modifier);
60057dbf29aSKleber Sacilotto de Souza 		goto out;
60157dbf29aSKleber Sacilotto de Souza 	}
60257dbf29aSKleber Sacilotto de Souza 
603c05a116fSEyal Perry 	if (out_is_imm && !out_param) {
604c05a116fSEyal Perry 		mlx4_err(dev, "response expected while output mailbox is NULL for command 0x%x\n",
605c05a116fSEyal Perry 			 op);
606c05a116fSEyal Perry 		err = -EINVAL;
607c05a116fSEyal Perry 		goto out;
608c05a116fSEyal Perry 	}
609c05a116fSEyal Perry 
6105a2cc190SJeff Kirsher 	err = mlx4_cmd_post(dev, in_param, out_param ? *out_param : 0,
6115a2cc190SJeff Kirsher 			    in_modifier, op_modifier, op, CMD_POLL_TOKEN, 0);
6125a2cc190SJeff Kirsher 	if (err)
613f5aef5aaSYishai Hadas 		goto out_reset;
6145a2cc190SJeff Kirsher 
6155a2cc190SJeff Kirsher 	end = msecs_to_jiffies(timeout) + jiffies;
61657dbf29aSKleber Sacilotto de Souza 	while (cmd_pending(dev) && time_before(jiffies, end)) {
617872bf2fbSYishai Hadas 		if (pci_channel_offline(dev->persist->pdev)) {
61857dbf29aSKleber Sacilotto de Souza 			/*
61957dbf29aSKleber Sacilotto de Souza 			 * Device is going through error recovery
62057dbf29aSKleber Sacilotto de Souza 			 * and cannot accept commands.
62157dbf29aSKleber Sacilotto de Souza 			 */
62257dbf29aSKleber Sacilotto de Souza 			err = -EIO;
623f5aef5aaSYishai Hadas 			goto out_reset;
624f5aef5aaSYishai Hadas 		}
625f5aef5aaSYishai Hadas 
626f5aef5aaSYishai Hadas 		if (dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR) {
627f5aef5aaSYishai Hadas 			err = mlx4_internal_err_ret_value(dev, op, op_modifier);
62857dbf29aSKleber Sacilotto de Souza 			goto out;
62957dbf29aSKleber Sacilotto de Souza 		}
63057dbf29aSKleber Sacilotto de Souza 
6315a2cc190SJeff Kirsher 		cond_resched();
63257dbf29aSKleber Sacilotto de Souza 	}
6335a2cc190SJeff Kirsher 
6345a2cc190SJeff Kirsher 	if (cmd_pending(dev)) {
635674925edSDotan Barak 		mlx4_warn(dev, "command 0x%x timed out (go bit not cleared)\n",
636674925edSDotan Barak 			  op);
637f5aef5aaSYishai Hadas 		err = -EIO;
638f5aef5aaSYishai Hadas 		goto out_reset;
6395a2cc190SJeff Kirsher 	}
6405a2cc190SJeff Kirsher 
6415a2cc190SJeff Kirsher 	if (out_is_imm)
6425a2cc190SJeff Kirsher 		*out_param =
6435a2cc190SJeff Kirsher 			(u64) be32_to_cpu((__force __be32)
6445a2cc190SJeff Kirsher 					  __raw_readl(hcr + HCR_OUT_PARAM_OFFSET)) << 32 |
6455a2cc190SJeff Kirsher 			(u64) be32_to_cpu((__force __be32)
6465a2cc190SJeff Kirsher 					  __raw_readl(hcr + HCR_OUT_PARAM_OFFSET + 4));
647e8f081aaSYevgeny Petrilin 	stat = be32_to_cpu((__force __be32)
648e8f081aaSYevgeny Petrilin 			   __raw_readl(hcr + HCR_STATUS_OFFSET)) >> 24;
649e8f081aaSYevgeny Petrilin 	err = mlx4_status_to_errno(stat);
650f5aef5aaSYishai Hadas 	if (err) {
651e8f081aaSYevgeny Petrilin 		mlx4_err(dev, "command 0x%x failed: fw status = 0x%x\n",
652e8f081aaSYevgeny Petrilin 			 op, stat);
653f5aef5aaSYishai Hadas 		if (mlx4_closing_cmd_fatal_error(op, stat))
654f5aef5aaSYishai Hadas 			goto out_reset;
655f5aef5aaSYishai Hadas 		goto out;
656f5aef5aaSYishai Hadas 	}
6575a2cc190SJeff Kirsher 
658f5aef5aaSYishai Hadas out_reset:
659f5aef5aaSYishai Hadas 	if (err)
660f5aef5aaSYishai Hadas 		err = mlx4_cmd_reset_flow(dev, op, op_modifier, err);
6615a2cc190SJeff Kirsher out:
6625a2cc190SJeff Kirsher 	up(&priv->cmd.poll_sem);
6635a2cc190SJeff Kirsher 	return err;
6645a2cc190SJeff Kirsher }
6655a2cc190SJeff Kirsher 
6665a2cc190SJeff Kirsher void mlx4_cmd_event(struct mlx4_dev *dev, u16 token, u8 status, u64 out_param)
6675a2cc190SJeff Kirsher {
6685a2cc190SJeff Kirsher 	struct mlx4_priv *priv = mlx4_priv(dev);
6695a2cc190SJeff Kirsher 	struct mlx4_cmd_context *context =
6705a2cc190SJeff Kirsher 		&priv->cmd.context[token & priv->cmd.token_mask];
6715a2cc190SJeff Kirsher 
6725a2cc190SJeff Kirsher 	/* previously timed out command completing at long last */
6735a2cc190SJeff Kirsher 	if (token != context->token)
6745a2cc190SJeff Kirsher 		return;
6755a2cc190SJeff Kirsher 
676e8f081aaSYevgeny Petrilin 	context->fw_status = status;
6775a2cc190SJeff Kirsher 	context->result    = mlx4_status_to_errno(status);
6785a2cc190SJeff Kirsher 	context->out_param = out_param;
6795a2cc190SJeff Kirsher 
6805a2cc190SJeff Kirsher 	complete(&context->done);
6815a2cc190SJeff Kirsher }
6825a2cc190SJeff Kirsher 
6835a2cc190SJeff Kirsher static int mlx4_cmd_wait(struct mlx4_dev *dev, u64 in_param, u64 *out_param,
6845a2cc190SJeff Kirsher 			 int out_is_imm, u32 in_modifier, u8 op_modifier,
6855a2cc190SJeff Kirsher 			 u16 op, unsigned long timeout)
6865a2cc190SJeff Kirsher {
6875a2cc190SJeff Kirsher 	struct mlx4_cmd *cmd = &mlx4_priv(dev)->cmd;
6885a2cc190SJeff Kirsher 	struct mlx4_cmd_context *context;
689*9f5b0317SJack Morgenstein 	long ret_wait;
6905a2cc190SJeff Kirsher 	int err = 0;
6915a2cc190SJeff Kirsher 
6925a2cc190SJeff Kirsher 	down(&cmd->event_sem);
6935a2cc190SJeff Kirsher 
6945a2cc190SJeff Kirsher 	spin_lock(&cmd->context_lock);
6955a2cc190SJeff Kirsher 	BUG_ON(cmd->free_head < 0);
6965a2cc190SJeff Kirsher 	context = &cmd->context[cmd->free_head];
6975a2cc190SJeff Kirsher 	context->token += cmd->token_mask + 1;
6985a2cc190SJeff Kirsher 	cmd->free_head = context->next;
6995a2cc190SJeff Kirsher 	spin_unlock(&cmd->context_lock);
7005a2cc190SJeff Kirsher 
701c05a116fSEyal Perry 	if (out_is_imm && !out_param) {
702c05a116fSEyal Perry 		mlx4_err(dev, "response expected while output mailbox is NULL for command 0x%x\n",
703c05a116fSEyal Perry 			 op);
704c05a116fSEyal Perry 		err = -EINVAL;
705c05a116fSEyal Perry 		goto out;
706c05a116fSEyal Perry 	}
707c05a116fSEyal Perry 
708f5aef5aaSYishai Hadas 	reinit_completion(&context->done);
7095a2cc190SJeff Kirsher 
710f5aef5aaSYishai Hadas 	err = mlx4_cmd_post(dev, in_param, out_param ? *out_param : 0,
7115a2cc190SJeff Kirsher 			    in_modifier, op_modifier, op, context->token, 1);
712f5aef5aaSYishai Hadas 	if (err)
713f5aef5aaSYishai Hadas 		goto out_reset;
7145a2cc190SJeff Kirsher 
715*9f5b0317SJack Morgenstein 	if (op == MLX4_CMD_SENSE_PORT) {
716*9f5b0317SJack Morgenstein 		ret_wait =
717*9f5b0317SJack Morgenstein 			wait_for_completion_interruptible_timeout(&context->done,
718*9f5b0317SJack Morgenstein 								  msecs_to_jiffies(timeout));
719*9f5b0317SJack Morgenstein 		if (ret_wait < 0) {
720*9f5b0317SJack Morgenstein 			context->fw_status = 0;
721*9f5b0317SJack Morgenstein 			context->out_param = 0;
722*9f5b0317SJack Morgenstein 			context->result = 0;
723*9f5b0317SJack Morgenstein 		}
724*9f5b0317SJack Morgenstein 	} else {
725*9f5b0317SJack Morgenstein 		ret_wait = (long)wait_for_completion_timeout(&context->done,
726*9f5b0317SJack Morgenstein 							     msecs_to_jiffies(timeout));
727*9f5b0317SJack Morgenstein 	}
728*9f5b0317SJack Morgenstein 	if (!ret_wait) {
729674925edSDotan Barak 		mlx4_warn(dev, "command 0x%x timed out (go bit not cleared)\n",
730674925edSDotan Barak 			  op);
731f4ecf29fSBenjamin Poirier 		if (op == MLX4_CMD_NOP) {
732f4ecf29fSBenjamin Poirier 			err = -EBUSY;
733f4ecf29fSBenjamin Poirier 			goto out;
734f4ecf29fSBenjamin Poirier 		} else {
735f5aef5aaSYishai Hadas 			err = -EIO;
736f5aef5aaSYishai Hadas 			goto out_reset;
7375a2cc190SJeff Kirsher 		}
738f4ecf29fSBenjamin Poirier 	}
7395a2cc190SJeff Kirsher 
7405a2cc190SJeff Kirsher 	err = context->result;
741e8f081aaSYevgeny Petrilin 	if (err) {
7421daa4303SJack Morgenstein 		/* Since we do not want to have this error message always
7431daa4303SJack Morgenstein 		 * displayed at driver start when there are ConnectX2 HCAs
7441daa4303SJack Morgenstein 		 * on the host, we deprecate the error message for this
7451daa4303SJack Morgenstein 		 * specific command/input_mod/opcode_mod/fw-status to be debug.
7461daa4303SJack Morgenstein 		 */
747fde913e2SJack Morgenstein 		if (op == MLX4_CMD_SET_PORT &&
748fde913e2SJack Morgenstein 		    (in_modifier == 1 || in_modifier == 2) &&
749a130b590SIdo Shamay 		    op_modifier == MLX4_SET_PORT_IB_OPCODE &&
750a130b590SIdo Shamay 		    context->fw_status == CMD_STAT_BAD_SIZE)
7511daa4303SJack Morgenstein 			mlx4_dbg(dev, "command 0x%x failed: fw status = 0x%x\n",
7521daa4303SJack Morgenstein 				 op, context->fw_status);
7531daa4303SJack Morgenstein 		else
754e8f081aaSYevgeny Petrilin 			mlx4_err(dev, "command 0x%x failed: fw status = 0x%x\n",
755e8f081aaSYevgeny Petrilin 				 op, context->fw_status);
756f5aef5aaSYishai Hadas 		if (dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR)
757f5aef5aaSYishai Hadas 			err = mlx4_internal_err_ret_value(dev, op, op_modifier);
758f5aef5aaSYishai Hadas 		else if (mlx4_closing_cmd_fatal_error(op, context->fw_status))
759f5aef5aaSYishai Hadas 			goto out_reset;
760f5aef5aaSYishai Hadas 
7615a2cc190SJeff Kirsher 		goto out;
762e8f081aaSYevgeny Petrilin 	}
7635a2cc190SJeff Kirsher 
7645a2cc190SJeff Kirsher 	if (out_is_imm)
7655a2cc190SJeff Kirsher 		*out_param = context->out_param;
7665a2cc190SJeff Kirsher 
767f5aef5aaSYishai Hadas out_reset:
768f5aef5aaSYishai Hadas 	if (err)
769f5aef5aaSYishai Hadas 		err = mlx4_cmd_reset_flow(dev, op, op_modifier, err);
7705a2cc190SJeff Kirsher out:
7715a2cc190SJeff Kirsher 	spin_lock(&cmd->context_lock);
7725a2cc190SJeff Kirsher 	context->next = cmd->free_head;
7735a2cc190SJeff Kirsher 	cmd->free_head = context - cmd->context;
7745a2cc190SJeff Kirsher 	spin_unlock(&cmd->context_lock);
7755a2cc190SJeff Kirsher 
7765a2cc190SJeff Kirsher 	up(&cmd->event_sem);
7775a2cc190SJeff Kirsher 	return err;
7785a2cc190SJeff Kirsher }
7795a2cc190SJeff Kirsher 
7805a2cc190SJeff Kirsher int __mlx4_cmd(struct mlx4_dev *dev, u64 in_param, u64 *out_param,
7815a2cc190SJeff Kirsher 	       int out_is_imm, u32 in_modifier, u8 op_modifier,
782f9baff50SJack Morgenstein 	       u16 op, unsigned long timeout, int native)
7835a2cc190SJeff Kirsher {
784872bf2fbSYishai Hadas 	if (pci_channel_offline(dev->persist->pdev))
785f5aef5aaSYishai Hadas 		return mlx4_cmd_reset_flow(dev, op, op_modifier, -EIO);
78657dbf29aSKleber Sacilotto de Souza 
787e8f081aaSYevgeny Petrilin 	if (!mlx4_is_mfunc(dev) || (native && mlx4_is_master(dev))) {
788f5aef5aaSYishai Hadas 		if (dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR)
789f5aef5aaSYishai Hadas 			return mlx4_internal_err_ret_value(dev, op,
790f5aef5aaSYishai Hadas 							  op_modifier);
7915a2cc190SJeff Kirsher 		if (mlx4_priv(dev)->cmd.use_events)
792e8f081aaSYevgeny Petrilin 			return mlx4_cmd_wait(dev, in_param, out_param,
793e8f081aaSYevgeny Petrilin 					     out_is_imm, in_modifier,
794e8f081aaSYevgeny Petrilin 					     op_modifier, op, timeout);
7955a2cc190SJeff Kirsher 		else
796e8f081aaSYevgeny Petrilin 			return mlx4_cmd_poll(dev, in_param, out_param,
797e8f081aaSYevgeny Petrilin 					     out_is_imm, in_modifier,
798e8f081aaSYevgeny Petrilin 					     op_modifier, op, timeout);
799e8f081aaSYevgeny Petrilin 	}
800e8f081aaSYevgeny Petrilin 	return mlx4_slave_cmd(dev, in_param, out_param, out_is_imm,
8015a2cc190SJeff Kirsher 			      in_modifier, op_modifier, op, timeout);
8025a2cc190SJeff Kirsher }
8035a2cc190SJeff Kirsher EXPORT_SYMBOL_GPL(__mlx4_cmd);
8045a2cc190SJeff Kirsher 
805e8f081aaSYevgeny Petrilin 
80655ad3592SYishai Hadas int mlx4_ARM_COMM_CHANNEL(struct mlx4_dev *dev)
807e8f081aaSYevgeny Petrilin {
808e8f081aaSYevgeny Petrilin 	return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_ARM_COMM_CHANNEL,
809e8f081aaSYevgeny Petrilin 			MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
810e8f081aaSYevgeny Petrilin }
811e8f081aaSYevgeny Petrilin 
812e8f081aaSYevgeny Petrilin static int mlx4_ACCESS_MEM(struct mlx4_dev *dev, u64 master_addr,
813e8f081aaSYevgeny Petrilin 			   int slave, u64 slave_addr,
814e8f081aaSYevgeny Petrilin 			   int size, int is_read)
815e8f081aaSYevgeny Petrilin {
816e8f081aaSYevgeny Petrilin 	u64 in_param;
817e8f081aaSYevgeny Petrilin 	u64 out_param;
818e8f081aaSYevgeny Petrilin 
819e8f081aaSYevgeny Petrilin 	if ((slave_addr & 0xfff) | (master_addr & 0xfff) |
820e8f081aaSYevgeny Petrilin 	    (slave & ~0x7f) | (size & 0xff)) {
8211a91de28SJoe Perches 		mlx4_err(dev, "Bad access mem params - slave_addr:0x%llx master_addr:0x%llx slave_id:%d size:%d\n",
822e8f081aaSYevgeny Petrilin 			 slave_addr, master_addr, slave, size);
823e8f081aaSYevgeny Petrilin 		return -EINVAL;
824e8f081aaSYevgeny Petrilin 	}
825e8f081aaSYevgeny Petrilin 
826e8f081aaSYevgeny Petrilin 	if (is_read) {
827e8f081aaSYevgeny Petrilin 		in_param = (u64) slave | slave_addr;
828e8f081aaSYevgeny Petrilin 		out_param = (u64) dev->caps.function | master_addr;
829e8f081aaSYevgeny Petrilin 	} else {
830e8f081aaSYevgeny Petrilin 		in_param = (u64) dev->caps.function | master_addr;
831e8f081aaSYevgeny Petrilin 		out_param = (u64) slave | slave_addr;
832e8f081aaSYevgeny Petrilin 	}
833e8f081aaSYevgeny Petrilin 
834e8f081aaSYevgeny Petrilin 	return mlx4_cmd_imm(dev, in_param, &out_param, size, 0,
835e8f081aaSYevgeny Petrilin 			    MLX4_CMD_ACCESS_MEM,
836e8f081aaSYevgeny Petrilin 			    MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
837e8f081aaSYevgeny Petrilin }
838e8f081aaSYevgeny Petrilin 
8390a9a0188SJack Morgenstein static int query_pkey_block(struct mlx4_dev *dev, u8 port, u16 index, u16 *pkey,
8400a9a0188SJack Morgenstein 			       struct mlx4_cmd_mailbox *inbox,
8410a9a0188SJack Morgenstein 			       struct mlx4_cmd_mailbox *outbox)
8420a9a0188SJack Morgenstein {
8430a9a0188SJack Morgenstein 	struct ib_smp *in_mad = (struct ib_smp *)(inbox->buf);
8440a9a0188SJack Morgenstein 	struct ib_smp *out_mad = (struct ib_smp *)(outbox->buf);
8450a9a0188SJack Morgenstein 	int err;
8460a9a0188SJack Morgenstein 	int i;
8470a9a0188SJack Morgenstein 
8480a9a0188SJack Morgenstein 	if (index & 0x1f)
8490a9a0188SJack Morgenstein 		return -EINVAL;
8500a9a0188SJack Morgenstein 
8510a9a0188SJack Morgenstein 	in_mad->attr_mod = cpu_to_be32(index / 32);
8520a9a0188SJack Morgenstein 
8530a9a0188SJack Morgenstein 	err = mlx4_cmd_box(dev, inbox->dma, outbox->dma, port, 3,
8540a9a0188SJack Morgenstein 			   MLX4_CMD_MAD_IFC, MLX4_CMD_TIME_CLASS_C,
8550a9a0188SJack Morgenstein 			   MLX4_CMD_NATIVE);
8560a9a0188SJack Morgenstein 	if (err)
8570a9a0188SJack Morgenstein 		return err;
8580a9a0188SJack Morgenstein 
8590a9a0188SJack Morgenstein 	for (i = 0; i < 32; ++i)
8600a9a0188SJack Morgenstein 		pkey[i] = be16_to_cpu(((__be16 *) out_mad->data)[i]);
8610a9a0188SJack Morgenstein 
8620a9a0188SJack Morgenstein 	return err;
8630a9a0188SJack Morgenstein }
8640a9a0188SJack Morgenstein 
8650a9a0188SJack Morgenstein static int get_full_pkey_table(struct mlx4_dev *dev, u8 port, u16 *table,
8660a9a0188SJack Morgenstein 			       struct mlx4_cmd_mailbox *inbox,
8670a9a0188SJack Morgenstein 			       struct mlx4_cmd_mailbox *outbox)
8680a9a0188SJack Morgenstein {
8690a9a0188SJack Morgenstein 	int i;
8700a9a0188SJack Morgenstein 	int err;
8710a9a0188SJack Morgenstein 
8720a9a0188SJack Morgenstein 	for (i = 0; i < dev->caps.pkey_table_len[port]; i += 32) {
8730a9a0188SJack Morgenstein 		err = query_pkey_block(dev, port, i, table + i, inbox, outbox);
8740a9a0188SJack Morgenstein 		if (err)
8750a9a0188SJack Morgenstein 			return err;
8760a9a0188SJack Morgenstein 	}
8770a9a0188SJack Morgenstein 
8780a9a0188SJack Morgenstein 	return 0;
8790a9a0188SJack Morgenstein }
8800a9a0188SJack Morgenstein #define PORT_CAPABILITY_LOCATION_IN_SMP 20
8810a9a0188SJack Morgenstein #define PORT_STATE_OFFSET 32
8820a9a0188SJack Morgenstein 
8830a9a0188SJack Morgenstein static enum ib_port_state vf_port_state(struct mlx4_dev *dev, int port, int vf)
8840a9a0188SJack Morgenstein {
885a0c64a17SJack Morgenstein 	if (mlx4_get_slave_port_state(dev, vf, port) == SLAVE_PORT_UP)
886a0c64a17SJack Morgenstein 		return IB_PORT_ACTIVE;
887a0c64a17SJack Morgenstein 	else
8880a9a0188SJack Morgenstein 		return IB_PORT_DOWN;
8890a9a0188SJack Morgenstein }
8900a9a0188SJack Morgenstein 
8910a9a0188SJack Morgenstein static int mlx4_MAD_IFC_wrapper(struct mlx4_dev *dev, int slave,
8920a9a0188SJack Morgenstein 				struct mlx4_vhcr *vhcr,
8930a9a0188SJack Morgenstein 				struct mlx4_cmd_mailbox *inbox,
8940a9a0188SJack Morgenstein 				struct mlx4_cmd_mailbox *outbox,
8950a9a0188SJack Morgenstein 				struct mlx4_cmd_info *cmd)
8960a9a0188SJack Morgenstein {
8970a9a0188SJack Morgenstein 	struct ib_smp *smp = inbox->buf;
8980a9a0188SJack Morgenstein 	u32 index;
8997c35ef45SOr Gerlitz 	u8 port, slave_port;
90097982f5aSJack Morgenstein 	u8 opcode_modifier;
9010a9a0188SJack Morgenstein 	u16 *table;
9020a9a0188SJack Morgenstein 	int err;
9030a9a0188SJack Morgenstein 	int vidx, pidx;
90497982f5aSJack Morgenstein 	int network_view;
9050a9a0188SJack Morgenstein 	struct mlx4_priv *priv = mlx4_priv(dev);
9060a9a0188SJack Morgenstein 	struct ib_smp *outsmp = outbox->buf;
9070a9a0188SJack Morgenstein 	__be16 *outtab = (__be16 *)(outsmp->data);
9080a9a0188SJack Morgenstein 	__be32 slave_cap_mask;
909afa8fd1dSJack Morgenstein 	__be64 slave_node_guid;
91097982f5aSJack Morgenstein 
9117c35ef45SOr Gerlitz 	slave_port = vhcr->in_modifier;
9127c35ef45SOr Gerlitz 	port = mlx4_slave_convert_port(dev, slave, slave_port);
9130a9a0188SJack Morgenstein 
91497982f5aSJack Morgenstein 	/* network-view bit is for driver use only, and should not be passed to FW */
91597982f5aSJack Morgenstein 	opcode_modifier = vhcr->op_modifier & ~0x8; /* clear netw view bit */
91697982f5aSJack Morgenstein 	network_view = !!(vhcr->op_modifier & 0x8);
91797982f5aSJack Morgenstein 
9180a9a0188SJack Morgenstein 	if (smp->base_version == 1 &&
9190a9a0188SJack Morgenstein 	    smp->mgmt_class == IB_MGMT_CLASS_SUBN_LID_ROUTED &&
9200a9a0188SJack Morgenstein 	    smp->class_version == 1) {
92197982f5aSJack Morgenstein 		/* host view is paravirtualized */
92297982f5aSJack Morgenstein 		if (!network_view && smp->method == IB_MGMT_METHOD_GET) {
9230a9a0188SJack Morgenstein 			if (smp->attr_id == IB_SMP_ATTR_PKEY_TABLE) {
9240a9a0188SJack Morgenstein 				index = be32_to_cpu(smp->attr_mod);
9250a9a0188SJack Morgenstein 				if (port < 1 || port > dev->caps.num_ports)
9260a9a0188SJack Morgenstein 					return -EINVAL;
92719ab574fSMatan Barak 				table = kcalloc((dev->caps.pkey_table_len[port] / 32) + 1,
92819ab574fSMatan Barak 						sizeof(*table) * 32, GFP_KERNEL);
92919ab574fSMatan Barak 
9300a9a0188SJack Morgenstein 				if (!table)
9310a9a0188SJack Morgenstein 					return -ENOMEM;
9320a9a0188SJack Morgenstein 				/* need to get the full pkey table because the paravirtualized
9330a9a0188SJack Morgenstein 				 * pkeys may be scattered among several pkey blocks.
9340a9a0188SJack Morgenstein 				 */
9350a9a0188SJack Morgenstein 				err = get_full_pkey_table(dev, port, table, inbox, outbox);
9360a9a0188SJack Morgenstein 				if (!err) {
9370a9a0188SJack Morgenstein 					for (vidx = index * 32; vidx < (index + 1) * 32; ++vidx) {
9380a9a0188SJack Morgenstein 						pidx = priv->virt2phys_pkey[slave][port - 1][vidx];
9390a9a0188SJack Morgenstein 						outtab[vidx % 32] = cpu_to_be16(table[pidx]);
9400a9a0188SJack Morgenstein 					}
9410a9a0188SJack Morgenstein 				}
9420a9a0188SJack Morgenstein 				kfree(table);
9430a9a0188SJack Morgenstein 				return err;
9440a9a0188SJack Morgenstein 			}
9450a9a0188SJack Morgenstein 			if (smp->attr_id == IB_SMP_ATTR_PORT_INFO) {
9460a9a0188SJack Morgenstein 				/*get the slave specific caps:*/
9470a9a0188SJack Morgenstein 				/*do the command */
9487c35ef45SOr Gerlitz 				smp->attr_mod = cpu_to_be32(port);
9490a9a0188SJack Morgenstein 				err = mlx4_cmd_box(dev, inbox->dma, outbox->dma,
9507c35ef45SOr Gerlitz 					    port, opcode_modifier,
9510a9a0188SJack Morgenstein 					    vhcr->op, MLX4_CMD_TIME_CLASS_C, MLX4_CMD_NATIVE);
9520a9a0188SJack Morgenstein 				/* modify the response for slaves */
9530a9a0188SJack Morgenstein 				if (!err && slave != mlx4_master_func_num(dev)) {
9540a9a0188SJack Morgenstein 					u8 *state = outsmp->data + PORT_STATE_OFFSET;
9550a9a0188SJack Morgenstein 
9560a9a0188SJack Morgenstein 					*state = (*state & 0xf0) | vf_port_state(dev, port, slave);
9570a9a0188SJack Morgenstein 					slave_cap_mask = priv->mfunc.master.slave_state[slave].ib_cap_mask[port];
9580a9a0188SJack Morgenstein 					memcpy(outsmp->data + PORT_CAPABILITY_LOCATION_IN_SMP, &slave_cap_mask, 4);
9590a9a0188SJack Morgenstein 				}
9600a9a0188SJack Morgenstein 				return err;
9610a9a0188SJack Morgenstein 			}
9620a9a0188SJack Morgenstein 			if (smp->attr_id == IB_SMP_ATTR_GUID_INFO) {
963e9a7ff3aSYishai Hadas 				__be64 guid = mlx4_get_admin_guid(dev, slave,
964e9a7ff3aSYishai Hadas 								  port);
965e9a7ff3aSYishai Hadas 
966e9a7ff3aSYishai Hadas 				/* set the PF admin guid to the FW/HW burned
967e9a7ff3aSYishai Hadas 				 * GUID, if it wasn't yet set
968e9a7ff3aSYishai Hadas 				 */
969e9a7ff3aSYishai Hadas 				if (slave == 0 && guid == 0) {
970e9a7ff3aSYishai Hadas 					smp->attr_mod = 0;
971e9a7ff3aSYishai Hadas 					err = mlx4_cmd_box(dev,
972e9a7ff3aSYishai Hadas 							   inbox->dma,
973e9a7ff3aSYishai Hadas 							   outbox->dma,
974e9a7ff3aSYishai Hadas 							   vhcr->in_modifier,
975e9a7ff3aSYishai Hadas 							   opcode_modifier,
976e9a7ff3aSYishai Hadas 							   vhcr->op,
977e9a7ff3aSYishai Hadas 							   MLX4_CMD_TIME_CLASS_C,
978e9a7ff3aSYishai Hadas 							   MLX4_CMD_NATIVE);
979e9a7ff3aSYishai Hadas 					if (err)
9800a9a0188SJack Morgenstein 						return err;
981e9a7ff3aSYishai Hadas 					mlx4_set_admin_guid(dev,
982e9a7ff3aSYishai Hadas 							    *(__be64 *)outsmp->
983e9a7ff3aSYishai Hadas 							    data, slave, port);
984e9a7ff3aSYishai Hadas 				} else {
985e9a7ff3aSYishai Hadas 					memcpy(outsmp->data, &guid, 8);
986e9a7ff3aSYishai Hadas 				}
987e9a7ff3aSYishai Hadas 
988e9a7ff3aSYishai Hadas 				/* clean all other gids */
989e9a7ff3aSYishai Hadas 				memset(outsmp->data + 8, 0, 56);
990e9a7ff3aSYishai Hadas 				return 0;
9910a9a0188SJack Morgenstein 			}
992afa8fd1dSJack Morgenstein 			if (smp->attr_id == IB_SMP_ATTR_NODE_INFO) {
993afa8fd1dSJack Morgenstein 				err = mlx4_cmd_box(dev, inbox->dma, outbox->dma,
9947c35ef45SOr Gerlitz 					     port, opcode_modifier,
995afa8fd1dSJack Morgenstein 					     vhcr->op, MLX4_CMD_TIME_CLASS_C, MLX4_CMD_NATIVE);
996afa8fd1dSJack Morgenstein 				if (!err) {
997afa8fd1dSJack Morgenstein 					slave_node_guid =  mlx4_get_slave_node_guid(dev, slave);
998afa8fd1dSJack Morgenstein 					memcpy(outsmp->data + 12, &slave_node_guid, 8);
999afa8fd1dSJack Morgenstein 				}
1000afa8fd1dSJack Morgenstein 				return err;
1001afa8fd1dSJack Morgenstein 			}
10020a9a0188SJack Morgenstein 		}
10030a9a0188SJack Morgenstein 	}
100497982f5aSJack Morgenstein 
100597982f5aSJack Morgenstein 	/* Non-privileged VFs are only allowed "host" view LID-routed 'Get' MADs.
100697982f5aSJack Morgenstein 	 * These are the MADs used by ib verbs (such as ib_query_gids).
100797982f5aSJack Morgenstein 	 */
10080a9a0188SJack Morgenstein 	if (slave != mlx4_master_func_num(dev) &&
100997982f5aSJack Morgenstein 	    !mlx4_vf_smi_enabled(dev, slave, port)) {
101097982f5aSJack Morgenstein 		if (!(smp->mgmt_class == IB_MGMT_CLASS_SUBN_LID_ROUTED &&
101197982f5aSJack Morgenstein 		      smp->method == IB_MGMT_METHOD_GET) || network_view) {
101297982f5aSJack Morgenstein 			mlx4_err(dev, "Unprivileged slave %d is trying to execute a Subnet MGMT MAD, class 0x%x, method 0x%x, view=%s for attr 0x%x. Rejecting\n",
10130a9a0188SJack Morgenstein 				 slave, smp->method, smp->mgmt_class,
101497982f5aSJack Morgenstein 				 network_view ? "Network" : "Host",
10150a9a0188SJack Morgenstein 				 be16_to_cpu(smp->attr_id));
10160a9a0188SJack Morgenstein 			return -EPERM;
10170a9a0188SJack Morgenstein 		}
101897982f5aSJack Morgenstein 	}
101997982f5aSJack Morgenstein 
10200a9a0188SJack Morgenstein 	return mlx4_cmd_box(dev, inbox->dma, outbox->dma,
102197982f5aSJack Morgenstein 				    vhcr->in_modifier, opcode_modifier,
10220a9a0188SJack Morgenstein 				    vhcr->op, MLX4_CMD_TIME_CLASS_C, MLX4_CMD_NATIVE);
10230a9a0188SJack Morgenstein }
10240a9a0188SJack Morgenstein 
1025b7475794SOr Gerlitz static int mlx4_CMD_EPERM_wrapper(struct mlx4_dev *dev, int slave,
1026fe6f700dSYevgeny Petrilin 		     struct mlx4_vhcr *vhcr,
1027fe6f700dSYevgeny Petrilin 		     struct mlx4_cmd_mailbox *inbox,
1028fe6f700dSYevgeny Petrilin 		     struct mlx4_cmd_mailbox *outbox,
1029fe6f700dSYevgeny Petrilin 		     struct mlx4_cmd_info *cmd)
1030fe6f700dSYevgeny Petrilin {
1031fe6f700dSYevgeny Petrilin 	return -EPERM;
1032fe6f700dSYevgeny Petrilin }
1033fe6f700dSYevgeny Petrilin 
1034e8f081aaSYevgeny Petrilin int mlx4_DMA_wrapper(struct mlx4_dev *dev, int slave,
1035e8f081aaSYevgeny Petrilin 		     struct mlx4_vhcr *vhcr,
1036e8f081aaSYevgeny Petrilin 		     struct mlx4_cmd_mailbox *inbox,
1037e8f081aaSYevgeny Petrilin 		     struct mlx4_cmd_mailbox *outbox,
1038e8f081aaSYevgeny Petrilin 		     struct mlx4_cmd_info *cmd)
1039e8f081aaSYevgeny Petrilin {
1040e8f081aaSYevgeny Petrilin 	u64 in_param;
1041e8f081aaSYevgeny Petrilin 	u64 out_param;
1042e8f081aaSYevgeny Petrilin 	int err;
1043e8f081aaSYevgeny Petrilin 
1044e8f081aaSYevgeny Petrilin 	in_param = cmd->has_inbox ? (u64) inbox->dma : vhcr->in_param;
1045e8f081aaSYevgeny Petrilin 	out_param = cmd->has_outbox ? (u64) outbox->dma : vhcr->out_param;
1046e8f081aaSYevgeny Petrilin 	if (cmd->encode_slave_id) {
1047e8f081aaSYevgeny Petrilin 		in_param &= 0xffffffffffffff00ll;
1048e8f081aaSYevgeny Petrilin 		in_param |= slave;
1049e8f081aaSYevgeny Petrilin 	}
1050e8f081aaSYevgeny Petrilin 
1051e8f081aaSYevgeny Petrilin 	err = __mlx4_cmd(dev, in_param, &out_param, cmd->out_is_imm,
1052e8f081aaSYevgeny Petrilin 			 vhcr->in_modifier, vhcr->op_modifier, vhcr->op,
1053e8f081aaSYevgeny Petrilin 			 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
1054e8f081aaSYevgeny Petrilin 
1055e8f081aaSYevgeny Petrilin 	if (cmd->out_is_imm)
1056e8f081aaSYevgeny Petrilin 		vhcr->out_param = out_param;
1057e8f081aaSYevgeny Petrilin 
1058e8f081aaSYevgeny Petrilin 	return err;
1059e8f081aaSYevgeny Petrilin }
1060e8f081aaSYevgeny Petrilin 
1061e8f081aaSYevgeny Petrilin static struct mlx4_cmd_info cmd_info[] = {
1062e8f081aaSYevgeny Petrilin 	{
1063e8f081aaSYevgeny Petrilin 		.opcode = MLX4_CMD_QUERY_FW,
1064e8f081aaSYevgeny Petrilin 		.has_inbox = false,
1065e8f081aaSYevgeny Petrilin 		.has_outbox = true,
1066e8f081aaSYevgeny Petrilin 		.out_is_imm = false,
1067e8f081aaSYevgeny Petrilin 		.encode_slave_id = false,
1068e8f081aaSYevgeny Petrilin 		.verify = NULL,
1069b91cb3ebSJack Morgenstein 		.wrapper = mlx4_QUERY_FW_wrapper
1070e8f081aaSYevgeny Petrilin 	},
1071e8f081aaSYevgeny Petrilin 	{
1072e8f081aaSYevgeny Petrilin 		.opcode = MLX4_CMD_QUERY_HCA,
1073e8f081aaSYevgeny Petrilin 		.has_inbox = false,
1074e8f081aaSYevgeny Petrilin 		.has_outbox = true,
1075e8f081aaSYevgeny Petrilin 		.out_is_imm = false,
1076e8f081aaSYevgeny Petrilin 		.encode_slave_id = false,
1077e8f081aaSYevgeny Petrilin 		.verify = NULL,
1078e8f081aaSYevgeny Petrilin 		.wrapper = NULL
1079e8f081aaSYevgeny Petrilin 	},
1080e8f081aaSYevgeny Petrilin 	{
1081e8f081aaSYevgeny Petrilin 		.opcode = MLX4_CMD_QUERY_DEV_CAP,
1082e8f081aaSYevgeny Petrilin 		.has_inbox = false,
1083e8f081aaSYevgeny Petrilin 		.has_outbox = true,
1084e8f081aaSYevgeny Petrilin 		.out_is_imm = false,
1085e8f081aaSYevgeny Petrilin 		.encode_slave_id = false,
1086e8f081aaSYevgeny Petrilin 		.verify = NULL,
1087b91cb3ebSJack Morgenstein 		.wrapper = mlx4_QUERY_DEV_CAP_wrapper
1088e8f081aaSYevgeny Petrilin 	},
1089c82e9aa0SEli Cohen 	{
1090c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_QUERY_FUNC_CAP,
1091c82e9aa0SEli Cohen 		.has_inbox = false,
1092c82e9aa0SEli Cohen 		.has_outbox = true,
1093c82e9aa0SEli Cohen 		.out_is_imm = false,
1094c82e9aa0SEli Cohen 		.encode_slave_id = false,
1095c82e9aa0SEli Cohen 		.verify = NULL,
1096c82e9aa0SEli Cohen 		.wrapper = mlx4_QUERY_FUNC_CAP_wrapper
1097c82e9aa0SEli Cohen 	},
1098c82e9aa0SEli Cohen 	{
1099c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_QUERY_ADAPTER,
1100c82e9aa0SEli Cohen 		.has_inbox = false,
1101c82e9aa0SEli Cohen 		.has_outbox = true,
1102c82e9aa0SEli Cohen 		.out_is_imm = false,
1103c82e9aa0SEli Cohen 		.encode_slave_id = false,
1104c82e9aa0SEli Cohen 		.verify = NULL,
1105c82e9aa0SEli Cohen 		.wrapper = NULL
1106c82e9aa0SEli Cohen 	},
1107c82e9aa0SEli Cohen 	{
1108c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_INIT_PORT,
1109c82e9aa0SEli Cohen 		.has_inbox = false,
1110c82e9aa0SEli Cohen 		.has_outbox = false,
1111c82e9aa0SEli Cohen 		.out_is_imm = false,
1112c82e9aa0SEli Cohen 		.encode_slave_id = false,
1113c82e9aa0SEli Cohen 		.verify = NULL,
1114c82e9aa0SEli Cohen 		.wrapper = mlx4_INIT_PORT_wrapper
1115c82e9aa0SEli Cohen 	},
1116c82e9aa0SEli Cohen 	{
1117c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_CLOSE_PORT,
1118c82e9aa0SEli Cohen 		.has_inbox = false,
1119c82e9aa0SEli Cohen 		.has_outbox = false,
1120c82e9aa0SEli Cohen 		.out_is_imm  = false,
1121c82e9aa0SEli Cohen 		.encode_slave_id = false,
1122c82e9aa0SEli Cohen 		.verify = NULL,
1123c82e9aa0SEli Cohen 		.wrapper = mlx4_CLOSE_PORT_wrapper
1124c82e9aa0SEli Cohen 	},
1125c82e9aa0SEli Cohen 	{
1126c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_QUERY_PORT,
1127c82e9aa0SEli Cohen 		.has_inbox = false,
1128c82e9aa0SEli Cohen 		.has_outbox = true,
1129c82e9aa0SEli Cohen 		.out_is_imm = false,
1130c82e9aa0SEli Cohen 		.encode_slave_id = false,
1131c82e9aa0SEli Cohen 		.verify = NULL,
1132c82e9aa0SEli Cohen 		.wrapper = mlx4_QUERY_PORT_wrapper
1133c82e9aa0SEli Cohen 	},
1134c82e9aa0SEli Cohen 	{
1135ffe455adSEugenia Emantayev 		.opcode = MLX4_CMD_SET_PORT,
1136ffe455adSEugenia Emantayev 		.has_inbox = true,
1137ffe455adSEugenia Emantayev 		.has_outbox = false,
1138ffe455adSEugenia Emantayev 		.out_is_imm = false,
1139ffe455adSEugenia Emantayev 		.encode_slave_id = false,
1140ffe455adSEugenia Emantayev 		.verify = NULL,
1141ffe455adSEugenia Emantayev 		.wrapper = mlx4_SET_PORT_wrapper
1142ffe455adSEugenia Emantayev 	},
1143ffe455adSEugenia Emantayev 	{
1144c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_MAP_EQ,
1145c82e9aa0SEli Cohen 		.has_inbox = false,
1146c82e9aa0SEli Cohen 		.has_outbox = false,
1147c82e9aa0SEli Cohen 		.out_is_imm = false,
1148c82e9aa0SEli Cohen 		.encode_slave_id = false,
1149c82e9aa0SEli Cohen 		.verify = NULL,
1150c82e9aa0SEli Cohen 		.wrapper = mlx4_MAP_EQ_wrapper
1151c82e9aa0SEli Cohen 	},
1152c82e9aa0SEli Cohen 	{
1153c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_SW2HW_EQ,
1154c82e9aa0SEli Cohen 		.has_inbox = true,
1155c82e9aa0SEli Cohen 		.has_outbox = false,
1156c82e9aa0SEli Cohen 		.out_is_imm = false,
1157c82e9aa0SEli Cohen 		.encode_slave_id = true,
1158c82e9aa0SEli Cohen 		.verify = NULL,
1159c82e9aa0SEli Cohen 		.wrapper = mlx4_SW2HW_EQ_wrapper
1160c82e9aa0SEli Cohen 	},
1161c82e9aa0SEli Cohen 	{
1162c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_HW_HEALTH_CHECK,
1163c82e9aa0SEli Cohen 		.has_inbox = false,
1164c82e9aa0SEli Cohen 		.has_outbox = false,
1165c82e9aa0SEli Cohen 		.out_is_imm = false,
1166c82e9aa0SEli Cohen 		.encode_slave_id = false,
1167c82e9aa0SEli Cohen 		.verify = NULL,
1168c82e9aa0SEli Cohen 		.wrapper = NULL
1169c82e9aa0SEli Cohen 	},
1170c82e9aa0SEli Cohen 	{
1171c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_NOP,
1172c82e9aa0SEli Cohen 		.has_inbox = false,
1173c82e9aa0SEli Cohen 		.has_outbox = false,
1174c82e9aa0SEli Cohen 		.out_is_imm = false,
1175c82e9aa0SEli Cohen 		.encode_slave_id = false,
1176c82e9aa0SEli Cohen 		.verify = NULL,
1177c82e9aa0SEli Cohen 		.wrapper = NULL
1178c82e9aa0SEli Cohen 	},
1179c82e9aa0SEli Cohen 	{
1180d18f141aSOr Gerlitz 		.opcode = MLX4_CMD_CONFIG_DEV,
1181d18f141aSOr Gerlitz 		.has_inbox = false,
1182d475c95bSMatan Barak 		.has_outbox = true,
1183d18f141aSOr Gerlitz 		.out_is_imm = false,
1184d18f141aSOr Gerlitz 		.encode_slave_id = false,
1185d18f141aSOr Gerlitz 		.verify = NULL,
1186d475c95bSMatan Barak 		.wrapper = mlx4_CONFIG_DEV_wrapper
1187d18f141aSOr Gerlitz 	},
1188d18f141aSOr Gerlitz 	{
1189c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_ALLOC_RES,
1190c82e9aa0SEli Cohen 		.has_inbox = false,
1191c82e9aa0SEli Cohen 		.has_outbox = false,
1192c82e9aa0SEli Cohen 		.out_is_imm = true,
1193c82e9aa0SEli Cohen 		.encode_slave_id = false,
1194c82e9aa0SEli Cohen 		.verify = NULL,
1195c82e9aa0SEli Cohen 		.wrapper = mlx4_ALLOC_RES_wrapper
1196c82e9aa0SEli Cohen 	},
1197c82e9aa0SEli Cohen 	{
1198c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_FREE_RES,
1199c82e9aa0SEli Cohen 		.has_inbox = false,
1200c82e9aa0SEli Cohen 		.has_outbox = false,
1201c82e9aa0SEli Cohen 		.out_is_imm = false,
1202c82e9aa0SEli Cohen 		.encode_slave_id = false,
1203c82e9aa0SEli Cohen 		.verify = NULL,
1204c82e9aa0SEli Cohen 		.wrapper = mlx4_FREE_RES_wrapper
1205c82e9aa0SEli Cohen 	},
1206c82e9aa0SEli Cohen 	{
1207c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_SW2HW_MPT,
1208c82e9aa0SEli Cohen 		.has_inbox = true,
1209c82e9aa0SEli Cohen 		.has_outbox = false,
1210c82e9aa0SEli Cohen 		.out_is_imm = false,
1211c82e9aa0SEli Cohen 		.encode_slave_id = true,
1212c82e9aa0SEli Cohen 		.verify = NULL,
1213c82e9aa0SEli Cohen 		.wrapper = mlx4_SW2HW_MPT_wrapper
1214c82e9aa0SEli Cohen 	},
1215c82e9aa0SEli Cohen 	{
1216c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_QUERY_MPT,
1217c82e9aa0SEli Cohen 		.has_inbox = false,
1218c82e9aa0SEli Cohen 		.has_outbox = true,
1219c82e9aa0SEli Cohen 		.out_is_imm = false,
1220c82e9aa0SEli Cohen 		.encode_slave_id = false,
1221c82e9aa0SEli Cohen 		.verify = NULL,
1222c82e9aa0SEli Cohen 		.wrapper = mlx4_QUERY_MPT_wrapper
1223c82e9aa0SEli Cohen 	},
1224c82e9aa0SEli Cohen 	{
1225c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_HW2SW_MPT,
1226c82e9aa0SEli Cohen 		.has_inbox = false,
1227c82e9aa0SEli Cohen 		.has_outbox = false,
1228c82e9aa0SEli Cohen 		.out_is_imm = false,
1229c82e9aa0SEli Cohen 		.encode_slave_id = false,
1230c82e9aa0SEli Cohen 		.verify = NULL,
1231c82e9aa0SEli Cohen 		.wrapper = mlx4_HW2SW_MPT_wrapper
1232c82e9aa0SEli Cohen 	},
1233c82e9aa0SEli Cohen 	{
1234c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_READ_MTT,
1235c82e9aa0SEli Cohen 		.has_inbox = false,
1236c82e9aa0SEli Cohen 		.has_outbox = true,
1237c82e9aa0SEli Cohen 		.out_is_imm = false,
1238c82e9aa0SEli Cohen 		.encode_slave_id = false,
1239c82e9aa0SEli Cohen 		.verify = NULL,
1240c82e9aa0SEli Cohen 		.wrapper = NULL
1241c82e9aa0SEli Cohen 	},
1242c82e9aa0SEli Cohen 	{
1243c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_WRITE_MTT,
1244c82e9aa0SEli Cohen 		.has_inbox = true,
1245c82e9aa0SEli Cohen 		.has_outbox = false,
1246c82e9aa0SEli Cohen 		.out_is_imm = false,
1247c82e9aa0SEli Cohen 		.encode_slave_id = false,
1248c82e9aa0SEli Cohen 		.verify = NULL,
1249c82e9aa0SEli Cohen 		.wrapper = mlx4_WRITE_MTT_wrapper
1250c82e9aa0SEli Cohen 	},
1251c82e9aa0SEli Cohen 	{
1252c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_SYNC_TPT,
1253c82e9aa0SEli Cohen 		.has_inbox = true,
1254c82e9aa0SEli Cohen 		.has_outbox = false,
1255c82e9aa0SEli Cohen 		.out_is_imm = false,
1256c82e9aa0SEli Cohen 		.encode_slave_id = false,
1257c82e9aa0SEli Cohen 		.verify = NULL,
1258c82e9aa0SEli Cohen 		.wrapper = NULL
1259c82e9aa0SEli Cohen 	},
1260c82e9aa0SEli Cohen 	{
1261c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_HW2SW_EQ,
1262c82e9aa0SEli Cohen 		.has_inbox = false,
126330a5da5bSJack Morgenstein 		.has_outbox = false,
1264c82e9aa0SEli Cohen 		.out_is_imm = false,
1265c82e9aa0SEli Cohen 		.encode_slave_id = true,
1266c82e9aa0SEli Cohen 		.verify = NULL,
1267c82e9aa0SEli Cohen 		.wrapper = mlx4_HW2SW_EQ_wrapper
1268c82e9aa0SEli Cohen 	},
1269c82e9aa0SEli Cohen 	{
1270c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_QUERY_EQ,
1271c82e9aa0SEli Cohen 		.has_inbox = false,
1272c82e9aa0SEli Cohen 		.has_outbox = true,
1273c82e9aa0SEli Cohen 		.out_is_imm = false,
1274c82e9aa0SEli Cohen 		.encode_slave_id = true,
1275c82e9aa0SEli Cohen 		.verify = NULL,
1276c82e9aa0SEli Cohen 		.wrapper = mlx4_QUERY_EQ_wrapper
1277c82e9aa0SEli Cohen 	},
1278c82e9aa0SEli Cohen 	{
1279c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_SW2HW_CQ,
1280c82e9aa0SEli Cohen 		.has_inbox = true,
1281c82e9aa0SEli Cohen 		.has_outbox = false,
1282c82e9aa0SEli Cohen 		.out_is_imm = false,
1283c82e9aa0SEli Cohen 		.encode_slave_id = true,
1284c82e9aa0SEli Cohen 		.verify = NULL,
1285c82e9aa0SEli Cohen 		.wrapper = mlx4_SW2HW_CQ_wrapper
1286c82e9aa0SEli Cohen 	},
1287c82e9aa0SEli Cohen 	{
1288c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_HW2SW_CQ,
1289c82e9aa0SEli Cohen 		.has_inbox = false,
1290c82e9aa0SEli Cohen 		.has_outbox = false,
1291c82e9aa0SEli Cohen 		.out_is_imm = false,
1292c82e9aa0SEli Cohen 		.encode_slave_id = false,
1293c82e9aa0SEli Cohen 		.verify = NULL,
1294c82e9aa0SEli Cohen 		.wrapper = mlx4_HW2SW_CQ_wrapper
1295c82e9aa0SEli Cohen 	},
1296c82e9aa0SEli Cohen 	{
1297c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_QUERY_CQ,
1298c82e9aa0SEli Cohen 		.has_inbox = false,
1299c82e9aa0SEli Cohen 		.has_outbox = true,
1300c82e9aa0SEli Cohen 		.out_is_imm = false,
1301c82e9aa0SEli Cohen 		.encode_slave_id = false,
1302c82e9aa0SEli Cohen 		.verify = NULL,
1303c82e9aa0SEli Cohen 		.wrapper = mlx4_QUERY_CQ_wrapper
1304c82e9aa0SEli Cohen 	},
1305c82e9aa0SEli Cohen 	{
1306c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_MODIFY_CQ,
1307c82e9aa0SEli Cohen 		.has_inbox = true,
1308c82e9aa0SEli Cohen 		.has_outbox = false,
1309c82e9aa0SEli Cohen 		.out_is_imm = true,
1310c82e9aa0SEli Cohen 		.encode_slave_id = false,
1311c82e9aa0SEli Cohen 		.verify = NULL,
1312c82e9aa0SEli Cohen 		.wrapper = mlx4_MODIFY_CQ_wrapper
1313c82e9aa0SEli Cohen 	},
1314c82e9aa0SEli Cohen 	{
1315c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_SW2HW_SRQ,
1316c82e9aa0SEli Cohen 		.has_inbox = true,
1317c82e9aa0SEli Cohen 		.has_outbox = false,
1318c82e9aa0SEli Cohen 		.out_is_imm = false,
1319c82e9aa0SEli Cohen 		.encode_slave_id = true,
1320c82e9aa0SEli Cohen 		.verify = NULL,
1321c82e9aa0SEli Cohen 		.wrapper = mlx4_SW2HW_SRQ_wrapper
1322c82e9aa0SEli Cohen 	},
1323c82e9aa0SEli Cohen 	{
1324c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_HW2SW_SRQ,
1325c82e9aa0SEli Cohen 		.has_inbox = false,
1326c82e9aa0SEli Cohen 		.has_outbox = false,
1327c82e9aa0SEli Cohen 		.out_is_imm = false,
1328c82e9aa0SEli Cohen 		.encode_slave_id = false,
1329c82e9aa0SEli Cohen 		.verify = NULL,
1330c82e9aa0SEli Cohen 		.wrapper = mlx4_HW2SW_SRQ_wrapper
1331c82e9aa0SEli Cohen 	},
1332c82e9aa0SEli Cohen 	{
1333c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_QUERY_SRQ,
1334c82e9aa0SEli Cohen 		.has_inbox = false,
1335c82e9aa0SEli Cohen 		.has_outbox = true,
1336c82e9aa0SEli Cohen 		.out_is_imm = false,
1337c82e9aa0SEli Cohen 		.encode_slave_id = false,
1338c82e9aa0SEli Cohen 		.verify = NULL,
1339c82e9aa0SEli Cohen 		.wrapper = mlx4_QUERY_SRQ_wrapper
1340c82e9aa0SEli Cohen 	},
1341c82e9aa0SEli Cohen 	{
1342c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_ARM_SRQ,
1343c82e9aa0SEli Cohen 		.has_inbox = false,
1344c82e9aa0SEli Cohen 		.has_outbox = false,
1345c82e9aa0SEli Cohen 		.out_is_imm = false,
1346c82e9aa0SEli Cohen 		.encode_slave_id = false,
1347c82e9aa0SEli Cohen 		.verify = NULL,
1348c82e9aa0SEli Cohen 		.wrapper = mlx4_ARM_SRQ_wrapper
1349c82e9aa0SEli Cohen 	},
1350c82e9aa0SEli Cohen 	{
1351c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_RST2INIT_QP,
1352c82e9aa0SEli Cohen 		.has_inbox = true,
1353c82e9aa0SEli Cohen 		.has_outbox = false,
1354c82e9aa0SEli Cohen 		.out_is_imm = false,
1355c82e9aa0SEli Cohen 		.encode_slave_id = true,
1356c82e9aa0SEli Cohen 		.verify = NULL,
1357c82e9aa0SEli Cohen 		.wrapper = mlx4_RST2INIT_QP_wrapper
1358c82e9aa0SEli Cohen 	},
1359c82e9aa0SEli Cohen 	{
1360c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_INIT2INIT_QP,
1361c82e9aa0SEli Cohen 		.has_inbox = true,
1362c82e9aa0SEli Cohen 		.has_outbox = false,
1363c82e9aa0SEli Cohen 		.out_is_imm = false,
1364c82e9aa0SEli Cohen 		.encode_slave_id = false,
1365c82e9aa0SEli Cohen 		.verify = NULL,
136654679e14SJack Morgenstein 		.wrapper = mlx4_INIT2INIT_QP_wrapper
1367c82e9aa0SEli Cohen 	},
1368c82e9aa0SEli Cohen 	{
1369c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_INIT2RTR_QP,
1370c82e9aa0SEli Cohen 		.has_inbox = true,
1371c82e9aa0SEli Cohen 		.has_outbox = false,
1372c82e9aa0SEli Cohen 		.out_is_imm = false,
1373c82e9aa0SEli Cohen 		.encode_slave_id = false,
1374c82e9aa0SEli Cohen 		.verify = NULL,
1375c82e9aa0SEli Cohen 		.wrapper = mlx4_INIT2RTR_QP_wrapper
1376c82e9aa0SEli Cohen 	},
1377c82e9aa0SEli Cohen 	{
1378c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_RTR2RTS_QP,
1379c82e9aa0SEli Cohen 		.has_inbox = true,
1380c82e9aa0SEli Cohen 		.has_outbox = false,
1381c82e9aa0SEli Cohen 		.out_is_imm = false,
1382c82e9aa0SEli Cohen 		.encode_slave_id = false,
1383c82e9aa0SEli Cohen 		.verify = NULL,
138454679e14SJack Morgenstein 		.wrapper = mlx4_RTR2RTS_QP_wrapper
1385c82e9aa0SEli Cohen 	},
1386c82e9aa0SEli Cohen 	{
1387c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_RTS2RTS_QP,
1388c82e9aa0SEli Cohen 		.has_inbox = true,
1389c82e9aa0SEli Cohen 		.has_outbox = false,
1390c82e9aa0SEli Cohen 		.out_is_imm = false,
1391c82e9aa0SEli Cohen 		.encode_slave_id = false,
1392c82e9aa0SEli Cohen 		.verify = NULL,
139354679e14SJack Morgenstein 		.wrapper = mlx4_RTS2RTS_QP_wrapper
1394c82e9aa0SEli Cohen 	},
1395c82e9aa0SEli Cohen 	{
1396c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_SQERR2RTS_QP,
1397c82e9aa0SEli Cohen 		.has_inbox = true,
1398c82e9aa0SEli Cohen 		.has_outbox = false,
1399c82e9aa0SEli Cohen 		.out_is_imm = false,
1400c82e9aa0SEli Cohen 		.encode_slave_id = false,
1401c82e9aa0SEli Cohen 		.verify = NULL,
140254679e14SJack Morgenstein 		.wrapper = mlx4_SQERR2RTS_QP_wrapper
1403c82e9aa0SEli Cohen 	},
1404c82e9aa0SEli Cohen 	{
1405c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_2ERR_QP,
1406c82e9aa0SEli Cohen 		.has_inbox = false,
1407c82e9aa0SEli Cohen 		.has_outbox = false,
1408c82e9aa0SEli Cohen 		.out_is_imm = false,
1409c82e9aa0SEli Cohen 		.encode_slave_id = false,
1410c82e9aa0SEli Cohen 		.verify = NULL,
1411c82e9aa0SEli Cohen 		.wrapper = mlx4_GEN_QP_wrapper
1412c82e9aa0SEli Cohen 	},
1413c82e9aa0SEli Cohen 	{
1414c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_RTS2SQD_QP,
1415c82e9aa0SEli Cohen 		.has_inbox = false,
1416c82e9aa0SEli Cohen 		.has_outbox = false,
1417c82e9aa0SEli Cohen 		.out_is_imm = false,
1418c82e9aa0SEli Cohen 		.encode_slave_id = false,
1419c82e9aa0SEli Cohen 		.verify = NULL,
1420c82e9aa0SEli Cohen 		.wrapper = mlx4_GEN_QP_wrapper
1421c82e9aa0SEli Cohen 	},
1422c82e9aa0SEli Cohen 	{
1423c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_SQD2SQD_QP,
1424c82e9aa0SEli Cohen 		.has_inbox = true,
1425c82e9aa0SEli Cohen 		.has_outbox = false,
1426c82e9aa0SEli Cohen 		.out_is_imm = false,
1427c82e9aa0SEli Cohen 		.encode_slave_id = false,
1428c82e9aa0SEli Cohen 		.verify = NULL,
142954679e14SJack Morgenstein 		.wrapper = mlx4_SQD2SQD_QP_wrapper
1430c82e9aa0SEli Cohen 	},
1431c82e9aa0SEli Cohen 	{
1432c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_SQD2RTS_QP,
1433c82e9aa0SEli Cohen 		.has_inbox = true,
1434c82e9aa0SEli Cohen 		.has_outbox = false,
1435c82e9aa0SEli Cohen 		.out_is_imm = false,
1436c82e9aa0SEli Cohen 		.encode_slave_id = false,
1437c82e9aa0SEli Cohen 		.verify = NULL,
143854679e14SJack Morgenstein 		.wrapper = mlx4_SQD2RTS_QP_wrapper
1439c82e9aa0SEli Cohen 	},
1440c82e9aa0SEli Cohen 	{
1441c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_2RST_QP,
1442c82e9aa0SEli Cohen 		.has_inbox = false,
1443c82e9aa0SEli Cohen 		.has_outbox = false,
1444c82e9aa0SEli Cohen 		.out_is_imm = false,
1445c82e9aa0SEli Cohen 		.encode_slave_id = false,
1446c82e9aa0SEli Cohen 		.verify = NULL,
1447c82e9aa0SEli Cohen 		.wrapper = mlx4_2RST_QP_wrapper
1448c82e9aa0SEli Cohen 	},
1449c82e9aa0SEli Cohen 	{
1450c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_QUERY_QP,
1451c82e9aa0SEli Cohen 		.has_inbox = false,
1452c82e9aa0SEli Cohen 		.has_outbox = true,
1453c82e9aa0SEli Cohen 		.out_is_imm = false,
1454c82e9aa0SEli Cohen 		.encode_slave_id = false,
1455c82e9aa0SEli Cohen 		.verify = NULL,
1456c82e9aa0SEli Cohen 		.wrapper = mlx4_GEN_QP_wrapper
1457c82e9aa0SEli Cohen 	},
1458c82e9aa0SEli Cohen 	{
1459c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_SUSPEND_QP,
1460c82e9aa0SEli Cohen 		.has_inbox = false,
1461c82e9aa0SEli Cohen 		.has_outbox = false,
1462c82e9aa0SEli Cohen 		.out_is_imm = false,
1463c82e9aa0SEli Cohen 		.encode_slave_id = false,
1464c82e9aa0SEli Cohen 		.verify = NULL,
1465c82e9aa0SEli Cohen 		.wrapper = mlx4_GEN_QP_wrapper
1466c82e9aa0SEli Cohen 	},
1467c82e9aa0SEli Cohen 	{
1468c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_UNSUSPEND_QP,
1469c82e9aa0SEli Cohen 		.has_inbox = false,
1470c82e9aa0SEli Cohen 		.has_outbox = false,
1471c82e9aa0SEli Cohen 		.out_is_imm = false,
1472c82e9aa0SEli Cohen 		.encode_slave_id = false,
1473c82e9aa0SEli Cohen 		.verify = NULL,
1474c82e9aa0SEli Cohen 		.wrapper = mlx4_GEN_QP_wrapper
1475c82e9aa0SEli Cohen 	},
1476c82e9aa0SEli Cohen 	{
1477b01978caSJack Morgenstein 		.opcode = MLX4_CMD_UPDATE_QP,
1478ce8d9e0dSMatan Barak 		.has_inbox = true,
1479b01978caSJack Morgenstein 		.has_outbox = false,
1480b01978caSJack Morgenstein 		.out_is_imm = false,
1481b01978caSJack Morgenstein 		.encode_slave_id = false,
1482b01978caSJack Morgenstein 		.verify = NULL,
1483ce8d9e0dSMatan Barak 		.wrapper = mlx4_UPDATE_QP_wrapper
1484b01978caSJack Morgenstein 	},
1485b01978caSJack Morgenstein 	{
1486fe6f700dSYevgeny Petrilin 		.opcode = MLX4_CMD_GET_OP_REQ,
1487fe6f700dSYevgeny Petrilin 		.has_inbox = false,
1488fe6f700dSYevgeny Petrilin 		.has_outbox = false,
1489fe6f700dSYevgeny Petrilin 		.out_is_imm = false,
1490fe6f700dSYevgeny Petrilin 		.encode_slave_id = false,
1491fe6f700dSYevgeny Petrilin 		.verify = NULL,
1492b7475794SOr Gerlitz 		.wrapper = mlx4_CMD_EPERM_wrapper,
1493fe6f700dSYevgeny Petrilin 	},
1494fe6f700dSYevgeny Petrilin 	{
14957e95bb99SIdo Shamay 		.opcode = MLX4_CMD_ALLOCATE_VPP,
14967e95bb99SIdo Shamay 		.has_inbox = false,
14977e95bb99SIdo Shamay 		.has_outbox = true,
14987e95bb99SIdo Shamay 		.out_is_imm = false,
14997e95bb99SIdo Shamay 		.encode_slave_id = false,
15007e95bb99SIdo Shamay 		.verify = NULL,
15017e95bb99SIdo Shamay 		.wrapper = mlx4_CMD_EPERM_wrapper,
15027e95bb99SIdo Shamay 	},
15037e95bb99SIdo Shamay 	{
15041c29146dSIdo Shamay 		.opcode = MLX4_CMD_SET_VPORT_QOS,
15051c29146dSIdo Shamay 		.has_inbox = false,
15061c29146dSIdo Shamay 		.has_outbox = true,
15071c29146dSIdo Shamay 		.out_is_imm = false,
15081c29146dSIdo Shamay 		.encode_slave_id = false,
15091c29146dSIdo Shamay 		.verify = NULL,
15101c29146dSIdo Shamay 		.wrapper = mlx4_CMD_EPERM_wrapper,
15111c29146dSIdo Shamay 	},
15121c29146dSIdo Shamay 	{
15130a9a0188SJack Morgenstein 		.opcode = MLX4_CMD_CONF_SPECIAL_QP,
15140a9a0188SJack Morgenstein 		.has_inbox = false,
15150a9a0188SJack Morgenstein 		.has_outbox = false,
15160a9a0188SJack Morgenstein 		.out_is_imm = false,
15170a9a0188SJack Morgenstein 		.encode_slave_id = false,
15180a9a0188SJack Morgenstein 		.verify = NULL, /* XXX verify: only demux can do this */
15190a9a0188SJack Morgenstein 		.wrapper = NULL
15200a9a0188SJack Morgenstein 	},
15210a9a0188SJack Morgenstein 	{
15220a9a0188SJack Morgenstein 		.opcode = MLX4_CMD_MAD_IFC,
15230a9a0188SJack Morgenstein 		.has_inbox = true,
15240a9a0188SJack Morgenstein 		.has_outbox = true,
15250a9a0188SJack Morgenstein 		.out_is_imm = false,
15260a9a0188SJack Morgenstein 		.encode_slave_id = false,
15270a9a0188SJack Morgenstein 		.verify = NULL,
15280a9a0188SJack Morgenstein 		.wrapper = mlx4_MAD_IFC_wrapper
15290a9a0188SJack Morgenstein 	},
15300a9a0188SJack Morgenstein 	{
1531114840c3SJack Morgenstein 		.opcode = MLX4_CMD_MAD_DEMUX,
1532114840c3SJack Morgenstein 		.has_inbox = false,
1533114840c3SJack Morgenstein 		.has_outbox = false,
1534114840c3SJack Morgenstein 		.out_is_imm = false,
1535114840c3SJack Morgenstein 		.encode_slave_id = false,
1536114840c3SJack Morgenstein 		.verify = NULL,
1537114840c3SJack Morgenstein 		.wrapper = mlx4_CMD_EPERM_wrapper
1538114840c3SJack Morgenstein 	},
1539114840c3SJack Morgenstein 	{
1540c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_QUERY_IF_STAT,
1541c82e9aa0SEli Cohen 		.has_inbox = false,
1542c82e9aa0SEli Cohen 		.has_outbox = true,
1543c82e9aa0SEli Cohen 		.out_is_imm = false,
1544c82e9aa0SEli Cohen 		.encode_slave_id = false,
1545c82e9aa0SEli Cohen 		.verify = NULL,
1546c82e9aa0SEli Cohen 		.wrapper = mlx4_QUERY_IF_STAT_wrapper
1547c82e9aa0SEli Cohen 	},
1548adbc7ac5SSaeed Mahameed 	{
1549adbc7ac5SSaeed Mahameed 		.opcode = MLX4_CMD_ACCESS_REG,
1550adbc7ac5SSaeed Mahameed 		.has_inbox = true,
1551adbc7ac5SSaeed Mahameed 		.has_outbox = true,
1552adbc7ac5SSaeed Mahameed 		.out_is_imm = false,
1553adbc7ac5SSaeed Mahameed 		.encode_slave_id = false,
1554adbc7ac5SSaeed Mahameed 		.verify = NULL,
15556e806699SSaeed Mahameed 		.wrapper = mlx4_ACCESS_REG_wrapper,
1556adbc7ac5SSaeed Mahameed 	},
1557d237baa1SShani Michaeli 	{
1558d237baa1SShani Michaeli 		.opcode = MLX4_CMD_CONGESTION_CTRL_OPCODE,
1559d237baa1SShani Michaeli 		.has_inbox = false,
1560d237baa1SShani Michaeli 		.has_outbox = false,
1561d237baa1SShani Michaeli 		.out_is_imm = false,
1562d237baa1SShani Michaeli 		.encode_slave_id = false,
1563d237baa1SShani Michaeli 		.verify = NULL,
1564d237baa1SShani Michaeli 		.wrapper = mlx4_CMD_EPERM_wrapper,
1565d237baa1SShani Michaeli 	},
1566c82e9aa0SEli Cohen 	/* Native multicast commands are not available for guests */
1567c82e9aa0SEli Cohen 	{
1568c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_QP_ATTACH,
1569c82e9aa0SEli Cohen 		.has_inbox = true,
1570c82e9aa0SEli Cohen 		.has_outbox = false,
1571c82e9aa0SEli Cohen 		.out_is_imm = false,
1572c82e9aa0SEli Cohen 		.encode_slave_id = false,
1573c82e9aa0SEli Cohen 		.verify = NULL,
1574c82e9aa0SEli Cohen 		.wrapper = mlx4_QP_ATTACH_wrapper
1575c82e9aa0SEli Cohen 	},
1576c82e9aa0SEli Cohen 	{
15770ec2c0f8SEugenia Emantayev 		.opcode = MLX4_CMD_PROMISC,
15780ec2c0f8SEugenia Emantayev 		.has_inbox = false,
15790ec2c0f8SEugenia Emantayev 		.has_outbox = false,
15800ec2c0f8SEugenia Emantayev 		.out_is_imm = false,
15810ec2c0f8SEugenia Emantayev 		.encode_slave_id = false,
15820ec2c0f8SEugenia Emantayev 		.verify = NULL,
15830ec2c0f8SEugenia Emantayev 		.wrapper = mlx4_PROMISC_wrapper
15840ec2c0f8SEugenia Emantayev 	},
1585ffe455adSEugenia Emantayev 	/* Ethernet specific commands */
1586ffe455adSEugenia Emantayev 	{
1587ffe455adSEugenia Emantayev 		.opcode = MLX4_CMD_SET_VLAN_FLTR,
1588ffe455adSEugenia Emantayev 		.has_inbox = true,
1589ffe455adSEugenia Emantayev 		.has_outbox = false,
1590ffe455adSEugenia Emantayev 		.out_is_imm = false,
1591ffe455adSEugenia Emantayev 		.encode_slave_id = false,
1592ffe455adSEugenia Emantayev 		.verify = NULL,
1593ffe455adSEugenia Emantayev 		.wrapper = mlx4_SET_VLAN_FLTR_wrapper
1594ffe455adSEugenia Emantayev 	},
1595ffe455adSEugenia Emantayev 	{
1596ffe455adSEugenia Emantayev 		.opcode = MLX4_CMD_SET_MCAST_FLTR,
1597ffe455adSEugenia Emantayev 		.has_inbox = false,
1598ffe455adSEugenia Emantayev 		.has_outbox = false,
1599ffe455adSEugenia Emantayev 		.out_is_imm = false,
1600ffe455adSEugenia Emantayev 		.encode_slave_id = false,
1601ffe455adSEugenia Emantayev 		.verify = NULL,
1602ffe455adSEugenia Emantayev 		.wrapper = mlx4_SET_MCAST_FLTR_wrapper
1603ffe455adSEugenia Emantayev 	},
1604ffe455adSEugenia Emantayev 	{
1605ffe455adSEugenia Emantayev 		.opcode = MLX4_CMD_DUMP_ETH_STATS,
1606ffe455adSEugenia Emantayev 		.has_inbox = false,
1607ffe455adSEugenia Emantayev 		.has_outbox = true,
1608ffe455adSEugenia Emantayev 		.out_is_imm = false,
1609ffe455adSEugenia Emantayev 		.encode_slave_id = false,
1610ffe455adSEugenia Emantayev 		.verify = NULL,
1611ffe455adSEugenia Emantayev 		.wrapper = mlx4_DUMP_ETH_STATS_wrapper
1612ffe455adSEugenia Emantayev 	},
16130ec2c0f8SEugenia Emantayev 	{
1614c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_INFORM_FLR_DONE,
1615c82e9aa0SEli Cohen 		.has_inbox = false,
1616c82e9aa0SEli Cohen 		.has_outbox = false,
1617c82e9aa0SEli Cohen 		.out_is_imm = false,
1618c82e9aa0SEli Cohen 		.encode_slave_id = false,
1619c82e9aa0SEli Cohen 		.verify = NULL,
1620c82e9aa0SEli Cohen 		.wrapper = NULL
1621c82e9aa0SEli Cohen 	},
16228fcfb4dbSHadar Hen Zion 	/* flow steering commands */
16238fcfb4dbSHadar Hen Zion 	{
16248fcfb4dbSHadar Hen Zion 		.opcode = MLX4_QP_FLOW_STEERING_ATTACH,
16258fcfb4dbSHadar Hen Zion 		.has_inbox = true,
16268fcfb4dbSHadar Hen Zion 		.has_outbox = false,
16278fcfb4dbSHadar Hen Zion 		.out_is_imm = true,
16288fcfb4dbSHadar Hen Zion 		.encode_slave_id = false,
16298fcfb4dbSHadar Hen Zion 		.verify = NULL,
16308fcfb4dbSHadar Hen Zion 		.wrapper = mlx4_QP_FLOW_STEERING_ATTACH_wrapper
16318fcfb4dbSHadar Hen Zion 	},
16328fcfb4dbSHadar Hen Zion 	{
16338fcfb4dbSHadar Hen Zion 		.opcode = MLX4_QP_FLOW_STEERING_DETACH,
16348fcfb4dbSHadar Hen Zion 		.has_inbox = false,
16358fcfb4dbSHadar Hen Zion 		.has_outbox = false,
16368fcfb4dbSHadar Hen Zion 		.out_is_imm = false,
16378fcfb4dbSHadar Hen Zion 		.encode_slave_id = false,
16388fcfb4dbSHadar Hen Zion 		.verify = NULL,
16398fcfb4dbSHadar Hen Zion 		.wrapper = mlx4_QP_FLOW_STEERING_DETACH_wrapper
16408fcfb4dbSHadar Hen Zion 	},
16414de65803SMatan Barak 	{
16424de65803SMatan Barak 		.opcode = MLX4_FLOW_STEERING_IB_UC_QP_RANGE,
16434de65803SMatan Barak 		.has_inbox = false,
16444de65803SMatan Barak 		.has_outbox = false,
16454de65803SMatan Barak 		.out_is_imm = false,
16464de65803SMatan Barak 		.encode_slave_id = false,
16474de65803SMatan Barak 		.verify = NULL,
1648b7475794SOr Gerlitz 		.wrapper = mlx4_CMD_EPERM_wrapper
16494de65803SMatan Barak 	},
165059e14e32SMoni Shoua 	{
165159e14e32SMoni Shoua 		.opcode = MLX4_CMD_VIRT_PORT_MAP,
165259e14e32SMoni Shoua 		.has_inbox = false,
165359e14e32SMoni Shoua 		.has_outbox = false,
165459e14e32SMoni Shoua 		.out_is_imm = false,
165559e14e32SMoni Shoua 		.encode_slave_id = false,
165659e14e32SMoni Shoua 		.verify = NULL,
165759e14e32SMoni Shoua 		.wrapper = mlx4_CMD_EPERM_wrapper
165859e14e32SMoni Shoua 	},
1659e8f081aaSYevgeny Petrilin };
1660e8f081aaSYevgeny Petrilin 
1661e8f081aaSYevgeny Petrilin static int mlx4_master_process_vhcr(struct mlx4_dev *dev, int slave,
1662e8f081aaSYevgeny Petrilin 				    struct mlx4_vhcr_cmd *in_vhcr)
1663e8f081aaSYevgeny Petrilin {
1664e8f081aaSYevgeny Petrilin 	struct mlx4_priv *priv = mlx4_priv(dev);
1665e8f081aaSYevgeny Petrilin 	struct mlx4_cmd_info *cmd = NULL;
1666e8f081aaSYevgeny Petrilin 	struct mlx4_vhcr_cmd *vhcr_cmd = in_vhcr ? in_vhcr : priv->mfunc.vhcr;
1667e8f081aaSYevgeny Petrilin 	struct mlx4_vhcr *vhcr;
1668e8f081aaSYevgeny Petrilin 	struct mlx4_cmd_mailbox *inbox = NULL;
1669e8f081aaSYevgeny Petrilin 	struct mlx4_cmd_mailbox *outbox = NULL;
1670e8f081aaSYevgeny Petrilin 	u64 in_param;
1671e8f081aaSYevgeny Petrilin 	u64 out_param;
1672e8f081aaSYevgeny Petrilin 	int ret = 0;
1673e8f081aaSYevgeny Petrilin 	int i;
167472be84f1SYevgeny Petrilin 	int err = 0;
1675e8f081aaSYevgeny Petrilin 
1676e8f081aaSYevgeny Petrilin 	/* Create sw representation of Virtual HCR */
1677e8f081aaSYevgeny Petrilin 	vhcr = kzalloc(sizeof(struct mlx4_vhcr), GFP_KERNEL);
1678e8f081aaSYevgeny Petrilin 	if (!vhcr)
1679e8f081aaSYevgeny Petrilin 		return -ENOMEM;
1680e8f081aaSYevgeny Petrilin 
1681e8f081aaSYevgeny Petrilin 	/* DMA in the vHCR */
1682e8f081aaSYevgeny Petrilin 	if (!in_vhcr) {
1683e8f081aaSYevgeny Petrilin 		ret = mlx4_ACCESS_MEM(dev, priv->mfunc.vhcr_dma, slave,
1684e8f081aaSYevgeny Petrilin 				      priv->mfunc.master.slave_state[slave].vhcr_dma,
1685e8f081aaSYevgeny Petrilin 				      ALIGN(sizeof(struct mlx4_vhcr_cmd),
1686e8f081aaSYevgeny Petrilin 					    MLX4_ACCESS_MEM_ALIGN), 1);
1687e8f081aaSYevgeny Petrilin 		if (ret) {
16880cd93027SYishai Hadas 			if (!(dev->persist->state &
16890cd93027SYishai Hadas 			    MLX4_DEVICE_STATE_INTERNAL_ERROR))
16901a91de28SJoe Perches 				mlx4_err(dev, "%s: Failed reading vhcr ret: 0x%x\n",
16911a91de28SJoe Perches 					 __func__, ret);
1692e8f081aaSYevgeny Petrilin 			kfree(vhcr);
1693e8f081aaSYevgeny Petrilin 			return ret;
1694e8f081aaSYevgeny Petrilin 		}
1695e8f081aaSYevgeny Petrilin 	}
1696e8f081aaSYevgeny Petrilin 
1697e8f081aaSYevgeny Petrilin 	/* Fill SW VHCR fields */
1698e8f081aaSYevgeny Petrilin 	vhcr->in_param = be64_to_cpu(vhcr_cmd->in_param);
1699e8f081aaSYevgeny Petrilin 	vhcr->out_param = be64_to_cpu(vhcr_cmd->out_param);
1700e8f081aaSYevgeny Petrilin 	vhcr->in_modifier = be32_to_cpu(vhcr_cmd->in_modifier);
1701e8f081aaSYevgeny Petrilin 	vhcr->token = be16_to_cpu(vhcr_cmd->token);
1702e8f081aaSYevgeny Petrilin 	vhcr->op = be16_to_cpu(vhcr_cmd->opcode) & 0xfff;
1703e8f081aaSYevgeny Petrilin 	vhcr->op_modifier = (u8) (be16_to_cpu(vhcr_cmd->opcode) >> 12);
1704e8f081aaSYevgeny Petrilin 	vhcr->e_bit = vhcr_cmd->flags & (1 << 6);
1705e8f081aaSYevgeny Petrilin 
1706e8f081aaSYevgeny Petrilin 	/* Lookup command */
1707e8f081aaSYevgeny Petrilin 	for (i = 0; i < ARRAY_SIZE(cmd_info); ++i) {
1708e8f081aaSYevgeny Petrilin 		if (vhcr->op == cmd_info[i].opcode) {
1709e8f081aaSYevgeny Petrilin 			cmd = &cmd_info[i];
1710e8f081aaSYevgeny Petrilin 			break;
1711e8f081aaSYevgeny Petrilin 		}
1712e8f081aaSYevgeny Petrilin 	}
1713e8f081aaSYevgeny Petrilin 	if (!cmd) {
1714e8f081aaSYevgeny Petrilin 		mlx4_err(dev, "Unknown command:0x%x accepted from slave:%d\n",
1715e8f081aaSYevgeny Petrilin 			 vhcr->op, slave);
171672be84f1SYevgeny Petrilin 		vhcr_cmd->status = CMD_STAT_BAD_PARAM;
1717e8f081aaSYevgeny Petrilin 		goto out_status;
1718e8f081aaSYevgeny Petrilin 	}
1719e8f081aaSYevgeny Petrilin 
1720e8f081aaSYevgeny Petrilin 	/* Read inbox */
1721e8f081aaSYevgeny Petrilin 	if (cmd->has_inbox) {
1722e8f081aaSYevgeny Petrilin 		vhcr->in_param &= INBOX_MASK;
1723e8f081aaSYevgeny Petrilin 		inbox = mlx4_alloc_cmd_mailbox(dev);
1724e8f081aaSYevgeny Petrilin 		if (IS_ERR(inbox)) {
172572be84f1SYevgeny Petrilin 			vhcr_cmd->status = CMD_STAT_BAD_SIZE;
1726e8f081aaSYevgeny Petrilin 			inbox = NULL;
172772be84f1SYevgeny Petrilin 			goto out_status;
1728e8f081aaSYevgeny Petrilin 		}
1729e8f081aaSYevgeny Petrilin 
17300cd93027SYishai Hadas 		ret = mlx4_ACCESS_MEM(dev, inbox->dma, slave,
1731e8f081aaSYevgeny Petrilin 				      vhcr->in_param,
17320cd93027SYishai Hadas 				      MLX4_MAILBOX_SIZE, 1);
17330cd93027SYishai Hadas 		if (ret) {
17340cd93027SYishai Hadas 			if (!(dev->persist->state &
17350cd93027SYishai Hadas 			    MLX4_DEVICE_STATE_INTERNAL_ERROR))
1736e8f081aaSYevgeny Petrilin 				mlx4_err(dev, "%s: Failed reading inbox (cmd:0x%x)\n",
1737e8f081aaSYevgeny Petrilin 					 __func__, cmd->opcode);
173872be84f1SYevgeny Petrilin 			vhcr_cmd->status = CMD_STAT_INTERNAL_ERR;
173972be84f1SYevgeny Petrilin 			goto out_status;
1740e8f081aaSYevgeny Petrilin 		}
1741e8f081aaSYevgeny Petrilin 	}
1742e8f081aaSYevgeny Petrilin 
1743e8f081aaSYevgeny Petrilin 	/* Apply permission and bound checks if applicable */
1744e8f081aaSYevgeny Petrilin 	if (cmd->verify && cmd->verify(dev, slave, vhcr, inbox)) {
17451a91de28SJoe Perches 		mlx4_warn(dev, "Command:0x%x from slave: %d failed protection checks for resource_id:%d\n",
17461a91de28SJoe Perches 			  vhcr->op, slave, vhcr->in_modifier);
174772be84f1SYevgeny Petrilin 		vhcr_cmd->status = CMD_STAT_BAD_OP;
1748e8f081aaSYevgeny Petrilin 		goto out_status;
1749e8f081aaSYevgeny Petrilin 	}
1750e8f081aaSYevgeny Petrilin 
1751e8f081aaSYevgeny Petrilin 	/* Allocate outbox */
1752e8f081aaSYevgeny Petrilin 	if (cmd->has_outbox) {
1753e8f081aaSYevgeny Petrilin 		outbox = mlx4_alloc_cmd_mailbox(dev);
1754e8f081aaSYevgeny Petrilin 		if (IS_ERR(outbox)) {
175572be84f1SYevgeny Petrilin 			vhcr_cmd->status = CMD_STAT_BAD_SIZE;
1756e8f081aaSYevgeny Petrilin 			outbox = NULL;
175772be84f1SYevgeny Petrilin 			goto out_status;
1758e8f081aaSYevgeny Petrilin 		}
1759e8f081aaSYevgeny Petrilin 	}
1760e8f081aaSYevgeny Petrilin 
1761e8f081aaSYevgeny Petrilin 	/* Execute the command! */
1762e8f081aaSYevgeny Petrilin 	if (cmd->wrapper) {
176372be84f1SYevgeny Petrilin 		err = cmd->wrapper(dev, slave, vhcr, inbox, outbox,
1764e8f081aaSYevgeny Petrilin 				   cmd);
1765e8f081aaSYevgeny Petrilin 		if (cmd->out_is_imm)
1766e8f081aaSYevgeny Petrilin 			vhcr_cmd->out_param = cpu_to_be64(vhcr->out_param);
1767e8f081aaSYevgeny Petrilin 	} else {
1768e8f081aaSYevgeny Petrilin 		in_param = cmd->has_inbox ? (u64) inbox->dma :
1769e8f081aaSYevgeny Petrilin 			vhcr->in_param;
1770e8f081aaSYevgeny Petrilin 		out_param = cmd->has_outbox ? (u64) outbox->dma :
1771e8f081aaSYevgeny Petrilin 			vhcr->out_param;
177272be84f1SYevgeny Petrilin 		err = __mlx4_cmd(dev, in_param, &out_param,
1773e8f081aaSYevgeny Petrilin 				 cmd->out_is_imm, vhcr->in_modifier,
1774e8f081aaSYevgeny Petrilin 				 vhcr->op_modifier, vhcr->op,
1775e8f081aaSYevgeny Petrilin 				 MLX4_CMD_TIME_CLASS_A,
1776e8f081aaSYevgeny Petrilin 				 MLX4_CMD_NATIVE);
1777e8f081aaSYevgeny Petrilin 
1778e8f081aaSYevgeny Petrilin 		if (cmd->out_is_imm) {
1779e8f081aaSYevgeny Petrilin 			vhcr->out_param = out_param;
1780e8f081aaSYevgeny Petrilin 			vhcr_cmd->out_param = cpu_to_be64(vhcr->out_param);
1781e8f081aaSYevgeny Petrilin 		}
1782e8f081aaSYevgeny Petrilin 	}
1783e8f081aaSYevgeny Petrilin 
178472be84f1SYevgeny Petrilin 	if (err) {
17850cd93027SYishai Hadas 		if (!(dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR))
17861a91de28SJoe Perches 			mlx4_warn(dev, "vhcr command:0x%x slave:%d failed with error:%d, status %d\n",
178772be84f1SYevgeny Petrilin 				  vhcr->op, slave, vhcr->errno, err);
178872be84f1SYevgeny Petrilin 		vhcr_cmd->status = mlx4_errno_to_status(err);
178972be84f1SYevgeny Petrilin 		goto out_status;
179072be84f1SYevgeny Petrilin 	}
179172be84f1SYevgeny Petrilin 
179272be84f1SYevgeny Petrilin 
1793e8f081aaSYevgeny Petrilin 	/* Write outbox if command completed successfully */
179472be84f1SYevgeny Petrilin 	if (cmd->has_outbox && !vhcr_cmd->status) {
1795e8f081aaSYevgeny Petrilin 		ret = mlx4_ACCESS_MEM(dev, outbox->dma, slave,
1796e8f081aaSYevgeny Petrilin 				      vhcr->out_param,
1797e8f081aaSYevgeny Petrilin 				      MLX4_MAILBOX_SIZE, MLX4_CMD_WRAPPED);
1798e8f081aaSYevgeny Petrilin 		if (ret) {
179972be84f1SYevgeny Petrilin 			/* If we failed to write back the outbox after the
180072be84f1SYevgeny Petrilin 			 *command was successfully executed, we must fail this
180172be84f1SYevgeny Petrilin 			 * slave, as it is now in undefined state */
18020cd93027SYishai Hadas 			if (!(dev->persist->state &
18030cd93027SYishai Hadas 			    MLX4_DEVICE_STATE_INTERNAL_ERROR))
1804e8f081aaSYevgeny Petrilin 				mlx4_err(dev, "%s:Failed writing outbox\n", __func__);
1805e8f081aaSYevgeny Petrilin 			goto out;
1806e8f081aaSYevgeny Petrilin 		}
1807e8f081aaSYevgeny Petrilin 	}
1808e8f081aaSYevgeny Petrilin 
1809e8f081aaSYevgeny Petrilin out_status:
1810e8f081aaSYevgeny Petrilin 	/* DMA back vhcr result */
1811e8f081aaSYevgeny Petrilin 	if (!in_vhcr) {
1812e8f081aaSYevgeny Petrilin 		ret = mlx4_ACCESS_MEM(dev, priv->mfunc.vhcr_dma, slave,
1813e8f081aaSYevgeny Petrilin 				      priv->mfunc.master.slave_state[slave].vhcr_dma,
1814e8f081aaSYevgeny Petrilin 				      ALIGN(sizeof(struct mlx4_vhcr),
1815e8f081aaSYevgeny Petrilin 					    MLX4_ACCESS_MEM_ALIGN),
1816e8f081aaSYevgeny Petrilin 				      MLX4_CMD_WRAPPED);
1817e8f081aaSYevgeny Petrilin 		if (ret)
1818e8f081aaSYevgeny Petrilin 			mlx4_err(dev, "%s:Failed writing vhcr result\n",
1819e8f081aaSYevgeny Petrilin 				 __func__);
1820e8f081aaSYevgeny Petrilin 		else if (vhcr->e_bit &&
1821e8f081aaSYevgeny Petrilin 			 mlx4_GEN_EQE(dev, slave, &priv->mfunc.master.cmd_eqe))
18221a91de28SJoe Perches 				mlx4_warn(dev, "Failed to generate command completion eqe for slave %d\n",
18231a91de28SJoe Perches 					  slave);
1824e8f081aaSYevgeny Petrilin 	}
1825e8f081aaSYevgeny Petrilin 
1826e8f081aaSYevgeny Petrilin out:
1827e8f081aaSYevgeny Petrilin 	kfree(vhcr);
1828e8f081aaSYevgeny Petrilin 	mlx4_free_cmd_mailbox(dev, inbox);
1829e8f081aaSYevgeny Petrilin 	mlx4_free_cmd_mailbox(dev, outbox);
1830e8f081aaSYevgeny Petrilin 	return ret;
1831e8f081aaSYevgeny Petrilin }
1832e8f081aaSYevgeny Petrilin 
1833f094668cSJingoo Han static int mlx4_master_immediate_activate_vlan_qos(struct mlx4_priv *priv,
1834b01978caSJack Morgenstein 					    int slave, int port)
1835b01978caSJack Morgenstein {
1836b01978caSJack Morgenstein 	struct mlx4_vport_oper_state *vp_oper;
1837b01978caSJack Morgenstein 	struct mlx4_vport_state *vp_admin;
1838b01978caSJack Morgenstein 	struct mlx4_vf_immed_vlan_work *work;
18390a6eac24SRony Efraim 	struct mlx4_dev *dev = &(priv->dev);
1840b01978caSJack Morgenstein 	int err;
1841b01978caSJack Morgenstein 	int admin_vlan_ix = NO_INDX;
1842b01978caSJack Morgenstein 
1843b01978caSJack Morgenstein 	vp_oper = &priv->mfunc.master.vf_oper[slave].vport[port];
1844b01978caSJack Morgenstein 	vp_admin = &priv->mfunc.master.vf_admin[slave].vport[port];
1845b01978caSJack Morgenstein 
1846b01978caSJack Morgenstein 	if (vp_oper->state.default_vlan == vp_admin->default_vlan &&
18470a6eac24SRony Efraim 	    vp_oper->state.default_qos == vp_admin->default_qos &&
184808068cd5SIdo Shamay 	    vp_oper->state.link_state == vp_admin->link_state &&
184908068cd5SIdo Shamay 	    vp_oper->state.qos_vport == vp_admin->qos_vport)
1850b01978caSJack Morgenstein 		return 0;
1851b01978caSJack Morgenstein 
18520a6eac24SRony Efraim 	if (!(priv->mfunc.master.slave_state[slave].active &&
1853f0f829bfSRony Efraim 	      dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_UPDATE_QP)) {
18540a6eac24SRony Efraim 		/* even if the UPDATE_QP command isn't supported, we still want
18550a6eac24SRony Efraim 		 * to set this VF link according to the admin directive
18560a6eac24SRony Efraim 		 */
18570a6eac24SRony Efraim 		vp_oper->state.link_state = vp_admin->link_state;
18580a6eac24SRony Efraim 		return -1;
18590a6eac24SRony Efraim 	}
18600a6eac24SRony Efraim 
18610a6eac24SRony Efraim 	mlx4_dbg(dev, "updating immediately admin params slave %d port %d\n",
18620a6eac24SRony Efraim 		 slave, port);
18631a91de28SJoe Perches 	mlx4_dbg(dev, "vlan %d QoS %d link down %d\n",
18641a91de28SJoe Perches 		 vp_admin->default_vlan, vp_admin->default_qos,
18651a91de28SJoe Perches 		 vp_admin->link_state);
18660a6eac24SRony Efraim 
1867b01978caSJack Morgenstein 	work = kzalloc(sizeof(*work), GFP_KERNEL);
1868b01978caSJack Morgenstein 	if (!work)
1869b01978caSJack Morgenstein 		return -ENOMEM;
1870b01978caSJack Morgenstein 
1871b01978caSJack Morgenstein 	if (vp_oper->state.default_vlan != vp_admin->default_vlan) {
1872f0f829bfSRony Efraim 		if (MLX4_VGT != vp_admin->default_vlan) {
1873b01978caSJack Morgenstein 			err = __mlx4_register_vlan(&priv->dev, port,
1874b01978caSJack Morgenstein 						   vp_admin->default_vlan,
1875b01978caSJack Morgenstein 						   &admin_vlan_ix);
1876b01978caSJack Morgenstein 			if (err) {
18779caf83c3SDan Carpenter 				kfree(work);
18781a91de28SJoe Perches 				mlx4_warn(&priv->dev,
1879b01978caSJack Morgenstein 					  "No vlan resources slave %d, port %d\n",
1880b01978caSJack Morgenstein 					  slave, port);
1881b01978caSJack Morgenstein 				return err;
1882b01978caSJack Morgenstein 			}
1883f0f829bfSRony Efraim 		} else {
1884f0f829bfSRony Efraim 			admin_vlan_ix = NO_INDX;
1885f0f829bfSRony Efraim 		}
1886b01978caSJack Morgenstein 		work->flags |= MLX4_VF_IMMED_VLAN_FLAG_VLAN;
18871a91de28SJoe Perches 		mlx4_dbg(&priv->dev,
1888b01978caSJack Morgenstein 			 "alloc vlan %d idx  %d slave %d port %d\n",
1889b01978caSJack Morgenstein 			 (int)(vp_admin->default_vlan),
1890b01978caSJack Morgenstein 			 admin_vlan_ix, slave, port);
1891b01978caSJack Morgenstein 	}
1892b01978caSJack Morgenstein 
1893b01978caSJack Morgenstein 	/* save original vlan ix and vlan id */
1894b01978caSJack Morgenstein 	work->orig_vlan_id = vp_oper->state.default_vlan;
1895b01978caSJack Morgenstein 	work->orig_vlan_ix = vp_oper->vlan_idx;
1896b01978caSJack Morgenstein 
1897b01978caSJack Morgenstein 	/* handle new qos */
1898b01978caSJack Morgenstein 	if (vp_oper->state.default_qos != vp_admin->default_qos)
1899b01978caSJack Morgenstein 		work->flags |= MLX4_VF_IMMED_VLAN_FLAG_QOS;
1900b01978caSJack Morgenstein 
1901b01978caSJack Morgenstein 	if (work->flags & MLX4_VF_IMMED_VLAN_FLAG_VLAN)
1902b01978caSJack Morgenstein 		vp_oper->vlan_idx = admin_vlan_ix;
1903b01978caSJack Morgenstein 
1904b01978caSJack Morgenstein 	vp_oper->state.default_vlan = vp_admin->default_vlan;
1905b01978caSJack Morgenstein 	vp_oper->state.default_qos = vp_admin->default_qos;
19060a6eac24SRony Efraim 	vp_oper->state.link_state = vp_admin->link_state;
190708068cd5SIdo Shamay 	vp_oper->state.qos_vport = vp_admin->qos_vport;
19080a6eac24SRony Efraim 
19090a6eac24SRony Efraim 	if (vp_admin->link_state == IFLA_VF_LINK_STATE_DISABLE)
19100a6eac24SRony Efraim 		work->flags |= MLX4_VF_IMMED_VLAN_FLAG_LINK_DISABLE;
1911b01978caSJack Morgenstein 
1912b01978caSJack Morgenstein 	/* iterate over QPs owned by this slave, using UPDATE_QP */
1913b01978caSJack Morgenstein 	work->port = port;
1914b01978caSJack Morgenstein 	work->slave = slave;
1915b01978caSJack Morgenstein 	work->qos = vp_oper->state.default_qos;
191608068cd5SIdo Shamay 	work->qos_vport = vp_oper->state.qos_vport;
1917b01978caSJack Morgenstein 	work->vlan_id = vp_oper->state.default_vlan;
1918b01978caSJack Morgenstein 	work->vlan_ix = vp_oper->vlan_idx;
1919b01978caSJack Morgenstein 	work->priv = priv;
1920b01978caSJack Morgenstein 	INIT_WORK(&work->work, mlx4_vf_immed_vlan_work_handler);
1921b01978caSJack Morgenstein 	queue_work(priv->mfunc.master.comm_wq, &work->work);
1922b01978caSJack Morgenstein 
1923b01978caSJack Morgenstein 	return 0;
1924b01978caSJack Morgenstein }
1925b01978caSJack Morgenstein 
1926666672d4SIdo Shamay static void mlx4_set_default_port_qos(struct mlx4_dev *dev, int port)
1927666672d4SIdo Shamay {
1928666672d4SIdo Shamay 	struct mlx4_qos_manager *port_qos_ctl;
1929666672d4SIdo Shamay 	struct mlx4_priv *priv = mlx4_priv(dev);
1930666672d4SIdo Shamay 
1931666672d4SIdo Shamay 	port_qos_ctl = &priv->mfunc.master.qos_ctl[port];
1932666672d4SIdo Shamay 	bitmap_zero(port_qos_ctl->priority_bm, MLX4_NUM_UP);
1933666672d4SIdo Shamay 
1934666672d4SIdo Shamay 	/* Enable only default prio at PF init routine */
1935666672d4SIdo Shamay 	set_bit(MLX4_DEFAULT_QOS_PRIO, port_qos_ctl->priority_bm);
1936666672d4SIdo Shamay }
1937666672d4SIdo Shamay 
1938666672d4SIdo Shamay static void mlx4_allocate_port_vpps(struct mlx4_dev *dev, int port)
1939666672d4SIdo Shamay {
1940666672d4SIdo Shamay 	int i;
1941666672d4SIdo Shamay 	int err;
1942666672d4SIdo Shamay 	int num_vfs;
1943666672d4SIdo Shamay 	u16 availible_vpp;
1944666672d4SIdo Shamay 	u8 vpp_param[MLX4_NUM_UP];
1945666672d4SIdo Shamay 	struct mlx4_qos_manager *port_qos;
1946666672d4SIdo Shamay 	struct mlx4_priv *priv = mlx4_priv(dev);
1947666672d4SIdo Shamay 
1948666672d4SIdo Shamay 	err = mlx4_ALLOCATE_VPP_get(dev, port, &availible_vpp, vpp_param);
1949666672d4SIdo Shamay 	if (err) {
1950666672d4SIdo Shamay 		mlx4_info(dev, "Failed query availible VPPs\n");
1951666672d4SIdo Shamay 		return;
1952666672d4SIdo Shamay 	}
1953666672d4SIdo Shamay 
1954666672d4SIdo Shamay 	port_qos = &priv->mfunc.master.qos_ctl[port];
1955666672d4SIdo Shamay 	num_vfs = (availible_vpp /
1956666672d4SIdo Shamay 		   bitmap_weight(port_qos->priority_bm, MLX4_NUM_UP));
1957666672d4SIdo Shamay 
1958666672d4SIdo Shamay 	for (i = 0; i < MLX4_NUM_UP; i++) {
1959666672d4SIdo Shamay 		if (test_bit(i, port_qos->priority_bm))
1960666672d4SIdo Shamay 			vpp_param[i] = num_vfs;
1961666672d4SIdo Shamay 	}
1962666672d4SIdo Shamay 
1963666672d4SIdo Shamay 	err = mlx4_ALLOCATE_VPP_set(dev, port, vpp_param);
1964666672d4SIdo Shamay 	if (err) {
1965666672d4SIdo Shamay 		mlx4_info(dev, "Failed allocating VPPs\n");
1966666672d4SIdo Shamay 		return;
1967666672d4SIdo Shamay 	}
1968666672d4SIdo Shamay 
1969666672d4SIdo Shamay 	/* Query actual allocated VPP, just to make sure */
1970666672d4SIdo Shamay 	err = mlx4_ALLOCATE_VPP_get(dev, port, &availible_vpp, vpp_param);
1971666672d4SIdo Shamay 	if (err) {
1972666672d4SIdo Shamay 		mlx4_info(dev, "Failed query availible VPPs\n");
1973666672d4SIdo Shamay 		return;
1974666672d4SIdo Shamay 	}
1975666672d4SIdo Shamay 
1976666672d4SIdo Shamay 	port_qos->num_of_qos_vfs = num_vfs;
1977666672d4SIdo Shamay 	mlx4_dbg(dev, "Port %d Availible VPPs %d\n", port, availible_vpp);
1978666672d4SIdo Shamay 
1979666672d4SIdo Shamay 	for (i = 0; i < MLX4_NUM_UP; i++)
1980666672d4SIdo Shamay 		mlx4_dbg(dev, "Port %d UP %d Allocated %d VPPs\n", port, i,
1981666672d4SIdo Shamay 			 vpp_param[i]);
1982666672d4SIdo Shamay }
1983b01978caSJack Morgenstein 
19840eb62b93SRony Efraim static int mlx4_master_activate_admin_state(struct mlx4_priv *priv, int slave)
19850eb62b93SRony Efraim {
19863f7fb021SRony Efraim 	int port, err;
19873f7fb021SRony Efraim 	struct mlx4_vport_state *vp_admin;
19883f7fb021SRony Efraim 	struct mlx4_vport_oper_state *vp_oper;
1989449fc488SMatan Barak 	struct mlx4_active_ports actv_ports = mlx4_get_active_ports(
1990449fc488SMatan Barak 			&priv->dev, slave);
1991449fc488SMatan Barak 	int min_port = find_first_bit(actv_ports.ports,
1992449fc488SMatan Barak 				      priv->dev.caps.num_ports) + 1;
1993449fc488SMatan Barak 	int max_port = min_port - 1 +
1994449fc488SMatan Barak 		bitmap_weight(actv_ports.ports, priv->dev.caps.num_ports);
19953f7fb021SRony Efraim 
1996449fc488SMatan Barak 	for (port = min_port; port <= max_port; port++) {
1997449fc488SMatan Barak 		if (!test_bit(port - 1, actv_ports.ports))
1998449fc488SMatan Barak 			continue;
199999ec41d0SJack Morgenstein 		priv->mfunc.master.vf_oper[slave].smi_enabled[port] =
200099ec41d0SJack Morgenstein 			priv->mfunc.master.vf_admin[slave].enable_smi[port];
20013f7fb021SRony Efraim 		vp_oper = &priv->mfunc.master.vf_oper[slave].vport[port];
20023f7fb021SRony Efraim 		vp_admin = &priv->mfunc.master.vf_admin[slave].vport[port];
20033f7fb021SRony Efraim 		vp_oper->state = *vp_admin;
20043f7fb021SRony Efraim 		if (MLX4_VGT != vp_admin->default_vlan) {
20053f7fb021SRony Efraim 			err = __mlx4_register_vlan(&priv->dev, port,
20063f7fb021SRony Efraim 						   vp_admin->default_vlan, &(vp_oper->vlan_idx));
20073f7fb021SRony Efraim 			if (err) {
20083f7fb021SRony Efraim 				vp_oper->vlan_idx = NO_INDX;
20091a91de28SJoe Perches 				mlx4_warn(&priv->dev,
20101a84db56SMasanari Iida 					  "No vlan resources slave %d, port %d\n",
20113f7fb021SRony Efraim 					  slave, port);
20123f7fb021SRony Efraim 				return err;
20133f7fb021SRony Efraim 			}
20141a91de28SJoe Perches 			mlx4_dbg(&priv->dev, "alloc vlan %d idx  %d slave %d port %d\n",
20153f7fb021SRony Efraim 				 (int)(vp_oper->state.default_vlan),
20163f7fb021SRony Efraim 				 vp_oper->vlan_idx, slave, port);
20173f7fb021SRony Efraim 		}
2018e6b6a231SRony Efraim 		if (vp_admin->spoofchk) {
2019e6b6a231SRony Efraim 			vp_oper->mac_idx = __mlx4_register_mac(&priv->dev,
2020e6b6a231SRony Efraim 							       port,
2021e6b6a231SRony Efraim 							       vp_admin->mac);
2022e6b6a231SRony Efraim 			if (0 > vp_oper->mac_idx) {
2023e6b6a231SRony Efraim 				err = vp_oper->mac_idx;
2024e6b6a231SRony Efraim 				vp_oper->mac_idx = NO_INDX;
20251a91de28SJoe Perches 				mlx4_warn(&priv->dev,
20261a84db56SMasanari Iida 					  "No mac resources slave %d, port %d\n",
2027e6b6a231SRony Efraim 					  slave, port);
2028e6b6a231SRony Efraim 				return err;
2029e6b6a231SRony Efraim 			}
20301a91de28SJoe Perches 			mlx4_dbg(&priv->dev, "alloc mac %llx idx  %d slave %d port %d\n",
2031e6b6a231SRony Efraim 				 vp_oper->state.mac, vp_oper->mac_idx, slave, port);
2032e6b6a231SRony Efraim 		}
20330eb62b93SRony Efraim 	}
20340eb62b93SRony Efraim 	return 0;
20350eb62b93SRony Efraim }
20360eb62b93SRony Efraim 
20373f7fb021SRony Efraim static void mlx4_master_deactivate_admin_state(struct mlx4_priv *priv, int slave)
20383f7fb021SRony Efraim {
20393f7fb021SRony Efraim 	int port;
20403f7fb021SRony Efraim 	struct mlx4_vport_oper_state *vp_oper;
2041449fc488SMatan Barak 	struct mlx4_active_ports actv_ports = mlx4_get_active_ports(
2042449fc488SMatan Barak 			&priv->dev, slave);
2043449fc488SMatan Barak 	int min_port = find_first_bit(actv_ports.ports,
2044449fc488SMatan Barak 				      priv->dev.caps.num_ports) + 1;
2045449fc488SMatan Barak 	int max_port = min_port - 1 +
2046449fc488SMatan Barak 		bitmap_weight(actv_ports.ports, priv->dev.caps.num_ports);
20473f7fb021SRony Efraim 
2048449fc488SMatan Barak 
2049449fc488SMatan Barak 	for (port = min_port; port <= max_port; port++) {
2050449fc488SMatan Barak 		if (!test_bit(port - 1, actv_ports.ports))
2051449fc488SMatan Barak 			continue;
205299ec41d0SJack Morgenstein 		priv->mfunc.master.vf_oper[slave].smi_enabled[port] =
205399ec41d0SJack Morgenstein 			MLX4_VF_SMI_DISABLED;
20543f7fb021SRony Efraim 		vp_oper = &priv->mfunc.master.vf_oper[slave].vport[port];
20553f7fb021SRony Efraim 		if (NO_INDX != vp_oper->vlan_idx) {
20563f7fb021SRony Efraim 			__mlx4_unregister_vlan(&priv->dev,
20572009d005SJack Morgenstein 					       port, vp_oper->state.default_vlan);
20583f7fb021SRony Efraim 			vp_oper->vlan_idx = NO_INDX;
20593f7fb021SRony Efraim 		}
2060e6b6a231SRony Efraim 		if (NO_INDX != vp_oper->mac_idx) {
2061c32b7dfbSJack Morgenstein 			__mlx4_unregister_mac(&priv->dev, port, vp_oper->state.mac);
2062e6b6a231SRony Efraim 			vp_oper->mac_idx = NO_INDX;
2063e6b6a231SRony Efraim 		}
20643f7fb021SRony Efraim 	}
20653f7fb021SRony Efraim 	return;
20663f7fb021SRony Efraim }
20673f7fb021SRony Efraim 
2068e8f081aaSYevgeny Petrilin static void mlx4_master_do_cmd(struct mlx4_dev *dev, int slave, u8 cmd,
2069e8f081aaSYevgeny Petrilin 			       u16 param, u8 toggle)
2070e8f081aaSYevgeny Petrilin {
2071e8f081aaSYevgeny Petrilin 	struct mlx4_priv *priv = mlx4_priv(dev);
2072e8f081aaSYevgeny Petrilin 	struct mlx4_slave_state *slave_state = priv->mfunc.master.slave_state;
2073e8f081aaSYevgeny Petrilin 	u32 reply;
2074e8f081aaSYevgeny Petrilin 	u8 is_going_down = 0;
2075803143fbSMarcel Apfelbaum 	int i;
2076311f813aSJack Morgenstein 	unsigned long flags;
2077e8f081aaSYevgeny Petrilin 
2078e8f081aaSYevgeny Petrilin 	slave_state[slave].comm_toggle ^= 1;
2079e8f081aaSYevgeny Petrilin 	reply = (u32) slave_state[slave].comm_toggle << 31;
2080e8f081aaSYevgeny Petrilin 	if (toggle != slave_state[slave].comm_toggle) {
20811a91de28SJoe Perches 		mlx4_warn(dev, "Incorrect toggle %d from slave %d. *** MASTER STATE COMPROMISED ***\n",
20821a91de28SJoe Perches 			  toggle, slave);
2083e8f081aaSYevgeny Petrilin 		goto reset_slave;
2084e8f081aaSYevgeny Petrilin 	}
2085e8f081aaSYevgeny Petrilin 	if (cmd == MLX4_COMM_CMD_RESET) {
2086e8f081aaSYevgeny Petrilin 		mlx4_warn(dev, "Received reset from slave:%d\n", slave);
2087e8f081aaSYevgeny Petrilin 		slave_state[slave].active = false;
20882c957ff2SJack Morgenstein 		slave_state[slave].old_vlan_api = false;
20893f7fb021SRony Efraim 		mlx4_master_deactivate_admin_state(priv, slave);
2090803143fbSMarcel Apfelbaum 		for (i = 0; i < MLX4_EVENT_TYPES_NUM; ++i) {
2091803143fbSMarcel Apfelbaum 				slave_state[slave].event_eq[i].eqn = -1;
2092803143fbSMarcel Apfelbaum 				slave_state[slave].event_eq[i].token = 0;
2093803143fbSMarcel Apfelbaum 		}
2094e8f081aaSYevgeny Petrilin 		/*check if we are in the middle of FLR process,
2095e8f081aaSYevgeny Petrilin 		if so return "retry" status to the slave*/
2096162344edSOr Gerlitz 		if (MLX4_COMM_CMD_FLR == slave_state[slave].last_cmd)
2097e8f081aaSYevgeny Petrilin 			goto inform_slave_state;
2098e8f081aaSYevgeny Petrilin 
2099fc06573dSJack Morgenstein 		mlx4_dispatch_event(dev, MLX4_DEV_EVENT_SLAVE_SHUTDOWN, slave);
2100fc06573dSJack Morgenstein 
2101e8f081aaSYevgeny Petrilin 		/* write the version in the event field */
2102e8f081aaSYevgeny Petrilin 		reply |= mlx4_comm_get_version();
2103e8f081aaSYevgeny Petrilin 
2104e8f081aaSYevgeny Petrilin 		goto reset_slave;
2105e8f081aaSYevgeny Petrilin 	}
2106e8f081aaSYevgeny Petrilin 	/*command from slave in the middle of FLR*/
2107e8f081aaSYevgeny Petrilin 	if (cmd != MLX4_COMM_CMD_RESET &&
2108e8f081aaSYevgeny Petrilin 	    MLX4_COMM_CMD_FLR == slave_state[slave].last_cmd) {
21091a91de28SJoe Perches 		mlx4_warn(dev, "slave:%d is Trying to run cmd(0x%x) in the middle of FLR\n",
21101a91de28SJoe Perches 			  slave, cmd);
2111e8f081aaSYevgeny Petrilin 		return;
2112e8f081aaSYevgeny Petrilin 	}
2113e8f081aaSYevgeny Petrilin 
2114e8f081aaSYevgeny Petrilin 	switch (cmd) {
2115e8f081aaSYevgeny Petrilin 	case MLX4_COMM_CMD_VHCR0:
2116e8f081aaSYevgeny Petrilin 		if (slave_state[slave].last_cmd != MLX4_COMM_CMD_RESET)
2117e8f081aaSYevgeny Petrilin 			goto reset_slave;
2118e8f081aaSYevgeny Petrilin 		slave_state[slave].vhcr_dma = ((u64) param) << 48;
2119e8f081aaSYevgeny Petrilin 		priv->mfunc.master.slave_state[slave].cookie = 0;
2120e8f081aaSYevgeny Petrilin 		break;
2121e8f081aaSYevgeny Petrilin 	case MLX4_COMM_CMD_VHCR1:
2122e8f081aaSYevgeny Petrilin 		if (slave_state[slave].last_cmd != MLX4_COMM_CMD_VHCR0)
2123e8f081aaSYevgeny Petrilin 			goto reset_slave;
2124e8f081aaSYevgeny Petrilin 		slave_state[slave].vhcr_dma |= ((u64) param) << 32;
2125e8f081aaSYevgeny Petrilin 		break;
2126e8f081aaSYevgeny Petrilin 	case MLX4_COMM_CMD_VHCR2:
2127e8f081aaSYevgeny Petrilin 		if (slave_state[slave].last_cmd != MLX4_COMM_CMD_VHCR1)
2128e8f081aaSYevgeny Petrilin 			goto reset_slave;
2129e8f081aaSYevgeny Petrilin 		slave_state[slave].vhcr_dma |= ((u64) param) << 16;
2130e8f081aaSYevgeny Petrilin 		break;
2131e8f081aaSYevgeny Petrilin 	case MLX4_COMM_CMD_VHCR_EN:
2132e8f081aaSYevgeny Petrilin 		if (slave_state[slave].last_cmd != MLX4_COMM_CMD_VHCR2)
2133e8f081aaSYevgeny Petrilin 			goto reset_slave;
2134e8f081aaSYevgeny Petrilin 		slave_state[slave].vhcr_dma |= param;
21353f7fb021SRony Efraim 		if (mlx4_master_activate_admin_state(priv, slave))
21363f7fb021SRony Efraim 				goto reset_slave;
2137e8f081aaSYevgeny Petrilin 		slave_state[slave].active = true;
2138fc06573dSJack Morgenstein 		mlx4_dispatch_event(dev, MLX4_DEV_EVENT_SLAVE_INIT, slave);
2139e8f081aaSYevgeny Petrilin 		break;
2140e8f081aaSYevgeny Petrilin 	case MLX4_COMM_CMD_VHCR_POST:
2141e8f081aaSYevgeny Petrilin 		if ((slave_state[slave].last_cmd != MLX4_COMM_CMD_VHCR_EN) &&
214255ad3592SYishai Hadas 		    (slave_state[slave].last_cmd != MLX4_COMM_CMD_VHCR_POST)) {
214355ad3592SYishai Hadas 			mlx4_warn(dev, "slave:%d is out of sync, cmd=0x%x, last command=0x%x, reset is needed\n",
214455ad3592SYishai Hadas 				  slave, cmd, slave_state[slave].last_cmd);
2145e8f081aaSYevgeny Petrilin 			goto reset_slave;
214655ad3592SYishai Hadas 		}
2147f3d4c89eSRoland Dreier 
2148f3d4c89eSRoland Dreier 		mutex_lock(&priv->cmd.slave_cmd_mutex);
2149e8f081aaSYevgeny Petrilin 		if (mlx4_master_process_vhcr(dev, slave, NULL)) {
21501a91de28SJoe Perches 			mlx4_err(dev, "Failed processing vhcr for slave:%d, resetting slave\n",
21511a91de28SJoe Perches 				 slave);
2152f3d4c89eSRoland Dreier 			mutex_unlock(&priv->cmd.slave_cmd_mutex);
2153e8f081aaSYevgeny Petrilin 			goto reset_slave;
2154e8f081aaSYevgeny Petrilin 		}
2155f3d4c89eSRoland Dreier 		mutex_unlock(&priv->cmd.slave_cmd_mutex);
2156e8f081aaSYevgeny Petrilin 		break;
2157e8f081aaSYevgeny Petrilin 	default:
2158e8f081aaSYevgeny Petrilin 		mlx4_warn(dev, "Bad comm cmd:%d from slave:%d\n", cmd, slave);
2159e8f081aaSYevgeny Petrilin 		goto reset_slave;
2160e8f081aaSYevgeny Petrilin 	}
2161311f813aSJack Morgenstein 	spin_lock_irqsave(&priv->mfunc.master.slave_state_lock, flags);
2162e8f081aaSYevgeny Petrilin 	if (!slave_state[slave].is_slave_going_down)
2163e8f081aaSYevgeny Petrilin 		slave_state[slave].last_cmd = cmd;
2164e8f081aaSYevgeny Petrilin 	else
2165e8f081aaSYevgeny Petrilin 		is_going_down = 1;
2166311f813aSJack Morgenstein 	spin_unlock_irqrestore(&priv->mfunc.master.slave_state_lock, flags);
2167e8f081aaSYevgeny Petrilin 	if (is_going_down) {
21681a91de28SJoe Perches 		mlx4_warn(dev, "Slave is going down aborting command(%d) executing from slave:%d\n",
2169e8f081aaSYevgeny Petrilin 			  cmd, slave);
2170e8f081aaSYevgeny Petrilin 		return;
2171e8f081aaSYevgeny Petrilin 	}
2172e8f081aaSYevgeny Petrilin 	__raw_writel((__force u32) cpu_to_be32(reply),
2173e8f081aaSYevgeny Petrilin 		     &priv->mfunc.comm[slave].slave_read);
2174e8f081aaSYevgeny Petrilin 	mmiowb();
2175e8f081aaSYevgeny Petrilin 
2176e8f081aaSYevgeny Petrilin 	return;
2177e8f081aaSYevgeny Petrilin 
2178e8f081aaSYevgeny Petrilin reset_slave:
2179c82e9aa0SEli Cohen 	/* cleanup any slave resources */
218055ad3592SYishai Hadas 	if (dev->persist->interface_state & MLX4_INTERFACE_STATE_UP)
2181c82e9aa0SEli Cohen 		mlx4_delete_all_resources_for_slave(dev, slave);
218255ad3592SYishai Hadas 
218355ad3592SYishai Hadas 	if (cmd != MLX4_COMM_CMD_RESET) {
218455ad3592SYishai Hadas 		mlx4_warn(dev, "Turn on internal error to force reset, slave=%d, cmd=0x%x\n",
218555ad3592SYishai Hadas 			  slave, cmd);
218655ad3592SYishai Hadas 		/* Turn on internal error letting slave reset itself immeditaly,
218755ad3592SYishai Hadas 		 * otherwise it might take till timeout on command is passed
218855ad3592SYishai Hadas 		 */
218955ad3592SYishai Hadas 		reply |= ((u32)COMM_CHAN_EVENT_INTERNAL_ERR);
219055ad3592SYishai Hadas 	}
219155ad3592SYishai Hadas 
2192311f813aSJack Morgenstein 	spin_lock_irqsave(&priv->mfunc.master.slave_state_lock, flags);
2193e8f081aaSYevgeny Petrilin 	if (!slave_state[slave].is_slave_going_down)
2194e8f081aaSYevgeny Petrilin 		slave_state[slave].last_cmd = MLX4_COMM_CMD_RESET;
2195311f813aSJack Morgenstein 	spin_unlock_irqrestore(&priv->mfunc.master.slave_state_lock, flags);
2196e8f081aaSYevgeny Petrilin 	/*with slave in the middle of flr, no need to clean resources again.*/
2197e8f081aaSYevgeny Petrilin inform_slave_state:
2198e8f081aaSYevgeny Petrilin 	memset(&slave_state[slave].event_eq, 0,
2199e8f081aaSYevgeny Petrilin 	       sizeof(struct mlx4_slave_event_eq_info));
2200e8f081aaSYevgeny Petrilin 	__raw_writel((__force u32) cpu_to_be32(reply),
2201e8f081aaSYevgeny Petrilin 		     &priv->mfunc.comm[slave].slave_read);
2202e8f081aaSYevgeny Petrilin 	wmb();
2203e8f081aaSYevgeny Petrilin }
2204e8f081aaSYevgeny Petrilin 
2205e8f081aaSYevgeny Petrilin /* master command processing */
2206e8f081aaSYevgeny Petrilin void mlx4_master_comm_channel(struct work_struct *work)
2207e8f081aaSYevgeny Petrilin {
2208e8f081aaSYevgeny Petrilin 	struct mlx4_mfunc_master_ctx *master =
2209e8f081aaSYevgeny Petrilin 		container_of(work,
2210e8f081aaSYevgeny Petrilin 			     struct mlx4_mfunc_master_ctx,
2211e8f081aaSYevgeny Petrilin 			     comm_work);
2212e8f081aaSYevgeny Petrilin 	struct mlx4_mfunc *mfunc =
2213e8f081aaSYevgeny Petrilin 		container_of(master, struct mlx4_mfunc, master);
2214e8f081aaSYevgeny Petrilin 	struct mlx4_priv *priv =
2215e8f081aaSYevgeny Petrilin 		container_of(mfunc, struct mlx4_priv, mfunc);
2216e8f081aaSYevgeny Petrilin 	struct mlx4_dev *dev = &priv->dev;
2217e8f081aaSYevgeny Petrilin 	__be32 *bit_vec;
2218e8f081aaSYevgeny Petrilin 	u32 comm_cmd;
2219e8f081aaSYevgeny Petrilin 	u32 vec;
2220e8f081aaSYevgeny Petrilin 	int i, j, slave;
2221e8f081aaSYevgeny Petrilin 	int toggle;
2222e8f081aaSYevgeny Petrilin 	int served = 0;
2223e8f081aaSYevgeny Petrilin 	int reported = 0;
2224e8f081aaSYevgeny Petrilin 	u32 slt;
2225e8f081aaSYevgeny Petrilin 
2226e8f081aaSYevgeny Petrilin 	bit_vec = master->comm_arm_bit_vector;
2227e8f081aaSYevgeny Petrilin 	for (i = 0; i < COMM_CHANNEL_BIT_ARRAY_SIZE; i++) {
2228e8f081aaSYevgeny Petrilin 		vec = be32_to_cpu(bit_vec[i]);
2229e8f081aaSYevgeny Petrilin 		for (j = 0; j < 32; j++) {
2230e8f081aaSYevgeny Petrilin 			if (!(vec & (1 << j)))
2231e8f081aaSYevgeny Petrilin 				continue;
2232e8f081aaSYevgeny Petrilin 			++reported;
2233e8f081aaSYevgeny Petrilin 			slave = (i * 32) + j;
2234e8f081aaSYevgeny Petrilin 			comm_cmd = swab32(readl(
2235e8f081aaSYevgeny Petrilin 					  &mfunc->comm[slave].slave_write));
2236e8f081aaSYevgeny Petrilin 			slt = swab32(readl(&mfunc->comm[slave].slave_read))
2237e8f081aaSYevgeny Petrilin 				     >> 31;
2238e8f081aaSYevgeny Petrilin 			toggle = comm_cmd >> 31;
2239e8f081aaSYevgeny Petrilin 			if (toggle != slt) {
2240e8f081aaSYevgeny Petrilin 				if (master->slave_state[slave].comm_toggle
2241e8f081aaSYevgeny Petrilin 				    != slt) {
2242c20862c8SAmir Vadai 					pr_info("slave %d out of sync. read toggle %d, state toggle %d. Resynching.\n",
22431a91de28SJoe Perches 						slave, slt,
2244e8f081aaSYevgeny Petrilin 						master->slave_state[slave].comm_toggle);
2245e8f081aaSYevgeny Petrilin 					master->slave_state[slave].comm_toggle =
2246e8f081aaSYevgeny Petrilin 						slt;
2247e8f081aaSYevgeny Petrilin 				}
2248e8f081aaSYevgeny Petrilin 				mlx4_master_do_cmd(dev, slave,
2249e8f081aaSYevgeny Petrilin 						   comm_cmd >> 16 & 0xff,
2250e8f081aaSYevgeny Petrilin 						   comm_cmd & 0xffff, toggle);
2251e8f081aaSYevgeny Petrilin 				++served;
2252e8f081aaSYevgeny Petrilin 			}
2253e8f081aaSYevgeny Petrilin 		}
2254e8f081aaSYevgeny Petrilin 	}
2255e8f081aaSYevgeny Petrilin 
2256e8f081aaSYevgeny Petrilin 	if (reported && reported != served)
22571a91de28SJoe Perches 		mlx4_warn(dev, "Got command event with bitmask from %d slaves but %d were served\n",
2258e8f081aaSYevgeny Petrilin 			  reported, served);
2259e8f081aaSYevgeny Petrilin 
2260e8f081aaSYevgeny Petrilin 	if (mlx4_ARM_COMM_CHANNEL(dev))
2261e8f081aaSYevgeny Petrilin 		mlx4_warn(dev, "Failed to arm comm channel events\n");
2262e8f081aaSYevgeny Petrilin }
2263e8f081aaSYevgeny Petrilin 
2264ab9c17a0SJack Morgenstein static int sync_toggles(struct mlx4_dev *dev)
2265ab9c17a0SJack Morgenstein {
2266ab9c17a0SJack Morgenstein 	struct mlx4_priv *priv = mlx4_priv(dev);
226755ad3592SYishai Hadas 	u32 wr_toggle;
226855ad3592SYishai Hadas 	u32 rd_toggle;
2269ab9c17a0SJack Morgenstein 	unsigned long end;
2270ab9c17a0SJack Morgenstein 
227155ad3592SYishai Hadas 	wr_toggle = swab32(readl(&priv->mfunc.comm->slave_write));
227255ad3592SYishai Hadas 	if (wr_toggle == 0xffffffff)
227355ad3592SYishai Hadas 		end = jiffies + msecs_to_jiffies(30000);
227455ad3592SYishai Hadas 	else
2275ab9c17a0SJack Morgenstein 		end = jiffies + msecs_to_jiffies(5000);
2276ab9c17a0SJack Morgenstein 
2277ab9c17a0SJack Morgenstein 	while (time_before(jiffies, end)) {
227855ad3592SYishai Hadas 		rd_toggle = swab32(readl(&priv->mfunc.comm->slave_read));
227955ad3592SYishai Hadas 		if (wr_toggle == 0xffffffff || rd_toggle == 0xffffffff) {
228055ad3592SYishai Hadas 			/* PCI might be offline */
228155ad3592SYishai Hadas 			msleep(100);
228255ad3592SYishai Hadas 			wr_toggle = swab32(readl(&priv->mfunc.comm->
228355ad3592SYishai Hadas 					   slave_write));
228455ad3592SYishai Hadas 			continue;
228555ad3592SYishai Hadas 		}
228655ad3592SYishai Hadas 
228755ad3592SYishai Hadas 		if (rd_toggle >> 31 == wr_toggle >> 31) {
228855ad3592SYishai Hadas 			priv->cmd.comm_toggle = rd_toggle >> 31;
2289ab9c17a0SJack Morgenstein 			return 0;
2290ab9c17a0SJack Morgenstein 		}
2291ab9c17a0SJack Morgenstein 
2292ab9c17a0SJack Morgenstein 		cond_resched();
2293ab9c17a0SJack Morgenstein 	}
2294ab9c17a0SJack Morgenstein 
2295ab9c17a0SJack Morgenstein 	/*
2296ab9c17a0SJack Morgenstein 	 * we could reach here if for example the previous VM using this
2297ab9c17a0SJack Morgenstein 	 * function misbehaved and left the channel with unsynced state. We
2298ab9c17a0SJack Morgenstein 	 * should fix this here and give this VM a chance to use a properly
2299ab9c17a0SJack Morgenstein 	 * synced channel
2300ab9c17a0SJack Morgenstein 	 */
2301ab9c17a0SJack Morgenstein 	mlx4_warn(dev, "recovering from previously mis-behaved VM\n");
2302ab9c17a0SJack Morgenstein 	__raw_writel((__force u32) 0, &priv->mfunc.comm->slave_read);
2303ab9c17a0SJack Morgenstein 	__raw_writel((__force u32) 0, &priv->mfunc.comm->slave_write);
2304ab9c17a0SJack Morgenstein 	priv->cmd.comm_toggle = 0;
2305ab9c17a0SJack Morgenstein 
2306ab9c17a0SJack Morgenstein 	return 0;
2307ab9c17a0SJack Morgenstein }
2308ab9c17a0SJack Morgenstein 
2309ab9c17a0SJack Morgenstein int mlx4_multi_func_init(struct mlx4_dev *dev)
2310ab9c17a0SJack Morgenstein {
2311ab9c17a0SJack Morgenstein 	struct mlx4_priv *priv = mlx4_priv(dev);
2312ab9c17a0SJack Morgenstein 	struct mlx4_slave_state *s_state;
2313803143fbSMarcel Apfelbaum 	int i, j, err, port;
2314ab9c17a0SJack Morgenstein 
2315ab9c17a0SJack Morgenstein 	if (mlx4_is_master(dev))
2316ab9c17a0SJack Morgenstein 		priv->mfunc.comm =
2317872bf2fbSYishai Hadas 		ioremap(pci_resource_start(dev->persist->pdev,
2318872bf2fbSYishai Hadas 					   priv->fw.comm_bar) +
2319ab9c17a0SJack Morgenstein 			priv->fw.comm_base, MLX4_COMM_PAGESIZE);
2320ab9c17a0SJack Morgenstein 	else
2321ab9c17a0SJack Morgenstein 		priv->mfunc.comm =
2322872bf2fbSYishai Hadas 		ioremap(pci_resource_start(dev->persist->pdev, 2) +
2323ab9c17a0SJack Morgenstein 			MLX4_SLAVE_COMM_BASE, MLX4_COMM_PAGESIZE);
2324ab9c17a0SJack Morgenstein 	if (!priv->mfunc.comm) {
23251a91de28SJoe Perches 		mlx4_err(dev, "Couldn't map communication vector\n");
2326ab9c17a0SJack Morgenstein 		goto err_vhcr;
2327ab9c17a0SJack Morgenstein 	}
2328ab9c17a0SJack Morgenstein 
2329ab9c17a0SJack Morgenstein 	if (mlx4_is_master(dev)) {
23304abccb61SIdo Shamay 		struct mlx4_vf_oper_state *vf_oper;
23314abccb61SIdo Shamay 		struct mlx4_vf_admin_state *vf_admin;
23324abccb61SIdo Shamay 
2333ab9c17a0SJack Morgenstein 		priv->mfunc.master.slave_state =
2334ab9c17a0SJack Morgenstein 			kzalloc(dev->num_slaves *
2335ab9c17a0SJack Morgenstein 				sizeof(struct mlx4_slave_state), GFP_KERNEL);
2336ab9c17a0SJack Morgenstein 		if (!priv->mfunc.master.slave_state)
2337ab9c17a0SJack Morgenstein 			goto err_comm;
2338ab9c17a0SJack Morgenstein 
23390eb62b93SRony Efraim 		priv->mfunc.master.vf_admin =
23400eb62b93SRony Efraim 			kzalloc(dev->num_slaves *
23410eb62b93SRony Efraim 				sizeof(struct mlx4_vf_admin_state), GFP_KERNEL);
23420eb62b93SRony Efraim 		if (!priv->mfunc.master.vf_admin)
23430eb62b93SRony Efraim 			goto err_comm_admin;
23440eb62b93SRony Efraim 
23450eb62b93SRony Efraim 		priv->mfunc.master.vf_oper =
23460eb62b93SRony Efraim 			kzalloc(dev->num_slaves *
23470eb62b93SRony Efraim 				sizeof(struct mlx4_vf_oper_state), GFP_KERNEL);
23480eb62b93SRony Efraim 		if (!priv->mfunc.master.vf_oper)
23490eb62b93SRony Efraim 			goto err_comm_oper;
23500eb62b93SRony Efraim 
2351ab9c17a0SJack Morgenstein 		for (i = 0; i < dev->num_slaves; ++i) {
23524abccb61SIdo Shamay 			vf_admin = &priv->mfunc.master.vf_admin[i];
23534abccb61SIdo Shamay 			vf_oper = &priv->mfunc.master.vf_oper[i];
2354ab9c17a0SJack Morgenstein 			s_state = &priv->mfunc.master.slave_state[i];
2355ab9c17a0SJack Morgenstein 			s_state->last_cmd = MLX4_COMM_CMD_RESET;
2356bffb023aSJack Morgenstein 			mutex_init(&priv->mfunc.master.gen_eqe_mutex[i]);
2357803143fbSMarcel Apfelbaum 			for (j = 0; j < MLX4_EVENT_TYPES_NUM; ++j)
2358803143fbSMarcel Apfelbaum 				s_state->event_eq[j].eqn = -1;
2359ab9c17a0SJack Morgenstein 			__raw_writel((__force u32) 0,
2360ab9c17a0SJack Morgenstein 				     &priv->mfunc.comm[i].slave_write);
2361ab9c17a0SJack Morgenstein 			__raw_writel((__force u32) 0,
2362ab9c17a0SJack Morgenstein 				     &priv->mfunc.comm[i].slave_read);
2363ab9c17a0SJack Morgenstein 			mmiowb();
2364ab9c17a0SJack Morgenstein 			for (port = 1; port <= MLX4_MAX_PORTS; port++) {
23654abccb61SIdo Shamay 				struct mlx4_vport_state *admin_vport;
23664abccb61SIdo Shamay 				struct mlx4_vport_state *oper_vport;
23674abccb61SIdo Shamay 
2368ab9c17a0SJack Morgenstein 				s_state->vlan_filter[port] =
2369ab9c17a0SJack Morgenstein 					kzalloc(sizeof(struct mlx4_vlan_fltr),
2370ab9c17a0SJack Morgenstein 						GFP_KERNEL);
2371ab9c17a0SJack Morgenstein 				if (!s_state->vlan_filter[port]) {
2372ab9c17a0SJack Morgenstein 					if (--port)
2373ab9c17a0SJack Morgenstein 						kfree(s_state->vlan_filter[port]);
2374ab9c17a0SJack Morgenstein 					goto err_slaves;
2375ab9c17a0SJack Morgenstein 				}
23764abccb61SIdo Shamay 
23774abccb61SIdo Shamay 				admin_vport = &vf_admin->vport[port];
23784abccb61SIdo Shamay 				oper_vport = &vf_oper->vport[port].state;
2379ab9c17a0SJack Morgenstein 				INIT_LIST_HEAD(&s_state->mcast_filters[port]);
23804abccb61SIdo Shamay 				admin_vport->default_vlan = MLX4_VGT;
23814abccb61SIdo Shamay 				oper_vport->default_vlan = MLX4_VGT;
238208068cd5SIdo Shamay 				admin_vport->qos_vport =
238308068cd5SIdo Shamay 						MLX4_VPP_DEFAULT_VPORT;
238408068cd5SIdo Shamay 				oper_vport->qos_vport = MLX4_VPP_DEFAULT_VPORT;
23854abccb61SIdo Shamay 				vf_oper->vport[port].vlan_idx = NO_INDX;
23864abccb61SIdo Shamay 				vf_oper->vport[port].mac_idx = NO_INDX;
2387fb517a4fSYishai Hadas 				mlx4_set_random_admin_guid(dev, i, port);
2388ab9c17a0SJack Morgenstein 			}
2389ab9c17a0SJack Morgenstein 			spin_lock_init(&s_state->lock);
2390ab9c17a0SJack Morgenstein 		}
2391ab9c17a0SJack Morgenstein 
2392666672d4SIdo Shamay 		if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_QOS_VPP) {
2393666672d4SIdo Shamay 			for (port = 1; port <= dev->caps.num_ports; port++) {
2394666672d4SIdo Shamay 				if (mlx4_is_eth(dev, port)) {
2395666672d4SIdo Shamay 					mlx4_set_default_port_qos(dev, port);
2396666672d4SIdo Shamay 					mlx4_allocate_port_vpps(dev, port);
2397666672d4SIdo Shamay 				}
2398666672d4SIdo Shamay 			}
2399666672d4SIdo Shamay 		}
2400666672d4SIdo Shamay 
240108ff3235SOr Gerlitz 		memset(&priv->mfunc.master.cmd_eqe, 0, dev->caps.eqe_size);
2402ab9c17a0SJack Morgenstein 		priv->mfunc.master.cmd_eqe.type = MLX4_EVENT_TYPE_CMD;
2403ab9c17a0SJack Morgenstein 		INIT_WORK(&priv->mfunc.master.comm_work,
2404ab9c17a0SJack Morgenstein 			  mlx4_master_comm_channel);
2405ab9c17a0SJack Morgenstein 		INIT_WORK(&priv->mfunc.master.slave_event_work,
2406ab9c17a0SJack Morgenstein 			  mlx4_gen_slave_eqe);
2407ab9c17a0SJack Morgenstein 		INIT_WORK(&priv->mfunc.master.slave_flr_event_work,
2408ab9c17a0SJack Morgenstein 			  mlx4_master_handle_slave_flr);
2409ab9c17a0SJack Morgenstein 		spin_lock_init(&priv->mfunc.master.slave_state_lock);
2410992e8e6eSJack Morgenstein 		spin_lock_init(&priv->mfunc.master.slave_eq.event_lock);
2411ab9c17a0SJack Morgenstein 		priv->mfunc.master.comm_wq =
2412ab9c17a0SJack Morgenstein 			create_singlethread_workqueue("mlx4_comm");
2413ab9c17a0SJack Morgenstein 		if (!priv->mfunc.master.comm_wq)
2414ab9c17a0SJack Morgenstein 			goto err_slaves;
2415ab9c17a0SJack Morgenstein 
2416ab9c17a0SJack Morgenstein 		if (mlx4_init_resource_tracker(dev))
2417ab9c17a0SJack Morgenstein 			goto err_thread;
2418ab9c17a0SJack Morgenstein 
2419ab9c17a0SJack Morgenstein 	} else {
2420ab9c17a0SJack Morgenstein 		err = sync_toggles(dev);
2421ab9c17a0SJack Morgenstein 		if (err) {
2422ab9c17a0SJack Morgenstein 			mlx4_err(dev, "Couldn't sync toggles\n");
2423ab9c17a0SJack Morgenstein 			goto err_comm;
2424ab9c17a0SJack Morgenstein 		}
2425ab9c17a0SJack Morgenstein 	}
2426ab9c17a0SJack Morgenstein 	return 0;
2427ab9c17a0SJack Morgenstein 
2428ab9c17a0SJack Morgenstein err_thread:
2429ab9c17a0SJack Morgenstein 	flush_workqueue(priv->mfunc.master.comm_wq);
2430ab9c17a0SJack Morgenstein 	destroy_workqueue(priv->mfunc.master.comm_wq);
2431ab9c17a0SJack Morgenstein err_slaves:
2432ab9c17a0SJack Morgenstein 	while (--i) {
2433ab9c17a0SJack Morgenstein 		for (port = 1; port <= MLX4_MAX_PORTS; port++)
2434ab9c17a0SJack Morgenstein 			kfree(priv->mfunc.master.slave_state[i].vlan_filter[port]);
2435ab9c17a0SJack Morgenstein 	}
24360eb62b93SRony Efraim 	kfree(priv->mfunc.master.vf_oper);
24370eb62b93SRony Efraim err_comm_oper:
24380eb62b93SRony Efraim 	kfree(priv->mfunc.master.vf_admin);
24390eb62b93SRony Efraim err_comm_admin:
2440ab9c17a0SJack Morgenstein 	kfree(priv->mfunc.master.slave_state);
2441ab9c17a0SJack Morgenstein err_comm:
2442ab9c17a0SJack Morgenstein 	iounmap(priv->mfunc.comm);
2443ab9c17a0SJack Morgenstein err_vhcr:
2444872bf2fbSYishai Hadas 	dma_free_coherent(&dev->persist->pdev->dev, PAGE_SIZE,
2445ab9c17a0SJack Morgenstein 			  priv->mfunc.vhcr,
2446ab9c17a0SJack Morgenstein 			  priv->mfunc.vhcr_dma);
2447ab9c17a0SJack Morgenstein 	priv->mfunc.vhcr = NULL;
2448ab9c17a0SJack Morgenstein 	return -ENOMEM;
2449ab9c17a0SJack Morgenstein }
2450ab9c17a0SJack Morgenstein 
24515a2cc190SJeff Kirsher int mlx4_cmd_init(struct mlx4_dev *dev)
24525a2cc190SJeff Kirsher {
24535a2cc190SJeff Kirsher 	struct mlx4_priv *priv = mlx4_priv(dev);
2454ffc39f6dSMatan Barak 	int flags = 0;
24555a2cc190SJeff Kirsher 
2456ffc39f6dSMatan Barak 	if (!priv->cmd.initialized) {
2457f3d4c89eSRoland Dreier 		mutex_init(&priv->cmd.slave_cmd_mutex);
24585a2cc190SJeff Kirsher 		sema_init(&priv->cmd.poll_sem, 1);
24595a2cc190SJeff Kirsher 		priv->cmd.use_events = 0;
24605a2cc190SJeff Kirsher 		priv->cmd.toggle     = 1;
2461ffc39f6dSMatan Barak 		priv->cmd.initialized = 1;
2462ffc39f6dSMatan Barak 		flags |= MLX4_CMD_CLEANUP_STRUCT;
2463ffc39f6dSMatan Barak 	}
24645a2cc190SJeff Kirsher 
2465ffc39f6dSMatan Barak 	if (!mlx4_is_slave(dev) && !priv->cmd.hcr) {
2466872bf2fbSYishai Hadas 		priv->cmd.hcr = ioremap(pci_resource_start(dev->persist->pdev,
2467872bf2fbSYishai Hadas 					0) + MLX4_HCR_BASE, MLX4_HCR_SIZE);
24685a2cc190SJeff Kirsher 		if (!priv->cmd.hcr) {
24691a91de28SJoe Perches 			mlx4_err(dev, "Couldn't map command register\n");
2470ffc39f6dSMatan Barak 			goto err;
24715a2cc190SJeff Kirsher 		}
2472ffc39f6dSMatan Barak 		flags |= MLX4_CMD_CLEANUP_HCR;
2473e8f081aaSYevgeny Petrilin 	}
24745a2cc190SJeff Kirsher 
2475ffc39f6dSMatan Barak 	if (mlx4_is_mfunc(dev) && !priv->mfunc.vhcr) {
2476872bf2fbSYishai Hadas 		priv->mfunc.vhcr = dma_alloc_coherent(&dev->persist->pdev->dev,
2477872bf2fbSYishai Hadas 						      PAGE_SIZE,
2478f3d4c89eSRoland Dreier 						      &priv->mfunc.vhcr_dma,
2479f3d4c89eSRoland Dreier 						      GFP_KERNEL);
2480d0320f75SJoe Perches 		if (!priv->mfunc.vhcr)
2481ffc39f6dSMatan Barak 			goto err;
2482ffc39f6dSMatan Barak 
2483ffc39f6dSMatan Barak 		flags |= MLX4_CMD_CLEANUP_VHCR;
2484f3d4c89eSRoland Dreier 	}
2485f3d4c89eSRoland Dreier 
2486ffc39f6dSMatan Barak 	if (!priv->cmd.pool) {
2487872bf2fbSYishai Hadas 		priv->cmd.pool = pci_pool_create("mlx4_cmd",
2488872bf2fbSYishai Hadas 						 dev->persist->pdev,
24895a2cc190SJeff Kirsher 						 MLX4_MAILBOX_SIZE,
24905a2cc190SJeff Kirsher 						 MLX4_MAILBOX_SIZE, 0);
2491e8f081aaSYevgeny Petrilin 		if (!priv->cmd.pool)
2492ffc39f6dSMatan Barak 			goto err;
2493ffc39f6dSMatan Barak 
2494ffc39f6dSMatan Barak 		flags |= MLX4_CMD_CLEANUP_POOL;
2495ffc39f6dSMatan Barak 	}
24965a2cc190SJeff Kirsher 
24975a2cc190SJeff Kirsher 	return 0;
2498e8f081aaSYevgeny Petrilin 
2499ffc39f6dSMatan Barak err:
2500ffc39f6dSMatan Barak 	mlx4_cmd_cleanup(dev, flags);
2501e8f081aaSYevgeny Petrilin 	return -ENOMEM;
25025a2cc190SJeff Kirsher }
25035a2cc190SJeff Kirsher 
250455ad3592SYishai Hadas void mlx4_report_internal_err_comm_event(struct mlx4_dev *dev)
250555ad3592SYishai Hadas {
250655ad3592SYishai Hadas 	struct mlx4_priv *priv = mlx4_priv(dev);
250755ad3592SYishai Hadas 	int slave;
250855ad3592SYishai Hadas 	u32 slave_read;
250955ad3592SYishai Hadas 
251055ad3592SYishai Hadas 	/* Report an internal error event to all
251155ad3592SYishai Hadas 	 * communication channels.
251255ad3592SYishai Hadas 	 */
251355ad3592SYishai Hadas 	for (slave = 0; slave < dev->num_slaves; slave++) {
251455ad3592SYishai Hadas 		slave_read = swab32(readl(&priv->mfunc.comm[slave].slave_read));
251555ad3592SYishai Hadas 		slave_read |= (u32)COMM_CHAN_EVENT_INTERNAL_ERR;
251655ad3592SYishai Hadas 		__raw_writel((__force u32)cpu_to_be32(slave_read),
251755ad3592SYishai Hadas 			     &priv->mfunc.comm[slave].slave_read);
251855ad3592SYishai Hadas 		/* Make sure that our comm channel write doesn't
251955ad3592SYishai Hadas 		 * get mixed in with writes from another CPU.
252055ad3592SYishai Hadas 		 */
252155ad3592SYishai Hadas 		mmiowb();
252255ad3592SYishai Hadas 	}
252355ad3592SYishai Hadas }
252455ad3592SYishai Hadas 
2525ab9c17a0SJack Morgenstein void mlx4_multi_func_cleanup(struct mlx4_dev *dev)
2526ab9c17a0SJack Morgenstein {
2527ab9c17a0SJack Morgenstein 	struct mlx4_priv *priv = mlx4_priv(dev);
2528ab9c17a0SJack Morgenstein 	int i, port;
2529ab9c17a0SJack Morgenstein 
2530ab9c17a0SJack Morgenstein 	if (mlx4_is_master(dev)) {
2531ab9c17a0SJack Morgenstein 		flush_workqueue(priv->mfunc.master.comm_wq);
2532ab9c17a0SJack Morgenstein 		destroy_workqueue(priv->mfunc.master.comm_wq);
2533ab9c17a0SJack Morgenstein 		for (i = 0; i < dev->num_slaves; i++) {
2534ab9c17a0SJack Morgenstein 			for (port = 1; port <= MLX4_MAX_PORTS; port++)
2535ab9c17a0SJack Morgenstein 				kfree(priv->mfunc.master.slave_state[i].vlan_filter[port]);
2536ab9c17a0SJack Morgenstein 		}
2537ab9c17a0SJack Morgenstein 		kfree(priv->mfunc.master.slave_state);
25380eb62b93SRony Efraim 		kfree(priv->mfunc.master.vf_admin);
25390eb62b93SRony Efraim 		kfree(priv->mfunc.master.vf_oper);
254055ad3592SYishai Hadas 		dev->num_slaves = 0;
2541f08ad06cSEugenia Emantayev 	}
2542f08ad06cSEugenia Emantayev 
2543ab9c17a0SJack Morgenstein 	iounmap(priv->mfunc.comm);
2544ab9c17a0SJack Morgenstein }
2545ab9c17a0SJack Morgenstein 
2546ffc39f6dSMatan Barak void mlx4_cmd_cleanup(struct mlx4_dev *dev, int cleanup_mask)
25475a2cc190SJeff Kirsher {
25485a2cc190SJeff Kirsher 	struct mlx4_priv *priv = mlx4_priv(dev);
25495a2cc190SJeff Kirsher 
2550ffc39f6dSMatan Barak 	if (priv->cmd.pool && (cleanup_mask & MLX4_CMD_CLEANUP_POOL)) {
25515a2cc190SJeff Kirsher 		pci_pool_destroy(priv->cmd.pool);
2552ffc39f6dSMatan Barak 		priv->cmd.pool = NULL;
2553ffc39f6dSMatan Barak 	}
2554e8f081aaSYevgeny Petrilin 
2555ffc39f6dSMatan Barak 	if (!mlx4_is_slave(dev) && priv->cmd.hcr &&
2556ffc39f6dSMatan Barak 	    (cleanup_mask & MLX4_CMD_CLEANUP_HCR)) {
25575a2cc190SJeff Kirsher 		iounmap(priv->cmd.hcr);
2558ffc39f6dSMatan Barak 		priv->cmd.hcr = NULL;
2559ffc39f6dSMatan Barak 	}
2560ffc39f6dSMatan Barak 	if (mlx4_is_mfunc(dev) && priv->mfunc.vhcr &&
2561ffc39f6dSMatan Barak 	    (cleanup_mask & MLX4_CMD_CLEANUP_VHCR)) {
2562872bf2fbSYishai Hadas 		dma_free_coherent(&dev->persist->pdev->dev, PAGE_SIZE,
2563f3d4c89eSRoland Dreier 				  priv->mfunc.vhcr, priv->mfunc.vhcr_dma);
2564f3d4c89eSRoland Dreier 		priv->mfunc.vhcr = NULL;
25655a2cc190SJeff Kirsher 	}
2566ffc39f6dSMatan Barak 	if (priv->cmd.initialized && (cleanup_mask & MLX4_CMD_CLEANUP_STRUCT))
2567ffc39f6dSMatan Barak 		priv->cmd.initialized = 0;
2568ffc39f6dSMatan Barak }
25695a2cc190SJeff Kirsher 
25705a2cc190SJeff Kirsher /*
25715a2cc190SJeff Kirsher  * Switch to using events to issue FW commands (can only be called
25725a2cc190SJeff Kirsher  * after event queue for command events has been initialized).
25735a2cc190SJeff Kirsher  */
25745a2cc190SJeff Kirsher int mlx4_cmd_use_events(struct mlx4_dev *dev)
25755a2cc190SJeff Kirsher {
25765a2cc190SJeff Kirsher 	struct mlx4_priv *priv = mlx4_priv(dev);
25775a2cc190SJeff Kirsher 	int i;
2578e8f081aaSYevgeny Petrilin 	int err = 0;
25795a2cc190SJeff Kirsher 
25805a2cc190SJeff Kirsher 	priv->cmd.context = kmalloc(priv->cmd.max_cmds *
25815a2cc190SJeff Kirsher 				   sizeof (struct mlx4_cmd_context),
25825a2cc190SJeff Kirsher 				   GFP_KERNEL);
25835a2cc190SJeff Kirsher 	if (!priv->cmd.context)
25845a2cc190SJeff Kirsher 		return -ENOMEM;
25855a2cc190SJeff Kirsher 
25865a2cc190SJeff Kirsher 	for (i = 0; i < priv->cmd.max_cmds; ++i) {
25875a2cc190SJeff Kirsher 		priv->cmd.context[i].token = i;
25885a2cc190SJeff Kirsher 		priv->cmd.context[i].next  = i + 1;
2589f5aef5aaSYishai Hadas 		/* To support fatal error flow, initialize all
2590f5aef5aaSYishai Hadas 		 * cmd contexts to allow simulating completions
2591f5aef5aaSYishai Hadas 		 * with complete() at any time.
2592f5aef5aaSYishai Hadas 		 */
2593f5aef5aaSYishai Hadas 		init_completion(&priv->cmd.context[i].done);
25945a2cc190SJeff Kirsher 	}
25955a2cc190SJeff Kirsher 
25965a2cc190SJeff Kirsher 	priv->cmd.context[priv->cmd.max_cmds - 1].next = -1;
25975a2cc190SJeff Kirsher 	priv->cmd.free_head = 0;
25985a2cc190SJeff Kirsher 
25995a2cc190SJeff Kirsher 	sema_init(&priv->cmd.event_sem, priv->cmd.max_cmds);
26005a2cc190SJeff Kirsher 	spin_lock_init(&priv->cmd.context_lock);
26015a2cc190SJeff Kirsher 
26025a2cc190SJeff Kirsher 	for (priv->cmd.token_mask = 1;
26035a2cc190SJeff Kirsher 	     priv->cmd.token_mask < priv->cmd.max_cmds;
26045a2cc190SJeff Kirsher 	     priv->cmd.token_mask <<= 1)
26055a2cc190SJeff Kirsher 		; /* nothing */
26065a2cc190SJeff Kirsher 	--priv->cmd.token_mask;
26075a2cc190SJeff Kirsher 
2608e8f081aaSYevgeny Petrilin 	down(&priv->cmd.poll_sem);
26095a2cc190SJeff Kirsher 	priv->cmd.use_events = 1;
26105a2cc190SJeff Kirsher 
2611e8f081aaSYevgeny Petrilin 	return err;
26125a2cc190SJeff Kirsher }
26135a2cc190SJeff Kirsher 
26145a2cc190SJeff Kirsher /*
26155a2cc190SJeff Kirsher  * Switch back to polling (used when shutting down the device)
26165a2cc190SJeff Kirsher  */
26175a2cc190SJeff Kirsher void mlx4_cmd_use_polling(struct mlx4_dev *dev)
26185a2cc190SJeff Kirsher {
26195a2cc190SJeff Kirsher 	struct mlx4_priv *priv = mlx4_priv(dev);
26205a2cc190SJeff Kirsher 	int i;
26215a2cc190SJeff Kirsher 
26225a2cc190SJeff Kirsher 	priv->cmd.use_events = 0;
26235a2cc190SJeff Kirsher 
26245a2cc190SJeff Kirsher 	for (i = 0; i < priv->cmd.max_cmds; ++i)
26255a2cc190SJeff Kirsher 		down(&priv->cmd.event_sem);
26265a2cc190SJeff Kirsher 
26275a2cc190SJeff Kirsher 	kfree(priv->cmd.context);
26285a2cc190SJeff Kirsher 
26295a2cc190SJeff Kirsher 	up(&priv->cmd.poll_sem);
26305a2cc190SJeff Kirsher }
26315a2cc190SJeff Kirsher 
26325a2cc190SJeff Kirsher struct mlx4_cmd_mailbox *mlx4_alloc_cmd_mailbox(struct mlx4_dev *dev)
26335a2cc190SJeff Kirsher {
26345a2cc190SJeff Kirsher 	struct mlx4_cmd_mailbox *mailbox;
26355a2cc190SJeff Kirsher 
26365a2cc190SJeff Kirsher 	mailbox = kmalloc(sizeof *mailbox, GFP_KERNEL);
26375a2cc190SJeff Kirsher 	if (!mailbox)
26385a2cc190SJeff Kirsher 		return ERR_PTR(-ENOMEM);
26395a2cc190SJeff Kirsher 
26405a2cc190SJeff Kirsher 	mailbox->buf = pci_pool_alloc(mlx4_priv(dev)->cmd.pool, GFP_KERNEL,
26415a2cc190SJeff Kirsher 				      &mailbox->dma);
26425a2cc190SJeff Kirsher 	if (!mailbox->buf) {
26435a2cc190SJeff Kirsher 		kfree(mailbox);
26445a2cc190SJeff Kirsher 		return ERR_PTR(-ENOMEM);
26455a2cc190SJeff Kirsher 	}
26465a2cc190SJeff Kirsher 
2647571b8b92SJack Morgenstein 	memset(mailbox->buf, 0, MLX4_MAILBOX_SIZE);
2648571b8b92SJack Morgenstein 
26495a2cc190SJeff Kirsher 	return mailbox;
26505a2cc190SJeff Kirsher }
26515a2cc190SJeff Kirsher EXPORT_SYMBOL_GPL(mlx4_alloc_cmd_mailbox);
26525a2cc190SJeff Kirsher 
2653e8f081aaSYevgeny Petrilin void mlx4_free_cmd_mailbox(struct mlx4_dev *dev,
2654e8f081aaSYevgeny Petrilin 			   struct mlx4_cmd_mailbox *mailbox)
26555a2cc190SJeff Kirsher {
26565a2cc190SJeff Kirsher 	if (!mailbox)
26575a2cc190SJeff Kirsher 		return;
26585a2cc190SJeff Kirsher 
26595a2cc190SJeff Kirsher 	pci_pool_free(mlx4_priv(dev)->cmd.pool, mailbox->buf, mailbox->dma);
26605a2cc190SJeff Kirsher 	kfree(mailbox);
26615a2cc190SJeff Kirsher }
26625a2cc190SJeff Kirsher EXPORT_SYMBOL_GPL(mlx4_free_cmd_mailbox);
2663e8f081aaSYevgeny Petrilin 
2664e8f081aaSYevgeny Petrilin u32 mlx4_comm_get_version(void)
2665e8f081aaSYevgeny Petrilin {
2666e8f081aaSYevgeny Petrilin 	 return ((u32) CMD_CHAN_IF_REV << 8) | (u32) CMD_CHAN_VER;
2667e8f081aaSYevgeny Petrilin }
26688f7ba3caSRony Efraim 
26698f7ba3caSRony Efraim static int mlx4_get_slave_indx(struct mlx4_dev *dev, int vf)
26708f7ba3caSRony Efraim {
2671872bf2fbSYishai Hadas 	if ((vf < 0) || (vf >= dev->persist->num_vfs)) {
2672872bf2fbSYishai Hadas 		mlx4_err(dev, "Bad vf number:%d (number of activated vf: %d)\n",
2673872bf2fbSYishai Hadas 			 vf, dev->persist->num_vfs);
26748f7ba3caSRony Efraim 		return -EINVAL;
26758f7ba3caSRony Efraim 	}
26768f7ba3caSRony Efraim 
26778f7ba3caSRony Efraim 	return vf+1;
26788f7ba3caSRony Efraim }
26798f7ba3caSRony Efraim 
2680f74462acSMatan Barak int mlx4_get_vf_indx(struct mlx4_dev *dev, int slave)
2681f74462acSMatan Barak {
2682872bf2fbSYishai Hadas 	if (slave < 1 || slave > dev->persist->num_vfs) {
2683f74462acSMatan Barak 		mlx4_err(dev,
2684f74462acSMatan Barak 			 "Bad slave number:%d (number of activated slaves: %lu)\n",
2685f74462acSMatan Barak 			 slave, dev->num_slaves);
2686f74462acSMatan Barak 		return -EINVAL;
2687f74462acSMatan Barak 	}
2688f74462acSMatan Barak 	return slave - 1;
2689f74462acSMatan Barak }
2690f74462acSMatan Barak 
2691f5aef5aaSYishai Hadas void mlx4_cmd_wake_completions(struct mlx4_dev *dev)
2692f5aef5aaSYishai Hadas {
2693f5aef5aaSYishai Hadas 	struct mlx4_priv *priv = mlx4_priv(dev);
2694f5aef5aaSYishai Hadas 	struct mlx4_cmd_context *context;
2695f5aef5aaSYishai Hadas 	int i;
2696f5aef5aaSYishai Hadas 
2697f5aef5aaSYishai Hadas 	spin_lock(&priv->cmd.context_lock);
2698f5aef5aaSYishai Hadas 	if (priv->cmd.context) {
2699f5aef5aaSYishai Hadas 		for (i = 0; i < priv->cmd.max_cmds; ++i) {
2700f5aef5aaSYishai Hadas 			context = &priv->cmd.context[i];
2701f5aef5aaSYishai Hadas 			context->fw_status = CMD_STAT_INTERNAL_ERR;
2702f5aef5aaSYishai Hadas 			context->result    =
2703f5aef5aaSYishai Hadas 				mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR);
2704f5aef5aaSYishai Hadas 			complete(&context->done);
2705f5aef5aaSYishai Hadas 		}
2706f5aef5aaSYishai Hadas 	}
2707f5aef5aaSYishai Hadas 	spin_unlock(&priv->cmd.context_lock);
2708f5aef5aaSYishai Hadas }
2709f5aef5aaSYishai Hadas 
2710f74462acSMatan Barak struct mlx4_active_ports mlx4_get_active_ports(struct mlx4_dev *dev, int slave)
2711f74462acSMatan Barak {
2712f74462acSMatan Barak 	struct mlx4_active_ports actv_ports;
2713f74462acSMatan Barak 	int vf;
2714f74462acSMatan Barak 
2715f74462acSMatan Barak 	bitmap_zero(actv_ports.ports, MLX4_MAX_PORTS);
2716f74462acSMatan Barak 
2717f74462acSMatan Barak 	if (slave == 0) {
2718f74462acSMatan Barak 		bitmap_fill(actv_ports.ports, dev->caps.num_ports);
2719f74462acSMatan Barak 		return actv_ports;
2720f74462acSMatan Barak 	}
2721f74462acSMatan Barak 
2722f74462acSMatan Barak 	vf = mlx4_get_vf_indx(dev, slave);
2723f74462acSMatan Barak 	if (vf < 0)
2724f74462acSMatan Barak 		return actv_ports;
2725f74462acSMatan Barak 
2726f74462acSMatan Barak 	bitmap_set(actv_ports.ports, dev->dev_vfs[vf].min_port - 1,
2727f74462acSMatan Barak 		   min((int)dev->dev_vfs[mlx4_get_vf_indx(dev, slave)].n_ports,
2728f74462acSMatan Barak 		   dev->caps.num_ports));
2729f74462acSMatan Barak 
2730f74462acSMatan Barak 	return actv_ports;
2731f74462acSMatan Barak }
2732f74462acSMatan Barak EXPORT_SYMBOL_GPL(mlx4_get_active_ports);
2733f74462acSMatan Barak 
2734f74462acSMatan Barak int mlx4_slave_convert_port(struct mlx4_dev *dev, int slave, int port)
2735f74462acSMatan Barak {
2736f74462acSMatan Barak 	unsigned n;
2737f74462acSMatan Barak 	struct mlx4_active_ports actv_ports = mlx4_get_active_ports(dev, slave);
2738f74462acSMatan Barak 	unsigned m = bitmap_weight(actv_ports.ports, dev->caps.num_ports);
2739f74462acSMatan Barak 
2740f74462acSMatan Barak 	if (port <= 0 || port > m)
2741f74462acSMatan Barak 		return -EINVAL;
2742f74462acSMatan Barak 
2743f74462acSMatan Barak 	n = find_first_bit(actv_ports.ports, dev->caps.num_ports);
2744f74462acSMatan Barak 	if (port <= n)
2745f74462acSMatan Barak 		port = n + 1;
2746f74462acSMatan Barak 
2747f74462acSMatan Barak 	return port;
2748f74462acSMatan Barak }
2749f74462acSMatan Barak EXPORT_SYMBOL_GPL(mlx4_slave_convert_port);
2750f74462acSMatan Barak 
2751f74462acSMatan Barak int mlx4_phys_to_slave_port(struct mlx4_dev *dev, int slave, int port)
2752f74462acSMatan Barak {
2753f74462acSMatan Barak 	struct mlx4_active_ports actv_ports = mlx4_get_active_ports(dev, slave);
2754f74462acSMatan Barak 	if (test_bit(port - 1, actv_ports.ports))
2755f74462acSMatan Barak 		return port -
2756f74462acSMatan Barak 			find_first_bit(actv_ports.ports, dev->caps.num_ports);
2757f74462acSMatan Barak 
2758f74462acSMatan Barak 	return -1;
2759f74462acSMatan Barak }
2760f74462acSMatan Barak EXPORT_SYMBOL_GPL(mlx4_phys_to_slave_port);
2761f74462acSMatan Barak 
2762f74462acSMatan Barak struct mlx4_slaves_pport mlx4_phys_to_slaves_pport(struct mlx4_dev *dev,
2763f74462acSMatan Barak 						   int port)
2764f74462acSMatan Barak {
2765f74462acSMatan Barak 	unsigned i;
2766f74462acSMatan Barak 	struct mlx4_slaves_pport slaves_pport;
2767f74462acSMatan Barak 
2768f74462acSMatan Barak 	bitmap_zero(slaves_pport.slaves, MLX4_MFUNC_MAX);
2769f74462acSMatan Barak 
2770f74462acSMatan Barak 	if (port <= 0 || port > dev->caps.num_ports)
2771f74462acSMatan Barak 		return slaves_pport;
2772f74462acSMatan Barak 
2773872bf2fbSYishai Hadas 	for (i = 0; i < dev->persist->num_vfs + 1; i++) {
2774f74462acSMatan Barak 		struct mlx4_active_ports actv_ports =
2775f74462acSMatan Barak 			mlx4_get_active_ports(dev, i);
2776f74462acSMatan Barak 		if (test_bit(port - 1, actv_ports.ports))
2777f74462acSMatan Barak 			set_bit(i, slaves_pport.slaves);
2778f74462acSMatan Barak 	}
2779f74462acSMatan Barak 
2780f74462acSMatan Barak 	return slaves_pport;
2781f74462acSMatan Barak }
2782f74462acSMatan Barak EXPORT_SYMBOL_GPL(mlx4_phys_to_slaves_pport);
2783f74462acSMatan Barak 
2784f74462acSMatan Barak struct mlx4_slaves_pport mlx4_phys_to_slaves_pport_actv(
2785f74462acSMatan Barak 		struct mlx4_dev *dev,
2786f74462acSMatan Barak 		const struct mlx4_active_ports *crit_ports)
2787f74462acSMatan Barak {
2788f74462acSMatan Barak 	unsigned i;
2789f74462acSMatan Barak 	struct mlx4_slaves_pport slaves_pport;
2790f74462acSMatan Barak 
2791f74462acSMatan Barak 	bitmap_zero(slaves_pport.slaves, MLX4_MFUNC_MAX);
2792f74462acSMatan Barak 
2793872bf2fbSYishai Hadas 	for (i = 0; i < dev->persist->num_vfs + 1; i++) {
2794f74462acSMatan Barak 		struct mlx4_active_ports actv_ports =
2795f74462acSMatan Barak 			mlx4_get_active_ports(dev, i);
2796f74462acSMatan Barak 		if (bitmap_equal(crit_ports->ports, actv_ports.ports,
2797f74462acSMatan Barak 				 dev->caps.num_ports))
2798f74462acSMatan Barak 			set_bit(i, slaves_pport.slaves);
2799f74462acSMatan Barak 	}
2800f74462acSMatan Barak 
2801f74462acSMatan Barak 	return slaves_pport;
2802f74462acSMatan Barak }
2803f74462acSMatan Barak EXPORT_SYMBOL_GPL(mlx4_phys_to_slaves_pport_actv);
2804f74462acSMatan Barak 
2805a91c772fSMatan Barak static int mlx4_slaves_closest_port(struct mlx4_dev *dev, int slave, int port)
2806a91c772fSMatan Barak {
2807a91c772fSMatan Barak 	struct mlx4_active_ports actv_ports = mlx4_get_active_ports(dev, slave);
2808a91c772fSMatan Barak 	int min_port = find_first_bit(actv_ports.ports, dev->caps.num_ports)
2809a91c772fSMatan Barak 			+ 1;
2810a91c772fSMatan Barak 	int max_port = min_port +
2811a91c772fSMatan Barak 		bitmap_weight(actv_ports.ports, dev->caps.num_ports);
2812a91c772fSMatan Barak 
2813a91c772fSMatan Barak 	if (port < min_port)
2814a91c772fSMatan Barak 		port = min_port;
2815a91c772fSMatan Barak 	else if (port >= max_port)
2816a91c772fSMatan Barak 		port = max_port - 1;
2817a91c772fSMatan Barak 
2818a91c772fSMatan Barak 	return port;
2819a91c772fSMatan Barak }
2820a91c772fSMatan Barak 
2821cda373f4SIdo Shamay static int mlx4_set_vport_qos(struct mlx4_priv *priv, int slave, int port,
2822cda373f4SIdo Shamay 			      int max_tx_rate)
2823cda373f4SIdo Shamay {
2824cda373f4SIdo Shamay 	int i;
2825cda373f4SIdo Shamay 	int err;
2826cda373f4SIdo Shamay 	struct mlx4_qos_manager *port_qos;
2827cda373f4SIdo Shamay 	struct mlx4_dev *dev = &priv->dev;
2828cda373f4SIdo Shamay 	struct mlx4_vport_qos_param vpp_qos[MLX4_NUM_UP];
2829cda373f4SIdo Shamay 
2830cda373f4SIdo Shamay 	port_qos = &priv->mfunc.master.qos_ctl[port];
2831cda373f4SIdo Shamay 	memset(vpp_qos, 0, sizeof(struct mlx4_vport_qos_param) * MLX4_NUM_UP);
2832cda373f4SIdo Shamay 
2833cda373f4SIdo Shamay 	if (slave > port_qos->num_of_qos_vfs) {
2834cda373f4SIdo Shamay 		mlx4_info(dev, "No availible VPP resources for this VF\n");
2835cda373f4SIdo Shamay 		return -EINVAL;
2836cda373f4SIdo Shamay 	}
2837cda373f4SIdo Shamay 
2838cda373f4SIdo Shamay 	/* Query for default QoS values from Vport 0 is needed */
2839cda373f4SIdo Shamay 	err = mlx4_SET_VPORT_QOS_get(dev, port, 0, vpp_qos);
2840cda373f4SIdo Shamay 	if (err) {
2841cda373f4SIdo Shamay 		mlx4_info(dev, "Failed to query Vport 0 QoS values\n");
2842cda373f4SIdo Shamay 		return err;
2843cda373f4SIdo Shamay 	}
2844cda373f4SIdo Shamay 
2845cda373f4SIdo Shamay 	for (i = 0; i < MLX4_NUM_UP; i++) {
2846cda373f4SIdo Shamay 		if (test_bit(i, port_qos->priority_bm) && max_tx_rate) {
2847cda373f4SIdo Shamay 			vpp_qos[i].max_avg_bw = max_tx_rate;
2848cda373f4SIdo Shamay 			vpp_qos[i].enable = 1;
2849cda373f4SIdo Shamay 		} else {
2850cda373f4SIdo Shamay 			/* if user supplied tx_rate == 0, meaning no rate limit
2851cda373f4SIdo Shamay 			 * configuration is required. so we are leaving the
2852cda373f4SIdo Shamay 			 * value of max_avg_bw as queried from Vport 0.
2853cda373f4SIdo Shamay 			 */
2854cda373f4SIdo Shamay 			vpp_qos[i].enable = 0;
2855cda373f4SIdo Shamay 		}
2856cda373f4SIdo Shamay 	}
2857cda373f4SIdo Shamay 
2858cda373f4SIdo Shamay 	err = mlx4_SET_VPORT_QOS_set(dev, port, slave, vpp_qos);
2859cda373f4SIdo Shamay 	if (err) {
2860cda373f4SIdo Shamay 		mlx4_info(dev, "Failed to set Vport %d QoS values\n", slave);
2861cda373f4SIdo Shamay 		return err;
2862cda373f4SIdo Shamay 	}
2863cda373f4SIdo Shamay 
2864cda373f4SIdo Shamay 	return 0;
2865cda373f4SIdo Shamay }
2866cda373f4SIdo Shamay 
2867cda373f4SIdo Shamay static bool mlx4_is_vf_vst_and_prio_qos(struct mlx4_dev *dev, int port,
2868cda373f4SIdo Shamay 					struct mlx4_vport_state *vf_admin)
2869cda373f4SIdo Shamay {
2870cda373f4SIdo Shamay 	struct mlx4_qos_manager *info;
2871cda373f4SIdo Shamay 	struct mlx4_priv *priv = mlx4_priv(dev);
2872cda373f4SIdo Shamay 
2873cda373f4SIdo Shamay 	if (!mlx4_is_master(dev) ||
2874cda373f4SIdo Shamay 	    !(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_QOS_VPP))
2875cda373f4SIdo Shamay 		return false;
2876cda373f4SIdo Shamay 
2877cda373f4SIdo Shamay 	info = &priv->mfunc.master.qos_ctl[port];
2878cda373f4SIdo Shamay 
2879cda373f4SIdo Shamay 	if (vf_admin->default_vlan != MLX4_VGT &&
2880cda373f4SIdo Shamay 	    test_bit(vf_admin->default_qos, info->priority_bm))
2881cda373f4SIdo Shamay 		return true;
2882cda373f4SIdo Shamay 
2883cda373f4SIdo Shamay 	return false;
2884cda373f4SIdo Shamay }
2885cda373f4SIdo Shamay 
2886cda373f4SIdo Shamay static bool mlx4_valid_vf_state_change(struct mlx4_dev *dev, int port,
2887cda373f4SIdo Shamay 				       struct mlx4_vport_state *vf_admin,
2888cda373f4SIdo Shamay 				       int vlan, int qos)
2889cda373f4SIdo Shamay {
2890cda373f4SIdo Shamay 	struct mlx4_vport_state dummy_admin = {0};
2891cda373f4SIdo Shamay 
2892cda373f4SIdo Shamay 	if (!mlx4_is_vf_vst_and_prio_qos(dev, port, vf_admin) ||
2893cda373f4SIdo Shamay 	    !vf_admin->tx_rate)
2894cda373f4SIdo Shamay 		return true;
2895cda373f4SIdo Shamay 
2896cda373f4SIdo Shamay 	dummy_admin.default_qos = qos;
2897cda373f4SIdo Shamay 	dummy_admin.default_vlan = vlan;
2898cda373f4SIdo Shamay 
2899cda373f4SIdo Shamay 	/* VF wants to move to other VST state which is valid with current
2900cda373f4SIdo Shamay 	 * rate limit. Either differnt default vlan in VST or other
2901cda373f4SIdo Shamay 	 * supported QoS priority. Otherwise we don't allow this change when
2902cda373f4SIdo Shamay 	 * the TX rate is still configured.
2903cda373f4SIdo Shamay 	 */
2904cda373f4SIdo Shamay 	if (mlx4_is_vf_vst_and_prio_qos(dev, port, &dummy_admin))
2905cda373f4SIdo Shamay 		return true;
2906cda373f4SIdo Shamay 
2907cda373f4SIdo Shamay 	mlx4_info(dev, "Cannot change VF state to %s while rate is set\n",
2908cda373f4SIdo Shamay 		  (vlan == MLX4_VGT) ? "VGT" : "VST");
2909cda373f4SIdo Shamay 
2910cda373f4SIdo Shamay 	if (vlan != MLX4_VGT)
2911cda373f4SIdo Shamay 		mlx4_info(dev, "VST priority %d not supported for QoS\n", qos);
2912cda373f4SIdo Shamay 
2913cda373f4SIdo Shamay 	mlx4_info(dev, "Please set rate to 0 prior to this VF state change\n");
2914cda373f4SIdo Shamay 
2915cda373f4SIdo Shamay 	return false;
2916cda373f4SIdo Shamay }
2917cda373f4SIdo Shamay 
29188f7ba3caSRony Efraim int mlx4_set_vf_mac(struct mlx4_dev *dev, int port, int vf, u64 mac)
29198f7ba3caSRony Efraim {
29208f7ba3caSRony Efraim 	struct mlx4_priv *priv = mlx4_priv(dev);
29218f7ba3caSRony Efraim 	struct mlx4_vport_state *s_info;
29228f7ba3caSRony Efraim 	int slave;
29238f7ba3caSRony Efraim 
29248f7ba3caSRony Efraim 	if (!mlx4_is_master(dev))
29258f7ba3caSRony Efraim 		return -EPROTONOSUPPORT;
29268f7ba3caSRony Efraim 
29278f7ba3caSRony Efraim 	slave = mlx4_get_slave_indx(dev, vf);
29288f7ba3caSRony Efraim 	if (slave < 0)
29298f7ba3caSRony Efraim 		return -EINVAL;
29308f7ba3caSRony Efraim 
2931a91c772fSMatan Barak 	port = mlx4_slaves_closest_port(dev, slave, port);
29328f7ba3caSRony Efraim 	s_info = &priv->mfunc.master.vf_admin[slave].vport[port];
29338f7ba3caSRony Efraim 	s_info->mac = mac;
2934613d8c18SCarol Soto 	mlx4_info(dev, "default mac on vf %d port %d to %llX will take effect only after vf restart\n",
29358f7ba3caSRony Efraim 		  vf, port, s_info->mac);
29368f7ba3caSRony Efraim 	return 0;
29378f7ba3caSRony Efraim }
29388f7ba3caSRony Efraim EXPORT_SYMBOL_GPL(mlx4_set_vf_mac);
29393f7fb021SRony Efraim 
2940b01978caSJack Morgenstein 
29413f7fb021SRony Efraim int mlx4_set_vf_vlan(struct mlx4_dev *dev, int port, int vf, u16 vlan, u8 qos)
29423f7fb021SRony Efraim {
29433f7fb021SRony Efraim 	struct mlx4_priv *priv = mlx4_priv(dev);
2944b01978caSJack Morgenstein 	struct mlx4_vport_state *vf_admin;
29453f7fb021SRony Efraim 	int slave;
29463f7fb021SRony Efraim 
29473f7fb021SRony Efraim 	if ((!mlx4_is_master(dev)) ||
29483f7fb021SRony Efraim 	    !(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_VLAN_CONTROL))
29493f7fb021SRony Efraim 		return -EPROTONOSUPPORT;
29503f7fb021SRony Efraim 
29513f7fb021SRony Efraim 	if ((vlan > 4095) || (qos > 7))
29523f7fb021SRony Efraim 		return -EINVAL;
29533f7fb021SRony Efraim 
29543f7fb021SRony Efraim 	slave = mlx4_get_slave_indx(dev, vf);
29553f7fb021SRony Efraim 	if (slave < 0)
29563f7fb021SRony Efraim 		return -EINVAL;
29573f7fb021SRony Efraim 
2958a91c772fSMatan Barak 	port = mlx4_slaves_closest_port(dev, slave, port);
2959b01978caSJack Morgenstein 	vf_admin = &priv->mfunc.master.vf_admin[slave].vport[port];
2960b01978caSJack Morgenstein 
2961cda373f4SIdo Shamay 	if (!mlx4_valid_vf_state_change(dev, port, vf_admin, vlan, qos))
2962cda373f4SIdo Shamay 		return -EPERM;
2963cda373f4SIdo Shamay 
29643f7fb021SRony Efraim 	if ((0 == vlan) && (0 == qos))
2965b01978caSJack Morgenstein 		vf_admin->default_vlan = MLX4_VGT;
29663f7fb021SRony Efraim 	else
2967b01978caSJack Morgenstein 		vf_admin->default_vlan = vlan;
2968b01978caSJack Morgenstein 	vf_admin->default_qos = qos;
2969b01978caSJack Morgenstein 
2970cda373f4SIdo Shamay 	/* If rate was configured prior to VST, we saved the configured rate
2971cda373f4SIdo Shamay 	 * in vf_admin->rate and now, if priority supported we enforce the QoS
2972cda373f4SIdo Shamay 	 */
2973cda373f4SIdo Shamay 	if (mlx4_is_vf_vst_and_prio_qos(dev, port, vf_admin) &&
2974cda373f4SIdo Shamay 	    vf_admin->tx_rate)
2975cda373f4SIdo Shamay 		vf_admin->qos_vport = slave;
2976cda373f4SIdo Shamay 
29770a6eac24SRony Efraim 	if (mlx4_master_immediate_activate_vlan_qos(priv, slave, port))
29780a6eac24SRony Efraim 		mlx4_info(dev,
29790a6eac24SRony Efraim 			  "updating vf %d port %d config will take effect on next VF restart\n",
2980b01978caSJack Morgenstein 			  vf, port);
29813f7fb021SRony Efraim 	return 0;
29823f7fb021SRony Efraim }
29833f7fb021SRony Efraim EXPORT_SYMBOL_GPL(mlx4_set_vf_vlan);
2984e6b6a231SRony Efraim 
2985cda373f4SIdo Shamay int mlx4_set_vf_rate(struct mlx4_dev *dev, int port, int vf, int min_tx_rate,
2986cda373f4SIdo Shamay 		     int max_tx_rate)
2987cda373f4SIdo Shamay {
2988cda373f4SIdo Shamay 	int err;
2989cda373f4SIdo Shamay 	int slave;
2990cda373f4SIdo Shamay 	struct mlx4_vport_state *vf_admin;
2991cda373f4SIdo Shamay 	struct mlx4_priv *priv = mlx4_priv(dev);
2992cda373f4SIdo Shamay 
2993cda373f4SIdo Shamay 	if (!mlx4_is_master(dev) ||
2994cda373f4SIdo Shamay 	    !(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_QOS_VPP))
2995cda373f4SIdo Shamay 		return -EPROTONOSUPPORT;
2996cda373f4SIdo Shamay 
2997cda373f4SIdo Shamay 	if (min_tx_rate) {
2998cda373f4SIdo Shamay 		mlx4_info(dev, "Minimum BW share not supported\n");
2999cda373f4SIdo Shamay 		return -EPROTONOSUPPORT;
3000cda373f4SIdo Shamay 	}
3001cda373f4SIdo Shamay 
3002cda373f4SIdo Shamay 	slave = mlx4_get_slave_indx(dev, vf);
3003cda373f4SIdo Shamay 	if (slave < 0)
3004cda373f4SIdo Shamay 		return -EINVAL;
3005cda373f4SIdo Shamay 
3006cda373f4SIdo Shamay 	port = mlx4_slaves_closest_port(dev, slave, port);
3007cda373f4SIdo Shamay 	vf_admin = &priv->mfunc.master.vf_admin[slave].vport[port];
3008cda373f4SIdo Shamay 
3009cda373f4SIdo Shamay 	err = mlx4_set_vport_qos(priv, slave, port, max_tx_rate);
3010cda373f4SIdo Shamay 	if (err) {
3011cda373f4SIdo Shamay 		mlx4_info(dev, "vf %d failed to set rate %d\n", vf,
3012cda373f4SIdo Shamay 			  max_tx_rate);
3013cda373f4SIdo Shamay 		return err;
3014cda373f4SIdo Shamay 	}
3015cda373f4SIdo Shamay 
3016cda373f4SIdo Shamay 	vf_admin->tx_rate = max_tx_rate;
3017cda373f4SIdo Shamay 	/* if VF is not in supported mode (VST with supported prio),
3018cda373f4SIdo Shamay 	 * we do not change vport configuration for its QPs, but save
3019cda373f4SIdo Shamay 	 * the rate, so it will be enforced when it moves to supported
3020cda373f4SIdo Shamay 	 * mode next time.
3021cda373f4SIdo Shamay 	 */
3022cda373f4SIdo Shamay 	if (!mlx4_is_vf_vst_and_prio_qos(dev, port, vf_admin)) {
3023cda373f4SIdo Shamay 		mlx4_info(dev,
3024cda373f4SIdo Shamay 			  "rate set for VF %d when not in valid state\n", vf);
3025cda373f4SIdo Shamay 
3026cda373f4SIdo Shamay 		if (vf_admin->default_vlan != MLX4_VGT)
3027cda373f4SIdo Shamay 			mlx4_info(dev, "VST priority not supported by QoS\n");
3028cda373f4SIdo Shamay 		else
3029cda373f4SIdo Shamay 			mlx4_info(dev, "VF in VGT mode (needed VST)\n");
3030cda373f4SIdo Shamay 
3031cda373f4SIdo Shamay 		mlx4_info(dev,
3032cda373f4SIdo Shamay 			  "rate %d take affect when VF moves to valid state\n",
3033cda373f4SIdo Shamay 			  max_tx_rate);
3034cda373f4SIdo Shamay 		return 0;
3035cda373f4SIdo Shamay 	}
3036cda373f4SIdo Shamay 
3037cda373f4SIdo Shamay 	/* If user sets rate 0 assigning default vport for its QPs */
3038cda373f4SIdo Shamay 	vf_admin->qos_vport = max_tx_rate ? slave : MLX4_VPP_DEFAULT_VPORT;
3039cda373f4SIdo Shamay 
3040cda373f4SIdo Shamay 	if (priv->mfunc.master.slave_state[slave].active &&
3041cda373f4SIdo Shamay 	    dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_UPDATE_QP)
3042cda373f4SIdo Shamay 		mlx4_master_immediate_activate_vlan_qos(priv, slave, port);
3043cda373f4SIdo Shamay 
3044cda373f4SIdo Shamay 	return 0;
3045cda373f4SIdo Shamay }
3046cda373f4SIdo Shamay EXPORT_SYMBOL_GPL(mlx4_set_vf_rate);
3047cda373f4SIdo Shamay 
30485ea8bbfcSJack Morgenstein  /* mlx4_get_slave_default_vlan -
30495ea8bbfcSJack Morgenstein  * return true if VST ( default vlan)
30505ea8bbfcSJack Morgenstein  * if VST, will return vlan & qos (if not NULL)
30515ea8bbfcSJack Morgenstein  */
30525ea8bbfcSJack Morgenstein bool mlx4_get_slave_default_vlan(struct mlx4_dev *dev, int port, int slave,
30535ea8bbfcSJack Morgenstein 				 u16 *vlan, u8 *qos)
30545ea8bbfcSJack Morgenstein {
30555ea8bbfcSJack Morgenstein 	struct mlx4_vport_oper_state *vp_oper;
30565ea8bbfcSJack Morgenstein 	struct mlx4_priv *priv;
30575ea8bbfcSJack Morgenstein 
30585ea8bbfcSJack Morgenstein 	priv = mlx4_priv(dev);
3059a91c772fSMatan Barak 	port = mlx4_slaves_closest_port(dev, slave, port);
30605ea8bbfcSJack Morgenstein 	vp_oper = &priv->mfunc.master.vf_oper[slave].vport[port];
30615ea8bbfcSJack Morgenstein 
30625ea8bbfcSJack Morgenstein 	if (MLX4_VGT != vp_oper->state.default_vlan) {
30635ea8bbfcSJack Morgenstein 		if (vlan)
30645ea8bbfcSJack Morgenstein 			*vlan = vp_oper->state.default_vlan;
30655ea8bbfcSJack Morgenstein 		if (qos)
30665ea8bbfcSJack Morgenstein 			*qos = vp_oper->state.default_qos;
30675ea8bbfcSJack Morgenstein 		return true;
30685ea8bbfcSJack Morgenstein 	}
30695ea8bbfcSJack Morgenstein 	return false;
30705ea8bbfcSJack Morgenstein }
30715ea8bbfcSJack Morgenstein EXPORT_SYMBOL_GPL(mlx4_get_slave_default_vlan);
30725ea8bbfcSJack Morgenstein 
3073e6b6a231SRony Efraim int mlx4_set_vf_spoofchk(struct mlx4_dev *dev, int port, int vf, bool setting)
3074e6b6a231SRony Efraim {
3075e6b6a231SRony Efraim 	struct mlx4_priv *priv = mlx4_priv(dev);
3076e6b6a231SRony Efraim 	struct mlx4_vport_state *s_info;
3077e6b6a231SRony Efraim 	int slave;
3078e6b6a231SRony Efraim 
3079e6b6a231SRony Efraim 	if ((!mlx4_is_master(dev)) ||
3080e6b6a231SRony Efraim 	    !(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_FSM))
3081e6b6a231SRony Efraim 		return -EPROTONOSUPPORT;
3082e6b6a231SRony Efraim 
3083e6b6a231SRony Efraim 	slave = mlx4_get_slave_indx(dev, vf);
3084e6b6a231SRony Efraim 	if (slave < 0)
3085e6b6a231SRony Efraim 		return -EINVAL;
3086e6b6a231SRony Efraim 
3087a91c772fSMatan Barak 	port = mlx4_slaves_closest_port(dev, slave, port);
3088e6b6a231SRony Efraim 	s_info = &priv->mfunc.master.vf_admin[slave].vport[port];
3089e6b6a231SRony Efraim 	s_info->spoofchk = setting;
3090e6b6a231SRony Efraim 
3091e6b6a231SRony Efraim 	return 0;
3092e6b6a231SRony Efraim }
3093e6b6a231SRony Efraim EXPORT_SYMBOL_GPL(mlx4_set_vf_spoofchk);
30942cccb9e4SRony Efraim 
30952cccb9e4SRony Efraim int mlx4_get_vf_config(struct mlx4_dev *dev, int port, int vf, struct ifla_vf_info *ivf)
30962cccb9e4SRony Efraim {
30972cccb9e4SRony Efraim 	struct mlx4_priv *priv = mlx4_priv(dev);
30982cccb9e4SRony Efraim 	struct mlx4_vport_state *s_info;
30992cccb9e4SRony Efraim 	int slave;
31002cccb9e4SRony Efraim 
31012cccb9e4SRony Efraim 	if (!mlx4_is_master(dev))
31022cccb9e4SRony Efraim 		return -EPROTONOSUPPORT;
31032cccb9e4SRony Efraim 
31042cccb9e4SRony Efraim 	slave = mlx4_get_slave_indx(dev, vf);
31052cccb9e4SRony Efraim 	if (slave < 0)
31062cccb9e4SRony Efraim 		return -EINVAL;
31072cccb9e4SRony Efraim 
31082cccb9e4SRony Efraim 	s_info = &priv->mfunc.master.vf_admin[slave].vport[port];
31092cccb9e4SRony Efraim 	ivf->vf = vf;
31102cccb9e4SRony Efraim 
31112cccb9e4SRony Efraim 	/* need to convert it to a func */
31122cccb9e4SRony Efraim 	ivf->mac[0] = ((s_info->mac >> (5*8)) & 0xff);
31132cccb9e4SRony Efraim 	ivf->mac[1] = ((s_info->mac >> (4*8)) & 0xff);
31142cccb9e4SRony Efraim 	ivf->mac[2] = ((s_info->mac >> (3*8)) & 0xff);
31152cccb9e4SRony Efraim 	ivf->mac[3] = ((s_info->mac >> (2*8)) & 0xff);
31162cccb9e4SRony Efraim 	ivf->mac[4] = ((s_info->mac >> (1*8)) & 0xff);
31172cccb9e4SRony Efraim 	ivf->mac[5] = ((s_info->mac)  & 0xff);
31182cccb9e4SRony Efraim 
31192cccb9e4SRony Efraim 	ivf->vlan		= s_info->default_vlan;
31202cccb9e4SRony Efraim 	ivf->qos		= s_info->default_qos;
3121cda373f4SIdo Shamay 
3122cda373f4SIdo Shamay 	if (mlx4_is_vf_vst_and_prio_qos(dev, port, s_info))
3123ed616689SSucheta Chakraborty 		ivf->max_tx_rate = s_info->tx_rate;
3124cda373f4SIdo Shamay 	else
3125cda373f4SIdo Shamay 		ivf->max_tx_rate = 0;
3126cda373f4SIdo Shamay 
3127ed616689SSucheta Chakraborty 	ivf->min_tx_rate	= 0;
31282cccb9e4SRony Efraim 	ivf->spoofchk		= s_info->spoofchk;
3129948e306dSRony Efraim 	ivf->linkstate		= s_info->link_state;
31302cccb9e4SRony Efraim 
31312cccb9e4SRony Efraim 	return 0;
31322cccb9e4SRony Efraim }
31332cccb9e4SRony Efraim EXPORT_SYMBOL_GPL(mlx4_get_vf_config);
3134948e306dSRony Efraim 
3135948e306dSRony Efraim int mlx4_set_vf_link_state(struct mlx4_dev *dev, int port, int vf, int link_state)
3136948e306dSRony Efraim {
3137948e306dSRony Efraim 	struct mlx4_priv *priv = mlx4_priv(dev);
3138948e306dSRony Efraim 	struct mlx4_vport_state *s_info;
3139948e306dSRony Efraim 	int slave;
3140948e306dSRony Efraim 	u8 link_stat_event;
3141948e306dSRony Efraim 
3142948e306dSRony Efraim 	slave = mlx4_get_slave_indx(dev, vf);
3143948e306dSRony Efraim 	if (slave < 0)
3144948e306dSRony Efraim 		return -EINVAL;
3145948e306dSRony Efraim 
3146a91c772fSMatan Barak 	port = mlx4_slaves_closest_port(dev, slave, port);
3147948e306dSRony Efraim 	switch (link_state) {
3148948e306dSRony Efraim 	case IFLA_VF_LINK_STATE_AUTO:
3149948e306dSRony Efraim 		/* get current link state */
3150948e306dSRony Efraim 		if (!priv->sense.do_sense_port[port])
3151948e306dSRony Efraim 			link_stat_event = MLX4_PORT_CHANGE_SUBTYPE_ACTIVE;
3152948e306dSRony Efraim 		else
3153948e306dSRony Efraim 			link_stat_event = MLX4_PORT_CHANGE_SUBTYPE_DOWN;
3154948e306dSRony Efraim 	    break;
3155948e306dSRony Efraim 
3156948e306dSRony Efraim 	case IFLA_VF_LINK_STATE_ENABLE:
3157948e306dSRony Efraim 		link_stat_event = MLX4_PORT_CHANGE_SUBTYPE_ACTIVE;
3158948e306dSRony Efraim 	    break;
3159948e306dSRony Efraim 
3160948e306dSRony Efraim 	case IFLA_VF_LINK_STATE_DISABLE:
3161948e306dSRony Efraim 		link_stat_event = MLX4_PORT_CHANGE_SUBTYPE_DOWN;
3162948e306dSRony Efraim 	    break;
3163948e306dSRony Efraim 
3164948e306dSRony Efraim 	default:
3165948e306dSRony Efraim 		mlx4_warn(dev, "unknown value for link_state %02x on slave %d port %d\n",
3166948e306dSRony Efraim 			  link_state, slave, port);
3167948e306dSRony Efraim 		return -EINVAL;
3168948e306dSRony Efraim 	};
3169948e306dSRony Efraim 	s_info = &priv->mfunc.master.vf_admin[slave].vport[port];
3170948e306dSRony Efraim 	s_info->link_state = link_state;
3171948e306dSRony Efraim 
3172948e306dSRony Efraim 	/* send event */
3173948e306dSRony Efraim 	mlx4_gen_port_state_change_eqe(dev, slave, port, link_stat_event);
31740a6eac24SRony Efraim 
31750a6eac24SRony Efraim 	if (mlx4_master_immediate_activate_vlan_qos(priv, slave, port))
31760a6eac24SRony Efraim 		mlx4_dbg(dev,
31770a6eac24SRony Efraim 			 "updating vf %d port %d no link state HW enforcment\n",
31780a6eac24SRony Efraim 			 vf, port);
3179948e306dSRony Efraim 	return 0;
3180948e306dSRony Efraim }
3181948e306dSRony Efraim EXPORT_SYMBOL_GPL(mlx4_set_vf_link_state);
318297982f5aSJack Morgenstein 
31839616982fSEran Ben Elisha int mlx4_get_counter_stats(struct mlx4_dev *dev, int counter_index,
31849616982fSEran Ben Elisha 			   struct mlx4_counter *counter_stats, int reset)
31859616982fSEran Ben Elisha {
31869616982fSEran Ben Elisha 	struct mlx4_cmd_mailbox *mailbox = NULL;
31879616982fSEran Ben Elisha 	struct mlx4_counter *tmp_counter;
31889616982fSEran Ben Elisha 	int err;
31899616982fSEran Ben Elisha 	u32 if_stat_in_mod;
31909616982fSEran Ben Elisha 
31919616982fSEran Ben Elisha 	if (!counter_stats)
31929616982fSEran Ben Elisha 		return -EINVAL;
31939616982fSEran Ben Elisha 
31949616982fSEran Ben Elisha 	if (counter_index == MLX4_SINK_COUNTER_INDEX(dev))
31959616982fSEran Ben Elisha 		return 0;
31969616982fSEran Ben Elisha 
31979616982fSEran Ben Elisha 	mailbox = mlx4_alloc_cmd_mailbox(dev);
31989616982fSEran Ben Elisha 	if (IS_ERR(mailbox))
31999616982fSEran Ben Elisha 		return PTR_ERR(mailbox);
32009616982fSEran Ben Elisha 
32019616982fSEran Ben Elisha 	memset(mailbox->buf, 0, sizeof(struct mlx4_counter));
32029616982fSEran Ben Elisha 	if_stat_in_mod = counter_index;
32039616982fSEran Ben Elisha 	if (reset)
32049616982fSEran Ben Elisha 		if_stat_in_mod |= MLX4_QUERY_IF_STAT_RESET;
32059616982fSEran Ben Elisha 	err = mlx4_cmd_box(dev, 0, mailbox->dma,
32069616982fSEran Ben Elisha 			   if_stat_in_mod, 0,
32079616982fSEran Ben Elisha 			   MLX4_CMD_QUERY_IF_STAT,
32089616982fSEran Ben Elisha 			   MLX4_CMD_TIME_CLASS_C,
32099616982fSEran Ben Elisha 			   MLX4_CMD_NATIVE);
32109616982fSEran Ben Elisha 	if (err) {
32119616982fSEran Ben Elisha 		mlx4_dbg(dev, "%s: failed to read statistics for counter index %d\n",
32129616982fSEran Ben Elisha 			 __func__, counter_index);
32139616982fSEran Ben Elisha 		goto if_stat_out;
32149616982fSEran Ben Elisha 	}
32159616982fSEran Ben Elisha 	tmp_counter = (struct mlx4_counter *)mailbox->buf;
32169616982fSEran Ben Elisha 	counter_stats->counter_mode = tmp_counter->counter_mode;
32179616982fSEran Ben Elisha 	if (counter_stats->counter_mode == 0) {
32189616982fSEran Ben Elisha 		counter_stats->rx_frames =
32199616982fSEran Ben Elisha 			cpu_to_be64(be64_to_cpu(counter_stats->rx_frames) +
32209616982fSEran Ben Elisha 				    be64_to_cpu(tmp_counter->rx_frames));
32219616982fSEran Ben Elisha 		counter_stats->tx_frames =
32229616982fSEran Ben Elisha 			cpu_to_be64(be64_to_cpu(counter_stats->tx_frames) +
32239616982fSEran Ben Elisha 				    be64_to_cpu(tmp_counter->tx_frames));
32249616982fSEran Ben Elisha 		counter_stats->rx_bytes =
32259616982fSEran Ben Elisha 			cpu_to_be64(be64_to_cpu(counter_stats->rx_bytes) +
32269616982fSEran Ben Elisha 				    be64_to_cpu(tmp_counter->rx_bytes));
32279616982fSEran Ben Elisha 		counter_stats->tx_bytes =
32289616982fSEran Ben Elisha 			cpu_to_be64(be64_to_cpu(counter_stats->tx_bytes) +
32299616982fSEran Ben Elisha 				    be64_to_cpu(tmp_counter->tx_bytes));
32309616982fSEran Ben Elisha 	}
32319616982fSEran Ben Elisha 
32329616982fSEran Ben Elisha if_stat_out:
32339616982fSEran Ben Elisha 	mlx4_free_cmd_mailbox(dev, mailbox);
32349616982fSEran Ben Elisha 
32359616982fSEran Ben Elisha 	return err;
32369616982fSEran Ben Elisha }
32379616982fSEran Ben Elisha EXPORT_SYMBOL_GPL(mlx4_get_counter_stats);
32389616982fSEran Ben Elisha 
323962a89055SEran Ben Elisha int mlx4_get_vf_stats(struct mlx4_dev *dev, int port, int vf_idx,
324062a89055SEran Ben Elisha 		      struct ifla_vf_stats *vf_stats)
324162a89055SEran Ben Elisha {
324262a89055SEran Ben Elisha 	struct mlx4_counter tmp_vf_stats;
324362a89055SEran Ben Elisha 	int slave;
324462a89055SEran Ben Elisha 	int err = 0;
324562a89055SEran Ben Elisha 
324662a89055SEran Ben Elisha 	if (!vf_stats)
324762a89055SEran Ben Elisha 		return -EINVAL;
324862a89055SEran Ben Elisha 
324962a89055SEran Ben Elisha 	if (!mlx4_is_master(dev))
325062a89055SEran Ben Elisha 		return -EPROTONOSUPPORT;
325162a89055SEran Ben Elisha 
325262a89055SEran Ben Elisha 	slave = mlx4_get_slave_indx(dev, vf_idx);
325362a89055SEran Ben Elisha 	if (slave < 0)
325462a89055SEran Ben Elisha 		return -EINVAL;
325562a89055SEran Ben Elisha 
325662a89055SEran Ben Elisha 	port = mlx4_slaves_closest_port(dev, slave, port);
325762a89055SEran Ben Elisha 	err = mlx4_calc_vf_counters(dev, slave, port, &tmp_vf_stats);
325862a89055SEran Ben Elisha 	if (!err && tmp_vf_stats.counter_mode == 0) {
325962a89055SEran Ben Elisha 		vf_stats->rx_packets = be64_to_cpu(tmp_vf_stats.rx_frames);
326062a89055SEran Ben Elisha 		vf_stats->tx_packets = be64_to_cpu(tmp_vf_stats.tx_frames);
326162a89055SEran Ben Elisha 		vf_stats->rx_bytes = be64_to_cpu(tmp_vf_stats.rx_bytes);
326262a89055SEran Ben Elisha 		vf_stats->tx_bytes = be64_to_cpu(tmp_vf_stats.tx_bytes);
326362a89055SEran Ben Elisha 	}
326462a89055SEran Ben Elisha 
326562a89055SEran Ben Elisha 	return err;
326662a89055SEran Ben Elisha }
326762a89055SEran Ben Elisha EXPORT_SYMBOL_GPL(mlx4_get_vf_stats);
326862a89055SEran Ben Elisha 
326997982f5aSJack Morgenstein int mlx4_vf_smi_enabled(struct mlx4_dev *dev, int slave, int port)
327097982f5aSJack Morgenstein {
327199ec41d0SJack Morgenstein 	struct mlx4_priv *priv = mlx4_priv(dev);
327299ec41d0SJack Morgenstein 
327399ec41d0SJack Morgenstein 	if (slave < 1 || slave >= dev->num_slaves ||
327499ec41d0SJack Morgenstein 	    port < 1 || port > MLX4_MAX_PORTS)
327597982f5aSJack Morgenstein 		return 0;
327699ec41d0SJack Morgenstein 
327799ec41d0SJack Morgenstein 	return priv->mfunc.master.vf_oper[slave].smi_enabled[port] ==
327899ec41d0SJack Morgenstein 		MLX4_VF_SMI_ENABLED;
327997982f5aSJack Morgenstein }
328097982f5aSJack Morgenstein EXPORT_SYMBOL_GPL(mlx4_vf_smi_enabled);
328165fed8a8SJack Morgenstein 
328265fed8a8SJack Morgenstein int mlx4_vf_get_enable_smi_admin(struct mlx4_dev *dev, int slave, int port)
328365fed8a8SJack Morgenstein {
328465fed8a8SJack Morgenstein 	struct mlx4_priv *priv = mlx4_priv(dev);
328565fed8a8SJack Morgenstein 
328665fed8a8SJack Morgenstein 	if (slave == mlx4_master_func_num(dev))
328765fed8a8SJack Morgenstein 		return 1;
328865fed8a8SJack Morgenstein 
328965fed8a8SJack Morgenstein 	if (slave < 1 || slave >= dev->num_slaves ||
329065fed8a8SJack Morgenstein 	    port < 1 || port > MLX4_MAX_PORTS)
329165fed8a8SJack Morgenstein 		return 0;
329265fed8a8SJack Morgenstein 
329365fed8a8SJack Morgenstein 	return priv->mfunc.master.vf_admin[slave].enable_smi[port] ==
329465fed8a8SJack Morgenstein 		MLX4_VF_SMI_ENABLED;
329565fed8a8SJack Morgenstein }
329665fed8a8SJack Morgenstein EXPORT_SYMBOL_GPL(mlx4_vf_get_enable_smi_admin);
329765fed8a8SJack Morgenstein 
329865fed8a8SJack Morgenstein int mlx4_vf_set_enable_smi_admin(struct mlx4_dev *dev, int slave, int port,
329965fed8a8SJack Morgenstein 				 int enabled)
330065fed8a8SJack Morgenstein {
330165fed8a8SJack Morgenstein 	struct mlx4_priv *priv = mlx4_priv(dev);
3302be9b9ecaSOr Gerlitz 	struct mlx4_active_ports actv_ports = mlx4_get_active_ports(
3303be9b9ecaSOr Gerlitz 			&priv->dev, slave);
3304be9b9ecaSOr Gerlitz 	int min_port = find_first_bit(actv_ports.ports,
3305be9b9ecaSOr Gerlitz 				      priv->dev.caps.num_ports) + 1;
3306be9b9ecaSOr Gerlitz 	int max_port = min_port - 1 +
3307be9b9ecaSOr Gerlitz 		bitmap_weight(actv_ports.ports, priv->dev.caps.num_ports);
330865fed8a8SJack Morgenstein 
330965fed8a8SJack Morgenstein 	if (slave == mlx4_master_func_num(dev))
331065fed8a8SJack Morgenstein 		return 0;
331165fed8a8SJack Morgenstein 
331265fed8a8SJack Morgenstein 	if (slave < 1 || slave >= dev->num_slaves ||
331365fed8a8SJack Morgenstein 	    port < 1 || port > MLX4_MAX_PORTS ||
331465fed8a8SJack Morgenstein 	    enabled < 0 || enabled > 1)
331565fed8a8SJack Morgenstein 		return -EINVAL;
331665fed8a8SJack Morgenstein 
3317be9b9ecaSOr Gerlitz 	if (min_port == max_port && dev->caps.num_ports > 1) {
3318be9b9ecaSOr Gerlitz 		mlx4_info(dev, "SMI access disallowed for single ported VFs\n");
3319be9b9ecaSOr Gerlitz 		return -EPROTONOSUPPORT;
3320be9b9ecaSOr Gerlitz 	}
3321be9b9ecaSOr Gerlitz 
332265fed8a8SJack Morgenstein 	priv->mfunc.master.vf_admin[slave].enable_smi[port] = enabled;
332365fed8a8SJack Morgenstein 	return 0;
332465fed8a8SJack Morgenstein }
332565fed8a8SJack Morgenstein EXPORT_SYMBOL_GPL(mlx4_vf_set_enable_smi_admin);
3326