15a2cc190SJeff Kirsher /* 25a2cc190SJeff Kirsher * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved. 35a2cc190SJeff Kirsher * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved. 45a2cc190SJeff Kirsher * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved. 55a2cc190SJeff Kirsher * 65a2cc190SJeff Kirsher * This software is available to you under a choice of one of two 75a2cc190SJeff Kirsher * licenses. You may choose to be licensed under the terms of the GNU 85a2cc190SJeff Kirsher * General Public License (GPL) Version 2, available from the file 95a2cc190SJeff Kirsher * COPYING in the main directory of this source tree, or the 105a2cc190SJeff Kirsher * OpenIB.org BSD license below: 115a2cc190SJeff Kirsher * 125a2cc190SJeff Kirsher * Redistribution and use in source and binary forms, with or 135a2cc190SJeff Kirsher * without modification, are permitted provided that the following 145a2cc190SJeff Kirsher * conditions are met: 155a2cc190SJeff Kirsher * 165a2cc190SJeff Kirsher * - Redistributions of source code must retain the above 175a2cc190SJeff Kirsher * copyright notice, this list of conditions and the following 185a2cc190SJeff Kirsher * disclaimer. 195a2cc190SJeff Kirsher * 205a2cc190SJeff Kirsher * - Redistributions in binary form must reproduce the above 215a2cc190SJeff Kirsher * copyright notice, this list of conditions and the following 225a2cc190SJeff Kirsher * disclaimer in the documentation and/or other materials 235a2cc190SJeff Kirsher * provided with the distribution. 245a2cc190SJeff Kirsher * 255a2cc190SJeff Kirsher * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 265a2cc190SJeff Kirsher * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 275a2cc190SJeff Kirsher * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 285a2cc190SJeff Kirsher * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS 295a2cc190SJeff Kirsher * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN 305a2cc190SJeff Kirsher * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN 315a2cc190SJeff Kirsher * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE 325a2cc190SJeff Kirsher * SOFTWARE. 335a2cc190SJeff Kirsher */ 345a2cc190SJeff Kirsher 355a2cc190SJeff Kirsher #include <linux/sched.h> 365a2cc190SJeff Kirsher #include <linux/slab.h> 37ee40fa06SPaul Gortmaker #include <linux/export.h> 385a2cc190SJeff Kirsher #include <linux/pci.h> 395a2cc190SJeff Kirsher #include <linux/errno.h> 405a2cc190SJeff Kirsher 415a2cc190SJeff Kirsher #include <linux/mlx4/cmd.h> 42948e306dSRony Efraim #include <linux/mlx4/device.h> 43e8f081aaSYevgeny Petrilin #include <linux/semaphore.h> 440a9a0188SJack Morgenstein #include <rdma/ib_smi.h> 4555ad3592SYishai Hadas #include <linux/delay.h> 465a2cc190SJeff Kirsher 475a2cc190SJeff Kirsher #include <asm/io.h> 485a2cc190SJeff Kirsher 495a2cc190SJeff Kirsher #include "mlx4.h" 50e8f081aaSYevgeny Petrilin #include "fw.h" 5108068cd5SIdo Shamay #include "fw_qos.h" 529616982fSEran Ben Elisha #include "mlx4_stats.h" 535a2cc190SJeff Kirsher 545a2cc190SJeff Kirsher #define CMD_POLL_TOKEN 0xffff 55e8f081aaSYevgeny Petrilin #define INBOX_MASK 0xffffffffffffff00ULL 56e8f081aaSYevgeny Petrilin 57e8f081aaSYevgeny Petrilin #define CMD_CHAN_VER 1 58e8f081aaSYevgeny Petrilin #define CMD_CHAN_IF_REV 1 595a2cc190SJeff Kirsher 605a2cc190SJeff Kirsher enum { 615a2cc190SJeff Kirsher /* command completed successfully: */ 625a2cc190SJeff Kirsher CMD_STAT_OK = 0x00, 635a2cc190SJeff Kirsher /* Internal error (such as a bus error) occurred while processing command: */ 645a2cc190SJeff Kirsher CMD_STAT_INTERNAL_ERR = 0x01, 655a2cc190SJeff Kirsher /* Operation/command not supported or opcode modifier not supported: */ 665a2cc190SJeff Kirsher CMD_STAT_BAD_OP = 0x02, 675a2cc190SJeff Kirsher /* Parameter not supported or parameter out of range: */ 685a2cc190SJeff Kirsher CMD_STAT_BAD_PARAM = 0x03, 695a2cc190SJeff Kirsher /* System not enabled or bad system state: */ 705a2cc190SJeff Kirsher CMD_STAT_BAD_SYS_STATE = 0x04, 715a2cc190SJeff Kirsher /* Attempt to access reserved or unallocaterd resource: */ 725a2cc190SJeff Kirsher CMD_STAT_BAD_RESOURCE = 0x05, 735a2cc190SJeff Kirsher /* Requested resource is currently executing a command, or is otherwise busy: */ 745a2cc190SJeff Kirsher CMD_STAT_RESOURCE_BUSY = 0x06, 755a2cc190SJeff Kirsher /* Required capability exceeds device limits: */ 765a2cc190SJeff Kirsher CMD_STAT_EXCEED_LIM = 0x08, 775a2cc190SJeff Kirsher /* Resource is not in the appropriate state or ownership: */ 785a2cc190SJeff Kirsher CMD_STAT_BAD_RES_STATE = 0x09, 795a2cc190SJeff Kirsher /* Index out of range: */ 805a2cc190SJeff Kirsher CMD_STAT_BAD_INDEX = 0x0a, 815a2cc190SJeff Kirsher /* FW image corrupted: */ 825a2cc190SJeff Kirsher CMD_STAT_BAD_NVMEM = 0x0b, 835a2cc190SJeff Kirsher /* Error in ICM mapping (e.g. not enough auxiliary ICM pages to execute command): */ 845a2cc190SJeff Kirsher CMD_STAT_ICM_ERROR = 0x0c, 855a2cc190SJeff Kirsher /* Attempt to modify a QP/EE which is not in the presumed state: */ 865a2cc190SJeff Kirsher CMD_STAT_BAD_QP_STATE = 0x10, 875a2cc190SJeff Kirsher /* Bad segment parameters (Address/Size): */ 885a2cc190SJeff Kirsher CMD_STAT_BAD_SEG_PARAM = 0x20, 895a2cc190SJeff Kirsher /* Memory Region has Memory Windows bound to: */ 905a2cc190SJeff Kirsher CMD_STAT_REG_BOUND = 0x21, 915a2cc190SJeff Kirsher /* HCA local attached memory not present: */ 925a2cc190SJeff Kirsher CMD_STAT_LAM_NOT_PRE = 0x22, 935a2cc190SJeff Kirsher /* Bad management packet (silently discarded): */ 945a2cc190SJeff Kirsher CMD_STAT_BAD_PKT = 0x30, 955a2cc190SJeff Kirsher /* More outstanding CQEs in CQ than new CQ size: */ 965a2cc190SJeff Kirsher CMD_STAT_BAD_SIZE = 0x40, 975a2cc190SJeff Kirsher /* Multi Function device support required: */ 985a2cc190SJeff Kirsher CMD_STAT_MULTI_FUNC_REQ = 0x50, 995a2cc190SJeff Kirsher }; 1005a2cc190SJeff Kirsher 1015a2cc190SJeff Kirsher enum { 1025a2cc190SJeff Kirsher HCR_IN_PARAM_OFFSET = 0x00, 1035a2cc190SJeff Kirsher HCR_IN_MODIFIER_OFFSET = 0x08, 1045a2cc190SJeff Kirsher HCR_OUT_PARAM_OFFSET = 0x0c, 1055a2cc190SJeff Kirsher HCR_TOKEN_OFFSET = 0x14, 1065a2cc190SJeff Kirsher HCR_STATUS_OFFSET = 0x18, 1075a2cc190SJeff Kirsher 1085a2cc190SJeff Kirsher HCR_OPMOD_SHIFT = 12, 1095a2cc190SJeff Kirsher HCR_T_BIT = 21, 1105a2cc190SJeff Kirsher HCR_E_BIT = 22, 1115a2cc190SJeff Kirsher HCR_GO_BIT = 23 1125a2cc190SJeff Kirsher }; 1135a2cc190SJeff Kirsher 1145a2cc190SJeff Kirsher enum { 1155a2cc190SJeff Kirsher GO_BIT_TIMEOUT_MSECS = 10000 1165a2cc190SJeff Kirsher }; 1175a2cc190SJeff Kirsher 118b01978caSJack Morgenstein enum mlx4_vlan_transition { 119b01978caSJack Morgenstein MLX4_VLAN_TRANSITION_VST_VST = 0, 120b01978caSJack Morgenstein MLX4_VLAN_TRANSITION_VST_VGT = 1, 121b01978caSJack Morgenstein MLX4_VLAN_TRANSITION_VGT_VST = 2, 122b01978caSJack Morgenstein MLX4_VLAN_TRANSITION_VGT_VGT = 3, 123b01978caSJack Morgenstein }; 124b01978caSJack Morgenstein 125b01978caSJack Morgenstein 1265a2cc190SJeff Kirsher struct mlx4_cmd_context { 1275a2cc190SJeff Kirsher struct completion done; 1285a2cc190SJeff Kirsher int result; 1295a2cc190SJeff Kirsher int next; 1305a2cc190SJeff Kirsher u64 out_param; 1315a2cc190SJeff Kirsher u16 token; 132e8f081aaSYevgeny Petrilin u8 fw_status; 1335a2cc190SJeff Kirsher }; 1345a2cc190SJeff Kirsher 135e8f081aaSYevgeny Petrilin static int mlx4_master_process_vhcr(struct mlx4_dev *dev, int slave, 136e8f081aaSYevgeny Petrilin struct mlx4_vhcr_cmd *in_vhcr); 137e8f081aaSYevgeny Petrilin 1385a2cc190SJeff Kirsher static int mlx4_status_to_errno(u8 status) 1395a2cc190SJeff Kirsher { 1405a2cc190SJeff Kirsher static const int trans_table[] = { 1415a2cc190SJeff Kirsher [CMD_STAT_INTERNAL_ERR] = -EIO, 1425a2cc190SJeff Kirsher [CMD_STAT_BAD_OP] = -EPERM, 1435a2cc190SJeff Kirsher [CMD_STAT_BAD_PARAM] = -EINVAL, 1445a2cc190SJeff Kirsher [CMD_STAT_BAD_SYS_STATE] = -ENXIO, 1455a2cc190SJeff Kirsher [CMD_STAT_BAD_RESOURCE] = -EBADF, 1465a2cc190SJeff Kirsher [CMD_STAT_RESOURCE_BUSY] = -EBUSY, 1475a2cc190SJeff Kirsher [CMD_STAT_EXCEED_LIM] = -ENOMEM, 1485a2cc190SJeff Kirsher [CMD_STAT_BAD_RES_STATE] = -EBADF, 1495a2cc190SJeff Kirsher [CMD_STAT_BAD_INDEX] = -EBADF, 1505a2cc190SJeff Kirsher [CMD_STAT_BAD_NVMEM] = -EFAULT, 1515a2cc190SJeff Kirsher [CMD_STAT_ICM_ERROR] = -ENFILE, 1525a2cc190SJeff Kirsher [CMD_STAT_BAD_QP_STATE] = -EINVAL, 1535a2cc190SJeff Kirsher [CMD_STAT_BAD_SEG_PARAM] = -EFAULT, 1545a2cc190SJeff Kirsher [CMD_STAT_REG_BOUND] = -EBUSY, 1555a2cc190SJeff Kirsher [CMD_STAT_LAM_NOT_PRE] = -EAGAIN, 1565a2cc190SJeff Kirsher [CMD_STAT_BAD_PKT] = -EINVAL, 1575a2cc190SJeff Kirsher [CMD_STAT_BAD_SIZE] = -ENOMEM, 1585a2cc190SJeff Kirsher [CMD_STAT_MULTI_FUNC_REQ] = -EACCES, 1595a2cc190SJeff Kirsher }; 1605a2cc190SJeff Kirsher 1615a2cc190SJeff Kirsher if (status >= ARRAY_SIZE(trans_table) || 1625a2cc190SJeff Kirsher (status != CMD_STAT_OK && trans_table[status] == 0)) 1635a2cc190SJeff Kirsher return -EIO; 1645a2cc190SJeff Kirsher 1655a2cc190SJeff Kirsher return trans_table[status]; 1665a2cc190SJeff Kirsher } 1675a2cc190SJeff Kirsher 16872be84f1SYevgeny Petrilin static u8 mlx4_errno_to_status(int errno) 16972be84f1SYevgeny Petrilin { 17072be84f1SYevgeny Petrilin switch (errno) { 17172be84f1SYevgeny Petrilin case -EPERM: 17272be84f1SYevgeny Petrilin return CMD_STAT_BAD_OP; 17372be84f1SYevgeny Petrilin case -EINVAL: 17472be84f1SYevgeny Petrilin return CMD_STAT_BAD_PARAM; 17572be84f1SYevgeny Petrilin case -ENXIO: 17672be84f1SYevgeny Petrilin return CMD_STAT_BAD_SYS_STATE; 17772be84f1SYevgeny Petrilin case -EBUSY: 17872be84f1SYevgeny Petrilin return CMD_STAT_RESOURCE_BUSY; 17972be84f1SYevgeny Petrilin case -ENOMEM: 18072be84f1SYevgeny Petrilin return CMD_STAT_EXCEED_LIM; 18172be84f1SYevgeny Petrilin case -ENFILE: 18272be84f1SYevgeny Petrilin return CMD_STAT_ICM_ERROR; 18372be84f1SYevgeny Petrilin default: 18472be84f1SYevgeny Petrilin return CMD_STAT_INTERNAL_ERR; 18572be84f1SYevgeny Petrilin } 18672be84f1SYevgeny Petrilin } 18772be84f1SYevgeny Petrilin 188f5aef5aaSYishai Hadas static int mlx4_internal_err_ret_value(struct mlx4_dev *dev, u16 op, 189f5aef5aaSYishai Hadas u8 op_modifier) 190f5aef5aaSYishai Hadas { 191f5aef5aaSYishai Hadas switch (op) { 192f5aef5aaSYishai Hadas case MLX4_CMD_UNMAP_ICM: 193f5aef5aaSYishai Hadas case MLX4_CMD_UNMAP_ICM_AUX: 194f5aef5aaSYishai Hadas case MLX4_CMD_UNMAP_FA: 195f5aef5aaSYishai Hadas case MLX4_CMD_2RST_QP: 196f5aef5aaSYishai Hadas case MLX4_CMD_HW2SW_EQ: 197f5aef5aaSYishai Hadas case MLX4_CMD_HW2SW_CQ: 198f5aef5aaSYishai Hadas case MLX4_CMD_HW2SW_SRQ: 199f5aef5aaSYishai Hadas case MLX4_CMD_HW2SW_MPT: 200f5aef5aaSYishai Hadas case MLX4_CMD_CLOSE_HCA: 201f5aef5aaSYishai Hadas case MLX4_QP_FLOW_STEERING_DETACH: 202f5aef5aaSYishai Hadas case MLX4_CMD_FREE_RES: 203f5aef5aaSYishai Hadas case MLX4_CMD_CLOSE_PORT: 204f5aef5aaSYishai Hadas return CMD_STAT_OK; 205f5aef5aaSYishai Hadas 206f5aef5aaSYishai Hadas case MLX4_CMD_QP_ATTACH: 207f5aef5aaSYishai Hadas /* On Detach case return success */ 208f5aef5aaSYishai Hadas if (op_modifier == 0) 209f5aef5aaSYishai Hadas return CMD_STAT_OK; 210f5aef5aaSYishai Hadas return mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR); 211f5aef5aaSYishai Hadas 212f5aef5aaSYishai Hadas default: 213f5aef5aaSYishai Hadas return mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR); 214f5aef5aaSYishai Hadas } 215f5aef5aaSYishai Hadas } 216f5aef5aaSYishai Hadas 217f5aef5aaSYishai Hadas static int mlx4_closing_cmd_fatal_error(u16 op, u8 fw_status) 218f5aef5aaSYishai Hadas { 219f5aef5aaSYishai Hadas /* Any error during the closing commands below is considered fatal */ 220f5aef5aaSYishai Hadas if (op == MLX4_CMD_CLOSE_HCA || 221f5aef5aaSYishai Hadas op == MLX4_CMD_HW2SW_EQ || 222f5aef5aaSYishai Hadas op == MLX4_CMD_HW2SW_CQ || 223f5aef5aaSYishai Hadas op == MLX4_CMD_2RST_QP || 224f5aef5aaSYishai Hadas op == MLX4_CMD_HW2SW_SRQ || 225f5aef5aaSYishai Hadas op == MLX4_CMD_SYNC_TPT || 226f5aef5aaSYishai Hadas op == MLX4_CMD_UNMAP_ICM || 227f5aef5aaSYishai Hadas op == MLX4_CMD_UNMAP_ICM_AUX || 228f5aef5aaSYishai Hadas op == MLX4_CMD_UNMAP_FA) 229f5aef5aaSYishai Hadas return 1; 230f5aef5aaSYishai Hadas /* Error on MLX4_CMD_HW2SW_MPT is fatal except when fw status equals 231f5aef5aaSYishai Hadas * CMD_STAT_REG_BOUND. 232f5aef5aaSYishai Hadas * This status indicates that memory region has memory windows bound to it 233f5aef5aaSYishai Hadas * which may result from invalid user space usage and is not fatal. 234f5aef5aaSYishai Hadas */ 235f5aef5aaSYishai Hadas if (op == MLX4_CMD_HW2SW_MPT && fw_status != CMD_STAT_REG_BOUND) 236f5aef5aaSYishai Hadas return 1; 237f5aef5aaSYishai Hadas return 0; 238f5aef5aaSYishai Hadas } 239f5aef5aaSYishai Hadas 240f5aef5aaSYishai Hadas static int mlx4_cmd_reset_flow(struct mlx4_dev *dev, u16 op, u8 op_modifier, 241f5aef5aaSYishai Hadas int err) 242f5aef5aaSYishai Hadas { 243f5aef5aaSYishai Hadas /* Only if reset flow is really active return code is based on 244f5aef5aaSYishai Hadas * command, otherwise current error code is returned. 245f5aef5aaSYishai Hadas */ 246f5aef5aaSYishai Hadas if (mlx4_internal_err_reset) { 247f5aef5aaSYishai Hadas mlx4_enter_error_state(dev->persist); 248f5aef5aaSYishai Hadas err = mlx4_internal_err_ret_value(dev, op, op_modifier); 249f5aef5aaSYishai Hadas } 250f5aef5aaSYishai Hadas 251f5aef5aaSYishai Hadas return err; 252f5aef5aaSYishai Hadas } 253f5aef5aaSYishai Hadas 254e8f081aaSYevgeny Petrilin static int comm_pending(struct mlx4_dev *dev) 255e8f081aaSYevgeny Petrilin { 256e8f081aaSYevgeny Petrilin struct mlx4_priv *priv = mlx4_priv(dev); 257e8f081aaSYevgeny Petrilin u32 status = readl(&priv->mfunc.comm->slave_read); 258e8f081aaSYevgeny Petrilin 259e8f081aaSYevgeny Petrilin return (swab32(status) >> 31) != priv->cmd.comm_toggle; 260e8f081aaSYevgeny Petrilin } 261e8f081aaSYevgeny Petrilin 2620cd93027SYishai Hadas static int mlx4_comm_cmd_post(struct mlx4_dev *dev, u8 cmd, u16 param) 263e8f081aaSYevgeny Petrilin { 264e8f081aaSYevgeny Petrilin struct mlx4_priv *priv = mlx4_priv(dev); 265e8f081aaSYevgeny Petrilin u32 val; 266e8f081aaSYevgeny Petrilin 2670cd93027SYishai Hadas /* To avoid writing to unknown addresses after the device state was 2680cd93027SYishai Hadas * changed to internal error and the function was rest, 2690cd93027SYishai Hadas * check the INTERNAL_ERROR flag which is updated under 2700cd93027SYishai Hadas * device_state_mutex lock. 2710cd93027SYishai Hadas */ 2720cd93027SYishai Hadas mutex_lock(&dev->persist->device_state_mutex); 2730cd93027SYishai Hadas 2740cd93027SYishai Hadas if (dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR) { 2750cd93027SYishai Hadas mutex_unlock(&dev->persist->device_state_mutex); 2760cd93027SYishai Hadas return -EIO; 2770cd93027SYishai Hadas } 2780cd93027SYishai Hadas 279e8f081aaSYevgeny Petrilin priv->cmd.comm_toggle ^= 1; 280e8f081aaSYevgeny Petrilin val = param | (cmd << 16) | (priv->cmd.comm_toggle << 31); 281e8f081aaSYevgeny Petrilin __raw_writel((__force u32) cpu_to_be32(val), 282e8f081aaSYevgeny Petrilin &priv->mfunc.comm->slave_write); 283e8f081aaSYevgeny Petrilin mmiowb(); 2840cd93027SYishai Hadas mutex_unlock(&dev->persist->device_state_mutex); 2850cd93027SYishai Hadas return 0; 286e8f081aaSYevgeny Petrilin } 287e8f081aaSYevgeny Petrilin 288e8f081aaSYevgeny Petrilin static int mlx4_comm_cmd_poll(struct mlx4_dev *dev, u8 cmd, u16 param, 289e8f081aaSYevgeny Petrilin unsigned long timeout) 290e8f081aaSYevgeny Petrilin { 291e8f081aaSYevgeny Petrilin struct mlx4_priv *priv = mlx4_priv(dev); 292e8f081aaSYevgeny Petrilin unsigned long end; 293e8f081aaSYevgeny Petrilin int err = 0; 294e8f081aaSYevgeny Petrilin int ret_from_pending = 0; 295e8f081aaSYevgeny Petrilin 296e8f081aaSYevgeny Petrilin /* First, verify that the master reports correct status */ 297e8f081aaSYevgeny Petrilin if (comm_pending(dev)) { 2981a91de28SJoe Perches mlx4_warn(dev, "Communication channel is not idle - my toggle is %d (cmd:0x%x)\n", 299e8f081aaSYevgeny Petrilin priv->cmd.comm_toggle, cmd); 300e8f081aaSYevgeny Petrilin return -EAGAIN; 301e8f081aaSYevgeny Petrilin } 302e8f081aaSYevgeny Petrilin 303e8f081aaSYevgeny Petrilin /* Write command */ 304e8f081aaSYevgeny Petrilin down(&priv->cmd.poll_sem); 3050cd93027SYishai Hadas if (mlx4_comm_cmd_post(dev, cmd, param)) { 3060cd93027SYishai Hadas /* Only in case the device state is INTERNAL_ERROR, 3070cd93027SYishai Hadas * mlx4_comm_cmd_post returns with an error 3080cd93027SYishai Hadas */ 3090cd93027SYishai Hadas err = mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR); 3100cd93027SYishai Hadas goto out; 3110cd93027SYishai Hadas } 312e8f081aaSYevgeny Petrilin 313e8f081aaSYevgeny Petrilin end = msecs_to_jiffies(timeout) + jiffies; 314e8f081aaSYevgeny Petrilin while (comm_pending(dev) && time_before(jiffies, end)) 315e8f081aaSYevgeny Petrilin cond_resched(); 316e8f081aaSYevgeny Petrilin ret_from_pending = comm_pending(dev); 317e8f081aaSYevgeny Petrilin if (ret_from_pending) { 318e8f081aaSYevgeny Petrilin /* check if the slave is trying to boot in the middle of 319e8f081aaSYevgeny Petrilin * FLR process. The only non-zero result in the RESET command 320e8f081aaSYevgeny Petrilin * is MLX4_DELAY_RESET_SLAVE*/ 321e8f081aaSYevgeny Petrilin if ((MLX4_COMM_CMD_RESET == cmd)) { 322e8f081aaSYevgeny Petrilin err = MLX4_DELAY_RESET_SLAVE; 3230cd93027SYishai Hadas goto out; 324e8f081aaSYevgeny Petrilin } else { 3250cd93027SYishai Hadas mlx4_warn(dev, "Communication channel command 0x%x timed out\n", 3260cd93027SYishai Hadas cmd); 3270cd93027SYishai Hadas err = mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR); 328e8f081aaSYevgeny Petrilin } 329e8f081aaSYevgeny Petrilin } 330e8f081aaSYevgeny Petrilin 3310cd93027SYishai Hadas if (err) 3320cd93027SYishai Hadas mlx4_enter_error_state(dev->persist); 3330cd93027SYishai Hadas out: 334e8f081aaSYevgeny Petrilin up(&priv->cmd.poll_sem); 335e8f081aaSYevgeny Petrilin return err; 336e8f081aaSYevgeny Petrilin } 337e8f081aaSYevgeny Petrilin 3380cd93027SYishai Hadas static int mlx4_comm_cmd_wait(struct mlx4_dev *dev, u8 vhcr_cmd, 3390cd93027SYishai Hadas u16 param, u16 op, unsigned long timeout) 340e8f081aaSYevgeny Petrilin { 341e8f081aaSYevgeny Petrilin struct mlx4_cmd *cmd = &mlx4_priv(dev)->cmd; 342e8f081aaSYevgeny Petrilin struct mlx4_cmd_context *context; 34358a3de05SEugenia Emantayev unsigned long end; 344e8f081aaSYevgeny Petrilin int err = 0; 345e8f081aaSYevgeny Petrilin 346e8f081aaSYevgeny Petrilin down(&cmd->event_sem); 347e8f081aaSYevgeny Petrilin 348e8f081aaSYevgeny Petrilin spin_lock(&cmd->context_lock); 349e8f081aaSYevgeny Petrilin BUG_ON(cmd->free_head < 0); 350e8f081aaSYevgeny Petrilin context = &cmd->context[cmd->free_head]; 351e8f081aaSYevgeny Petrilin context->token += cmd->token_mask + 1; 352e8f081aaSYevgeny Petrilin cmd->free_head = context->next; 353e8f081aaSYevgeny Petrilin spin_unlock(&cmd->context_lock); 354e8f081aaSYevgeny Petrilin 355f5aef5aaSYishai Hadas reinit_completion(&context->done); 356e8f081aaSYevgeny Petrilin 3570cd93027SYishai Hadas if (mlx4_comm_cmd_post(dev, vhcr_cmd, param)) { 3580cd93027SYishai Hadas /* Only in case the device state is INTERNAL_ERROR, 3590cd93027SYishai Hadas * mlx4_comm_cmd_post returns with an error 3600cd93027SYishai Hadas */ 3610cd93027SYishai Hadas err = mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR); 3620cd93027SYishai Hadas goto out; 3630cd93027SYishai Hadas } 364e8f081aaSYevgeny Petrilin 365e8f081aaSYevgeny Petrilin if (!wait_for_completion_timeout(&context->done, 366e8f081aaSYevgeny Petrilin msecs_to_jiffies(timeout))) { 3670cd93027SYishai Hadas mlx4_warn(dev, "communication channel command 0x%x (op=0x%x) timed out\n", 3680cd93027SYishai Hadas vhcr_cmd, op); 3690cd93027SYishai Hadas goto out_reset; 370e8f081aaSYevgeny Petrilin } 371e8f081aaSYevgeny Petrilin 372e8f081aaSYevgeny Petrilin err = context->result; 373e8f081aaSYevgeny Petrilin if (err && context->fw_status != CMD_STAT_MULTI_FUNC_REQ) { 374e8f081aaSYevgeny Petrilin mlx4_err(dev, "command 0x%x failed: fw status = 0x%x\n", 3750cd93027SYishai Hadas vhcr_cmd, context->fw_status); 3760cd93027SYishai Hadas if (mlx4_closing_cmd_fatal_error(op, context->fw_status)) 3770cd93027SYishai Hadas goto out_reset; 378e8f081aaSYevgeny Petrilin } 379e8f081aaSYevgeny Petrilin 38058a3de05SEugenia Emantayev /* wait for comm channel ready 38158a3de05SEugenia Emantayev * this is necessary for prevention the race 38258a3de05SEugenia Emantayev * when switching between event to polling mode 3830cd93027SYishai Hadas * Skipping this section in case the device is in FATAL_ERROR state, 3840cd93027SYishai Hadas * In this state, no commands are sent via the comm channel until 3850cd93027SYishai Hadas * the device has returned from reset. 38658a3de05SEugenia Emantayev */ 3870cd93027SYishai Hadas if (!(dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR)) { 38858a3de05SEugenia Emantayev end = msecs_to_jiffies(timeout) + jiffies; 38958a3de05SEugenia Emantayev while (comm_pending(dev) && time_before(jiffies, end)) 39058a3de05SEugenia Emantayev cond_resched(); 3910cd93027SYishai Hadas } 3920cd93027SYishai Hadas goto out; 39358a3de05SEugenia Emantayev 3940cd93027SYishai Hadas out_reset: 3950cd93027SYishai Hadas err = mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR); 3960cd93027SYishai Hadas mlx4_enter_error_state(dev->persist); 3970cd93027SYishai Hadas out: 398e8f081aaSYevgeny Petrilin spin_lock(&cmd->context_lock); 399e8f081aaSYevgeny Petrilin context->next = cmd->free_head; 400e8f081aaSYevgeny Petrilin cmd->free_head = context - cmd->context; 401e8f081aaSYevgeny Petrilin spin_unlock(&cmd->context_lock); 402e8f081aaSYevgeny Petrilin 403e8f081aaSYevgeny Petrilin up(&cmd->event_sem); 404e8f081aaSYevgeny Petrilin return err; 405e8f081aaSYevgeny Petrilin } 406e8f081aaSYevgeny Petrilin 407ab9c17a0SJack Morgenstein int mlx4_comm_cmd(struct mlx4_dev *dev, u8 cmd, u16 param, 4080cd93027SYishai Hadas u16 op, unsigned long timeout) 409e8f081aaSYevgeny Petrilin { 4100cd93027SYishai Hadas if (dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR) 4110cd93027SYishai Hadas return mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR); 4120cd93027SYishai Hadas 413e8f081aaSYevgeny Petrilin if (mlx4_priv(dev)->cmd.use_events) 4140cd93027SYishai Hadas return mlx4_comm_cmd_wait(dev, cmd, param, op, timeout); 415e8f081aaSYevgeny Petrilin return mlx4_comm_cmd_poll(dev, cmd, param, timeout); 416e8f081aaSYevgeny Petrilin } 417e8f081aaSYevgeny Petrilin 4185a2cc190SJeff Kirsher static int cmd_pending(struct mlx4_dev *dev) 4195a2cc190SJeff Kirsher { 42057dbf29aSKleber Sacilotto de Souza u32 status; 42157dbf29aSKleber Sacilotto de Souza 422872bf2fbSYishai Hadas if (pci_channel_offline(dev->persist->pdev)) 42357dbf29aSKleber Sacilotto de Souza return -EIO; 42457dbf29aSKleber Sacilotto de Souza 42557dbf29aSKleber Sacilotto de Souza status = readl(mlx4_priv(dev)->cmd.hcr + HCR_STATUS_OFFSET); 4265a2cc190SJeff Kirsher 4275a2cc190SJeff Kirsher return (status & swab32(1 << HCR_GO_BIT)) || 4285a2cc190SJeff Kirsher (mlx4_priv(dev)->cmd.toggle == 4295a2cc190SJeff Kirsher !!(status & swab32(1 << HCR_T_BIT))); 4305a2cc190SJeff Kirsher } 4315a2cc190SJeff Kirsher 4325a2cc190SJeff Kirsher static int mlx4_cmd_post(struct mlx4_dev *dev, u64 in_param, u64 out_param, 4335a2cc190SJeff Kirsher u32 in_modifier, u8 op_modifier, u16 op, u16 token, 4345a2cc190SJeff Kirsher int event) 4355a2cc190SJeff Kirsher { 4365a2cc190SJeff Kirsher struct mlx4_cmd *cmd = &mlx4_priv(dev)->cmd; 4375a2cc190SJeff Kirsher u32 __iomem *hcr = cmd->hcr; 438f5aef5aaSYishai Hadas int ret = -EIO; 4395a2cc190SJeff Kirsher unsigned long end; 4405a2cc190SJeff Kirsher 441f5aef5aaSYishai Hadas mutex_lock(&dev->persist->device_state_mutex); 442f5aef5aaSYishai Hadas /* To avoid writing to unknown addresses after the device state was 443f5aef5aaSYishai Hadas * changed to internal error and the chip was reset, 444f5aef5aaSYishai Hadas * check the INTERNAL_ERROR flag which is updated under 445f5aef5aaSYishai Hadas * device_state_mutex lock. 446f5aef5aaSYishai Hadas */ 447f5aef5aaSYishai Hadas if (pci_channel_offline(dev->persist->pdev) || 448f5aef5aaSYishai Hadas (dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR)) { 44957dbf29aSKleber Sacilotto de Souza /* 45057dbf29aSKleber Sacilotto de Souza * Device is going through error recovery 45157dbf29aSKleber Sacilotto de Souza * and cannot accept commands. 45257dbf29aSKleber Sacilotto de Souza */ 45357dbf29aSKleber Sacilotto de Souza goto out; 45457dbf29aSKleber Sacilotto de Souza } 45557dbf29aSKleber Sacilotto de Souza 4565a2cc190SJeff Kirsher end = jiffies; 4575a2cc190SJeff Kirsher if (event) 4585a2cc190SJeff Kirsher end += msecs_to_jiffies(GO_BIT_TIMEOUT_MSECS); 4595a2cc190SJeff Kirsher 4605a2cc190SJeff Kirsher while (cmd_pending(dev)) { 461872bf2fbSYishai Hadas if (pci_channel_offline(dev->persist->pdev)) { 46257dbf29aSKleber Sacilotto de Souza /* 46357dbf29aSKleber Sacilotto de Souza * Device is going through error recovery 46457dbf29aSKleber Sacilotto de Souza * and cannot accept commands. 46557dbf29aSKleber Sacilotto de Souza */ 46657dbf29aSKleber Sacilotto de Souza goto out; 46757dbf29aSKleber Sacilotto de Souza } 46857dbf29aSKleber Sacilotto de Souza 469e8f081aaSYevgeny Petrilin if (time_after_eq(jiffies, end)) { 470e8f081aaSYevgeny Petrilin mlx4_err(dev, "%s:cmd_pending failed\n", __func__); 4715a2cc190SJeff Kirsher goto out; 472e8f081aaSYevgeny Petrilin } 4735a2cc190SJeff Kirsher cond_resched(); 4745a2cc190SJeff Kirsher } 4755a2cc190SJeff Kirsher 4765a2cc190SJeff Kirsher /* 4775a2cc190SJeff Kirsher * We use writel (instead of something like memcpy_toio) 4785a2cc190SJeff Kirsher * because writes of less than 32 bits to the HCR don't work 4795a2cc190SJeff Kirsher * (and some architectures such as ia64 implement memcpy_toio 4805a2cc190SJeff Kirsher * in terms of writeb). 4815a2cc190SJeff Kirsher */ 4825a2cc190SJeff Kirsher __raw_writel((__force u32) cpu_to_be32(in_param >> 32), hcr + 0); 4835a2cc190SJeff Kirsher __raw_writel((__force u32) cpu_to_be32(in_param & 0xfffffffful), hcr + 1); 4845a2cc190SJeff Kirsher __raw_writel((__force u32) cpu_to_be32(in_modifier), hcr + 2); 4855a2cc190SJeff Kirsher __raw_writel((__force u32) cpu_to_be32(out_param >> 32), hcr + 3); 4865a2cc190SJeff Kirsher __raw_writel((__force u32) cpu_to_be32(out_param & 0xfffffffful), hcr + 4); 4875a2cc190SJeff Kirsher __raw_writel((__force u32) cpu_to_be32(token << 16), hcr + 5); 4885a2cc190SJeff Kirsher 4895a2cc190SJeff Kirsher /* __raw_writel may not order writes. */ 4905a2cc190SJeff Kirsher wmb(); 4915a2cc190SJeff Kirsher 4925a2cc190SJeff Kirsher __raw_writel((__force u32) cpu_to_be32((1 << HCR_GO_BIT) | 4935a2cc190SJeff Kirsher (cmd->toggle << HCR_T_BIT) | 4945a2cc190SJeff Kirsher (event ? (1 << HCR_E_BIT) : 0) | 4955a2cc190SJeff Kirsher (op_modifier << HCR_OPMOD_SHIFT) | 4965a2cc190SJeff Kirsher op), hcr + 6); 4975a2cc190SJeff Kirsher 4985a2cc190SJeff Kirsher /* 4995a2cc190SJeff Kirsher * Make sure that our HCR writes don't get mixed in with 5005a2cc190SJeff Kirsher * writes from another CPU starting a FW command. 5015a2cc190SJeff Kirsher */ 5025a2cc190SJeff Kirsher mmiowb(); 5035a2cc190SJeff Kirsher 5045a2cc190SJeff Kirsher cmd->toggle = cmd->toggle ^ 1; 5055a2cc190SJeff Kirsher 5065a2cc190SJeff Kirsher ret = 0; 5075a2cc190SJeff Kirsher 5085a2cc190SJeff Kirsher out: 509f5aef5aaSYishai Hadas if (ret) 510f5aef5aaSYishai Hadas mlx4_warn(dev, "Could not post command 0x%x: ret=%d, in_param=0x%llx, in_mod=0x%x, op_mod=0x%x\n", 511f5aef5aaSYishai Hadas op, ret, in_param, in_modifier, op_modifier); 512f5aef5aaSYishai Hadas mutex_unlock(&dev->persist->device_state_mutex); 513f5aef5aaSYishai Hadas 5145a2cc190SJeff Kirsher return ret; 5155a2cc190SJeff Kirsher } 5165a2cc190SJeff Kirsher 517e8f081aaSYevgeny Petrilin static int mlx4_slave_cmd(struct mlx4_dev *dev, u64 in_param, u64 *out_param, 518e8f081aaSYevgeny Petrilin int out_is_imm, u32 in_modifier, u8 op_modifier, 519e8f081aaSYevgeny Petrilin u16 op, unsigned long timeout) 520e8f081aaSYevgeny Petrilin { 521e8f081aaSYevgeny Petrilin struct mlx4_priv *priv = mlx4_priv(dev); 522e8f081aaSYevgeny Petrilin struct mlx4_vhcr_cmd *vhcr = priv->mfunc.vhcr; 523e8f081aaSYevgeny Petrilin int ret; 524e8f081aaSYevgeny Petrilin 525f3d4c89eSRoland Dreier mutex_lock(&priv->cmd.slave_cmd_mutex); 526f3d4c89eSRoland Dreier 527e8f081aaSYevgeny Petrilin vhcr->in_param = cpu_to_be64(in_param); 528e8f081aaSYevgeny Petrilin vhcr->out_param = out_param ? cpu_to_be64(*out_param) : 0; 529e8f081aaSYevgeny Petrilin vhcr->in_modifier = cpu_to_be32(in_modifier); 530e8f081aaSYevgeny Petrilin vhcr->opcode = cpu_to_be16((((u16) op_modifier) << 12) | (op & 0xfff)); 531e8f081aaSYevgeny Petrilin vhcr->token = cpu_to_be16(CMD_POLL_TOKEN); 532e8f081aaSYevgeny Petrilin vhcr->status = 0; 533e8f081aaSYevgeny Petrilin vhcr->flags = !!(priv->cmd.use_events) << 6; 534f3d4c89eSRoland Dreier 535e8f081aaSYevgeny Petrilin if (mlx4_is_master(dev)) { 536e8f081aaSYevgeny Petrilin ret = mlx4_master_process_vhcr(dev, dev->caps.function, vhcr); 537e8f081aaSYevgeny Petrilin if (!ret) { 538e8f081aaSYevgeny Petrilin if (out_is_imm) { 539e8f081aaSYevgeny Petrilin if (out_param) 540e8f081aaSYevgeny Petrilin *out_param = 541e8f081aaSYevgeny Petrilin be64_to_cpu(vhcr->out_param); 542e8f081aaSYevgeny Petrilin else { 5431a91de28SJoe Perches mlx4_err(dev, "response expected while output mailbox is NULL for command 0x%x\n", 5441a91de28SJoe Perches op); 54572be84f1SYevgeny Petrilin vhcr->status = CMD_STAT_BAD_PARAM; 546e8f081aaSYevgeny Petrilin } 547e8f081aaSYevgeny Petrilin } 54872be84f1SYevgeny Petrilin ret = mlx4_status_to_errno(vhcr->status); 549e8f081aaSYevgeny Petrilin } 5500cd93027SYishai Hadas if (ret && 5510cd93027SYishai Hadas dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR) 5520cd93027SYishai Hadas ret = mlx4_internal_err_ret_value(dev, op, op_modifier); 553e8f081aaSYevgeny Petrilin } else { 5540cd93027SYishai Hadas ret = mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR_POST, 0, op, 555e8f081aaSYevgeny Petrilin MLX4_COMM_TIME + timeout); 556e8f081aaSYevgeny Petrilin if (!ret) { 557e8f081aaSYevgeny Petrilin if (out_is_imm) { 558e8f081aaSYevgeny Petrilin if (out_param) 559e8f081aaSYevgeny Petrilin *out_param = 560e8f081aaSYevgeny Petrilin be64_to_cpu(vhcr->out_param); 561e8f081aaSYevgeny Petrilin else { 5621a91de28SJoe Perches mlx4_err(dev, "response expected while output mailbox is NULL for command 0x%x\n", 5631a91de28SJoe Perches op); 56472be84f1SYevgeny Petrilin vhcr->status = CMD_STAT_BAD_PARAM; 565e8f081aaSYevgeny Petrilin } 566e8f081aaSYevgeny Petrilin } 56772be84f1SYevgeny Petrilin ret = mlx4_status_to_errno(vhcr->status); 5680cd93027SYishai Hadas } else { 5690cd93027SYishai Hadas if (dev->persist->state & 5700cd93027SYishai Hadas MLX4_DEVICE_STATE_INTERNAL_ERROR) 5710cd93027SYishai Hadas ret = mlx4_internal_err_ret_value(dev, op, 5720cd93027SYishai Hadas op_modifier); 5730cd93027SYishai Hadas else 5740cd93027SYishai Hadas mlx4_err(dev, "failed execution of VHCR_POST command opcode 0x%x\n", op); 5750cd93027SYishai Hadas } 576e8f081aaSYevgeny Petrilin } 577f3d4c89eSRoland Dreier 578f3d4c89eSRoland Dreier mutex_unlock(&priv->cmd.slave_cmd_mutex); 579e8f081aaSYevgeny Petrilin return ret; 580e8f081aaSYevgeny Petrilin } 581e8f081aaSYevgeny Petrilin 5825a2cc190SJeff Kirsher static int mlx4_cmd_poll(struct mlx4_dev *dev, u64 in_param, u64 *out_param, 5835a2cc190SJeff Kirsher int out_is_imm, u32 in_modifier, u8 op_modifier, 5845a2cc190SJeff Kirsher u16 op, unsigned long timeout) 5855a2cc190SJeff Kirsher { 5865a2cc190SJeff Kirsher struct mlx4_priv *priv = mlx4_priv(dev); 5875a2cc190SJeff Kirsher void __iomem *hcr = priv->cmd.hcr; 5885a2cc190SJeff Kirsher int err = 0; 5895a2cc190SJeff Kirsher unsigned long end; 590e8f081aaSYevgeny Petrilin u32 stat; 5915a2cc190SJeff Kirsher 5925a2cc190SJeff Kirsher down(&priv->cmd.poll_sem); 5935a2cc190SJeff Kirsher 594f5aef5aaSYishai Hadas if (dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR) { 59557dbf29aSKleber Sacilotto de Souza /* 59657dbf29aSKleber Sacilotto de Souza * Device is going through error recovery 59757dbf29aSKleber Sacilotto de Souza * and cannot accept commands. 59857dbf29aSKleber Sacilotto de Souza */ 599f5aef5aaSYishai Hadas err = mlx4_internal_err_ret_value(dev, op, op_modifier); 60057dbf29aSKleber Sacilotto de Souza goto out; 60157dbf29aSKleber Sacilotto de Souza } 60257dbf29aSKleber Sacilotto de Souza 603c05a116fSEyal Perry if (out_is_imm && !out_param) { 604c05a116fSEyal Perry mlx4_err(dev, "response expected while output mailbox is NULL for command 0x%x\n", 605c05a116fSEyal Perry op); 606c05a116fSEyal Perry err = -EINVAL; 607c05a116fSEyal Perry goto out; 608c05a116fSEyal Perry } 609c05a116fSEyal Perry 6105a2cc190SJeff Kirsher err = mlx4_cmd_post(dev, in_param, out_param ? *out_param : 0, 6115a2cc190SJeff Kirsher in_modifier, op_modifier, op, CMD_POLL_TOKEN, 0); 6125a2cc190SJeff Kirsher if (err) 613f5aef5aaSYishai Hadas goto out_reset; 6145a2cc190SJeff Kirsher 6155a2cc190SJeff Kirsher end = msecs_to_jiffies(timeout) + jiffies; 61657dbf29aSKleber Sacilotto de Souza while (cmd_pending(dev) && time_before(jiffies, end)) { 617872bf2fbSYishai Hadas if (pci_channel_offline(dev->persist->pdev)) { 61857dbf29aSKleber Sacilotto de Souza /* 61957dbf29aSKleber Sacilotto de Souza * Device is going through error recovery 62057dbf29aSKleber Sacilotto de Souza * and cannot accept commands. 62157dbf29aSKleber Sacilotto de Souza */ 62257dbf29aSKleber Sacilotto de Souza err = -EIO; 623f5aef5aaSYishai Hadas goto out_reset; 624f5aef5aaSYishai Hadas } 625f5aef5aaSYishai Hadas 626f5aef5aaSYishai Hadas if (dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR) { 627f5aef5aaSYishai Hadas err = mlx4_internal_err_ret_value(dev, op, op_modifier); 62857dbf29aSKleber Sacilotto de Souza goto out; 62957dbf29aSKleber Sacilotto de Souza } 63057dbf29aSKleber Sacilotto de Souza 6315a2cc190SJeff Kirsher cond_resched(); 63257dbf29aSKleber Sacilotto de Souza } 6335a2cc190SJeff Kirsher 6345a2cc190SJeff Kirsher if (cmd_pending(dev)) { 635674925edSDotan Barak mlx4_warn(dev, "command 0x%x timed out (go bit not cleared)\n", 636674925edSDotan Barak op); 637f5aef5aaSYishai Hadas err = -EIO; 638f5aef5aaSYishai Hadas goto out_reset; 6395a2cc190SJeff Kirsher } 6405a2cc190SJeff Kirsher 6415a2cc190SJeff Kirsher if (out_is_imm) 6425a2cc190SJeff Kirsher *out_param = 6435a2cc190SJeff Kirsher (u64) be32_to_cpu((__force __be32) 6445a2cc190SJeff Kirsher __raw_readl(hcr + HCR_OUT_PARAM_OFFSET)) << 32 | 6455a2cc190SJeff Kirsher (u64) be32_to_cpu((__force __be32) 6465a2cc190SJeff Kirsher __raw_readl(hcr + HCR_OUT_PARAM_OFFSET + 4)); 647e8f081aaSYevgeny Petrilin stat = be32_to_cpu((__force __be32) 648e8f081aaSYevgeny Petrilin __raw_readl(hcr + HCR_STATUS_OFFSET)) >> 24; 649e8f081aaSYevgeny Petrilin err = mlx4_status_to_errno(stat); 650f5aef5aaSYishai Hadas if (err) { 651e8f081aaSYevgeny Petrilin mlx4_err(dev, "command 0x%x failed: fw status = 0x%x\n", 652e8f081aaSYevgeny Petrilin op, stat); 653f5aef5aaSYishai Hadas if (mlx4_closing_cmd_fatal_error(op, stat)) 654f5aef5aaSYishai Hadas goto out_reset; 655f5aef5aaSYishai Hadas goto out; 656f5aef5aaSYishai Hadas } 6575a2cc190SJeff Kirsher 658f5aef5aaSYishai Hadas out_reset: 659f5aef5aaSYishai Hadas if (err) 660f5aef5aaSYishai Hadas err = mlx4_cmd_reset_flow(dev, op, op_modifier, err); 6615a2cc190SJeff Kirsher out: 6625a2cc190SJeff Kirsher up(&priv->cmd.poll_sem); 6635a2cc190SJeff Kirsher return err; 6645a2cc190SJeff Kirsher } 6655a2cc190SJeff Kirsher 6665a2cc190SJeff Kirsher void mlx4_cmd_event(struct mlx4_dev *dev, u16 token, u8 status, u64 out_param) 6675a2cc190SJeff Kirsher { 6685a2cc190SJeff Kirsher struct mlx4_priv *priv = mlx4_priv(dev); 6695a2cc190SJeff Kirsher struct mlx4_cmd_context *context = 6705a2cc190SJeff Kirsher &priv->cmd.context[token & priv->cmd.token_mask]; 6715a2cc190SJeff Kirsher 6725a2cc190SJeff Kirsher /* previously timed out command completing at long last */ 6735a2cc190SJeff Kirsher if (token != context->token) 6745a2cc190SJeff Kirsher return; 6755a2cc190SJeff Kirsher 676e8f081aaSYevgeny Petrilin context->fw_status = status; 6775a2cc190SJeff Kirsher context->result = mlx4_status_to_errno(status); 6785a2cc190SJeff Kirsher context->out_param = out_param; 6795a2cc190SJeff Kirsher 6805a2cc190SJeff Kirsher complete(&context->done); 6815a2cc190SJeff Kirsher } 6825a2cc190SJeff Kirsher 6835a2cc190SJeff Kirsher static int mlx4_cmd_wait(struct mlx4_dev *dev, u64 in_param, u64 *out_param, 6845a2cc190SJeff Kirsher int out_is_imm, u32 in_modifier, u8 op_modifier, 6855a2cc190SJeff Kirsher u16 op, unsigned long timeout) 6865a2cc190SJeff Kirsher { 6875a2cc190SJeff Kirsher struct mlx4_cmd *cmd = &mlx4_priv(dev)->cmd; 6885a2cc190SJeff Kirsher struct mlx4_cmd_context *context; 6899f5b0317SJack Morgenstein long ret_wait; 6905a2cc190SJeff Kirsher int err = 0; 6915a2cc190SJeff Kirsher 6925a2cc190SJeff Kirsher down(&cmd->event_sem); 6935a2cc190SJeff Kirsher 6945a2cc190SJeff Kirsher spin_lock(&cmd->context_lock); 6955a2cc190SJeff Kirsher BUG_ON(cmd->free_head < 0); 6965a2cc190SJeff Kirsher context = &cmd->context[cmd->free_head]; 6975a2cc190SJeff Kirsher context->token += cmd->token_mask + 1; 6985a2cc190SJeff Kirsher cmd->free_head = context->next; 6995a2cc190SJeff Kirsher spin_unlock(&cmd->context_lock); 7005a2cc190SJeff Kirsher 701c05a116fSEyal Perry if (out_is_imm && !out_param) { 702c05a116fSEyal Perry mlx4_err(dev, "response expected while output mailbox is NULL for command 0x%x\n", 703c05a116fSEyal Perry op); 704c05a116fSEyal Perry err = -EINVAL; 705c05a116fSEyal Perry goto out; 706c05a116fSEyal Perry } 707c05a116fSEyal Perry 708f5aef5aaSYishai Hadas reinit_completion(&context->done); 7095a2cc190SJeff Kirsher 710f5aef5aaSYishai Hadas err = mlx4_cmd_post(dev, in_param, out_param ? *out_param : 0, 7115a2cc190SJeff Kirsher in_modifier, op_modifier, op, context->token, 1); 712f5aef5aaSYishai Hadas if (err) 713f5aef5aaSYishai Hadas goto out_reset; 7145a2cc190SJeff Kirsher 7159f5b0317SJack Morgenstein if (op == MLX4_CMD_SENSE_PORT) { 7169f5b0317SJack Morgenstein ret_wait = 7179f5b0317SJack Morgenstein wait_for_completion_interruptible_timeout(&context->done, 7189f5b0317SJack Morgenstein msecs_to_jiffies(timeout)); 7199f5b0317SJack Morgenstein if (ret_wait < 0) { 7209f5b0317SJack Morgenstein context->fw_status = 0; 7219f5b0317SJack Morgenstein context->out_param = 0; 7229f5b0317SJack Morgenstein context->result = 0; 7239f5b0317SJack Morgenstein } 7249f5b0317SJack Morgenstein } else { 7259f5b0317SJack Morgenstein ret_wait = (long)wait_for_completion_timeout(&context->done, 7269f5b0317SJack Morgenstein msecs_to_jiffies(timeout)); 7279f5b0317SJack Morgenstein } 7289f5b0317SJack Morgenstein if (!ret_wait) { 729674925edSDotan Barak mlx4_warn(dev, "command 0x%x timed out (go bit not cleared)\n", 730674925edSDotan Barak op); 731f4ecf29fSBenjamin Poirier if (op == MLX4_CMD_NOP) { 732f4ecf29fSBenjamin Poirier err = -EBUSY; 733f4ecf29fSBenjamin Poirier goto out; 734f4ecf29fSBenjamin Poirier } else { 735f5aef5aaSYishai Hadas err = -EIO; 736f5aef5aaSYishai Hadas goto out_reset; 7375a2cc190SJeff Kirsher } 738f4ecf29fSBenjamin Poirier } 7395a2cc190SJeff Kirsher 7405a2cc190SJeff Kirsher err = context->result; 741e8f081aaSYevgeny Petrilin if (err) { 7421daa4303SJack Morgenstein /* Since we do not want to have this error message always 7431daa4303SJack Morgenstein * displayed at driver start when there are ConnectX2 HCAs 7441daa4303SJack Morgenstein * on the host, we deprecate the error message for this 7451daa4303SJack Morgenstein * specific command/input_mod/opcode_mod/fw-status to be debug. 7461daa4303SJack Morgenstein */ 747fde913e2SJack Morgenstein if (op == MLX4_CMD_SET_PORT && 748fde913e2SJack Morgenstein (in_modifier == 1 || in_modifier == 2) && 749a130b590SIdo Shamay op_modifier == MLX4_SET_PORT_IB_OPCODE && 750a130b590SIdo Shamay context->fw_status == CMD_STAT_BAD_SIZE) 7511daa4303SJack Morgenstein mlx4_dbg(dev, "command 0x%x failed: fw status = 0x%x\n", 7521daa4303SJack Morgenstein op, context->fw_status); 7531daa4303SJack Morgenstein else 754e8f081aaSYevgeny Petrilin mlx4_err(dev, "command 0x%x failed: fw status = 0x%x\n", 755e8f081aaSYevgeny Petrilin op, context->fw_status); 756f5aef5aaSYishai Hadas if (dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR) 757f5aef5aaSYishai Hadas err = mlx4_internal_err_ret_value(dev, op, op_modifier); 758f5aef5aaSYishai Hadas else if (mlx4_closing_cmd_fatal_error(op, context->fw_status)) 759f5aef5aaSYishai Hadas goto out_reset; 760f5aef5aaSYishai Hadas 7615a2cc190SJeff Kirsher goto out; 762e8f081aaSYevgeny Petrilin } 7635a2cc190SJeff Kirsher 7645a2cc190SJeff Kirsher if (out_is_imm) 7655a2cc190SJeff Kirsher *out_param = context->out_param; 7665a2cc190SJeff Kirsher 767f5aef5aaSYishai Hadas out_reset: 768f5aef5aaSYishai Hadas if (err) 769f5aef5aaSYishai Hadas err = mlx4_cmd_reset_flow(dev, op, op_modifier, err); 7705a2cc190SJeff Kirsher out: 7715a2cc190SJeff Kirsher spin_lock(&cmd->context_lock); 7725a2cc190SJeff Kirsher context->next = cmd->free_head; 7735a2cc190SJeff Kirsher cmd->free_head = context - cmd->context; 7745a2cc190SJeff Kirsher spin_unlock(&cmd->context_lock); 7755a2cc190SJeff Kirsher 7765a2cc190SJeff Kirsher up(&cmd->event_sem); 7775a2cc190SJeff Kirsher return err; 7785a2cc190SJeff Kirsher } 7795a2cc190SJeff Kirsher 7805a2cc190SJeff Kirsher int __mlx4_cmd(struct mlx4_dev *dev, u64 in_param, u64 *out_param, 7815a2cc190SJeff Kirsher int out_is_imm, u32 in_modifier, u8 op_modifier, 782f9baff50SJack Morgenstein u16 op, unsigned long timeout, int native) 7835a2cc190SJeff Kirsher { 784872bf2fbSYishai Hadas if (pci_channel_offline(dev->persist->pdev)) 785f5aef5aaSYishai Hadas return mlx4_cmd_reset_flow(dev, op, op_modifier, -EIO); 78657dbf29aSKleber Sacilotto de Souza 787e8f081aaSYevgeny Petrilin if (!mlx4_is_mfunc(dev) || (native && mlx4_is_master(dev))) { 788a7e1f049SJack Morgenstein int ret; 789a7e1f049SJack Morgenstein 790f5aef5aaSYishai Hadas if (dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR) 791f5aef5aaSYishai Hadas return mlx4_internal_err_ret_value(dev, op, 792f5aef5aaSYishai Hadas op_modifier); 793a7e1f049SJack Morgenstein down_read(&mlx4_priv(dev)->cmd.switch_sem); 7945a2cc190SJeff Kirsher if (mlx4_priv(dev)->cmd.use_events) 795a7e1f049SJack Morgenstein ret = mlx4_cmd_wait(dev, in_param, out_param, 796e8f081aaSYevgeny Petrilin out_is_imm, in_modifier, 797e8f081aaSYevgeny Petrilin op_modifier, op, timeout); 7985a2cc190SJeff Kirsher else 799a7e1f049SJack Morgenstein ret = mlx4_cmd_poll(dev, in_param, out_param, 800e8f081aaSYevgeny Petrilin out_is_imm, in_modifier, 801e8f081aaSYevgeny Petrilin op_modifier, op, timeout); 802a7e1f049SJack Morgenstein 803a7e1f049SJack Morgenstein up_read(&mlx4_priv(dev)->cmd.switch_sem); 804a7e1f049SJack Morgenstein return ret; 805e8f081aaSYevgeny Petrilin } 806e8f081aaSYevgeny Petrilin return mlx4_slave_cmd(dev, in_param, out_param, out_is_imm, 8075a2cc190SJeff Kirsher in_modifier, op_modifier, op, timeout); 8085a2cc190SJeff Kirsher } 8095a2cc190SJeff Kirsher EXPORT_SYMBOL_GPL(__mlx4_cmd); 8105a2cc190SJeff Kirsher 811e8f081aaSYevgeny Petrilin 81255ad3592SYishai Hadas int mlx4_ARM_COMM_CHANNEL(struct mlx4_dev *dev) 813e8f081aaSYevgeny Petrilin { 814e8f081aaSYevgeny Petrilin return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_ARM_COMM_CHANNEL, 815e8f081aaSYevgeny Petrilin MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE); 816e8f081aaSYevgeny Petrilin } 817e8f081aaSYevgeny Petrilin 818e8f081aaSYevgeny Petrilin static int mlx4_ACCESS_MEM(struct mlx4_dev *dev, u64 master_addr, 819e8f081aaSYevgeny Petrilin int slave, u64 slave_addr, 820e8f081aaSYevgeny Petrilin int size, int is_read) 821e8f081aaSYevgeny Petrilin { 822e8f081aaSYevgeny Petrilin u64 in_param; 823e8f081aaSYevgeny Petrilin u64 out_param; 824e8f081aaSYevgeny Petrilin 825e8f081aaSYevgeny Petrilin if ((slave_addr & 0xfff) | (master_addr & 0xfff) | 826e8f081aaSYevgeny Petrilin (slave & ~0x7f) | (size & 0xff)) { 8271a91de28SJoe Perches mlx4_err(dev, "Bad access mem params - slave_addr:0x%llx master_addr:0x%llx slave_id:%d size:%d\n", 828e8f081aaSYevgeny Petrilin slave_addr, master_addr, slave, size); 829e8f081aaSYevgeny Petrilin return -EINVAL; 830e8f081aaSYevgeny Petrilin } 831e8f081aaSYevgeny Petrilin 832e8f081aaSYevgeny Petrilin if (is_read) { 833e8f081aaSYevgeny Petrilin in_param = (u64) slave | slave_addr; 834e8f081aaSYevgeny Petrilin out_param = (u64) dev->caps.function | master_addr; 835e8f081aaSYevgeny Petrilin } else { 836e8f081aaSYevgeny Petrilin in_param = (u64) dev->caps.function | master_addr; 837e8f081aaSYevgeny Petrilin out_param = (u64) slave | slave_addr; 838e8f081aaSYevgeny Petrilin } 839e8f081aaSYevgeny Petrilin 840e8f081aaSYevgeny Petrilin return mlx4_cmd_imm(dev, in_param, &out_param, size, 0, 841e8f081aaSYevgeny Petrilin MLX4_CMD_ACCESS_MEM, 842e8f081aaSYevgeny Petrilin MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE); 843e8f081aaSYevgeny Petrilin } 844e8f081aaSYevgeny Petrilin 8450a9a0188SJack Morgenstein static int query_pkey_block(struct mlx4_dev *dev, u8 port, u16 index, u16 *pkey, 8460a9a0188SJack Morgenstein struct mlx4_cmd_mailbox *inbox, 8470a9a0188SJack Morgenstein struct mlx4_cmd_mailbox *outbox) 8480a9a0188SJack Morgenstein { 8490a9a0188SJack Morgenstein struct ib_smp *in_mad = (struct ib_smp *)(inbox->buf); 8500a9a0188SJack Morgenstein struct ib_smp *out_mad = (struct ib_smp *)(outbox->buf); 8510a9a0188SJack Morgenstein int err; 8520a9a0188SJack Morgenstein int i; 8530a9a0188SJack Morgenstein 8540a9a0188SJack Morgenstein if (index & 0x1f) 8550a9a0188SJack Morgenstein return -EINVAL; 8560a9a0188SJack Morgenstein 8570a9a0188SJack Morgenstein in_mad->attr_mod = cpu_to_be32(index / 32); 8580a9a0188SJack Morgenstein 8590a9a0188SJack Morgenstein err = mlx4_cmd_box(dev, inbox->dma, outbox->dma, port, 3, 8600a9a0188SJack Morgenstein MLX4_CMD_MAD_IFC, MLX4_CMD_TIME_CLASS_C, 8610a9a0188SJack Morgenstein MLX4_CMD_NATIVE); 8620a9a0188SJack Morgenstein if (err) 8630a9a0188SJack Morgenstein return err; 8640a9a0188SJack Morgenstein 8650a9a0188SJack Morgenstein for (i = 0; i < 32; ++i) 8660a9a0188SJack Morgenstein pkey[i] = be16_to_cpu(((__be16 *) out_mad->data)[i]); 8670a9a0188SJack Morgenstein 8680a9a0188SJack Morgenstein return err; 8690a9a0188SJack Morgenstein } 8700a9a0188SJack Morgenstein 8710a9a0188SJack Morgenstein static int get_full_pkey_table(struct mlx4_dev *dev, u8 port, u16 *table, 8720a9a0188SJack Morgenstein struct mlx4_cmd_mailbox *inbox, 8730a9a0188SJack Morgenstein struct mlx4_cmd_mailbox *outbox) 8740a9a0188SJack Morgenstein { 8750a9a0188SJack Morgenstein int i; 8760a9a0188SJack Morgenstein int err; 8770a9a0188SJack Morgenstein 8780a9a0188SJack Morgenstein for (i = 0; i < dev->caps.pkey_table_len[port]; i += 32) { 8790a9a0188SJack Morgenstein err = query_pkey_block(dev, port, i, table + i, inbox, outbox); 8800a9a0188SJack Morgenstein if (err) 8810a9a0188SJack Morgenstein return err; 8820a9a0188SJack Morgenstein } 8830a9a0188SJack Morgenstein 8840a9a0188SJack Morgenstein return 0; 8850a9a0188SJack Morgenstein } 8860a9a0188SJack Morgenstein #define PORT_CAPABILITY_LOCATION_IN_SMP 20 8870a9a0188SJack Morgenstein #define PORT_STATE_OFFSET 32 8880a9a0188SJack Morgenstein 8890a9a0188SJack Morgenstein static enum ib_port_state vf_port_state(struct mlx4_dev *dev, int port, int vf) 8900a9a0188SJack Morgenstein { 891a0c64a17SJack Morgenstein if (mlx4_get_slave_port_state(dev, vf, port) == SLAVE_PORT_UP) 892a0c64a17SJack Morgenstein return IB_PORT_ACTIVE; 893a0c64a17SJack Morgenstein else 8940a9a0188SJack Morgenstein return IB_PORT_DOWN; 8950a9a0188SJack Morgenstein } 8960a9a0188SJack Morgenstein 8970a9a0188SJack Morgenstein static int mlx4_MAD_IFC_wrapper(struct mlx4_dev *dev, int slave, 8980a9a0188SJack Morgenstein struct mlx4_vhcr *vhcr, 8990a9a0188SJack Morgenstein struct mlx4_cmd_mailbox *inbox, 9000a9a0188SJack Morgenstein struct mlx4_cmd_mailbox *outbox, 9010a9a0188SJack Morgenstein struct mlx4_cmd_info *cmd) 9020a9a0188SJack Morgenstein { 9030a9a0188SJack Morgenstein struct ib_smp *smp = inbox->buf; 9040a9a0188SJack Morgenstein u32 index; 9057c35ef45SOr Gerlitz u8 port, slave_port; 90697982f5aSJack Morgenstein u8 opcode_modifier; 9070a9a0188SJack Morgenstein u16 *table; 9080a9a0188SJack Morgenstein int err; 9090a9a0188SJack Morgenstein int vidx, pidx; 91097982f5aSJack Morgenstein int network_view; 9110a9a0188SJack Morgenstein struct mlx4_priv *priv = mlx4_priv(dev); 9120a9a0188SJack Morgenstein struct ib_smp *outsmp = outbox->buf; 9130a9a0188SJack Morgenstein __be16 *outtab = (__be16 *)(outsmp->data); 9140a9a0188SJack Morgenstein __be32 slave_cap_mask; 915afa8fd1dSJack Morgenstein __be64 slave_node_guid; 91697982f5aSJack Morgenstein 9177c35ef45SOr Gerlitz slave_port = vhcr->in_modifier; 9187c35ef45SOr Gerlitz port = mlx4_slave_convert_port(dev, slave, slave_port); 9190a9a0188SJack Morgenstein 92097982f5aSJack Morgenstein /* network-view bit is for driver use only, and should not be passed to FW */ 92197982f5aSJack Morgenstein opcode_modifier = vhcr->op_modifier & ~0x8; /* clear netw view bit */ 92297982f5aSJack Morgenstein network_view = !!(vhcr->op_modifier & 0x8); 92397982f5aSJack Morgenstein 9240a9a0188SJack Morgenstein if (smp->base_version == 1 && 9250a9a0188SJack Morgenstein smp->mgmt_class == IB_MGMT_CLASS_SUBN_LID_ROUTED && 9260a9a0188SJack Morgenstein smp->class_version == 1) { 92797982f5aSJack Morgenstein /* host view is paravirtualized */ 92897982f5aSJack Morgenstein if (!network_view && smp->method == IB_MGMT_METHOD_GET) { 9290a9a0188SJack Morgenstein if (smp->attr_id == IB_SMP_ATTR_PKEY_TABLE) { 9300a9a0188SJack Morgenstein index = be32_to_cpu(smp->attr_mod); 9310a9a0188SJack Morgenstein if (port < 1 || port > dev->caps.num_ports) 9320a9a0188SJack Morgenstein return -EINVAL; 93319ab574fSMatan Barak table = kcalloc((dev->caps.pkey_table_len[port] / 32) + 1, 93419ab574fSMatan Barak sizeof(*table) * 32, GFP_KERNEL); 93519ab574fSMatan Barak 9360a9a0188SJack Morgenstein if (!table) 9370a9a0188SJack Morgenstein return -ENOMEM; 9380a9a0188SJack Morgenstein /* need to get the full pkey table because the paravirtualized 9390a9a0188SJack Morgenstein * pkeys may be scattered among several pkey blocks. 9400a9a0188SJack Morgenstein */ 9410a9a0188SJack Morgenstein err = get_full_pkey_table(dev, port, table, inbox, outbox); 9420a9a0188SJack Morgenstein if (!err) { 9430a9a0188SJack Morgenstein for (vidx = index * 32; vidx < (index + 1) * 32; ++vidx) { 9440a9a0188SJack Morgenstein pidx = priv->virt2phys_pkey[slave][port - 1][vidx]; 9450a9a0188SJack Morgenstein outtab[vidx % 32] = cpu_to_be16(table[pidx]); 9460a9a0188SJack Morgenstein } 9470a9a0188SJack Morgenstein } 9480a9a0188SJack Morgenstein kfree(table); 9490a9a0188SJack Morgenstein return err; 9500a9a0188SJack Morgenstein } 9510a9a0188SJack Morgenstein if (smp->attr_id == IB_SMP_ATTR_PORT_INFO) { 9520a9a0188SJack Morgenstein /*get the slave specific caps:*/ 9530a9a0188SJack Morgenstein /*do the command */ 9547c35ef45SOr Gerlitz smp->attr_mod = cpu_to_be32(port); 9550a9a0188SJack Morgenstein err = mlx4_cmd_box(dev, inbox->dma, outbox->dma, 9567c35ef45SOr Gerlitz port, opcode_modifier, 9570a9a0188SJack Morgenstein vhcr->op, MLX4_CMD_TIME_CLASS_C, MLX4_CMD_NATIVE); 9580a9a0188SJack Morgenstein /* modify the response for slaves */ 9590a9a0188SJack Morgenstein if (!err && slave != mlx4_master_func_num(dev)) { 9600a9a0188SJack Morgenstein u8 *state = outsmp->data + PORT_STATE_OFFSET; 9610a9a0188SJack Morgenstein 9620a9a0188SJack Morgenstein *state = (*state & 0xf0) | vf_port_state(dev, port, slave); 9630a9a0188SJack Morgenstein slave_cap_mask = priv->mfunc.master.slave_state[slave].ib_cap_mask[port]; 9640a9a0188SJack Morgenstein memcpy(outsmp->data + PORT_CAPABILITY_LOCATION_IN_SMP, &slave_cap_mask, 4); 9650a9a0188SJack Morgenstein } 9660a9a0188SJack Morgenstein return err; 9670a9a0188SJack Morgenstein } 9680a9a0188SJack Morgenstein if (smp->attr_id == IB_SMP_ATTR_GUID_INFO) { 969e9a7ff3aSYishai Hadas __be64 guid = mlx4_get_admin_guid(dev, slave, 970e9a7ff3aSYishai Hadas port); 971e9a7ff3aSYishai Hadas 972e9a7ff3aSYishai Hadas /* set the PF admin guid to the FW/HW burned 973e9a7ff3aSYishai Hadas * GUID, if it wasn't yet set 974e9a7ff3aSYishai Hadas */ 975e9a7ff3aSYishai Hadas if (slave == 0 && guid == 0) { 976e9a7ff3aSYishai Hadas smp->attr_mod = 0; 977e9a7ff3aSYishai Hadas err = mlx4_cmd_box(dev, 978e9a7ff3aSYishai Hadas inbox->dma, 979e9a7ff3aSYishai Hadas outbox->dma, 980e9a7ff3aSYishai Hadas vhcr->in_modifier, 981e9a7ff3aSYishai Hadas opcode_modifier, 982e9a7ff3aSYishai Hadas vhcr->op, 983e9a7ff3aSYishai Hadas MLX4_CMD_TIME_CLASS_C, 984e9a7ff3aSYishai Hadas MLX4_CMD_NATIVE); 985e9a7ff3aSYishai Hadas if (err) 9860a9a0188SJack Morgenstein return err; 987e9a7ff3aSYishai Hadas mlx4_set_admin_guid(dev, 988e9a7ff3aSYishai Hadas *(__be64 *)outsmp-> 989e9a7ff3aSYishai Hadas data, slave, port); 990e9a7ff3aSYishai Hadas } else { 991e9a7ff3aSYishai Hadas memcpy(outsmp->data, &guid, 8); 992e9a7ff3aSYishai Hadas } 993e9a7ff3aSYishai Hadas 994e9a7ff3aSYishai Hadas /* clean all other gids */ 995e9a7ff3aSYishai Hadas memset(outsmp->data + 8, 0, 56); 996e9a7ff3aSYishai Hadas return 0; 9970a9a0188SJack Morgenstein } 998afa8fd1dSJack Morgenstein if (smp->attr_id == IB_SMP_ATTR_NODE_INFO) { 999afa8fd1dSJack Morgenstein err = mlx4_cmd_box(dev, inbox->dma, outbox->dma, 10007c35ef45SOr Gerlitz port, opcode_modifier, 1001afa8fd1dSJack Morgenstein vhcr->op, MLX4_CMD_TIME_CLASS_C, MLX4_CMD_NATIVE); 1002afa8fd1dSJack Morgenstein if (!err) { 1003afa8fd1dSJack Morgenstein slave_node_guid = mlx4_get_slave_node_guid(dev, slave); 1004afa8fd1dSJack Morgenstein memcpy(outsmp->data + 12, &slave_node_guid, 8); 1005afa8fd1dSJack Morgenstein } 1006afa8fd1dSJack Morgenstein return err; 1007afa8fd1dSJack Morgenstein } 10080a9a0188SJack Morgenstein } 10090a9a0188SJack Morgenstein } 101097982f5aSJack Morgenstein 101197982f5aSJack Morgenstein /* Non-privileged VFs are only allowed "host" view LID-routed 'Get' MADs. 101297982f5aSJack Morgenstein * These are the MADs used by ib verbs (such as ib_query_gids). 101397982f5aSJack Morgenstein */ 10140a9a0188SJack Morgenstein if (slave != mlx4_master_func_num(dev) && 101597982f5aSJack Morgenstein !mlx4_vf_smi_enabled(dev, slave, port)) { 101697982f5aSJack Morgenstein if (!(smp->mgmt_class == IB_MGMT_CLASS_SUBN_LID_ROUTED && 101797982f5aSJack Morgenstein smp->method == IB_MGMT_METHOD_GET) || network_view) { 101897982f5aSJack Morgenstein mlx4_err(dev, "Unprivileged slave %d is trying to execute a Subnet MGMT MAD, class 0x%x, method 0x%x, view=%s for attr 0x%x. Rejecting\n", 101973d4da7bSWengang Wang slave, smp->mgmt_class, smp->method, 102097982f5aSJack Morgenstein network_view ? "Network" : "Host", 10210a9a0188SJack Morgenstein be16_to_cpu(smp->attr_id)); 10220a9a0188SJack Morgenstein return -EPERM; 10230a9a0188SJack Morgenstein } 102497982f5aSJack Morgenstein } 102597982f5aSJack Morgenstein 10260a9a0188SJack Morgenstein return mlx4_cmd_box(dev, inbox->dma, outbox->dma, 102797982f5aSJack Morgenstein vhcr->in_modifier, opcode_modifier, 10280a9a0188SJack Morgenstein vhcr->op, MLX4_CMD_TIME_CLASS_C, MLX4_CMD_NATIVE); 10290a9a0188SJack Morgenstein } 10300a9a0188SJack Morgenstein 1031b7475794SOr Gerlitz static int mlx4_CMD_EPERM_wrapper(struct mlx4_dev *dev, int slave, 1032fe6f700dSYevgeny Petrilin struct mlx4_vhcr *vhcr, 1033fe6f700dSYevgeny Petrilin struct mlx4_cmd_mailbox *inbox, 1034fe6f700dSYevgeny Petrilin struct mlx4_cmd_mailbox *outbox, 1035fe6f700dSYevgeny Petrilin struct mlx4_cmd_info *cmd) 1036fe6f700dSYevgeny Petrilin { 1037fe6f700dSYevgeny Petrilin return -EPERM; 1038fe6f700dSYevgeny Petrilin } 1039fe6f700dSYevgeny Petrilin 1040e8f081aaSYevgeny Petrilin int mlx4_DMA_wrapper(struct mlx4_dev *dev, int slave, 1041e8f081aaSYevgeny Petrilin struct mlx4_vhcr *vhcr, 1042e8f081aaSYevgeny Petrilin struct mlx4_cmd_mailbox *inbox, 1043e8f081aaSYevgeny Petrilin struct mlx4_cmd_mailbox *outbox, 1044e8f081aaSYevgeny Petrilin struct mlx4_cmd_info *cmd) 1045e8f081aaSYevgeny Petrilin { 1046e8f081aaSYevgeny Petrilin u64 in_param; 1047e8f081aaSYevgeny Petrilin u64 out_param; 1048e8f081aaSYevgeny Petrilin int err; 1049e8f081aaSYevgeny Petrilin 1050e8f081aaSYevgeny Petrilin in_param = cmd->has_inbox ? (u64) inbox->dma : vhcr->in_param; 1051e8f081aaSYevgeny Petrilin out_param = cmd->has_outbox ? (u64) outbox->dma : vhcr->out_param; 1052e8f081aaSYevgeny Petrilin if (cmd->encode_slave_id) { 1053e8f081aaSYevgeny Petrilin in_param &= 0xffffffffffffff00ll; 1054e8f081aaSYevgeny Petrilin in_param |= slave; 1055e8f081aaSYevgeny Petrilin } 1056e8f081aaSYevgeny Petrilin 1057e8f081aaSYevgeny Petrilin err = __mlx4_cmd(dev, in_param, &out_param, cmd->out_is_imm, 1058e8f081aaSYevgeny Petrilin vhcr->in_modifier, vhcr->op_modifier, vhcr->op, 1059e8f081aaSYevgeny Petrilin MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE); 1060e8f081aaSYevgeny Petrilin 1061e8f081aaSYevgeny Petrilin if (cmd->out_is_imm) 1062e8f081aaSYevgeny Petrilin vhcr->out_param = out_param; 1063e8f081aaSYevgeny Petrilin 1064e8f081aaSYevgeny Petrilin return err; 1065e8f081aaSYevgeny Petrilin } 1066e8f081aaSYevgeny Petrilin 1067e8f081aaSYevgeny Petrilin static struct mlx4_cmd_info cmd_info[] = { 1068e8f081aaSYevgeny Petrilin { 1069e8f081aaSYevgeny Petrilin .opcode = MLX4_CMD_QUERY_FW, 1070e8f081aaSYevgeny Petrilin .has_inbox = false, 1071e8f081aaSYevgeny Petrilin .has_outbox = true, 1072e8f081aaSYevgeny Petrilin .out_is_imm = false, 1073e8f081aaSYevgeny Petrilin .encode_slave_id = false, 1074e8f081aaSYevgeny Petrilin .verify = NULL, 1075b91cb3ebSJack Morgenstein .wrapper = mlx4_QUERY_FW_wrapper 1076e8f081aaSYevgeny Petrilin }, 1077e8f081aaSYevgeny Petrilin { 1078e8f081aaSYevgeny Petrilin .opcode = MLX4_CMD_QUERY_HCA, 1079e8f081aaSYevgeny Petrilin .has_inbox = false, 1080e8f081aaSYevgeny Petrilin .has_outbox = true, 1081e8f081aaSYevgeny Petrilin .out_is_imm = false, 1082e8f081aaSYevgeny Petrilin .encode_slave_id = false, 1083e8f081aaSYevgeny Petrilin .verify = NULL, 1084e8f081aaSYevgeny Petrilin .wrapper = NULL 1085e8f081aaSYevgeny Petrilin }, 1086e8f081aaSYevgeny Petrilin { 1087e8f081aaSYevgeny Petrilin .opcode = MLX4_CMD_QUERY_DEV_CAP, 1088e8f081aaSYevgeny Petrilin .has_inbox = false, 1089e8f081aaSYevgeny Petrilin .has_outbox = true, 1090e8f081aaSYevgeny Petrilin .out_is_imm = false, 1091e8f081aaSYevgeny Petrilin .encode_slave_id = false, 1092e8f081aaSYevgeny Petrilin .verify = NULL, 1093b91cb3ebSJack Morgenstein .wrapper = mlx4_QUERY_DEV_CAP_wrapper 1094e8f081aaSYevgeny Petrilin }, 1095c82e9aa0SEli Cohen { 1096c82e9aa0SEli Cohen .opcode = MLX4_CMD_QUERY_FUNC_CAP, 1097c82e9aa0SEli Cohen .has_inbox = false, 1098c82e9aa0SEli Cohen .has_outbox = true, 1099c82e9aa0SEli Cohen .out_is_imm = false, 1100c82e9aa0SEli Cohen .encode_slave_id = false, 1101c82e9aa0SEli Cohen .verify = NULL, 1102c82e9aa0SEli Cohen .wrapper = mlx4_QUERY_FUNC_CAP_wrapper 1103c82e9aa0SEli Cohen }, 1104c82e9aa0SEli Cohen { 1105c82e9aa0SEli Cohen .opcode = MLX4_CMD_QUERY_ADAPTER, 1106c82e9aa0SEli Cohen .has_inbox = false, 1107c82e9aa0SEli Cohen .has_outbox = true, 1108c82e9aa0SEli Cohen .out_is_imm = false, 1109c82e9aa0SEli Cohen .encode_slave_id = false, 1110c82e9aa0SEli Cohen .verify = NULL, 1111c82e9aa0SEli Cohen .wrapper = NULL 1112c82e9aa0SEli Cohen }, 1113c82e9aa0SEli Cohen { 1114c82e9aa0SEli Cohen .opcode = MLX4_CMD_INIT_PORT, 1115c82e9aa0SEli Cohen .has_inbox = false, 1116c82e9aa0SEli Cohen .has_outbox = false, 1117c82e9aa0SEli Cohen .out_is_imm = false, 1118c82e9aa0SEli Cohen .encode_slave_id = false, 1119c82e9aa0SEli Cohen .verify = NULL, 1120c82e9aa0SEli Cohen .wrapper = mlx4_INIT_PORT_wrapper 1121c82e9aa0SEli Cohen }, 1122c82e9aa0SEli Cohen { 1123c82e9aa0SEli Cohen .opcode = MLX4_CMD_CLOSE_PORT, 1124c82e9aa0SEli Cohen .has_inbox = false, 1125c82e9aa0SEli Cohen .has_outbox = false, 1126c82e9aa0SEli Cohen .out_is_imm = false, 1127c82e9aa0SEli Cohen .encode_slave_id = false, 1128c82e9aa0SEli Cohen .verify = NULL, 1129c82e9aa0SEli Cohen .wrapper = mlx4_CLOSE_PORT_wrapper 1130c82e9aa0SEli Cohen }, 1131c82e9aa0SEli Cohen { 1132c82e9aa0SEli Cohen .opcode = MLX4_CMD_QUERY_PORT, 1133c82e9aa0SEli Cohen .has_inbox = false, 1134c82e9aa0SEli Cohen .has_outbox = true, 1135c82e9aa0SEli Cohen .out_is_imm = false, 1136c82e9aa0SEli Cohen .encode_slave_id = false, 1137c82e9aa0SEli Cohen .verify = NULL, 1138c82e9aa0SEli Cohen .wrapper = mlx4_QUERY_PORT_wrapper 1139c82e9aa0SEli Cohen }, 1140c82e9aa0SEli Cohen { 1141ffe455adSEugenia Emantayev .opcode = MLX4_CMD_SET_PORT, 1142ffe455adSEugenia Emantayev .has_inbox = true, 1143ffe455adSEugenia Emantayev .has_outbox = false, 1144ffe455adSEugenia Emantayev .out_is_imm = false, 1145ffe455adSEugenia Emantayev .encode_slave_id = false, 1146ffe455adSEugenia Emantayev .verify = NULL, 1147ffe455adSEugenia Emantayev .wrapper = mlx4_SET_PORT_wrapper 1148ffe455adSEugenia Emantayev }, 1149ffe455adSEugenia Emantayev { 1150c82e9aa0SEli Cohen .opcode = MLX4_CMD_MAP_EQ, 1151c82e9aa0SEli Cohen .has_inbox = false, 1152c82e9aa0SEli Cohen .has_outbox = false, 1153c82e9aa0SEli Cohen .out_is_imm = false, 1154c82e9aa0SEli Cohen .encode_slave_id = false, 1155c82e9aa0SEli Cohen .verify = NULL, 1156c82e9aa0SEli Cohen .wrapper = mlx4_MAP_EQ_wrapper 1157c82e9aa0SEli Cohen }, 1158c82e9aa0SEli Cohen { 1159c82e9aa0SEli Cohen .opcode = MLX4_CMD_SW2HW_EQ, 1160c82e9aa0SEli Cohen .has_inbox = true, 1161c82e9aa0SEli Cohen .has_outbox = false, 1162c82e9aa0SEli Cohen .out_is_imm = false, 1163c82e9aa0SEli Cohen .encode_slave_id = true, 1164c82e9aa0SEli Cohen .verify = NULL, 1165c82e9aa0SEli Cohen .wrapper = mlx4_SW2HW_EQ_wrapper 1166c82e9aa0SEli Cohen }, 1167c82e9aa0SEli Cohen { 1168c82e9aa0SEli Cohen .opcode = MLX4_CMD_HW_HEALTH_CHECK, 1169c82e9aa0SEli Cohen .has_inbox = false, 1170c82e9aa0SEli Cohen .has_outbox = false, 1171c82e9aa0SEli Cohen .out_is_imm = false, 1172c82e9aa0SEli Cohen .encode_slave_id = false, 1173c82e9aa0SEli Cohen .verify = NULL, 1174c82e9aa0SEli Cohen .wrapper = NULL 1175c82e9aa0SEli Cohen }, 1176c82e9aa0SEli Cohen { 1177c82e9aa0SEli Cohen .opcode = MLX4_CMD_NOP, 1178c82e9aa0SEli Cohen .has_inbox = false, 1179c82e9aa0SEli Cohen .has_outbox = false, 1180c82e9aa0SEli Cohen .out_is_imm = false, 1181c82e9aa0SEli Cohen .encode_slave_id = false, 1182c82e9aa0SEli Cohen .verify = NULL, 1183c82e9aa0SEli Cohen .wrapper = NULL 1184c82e9aa0SEli Cohen }, 1185c82e9aa0SEli Cohen { 1186d18f141aSOr Gerlitz .opcode = MLX4_CMD_CONFIG_DEV, 1187d18f141aSOr Gerlitz .has_inbox = false, 1188d475c95bSMatan Barak .has_outbox = true, 1189d18f141aSOr Gerlitz .out_is_imm = false, 1190d18f141aSOr Gerlitz .encode_slave_id = false, 1191d18f141aSOr Gerlitz .verify = NULL, 1192d475c95bSMatan Barak .wrapper = mlx4_CONFIG_DEV_wrapper 1193d18f141aSOr Gerlitz }, 1194d18f141aSOr Gerlitz { 1195c82e9aa0SEli Cohen .opcode = MLX4_CMD_ALLOC_RES, 1196c82e9aa0SEli Cohen .has_inbox = false, 1197c82e9aa0SEli Cohen .has_outbox = false, 1198c82e9aa0SEli Cohen .out_is_imm = true, 1199c82e9aa0SEli Cohen .encode_slave_id = false, 1200c82e9aa0SEli Cohen .verify = NULL, 1201c82e9aa0SEli Cohen .wrapper = mlx4_ALLOC_RES_wrapper 1202c82e9aa0SEli Cohen }, 1203c82e9aa0SEli Cohen { 1204c82e9aa0SEli Cohen .opcode = MLX4_CMD_FREE_RES, 1205c82e9aa0SEli Cohen .has_inbox = false, 1206c82e9aa0SEli Cohen .has_outbox = false, 1207c82e9aa0SEli Cohen .out_is_imm = false, 1208c82e9aa0SEli Cohen .encode_slave_id = false, 1209c82e9aa0SEli Cohen .verify = NULL, 1210c82e9aa0SEli Cohen .wrapper = mlx4_FREE_RES_wrapper 1211c82e9aa0SEli Cohen }, 1212c82e9aa0SEli Cohen { 1213c82e9aa0SEli Cohen .opcode = MLX4_CMD_SW2HW_MPT, 1214c82e9aa0SEli Cohen .has_inbox = true, 1215c82e9aa0SEli Cohen .has_outbox = false, 1216c82e9aa0SEli Cohen .out_is_imm = false, 1217c82e9aa0SEli Cohen .encode_slave_id = true, 1218c82e9aa0SEli Cohen .verify = NULL, 1219c82e9aa0SEli Cohen .wrapper = mlx4_SW2HW_MPT_wrapper 1220c82e9aa0SEli Cohen }, 1221c82e9aa0SEli Cohen { 1222c82e9aa0SEli Cohen .opcode = MLX4_CMD_QUERY_MPT, 1223c82e9aa0SEli Cohen .has_inbox = false, 1224c82e9aa0SEli Cohen .has_outbox = true, 1225c82e9aa0SEli Cohen .out_is_imm = false, 1226c82e9aa0SEli Cohen .encode_slave_id = false, 1227c82e9aa0SEli Cohen .verify = NULL, 1228c82e9aa0SEli Cohen .wrapper = mlx4_QUERY_MPT_wrapper 1229c82e9aa0SEli Cohen }, 1230c82e9aa0SEli Cohen { 1231c82e9aa0SEli Cohen .opcode = MLX4_CMD_HW2SW_MPT, 1232c82e9aa0SEli Cohen .has_inbox = false, 1233c82e9aa0SEli Cohen .has_outbox = false, 1234c82e9aa0SEli Cohen .out_is_imm = false, 1235c82e9aa0SEli Cohen .encode_slave_id = false, 1236c82e9aa0SEli Cohen .verify = NULL, 1237c82e9aa0SEli Cohen .wrapper = mlx4_HW2SW_MPT_wrapper 1238c82e9aa0SEli Cohen }, 1239c82e9aa0SEli Cohen { 1240c82e9aa0SEli Cohen .opcode = MLX4_CMD_READ_MTT, 1241c82e9aa0SEli Cohen .has_inbox = false, 1242c82e9aa0SEli Cohen .has_outbox = true, 1243c82e9aa0SEli Cohen .out_is_imm = false, 1244c82e9aa0SEli Cohen .encode_slave_id = false, 1245c82e9aa0SEli Cohen .verify = NULL, 1246c82e9aa0SEli Cohen .wrapper = NULL 1247c82e9aa0SEli Cohen }, 1248c82e9aa0SEli Cohen { 1249c82e9aa0SEli Cohen .opcode = MLX4_CMD_WRITE_MTT, 1250c82e9aa0SEli Cohen .has_inbox = true, 1251c82e9aa0SEli Cohen .has_outbox = false, 1252c82e9aa0SEli Cohen .out_is_imm = false, 1253c82e9aa0SEli Cohen .encode_slave_id = false, 1254c82e9aa0SEli Cohen .verify = NULL, 1255c82e9aa0SEli Cohen .wrapper = mlx4_WRITE_MTT_wrapper 1256c82e9aa0SEli Cohen }, 1257c82e9aa0SEli Cohen { 1258c82e9aa0SEli Cohen .opcode = MLX4_CMD_SYNC_TPT, 1259c82e9aa0SEli Cohen .has_inbox = true, 1260c82e9aa0SEli Cohen .has_outbox = false, 1261c82e9aa0SEli Cohen .out_is_imm = false, 1262c82e9aa0SEli Cohen .encode_slave_id = false, 1263c82e9aa0SEli Cohen .verify = NULL, 1264c82e9aa0SEli Cohen .wrapper = NULL 1265c82e9aa0SEli Cohen }, 1266c82e9aa0SEli Cohen { 1267c82e9aa0SEli Cohen .opcode = MLX4_CMD_HW2SW_EQ, 1268c82e9aa0SEli Cohen .has_inbox = false, 126930a5da5bSJack Morgenstein .has_outbox = false, 1270c82e9aa0SEli Cohen .out_is_imm = false, 1271c82e9aa0SEli Cohen .encode_slave_id = true, 1272c82e9aa0SEli Cohen .verify = NULL, 1273c82e9aa0SEli Cohen .wrapper = mlx4_HW2SW_EQ_wrapper 1274c82e9aa0SEli Cohen }, 1275c82e9aa0SEli Cohen { 1276c82e9aa0SEli Cohen .opcode = MLX4_CMD_QUERY_EQ, 1277c82e9aa0SEli Cohen .has_inbox = false, 1278c82e9aa0SEli Cohen .has_outbox = true, 1279c82e9aa0SEli Cohen .out_is_imm = false, 1280c82e9aa0SEli Cohen .encode_slave_id = true, 1281c82e9aa0SEli Cohen .verify = NULL, 1282c82e9aa0SEli Cohen .wrapper = mlx4_QUERY_EQ_wrapper 1283c82e9aa0SEli Cohen }, 1284c82e9aa0SEli Cohen { 1285c82e9aa0SEli Cohen .opcode = MLX4_CMD_SW2HW_CQ, 1286c82e9aa0SEli Cohen .has_inbox = true, 1287c82e9aa0SEli Cohen .has_outbox = false, 1288c82e9aa0SEli Cohen .out_is_imm = false, 1289c82e9aa0SEli Cohen .encode_slave_id = true, 1290c82e9aa0SEli Cohen .verify = NULL, 1291c82e9aa0SEli Cohen .wrapper = mlx4_SW2HW_CQ_wrapper 1292c82e9aa0SEli Cohen }, 1293c82e9aa0SEli Cohen { 1294c82e9aa0SEli Cohen .opcode = MLX4_CMD_HW2SW_CQ, 1295c82e9aa0SEli Cohen .has_inbox = false, 1296c82e9aa0SEli Cohen .has_outbox = false, 1297c82e9aa0SEli Cohen .out_is_imm = false, 1298c82e9aa0SEli Cohen .encode_slave_id = false, 1299c82e9aa0SEli Cohen .verify = NULL, 1300c82e9aa0SEli Cohen .wrapper = mlx4_HW2SW_CQ_wrapper 1301c82e9aa0SEli Cohen }, 1302c82e9aa0SEli Cohen { 1303c82e9aa0SEli Cohen .opcode = MLX4_CMD_QUERY_CQ, 1304c82e9aa0SEli Cohen .has_inbox = false, 1305c82e9aa0SEli Cohen .has_outbox = true, 1306c82e9aa0SEli Cohen .out_is_imm = false, 1307c82e9aa0SEli Cohen .encode_slave_id = false, 1308c82e9aa0SEli Cohen .verify = NULL, 1309c82e9aa0SEli Cohen .wrapper = mlx4_QUERY_CQ_wrapper 1310c82e9aa0SEli Cohen }, 1311c82e9aa0SEli Cohen { 1312c82e9aa0SEli Cohen .opcode = MLX4_CMD_MODIFY_CQ, 1313c82e9aa0SEli Cohen .has_inbox = true, 1314c82e9aa0SEli Cohen .has_outbox = false, 1315c82e9aa0SEli Cohen .out_is_imm = true, 1316c82e9aa0SEli Cohen .encode_slave_id = false, 1317c82e9aa0SEli Cohen .verify = NULL, 1318c82e9aa0SEli Cohen .wrapper = mlx4_MODIFY_CQ_wrapper 1319c82e9aa0SEli Cohen }, 1320c82e9aa0SEli Cohen { 1321c82e9aa0SEli Cohen .opcode = MLX4_CMD_SW2HW_SRQ, 1322c82e9aa0SEli Cohen .has_inbox = true, 1323c82e9aa0SEli Cohen .has_outbox = false, 1324c82e9aa0SEli Cohen .out_is_imm = false, 1325c82e9aa0SEli Cohen .encode_slave_id = true, 1326c82e9aa0SEli Cohen .verify = NULL, 1327c82e9aa0SEli Cohen .wrapper = mlx4_SW2HW_SRQ_wrapper 1328c82e9aa0SEli Cohen }, 1329c82e9aa0SEli Cohen { 1330c82e9aa0SEli Cohen .opcode = MLX4_CMD_HW2SW_SRQ, 1331c82e9aa0SEli Cohen .has_inbox = false, 1332c82e9aa0SEli Cohen .has_outbox = false, 1333c82e9aa0SEli Cohen .out_is_imm = false, 1334c82e9aa0SEli Cohen .encode_slave_id = false, 1335c82e9aa0SEli Cohen .verify = NULL, 1336c82e9aa0SEli Cohen .wrapper = mlx4_HW2SW_SRQ_wrapper 1337c82e9aa0SEli Cohen }, 1338c82e9aa0SEli Cohen { 1339c82e9aa0SEli Cohen .opcode = MLX4_CMD_QUERY_SRQ, 1340c82e9aa0SEli Cohen .has_inbox = false, 1341c82e9aa0SEli Cohen .has_outbox = true, 1342c82e9aa0SEli Cohen .out_is_imm = false, 1343c82e9aa0SEli Cohen .encode_slave_id = false, 1344c82e9aa0SEli Cohen .verify = NULL, 1345c82e9aa0SEli Cohen .wrapper = mlx4_QUERY_SRQ_wrapper 1346c82e9aa0SEli Cohen }, 1347c82e9aa0SEli Cohen { 1348c82e9aa0SEli Cohen .opcode = MLX4_CMD_ARM_SRQ, 1349c82e9aa0SEli Cohen .has_inbox = false, 1350c82e9aa0SEli Cohen .has_outbox = false, 1351c82e9aa0SEli Cohen .out_is_imm = false, 1352c82e9aa0SEli Cohen .encode_slave_id = false, 1353c82e9aa0SEli Cohen .verify = NULL, 1354c82e9aa0SEli Cohen .wrapper = mlx4_ARM_SRQ_wrapper 1355c82e9aa0SEli Cohen }, 1356c82e9aa0SEli Cohen { 1357c82e9aa0SEli Cohen .opcode = MLX4_CMD_RST2INIT_QP, 1358c82e9aa0SEli Cohen .has_inbox = true, 1359c82e9aa0SEli Cohen .has_outbox = false, 1360c82e9aa0SEli Cohen .out_is_imm = false, 1361c82e9aa0SEli Cohen .encode_slave_id = true, 1362c82e9aa0SEli Cohen .verify = NULL, 1363c82e9aa0SEli Cohen .wrapper = mlx4_RST2INIT_QP_wrapper 1364c82e9aa0SEli Cohen }, 1365c82e9aa0SEli Cohen { 1366c82e9aa0SEli Cohen .opcode = MLX4_CMD_INIT2INIT_QP, 1367c82e9aa0SEli Cohen .has_inbox = true, 1368c82e9aa0SEli Cohen .has_outbox = false, 1369c82e9aa0SEli Cohen .out_is_imm = false, 1370c82e9aa0SEli Cohen .encode_slave_id = false, 1371c82e9aa0SEli Cohen .verify = NULL, 137254679e14SJack Morgenstein .wrapper = mlx4_INIT2INIT_QP_wrapper 1373c82e9aa0SEli Cohen }, 1374c82e9aa0SEli Cohen { 1375c82e9aa0SEli Cohen .opcode = MLX4_CMD_INIT2RTR_QP, 1376c82e9aa0SEli Cohen .has_inbox = true, 1377c82e9aa0SEli Cohen .has_outbox = false, 1378c82e9aa0SEli Cohen .out_is_imm = false, 1379c82e9aa0SEli Cohen .encode_slave_id = false, 1380c82e9aa0SEli Cohen .verify = NULL, 1381c82e9aa0SEli Cohen .wrapper = mlx4_INIT2RTR_QP_wrapper 1382c82e9aa0SEli Cohen }, 1383c82e9aa0SEli Cohen { 1384c82e9aa0SEli Cohen .opcode = MLX4_CMD_RTR2RTS_QP, 1385c82e9aa0SEli Cohen .has_inbox = true, 1386c82e9aa0SEli Cohen .has_outbox = false, 1387c82e9aa0SEli Cohen .out_is_imm = false, 1388c82e9aa0SEli Cohen .encode_slave_id = false, 1389c82e9aa0SEli Cohen .verify = NULL, 139054679e14SJack Morgenstein .wrapper = mlx4_RTR2RTS_QP_wrapper 1391c82e9aa0SEli Cohen }, 1392c82e9aa0SEli Cohen { 1393c82e9aa0SEli Cohen .opcode = MLX4_CMD_RTS2RTS_QP, 1394c82e9aa0SEli Cohen .has_inbox = true, 1395c82e9aa0SEli Cohen .has_outbox = false, 1396c82e9aa0SEli Cohen .out_is_imm = false, 1397c82e9aa0SEli Cohen .encode_slave_id = false, 1398c82e9aa0SEli Cohen .verify = NULL, 139954679e14SJack Morgenstein .wrapper = mlx4_RTS2RTS_QP_wrapper 1400c82e9aa0SEli Cohen }, 1401c82e9aa0SEli Cohen { 1402c82e9aa0SEli Cohen .opcode = MLX4_CMD_SQERR2RTS_QP, 1403c82e9aa0SEli Cohen .has_inbox = true, 1404c82e9aa0SEli Cohen .has_outbox = false, 1405c82e9aa0SEli Cohen .out_is_imm = false, 1406c82e9aa0SEli Cohen .encode_slave_id = false, 1407c82e9aa0SEli Cohen .verify = NULL, 140854679e14SJack Morgenstein .wrapper = mlx4_SQERR2RTS_QP_wrapper 1409c82e9aa0SEli Cohen }, 1410c82e9aa0SEli Cohen { 1411c82e9aa0SEli Cohen .opcode = MLX4_CMD_2ERR_QP, 1412c82e9aa0SEli Cohen .has_inbox = false, 1413c82e9aa0SEli Cohen .has_outbox = false, 1414c82e9aa0SEli Cohen .out_is_imm = false, 1415c82e9aa0SEli Cohen .encode_slave_id = false, 1416c82e9aa0SEli Cohen .verify = NULL, 1417c82e9aa0SEli Cohen .wrapper = mlx4_GEN_QP_wrapper 1418c82e9aa0SEli Cohen }, 1419c82e9aa0SEli Cohen { 1420c82e9aa0SEli Cohen .opcode = MLX4_CMD_RTS2SQD_QP, 1421c82e9aa0SEli Cohen .has_inbox = false, 1422c82e9aa0SEli Cohen .has_outbox = false, 1423c82e9aa0SEli Cohen .out_is_imm = false, 1424c82e9aa0SEli Cohen .encode_slave_id = false, 1425c82e9aa0SEli Cohen .verify = NULL, 1426c82e9aa0SEli Cohen .wrapper = mlx4_GEN_QP_wrapper 1427c82e9aa0SEli Cohen }, 1428c82e9aa0SEli Cohen { 1429c82e9aa0SEli Cohen .opcode = MLX4_CMD_SQD2SQD_QP, 1430c82e9aa0SEli Cohen .has_inbox = true, 1431c82e9aa0SEli Cohen .has_outbox = false, 1432c82e9aa0SEli Cohen .out_is_imm = false, 1433c82e9aa0SEli Cohen .encode_slave_id = false, 1434c82e9aa0SEli Cohen .verify = NULL, 143554679e14SJack Morgenstein .wrapper = mlx4_SQD2SQD_QP_wrapper 1436c82e9aa0SEli Cohen }, 1437c82e9aa0SEli Cohen { 1438c82e9aa0SEli Cohen .opcode = MLX4_CMD_SQD2RTS_QP, 1439c82e9aa0SEli Cohen .has_inbox = true, 1440c82e9aa0SEli Cohen .has_outbox = false, 1441c82e9aa0SEli Cohen .out_is_imm = false, 1442c82e9aa0SEli Cohen .encode_slave_id = false, 1443c82e9aa0SEli Cohen .verify = NULL, 144454679e14SJack Morgenstein .wrapper = mlx4_SQD2RTS_QP_wrapper 1445c82e9aa0SEli Cohen }, 1446c82e9aa0SEli Cohen { 1447c82e9aa0SEli Cohen .opcode = MLX4_CMD_2RST_QP, 1448c82e9aa0SEli Cohen .has_inbox = false, 1449c82e9aa0SEli Cohen .has_outbox = false, 1450c82e9aa0SEli Cohen .out_is_imm = false, 1451c82e9aa0SEli Cohen .encode_slave_id = false, 1452c82e9aa0SEli Cohen .verify = NULL, 1453c82e9aa0SEli Cohen .wrapper = mlx4_2RST_QP_wrapper 1454c82e9aa0SEli Cohen }, 1455c82e9aa0SEli Cohen { 1456c82e9aa0SEli Cohen .opcode = MLX4_CMD_QUERY_QP, 1457c82e9aa0SEli Cohen .has_inbox = false, 1458c82e9aa0SEli Cohen .has_outbox = true, 1459c82e9aa0SEli Cohen .out_is_imm = false, 1460c82e9aa0SEli Cohen .encode_slave_id = false, 1461c82e9aa0SEli Cohen .verify = NULL, 1462c82e9aa0SEli Cohen .wrapper = mlx4_GEN_QP_wrapper 1463c82e9aa0SEli Cohen }, 1464c82e9aa0SEli Cohen { 1465c82e9aa0SEli Cohen .opcode = MLX4_CMD_SUSPEND_QP, 1466c82e9aa0SEli Cohen .has_inbox = false, 1467c82e9aa0SEli Cohen .has_outbox = false, 1468c82e9aa0SEli Cohen .out_is_imm = false, 1469c82e9aa0SEli Cohen .encode_slave_id = false, 1470c82e9aa0SEli Cohen .verify = NULL, 1471c82e9aa0SEli Cohen .wrapper = mlx4_GEN_QP_wrapper 1472c82e9aa0SEli Cohen }, 1473c82e9aa0SEli Cohen { 1474c82e9aa0SEli Cohen .opcode = MLX4_CMD_UNSUSPEND_QP, 1475c82e9aa0SEli Cohen .has_inbox = false, 1476c82e9aa0SEli Cohen .has_outbox = false, 1477c82e9aa0SEli Cohen .out_is_imm = false, 1478c82e9aa0SEli Cohen .encode_slave_id = false, 1479c82e9aa0SEli Cohen .verify = NULL, 1480c82e9aa0SEli Cohen .wrapper = mlx4_GEN_QP_wrapper 1481c82e9aa0SEli Cohen }, 1482c82e9aa0SEli Cohen { 1483b01978caSJack Morgenstein .opcode = MLX4_CMD_UPDATE_QP, 1484ce8d9e0dSMatan Barak .has_inbox = true, 1485b01978caSJack Morgenstein .has_outbox = false, 1486b01978caSJack Morgenstein .out_is_imm = false, 1487b01978caSJack Morgenstein .encode_slave_id = false, 1488b01978caSJack Morgenstein .verify = NULL, 1489ce8d9e0dSMatan Barak .wrapper = mlx4_UPDATE_QP_wrapper 1490b01978caSJack Morgenstein }, 1491b01978caSJack Morgenstein { 1492fe6f700dSYevgeny Petrilin .opcode = MLX4_CMD_GET_OP_REQ, 1493fe6f700dSYevgeny Petrilin .has_inbox = false, 1494fe6f700dSYevgeny Petrilin .has_outbox = false, 1495fe6f700dSYevgeny Petrilin .out_is_imm = false, 1496fe6f700dSYevgeny Petrilin .encode_slave_id = false, 1497fe6f700dSYevgeny Petrilin .verify = NULL, 1498b7475794SOr Gerlitz .wrapper = mlx4_CMD_EPERM_wrapper, 1499fe6f700dSYevgeny Petrilin }, 1500fe6f700dSYevgeny Petrilin { 15017e95bb99SIdo Shamay .opcode = MLX4_CMD_ALLOCATE_VPP, 15027e95bb99SIdo Shamay .has_inbox = false, 15037e95bb99SIdo Shamay .has_outbox = true, 15047e95bb99SIdo Shamay .out_is_imm = false, 15057e95bb99SIdo Shamay .encode_slave_id = false, 15067e95bb99SIdo Shamay .verify = NULL, 15077e95bb99SIdo Shamay .wrapper = mlx4_CMD_EPERM_wrapper, 15087e95bb99SIdo Shamay }, 15097e95bb99SIdo Shamay { 15101c29146dSIdo Shamay .opcode = MLX4_CMD_SET_VPORT_QOS, 15111c29146dSIdo Shamay .has_inbox = false, 15121c29146dSIdo Shamay .has_outbox = true, 15131c29146dSIdo Shamay .out_is_imm = false, 15141c29146dSIdo Shamay .encode_slave_id = false, 15151c29146dSIdo Shamay .verify = NULL, 15161c29146dSIdo Shamay .wrapper = mlx4_CMD_EPERM_wrapper, 15171c29146dSIdo Shamay }, 15181c29146dSIdo Shamay { 15190a9a0188SJack Morgenstein .opcode = MLX4_CMD_CONF_SPECIAL_QP, 15200a9a0188SJack Morgenstein .has_inbox = false, 15210a9a0188SJack Morgenstein .has_outbox = false, 15220a9a0188SJack Morgenstein .out_is_imm = false, 15230a9a0188SJack Morgenstein .encode_slave_id = false, 15240a9a0188SJack Morgenstein .verify = NULL, /* XXX verify: only demux can do this */ 15250a9a0188SJack Morgenstein .wrapper = NULL 15260a9a0188SJack Morgenstein }, 15270a9a0188SJack Morgenstein { 15280a9a0188SJack Morgenstein .opcode = MLX4_CMD_MAD_IFC, 15290a9a0188SJack Morgenstein .has_inbox = true, 15300a9a0188SJack Morgenstein .has_outbox = true, 15310a9a0188SJack Morgenstein .out_is_imm = false, 15320a9a0188SJack Morgenstein .encode_slave_id = false, 15330a9a0188SJack Morgenstein .verify = NULL, 15340a9a0188SJack Morgenstein .wrapper = mlx4_MAD_IFC_wrapper 15350a9a0188SJack Morgenstein }, 15360a9a0188SJack Morgenstein { 1537114840c3SJack Morgenstein .opcode = MLX4_CMD_MAD_DEMUX, 1538114840c3SJack Morgenstein .has_inbox = false, 1539114840c3SJack Morgenstein .has_outbox = false, 1540114840c3SJack Morgenstein .out_is_imm = false, 1541114840c3SJack Morgenstein .encode_slave_id = false, 1542114840c3SJack Morgenstein .verify = NULL, 1543114840c3SJack Morgenstein .wrapper = mlx4_CMD_EPERM_wrapper 1544114840c3SJack Morgenstein }, 1545114840c3SJack Morgenstein { 1546c82e9aa0SEli Cohen .opcode = MLX4_CMD_QUERY_IF_STAT, 1547c82e9aa0SEli Cohen .has_inbox = false, 1548c82e9aa0SEli Cohen .has_outbox = true, 1549c82e9aa0SEli Cohen .out_is_imm = false, 1550c82e9aa0SEli Cohen .encode_slave_id = false, 1551c82e9aa0SEli Cohen .verify = NULL, 1552c82e9aa0SEli Cohen .wrapper = mlx4_QUERY_IF_STAT_wrapper 1553c82e9aa0SEli Cohen }, 1554adbc7ac5SSaeed Mahameed { 1555adbc7ac5SSaeed Mahameed .opcode = MLX4_CMD_ACCESS_REG, 1556adbc7ac5SSaeed Mahameed .has_inbox = true, 1557adbc7ac5SSaeed Mahameed .has_outbox = true, 1558adbc7ac5SSaeed Mahameed .out_is_imm = false, 1559adbc7ac5SSaeed Mahameed .encode_slave_id = false, 1560adbc7ac5SSaeed Mahameed .verify = NULL, 15616e806699SSaeed Mahameed .wrapper = mlx4_ACCESS_REG_wrapper, 1562adbc7ac5SSaeed Mahameed }, 1563d237baa1SShani Michaeli { 1564d237baa1SShani Michaeli .opcode = MLX4_CMD_CONGESTION_CTRL_OPCODE, 1565d237baa1SShani Michaeli .has_inbox = false, 1566d237baa1SShani Michaeli .has_outbox = false, 1567d237baa1SShani Michaeli .out_is_imm = false, 1568d237baa1SShani Michaeli .encode_slave_id = false, 1569d237baa1SShani Michaeli .verify = NULL, 1570d237baa1SShani Michaeli .wrapper = mlx4_CMD_EPERM_wrapper, 1571d237baa1SShani Michaeli }, 1572c82e9aa0SEli Cohen /* Native multicast commands are not available for guests */ 1573c82e9aa0SEli Cohen { 1574c82e9aa0SEli Cohen .opcode = MLX4_CMD_QP_ATTACH, 1575c82e9aa0SEli Cohen .has_inbox = true, 1576c82e9aa0SEli Cohen .has_outbox = false, 1577c82e9aa0SEli Cohen .out_is_imm = false, 1578c82e9aa0SEli Cohen .encode_slave_id = false, 1579c82e9aa0SEli Cohen .verify = NULL, 1580c82e9aa0SEli Cohen .wrapper = mlx4_QP_ATTACH_wrapper 1581c82e9aa0SEli Cohen }, 1582c82e9aa0SEli Cohen { 15830ec2c0f8SEugenia Emantayev .opcode = MLX4_CMD_PROMISC, 15840ec2c0f8SEugenia Emantayev .has_inbox = false, 15850ec2c0f8SEugenia Emantayev .has_outbox = false, 15860ec2c0f8SEugenia Emantayev .out_is_imm = false, 15870ec2c0f8SEugenia Emantayev .encode_slave_id = false, 15880ec2c0f8SEugenia Emantayev .verify = NULL, 15890ec2c0f8SEugenia Emantayev .wrapper = mlx4_PROMISC_wrapper 15900ec2c0f8SEugenia Emantayev }, 1591ffe455adSEugenia Emantayev /* Ethernet specific commands */ 1592ffe455adSEugenia Emantayev { 1593ffe455adSEugenia Emantayev .opcode = MLX4_CMD_SET_VLAN_FLTR, 1594ffe455adSEugenia Emantayev .has_inbox = true, 1595ffe455adSEugenia Emantayev .has_outbox = false, 1596ffe455adSEugenia Emantayev .out_is_imm = false, 1597ffe455adSEugenia Emantayev .encode_slave_id = false, 1598ffe455adSEugenia Emantayev .verify = NULL, 1599ffe455adSEugenia Emantayev .wrapper = mlx4_SET_VLAN_FLTR_wrapper 1600ffe455adSEugenia Emantayev }, 1601ffe455adSEugenia Emantayev { 1602ffe455adSEugenia Emantayev .opcode = MLX4_CMD_SET_MCAST_FLTR, 1603ffe455adSEugenia Emantayev .has_inbox = false, 1604ffe455adSEugenia Emantayev .has_outbox = false, 1605ffe455adSEugenia Emantayev .out_is_imm = false, 1606ffe455adSEugenia Emantayev .encode_slave_id = false, 1607ffe455adSEugenia Emantayev .verify = NULL, 1608ffe455adSEugenia Emantayev .wrapper = mlx4_SET_MCAST_FLTR_wrapper 1609ffe455adSEugenia Emantayev }, 1610ffe455adSEugenia Emantayev { 1611ffe455adSEugenia Emantayev .opcode = MLX4_CMD_DUMP_ETH_STATS, 1612ffe455adSEugenia Emantayev .has_inbox = false, 1613ffe455adSEugenia Emantayev .has_outbox = true, 1614ffe455adSEugenia Emantayev .out_is_imm = false, 1615ffe455adSEugenia Emantayev .encode_slave_id = false, 1616ffe455adSEugenia Emantayev .verify = NULL, 1617ffe455adSEugenia Emantayev .wrapper = mlx4_DUMP_ETH_STATS_wrapper 1618ffe455adSEugenia Emantayev }, 16190ec2c0f8SEugenia Emantayev { 1620c82e9aa0SEli Cohen .opcode = MLX4_CMD_INFORM_FLR_DONE, 1621c82e9aa0SEli Cohen .has_inbox = false, 1622c82e9aa0SEli Cohen .has_outbox = false, 1623c82e9aa0SEli Cohen .out_is_imm = false, 1624c82e9aa0SEli Cohen .encode_slave_id = false, 1625c82e9aa0SEli Cohen .verify = NULL, 1626c82e9aa0SEli Cohen .wrapper = NULL 1627c82e9aa0SEli Cohen }, 16288fcfb4dbSHadar Hen Zion /* flow steering commands */ 16298fcfb4dbSHadar Hen Zion { 16308fcfb4dbSHadar Hen Zion .opcode = MLX4_QP_FLOW_STEERING_ATTACH, 16318fcfb4dbSHadar Hen Zion .has_inbox = true, 16328fcfb4dbSHadar Hen Zion .has_outbox = false, 16338fcfb4dbSHadar Hen Zion .out_is_imm = true, 16348fcfb4dbSHadar Hen Zion .encode_slave_id = false, 16358fcfb4dbSHadar Hen Zion .verify = NULL, 16368fcfb4dbSHadar Hen Zion .wrapper = mlx4_QP_FLOW_STEERING_ATTACH_wrapper 16378fcfb4dbSHadar Hen Zion }, 16388fcfb4dbSHadar Hen Zion { 16398fcfb4dbSHadar Hen Zion .opcode = MLX4_QP_FLOW_STEERING_DETACH, 16408fcfb4dbSHadar Hen Zion .has_inbox = false, 16418fcfb4dbSHadar Hen Zion .has_outbox = false, 16428fcfb4dbSHadar Hen Zion .out_is_imm = false, 16438fcfb4dbSHadar Hen Zion .encode_slave_id = false, 16448fcfb4dbSHadar Hen Zion .verify = NULL, 16458fcfb4dbSHadar Hen Zion .wrapper = mlx4_QP_FLOW_STEERING_DETACH_wrapper 16468fcfb4dbSHadar Hen Zion }, 16474de65803SMatan Barak { 16484de65803SMatan Barak .opcode = MLX4_FLOW_STEERING_IB_UC_QP_RANGE, 16494de65803SMatan Barak .has_inbox = false, 16504de65803SMatan Barak .has_outbox = false, 16514de65803SMatan Barak .out_is_imm = false, 16524de65803SMatan Barak .encode_slave_id = false, 16534de65803SMatan Barak .verify = NULL, 1654b7475794SOr Gerlitz .wrapper = mlx4_CMD_EPERM_wrapper 16554de65803SMatan Barak }, 165659e14e32SMoni Shoua { 165759e14e32SMoni Shoua .opcode = MLX4_CMD_VIRT_PORT_MAP, 165859e14e32SMoni Shoua .has_inbox = false, 165959e14e32SMoni Shoua .has_outbox = false, 166059e14e32SMoni Shoua .out_is_imm = false, 166159e14e32SMoni Shoua .encode_slave_id = false, 166259e14e32SMoni Shoua .verify = NULL, 166359e14e32SMoni Shoua .wrapper = mlx4_CMD_EPERM_wrapper 166459e14e32SMoni Shoua }, 1665e8f081aaSYevgeny Petrilin }; 1666e8f081aaSYevgeny Petrilin 1667e8f081aaSYevgeny Petrilin static int mlx4_master_process_vhcr(struct mlx4_dev *dev, int slave, 1668e8f081aaSYevgeny Petrilin struct mlx4_vhcr_cmd *in_vhcr) 1669e8f081aaSYevgeny Petrilin { 1670e8f081aaSYevgeny Petrilin struct mlx4_priv *priv = mlx4_priv(dev); 1671e8f081aaSYevgeny Petrilin struct mlx4_cmd_info *cmd = NULL; 1672e8f081aaSYevgeny Petrilin struct mlx4_vhcr_cmd *vhcr_cmd = in_vhcr ? in_vhcr : priv->mfunc.vhcr; 1673e8f081aaSYevgeny Petrilin struct mlx4_vhcr *vhcr; 1674e8f081aaSYevgeny Petrilin struct mlx4_cmd_mailbox *inbox = NULL; 1675e8f081aaSYevgeny Petrilin struct mlx4_cmd_mailbox *outbox = NULL; 1676e8f081aaSYevgeny Petrilin u64 in_param; 1677e8f081aaSYevgeny Petrilin u64 out_param; 1678e8f081aaSYevgeny Petrilin int ret = 0; 1679e8f081aaSYevgeny Petrilin int i; 168072be84f1SYevgeny Petrilin int err = 0; 1681e8f081aaSYevgeny Petrilin 1682e8f081aaSYevgeny Petrilin /* Create sw representation of Virtual HCR */ 1683e8f081aaSYevgeny Petrilin vhcr = kzalloc(sizeof(struct mlx4_vhcr), GFP_KERNEL); 1684e8f081aaSYevgeny Petrilin if (!vhcr) 1685e8f081aaSYevgeny Petrilin return -ENOMEM; 1686e8f081aaSYevgeny Petrilin 1687e8f081aaSYevgeny Petrilin /* DMA in the vHCR */ 1688e8f081aaSYevgeny Petrilin if (!in_vhcr) { 1689e8f081aaSYevgeny Petrilin ret = mlx4_ACCESS_MEM(dev, priv->mfunc.vhcr_dma, slave, 1690e8f081aaSYevgeny Petrilin priv->mfunc.master.slave_state[slave].vhcr_dma, 1691e8f081aaSYevgeny Petrilin ALIGN(sizeof(struct mlx4_vhcr_cmd), 1692e8f081aaSYevgeny Petrilin MLX4_ACCESS_MEM_ALIGN), 1); 1693e8f081aaSYevgeny Petrilin if (ret) { 16940cd93027SYishai Hadas if (!(dev->persist->state & 16950cd93027SYishai Hadas MLX4_DEVICE_STATE_INTERNAL_ERROR)) 16961a91de28SJoe Perches mlx4_err(dev, "%s: Failed reading vhcr ret: 0x%x\n", 16971a91de28SJoe Perches __func__, ret); 1698e8f081aaSYevgeny Petrilin kfree(vhcr); 1699e8f081aaSYevgeny Petrilin return ret; 1700e8f081aaSYevgeny Petrilin } 1701e8f081aaSYevgeny Petrilin } 1702e8f081aaSYevgeny Petrilin 1703e8f081aaSYevgeny Petrilin /* Fill SW VHCR fields */ 1704e8f081aaSYevgeny Petrilin vhcr->in_param = be64_to_cpu(vhcr_cmd->in_param); 1705e8f081aaSYevgeny Petrilin vhcr->out_param = be64_to_cpu(vhcr_cmd->out_param); 1706e8f081aaSYevgeny Petrilin vhcr->in_modifier = be32_to_cpu(vhcr_cmd->in_modifier); 1707e8f081aaSYevgeny Petrilin vhcr->token = be16_to_cpu(vhcr_cmd->token); 1708e8f081aaSYevgeny Petrilin vhcr->op = be16_to_cpu(vhcr_cmd->opcode) & 0xfff; 1709e8f081aaSYevgeny Petrilin vhcr->op_modifier = (u8) (be16_to_cpu(vhcr_cmd->opcode) >> 12); 1710e8f081aaSYevgeny Petrilin vhcr->e_bit = vhcr_cmd->flags & (1 << 6); 1711e8f081aaSYevgeny Petrilin 1712e8f081aaSYevgeny Petrilin /* Lookup command */ 1713e8f081aaSYevgeny Petrilin for (i = 0; i < ARRAY_SIZE(cmd_info); ++i) { 1714e8f081aaSYevgeny Petrilin if (vhcr->op == cmd_info[i].opcode) { 1715e8f081aaSYevgeny Petrilin cmd = &cmd_info[i]; 1716e8f081aaSYevgeny Petrilin break; 1717e8f081aaSYevgeny Petrilin } 1718e8f081aaSYevgeny Petrilin } 1719e8f081aaSYevgeny Petrilin if (!cmd) { 1720e8f081aaSYevgeny Petrilin mlx4_err(dev, "Unknown command:0x%x accepted from slave:%d\n", 1721e8f081aaSYevgeny Petrilin vhcr->op, slave); 172272be84f1SYevgeny Petrilin vhcr_cmd->status = CMD_STAT_BAD_PARAM; 1723e8f081aaSYevgeny Petrilin goto out_status; 1724e8f081aaSYevgeny Petrilin } 1725e8f081aaSYevgeny Petrilin 1726e8f081aaSYevgeny Petrilin /* Read inbox */ 1727e8f081aaSYevgeny Petrilin if (cmd->has_inbox) { 1728e8f081aaSYevgeny Petrilin vhcr->in_param &= INBOX_MASK; 1729e8f081aaSYevgeny Petrilin inbox = mlx4_alloc_cmd_mailbox(dev); 1730e8f081aaSYevgeny Petrilin if (IS_ERR(inbox)) { 173172be84f1SYevgeny Petrilin vhcr_cmd->status = CMD_STAT_BAD_SIZE; 1732e8f081aaSYevgeny Petrilin inbox = NULL; 173372be84f1SYevgeny Petrilin goto out_status; 1734e8f081aaSYevgeny Petrilin } 1735e8f081aaSYevgeny Petrilin 17360cd93027SYishai Hadas ret = mlx4_ACCESS_MEM(dev, inbox->dma, slave, 1737e8f081aaSYevgeny Petrilin vhcr->in_param, 17380cd93027SYishai Hadas MLX4_MAILBOX_SIZE, 1); 17390cd93027SYishai Hadas if (ret) { 17400cd93027SYishai Hadas if (!(dev->persist->state & 17410cd93027SYishai Hadas MLX4_DEVICE_STATE_INTERNAL_ERROR)) 1742e8f081aaSYevgeny Petrilin mlx4_err(dev, "%s: Failed reading inbox (cmd:0x%x)\n", 1743e8f081aaSYevgeny Petrilin __func__, cmd->opcode); 174472be84f1SYevgeny Petrilin vhcr_cmd->status = CMD_STAT_INTERNAL_ERR; 174572be84f1SYevgeny Petrilin goto out_status; 1746e8f081aaSYevgeny Petrilin } 1747e8f081aaSYevgeny Petrilin } 1748e8f081aaSYevgeny Petrilin 1749e8f081aaSYevgeny Petrilin /* Apply permission and bound checks if applicable */ 1750e8f081aaSYevgeny Petrilin if (cmd->verify && cmd->verify(dev, slave, vhcr, inbox)) { 17511a91de28SJoe Perches mlx4_warn(dev, "Command:0x%x from slave: %d failed protection checks for resource_id:%d\n", 17521a91de28SJoe Perches vhcr->op, slave, vhcr->in_modifier); 175372be84f1SYevgeny Petrilin vhcr_cmd->status = CMD_STAT_BAD_OP; 1754e8f081aaSYevgeny Petrilin goto out_status; 1755e8f081aaSYevgeny Petrilin } 1756e8f081aaSYevgeny Petrilin 1757e8f081aaSYevgeny Petrilin /* Allocate outbox */ 1758e8f081aaSYevgeny Petrilin if (cmd->has_outbox) { 1759e8f081aaSYevgeny Petrilin outbox = mlx4_alloc_cmd_mailbox(dev); 1760e8f081aaSYevgeny Petrilin if (IS_ERR(outbox)) { 176172be84f1SYevgeny Petrilin vhcr_cmd->status = CMD_STAT_BAD_SIZE; 1762e8f081aaSYevgeny Petrilin outbox = NULL; 176372be84f1SYevgeny Petrilin goto out_status; 1764e8f081aaSYevgeny Petrilin } 1765e8f081aaSYevgeny Petrilin } 1766e8f081aaSYevgeny Petrilin 1767e8f081aaSYevgeny Petrilin /* Execute the command! */ 1768e8f081aaSYevgeny Petrilin if (cmd->wrapper) { 176972be84f1SYevgeny Petrilin err = cmd->wrapper(dev, slave, vhcr, inbox, outbox, 1770e8f081aaSYevgeny Petrilin cmd); 1771e8f081aaSYevgeny Petrilin if (cmd->out_is_imm) 1772e8f081aaSYevgeny Petrilin vhcr_cmd->out_param = cpu_to_be64(vhcr->out_param); 1773e8f081aaSYevgeny Petrilin } else { 1774e8f081aaSYevgeny Petrilin in_param = cmd->has_inbox ? (u64) inbox->dma : 1775e8f081aaSYevgeny Petrilin vhcr->in_param; 1776e8f081aaSYevgeny Petrilin out_param = cmd->has_outbox ? (u64) outbox->dma : 1777e8f081aaSYevgeny Petrilin vhcr->out_param; 177872be84f1SYevgeny Petrilin err = __mlx4_cmd(dev, in_param, &out_param, 1779e8f081aaSYevgeny Petrilin cmd->out_is_imm, vhcr->in_modifier, 1780e8f081aaSYevgeny Petrilin vhcr->op_modifier, vhcr->op, 1781e8f081aaSYevgeny Petrilin MLX4_CMD_TIME_CLASS_A, 1782e8f081aaSYevgeny Petrilin MLX4_CMD_NATIVE); 1783e8f081aaSYevgeny Petrilin 1784e8f081aaSYevgeny Petrilin if (cmd->out_is_imm) { 1785e8f081aaSYevgeny Petrilin vhcr->out_param = out_param; 1786e8f081aaSYevgeny Petrilin vhcr_cmd->out_param = cpu_to_be64(vhcr->out_param); 1787e8f081aaSYevgeny Petrilin } 1788e8f081aaSYevgeny Petrilin } 1789e8f081aaSYevgeny Petrilin 179072be84f1SYevgeny Petrilin if (err) { 17910cd93027SYishai Hadas if (!(dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR)) 17921a91de28SJoe Perches mlx4_warn(dev, "vhcr command:0x%x slave:%d failed with error:%d, status %d\n", 179372be84f1SYevgeny Petrilin vhcr->op, slave, vhcr->errno, err); 179472be84f1SYevgeny Petrilin vhcr_cmd->status = mlx4_errno_to_status(err); 179572be84f1SYevgeny Petrilin goto out_status; 179672be84f1SYevgeny Petrilin } 179772be84f1SYevgeny Petrilin 179872be84f1SYevgeny Petrilin 1799e8f081aaSYevgeny Petrilin /* Write outbox if command completed successfully */ 180072be84f1SYevgeny Petrilin if (cmd->has_outbox && !vhcr_cmd->status) { 1801e8f081aaSYevgeny Petrilin ret = mlx4_ACCESS_MEM(dev, outbox->dma, slave, 1802e8f081aaSYevgeny Petrilin vhcr->out_param, 1803e8f081aaSYevgeny Petrilin MLX4_MAILBOX_SIZE, MLX4_CMD_WRAPPED); 1804e8f081aaSYevgeny Petrilin if (ret) { 180572be84f1SYevgeny Petrilin /* If we failed to write back the outbox after the 180672be84f1SYevgeny Petrilin *command was successfully executed, we must fail this 180772be84f1SYevgeny Petrilin * slave, as it is now in undefined state */ 18080cd93027SYishai Hadas if (!(dev->persist->state & 18090cd93027SYishai Hadas MLX4_DEVICE_STATE_INTERNAL_ERROR)) 1810e8f081aaSYevgeny Petrilin mlx4_err(dev, "%s:Failed writing outbox\n", __func__); 1811e8f081aaSYevgeny Petrilin goto out; 1812e8f081aaSYevgeny Petrilin } 1813e8f081aaSYevgeny Petrilin } 1814e8f081aaSYevgeny Petrilin 1815e8f081aaSYevgeny Petrilin out_status: 1816e8f081aaSYevgeny Petrilin /* DMA back vhcr result */ 1817e8f081aaSYevgeny Petrilin if (!in_vhcr) { 1818e8f081aaSYevgeny Petrilin ret = mlx4_ACCESS_MEM(dev, priv->mfunc.vhcr_dma, slave, 1819e8f081aaSYevgeny Petrilin priv->mfunc.master.slave_state[slave].vhcr_dma, 1820e8f081aaSYevgeny Petrilin ALIGN(sizeof(struct mlx4_vhcr), 1821e8f081aaSYevgeny Petrilin MLX4_ACCESS_MEM_ALIGN), 1822e8f081aaSYevgeny Petrilin MLX4_CMD_WRAPPED); 1823e8f081aaSYevgeny Petrilin if (ret) 1824e8f081aaSYevgeny Petrilin mlx4_err(dev, "%s:Failed writing vhcr result\n", 1825e8f081aaSYevgeny Petrilin __func__); 1826e8f081aaSYevgeny Petrilin else if (vhcr->e_bit && 1827e8f081aaSYevgeny Petrilin mlx4_GEN_EQE(dev, slave, &priv->mfunc.master.cmd_eqe)) 18281a91de28SJoe Perches mlx4_warn(dev, "Failed to generate command completion eqe for slave %d\n", 18291a91de28SJoe Perches slave); 1830e8f081aaSYevgeny Petrilin } 1831e8f081aaSYevgeny Petrilin 1832e8f081aaSYevgeny Petrilin out: 1833e8f081aaSYevgeny Petrilin kfree(vhcr); 1834e8f081aaSYevgeny Petrilin mlx4_free_cmd_mailbox(dev, inbox); 1835e8f081aaSYevgeny Petrilin mlx4_free_cmd_mailbox(dev, outbox); 1836e8f081aaSYevgeny Petrilin return ret; 1837e8f081aaSYevgeny Petrilin } 1838e8f081aaSYevgeny Petrilin 1839f094668cSJingoo Han static int mlx4_master_immediate_activate_vlan_qos(struct mlx4_priv *priv, 1840b01978caSJack Morgenstein int slave, int port) 1841b01978caSJack Morgenstein { 1842b01978caSJack Morgenstein struct mlx4_vport_oper_state *vp_oper; 1843b01978caSJack Morgenstein struct mlx4_vport_state *vp_admin; 1844b01978caSJack Morgenstein struct mlx4_vf_immed_vlan_work *work; 18450a6eac24SRony Efraim struct mlx4_dev *dev = &(priv->dev); 1846b01978caSJack Morgenstein int err; 1847b01978caSJack Morgenstein int admin_vlan_ix = NO_INDX; 1848b01978caSJack Morgenstein 1849b01978caSJack Morgenstein vp_oper = &priv->mfunc.master.vf_oper[slave].vport[port]; 1850b01978caSJack Morgenstein vp_admin = &priv->mfunc.master.vf_admin[slave].vport[port]; 1851b01978caSJack Morgenstein 1852b01978caSJack Morgenstein if (vp_oper->state.default_vlan == vp_admin->default_vlan && 18530a6eac24SRony Efraim vp_oper->state.default_qos == vp_admin->default_qos && 1854*7c3d21c8SMoshe Shemesh vp_oper->state.vlan_proto == vp_admin->vlan_proto && 185508068cd5SIdo Shamay vp_oper->state.link_state == vp_admin->link_state && 185608068cd5SIdo Shamay vp_oper->state.qos_vport == vp_admin->qos_vport) 1857b01978caSJack Morgenstein return 0; 1858b01978caSJack Morgenstein 18590a6eac24SRony Efraim if (!(priv->mfunc.master.slave_state[slave].active && 1860f0f829bfSRony Efraim dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_UPDATE_QP)) { 18610a6eac24SRony Efraim /* even if the UPDATE_QP command isn't supported, we still want 18620a6eac24SRony Efraim * to set this VF link according to the admin directive 18630a6eac24SRony Efraim */ 18640a6eac24SRony Efraim vp_oper->state.link_state = vp_admin->link_state; 18650a6eac24SRony Efraim return -1; 18660a6eac24SRony Efraim } 18670a6eac24SRony Efraim 18680a6eac24SRony Efraim mlx4_dbg(dev, "updating immediately admin params slave %d port %d\n", 18690a6eac24SRony Efraim slave, port); 18701a91de28SJoe Perches mlx4_dbg(dev, "vlan %d QoS %d link down %d\n", 18711a91de28SJoe Perches vp_admin->default_vlan, vp_admin->default_qos, 18721a91de28SJoe Perches vp_admin->link_state); 18730a6eac24SRony Efraim 1874b01978caSJack Morgenstein work = kzalloc(sizeof(*work), GFP_KERNEL); 1875b01978caSJack Morgenstein if (!work) 1876b01978caSJack Morgenstein return -ENOMEM; 1877b01978caSJack Morgenstein 1878b01978caSJack Morgenstein if (vp_oper->state.default_vlan != vp_admin->default_vlan) { 1879f0f829bfSRony Efraim if (MLX4_VGT != vp_admin->default_vlan) { 1880b01978caSJack Morgenstein err = __mlx4_register_vlan(&priv->dev, port, 1881b01978caSJack Morgenstein vp_admin->default_vlan, 1882b01978caSJack Morgenstein &admin_vlan_ix); 1883b01978caSJack Morgenstein if (err) { 18849caf83c3SDan Carpenter kfree(work); 18851a91de28SJoe Perches mlx4_warn(&priv->dev, 1886b01978caSJack Morgenstein "No vlan resources slave %d, port %d\n", 1887b01978caSJack Morgenstein slave, port); 1888b01978caSJack Morgenstein return err; 1889b01978caSJack Morgenstein } 1890f0f829bfSRony Efraim } else { 1891f0f829bfSRony Efraim admin_vlan_ix = NO_INDX; 1892f0f829bfSRony Efraim } 1893b01978caSJack Morgenstein work->flags |= MLX4_VF_IMMED_VLAN_FLAG_VLAN; 18941a91de28SJoe Perches mlx4_dbg(&priv->dev, 1895b01978caSJack Morgenstein "alloc vlan %d idx %d slave %d port %d\n", 1896b01978caSJack Morgenstein (int)(vp_admin->default_vlan), 1897b01978caSJack Morgenstein admin_vlan_ix, slave, port); 1898b01978caSJack Morgenstein } 1899b01978caSJack Morgenstein 1900b01978caSJack Morgenstein /* save original vlan ix and vlan id */ 1901b01978caSJack Morgenstein work->orig_vlan_id = vp_oper->state.default_vlan; 1902b01978caSJack Morgenstein work->orig_vlan_ix = vp_oper->vlan_idx; 1903b01978caSJack Morgenstein 1904b01978caSJack Morgenstein /* handle new qos */ 1905b01978caSJack Morgenstein if (vp_oper->state.default_qos != vp_admin->default_qos) 1906b01978caSJack Morgenstein work->flags |= MLX4_VF_IMMED_VLAN_FLAG_QOS; 1907b01978caSJack Morgenstein 1908b01978caSJack Morgenstein if (work->flags & MLX4_VF_IMMED_VLAN_FLAG_VLAN) 1909b01978caSJack Morgenstein vp_oper->vlan_idx = admin_vlan_ix; 1910b01978caSJack Morgenstein 1911b01978caSJack Morgenstein vp_oper->state.default_vlan = vp_admin->default_vlan; 1912b01978caSJack Morgenstein vp_oper->state.default_qos = vp_admin->default_qos; 1913*7c3d21c8SMoshe Shemesh vp_oper->state.vlan_proto = vp_admin->vlan_proto; 19140a6eac24SRony Efraim vp_oper->state.link_state = vp_admin->link_state; 191508068cd5SIdo Shamay vp_oper->state.qos_vport = vp_admin->qos_vport; 19160a6eac24SRony Efraim 19170a6eac24SRony Efraim if (vp_admin->link_state == IFLA_VF_LINK_STATE_DISABLE) 19180a6eac24SRony Efraim work->flags |= MLX4_VF_IMMED_VLAN_FLAG_LINK_DISABLE; 1919b01978caSJack Morgenstein 1920b01978caSJack Morgenstein /* iterate over QPs owned by this slave, using UPDATE_QP */ 1921b01978caSJack Morgenstein work->port = port; 1922b01978caSJack Morgenstein work->slave = slave; 1923b01978caSJack Morgenstein work->qos = vp_oper->state.default_qos; 192408068cd5SIdo Shamay work->qos_vport = vp_oper->state.qos_vport; 1925b01978caSJack Morgenstein work->vlan_id = vp_oper->state.default_vlan; 1926b01978caSJack Morgenstein work->vlan_ix = vp_oper->vlan_idx; 1927*7c3d21c8SMoshe Shemesh work->vlan_proto = vp_oper->state.vlan_proto; 1928b01978caSJack Morgenstein work->priv = priv; 1929b01978caSJack Morgenstein INIT_WORK(&work->work, mlx4_vf_immed_vlan_work_handler); 1930b01978caSJack Morgenstein queue_work(priv->mfunc.master.comm_wq, &work->work); 1931b01978caSJack Morgenstein 1932b01978caSJack Morgenstein return 0; 1933b01978caSJack Morgenstein } 1934b01978caSJack Morgenstein 1935666672d4SIdo Shamay static void mlx4_set_default_port_qos(struct mlx4_dev *dev, int port) 1936666672d4SIdo Shamay { 1937666672d4SIdo Shamay struct mlx4_qos_manager *port_qos_ctl; 1938666672d4SIdo Shamay struct mlx4_priv *priv = mlx4_priv(dev); 1939666672d4SIdo Shamay 1940666672d4SIdo Shamay port_qos_ctl = &priv->mfunc.master.qos_ctl[port]; 1941666672d4SIdo Shamay bitmap_zero(port_qos_ctl->priority_bm, MLX4_NUM_UP); 1942666672d4SIdo Shamay 1943666672d4SIdo Shamay /* Enable only default prio at PF init routine */ 1944666672d4SIdo Shamay set_bit(MLX4_DEFAULT_QOS_PRIO, port_qos_ctl->priority_bm); 1945666672d4SIdo Shamay } 1946666672d4SIdo Shamay 1947666672d4SIdo Shamay static void mlx4_allocate_port_vpps(struct mlx4_dev *dev, int port) 1948666672d4SIdo Shamay { 1949666672d4SIdo Shamay int i; 1950666672d4SIdo Shamay int err; 1951666672d4SIdo Shamay int num_vfs; 1952666672d4SIdo Shamay u16 availible_vpp; 1953666672d4SIdo Shamay u8 vpp_param[MLX4_NUM_UP]; 1954666672d4SIdo Shamay struct mlx4_qos_manager *port_qos; 1955666672d4SIdo Shamay struct mlx4_priv *priv = mlx4_priv(dev); 1956666672d4SIdo Shamay 1957666672d4SIdo Shamay err = mlx4_ALLOCATE_VPP_get(dev, port, &availible_vpp, vpp_param); 1958666672d4SIdo Shamay if (err) { 1959666672d4SIdo Shamay mlx4_info(dev, "Failed query availible VPPs\n"); 1960666672d4SIdo Shamay return; 1961666672d4SIdo Shamay } 1962666672d4SIdo Shamay 1963666672d4SIdo Shamay port_qos = &priv->mfunc.master.qos_ctl[port]; 1964666672d4SIdo Shamay num_vfs = (availible_vpp / 1965666672d4SIdo Shamay bitmap_weight(port_qos->priority_bm, MLX4_NUM_UP)); 1966666672d4SIdo Shamay 1967666672d4SIdo Shamay for (i = 0; i < MLX4_NUM_UP; i++) { 1968666672d4SIdo Shamay if (test_bit(i, port_qos->priority_bm)) 1969666672d4SIdo Shamay vpp_param[i] = num_vfs; 1970666672d4SIdo Shamay } 1971666672d4SIdo Shamay 1972666672d4SIdo Shamay err = mlx4_ALLOCATE_VPP_set(dev, port, vpp_param); 1973666672d4SIdo Shamay if (err) { 1974666672d4SIdo Shamay mlx4_info(dev, "Failed allocating VPPs\n"); 1975666672d4SIdo Shamay return; 1976666672d4SIdo Shamay } 1977666672d4SIdo Shamay 1978666672d4SIdo Shamay /* Query actual allocated VPP, just to make sure */ 1979666672d4SIdo Shamay err = mlx4_ALLOCATE_VPP_get(dev, port, &availible_vpp, vpp_param); 1980666672d4SIdo Shamay if (err) { 1981666672d4SIdo Shamay mlx4_info(dev, "Failed query availible VPPs\n"); 1982666672d4SIdo Shamay return; 1983666672d4SIdo Shamay } 1984666672d4SIdo Shamay 1985666672d4SIdo Shamay port_qos->num_of_qos_vfs = num_vfs; 1986666672d4SIdo Shamay mlx4_dbg(dev, "Port %d Availible VPPs %d\n", port, availible_vpp); 1987666672d4SIdo Shamay 1988666672d4SIdo Shamay for (i = 0; i < MLX4_NUM_UP; i++) 1989666672d4SIdo Shamay mlx4_dbg(dev, "Port %d UP %d Allocated %d VPPs\n", port, i, 1990666672d4SIdo Shamay vpp_param[i]); 1991666672d4SIdo Shamay } 1992b01978caSJack Morgenstein 19930eb62b93SRony Efraim static int mlx4_master_activate_admin_state(struct mlx4_priv *priv, int slave) 19940eb62b93SRony Efraim { 19953f7fb021SRony Efraim int port, err; 19963f7fb021SRony Efraim struct mlx4_vport_state *vp_admin; 19973f7fb021SRony Efraim struct mlx4_vport_oper_state *vp_oper; 1998449fc488SMatan Barak struct mlx4_active_ports actv_ports = mlx4_get_active_ports( 1999449fc488SMatan Barak &priv->dev, slave); 2000449fc488SMatan Barak int min_port = find_first_bit(actv_ports.ports, 2001449fc488SMatan Barak priv->dev.caps.num_ports) + 1; 2002449fc488SMatan Barak int max_port = min_port - 1 + 2003449fc488SMatan Barak bitmap_weight(actv_ports.ports, priv->dev.caps.num_ports); 20043f7fb021SRony Efraim 2005449fc488SMatan Barak for (port = min_port; port <= max_port; port++) { 2006449fc488SMatan Barak if (!test_bit(port - 1, actv_ports.ports)) 2007449fc488SMatan Barak continue; 200899ec41d0SJack Morgenstein priv->mfunc.master.vf_oper[slave].smi_enabled[port] = 200999ec41d0SJack Morgenstein priv->mfunc.master.vf_admin[slave].enable_smi[port]; 20103f7fb021SRony Efraim vp_oper = &priv->mfunc.master.vf_oper[slave].vport[port]; 20113f7fb021SRony Efraim vp_admin = &priv->mfunc.master.vf_admin[slave].vport[port]; 20123f7fb021SRony Efraim vp_oper->state = *vp_admin; 20133f7fb021SRony Efraim if (MLX4_VGT != vp_admin->default_vlan) { 20143f7fb021SRony Efraim err = __mlx4_register_vlan(&priv->dev, port, 20153f7fb021SRony Efraim vp_admin->default_vlan, &(vp_oper->vlan_idx)); 20163f7fb021SRony Efraim if (err) { 20173f7fb021SRony Efraim vp_oper->vlan_idx = NO_INDX; 2018*7c3d21c8SMoshe Shemesh vp_oper->state.default_vlan = MLX4_VGT; 2019*7c3d21c8SMoshe Shemesh vp_oper->state.vlan_proto = htons(ETH_P_8021Q); 20201a91de28SJoe Perches mlx4_warn(&priv->dev, 20211a84db56SMasanari Iida "No vlan resources slave %d, port %d\n", 20223f7fb021SRony Efraim slave, port); 20233f7fb021SRony Efraim return err; 20243f7fb021SRony Efraim } 20251a91de28SJoe Perches mlx4_dbg(&priv->dev, "alloc vlan %d idx %d slave %d port %d\n", 20263f7fb021SRony Efraim (int)(vp_oper->state.default_vlan), 20273f7fb021SRony Efraim vp_oper->vlan_idx, slave, port); 20283f7fb021SRony Efraim } 2029e6b6a231SRony Efraim if (vp_admin->spoofchk) { 2030e6b6a231SRony Efraim vp_oper->mac_idx = __mlx4_register_mac(&priv->dev, 2031e6b6a231SRony Efraim port, 2032e6b6a231SRony Efraim vp_admin->mac); 2033e6b6a231SRony Efraim if (0 > vp_oper->mac_idx) { 2034e6b6a231SRony Efraim err = vp_oper->mac_idx; 2035e6b6a231SRony Efraim vp_oper->mac_idx = NO_INDX; 20361a91de28SJoe Perches mlx4_warn(&priv->dev, 20371a84db56SMasanari Iida "No mac resources slave %d, port %d\n", 2038e6b6a231SRony Efraim slave, port); 2039e6b6a231SRony Efraim return err; 2040e6b6a231SRony Efraim } 20411a91de28SJoe Perches mlx4_dbg(&priv->dev, "alloc mac %llx idx %d slave %d port %d\n", 2042e6b6a231SRony Efraim vp_oper->state.mac, vp_oper->mac_idx, slave, port); 2043e6b6a231SRony Efraim } 20440eb62b93SRony Efraim } 20450eb62b93SRony Efraim return 0; 20460eb62b93SRony Efraim } 20470eb62b93SRony Efraim 20483f7fb021SRony Efraim static void mlx4_master_deactivate_admin_state(struct mlx4_priv *priv, int slave) 20493f7fb021SRony Efraim { 20503f7fb021SRony Efraim int port; 20513f7fb021SRony Efraim struct mlx4_vport_oper_state *vp_oper; 2052449fc488SMatan Barak struct mlx4_active_ports actv_ports = mlx4_get_active_ports( 2053449fc488SMatan Barak &priv->dev, slave); 2054449fc488SMatan Barak int min_port = find_first_bit(actv_ports.ports, 2055449fc488SMatan Barak priv->dev.caps.num_ports) + 1; 2056449fc488SMatan Barak int max_port = min_port - 1 + 2057449fc488SMatan Barak bitmap_weight(actv_ports.ports, priv->dev.caps.num_ports); 20583f7fb021SRony Efraim 2059449fc488SMatan Barak 2060449fc488SMatan Barak for (port = min_port; port <= max_port; port++) { 2061449fc488SMatan Barak if (!test_bit(port - 1, actv_ports.ports)) 2062449fc488SMatan Barak continue; 206399ec41d0SJack Morgenstein priv->mfunc.master.vf_oper[slave].smi_enabled[port] = 206499ec41d0SJack Morgenstein MLX4_VF_SMI_DISABLED; 20653f7fb021SRony Efraim vp_oper = &priv->mfunc.master.vf_oper[slave].vport[port]; 20663f7fb021SRony Efraim if (NO_INDX != vp_oper->vlan_idx) { 20673f7fb021SRony Efraim __mlx4_unregister_vlan(&priv->dev, 20682009d005SJack Morgenstein port, vp_oper->state.default_vlan); 20693f7fb021SRony Efraim vp_oper->vlan_idx = NO_INDX; 20703f7fb021SRony Efraim } 2071e6b6a231SRony Efraim if (NO_INDX != vp_oper->mac_idx) { 2072c32b7dfbSJack Morgenstein __mlx4_unregister_mac(&priv->dev, port, vp_oper->state.mac); 2073e6b6a231SRony Efraim vp_oper->mac_idx = NO_INDX; 2074e6b6a231SRony Efraim } 20753f7fb021SRony Efraim } 20763f7fb021SRony Efraim return; 20773f7fb021SRony Efraim } 20783f7fb021SRony Efraim 2079e8f081aaSYevgeny Petrilin static void mlx4_master_do_cmd(struct mlx4_dev *dev, int slave, u8 cmd, 2080e8f081aaSYevgeny Petrilin u16 param, u8 toggle) 2081e8f081aaSYevgeny Petrilin { 2082e8f081aaSYevgeny Petrilin struct mlx4_priv *priv = mlx4_priv(dev); 2083e8f081aaSYevgeny Petrilin struct mlx4_slave_state *slave_state = priv->mfunc.master.slave_state; 2084e8f081aaSYevgeny Petrilin u32 reply; 2085e8f081aaSYevgeny Petrilin u8 is_going_down = 0; 2086803143fbSMarcel Apfelbaum int i; 2087311f813aSJack Morgenstein unsigned long flags; 2088e8f081aaSYevgeny Petrilin 2089e8f081aaSYevgeny Petrilin slave_state[slave].comm_toggle ^= 1; 2090e8f081aaSYevgeny Petrilin reply = (u32) slave_state[slave].comm_toggle << 31; 2091e8f081aaSYevgeny Petrilin if (toggle != slave_state[slave].comm_toggle) { 20921a91de28SJoe Perches mlx4_warn(dev, "Incorrect toggle %d from slave %d. *** MASTER STATE COMPROMISED ***\n", 20931a91de28SJoe Perches toggle, slave); 2094e8f081aaSYevgeny Petrilin goto reset_slave; 2095e8f081aaSYevgeny Petrilin } 2096e8f081aaSYevgeny Petrilin if (cmd == MLX4_COMM_CMD_RESET) { 2097e8f081aaSYevgeny Petrilin mlx4_warn(dev, "Received reset from slave:%d\n", slave); 2098e8f081aaSYevgeny Petrilin slave_state[slave].active = false; 20992c957ff2SJack Morgenstein slave_state[slave].old_vlan_api = false; 21003f7fb021SRony Efraim mlx4_master_deactivate_admin_state(priv, slave); 2101803143fbSMarcel Apfelbaum for (i = 0; i < MLX4_EVENT_TYPES_NUM; ++i) { 2102803143fbSMarcel Apfelbaum slave_state[slave].event_eq[i].eqn = -1; 2103803143fbSMarcel Apfelbaum slave_state[slave].event_eq[i].token = 0; 2104803143fbSMarcel Apfelbaum } 2105e8f081aaSYevgeny Petrilin /*check if we are in the middle of FLR process, 2106e8f081aaSYevgeny Petrilin if so return "retry" status to the slave*/ 2107162344edSOr Gerlitz if (MLX4_COMM_CMD_FLR == slave_state[slave].last_cmd) 2108e8f081aaSYevgeny Petrilin goto inform_slave_state; 2109e8f081aaSYevgeny Petrilin 2110fc06573dSJack Morgenstein mlx4_dispatch_event(dev, MLX4_DEV_EVENT_SLAVE_SHUTDOWN, slave); 2111fc06573dSJack Morgenstein 2112e8f081aaSYevgeny Petrilin /* write the version in the event field */ 2113e8f081aaSYevgeny Petrilin reply |= mlx4_comm_get_version(); 2114e8f081aaSYevgeny Petrilin 2115e8f081aaSYevgeny Petrilin goto reset_slave; 2116e8f081aaSYevgeny Petrilin } 2117e8f081aaSYevgeny Petrilin /*command from slave in the middle of FLR*/ 2118e8f081aaSYevgeny Petrilin if (cmd != MLX4_COMM_CMD_RESET && 2119e8f081aaSYevgeny Petrilin MLX4_COMM_CMD_FLR == slave_state[slave].last_cmd) { 21201a91de28SJoe Perches mlx4_warn(dev, "slave:%d is Trying to run cmd(0x%x) in the middle of FLR\n", 21211a91de28SJoe Perches slave, cmd); 2122e8f081aaSYevgeny Petrilin return; 2123e8f081aaSYevgeny Petrilin } 2124e8f081aaSYevgeny Petrilin 2125e8f081aaSYevgeny Petrilin switch (cmd) { 2126e8f081aaSYevgeny Petrilin case MLX4_COMM_CMD_VHCR0: 2127e8f081aaSYevgeny Petrilin if (slave_state[slave].last_cmd != MLX4_COMM_CMD_RESET) 2128e8f081aaSYevgeny Petrilin goto reset_slave; 2129e8f081aaSYevgeny Petrilin slave_state[slave].vhcr_dma = ((u64) param) << 48; 2130e8f081aaSYevgeny Petrilin priv->mfunc.master.slave_state[slave].cookie = 0; 2131e8f081aaSYevgeny Petrilin break; 2132e8f081aaSYevgeny Petrilin case MLX4_COMM_CMD_VHCR1: 2133e8f081aaSYevgeny Petrilin if (slave_state[slave].last_cmd != MLX4_COMM_CMD_VHCR0) 2134e8f081aaSYevgeny Petrilin goto reset_slave; 2135e8f081aaSYevgeny Petrilin slave_state[slave].vhcr_dma |= ((u64) param) << 32; 2136e8f081aaSYevgeny Petrilin break; 2137e8f081aaSYevgeny Petrilin case MLX4_COMM_CMD_VHCR2: 2138e8f081aaSYevgeny Petrilin if (slave_state[slave].last_cmd != MLX4_COMM_CMD_VHCR1) 2139e8f081aaSYevgeny Petrilin goto reset_slave; 2140e8f081aaSYevgeny Petrilin slave_state[slave].vhcr_dma |= ((u64) param) << 16; 2141e8f081aaSYevgeny Petrilin break; 2142e8f081aaSYevgeny Petrilin case MLX4_COMM_CMD_VHCR_EN: 2143e8f081aaSYevgeny Petrilin if (slave_state[slave].last_cmd != MLX4_COMM_CMD_VHCR2) 2144e8f081aaSYevgeny Petrilin goto reset_slave; 2145e8f081aaSYevgeny Petrilin slave_state[slave].vhcr_dma |= param; 21463f7fb021SRony Efraim if (mlx4_master_activate_admin_state(priv, slave)) 21473f7fb021SRony Efraim goto reset_slave; 2148e8f081aaSYevgeny Petrilin slave_state[slave].active = true; 2149fc06573dSJack Morgenstein mlx4_dispatch_event(dev, MLX4_DEV_EVENT_SLAVE_INIT, slave); 2150e8f081aaSYevgeny Petrilin break; 2151e8f081aaSYevgeny Petrilin case MLX4_COMM_CMD_VHCR_POST: 2152e8f081aaSYevgeny Petrilin if ((slave_state[slave].last_cmd != MLX4_COMM_CMD_VHCR_EN) && 215355ad3592SYishai Hadas (slave_state[slave].last_cmd != MLX4_COMM_CMD_VHCR_POST)) { 215455ad3592SYishai Hadas mlx4_warn(dev, "slave:%d is out of sync, cmd=0x%x, last command=0x%x, reset is needed\n", 215555ad3592SYishai Hadas slave, cmd, slave_state[slave].last_cmd); 2156e8f081aaSYevgeny Petrilin goto reset_slave; 215755ad3592SYishai Hadas } 2158f3d4c89eSRoland Dreier 2159f3d4c89eSRoland Dreier mutex_lock(&priv->cmd.slave_cmd_mutex); 2160e8f081aaSYevgeny Petrilin if (mlx4_master_process_vhcr(dev, slave, NULL)) { 21611a91de28SJoe Perches mlx4_err(dev, "Failed processing vhcr for slave:%d, resetting slave\n", 21621a91de28SJoe Perches slave); 2163f3d4c89eSRoland Dreier mutex_unlock(&priv->cmd.slave_cmd_mutex); 2164e8f081aaSYevgeny Petrilin goto reset_slave; 2165e8f081aaSYevgeny Petrilin } 2166f3d4c89eSRoland Dreier mutex_unlock(&priv->cmd.slave_cmd_mutex); 2167e8f081aaSYevgeny Petrilin break; 2168e8f081aaSYevgeny Petrilin default: 2169e8f081aaSYevgeny Petrilin mlx4_warn(dev, "Bad comm cmd:%d from slave:%d\n", cmd, slave); 2170e8f081aaSYevgeny Petrilin goto reset_slave; 2171e8f081aaSYevgeny Petrilin } 2172311f813aSJack Morgenstein spin_lock_irqsave(&priv->mfunc.master.slave_state_lock, flags); 2173e8f081aaSYevgeny Petrilin if (!slave_state[slave].is_slave_going_down) 2174e8f081aaSYevgeny Petrilin slave_state[slave].last_cmd = cmd; 2175e8f081aaSYevgeny Petrilin else 2176e8f081aaSYevgeny Petrilin is_going_down = 1; 2177311f813aSJack Morgenstein spin_unlock_irqrestore(&priv->mfunc.master.slave_state_lock, flags); 2178e8f081aaSYevgeny Petrilin if (is_going_down) { 21791a91de28SJoe Perches mlx4_warn(dev, "Slave is going down aborting command(%d) executing from slave:%d\n", 2180e8f081aaSYevgeny Petrilin cmd, slave); 2181e8f081aaSYevgeny Petrilin return; 2182e8f081aaSYevgeny Petrilin } 2183e8f081aaSYevgeny Petrilin __raw_writel((__force u32) cpu_to_be32(reply), 2184e8f081aaSYevgeny Petrilin &priv->mfunc.comm[slave].slave_read); 2185e8f081aaSYevgeny Petrilin mmiowb(); 2186e8f081aaSYevgeny Petrilin 2187e8f081aaSYevgeny Petrilin return; 2188e8f081aaSYevgeny Petrilin 2189e8f081aaSYevgeny Petrilin reset_slave: 2190c82e9aa0SEli Cohen /* cleanup any slave resources */ 219155ad3592SYishai Hadas if (dev->persist->interface_state & MLX4_INTERFACE_STATE_UP) 2192c82e9aa0SEli Cohen mlx4_delete_all_resources_for_slave(dev, slave); 219355ad3592SYishai Hadas 219455ad3592SYishai Hadas if (cmd != MLX4_COMM_CMD_RESET) { 219555ad3592SYishai Hadas mlx4_warn(dev, "Turn on internal error to force reset, slave=%d, cmd=0x%x\n", 219655ad3592SYishai Hadas slave, cmd); 219755ad3592SYishai Hadas /* Turn on internal error letting slave reset itself immeditaly, 219855ad3592SYishai Hadas * otherwise it might take till timeout on command is passed 219955ad3592SYishai Hadas */ 220055ad3592SYishai Hadas reply |= ((u32)COMM_CHAN_EVENT_INTERNAL_ERR); 220155ad3592SYishai Hadas } 220255ad3592SYishai Hadas 2203311f813aSJack Morgenstein spin_lock_irqsave(&priv->mfunc.master.slave_state_lock, flags); 2204e8f081aaSYevgeny Petrilin if (!slave_state[slave].is_slave_going_down) 2205e8f081aaSYevgeny Petrilin slave_state[slave].last_cmd = MLX4_COMM_CMD_RESET; 2206311f813aSJack Morgenstein spin_unlock_irqrestore(&priv->mfunc.master.slave_state_lock, flags); 2207e8f081aaSYevgeny Petrilin /*with slave in the middle of flr, no need to clean resources again.*/ 2208e8f081aaSYevgeny Petrilin inform_slave_state: 2209e8f081aaSYevgeny Petrilin memset(&slave_state[slave].event_eq, 0, 2210e8f081aaSYevgeny Petrilin sizeof(struct mlx4_slave_event_eq_info)); 2211e8f081aaSYevgeny Petrilin __raw_writel((__force u32) cpu_to_be32(reply), 2212e8f081aaSYevgeny Petrilin &priv->mfunc.comm[slave].slave_read); 2213e8f081aaSYevgeny Petrilin wmb(); 2214e8f081aaSYevgeny Petrilin } 2215e8f081aaSYevgeny Petrilin 2216e8f081aaSYevgeny Petrilin /* master command processing */ 2217e8f081aaSYevgeny Petrilin void mlx4_master_comm_channel(struct work_struct *work) 2218e8f081aaSYevgeny Petrilin { 2219e8f081aaSYevgeny Petrilin struct mlx4_mfunc_master_ctx *master = 2220e8f081aaSYevgeny Petrilin container_of(work, 2221e8f081aaSYevgeny Petrilin struct mlx4_mfunc_master_ctx, 2222e8f081aaSYevgeny Petrilin comm_work); 2223e8f081aaSYevgeny Petrilin struct mlx4_mfunc *mfunc = 2224e8f081aaSYevgeny Petrilin container_of(master, struct mlx4_mfunc, master); 2225e8f081aaSYevgeny Petrilin struct mlx4_priv *priv = 2226e8f081aaSYevgeny Petrilin container_of(mfunc, struct mlx4_priv, mfunc); 2227e8f081aaSYevgeny Petrilin struct mlx4_dev *dev = &priv->dev; 2228e8f081aaSYevgeny Petrilin __be32 *bit_vec; 2229e8f081aaSYevgeny Petrilin u32 comm_cmd; 2230e8f081aaSYevgeny Petrilin u32 vec; 2231e8f081aaSYevgeny Petrilin int i, j, slave; 2232e8f081aaSYevgeny Petrilin int toggle; 2233e8f081aaSYevgeny Petrilin int served = 0; 2234e8f081aaSYevgeny Petrilin int reported = 0; 2235e8f081aaSYevgeny Petrilin u32 slt; 2236e8f081aaSYevgeny Petrilin 2237e8f081aaSYevgeny Petrilin bit_vec = master->comm_arm_bit_vector; 2238e8f081aaSYevgeny Petrilin for (i = 0; i < COMM_CHANNEL_BIT_ARRAY_SIZE; i++) { 2239e8f081aaSYevgeny Petrilin vec = be32_to_cpu(bit_vec[i]); 2240e8f081aaSYevgeny Petrilin for (j = 0; j < 32; j++) { 2241e8f081aaSYevgeny Petrilin if (!(vec & (1 << j))) 2242e8f081aaSYevgeny Petrilin continue; 2243e8f081aaSYevgeny Petrilin ++reported; 2244e8f081aaSYevgeny Petrilin slave = (i * 32) + j; 2245e8f081aaSYevgeny Petrilin comm_cmd = swab32(readl( 2246e8f081aaSYevgeny Petrilin &mfunc->comm[slave].slave_write)); 2247e8f081aaSYevgeny Petrilin slt = swab32(readl(&mfunc->comm[slave].slave_read)) 2248e8f081aaSYevgeny Petrilin >> 31; 2249e8f081aaSYevgeny Petrilin toggle = comm_cmd >> 31; 2250e8f081aaSYevgeny Petrilin if (toggle != slt) { 2251e8f081aaSYevgeny Petrilin if (master->slave_state[slave].comm_toggle 2252e8f081aaSYevgeny Petrilin != slt) { 2253c20862c8SAmir Vadai pr_info("slave %d out of sync. read toggle %d, state toggle %d. Resynching.\n", 22541a91de28SJoe Perches slave, slt, 2255e8f081aaSYevgeny Petrilin master->slave_state[slave].comm_toggle); 2256e8f081aaSYevgeny Petrilin master->slave_state[slave].comm_toggle = 2257e8f081aaSYevgeny Petrilin slt; 2258e8f081aaSYevgeny Petrilin } 2259e8f081aaSYevgeny Petrilin mlx4_master_do_cmd(dev, slave, 2260e8f081aaSYevgeny Petrilin comm_cmd >> 16 & 0xff, 2261e8f081aaSYevgeny Petrilin comm_cmd & 0xffff, toggle); 2262e8f081aaSYevgeny Petrilin ++served; 2263e8f081aaSYevgeny Petrilin } 2264e8f081aaSYevgeny Petrilin } 2265e8f081aaSYevgeny Petrilin } 2266e8f081aaSYevgeny Petrilin 2267e8f081aaSYevgeny Petrilin if (reported && reported != served) 22681a91de28SJoe Perches mlx4_warn(dev, "Got command event with bitmask from %d slaves but %d were served\n", 2269e8f081aaSYevgeny Petrilin reported, served); 2270e8f081aaSYevgeny Petrilin 2271e8f081aaSYevgeny Petrilin if (mlx4_ARM_COMM_CHANNEL(dev)) 2272e8f081aaSYevgeny Petrilin mlx4_warn(dev, "Failed to arm comm channel events\n"); 2273e8f081aaSYevgeny Petrilin } 2274e8f081aaSYevgeny Petrilin 2275ab9c17a0SJack Morgenstein static int sync_toggles(struct mlx4_dev *dev) 2276ab9c17a0SJack Morgenstein { 2277ab9c17a0SJack Morgenstein struct mlx4_priv *priv = mlx4_priv(dev); 227855ad3592SYishai Hadas u32 wr_toggle; 227955ad3592SYishai Hadas u32 rd_toggle; 2280ab9c17a0SJack Morgenstein unsigned long end; 2281ab9c17a0SJack Morgenstein 228255ad3592SYishai Hadas wr_toggle = swab32(readl(&priv->mfunc.comm->slave_write)); 228355ad3592SYishai Hadas if (wr_toggle == 0xffffffff) 228455ad3592SYishai Hadas end = jiffies + msecs_to_jiffies(30000); 228555ad3592SYishai Hadas else 2286ab9c17a0SJack Morgenstein end = jiffies + msecs_to_jiffies(5000); 2287ab9c17a0SJack Morgenstein 2288ab9c17a0SJack Morgenstein while (time_before(jiffies, end)) { 228955ad3592SYishai Hadas rd_toggle = swab32(readl(&priv->mfunc.comm->slave_read)); 229055ad3592SYishai Hadas if (wr_toggle == 0xffffffff || rd_toggle == 0xffffffff) { 229155ad3592SYishai Hadas /* PCI might be offline */ 229255ad3592SYishai Hadas msleep(100); 229355ad3592SYishai Hadas wr_toggle = swab32(readl(&priv->mfunc.comm-> 229455ad3592SYishai Hadas slave_write)); 229555ad3592SYishai Hadas continue; 229655ad3592SYishai Hadas } 229755ad3592SYishai Hadas 229855ad3592SYishai Hadas if (rd_toggle >> 31 == wr_toggle >> 31) { 229955ad3592SYishai Hadas priv->cmd.comm_toggle = rd_toggle >> 31; 2300ab9c17a0SJack Morgenstein return 0; 2301ab9c17a0SJack Morgenstein } 2302ab9c17a0SJack Morgenstein 2303ab9c17a0SJack Morgenstein cond_resched(); 2304ab9c17a0SJack Morgenstein } 2305ab9c17a0SJack Morgenstein 2306ab9c17a0SJack Morgenstein /* 2307ab9c17a0SJack Morgenstein * we could reach here if for example the previous VM using this 2308ab9c17a0SJack Morgenstein * function misbehaved and left the channel with unsynced state. We 2309ab9c17a0SJack Morgenstein * should fix this here and give this VM a chance to use a properly 2310ab9c17a0SJack Morgenstein * synced channel 2311ab9c17a0SJack Morgenstein */ 2312ab9c17a0SJack Morgenstein mlx4_warn(dev, "recovering from previously mis-behaved VM\n"); 2313ab9c17a0SJack Morgenstein __raw_writel((__force u32) 0, &priv->mfunc.comm->slave_read); 2314ab9c17a0SJack Morgenstein __raw_writel((__force u32) 0, &priv->mfunc.comm->slave_write); 2315ab9c17a0SJack Morgenstein priv->cmd.comm_toggle = 0; 2316ab9c17a0SJack Morgenstein 2317ab9c17a0SJack Morgenstein return 0; 2318ab9c17a0SJack Morgenstein } 2319ab9c17a0SJack Morgenstein 2320ab9c17a0SJack Morgenstein int mlx4_multi_func_init(struct mlx4_dev *dev) 2321ab9c17a0SJack Morgenstein { 2322ab9c17a0SJack Morgenstein struct mlx4_priv *priv = mlx4_priv(dev); 2323ab9c17a0SJack Morgenstein struct mlx4_slave_state *s_state; 2324803143fbSMarcel Apfelbaum int i, j, err, port; 2325ab9c17a0SJack Morgenstein 2326ab9c17a0SJack Morgenstein if (mlx4_is_master(dev)) 2327ab9c17a0SJack Morgenstein priv->mfunc.comm = 2328872bf2fbSYishai Hadas ioremap(pci_resource_start(dev->persist->pdev, 2329872bf2fbSYishai Hadas priv->fw.comm_bar) + 2330ab9c17a0SJack Morgenstein priv->fw.comm_base, MLX4_COMM_PAGESIZE); 2331ab9c17a0SJack Morgenstein else 2332ab9c17a0SJack Morgenstein priv->mfunc.comm = 2333872bf2fbSYishai Hadas ioremap(pci_resource_start(dev->persist->pdev, 2) + 2334ab9c17a0SJack Morgenstein MLX4_SLAVE_COMM_BASE, MLX4_COMM_PAGESIZE); 2335ab9c17a0SJack Morgenstein if (!priv->mfunc.comm) { 23361a91de28SJoe Perches mlx4_err(dev, "Couldn't map communication vector\n"); 2337ab9c17a0SJack Morgenstein goto err_vhcr; 2338ab9c17a0SJack Morgenstein } 2339ab9c17a0SJack Morgenstein 2340ab9c17a0SJack Morgenstein if (mlx4_is_master(dev)) { 23414abccb61SIdo Shamay struct mlx4_vf_oper_state *vf_oper; 23424abccb61SIdo Shamay struct mlx4_vf_admin_state *vf_admin; 23434abccb61SIdo Shamay 2344ab9c17a0SJack Morgenstein priv->mfunc.master.slave_state = 2345ab9c17a0SJack Morgenstein kzalloc(dev->num_slaves * 2346ab9c17a0SJack Morgenstein sizeof(struct mlx4_slave_state), GFP_KERNEL); 2347ab9c17a0SJack Morgenstein if (!priv->mfunc.master.slave_state) 2348ab9c17a0SJack Morgenstein goto err_comm; 2349ab9c17a0SJack Morgenstein 23500eb62b93SRony Efraim priv->mfunc.master.vf_admin = 23510eb62b93SRony Efraim kzalloc(dev->num_slaves * 23520eb62b93SRony Efraim sizeof(struct mlx4_vf_admin_state), GFP_KERNEL); 23530eb62b93SRony Efraim if (!priv->mfunc.master.vf_admin) 23540eb62b93SRony Efraim goto err_comm_admin; 23550eb62b93SRony Efraim 23560eb62b93SRony Efraim priv->mfunc.master.vf_oper = 23570eb62b93SRony Efraim kzalloc(dev->num_slaves * 23580eb62b93SRony Efraim sizeof(struct mlx4_vf_oper_state), GFP_KERNEL); 23590eb62b93SRony Efraim if (!priv->mfunc.master.vf_oper) 23600eb62b93SRony Efraim goto err_comm_oper; 23610eb62b93SRony Efraim 2362ab9c17a0SJack Morgenstein for (i = 0; i < dev->num_slaves; ++i) { 23634abccb61SIdo Shamay vf_admin = &priv->mfunc.master.vf_admin[i]; 23644abccb61SIdo Shamay vf_oper = &priv->mfunc.master.vf_oper[i]; 2365ab9c17a0SJack Morgenstein s_state = &priv->mfunc.master.slave_state[i]; 2366ab9c17a0SJack Morgenstein s_state->last_cmd = MLX4_COMM_CMD_RESET; 2367bffb023aSJack Morgenstein mutex_init(&priv->mfunc.master.gen_eqe_mutex[i]); 2368803143fbSMarcel Apfelbaum for (j = 0; j < MLX4_EVENT_TYPES_NUM; ++j) 2369803143fbSMarcel Apfelbaum s_state->event_eq[j].eqn = -1; 2370ab9c17a0SJack Morgenstein __raw_writel((__force u32) 0, 2371ab9c17a0SJack Morgenstein &priv->mfunc.comm[i].slave_write); 2372ab9c17a0SJack Morgenstein __raw_writel((__force u32) 0, 2373ab9c17a0SJack Morgenstein &priv->mfunc.comm[i].slave_read); 2374ab9c17a0SJack Morgenstein mmiowb(); 2375ab9c17a0SJack Morgenstein for (port = 1; port <= MLX4_MAX_PORTS; port++) { 23764abccb61SIdo Shamay struct mlx4_vport_state *admin_vport; 23774abccb61SIdo Shamay struct mlx4_vport_state *oper_vport; 23784abccb61SIdo Shamay 2379ab9c17a0SJack Morgenstein s_state->vlan_filter[port] = 2380ab9c17a0SJack Morgenstein kzalloc(sizeof(struct mlx4_vlan_fltr), 2381ab9c17a0SJack Morgenstein GFP_KERNEL); 2382ab9c17a0SJack Morgenstein if (!s_state->vlan_filter[port]) { 2383ab9c17a0SJack Morgenstein if (--port) 2384ab9c17a0SJack Morgenstein kfree(s_state->vlan_filter[port]); 2385ab9c17a0SJack Morgenstein goto err_slaves; 2386ab9c17a0SJack Morgenstein } 23874abccb61SIdo Shamay 23884abccb61SIdo Shamay admin_vport = &vf_admin->vport[port]; 23894abccb61SIdo Shamay oper_vport = &vf_oper->vport[port].state; 2390ab9c17a0SJack Morgenstein INIT_LIST_HEAD(&s_state->mcast_filters[port]); 23914abccb61SIdo Shamay admin_vport->default_vlan = MLX4_VGT; 23924abccb61SIdo Shamay oper_vport->default_vlan = MLX4_VGT; 239308068cd5SIdo Shamay admin_vport->qos_vport = 239408068cd5SIdo Shamay MLX4_VPP_DEFAULT_VPORT; 239508068cd5SIdo Shamay oper_vport->qos_vport = MLX4_VPP_DEFAULT_VPORT; 2396*7c3d21c8SMoshe Shemesh admin_vport->vlan_proto = htons(ETH_P_8021Q); 2397*7c3d21c8SMoshe Shemesh oper_vport->vlan_proto = htons(ETH_P_8021Q); 23984abccb61SIdo Shamay vf_oper->vport[port].vlan_idx = NO_INDX; 23994abccb61SIdo Shamay vf_oper->vport[port].mac_idx = NO_INDX; 2400fb517a4fSYishai Hadas mlx4_set_random_admin_guid(dev, i, port); 2401ab9c17a0SJack Morgenstein } 2402ab9c17a0SJack Morgenstein spin_lock_init(&s_state->lock); 2403ab9c17a0SJack Morgenstein } 2404ab9c17a0SJack Morgenstein 2405666672d4SIdo Shamay if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_QOS_VPP) { 2406666672d4SIdo Shamay for (port = 1; port <= dev->caps.num_ports; port++) { 2407666672d4SIdo Shamay if (mlx4_is_eth(dev, port)) { 2408666672d4SIdo Shamay mlx4_set_default_port_qos(dev, port); 2409666672d4SIdo Shamay mlx4_allocate_port_vpps(dev, port); 2410666672d4SIdo Shamay } 2411666672d4SIdo Shamay } 2412666672d4SIdo Shamay } 2413666672d4SIdo Shamay 2414c02b0501SCarol L Soto memset(&priv->mfunc.master.cmd_eqe, 0, sizeof(struct mlx4_eqe)); 2415ab9c17a0SJack Morgenstein priv->mfunc.master.cmd_eqe.type = MLX4_EVENT_TYPE_CMD; 2416ab9c17a0SJack Morgenstein INIT_WORK(&priv->mfunc.master.comm_work, 2417ab9c17a0SJack Morgenstein mlx4_master_comm_channel); 2418ab9c17a0SJack Morgenstein INIT_WORK(&priv->mfunc.master.slave_event_work, 2419ab9c17a0SJack Morgenstein mlx4_gen_slave_eqe); 2420ab9c17a0SJack Morgenstein INIT_WORK(&priv->mfunc.master.slave_flr_event_work, 2421ab9c17a0SJack Morgenstein mlx4_master_handle_slave_flr); 2422ab9c17a0SJack Morgenstein spin_lock_init(&priv->mfunc.master.slave_state_lock); 2423992e8e6eSJack Morgenstein spin_lock_init(&priv->mfunc.master.slave_eq.event_lock); 2424ab9c17a0SJack Morgenstein priv->mfunc.master.comm_wq = 2425ab9c17a0SJack Morgenstein create_singlethread_workqueue("mlx4_comm"); 2426ab9c17a0SJack Morgenstein if (!priv->mfunc.master.comm_wq) 2427ab9c17a0SJack Morgenstein goto err_slaves; 2428ab9c17a0SJack Morgenstein 2429ab9c17a0SJack Morgenstein if (mlx4_init_resource_tracker(dev)) 2430ab9c17a0SJack Morgenstein goto err_thread; 2431ab9c17a0SJack Morgenstein 2432ab9c17a0SJack Morgenstein } else { 2433ab9c17a0SJack Morgenstein err = sync_toggles(dev); 2434ab9c17a0SJack Morgenstein if (err) { 2435ab9c17a0SJack Morgenstein mlx4_err(dev, "Couldn't sync toggles\n"); 2436ab9c17a0SJack Morgenstein goto err_comm; 2437ab9c17a0SJack Morgenstein } 2438ab9c17a0SJack Morgenstein } 2439ab9c17a0SJack Morgenstein return 0; 2440ab9c17a0SJack Morgenstein 2441ab9c17a0SJack Morgenstein err_thread: 2442ab9c17a0SJack Morgenstein flush_workqueue(priv->mfunc.master.comm_wq); 2443ab9c17a0SJack Morgenstein destroy_workqueue(priv->mfunc.master.comm_wq); 2444ab9c17a0SJack Morgenstein err_slaves: 2445fa51b247SRasmus Villemoes while (i--) { 2446ab9c17a0SJack Morgenstein for (port = 1; port <= MLX4_MAX_PORTS; port++) 2447ab9c17a0SJack Morgenstein kfree(priv->mfunc.master.slave_state[i].vlan_filter[port]); 2448ab9c17a0SJack Morgenstein } 24490eb62b93SRony Efraim kfree(priv->mfunc.master.vf_oper); 24500eb62b93SRony Efraim err_comm_oper: 24510eb62b93SRony Efraim kfree(priv->mfunc.master.vf_admin); 24520eb62b93SRony Efraim err_comm_admin: 2453ab9c17a0SJack Morgenstein kfree(priv->mfunc.master.slave_state); 2454ab9c17a0SJack Morgenstein err_comm: 2455ab9c17a0SJack Morgenstein iounmap(priv->mfunc.comm); 2456ab9c17a0SJack Morgenstein err_vhcr: 2457872bf2fbSYishai Hadas dma_free_coherent(&dev->persist->pdev->dev, PAGE_SIZE, 2458ab9c17a0SJack Morgenstein priv->mfunc.vhcr, 2459ab9c17a0SJack Morgenstein priv->mfunc.vhcr_dma); 2460ab9c17a0SJack Morgenstein priv->mfunc.vhcr = NULL; 2461ab9c17a0SJack Morgenstein return -ENOMEM; 2462ab9c17a0SJack Morgenstein } 2463ab9c17a0SJack Morgenstein 24645a2cc190SJeff Kirsher int mlx4_cmd_init(struct mlx4_dev *dev) 24655a2cc190SJeff Kirsher { 24665a2cc190SJeff Kirsher struct mlx4_priv *priv = mlx4_priv(dev); 2467ffc39f6dSMatan Barak int flags = 0; 24685a2cc190SJeff Kirsher 2469ffc39f6dSMatan Barak if (!priv->cmd.initialized) { 2470a7e1f049SJack Morgenstein init_rwsem(&priv->cmd.switch_sem); 2471f3d4c89eSRoland Dreier mutex_init(&priv->cmd.slave_cmd_mutex); 24725a2cc190SJeff Kirsher sema_init(&priv->cmd.poll_sem, 1); 24735a2cc190SJeff Kirsher priv->cmd.use_events = 0; 24745a2cc190SJeff Kirsher priv->cmd.toggle = 1; 2475ffc39f6dSMatan Barak priv->cmd.initialized = 1; 2476ffc39f6dSMatan Barak flags |= MLX4_CMD_CLEANUP_STRUCT; 2477ffc39f6dSMatan Barak } 24785a2cc190SJeff Kirsher 2479ffc39f6dSMatan Barak if (!mlx4_is_slave(dev) && !priv->cmd.hcr) { 2480872bf2fbSYishai Hadas priv->cmd.hcr = ioremap(pci_resource_start(dev->persist->pdev, 2481872bf2fbSYishai Hadas 0) + MLX4_HCR_BASE, MLX4_HCR_SIZE); 24825a2cc190SJeff Kirsher if (!priv->cmd.hcr) { 24831a91de28SJoe Perches mlx4_err(dev, "Couldn't map command register\n"); 2484ffc39f6dSMatan Barak goto err; 24855a2cc190SJeff Kirsher } 2486ffc39f6dSMatan Barak flags |= MLX4_CMD_CLEANUP_HCR; 2487e8f081aaSYevgeny Petrilin } 24885a2cc190SJeff Kirsher 2489ffc39f6dSMatan Barak if (mlx4_is_mfunc(dev) && !priv->mfunc.vhcr) { 2490872bf2fbSYishai Hadas priv->mfunc.vhcr = dma_alloc_coherent(&dev->persist->pdev->dev, 2491872bf2fbSYishai Hadas PAGE_SIZE, 2492f3d4c89eSRoland Dreier &priv->mfunc.vhcr_dma, 2493f3d4c89eSRoland Dreier GFP_KERNEL); 2494d0320f75SJoe Perches if (!priv->mfunc.vhcr) 2495ffc39f6dSMatan Barak goto err; 2496ffc39f6dSMatan Barak 2497ffc39f6dSMatan Barak flags |= MLX4_CMD_CLEANUP_VHCR; 2498f3d4c89eSRoland Dreier } 2499f3d4c89eSRoland Dreier 2500ffc39f6dSMatan Barak if (!priv->cmd.pool) { 2501872bf2fbSYishai Hadas priv->cmd.pool = pci_pool_create("mlx4_cmd", 2502872bf2fbSYishai Hadas dev->persist->pdev, 25035a2cc190SJeff Kirsher MLX4_MAILBOX_SIZE, 25045a2cc190SJeff Kirsher MLX4_MAILBOX_SIZE, 0); 2505e8f081aaSYevgeny Petrilin if (!priv->cmd.pool) 2506ffc39f6dSMatan Barak goto err; 2507ffc39f6dSMatan Barak 2508ffc39f6dSMatan Barak flags |= MLX4_CMD_CLEANUP_POOL; 2509ffc39f6dSMatan Barak } 25105a2cc190SJeff Kirsher 25115a2cc190SJeff Kirsher return 0; 2512e8f081aaSYevgeny Petrilin 2513ffc39f6dSMatan Barak err: 2514ffc39f6dSMatan Barak mlx4_cmd_cleanup(dev, flags); 2515e8f081aaSYevgeny Petrilin return -ENOMEM; 25165a2cc190SJeff Kirsher } 25175a2cc190SJeff Kirsher 251855ad3592SYishai Hadas void mlx4_report_internal_err_comm_event(struct mlx4_dev *dev) 251955ad3592SYishai Hadas { 252055ad3592SYishai Hadas struct mlx4_priv *priv = mlx4_priv(dev); 252155ad3592SYishai Hadas int slave; 252255ad3592SYishai Hadas u32 slave_read; 252355ad3592SYishai Hadas 252455ad3592SYishai Hadas /* Report an internal error event to all 252555ad3592SYishai Hadas * communication channels. 252655ad3592SYishai Hadas */ 252755ad3592SYishai Hadas for (slave = 0; slave < dev->num_slaves; slave++) { 252855ad3592SYishai Hadas slave_read = swab32(readl(&priv->mfunc.comm[slave].slave_read)); 252955ad3592SYishai Hadas slave_read |= (u32)COMM_CHAN_EVENT_INTERNAL_ERR; 253055ad3592SYishai Hadas __raw_writel((__force u32)cpu_to_be32(slave_read), 253155ad3592SYishai Hadas &priv->mfunc.comm[slave].slave_read); 253255ad3592SYishai Hadas /* Make sure that our comm channel write doesn't 253355ad3592SYishai Hadas * get mixed in with writes from another CPU. 253455ad3592SYishai Hadas */ 253555ad3592SYishai Hadas mmiowb(); 253655ad3592SYishai Hadas } 253755ad3592SYishai Hadas } 253855ad3592SYishai Hadas 2539ab9c17a0SJack Morgenstein void mlx4_multi_func_cleanup(struct mlx4_dev *dev) 2540ab9c17a0SJack Morgenstein { 2541ab9c17a0SJack Morgenstein struct mlx4_priv *priv = mlx4_priv(dev); 2542ab9c17a0SJack Morgenstein int i, port; 2543ab9c17a0SJack Morgenstein 2544ab9c17a0SJack Morgenstein if (mlx4_is_master(dev)) { 2545ab9c17a0SJack Morgenstein flush_workqueue(priv->mfunc.master.comm_wq); 2546ab9c17a0SJack Morgenstein destroy_workqueue(priv->mfunc.master.comm_wq); 2547ab9c17a0SJack Morgenstein for (i = 0; i < dev->num_slaves; i++) { 2548ab9c17a0SJack Morgenstein for (port = 1; port <= MLX4_MAX_PORTS; port++) 2549ab9c17a0SJack Morgenstein kfree(priv->mfunc.master.slave_state[i].vlan_filter[port]); 2550ab9c17a0SJack Morgenstein } 2551ab9c17a0SJack Morgenstein kfree(priv->mfunc.master.slave_state); 25520eb62b93SRony Efraim kfree(priv->mfunc.master.vf_admin); 25530eb62b93SRony Efraim kfree(priv->mfunc.master.vf_oper); 255455ad3592SYishai Hadas dev->num_slaves = 0; 2555f08ad06cSEugenia Emantayev } 2556f08ad06cSEugenia Emantayev 2557ab9c17a0SJack Morgenstein iounmap(priv->mfunc.comm); 2558ab9c17a0SJack Morgenstein } 2559ab9c17a0SJack Morgenstein 2560ffc39f6dSMatan Barak void mlx4_cmd_cleanup(struct mlx4_dev *dev, int cleanup_mask) 25615a2cc190SJeff Kirsher { 25625a2cc190SJeff Kirsher struct mlx4_priv *priv = mlx4_priv(dev); 25635a2cc190SJeff Kirsher 2564ffc39f6dSMatan Barak if (priv->cmd.pool && (cleanup_mask & MLX4_CMD_CLEANUP_POOL)) { 25655a2cc190SJeff Kirsher pci_pool_destroy(priv->cmd.pool); 2566ffc39f6dSMatan Barak priv->cmd.pool = NULL; 2567ffc39f6dSMatan Barak } 2568e8f081aaSYevgeny Petrilin 2569ffc39f6dSMatan Barak if (!mlx4_is_slave(dev) && priv->cmd.hcr && 2570ffc39f6dSMatan Barak (cleanup_mask & MLX4_CMD_CLEANUP_HCR)) { 25715a2cc190SJeff Kirsher iounmap(priv->cmd.hcr); 2572ffc39f6dSMatan Barak priv->cmd.hcr = NULL; 2573ffc39f6dSMatan Barak } 2574ffc39f6dSMatan Barak if (mlx4_is_mfunc(dev) && priv->mfunc.vhcr && 2575ffc39f6dSMatan Barak (cleanup_mask & MLX4_CMD_CLEANUP_VHCR)) { 2576872bf2fbSYishai Hadas dma_free_coherent(&dev->persist->pdev->dev, PAGE_SIZE, 2577f3d4c89eSRoland Dreier priv->mfunc.vhcr, priv->mfunc.vhcr_dma); 2578f3d4c89eSRoland Dreier priv->mfunc.vhcr = NULL; 25795a2cc190SJeff Kirsher } 2580ffc39f6dSMatan Barak if (priv->cmd.initialized && (cleanup_mask & MLX4_CMD_CLEANUP_STRUCT)) 2581ffc39f6dSMatan Barak priv->cmd.initialized = 0; 2582ffc39f6dSMatan Barak } 25835a2cc190SJeff Kirsher 25845a2cc190SJeff Kirsher /* 25855a2cc190SJeff Kirsher * Switch to using events to issue FW commands (can only be called 25865a2cc190SJeff Kirsher * after event queue for command events has been initialized). 25875a2cc190SJeff Kirsher */ 25885a2cc190SJeff Kirsher int mlx4_cmd_use_events(struct mlx4_dev *dev) 25895a2cc190SJeff Kirsher { 25905a2cc190SJeff Kirsher struct mlx4_priv *priv = mlx4_priv(dev); 25915a2cc190SJeff Kirsher int i; 2592e8f081aaSYevgeny Petrilin int err = 0; 25935a2cc190SJeff Kirsher 25945a2cc190SJeff Kirsher priv->cmd.context = kmalloc(priv->cmd.max_cmds * 25955a2cc190SJeff Kirsher sizeof (struct mlx4_cmd_context), 25965a2cc190SJeff Kirsher GFP_KERNEL); 25975a2cc190SJeff Kirsher if (!priv->cmd.context) 25985a2cc190SJeff Kirsher return -ENOMEM; 25995a2cc190SJeff Kirsher 2600a7e1f049SJack Morgenstein down_write(&priv->cmd.switch_sem); 26015a2cc190SJeff Kirsher for (i = 0; i < priv->cmd.max_cmds; ++i) { 26025a2cc190SJeff Kirsher priv->cmd.context[i].token = i; 26035a2cc190SJeff Kirsher priv->cmd.context[i].next = i + 1; 2604f5aef5aaSYishai Hadas /* To support fatal error flow, initialize all 2605f5aef5aaSYishai Hadas * cmd contexts to allow simulating completions 2606f5aef5aaSYishai Hadas * with complete() at any time. 2607f5aef5aaSYishai Hadas */ 2608f5aef5aaSYishai Hadas init_completion(&priv->cmd.context[i].done); 26095a2cc190SJeff Kirsher } 26105a2cc190SJeff Kirsher 26115a2cc190SJeff Kirsher priv->cmd.context[priv->cmd.max_cmds - 1].next = -1; 26125a2cc190SJeff Kirsher priv->cmd.free_head = 0; 26135a2cc190SJeff Kirsher 26145a2cc190SJeff Kirsher sema_init(&priv->cmd.event_sem, priv->cmd.max_cmds); 26155a2cc190SJeff Kirsher 26165a2cc190SJeff Kirsher for (priv->cmd.token_mask = 1; 26175a2cc190SJeff Kirsher priv->cmd.token_mask < priv->cmd.max_cmds; 26185a2cc190SJeff Kirsher priv->cmd.token_mask <<= 1) 26195a2cc190SJeff Kirsher ; /* nothing */ 26205a2cc190SJeff Kirsher --priv->cmd.token_mask; 26215a2cc190SJeff Kirsher 2622e8f081aaSYevgeny Petrilin down(&priv->cmd.poll_sem); 26235a2cc190SJeff Kirsher priv->cmd.use_events = 1; 2624a7e1f049SJack Morgenstein up_write(&priv->cmd.switch_sem); 26255a2cc190SJeff Kirsher 2626e8f081aaSYevgeny Petrilin return err; 26275a2cc190SJeff Kirsher } 26285a2cc190SJeff Kirsher 26295a2cc190SJeff Kirsher /* 26305a2cc190SJeff Kirsher * Switch back to polling (used when shutting down the device) 26315a2cc190SJeff Kirsher */ 26325a2cc190SJeff Kirsher void mlx4_cmd_use_polling(struct mlx4_dev *dev) 26335a2cc190SJeff Kirsher { 26345a2cc190SJeff Kirsher struct mlx4_priv *priv = mlx4_priv(dev); 26355a2cc190SJeff Kirsher int i; 26365a2cc190SJeff Kirsher 2637a7e1f049SJack Morgenstein down_write(&priv->cmd.switch_sem); 26385a2cc190SJeff Kirsher priv->cmd.use_events = 0; 26395a2cc190SJeff Kirsher 26405a2cc190SJeff Kirsher for (i = 0; i < priv->cmd.max_cmds; ++i) 26415a2cc190SJeff Kirsher down(&priv->cmd.event_sem); 26425a2cc190SJeff Kirsher 26435a2cc190SJeff Kirsher kfree(priv->cmd.context); 26445a2cc190SJeff Kirsher 26455a2cc190SJeff Kirsher up(&priv->cmd.poll_sem); 2646a7e1f049SJack Morgenstein up_write(&priv->cmd.switch_sem); 26475a2cc190SJeff Kirsher } 26485a2cc190SJeff Kirsher 26495a2cc190SJeff Kirsher struct mlx4_cmd_mailbox *mlx4_alloc_cmd_mailbox(struct mlx4_dev *dev) 26505a2cc190SJeff Kirsher { 26515a2cc190SJeff Kirsher struct mlx4_cmd_mailbox *mailbox; 26525a2cc190SJeff Kirsher 26535a2cc190SJeff Kirsher mailbox = kmalloc(sizeof *mailbox, GFP_KERNEL); 26545a2cc190SJeff Kirsher if (!mailbox) 26555a2cc190SJeff Kirsher return ERR_PTR(-ENOMEM); 26565a2cc190SJeff Kirsher 26575a2cc190SJeff Kirsher mailbox->buf = pci_pool_alloc(mlx4_priv(dev)->cmd.pool, GFP_KERNEL, 26585a2cc190SJeff Kirsher &mailbox->dma); 26595a2cc190SJeff Kirsher if (!mailbox->buf) { 26605a2cc190SJeff Kirsher kfree(mailbox); 26615a2cc190SJeff Kirsher return ERR_PTR(-ENOMEM); 26625a2cc190SJeff Kirsher } 26635a2cc190SJeff Kirsher 2664571b8b92SJack Morgenstein memset(mailbox->buf, 0, MLX4_MAILBOX_SIZE); 2665571b8b92SJack Morgenstein 26665a2cc190SJeff Kirsher return mailbox; 26675a2cc190SJeff Kirsher } 26685a2cc190SJeff Kirsher EXPORT_SYMBOL_GPL(mlx4_alloc_cmd_mailbox); 26695a2cc190SJeff Kirsher 2670e8f081aaSYevgeny Petrilin void mlx4_free_cmd_mailbox(struct mlx4_dev *dev, 2671e8f081aaSYevgeny Petrilin struct mlx4_cmd_mailbox *mailbox) 26725a2cc190SJeff Kirsher { 26735a2cc190SJeff Kirsher if (!mailbox) 26745a2cc190SJeff Kirsher return; 26755a2cc190SJeff Kirsher 26765a2cc190SJeff Kirsher pci_pool_free(mlx4_priv(dev)->cmd.pool, mailbox->buf, mailbox->dma); 26775a2cc190SJeff Kirsher kfree(mailbox); 26785a2cc190SJeff Kirsher } 26795a2cc190SJeff Kirsher EXPORT_SYMBOL_GPL(mlx4_free_cmd_mailbox); 2680e8f081aaSYevgeny Petrilin 2681e8f081aaSYevgeny Petrilin u32 mlx4_comm_get_version(void) 2682e8f081aaSYevgeny Petrilin { 2683e8f081aaSYevgeny Petrilin return ((u32) CMD_CHAN_IF_REV << 8) | (u32) CMD_CHAN_VER; 2684e8f081aaSYevgeny Petrilin } 26858f7ba3caSRony Efraim 26868f7ba3caSRony Efraim static int mlx4_get_slave_indx(struct mlx4_dev *dev, int vf) 26878f7ba3caSRony Efraim { 2688872bf2fbSYishai Hadas if ((vf < 0) || (vf >= dev->persist->num_vfs)) { 2689872bf2fbSYishai Hadas mlx4_err(dev, "Bad vf number:%d (number of activated vf: %d)\n", 2690872bf2fbSYishai Hadas vf, dev->persist->num_vfs); 26918f7ba3caSRony Efraim return -EINVAL; 26928f7ba3caSRony Efraim } 26938f7ba3caSRony Efraim 26948f7ba3caSRony Efraim return vf+1; 26958f7ba3caSRony Efraim } 26968f7ba3caSRony Efraim 2697f74462acSMatan Barak int mlx4_get_vf_indx(struct mlx4_dev *dev, int slave) 2698f74462acSMatan Barak { 2699872bf2fbSYishai Hadas if (slave < 1 || slave > dev->persist->num_vfs) { 2700f74462acSMatan Barak mlx4_err(dev, 2701f74462acSMatan Barak "Bad slave number:%d (number of activated slaves: %lu)\n", 2702f74462acSMatan Barak slave, dev->num_slaves); 2703f74462acSMatan Barak return -EINVAL; 2704f74462acSMatan Barak } 2705f74462acSMatan Barak return slave - 1; 2706f74462acSMatan Barak } 2707f74462acSMatan Barak 2708f5aef5aaSYishai Hadas void mlx4_cmd_wake_completions(struct mlx4_dev *dev) 2709f5aef5aaSYishai Hadas { 2710f5aef5aaSYishai Hadas struct mlx4_priv *priv = mlx4_priv(dev); 2711f5aef5aaSYishai Hadas struct mlx4_cmd_context *context; 2712f5aef5aaSYishai Hadas int i; 2713f5aef5aaSYishai Hadas 2714f5aef5aaSYishai Hadas spin_lock(&priv->cmd.context_lock); 2715f5aef5aaSYishai Hadas if (priv->cmd.context) { 2716f5aef5aaSYishai Hadas for (i = 0; i < priv->cmd.max_cmds; ++i) { 2717f5aef5aaSYishai Hadas context = &priv->cmd.context[i]; 2718f5aef5aaSYishai Hadas context->fw_status = CMD_STAT_INTERNAL_ERR; 2719f5aef5aaSYishai Hadas context->result = 2720f5aef5aaSYishai Hadas mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR); 2721f5aef5aaSYishai Hadas complete(&context->done); 2722f5aef5aaSYishai Hadas } 2723f5aef5aaSYishai Hadas } 2724f5aef5aaSYishai Hadas spin_unlock(&priv->cmd.context_lock); 2725f5aef5aaSYishai Hadas } 2726f5aef5aaSYishai Hadas 2727f74462acSMatan Barak struct mlx4_active_ports mlx4_get_active_ports(struct mlx4_dev *dev, int slave) 2728f74462acSMatan Barak { 2729f74462acSMatan Barak struct mlx4_active_ports actv_ports; 2730f74462acSMatan Barak int vf; 2731f74462acSMatan Barak 2732f74462acSMatan Barak bitmap_zero(actv_ports.ports, MLX4_MAX_PORTS); 2733f74462acSMatan Barak 2734f74462acSMatan Barak if (slave == 0) { 2735f74462acSMatan Barak bitmap_fill(actv_ports.ports, dev->caps.num_ports); 2736f74462acSMatan Barak return actv_ports; 2737f74462acSMatan Barak } 2738f74462acSMatan Barak 2739f74462acSMatan Barak vf = mlx4_get_vf_indx(dev, slave); 2740f74462acSMatan Barak if (vf < 0) 2741f74462acSMatan Barak return actv_ports; 2742f74462acSMatan Barak 2743f74462acSMatan Barak bitmap_set(actv_ports.ports, dev->dev_vfs[vf].min_port - 1, 2744f74462acSMatan Barak min((int)dev->dev_vfs[mlx4_get_vf_indx(dev, slave)].n_ports, 2745f74462acSMatan Barak dev->caps.num_ports)); 2746f74462acSMatan Barak 2747f74462acSMatan Barak return actv_ports; 2748f74462acSMatan Barak } 2749f74462acSMatan Barak EXPORT_SYMBOL_GPL(mlx4_get_active_ports); 2750f74462acSMatan Barak 2751f74462acSMatan Barak int mlx4_slave_convert_port(struct mlx4_dev *dev, int slave, int port) 2752f74462acSMatan Barak { 2753f74462acSMatan Barak unsigned n; 2754f74462acSMatan Barak struct mlx4_active_ports actv_ports = mlx4_get_active_ports(dev, slave); 2755f74462acSMatan Barak unsigned m = bitmap_weight(actv_ports.ports, dev->caps.num_ports); 2756f74462acSMatan Barak 2757f74462acSMatan Barak if (port <= 0 || port > m) 2758f74462acSMatan Barak return -EINVAL; 2759f74462acSMatan Barak 2760f74462acSMatan Barak n = find_first_bit(actv_ports.ports, dev->caps.num_ports); 2761f74462acSMatan Barak if (port <= n) 2762f74462acSMatan Barak port = n + 1; 2763f74462acSMatan Barak 2764f74462acSMatan Barak return port; 2765f74462acSMatan Barak } 2766f74462acSMatan Barak EXPORT_SYMBOL_GPL(mlx4_slave_convert_port); 2767f74462acSMatan Barak 2768f74462acSMatan Barak int mlx4_phys_to_slave_port(struct mlx4_dev *dev, int slave, int port) 2769f74462acSMatan Barak { 2770f74462acSMatan Barak struct mlx4_active_ports actv_ports = mlx4_get_active_ports(dev, slave); 2771f74462acSMatan Barak if (test_bit(port - 1, actv_ports.ports)) 2772f74462acSMatan Barak return port - 2773f74462acSMatan Barak find_first_bit(actv_ports.ports, dev->caps.num_ports); 2774f74462acSMatan Barak 2775f74462acSMatan Barak return -1; 2776f74462acSMatan Barak } 2777f74462acSMatan Barak EXPORT_SYMBOL_GPL(mlx4_phys_to_slave_port); 2778f74462acSMatan Barak 2779f74462acSMatan Barak struct mlx4_slaves_pport mlx4_phys_to_slaves_pport(struct mlx4_dev *dev, 2780f74462acSMatan Barak int port) 2781f74462acSMatan Barak { 2782f74462acSMatan Barak unsigned i; 2783f74462acSMatan Barak struct mlx4_slaves_pport slaves_pport; 2784f74462acSMatan Barak 2785f74462acSMatan Barak bitmap_zero(slaves_pport.slaves, MLX4_MFUNC_MAX); 2786f74462acSMatan Barak 2787f74462acSMatan Barak if (port <= 0 || port > dev->caps.num_ports) 2788f74462acSMatan Barak return slaves_pport; 2789f74462acSMatan Barak 2790872bf2fbSYishai Hadas for (i = 0; i < dev->persist->num_vfs + 1; i++) { 2791f74462acSMatan Barak struct mlx4_active_ports actv_ports = 2792f74462acSMatan Barak mlx4_get_active_ports(dev, i); 2793f74462acSMatan Barak if (test_bit(port - 1, actv_ports.ports)) 2794f74462acSMatan Barak set_bit(i, slaves_pport.slaves); 2795f74462acSMatan Barak } 2796f74462acSMatan Barak 2797f74462acSMatan Barak return slaves_pport; 2798f74462acSMatan Barak } 2799f74462acSMatan Barak EXPORT_SYMBOL_GPL(mlx4_phys_to_slaves_pport); 2800f74462acSMatan Barak 2801f74462acSMatan Barak struct mlx4_slaves_pport mlx4_phys_to_slaves_pport_actv( 2802f74462acSMatan Barak struct mlx4_dev *dev, 2803f74462acSMatan Barak const struct mlx4_active_ports *crit_ports) 2804f74462acSMatan Barak { 2805f74462acSMatan Barak unsigned i; 2806f74462acSMatan Barak struct mlx4_slaves_pport slaves_pport; 2807f74462acSMatan Barak 2808f74462acSMatan Barak bitmap_zero(slaves_pport.slaves, MLX4_MFUNC_MAX); 2809f74462acSMatan Barak 2810872bf2fbSYishai Hadas for (i = 0; i < dev->persist->num_vfs + 1; i++) { 2811f74462acSMatan Barak struct mlx4_active_ports actv_ports = 2812f74462acSMatan Barak mlx4_get_active_ports(dev, i); 2813f74462acSMatan Barak if (bitmap_equal(crit_ports->ports, actv_ports.ports, 2814f74462acSMatan Barak dev->caps.num_ports)) 2815f74462acSMatan Barak set_bit(i, slaves_pport.slaves); 2816f74462acSMatan Barak } 2817f74462acSMatan Barak 2818f74462acSMatan Barak return slaves_pport; 2819f74462acSMatan Barak } 2820f74462acSMatan Barak EXPORT_SYMBOL_GPL(mlx4_phys_to_slaves_pport_actv); 2821f74462acSMatan Barak 2822a91c772fSMatan Barak static int mlx4_slaves_closest_port(struct mlx4_dev *dev, int slave, int port) 2823a91c772fSMatan Barak { 2824a91c772fSMatan Barak struct mlx4_active_ports actv_ports = mlx4_get_active_ports(dev, slave); 2825a91c772fSMatan Barak int min_port = find_first_bit(actv_ports.ports, dev->caps.num_ports) 2826a91c772fSMatan Barak + 1; 2827a91c772fSMatan Barak int max_port = min_port + 2828a91c772fSMatan Barak bitmap_weight(actv_ports.ports, dev->caps.num_ports); 2829a91c772fSMatan Barak 2830a91c772fSMatan Barak if (port < min_port) 2831a91c772fSMatan Barak port = min_port; 2832a91c772fSMatan Barak else if (port >= max_port) 2833a91c772fSMatan Barak port = max_port - 1; 2834a91c772fSMatan Barak 2835a91c772fSMatan Barak return port; 2836a91c772fSMatan Barak } 2837a91c772fSMatan Barak 2838cda373f4SIdo Shamay static int mlx4_set_vport_qos(struct mlx4_priv *priv, int slave, int port, 2839cda373f4SIdo Shamay int max_tx_rate) 2840cda373f4SIdo Shamay { 2841cda373f4SIdo Shamay int i; 2842cda373f4SIdo Shamay int err; 2843cda373f4SIdo Shamay struct mlx4_qos_manager *port_qos; 2844cda373f4SIdo Shamay struct mlx4_dev *dev = &priv->dev; 2845cda373f4SIdo Shamay struct mlx4_vport_qos_param vpp_qos[MLX4_NUM_UP]; 2846cda373f4SIdo Shamay 2847cda373f4SIdo Shamay port_qos = &priv->mfunc.master.qos_ctl[port]; 2848cda373f4SIdo Shamay memset(vpp_qos, 0, sizeof(struct mlx4_vport_qos_param) * MLX4_NUM_UP); 2849cda373f4SIdo Shamay 2850cda373f4SIdo Shamay if (slave > port_qos->num_of_qos_vfs) { 2851cda373f4SIdo Shamay mlx4_info(dev, "No availible VPP resources for this VF\n"); 2852cda373f4SIdo Shamay return -EINVAL; 2853cda373f4SIdo Shamay } 2854cda373f4SIdo Shamay 2855cda373f4SIdo Shamay /* Query for default QoS values from Vport 0 is needed */ 2856cda373f4SIdo Shamay err = mlx4_SET_VPORT_QOS_get(dev, port, 0, vpp_qos); 2857cda373f4SIdo Shamay if (err) { 2858cda373f4SIdo Shamay mlx4_info(dev, "Failed to query Vport 0 QoS values\n"); 2859cda373f4SIdo Shamay return err; 2860cda373f4SIdo Shamay } 2861cda373f4SIdo Shamay 2862cda373f4SIdo Shamay for (i = 0; i < MLX4_NUM_UP; i++) { 2863cda373f4SIdo Shamay if (test_bit(i, port_qos->priority_bm) && max_tx_rate) { 2864cda373f4SIdo Shamay vpp_qos[i].max_avg_bw = max_tx_rate; 2865cda373f4SIdo Shamay vpp_qos[i].enable = 1; 2866cda373f4SIdo Shamay } else { 2867cda373f4SIdo Shamay /* if user supplied tx_rate == 0, meaning no rate limit 2868cda373f4SIdo Shamay * configuration is required. so we are leaving the 2869cda373f4SIdo Shamay * value of max_avg_bw as queried from Vport 0. 2870cda373f4SIdo Shamay */ 2871cda373f4SIdo Shamay vpp_qos[i].enable = 0; 2872cda373f4SIdo Shamay } 2873cda373f4SIdo Shamay } 2874cda373f4SIdo Shamay 2875cda373f4SIdo Shamay err = mlx4_SET_VPORT_QOS_set(dev, port, slave, vpp_qos); 2876cda373f4SIdo Shamay if (err) { 2877cda373f4SIdo Shamay mlx4_info(dev, "Failed to set Vport %d QoS values\n", slave); 2878cda373f4SIdo Shamay return err; 2879cda373f4SIdo Shamay } 2880cda373f4SIdo Shamay 2881cda373f4SIdo Shamay return 0; 2882cda373f4SIdo Shamay } 2883cda373f4SIdo Shamay 2884cda373f4SIdo Shamay static bool mlx4_is_vf_vst_and_prio_qos(struct mlx4_dev *dev, int port, 2885cda373f4SIdo Shamay struct mlx4_vport_state *vf_admin) 2886cda373f4SIdo Shamay { 2887cda373f4SIdo Shamay struct mlx4_qos_manager *info; 2888cda373f4SIdo Shamay struct mlx4_priv *priv = mlx4_priv(dev); 2889cda373f4SIdo Shamay 2890cda373f4SIdo Shamay if (!mlx4_is_master(dev) || 2891cda373f4SIdo Shamay !(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_QOS_VPP)) 2892cda373f4SIdo Shamay return false; 2893cda373f4SIdo Shamay 2894cda373f4SIdo Shamay info = &priv->mfunc.master.qos_ctl[port]; 2895cda373f4SIdo Shamay 2896cda373f4SIdo Shamay if (vf_admin->default_vlan != MLX4_VGT && 2897cda373f4SIdo Shamay test_bit(vf_admin->default_qos, info->priority_bm)) 2898cda373f4SIdo Shamay return true; 2899cda373f4SIdo Shamay 2900cda373f4SIdo Shamay return false; 2901cda373f4SIdo Shamay } 2902cda373f4SIdo Shamay 2903cda373f4SIdo Shamay static bool mlx4_valid_vf_state_change(struct mlx4_dev *dev, int port, 2904cda373f4SIdo Shamay struct mlx4_vport_state *vf_admin, 2905cda373f4SIdo Shamay int vlan, int qos) 2906cda373f4SIdo Shamay { 2907cda373f4SIdo Shamay struct mlx4_vport_state dummy_admin = {0}; 2908cda373f4SIdo Shamay 2909cda373f4SIdo Shamay if (!mlx4_is_vf_vst_and_prio_qos(dev, port, vf_admin) || 2910cda373f4SIdo Shamay !vf_admin->tx_rate) 2911cda373f4SIdo Shamay return true; 2912cda373f4SIdo Shamay 2913cda373f4SIdo Shamay dummy_admin.default_qos = qos; 2914cda373f4SIdo Shamay dummy_admin.default_vlan = vlan; 2915cda373f4SIdo Shamay 2916cda373f4SIdo Shamay /* VF wants to move to other VST state which is valid with current 2917cda373f4SIdo Shamay * rate limit. Either differnt default vlan in VST or other 2918cda373f4SIdo Shamay * supported QoS priority. Otherwise we don't allow this change when 2919cda373f4SIdo Shamay * the TX rate is still configured. 2920cda373f4SIdo Shamay */ 2921cda373f4SIdo Shamay if (mlx4_is_vf_vst_and_prio_qos(dev, port, &dummy_admin)) 2922cda373f4SIdo Shamay return true; 2923cda373f4SIdo Shamay 2924cda373f4SIdo Shamay mlx4_info(dev, "Cannot change VF state to %s while rate is set\n", 2925cda373f4SIdo Shamay (vlan == MLX4_VGT) ? "VGT" : "VST"); 2926cda373f4SIdo Shamay 2927cda373f4SIdo Shamay if (vlan != MLX4_VGT) 2928cda373f4SIdo Shamay mlx4_info(dev, "VST priority %d not supported for QoS\n", qos); 2929cda373f4SIdo Shamay 2930cda373f4SIdo Shamay mlx4_info(dev, "Please set rate to 0 prior to this VF state change\n"); 2931cda373f4SIdo Shamay 2932cda373f4SIdo Shamay return false; 2933cda373f4SIdo Shamay } 2934cda373f4SIdo Shamay 29358f7ba3caSRony Efraim int mlx4_set_vf_mac(struct mlx4_dev *dev, int port, int vf, u64 mac) 29368f7ba3caSRony Efraim { 29378f7ba3caSRony Efraim struct mlx4_priv *priv = mlx4_priv(dev); 29388f7ba3caSRony Efraim struct mlx4_vport_state *s_info; 29398f7ba3caSRony Efraim int slave; 29408f7ba3caSRony Efraim 29418f7ba3caSRony Efraim if (!mlx4_is_master(dev)) 29428f7ba3caSRony Efraim return -EPROTONOSUPPORT; 29438f7ba3caSRony Efraim 29448f7ba3caSRony Efraim slave = mlx4_get_slave_indx(dev, vf); 29458f7ba3caSRony Efraim if (slave < 0) 29468f7ba3caSRony Efraim return -EINVAL; 29478f7ba3caSRony Efraim 2948a91c772fSMatan Barak port = mlx4_slaves_closest_port(dev, slave, port); 29498f7ba3caSRony Efraim s_info = &priv->mfunc.master.vf_admin[slave].vport[port]; 29508f7ba3caSRony Efraim s_info->mac = mac; 2951613d8c18SCarol Soto mlx4_info(dev, "default mac on vf %d port %d to %llX will take effect only after vf restart\n", 29528f7ba3caSRony Efraim vf, port, s_info->mac); 29538f7ba3caSRony Efraim return 0; 29548f7ba3caSRony Efraim } 29558f7ba3caSRony Efraim EXPORT_SYMBOL_GPL(mlx4_set_vf_mac); 29563f7fb021SRony Efraim 2957b01978caSJack Morgenstein 29583f7fb021SRony Efraim int mlx4_set_vf_vlan(struct mlx4_dev *dev, int port, int vf, u16 vlan, u8 qos) 29593f7fb021SRony Efraim { 29603f7fb021SRony Efraim struct mlx4_priv *priv = mlx4_priv(dev); 2961b01978caSJack Morgenstein struct mlx4_vport_state *vf_admin; 29623f7fb021SRony Efraim int slave; 29633f7fb021SRony Efraim 29643f7fb021SRony Efraim if ((!mlx4_is_master(dev)) || 29653f7fb021SRony Efraim !(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_VLAN_CONTROL)) 29663f7fb021SRony Efraim return -EPROTONOSUPPORT; 29673f7fb021SRony Efraim 29683f7fb021SRony Efraim if ((vlan > 4095) || (qos > 7)) 29693f7fb021SRony Efraim return -EINVAL; 29703f7fb021SRony Efraim 29713f7fb021SRony Efraim slave = mlx4_get_slave_indx(dev, vf); 29723f7fb021SRony Efraim if (slave < 0) 29733f7fb021SRony Efraim return -EINVAL; 29743f7fb021SRony Efraim 2975a91c772fSMatan Barak port = mlx4_slaves_closest_port(dev, slave, port); 2976b01978caSJack Morgenstein vf_admin = &priv->mfunc.master.vf_admin[slave].vport[port]; 2977b01978caSJack Morgenstein 2978cda373f4SIdo Shamay if (!mlx4_valid_vf_state_change(dev, port, vf_admin, vlan, qos)) 2979cda373f4SIdo Shamay return -EPERM; 2980cda373f4SIdo Shamay 29813f7fb021SRony Efraim if ((0 == vlan) && (0 == qos)) 2982b01978caSJack Morgenstein vf_admin->default_vlan = MLX4_VGT; 29833f7fb021SRony Efraim else 2984b01978caSJack Morgenstein vf_admin->default_vlan = vlan; 2985b01978caSJack Morgenstein vf_admin->default_qos = qos; 2986b01978caSJack Morgenstein 2987cda373f4SIdo Shamay /* If rate was configured prior to VST, we saved the configured rate 2988cda373f4SIdo Shamay * in vf_admin->rate and now, if priority supported we enforce the QoS 2989cda373f4SIdo Shamay */ 2990cda373f4SIdo Shamay if (mlx4_is_vf_vst_and_prio_qos(dev, port, vf_admin) && 2991cda373f4SIdo Shamay vf_admin->tx_rate) 2992cda373f4SIdo Shamay vf_admin->qos_vport = slave; 2993cda373f4SIdo Shamay 29940a6eac24SRony Efraim if (mlx4_master_immediate_activate_vlan_qos(priv, slave, port)) 29950a6eac24SRony Efraim mlx4_info(dev, 29960a6eac24SRony Efraim "updating vf %d port %d config will take effect on next VF restart\n", 2997b01978caSJack Morgenstein vf, port); 29983f7fb021SRony Efraim return 0; 29993f7fb021SRony Efraim } 30003f7fb021SRony Efraim EXPORT_SYMBOL_GPL(mlx4_set_vf_vlan); 3001e6b6a231SRony Efraim 3002cda373f4SIdo Shamay int mlx4_set_vf_rate(struct mlx4_dev *dev, int port, int vf, int min_tx_rate, 3003cda373f4SIdo Shamay int max_tx_rate) 3004cda373f4SIdo Shamay { 3005cda373f4SIdo Shamay int err; 3006cda373f4SIdo Shamay int slave; 3007cda373f4SIdo Shamay struct mlx4_vport_state *vf_admin; 3008cda373f4SIdo Shamay struct mlx4_priv *priv = mlx4_priv(dev); 3009cda373f4SIdo Shamay 3010cda373f4SIdo Shamay if (!mlx4_is_master(dev) || 3011cda373f4SIdo Shamay !(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_QOS_VPP)) 3012cda373f4SIdo Shamay return -EPROTONOSUPPORT; 3013cda373f4SIdo Shamay 3014cda373f4SIdo Shamay if (min_tx_rate) { 3015cda373f4SIdo Shamay mlx4_info(dev, "Minimum BW share not supported\n"); 3016cda373f4SIdo Shamay return -EPROTONOSUPPORT; 3017cda373f4SIdo Shamay } 3018cda373f4SIdo Shamay 3019cda373f4SIdo Shamay slave = mlx4_get_slave_indx(dev, vf); 3020cda373f4SIdo Shamay if (slave < 0) 3021cda373f4SIdo Shamay return -EINVAL; 3022cda373f4SIdo Shamay 3023cda373f4SIdo Shamay port = mlx4_slaves_closest_port(dev, slave, port); 3024cda373f4SIdo Shamay vf_admin = &priv->mfunc.master.vf_admin[slave].vport[port]; 3025cda373f4SIdo Shamay 3026cda373f4SIdo Shamay err = mlx4_set_vport_qos(priv, slave, port, max_tx_rate); 3027cda373f4SIdo Shamay if (err) { 3028cda373f4SIdo Shamay mlx4_info(dev, "vf %d failed to set rate %d\n", vf, 3029cda373f4SIdo Shamay max_tx_rate); 3030cda373f4SIdo Shamay return err; 3031cda373f4SIdo Shamay } 3032cda373f4SIdo Shamay 3033cda373f4SIdo Shamay vf_admin->tx_rate = max_tx_rate; 3034cda373f4SIdo Shamay /* if VF is not in supported mode (VST with supported prio), 3035cda373f4SIdo Shamay * we do not change vport configuration for its QPs, but save 3036cda373f4SIdo Shamay * the rate, so it will be enforced when it moves to supported 3037cda373f4SIdo Shamay * mode next time. 3038cda373f4SIdo Shamay */ 3039cda373f4SIdo Shamay if (!mlx4_is_vf_vst_and_prio_qos(dev, port, vf_admin)) { 3040cda373f4SIdo Shamay mlx4_info(dev, 3041cda373f4SIdo Shamay "rate set for VF %d when not in valid state\n", vf); 3042cda373f4SIdo Shamay 3043cda373f4SIdo Shamay if (vf_admin->default_vlan != MLX4_VGT) 3044cda373f4SIdo Shamay mlx4_info(dev, "VST priority not supported by QoS\n"); 3045cda373f4SIdo Shamay else 3046cda373f4SIdo Shamay mlx4_info(dev, "VF in VGT mode (needed VST)\n"); 3047cda373f4SIdo Shamay 3048cda373f4SIdo Shamay mlx4_info(dev, 3049cda373f4SIdo Shamay "rate %d take affect when VF moves to valid state\n", 3050cda373f4SIdo Shamay max_tx_rate); 3051cda373f4SIdo Shamay return 0; 3052cda373f4SIdo Shamay } 3053cda373f4SIdo Shamay 3054cda373f4SIdo Shamay /* If user sets rate 0 assigning default vport for its QPs */ 3055cda373f4SIdo Shamay vf_admin->qos_vport = max_tx_rate ? slave : MLX4_VPP_DEFAULT_VPORT; 3056cda373f4SIdo Shamay 3057cda373f4SIdo Shamay if (priv->mfunc.master.slave_state[slave].active && 3058cda373f4SIdo Shamay dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_UPDATE_QP) 3059cda373f4SIdo Shamay mlx4_master_immediate_activate_vlan_qos(priv, slave, port); 3060cda373f4SIdo Shamay 3061cda373f4SIdo Shamay return 0; 3062cda373f4SIdo Shamay } 3063cda373f4SIdo Shamay EXPORT_SYMBOL_GPL(mlx4_set_vf_rate); 3064cda373f4SIdo Shamay 30655ea8bbfcSJack Morgenstein /* mlx4_get_slave_default_vlan - 30665ea8bbfcSJack Morgenstein * return true if VST ( default vlan) 30675ea8bbfcSJack Morgenstein * if VST, will return vlan & qos (if not NULL) 30685ea8bbfcSJack Morgenstein */ 30695ea8bbfcSJack Morgenstein bool mlx4_get_slave_default_vlan(struct mlx4_dev *dev, int port, int slave, 30705ea8bbfcSJack Morgenstein u16 *vlan, u8 *qos) 30715ea8bbfcSJack Morgenstein { 30725ea8bbfcSJack Morgenstein struct mlx4_vport_oper_state *vp_oper; 30735ea8bbfcSJack Morgenstein struct mlx4_priv *priv; 30745ea8bbfcSJack Morgenstein 30755ea8bbfcSJack Morgenstein priv = mlx4_priv(dev); 3076a91c772fSMatan Barak port = mlx4_slaves_closest_port(dev, slave, port); 30775ea8bbfcSJack Morgenstein vp_oper = &priv->mfunc.master.vf_oper[slave].vport[port]; 30785ea8bbfcSJack Morgenstein 30795ea8bbfcSJack Morgenstein if (MLX4_VGT != vp_oper->state.default_vlan) { 30805ea8bbfcSJack Morgenstein if (vlan) 30815ea8bbfcSJack Morgenstein *vlan = vp_oper->state.default_vlan; 30825ea8bbfcSJack Morgenstein if (qos) 30835ea8bbfcSJack Morgenstein *qos = vp_oper->state.default_qos; 30845ea8bbfcSJack Morgenstein return true; 30855ea8bbfcSJack Morgenstein } 30865ea8bbfcSJack Morgenstein return false; 30875ea8bbfcSJack Morgenstein } 30885ea8bbfcSJack Morgenstein EXPORT_SYMBOL_GPL(mlx4_get_slave_default_vlan); 30895ea8bbfcSJack Morgenstein 3090e6b6a231SRony Efraim int mlx4_set_vf_spoofchk(struct mlx4_dev *dev, int port, int vf, bool setting) 3091e6b6a231SRony Efraim { 3092e6b6a231SRony Efraim struct mlx4_priv *priv = mlx4_priv(dev); 3093e6b6a231SRony Efraim struct mlx4_vport_state *s_info; 3094e6b6a231SRony Efraim int slave; 3095e6b6a231SRony Efraim 3096e6b6a231SRony Efraim if ((!mlx4_is_master(dev)) || 3097e6b6a231SRony Efraim !(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_FSM)) 3098e6b6a231SRony Efraim return -EPROTONOSUPPORT; 3099e6b6a231SRony Efraim 3100e6b6a231SRony Efraim slave = mlx4_get_slave_indx(dev, vf); 3101e6b6a231SRony Efraim if (slave < 0) 3102e6b6a231SRony Efraim return -EINVAL; 3103e6b6a231SRony Efraim 3104a91c772fSMatan Barak port = mlx4_slaves_closest_port(dev, slave, port); 3105e6b6a231SRony Efraim s_info = &priv->mfunc.master.vf_admin[slave].vport[port]; 3106e6b6a231SRony Efraim s_info->spoofchk = setting; 3107e6b6a231SRony Efraim 3108e6b6a231SRony Efraim return 0; 3109e6b6a231SRony Efraim } 3110e6b6a231SRony Efraim EXPORT_SYMBOL_GPL(mlx4_set_vf_spoofchk); 31112cccb9e4SRony Efraim 31122cccb9e4SRony Efraim int mlx4_get_vf_config(struct mlx4_dev *dev, int port, int vf, struct ifla_vf_info *ivf) 31132cccb9e4SRony Efraim { 31142cccb9e4SRony Efraim struct mlx4_priv *priv = mlx4_priv(dev); 31152cccb9e4SRony Efraim struct mlx4_vport_state *s_info; 31162cccb9e4SRony Efraim int slave; 31172cccb9e4SRony Efraim 31182cccb9e4SRony Efraim if (!mlx4_is_master(dev)) 31192cccb9e4SRony Efraim return -EPROTONOSUPPORT; 31202cccb9e4SRony Efraim 31212cccb9e4SRony Efraim slave = mlx4_get_slave_indx(dev, vf); 31222cccb9e4SRony Efraim if (slave < 0) 31232cccb9e4SRony Efraim return -EINVAL; 31242cccb9e4SRony Efraim 31252cccb9e4SRony Efraim s_info = &priv->mfunc.master.vf_admin[slave].vport[port]; 31262cccb9e4SRony Efraim ivf->vf = vf; 31272cccb9e4SRony Efraim 31282cccb9e4SRony Efraim /* need to convert it to a func */ 31292cccb9e4SRony Efraim ivf->mac[0] = ((s_info->mac >> (5*8)) & 0xff); 31302cccb9e4SRony Efraim ivf->mac[1] = ((s_info->mac >> (4*8)) & 0xff); 31312cccb9e4SRony Efraim ivf->mac[2] = ((s_info->mac >> (3*8)) & 0xff); 31322cccb9e4SRony Efraim ivf->mac[3] = ((s_info->mac >> (2*8)) & 0xff); 31332cccb9e4SRony Efraim ivf->mac[4] = ((s_info->mac >> (1*8)) & 0xff); 31342cccb9e4SRony Efraim ivf->mac[5] = ((s_info->mac) & 0xff); 31352cccb9e4SRony Efraim 31362cccb9e4SRony Efraim ivf->vlan = s_info->default_vlan; 31372cccb9e4SRony Efraim ivf->qos = s_info->default_qos; 3138cda373f4SIdo Shamay 3139cda373f4SIdo Shamay if (mlx4_is_vf_vst_and_prio_qos(dev, port, s_info)) 3140ed616689SSucheta Chakraborty ivf->max_tx_rate = s_info->tx_rate; 3141cda373f4SIdo Shamay else 3142cda373f4SIdo Shamay ivf->max_tx_rate = 0; 3143cda373f4SIdo Shamay 3144ed616689SSucheta Chakraborty ivf->min_tx_rate = 0; 31452cccb9e4SRony Efraim ivf->spoofchk = s_info->spoofchk; 3146948e306dSRony Efraim ivf->linkstate = s_info->link_state; 31472cccb9e4SRony Efraim 31482cccb9e4SRony Efraim return 0; 31492cccb9e4SRony Efraim } 31502cccb9e4SRony Efraim EXPORT_SYMBOL_GPL(mlx4_get_vf_config); 3151948e306dSRony Efraim 3152948e306dSRony Efraim int mlx4_set_vf_link_state(struct mlx4_dev *dev, int port, int vf, int link_state) 3153948e306dSRony Efraim { 3154948e306dSRony Efraim struct mlx4_priv *priv = mlx4_priv(dev); 3155948e306dSRony Efraim struct mlx4_vport_state *s_info; 3156948e306dSRony Efraim int slave; 3157948e306dSRony Efraim u8 link_stat_event; 3158948e306dSRony Efraim 3159948e306dSRony Efraim slave = mlx4_get_slave_indx(dev, vf); 3160948e306dSRony Efraim if (slave < 0) 3161948e306dSRony Efraim return -EINVAL; 3162948e306dSRony Efraim 3163a91c772fSMatan Barak port = mlx4_slaves_closest_port(dev, slave, port); 3164948e306dSRony Efraim switch (link_state) { 3165948e306dSRony Efraim case IFLA_VF_LINK_STATE_AUTO: 3166948e306dSRony Efraim /* get current link state */ 3167948e306dSRony Efraim if (!priv->sense.do_sense_port[port]) 3168948e306dSRony Efraim link_stat_event = MLX4_PORT_CHANGE_SUBTYPE_ACTIVE; 3169948e306dSRony Efraim else 3170948e306dSRony Efraim link_stat_event = MLX4_PORT_CHANGE_SUBTYPE_DOWN; 3171948e306dSRony Efraim break; 3172948e306dSRony Efraim 3173948e306dSRony Efraim case IFLA_VF_LINK_STATE_ENABLE: 3174948e306dSRony Efraim link_stat_event = MLX4_PORT_CHANGE_SUBTYPE_ACTIVE; 3175948e306dSRony Efraim break; 3176948e306dSRony Efraim 3177948e306dSRony Efraim case IFLA_VF_LINK_STATE_DISABLE: 3178948e306dSRony Efraim link_stat_event = MLX4_PORT_CHANGE_SUBTYPE_DOWN; 3179948e306dSRony Efraim break; 3180948e306dSRony Efraim 3181948e306dSRony Efraim default: 3182948e306dSRony Efraim mlx4_warn(dev, "unknown value for link_state %02x on slave %d port %d\n", 3183948e306dSRony Efraim link_state, slave, port); 3184948e306dSRony Efraim return -EINVAL; 3185948e306dSRony Efraim }; 3186948e306dSRony Efraim s_info = &priv->mfunc.master.vf_admin[slave].vport[port]; 3187948e306dSRony Efraim s_info->link_state = link_state; 3188948e306dSRony Efraim 3189948e306dSRony Efraim /* send event */ 3190948e306dSRony Efraim mlx4_gen_port_state_change_eqe(dev, slave, port, link_stat_event); 31910a6eac24SRony Efraim 31920a6eac24SRony Efraim if (mlx4_master_immediate_activate_vlan_qos(priv, slave, port)) 31930a6eac24SRony Efraim mlx4_dbg(dev, 31940a6eac24SRony Efraim "updating vf %d port %d no link state HW enforcment\n", 31950a6eac24SRony Efraim vf, port); 3196948e306dSRony Efraim return 0; 3197948e306dSRony Efraim } 3198948e306dSRony Efraim EXPORT_SYMBOL_GPL(mlx4_set_vf_link_state); 319997982f5aSJack Morgenstein 32009616982fSEran Ben Elisha int mlx4_get_counter_stats(struct mlx4_dev *dev, int counter_index, 32019616982fSEran Ben Elisha struct mlx4_counter *counter_stats, int reset) 32029616982fSEran Ben Elisha { 32039616982fSEran Ben Elisha struct mlx4_cmd_mailbox *mailbox = NULL; 32049616982fSEran Ben Elisha struct mlx4_counter *tmp_counter; 32059616982fSEran Ben Elisha int err; 32069616982fSEran Ben Elisha u32 if_stat_in_mod; 32079616982fSEran Ben Elisha 32089616982fSEran Ben Elisha if (!counter_stats) 32099616982fSEran Ben Elisha return -EINVAL; 32109616982fSEran Ben Elisha 32119616982fSEran Ben Elisha if (counter_index == MLX4_SINK_COUNTER_INDEX(dev)) 32129616982fSEran Ben Elisha return 0; 32139616982fSEran Ben Elisha 32149616982fSEran Ben Elisha mailbox = mlx4_alloc_cmd_mailbox(dev); 32159616982fSEran Ben Elisha if (IS_ERR(mailbox)) 32169616982fSEran Ben Elisha return PTR_ERR(mailbox); 32179616982fSEran Ben Elisha 32189616982fSEran Ben Elisha memset(mailbox->buf, 0, sizeof(struct mlx4_counter)); 32199616982fSEran Ben Elisha if_stat_in_mod = counter_index; 32209616982fSEran Ben Elisha if (reset) 32219616982fSEran Ben Elisha if_stat_in_mod |= MLX4_QUERY_IF_STAT_RESET; 32229616982fSEran Ben Elisha err = mlx4_cmd_box(dev, 0, mailbox->dma, 32239616982fSEran Ben Elisha if_stat_in_mod, 0, 32249616982fSEran Ben Elisha MLX4_CMD_QUERY_IF_STAT, 32259616982fSEran Ben Elisha MLX4_CMD_TIME_CLASS_C, 32269616982fSEran Ben Elisha MLX4_CMD_NATIVE); 32279616982fSEran Ben Elisha if (err) { 32289616982fSEran Ben Elisha mlx4_dbg(dev, "%s: failed to read statistics for counter index %d\n", 32299616982fSEran Ben Elisha __func__, counter_index); 32309616982fSEran Ben Elisha goto if_stat_out; 32319616982fSEran Ben Elisha } 32329616982fSEran Ben Elisha tmp_counter = (struct mlx4_counter *)mailbox->buf; 32339616982fSEran Ben Elisha counter_stats->counter_mode = tmp_counter->counter_mode; 32349616982fSEran Ben Elisha if (counter_stats->counter_mode == 0) { 32359616982fSEran Ben Elisha counter_stats->rx_frames = 32369616982fSEran Ben Elisha cpu_to_be64(be64_to_cpu(counter_stats->rx_frames) + 32379616982fSEran Ben Elisha be64_to_cpu(tmp_counter->rx_frames)); 32389616982fSEran Ben Elisha counter_stats->tx_frames = 32399616982fSEran Ben Elisha cpu_to_be64(be64_to_cpu(counter_stats->tx_frames) + 32409616982fSEran Ben Elisha be64_to_cpu(tmp_counter->tx_frames)); 32419616982fSEran Ben Elisha counter_stats->rx_bytes = 32429616982fSEran Ben Elisha cpu_to_be64(be64_to_cpu(counter_stats->rx_bytes) + 32439616982fSEran Ben Elisha be64_to_cpu(tmp_counter->rx_bytes)); 32449616982fSEran Ben Elisha counter_stats->tx_bytes = 32459616982fSEran Ben Elisha cpu_to_be64(be64_to_cpu(counter_stats->tx_bytes) + 32469616982fSEran Ben Elisha be64_to_cpu(tmp_counter->tx_bytes)); 32479616982fSEran Ben Elisha } 32489616982fSEran Ben Elisha 32499616982fSEran Ben Elisha if_stat_out: 32509616982fSEran Ben Elisha mlx4_free_cmd_mailbox(dev, mailbox); 32519616982fSEran Ben Elisha 32529616982fSEran Ben Elisha return err; 32539616982fSEran Ben Elisha } 32549616982fSEran Ben Elisha EXPORT_SYMBOL_GPL(mlx4_get_counter_stats); 32559616982fSEran Ben Elisha 325662a89055SEran Ben Elisha int mlx4_get_vf_stats(struct mlx4_dev *dev, int port, int vf_idx, 325762a89055SEran Ben Elisha struct ifla_vf_stats *vf_stats) 325862a89055SEran Ben Elisha { 325962a89055SEran Ben Elisha struct mlx4_counter tmp_vf_stats; 326062a89055SEran Ben Elisha int slave; 326162a89055SEran Ben Elisha int err = 0; 326262a89055SEran Ben Elisha 326362a89055SEran Ben Elisha if (!vf_stats) 326462a89055SEran Ben Elisha return -EINVAL; 326562a89055SEran Ben Elisha 326662a89055SEran Ben Elisha if (!mlx4_is_master(dev)) 326762a89055SEran Ben Elisha return -EPROTONOSUPPORT; 326862a89055SEran Ben Elisha 326962a89055SEran Ben Elisha slave = mlx4_get_slave_indx(dev, vf_idx); 327062a89055SEran Ben Elisha if (slave < 0) 327162a89055SEran Ben Elisha return -EINVAL; 327262a89055SEran Ben Elisha 327362a89055SEran Ben Elisha port = mlx4_slaves_closest_port(dev, slave, port); 327462a89055SEran Ben Elisha err = mlx4_calc_vf_counters(dev, slave, port, &tmp_vf_stats); 327562a89055SEran Ben Elisha if (!err && tmp_vf_stats.counter_mode == 0) { 327662a89055SEran Ben Elisha vf_stats->rx_packets = be64_to_cpu(tmp_vf_stats.rx_frames); 327762a89055SEran Ben Elisha vf_stats->tx_packets = be64_to_cpu(tmp_vf_stats.tx_frames); 327862a89055SEran Ben Elisha vf_stats->rx_bytes = be64_to_cpu(tmp_vf_stats.rx_bytes); 327962a89055SEran Ben Elisha vf_stats->tx_bytes = be64_to_cpu(tmp_vf_stats.tx_bytes); 328062a89055SEran Ben Elisha } 328162a89055SEran Ben Elisha 328262a89055SEran Ben Elisha return err; 328362a89055SEran Ben Elisha } 328462a89055SEran Ben Elisha EXPORT_SYMBOL_GPL(mlx4_get_vf_stats); 328562a89055SEran Ben Elisha 328697982f5aSJack Morgenstein int mlx4_vf_smi_enabled(struct mlx4_dev *dev, int slave, int port) 328797982f5aSJack Morgenstein { 328899ec41d0SJack Morgenstein struct mlx4_priv *priv = mlx4_priv(dev); 328999ec41d0SJack Morgenstein 329099ec41d0SJack Morgenstein if (slave < 1 || slave >= dev->num_slaves || 329199ec41d0SJack Morgenstein port < 1 || port > MLX4_MAX_PORTS) 329297982f5aSJack Morgenstein return 0; 329399ec41d0SJack Morgenstein 329499ec41d0SJack Morgenstein return priv->mfunc.master.vf_oper[slave].smi_enabled[port] == 329599ec41d0SJack Morgenstein MLX4_VF_SMI_ENABLED; 329697982f5aSJack Morgenstein } 329797982f5aSJack Morgenstein EXPORT_SYMBOL_GPL(mlx4_vf_smi_enabled); 329865fed8a8SJack Morgenstein 329965fed8a8SJack Morgenstein int mlx4_vf_get_enable_smi_admin(struct mlx4_dev *dev, int slave, int port) 330065fed8a8SJack Morgenstein { 330165fed8a8SJack Morgenstein struct mlx4_priv *priv = mlx4_priv(dev); 330265fed8a8SJack Morgenstein 330365fed8a8SJack Morgenstein if (slave == mlx4_master_func_num(dev)) 330465fed8a8SJack Morgenstein return 1; 330565fed8a8SJack Morgenstein 330665fed8a8SJack Morgenstein if (slave < 1 || slave >= dev->num_slaves || 330765fed8a8SJack Morgenstein port < 1 || port > MLX4_MAX_PORTS) 330865fed8a8SJack Morgenstein return 0; 330965fed8a8SJack Morgenstein 331065fed8a8SJack Morgenstein return priv->mfunc.master.vf_admin[slave].enable_smi[port] == 331165fed8a8SJack Morgenstein MLX4_VF_SMI_ENABLED; 331265fed8a8SJack Morgenstein } 331365fed8a8SJack Morgenstein EXPORT_SYMBOL_GPL(mlx4_vf_get_enable_smi_admin); 331465fed8a8SJack Morgenstein 331565fed8a8SJack Morgenstein int mlx4_vf_set_enable_smi_admin(struct mlx4_dev *dev, int slave, int port, 331665fed8a8SJack Morgenstein int enabled) 331765fed8a8SJack Morgenstein { 331865fed8a8SJack Morgenstein struct mlx4_priv *priv = mlx4_priv(dev); 3319be9b9ecaSOr Gerlitz struct mlx4_active_ports actv_ports = mlx4_get_active_ports( 3320be9b9ecaSOr Gerlitz &priv->dev, slave); 3321be9b9ecaSOr Gerlitz int min_port = find_first_bit(actv_ports.ports, 3322be9b9ecaSOr Gerlitz priv->dev.caps.num_ports) + 1; 3323be9b9ecaSOr Gerlitz int max_port = min_port - 1 + 3324be9b9ecaSOr Gerlitz bitmap_weight(actv_ports.ports, priv->dev.caps.num_ports); 332565fed8a8SJack Morgenstein 332665fed8a8SJack Morgenstein if (slave == mlx4_master_func_num(dev)) 332765fed8a8SJack Morgenstein return 0; 332865fed8a8SJack Morgenstein 332965fed8a8SJack Morgenstein if (slave < 1 || slave >= dev->num_slaves || 333065fed8a8SJack Morgenstein port < 1 || port > MLX4_MAX_PORTS || 333165fed8a8SJack Morgenstein enabled < 0 || enabled > 1) 333265fed8a8SJack Morgenstein return -EINVAL; 333365fed8a8SJack Morgenstein 3334be9b9ecaSOr Gerlitz if (min_port == max_port && dev->caps.num_ports > 1) { 3335be9b9ecaSOr Gerlitz mlx4_info(dev, "SMI access disallowed for single ported VFs\n"); 3336be9b9ecaSOr Gerlitz return -EPROTONOSUPPORT; 3337be9b9ecaSOr Gerlitz } 3338be9b9ecaSOr Gerlitz 333965fed8a8SJack Morgenstein priv->mfunc.master.vf_admin[slave].enable_smi[port] = enabled; 334065fed8a8SJack Morgenstein return 0; 334165fed8a8SJack Morgenstein } 334265fed8a8SJack Morgenstein EXPORT_SYMBOL_GPL(mlx4_vf_set_enable_smi_admin); 3343