15a2cc190SJeff Kirsher /* 25a2cc190SJeff Kirsher * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved. 35a2cc190SJeff Kirsher * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved. 45a2cc190SJeff Kirsher * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved. 55a2cc190SJeff Kirsher * 65a2cc190SJeff Kirsher * This software is available to you under a choice of one of two 75a2cc190SJeff Kirsher * licenses. You may choose to be licensed under the terms of the GNU 85a2cc190SJeff Kirsher * General Public License (GPL) Version 2, available from the file 95a2cc190SJeff Kirsher * COPYING in the main directory of this source tree, or the 105a2cc190SJeff Kirsher * OpenIB.org BSD license below: 115a2cc190SJeff Kirsher * 125a2cc190SJeff Kirsher * Redistribution and use in source and binary forms, with or 135a2cc190SJeff Kirsher * without modification, are permitted provided that the following 145a2cc190SJeff Kirsher * conditions are met: 155a2cc190SJeff Kirsher * 165a2cc190SJeff Kirsher * - Redistributions of source code must retain the above 175a2cc190SJeff Kirsher * copyright notice, this list of conditions and the following 185a2cc190SJeff Kirsher * disclaimer. 195a2cc190SJeff Kirsher * 205a2cc190SJeff Kirsher * - Redistributions in binary form must reproduce the above 215a2cc190SJeff Kirsher * copyright notice, this list of conditions and the following 225a2cc190SJeff Kirsher * disclaimer in the documentation and/or other materials 235a2cc190SJeff Kirsher * provided with the distribution. 245a2cc190SJeff Kirsher * 255a2cc190SJeff Kirsher * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 265a2cc190SJeff Kirsher * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 275a2cc190SJeff Kirsher * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 285a2cc190SJeff Kirsher * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS 295a2cc190SJeff Kirsher * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN 305a2cc190SJeff Kirsher * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN 315a2cc190SJeff Kirsher * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE 325a2cc190SJeff Kirsher * SOFTWARE. 335a2cc190SJeff Kirsher */ 345a2cc190SJeff Kirsher 355a2cc190SJeff Kirsher #include <linux/sched.h> 365a2cc190SJeff Kirsher #include <linux/slab.h> 37ee40fa06SPaul Gortmaker #include <linux/export.h> 385a2cc190SJeff Kirsher #include <linux/pci.h> 395a2cc190SJeff Kirsher #include <linux/errno.h> 405a2cc190SJeff Kirsher 415a2cc190SJeff Kirsher #include <linux/mlx4/cmd.h> 42948e306dSRony Efraim #include <linux/mlx4/device.h> 43e8f081aaSYevgeny Petrilin #include <linux/semaphore.h> 440a9a0188SJack Morgenstein #include <rdma/ib_smi.h> 4555ad3592SYishai Hadas #include <linux/delay.h> 465a2cc190SJeff Kirsher 475a2cc190SJeff Kirsher #include <asm/io.h> 485a2cc190SJeff Kirsher 495a2cc190SJeff Kirsher #include "mlx4.h" 50e8f081aaSYevgeny Petrilin #include "fw.h" 515a2cc190SJeff Kirsher 525a2cc190SJeff Kirsher #define CMD_POLL_TOKEN 0xffff 53e8f081aaSYevgeny Petrilin #define INBOX_MASK 0xffffffffffffff00ULL 54e8f081aaSYevgeny Petrilin 55e8f081aaSYevgeny Petrilin #define CMD_CHAN_VER 1 56e8f081aaSYevgeny Petrilin #define CMD_CHAN_IF_REV 1 575a2cc190SJeff Kirsher 585a2cc190SJeff Kirsher enum { 595a2cc190SJeff Kirsher /* command completed successfully: */ 605a2cc190SJeff Kirsher CMD_STAT_OK = 0x00, 615a2cc190SJeff Kirsher /* Internal error (such as a bus error) occurred while processing command: */ 625a2cc190SJeff Kirsher CMD_STAT_INTERNAL_ERR = 0x01, 635a2cc190SJeff Kirsher /* Operation/command not supported or opcode modifier not supported: */ 645a2cc190SJeff Kirsher CMD_STAT_BAD_OP = 0x02, 655a2cc190SJeff Kirsher /* Parameter not supported or parameter out of range: */ 665a2cc190SJeff Kirsher CMD_STAT_BAD_PARAM = 0x03, 675a2cc190SJeff Kirsher /* System not enabled or bad system state: */ 685a2cc190SJeff Kirsher CMD_STAT_BAD_SYS_STATE = 0x04, 695a2cc190SJeff Kirsher /* Attempt to access reserved or unallocaterd resource: */ 705a2cc190SJeff Kirsher CMD_STAT_BAD_RESOURCE = 0x05, 715a2cc190SJeff Kirsher /* Requested resource is currently executing a command, or is otherwise busy: */ 725a2cc190SJeff Kirsher CMD_STAT_RESOURCE_BUSY = 0x06, 735a2cc190SJeff Kirsher /* Required capability exceeds device limits: */ 745a2cc190SJeff Kirsher CMD_STAT_EXCEED_LIM = 0x08, 755a2cc190SJeff Kirsher /* Resource is not in the appropriate state or ownership: */ 765a2cc190SJeff Kirsher CMD_STAT_BAD_RES_STATE = 0x09, 775a2cc190SJeff Kirsher /* Index out of range: */ 785a2cc190SJeff Kirsher CMD_STAT_BAD_INDEX = 0x0a, 795a2cc190SJeff Kirsher /* FW image corrupted: */ 805a2cc190SJeff Kirsher CMD_STAT_BAD_NVMEM = 0x0b, 815a2cc190SJeff Kirsher /* Error in ICM mapping (e.g. not enough auxiliary ICM pages to execute command): */ 825a2cc190SJeff Kirsher CMD_STAT_ICM_ERROR = 0x0c, 835a2cc190SJeff Kirsher /* Attempt to modify a QP/EE which is not in the presumed state: */ 845a2cc190SJeff Kirsher CMD_STAT_BAD_QP_STATE = 0x10, 855a2cc190SJeff Kirsher /* Bad segment parameters (Address/Size): */ 865a2cc190SJeff Kirsher CMD_STAT_BAD_SEG_PARAM = 0x20, 875a2cc190SJeff Kirsher /* Memory Region has Memory Windows bound to: */ 885a2cc190SJeff Kirsher CMD_STAT_REG_BOUND = 0x21, 895a2cc190SJeff Kirsher /* HCA local attached memory not present: */ 905a2cc190SJeff Kirsher CMD_STAT_LAM_NOT_PRE = 0x22, 915a2cc190SJeff Kirsher /* Bad management packet (silently discarded): */ 925a2cc190SJeff Kirsher CMD_STAT_BAD_PKT = 0x30, 935a2cc190SJeff Kirsher /* More outstanding CQEs in CQ than new CQ size: */ 945a2cc190SJeff Kirsher CMD_STAT_BAD_SIZE = 0x40, 955a2cc190SJeff Kirsher /* Multi Function device support required: */ 965a2cc190SJeff Kirsher CMD_STAT_MULTI_FUNC_REQ = 0x50, 975a2cc190SJeff Kirsher }; 985a2cc190SJeff Kirsher 995a2cc190SJeff Kirsher enum { 1005a2cc190SJeff Kirsher HCR_IN_PARAM_OFFSET = 0x00, 1015a2cc190SJeff Kirsher HCR_IN_MODIFIER_OFFSET = 0x08, 1025a2cc190SJeff Kirsher HCR_OUT_PARAM_OFFSET = 0x0c, 1035a2cc190SJeff Kirsher HCR_TOKEN_OFFSET = 0x14, 1045a2cc190SJeff Kirsher HCR_STATUS_OFFSET = 0x18, 1055a2cc190SJeff Kirsher 1065a2cc190SJeff Kirsher HCR_OPMOD_SHIFT = 12, 1075a2cc190SJeff Kirsher HCR_T_BIT = 21, 1085a2cc190SJeff Kirsher HCR_E_BIT = 22, 1095a2cc190SJeff Kirsher HCR_GO_BIT = 23 1105a2cc190SJeff Kirsher }; 1115a2cc190SJeff Kirsher 1125a2cc190SJeff Kirsher enum { 1135a2cc190SJeff Kirsher GO_BIT_TIMEOUT_MSECS = 10000 1145a2cc190SJeff Kirsher }; 1155a2cc190SJeff Kirsher 116b01978caSJack Morgenstein enum mlx4_vlan_transition { 117b01978caSJack Morgenstein MLX4_VLAN_TRANSITION_VST_VST = 0, 118b01978caSJack Morgenstein MLX4_VLAN_TRANSITION_VST_VGT = 1, 119b01978caSJack Morgenstein MLX4_VLAN_TRANSITION_VGT_VST = 2, 120b01978caSJack Morgenstein MLX4_VLAN_TRANSITION_VGT_VGT = 3, 121b01978caSJack Morgenstein }; 122b01978caSJack Morgenstein 123b01978caSJack Morgenstein 1245a2cc190SJeff Kirsher struct mlx4_cmd_context { 1255a2cc190SJeff Kirsher struct completion done; 1265a2cc190SJeff Kirsher int result; 1275a2cc190SJeff Kirsher int next; 1285a2cc190SJeff Kirsher u64 out_param; 1295a2cc190SJeff Kirsher u16 token; 130e8f081aaSYevgeny Petrilin u8 fw_status; 1315a2cc190SJeff Kirsher }; 1325a2cc190SJeff Kirsher 133e8f081aaSYevgeny Petrilin static int mlx4_master_process_vhcr(struct mlx4_dev *dev, int slave, 134e8f081aaSYevgeny Petrilin struct mlx4_vhcr_cmd *in_vhcr); 135e8f081aaSYevgeny Petrilin 1365a2cc190SJeff Kirsher static int mlx4_status_to_errno(u8 status) 1375a2cc190SJeff Kirsher { 1385a2cc190SJeff Kirsher static const int trans_table[] = { 1395a2cc190SJeff Kirsher [CMD_STAT_INTERNAL_ERR] = -EIO, 1405a2cc190SJeff Kirsher [CMD_STAT_BAD_OP] = -EPERM, 1415a2cc190SJeff Kirsher [CMD_STAT_BAD_PARAM] = -EINVAL, 1425a2cc190SJeff Kirsher [CMD_STAT_BAD_SYS_STATE] = -ENXIO, 1435a2cc190SJeff Kirsher [CMD_STAT_BAD_RESOURCE] = -EBADF, 1445a2cc190SJeff Kirsher [CMD_STAT_RESOURCE_BUSY] = -EBUSY, 1455a2cc190SJeff Kirsher [CMD_STAT_EXCEED_LIM] = -ENOMEM, 1465a2cc190SJeff Kirsher [CMD_STAT_BAD_RES_STATE] = -EBADF, 1475a2cc190SJeff Kirsher [CMD_STAT_BAD_INDEX] = -EBADF, 1485a2cc190SJeff Kirsher [CMD_STAT_BAD_NVMEM] = -EFAULT, 1495a2cc190SJeff Kirsher [CMD_STAT_ICM_ERROR] = -ENFILE, 1505a2cc190SJeff Kirsher [CMD_STAT_BAD_QP_STATE] = -EINVAL, 1515a2cc190SJeff Kirsher [CMD_STAT_BAD_SEG_PARAM] = -EFAULT, 1525a2cc190SJeff Kirsher [CMD_STAT_REG_BOUND] = -EBUSY, 1535a2cc190SJeff Kirsher [CMD_STAT_LAM_NOT_PRE] = -EAGAIN, 1545a2cc190SJeff Kirsher [CMD_STAT_BAD_PKT] = -EINVAL, 1555a2cc190SJeff Kirsher [CMD_STAT_BAD_SIZE] = -ENOMEM, 1565a2cc190SJeff Kirsher [CMD_STAT_MULTI_FUNC_REQ] = -EACCES, 1575a2cc190SJeff Kirsher }; 1585a2cc190SJeff Kirsher 1595a2cc190SJeff Kirsher if (status >= ARRAY_SIZE(trans_table) || 1605a2cc190SJeff Kirsher (status != CMD_STAT_OK && trans_table[status] == 0)) 1615a2cc190SJeff Kirsher return -EIO; 1625a2cc190SJeff Kirsher 1635a2cc190SJeff Kirsher return trans_table[status]; 1645a2cc190SJeff Kirsher } 1655a2cc190SJeff Kirsher 16672be84f1SYevgeny Petrilin static u8 mlx4_errno_to_status(int errno) 16772be84f1SYevgeny Petrilin { 16872be84f1SYevgeny Petrilin switch (errno) { 16972be84f1SYevgeny Petrilin case -EPERM: 17072be84f1SYevgeny Petrilin return CMD_STAT_BAD_OP; 17172be84f1SYevgeny Petrilin case -EINVAL: 17272be84f1SYevgeny Petrilin return CMD_STAT_BAD_PARAM; 17372be84f1SYevgeny Petrilin case -ENXIO: 17472be84f1SYevgeny Petrilin return CMD_STAT_BAD_SYS_STATE; 17572be84f1SYevgeny Petrilin case -EBUSY: 17672be84f1SYevgeny Petrilin return CMD_STAT_RESOURCE_BUSY; 17772be84f1SYevgeny Petrilin case -ENOMEM: 17872be84f1SYevgeny Petrilin return CMD_STAT_EXCEED_LIM; 17972be84f1SYevgeny Petrilin case -ENFILE: 18072be84f1SYevgeny Petrilin return CMD_STAT_ICM_ERROR; 18172be84f1SYevgeny Petrilin default: 18272be84f1SYevgeny Petrilin return CMD_STAT_INTERNAL_ERR; 18372be84f1SYevgeny Petrilin } 18472be84f1SYevgeny Petrilin } 18572be84f1SYevgeny Petrilin 186f5aef5aaSYishai Hadas static int mlx4_internal_err_ret_value(struct mlx4_dev *dev, u16 op, 187f5aef5aaSYishai Hadas u8 op_modifier) 188f5aef5aaSYishai Hadas { 189f5aef5aaSYishai Hadas switch (op) { 190f5aef5aaSYishai Hadas case MLX4_CMD_UNMAP_ICM: 191f5aef5aaSYishai Hadas case MLX4_CMD_UNMAP_ICM_AUX: 192f5aef5aaSYishai Hadas case MLX4_CMD_UNMAP_FA: 193f5aef5aaSYishai Hadas case MLX4_CMD_2RST_QP: 194f5aef5aaSYishai Hadas case MLX4_CMD_HW2SW_EQ: 195f5aef5aaSYishai Hadas case MLX4_CMD_HW2SW_CQ: 196f5aef5aaSYishai Hadas case MLX4_CMD_HW2SW_SRQ: 197f5aef5aaSYishai Hadas case MLX4_CMD_HW2SW_MPT: 198f5aef5aaSYishai Hadas case MLX4_CMD_CLOSE_HCA: 199f5aef5aaSYishai Hadas case MLX4_QP_FLOW_STEERING_DETACH: 200f5aef5aaSYishai Hadas case MLX4_CMD_FREE_RES: 201f5aef5aaSYishai Hadas case MLX4_CMD_CLOSE_PORT: 202f5aef5aaSYishai Hadas return CMD_STAT_OK; 203f5aef5aaSYishai Hadas 204f5aef5aaSYishai Hadas case MLX4_CMD_QP_ATTACH: 205f5aef5aaSYishai Hadas /* On Detach case return success */ 206f5aef5aaSYishai Hadas if (op_modifier == 0) 207f5aef5aaSYishai Hadas return CMD_STAT_OK; 208f5aef5aaSYishai Hadas return mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR); 209f5aef5aaSYishai Hadas 210f5aef5aaSYishai Hadas default: 211f5aef5aaSYishai Hadas return mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR); 212f5aef5aaSYishai Hadas } 213f5aef5aaSYishai Hadas } 214f5aef5aaSYishai Hadas 215f5aef5aaSYishai Hadas static int mlx4_closing_cmd_fatal_error(u16 op, u8 fw_status) 216f5aef5aaSYishai Hadas { 217f5aef5aaSYishai Hadas /* Any error during the closing commands below is considered fatal */ 218f5aef5aaSYishai Hadas if (op == MLX4_CMD_CLOSE_HCA || 219f5aef5aaSYishai Hadas op == MLX4_CMD_HW2SW_EQ || 220f5aef5aaSYishai Hadas op == MLX4_CMD_HW2SW_CQ || 221f5aef5aaSYishai Hadas op == MLX4_CMD_2RST_QP || 222f5aef5aaSYishai Hadas op == MLX4_CMD_HW2SW_SRQ || 223f5aef5aaSYishai Hadas op == MLX4_CMD_SYNC_TPT || 224f5aef5aaSYishai Hadas op == MLX4_CMD_UNMAP_ICM || 225f5aef5aaSYishai Hadas op == MLX4_CMD_UNMAP_ICM_AUX || 226f5aef5aaSYishai Hadas op == MLX4_CMD_UNMAP_FA) 227f5aef5aaSYishai Hadas return 1; 228f5aef5aaSYishai Hadas /* Error on MLX4_CMD_HW2SW_MPT is fatal except when fw status equals 229f5aef5aaSYishai Hadas * CMD_STAT_REG_BOUND. 230f5aef5aaSYishai Hadas * This status indicates that memory region has memory windows bound to it 231f5aef5aaSYishai Hadas * which may result from invalid user space usage and is not fatal. 232f5aef5aaSYishai Hadas */ 233f5aef5aaSYishai Hadas if (op == MLX4_CMD_HW2SW_MPT && fw_status != CMD_STAT_REG_BOUND) 234f5aef5aaSYishai Hadas return 1; 235f5aef5aaSYishai Hadas return 0; 236f5aef5aaSYishai Hadas } 237f5aef5aaSYishai Hadas 238f5aef5aaSYishai Hadas static int mlx4_cmd_reset_flow(struct mlx4_dev *dev, u16 op, u8 op_modifier, 239f5aef5aaSYishai Hadas int err) 240f5aef5aaSYishai Hadas { 241f5aef5aaSYishai Hadas /* Only if reset flow is really active return code is based on 242f5aef5aaSYishai Hadas * command, otherwise current error code is returned. 243f5aef5aaSYishai Hadas */ 244f5aef5aaSYishai Hadas if (mlx4_internal_err_reset) { 245f5aef5aaSYishai Hadas mlx4_enter_error_state(dev->persist); 246f5aef5aaSYishai Hadas err = mlx4_internal_err_ret_value(dev, op, op_modifier); 247f5aef5aaSYishai Hadas } 248f5aef5aaSYishai Hadas 249f5aef5aaSYishai Hadas return err; 250f5aef5aaSYishai Hadas } 251f5aef5aaSYishai Hadas 252e8f081aaSYevgeny Petrilin static int comm_pending(struct mlx4_dev *dev) 253e8f081aaSYevgeny Petrilin { 254e8f081aaSYevgeny Petrilin struct mlx4_priv *priv = mlx4_priv(dev); 255e8f081aaSYevgeny Petrilin u32 status = readl(&priv->mfunc.comm->slave_read); 256e8f081aaSYevgeny Petrilin 257e8f081aaSYevgeny Petrilin return (swab32(status) >> 31) != priv->cmd.comm_toggle; 258e8f081aaSYevgeny Petrilin } 259e8f081aaSYevgeny Petrilin 2600cd93027SYishai Hadas static int mlx4_comm_cmd_post(struct mlx4_dev *dev, u8 cmd, u16 param) 261e8f081aaSYevgeny Petrilin { 262e8f081aaSYevgeny Petrilin struct mlx4_priv *priv = mlx4_priv(dev); 263e8f081aaSYevgeny Petrilin u32 val; 264e8f081aaSYevgeny Petrilin 2650cd93027SYishai Hadas /* To avoid writing to unknown addresses after the device state was 2660cd93027SYishai Hadas * changed to internal error and the function was rest, 2670cd93027SYishai Hadas * check the INTERNAL_ERROR flag which is updated under 2680cd93027SYishai Hadas * device_state_mutex lock. 2690cd93027SYishai Hadas */ 2700cd93027SYishai Hadas mutex_lock(&dev->persist->device_state_mutex); 2710cd93027SYishai Hadas 2720cd93027SYishai Hadas if (dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR) { 2730cd93027SYishai Hadas mutex_unlock(&dev->persist->device_state_mutex); 2740cd93027SYishai Hadas return -EIO; 2750cd93027SYishai Hadas } 2760cd93027SYishai Hadas 277e8f081aaSYevgeny Petrilin priv->cmd.comm_toggle ^= 1; 278e8f081aaSYevgeny Petrilin val = param | (cmd << 16) | (priv->cmd.comm_toggle << 31); 279e8f081aaSYevgeny Petrilin __raw_writel((__force u32) cpu_to_be32(val), 280e8f081aaSYevgeny Petrilin &priv->mfunc.comm->slave_write); 281e8f081aaSYevgeny Petrilin mmiowb(); 2820cd93027SYishai Hadas mutex_unlock(&dev->persist->device_state_mutex); 2830cd93027SYishai Hadas return 0; 284e8f081aaSYevgeny Petrilin } 285e8f081aaSYevgeny Petrilin 286e8f081aaSYevgeny Petrilin static int mlx4_comm_cmd_poll(struct mlx4_dev *dev, u8 cmd, u16 param, 287e8f081aaSYevgeny Petrilin unsigned long timeout) 288e8f081aaSYevgeny Petrilin { 289e8f081aaSYevgeny Petrilin struct mlx4_priv *priv = mlx4_priv(dev); 290e8f081aaSYevgeny Petrilin unsigned long end; 291e8f081aaSYevgeny Petrilin int err = 0; 292e8f081aaSYevgeny Petrilin int ret_from_pending = 0; 293e8f081aaSYevgeny Petrilin 294e8f081aaSYevgeny Petrilin /* First, verify that the master reports correct status */ 295e8f081aaSYevgeny Petrilin if (comm_pending(dev)) { 2961a91de28SJoe Perches mlx4_warn(dev, "Communication channel is not idle - my toggle is %d (cmd:0x%x)\n", 297e8f081aaSYevgeny Petrilin priv->cmd.comm_toggle, cmd); 298e8f081aaSYevgeny Petrilin return -EAGAIN; 299e8f081aaSYevgeny Petrilin } 300e8f081aaSYevgeny Petrilin 301e8f081aaSYevgeny Petrilin /* Write command */ 302e8f081aaSYevgeny Petrilin down(&priv->cmd.poll_sem); 3030cd93027SYishai Hadas if (mlx4_comm_cmd_post(dev, cmd, param)) { 3040cd93027SYishai Hadas /* Only in case the device state is INTERNAL_ERROR, 3050cd93027SYishai Hadas * mlx4_comm_cmd_post returns with an error 3060cd93027SYishai Hadas */ 3070cd93027SYishai Hadas err = mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR); 3080cd93027SYishai Hadas goto out; 3090cd93027SYishai Hadas } 310e8f081aaSYevgeny Petrilin 311e8f081aaSYevgeny Petrilin end = msecs_to_jiffies(timeout) + jiffies; 312e8f081aaSYevgeny Petrilin while (comm_pending(dev) && time_before(jiffies, end)) 313e8f081aaSYevgeny Petrilin cond_resched(); 314e8f081aaSYevgeny Petrilin ret_from_pending = comm_pending(dev); 315e8f081aaSYevgeny Petrilin if (ret_from_pending) { 316e8f081aaSYevgeny Petrilin /* check if the slave is trying to boot in the middle of 317e8f081aaSYevgeny Petrilin * FLR process. The only non-zero result in the RESET command 318e8f081aaSYevgeny Petrilin * is MLX4_DELAY_RESET_SLAVE*/ 319e8f081aaSYevgeny Petrilin if ((MLX4_COMM_CMD_RESET == cmd)) { 320e8f081aaSYevgeny Petrilin err = MLX4_DELAY_RESET_SLAVE; 3210cd93027SYishai Hadas goto out; 322e8f081aaSYevgeny Petrilin } else { 3230cd93027SYishai Hadas mlx4_warn(dev, "Communication channel command 0x%x timed out\n", 3240cd93027SYishai Hadas cmd); 3250cd93027SYishai Hadas err = mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR); 326e8f081aaSYevgeny Petrilin } 327e8f081aaSYevgeny Petrilin } 328e8f081aaSYevgeny Petrilin 3290cd93027SYishai Hadas if (err) 3300cd93027SYishai Hadas mlx4_enter_error_state(dev->persist); 3310cd93027SYishai Hadas out: 332e8f081aaSYevgeny Petrilin up(&priv->cmd.poll_sem); 333e8f081aaSYevgeny Petrilin return err; 334e8f081aaSYevgeny Petrilin } 335e8f081aaSYevgeny Petrilin 3360cd93027SYishai Hadas static int mlx4_comm_cmd_wait(struct mlx4_dev *dev, u8 vhcr_cmd, 3370cd93027SYishai Hadas u16 param, u16 op, unsigned long timeout) 338e8f081aaSYevgeny Petrilin { 339e8f081aaSYevgeny Petrilin struct mlx4_cmd *cmd = &mlx4_priv(dev)->cmd; 340e8f081aaSYevgeny Petrilin struct mlx4_cmd_context *context; 34158a3de05SEugenia Emantayev unsigned long end; 342e8f081aaSYevgeny Petrilin int err = 0; 343e8f081aaSYevgeny Petrilin 344e8f081aaSYevgeny Petrilin down(&cmd->event_sem); 345e8f081aaSYevgeny Petrilin 346e8f081aaSYevgeny Petrilin spin_lock(&cmd->context_lock); 347e8f081aaSYevgeny Petrilin BUG_ON(cmd->free_head < 0); 348e8f081aaSYevgeny Petrilin context = &cmd->context[cmd->free_head]; 349e8f081aaSYevgeny Petrilin context->token += cmd->token_mask + 1; 350e8f081aaSYevgeny Petrilin cmd->free_head = context->next; 351e8f081aaSYevgeny Petrilin spin_unlock(&cmd->context_lock); 352e8f081aaSYevgeny Petrilin 353f5aef5aaSYishai Hadas reinit_completion(&context->done); 354e8f081aaSYevgeny Petrilin 3550cd93027SYishai Hadas if (mlx4_comm_cmd_post(dev, vhcr_cmd, param)) { 3560cd93027SYishai Hadas /* Only in case the device state is INTERNAL_ERROR, 3570cd93027SYishai Hadas * mlx4_comm_cmd_post returns with an error 3580cd93027SYishai Hadas */ 3590cd93027SYishai Hadas err = mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR); 3600cd93027SYishai Hadas goto out; 3610cd93027SYishai Hadas } 362e8f081aaSYevgeny Petrilin 363e8f081aaSYevgeny Petrilin if (!wait_for_completion_timeout(&context->done, 364e8f081aaSYevgeny Petrilin msecs_to_jiffies(timeout))) { 3650cd93027SYishai Hadas mlx4_warn(dev, "communication channel command 0x%x (op=0x%x) timed out\n", 3660cd93027SYishai Hadas vhcr_cmd, op); 3670cd93027SYishai Hadas goto out_reset; 368e8f081aaSYevgeny Petrilin } 369e8f081aaSYevgeny Petrilin 370e8f081aaSYevgeny Petrilin err = context->result; 371e8f081aaSYevgeny Petrilin if (err && context->fw_status != CMD_STAT_MULTI_FUNC_REQ) { 372e8f081aaSYevgeny Petrilin mlx4_err(dev, "command 0x%x failed: fw status = 0x%x\n", 3730cd93027SYishai Hadas vhcr_cmd, context->fw_status); 3740cd93027SYishai Hadas if (mlx4_closing_cmd_fatal_error(op, context->fw_status)) 3750cd93027SYishai Hadas goto out_reset; 376e8f081aaSYevgeny Petrilin } 377e8f081aaSYevgeny Petrilin 37858a3de05SEugenia Emantayev /* wait for comm channel ready 37958a3de05SEugenia Emantayev * this is necessary for prevention the race 38058a3de05SEugenia Emantayev * when switching between event to polling mode 3810cd93027SYishai Hadas * Skipping this section in case the device is in FATAL_ERROR state, 3820cd93027SYishai Hadas * In this state, no commands are sent via the comm channel until 3830cd93027SYishai Hadas * the device has returned from reset. 38458a3de05SEugenia Emantayev */ 3850cd93027SYishai Hadas if (!(dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR)) { 38658a3de05SEugenia Emantayev end = msecs_to_jiffies(timeout) + jiffies; 38758a3de05SEugenia Emantayev while (comm_pending(dev) && time_before(jiffies, end)) 38858a3de05SEugenia Emantayev cond_resched(); 3890cd93027SYishai Hadas } 3900cd93027SYishai Hadas goto out; 39158a3de05SEugenia Emantayev 3920cd93027SYishai Hadas out_reset: 3930cd93027SYishai Hadas err = mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR); 3940cd93027SYishai Hadas mlx4_enter_error_state(dev->persist); 3950cd93027SYishai Hadas out: 396e8f081aaSYevgeny Petrilin spin_lock(&cmd->context_lock); 397e8f081aaSYevgeny Petrilin context->next = cmd->free_head; 398e8f081aaSYevgeny Petrilin cmd->free_head = context - cmd->context; 399e8f081aaSYevgeny Petrilin spin_unlock(&cmd->context_lock); 400e8f081aaSYevgeny Petrilin 401e8f081aaSYevgeny Petrilin up(&cmd->event_sem); 402e8f081aaSYevgeny Petrilin return err; 403e8f081aaSYevgeny Petrilin } 404e8f081aaSYevgeny Petrilin 405ab9c17a0SJack Morgenstein int mlx4_comm_cmd(struct mlx4_dev *dev, u8 cmd, u16 param, 4060cd93027SYishai Hadas u16 op, unsigned long timeout) 407e8f081aaSYevgeny Petrilin { 4080cd93027SYishai Hadas if (dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR) 4090cd93027SYishai Hadas return mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR); 4100cd93027SYishai Hadas 411e8f081aaSYevgeny Petrilin if (mlx4_priv(dev)->cmd.use_events) 4120cd93027SYishai Hadas return mlx4_comm_cmd_wait(dev, cmd, param, op, timeout); 413e8f081aaSYevgeny Petrilin return mlx4_comm_cmd_poll(dev, cmd, param, timeout); 414e8f081aaSYevgeny Petrilin } 415e8f081aaSYevgeny Petrilin 4165a2cc190SJeff Kirsher static int cmd_pending(struct mlx4_dev *dev) 4175a2cc190SJeff Kirsher { 41857dbf29aSKleber Sacilotto de Souza u32 status; 41957dbf29aSKleber Sacilotto de Souza 420872bf2fbSYishai Hadas if (pci_channel_offline(dev->persist->pdev)) 42157dbf29aSKleber Sacilotto de Souza return -EIO; 42257dbf29aSKleber Sacilotto de Souza 42357dbf29aSKleber Sacilotto de Souza status = readl(mlx4_priv(dev)->cmd.hcr + HCR_STATUS_OFFSET); 4245a2cc190SJeff Kirsher 4255a2cc190SJeff Kirsher return (status & swab32(1 << HCR_GO_BIT)) || 4265a2cc190SJeff Kirsher (mlx4_priv(dev)->cmd.toggle == 4275a2cc190SJeff Kirsher !!(status & swab32(1 << HCR_T_BIT))); 4285a2cc190SJeff Kirsher } 4295a2cc190SJeff Kirsher 4305a2cc190SJeff Kirsher static int mlx4_cmd_post(struct mlx4_dev *dev, u64 in_param, u64 out_param, 4315a2cc190SJeff Kirsher u32 in_modifier, u8 op_modifier, u16 op, u16 token, 4325a2cc190SJeff Kirsher int event) 4335a2cc190SJeff Kirsher { 4345a2cc190SJeff Kirsher struct mlx4_cmd *cmd = &mlx4_priv(dev)->cmd; 4355a2cc190SJeff Kirsher u32 __iomem *hcr = cmd->hcr; 436f5aef5aaSYishai Hadas int ret = -EIO; 4375a2cc190SJeff Kirsher unsigned long end; 4385a2cc190SJeff Kirsher 439f5aef5aaSYishai Hadas mutex_lock(&dev->persist->device_state_mutex); 440f5aef5aaSYishai Hadas /* To avoid writing to unknown addresses after the device state was 441f5aef5aaSYishai Hadas * changed to internal error and the chip was reset, 442f5aef5aaSYishai Hadas * check the INTERNAL_ERROR flag which is updated under 443f5aef5aaSYishai Hadas * device_state_mutex lock. 444f5aef5aaSYishai Hadas */ 445f5aef5aaSYishai Hadas if (pci_channel_offline(dev->persist->pdev) || 446f5aef5aaSYishai Hadas (dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR)) { 44757dbf29aSKleber Sacilotto de Souza /* 44857dbf29aSKleber Sacilotto de Souza * Device is going through error recovery 44957dbf29aSKleber Sacilotto de Souza * and cannot accept commands. 45057dbf29aSKleber Sacilotto de Souza */ 45157dbf29aSKleber Sacilotto de Souza goto out; 45257dbf29aSKleber Sacilotto de Souza } 45357dbf29aSKleber Sacilotto de Souza 4545a2cc190SJeff Kirsher end = jiffies; 4555a2cc190SJeff Kirsher if (event) 4565a2cc190SJeff Kirsher end += msecs_to_jiffies(GO_BIT_TIMEOUT_MSECS); 4575a2cc190SJeff Kirsher 4585a2cc190SJeff Kirsher while (cmd_pending(dev)) { 459872bf2fbSYishai Hadas if (pci_channel_offline(dev->persist->pdev)) { 46057dbf29aSKleber Sacilotto de Souza /* 46157dbf29aSKleber Sacilotto de Souza * Device is going through error recovery 46257dbf29aSKleber Sacilotto de Souza * and cannot accept commands. 46357dbf29aSKleber Sacilotto de Souza */ 46457dbf29aSKleber Sacilotto de Souza goto out; 46557dbf29aSKleber Sacilotto de Souza } 46657dbf29aSKleber Sacilotto de Souza 467e8f081aaSYevgeny Petrilin if (time_after_eq(jiffies, end)) { 468e8f081aaSYevgeny Petrilin mlx4_err(dev, "%s:cmd_pending failed\n", __func__); 4695a2cc190SJeff Kirsher goto out; 470e8f081aaSYevgeny Petrilin } 4715a2cc190SJeff Kirsher cond_resched(); 4725a2cc190SJeff Kirsher } 4735a2cc190SJeff Kirsher 4745a2cc190SJeff Kirsher /* 4755a2cc190SJeff Kirsher * We use writel (instead of something like memcpy_toio) 4765a2cc190SJeff Kirsher * because writes of less than 32 bits to the HCR don't work 4775a2cc190SJeff Kirsher * (and some architectures such as ia64 implement memcpy_toio 4785a2cc190SJeff Kirsher * in terms of writeb). 4795a2cc190SJeff Kirsher */ 4805a2cc190SJeff Kirsher __raw_writel((__force u32) cpu_to_be32(in_param >> 32), hcr + 0); 4815a2cc190SJeff Kirsher __raw_writel((__force u32) cpu_to_be32(in_param & 0xfffffffful), hcr + 1); 4825a2cc190SJeff Kirsher __raw_writel((__force u32) cpu_to_be32(in_modifier), hcr + 2); 4835a2cc190SJeff Kirsher __raw_writel((__force u32) cpu_to_be32(out_param >> 32), hcr + 3); 4845a2cc190SJeff Kirsher __raw_writel((__force u32) cpu_to_be32(out_param & 0xfffffffful), hcr + 4); 4855a2cc190SJeff Kirsher __raw_writel((__force u32) cpu_to_be32(token << 16), hcr + 5); 4865a2cc190SJeff Kirsher 4875a2cc190SJeff Kirsher /* __raw_writel may not order writes. */ 4885a2cc190SJeff Kirsher wmb(); 4895a2cc190SJeff Kirsher 4905a2cc190SJeff Kirsher __raw_writel((__force u32) cpu_to_be32((1 << HCR_GO_BIT) | 4915a2cc190SJeff Kirsher (cmd->toggle << HCR_T_BIT) | 4925a2cc190SJeff Kirsher (event ? (1 << HCR_E_BIT) : 0) | 4935a2cc190SJeff Kirsher (op_modifier << HCR_OPMOD_SHIFT) | 4945a2cc190SJeff Kirsher op), hcr + 6); 4955a2cc190SJeff Kirsher 4965a2cc190SJeff Kirsher /* 4975a2cc190SJeff Kirsher * Make sure that our HCR writes don't get mixed in with 4985a2cc190SJeff Kirsher * writes from another CPU starting a FW command. 4995a2cc190SJeff Kirsher */ 5005a2cc190SJeff Kirsher mmiowb(); 5015a2cc190SJeff Kirsher 5025a2cc190SJeff Kirsher cmd->toggle = cmd->toggle ^ 1; 5035a2cc190SJeff Kirsher 5045a2cc190SJeff Kirsher ret = 0; 5055a2cc190SJeff Kirsher 5065a2cc190SJeff Kirsher out: 507f5aef5aaSYishai Hadas if (ret) 508f5aef5aaSYishai Hadas mlx4_warn(dev, "Could not post command 0x%x: ret=%d, in_param=0x%llx, in_mod=0x%x, op_mod=0x%x\n", 509f5aef5aaSYishai Hadas op, ret, in_param, in_modifier, op_modifier); 510f5aef5aaSYishai Hadas mutex_unlock(&dev->persist->device_state_mutex); 511f5aef5aaSYishai Hadas 5125a2cc190SJeff Kirsher return ret; 5135a2cc190SJeff Kirsher } 5145a2cc190SJeff Kirsher 515e8f081aaSYevgeny Petrilin static int mlx4_slave_cmd(struct mlx4_dev *dev, u64 in_param, u64 *out_param, 516e8f081aaSYevgeny Petrilin int out_is_imm, u32 in_modifier, u8 op_modifier, 517e8f081aaSYevgeny Petrilin u16 op, unsigned long timeout) 518e8f081aaSYevgeny Petrilin { 519e8f081aaSYevgeny Petrilin struct mlx4_priv *priv = mlx4_priv(dev); 520e8f081aaSYevgeny Petrilin struct mlx4_vhcr_cmd *vhcr = priv->mfunc.vhcr; 521e8f081aaSYevgeny Petrilin int ret; 522e8f081aaSYevgeny Petrilin 523f3d4c89eSRoland Dreier mutex_lock(&priv->cmd.slave_cmd_mutex); 524f3d4c89eSRoland Dreier 525e8f081aaSYevgeny Petrilin vhcr->in_param = cpu_to_be64(in_param); 526e8f081aaSYevgeny Petrilin vhcr->out_param = out_param ? cpu_to_be64(*out_param) : 0; 527e8f081aaSYevgeny Petrilin vhcr->in_modifier = cpu_to_be32(in_modifier); 528e8f081aaSYevgeny Petrilin vhcr->opcode = cpu_to_be16((((u16) op_modifier) << 12) | (op & 0xfff)); 529e8f081aaSYevgeny Petrilin vhcr->token = cpu_to_be16(CMD_POLL_TOKEN); 530e8f081aaSYevgeny Petrilin vhcr->status = 0; 531e8f081aaSYevgeny Petrilin vhcr->flags = !!(priv->cmd.use_events) << 6; 532f3d4c89eSRoland Dreier 533e8f081aaSYevgeny Petrilin if (mlx4_is_master(dev)) { 534e8f081aaSYevgeny Petrilin ret = mlx4_master_process_vhcr(dev, dev->caps.function, vhcr); 535e8f081aaSYevgeny Petrilin if (!ret) { 536e8f081aaSYevgeny Petrilin if (out_is_imm) { 537e8f081aaSYevgeny Petrilin if (out_param) 538e8f081aaSYevgeny Petrilin *out_param = 539e8f081aaSYevgeny Petrilin be64_to_cpu(vhcr->out_param); 540e8f081aaSYevgeny Petrilin else { 5411a91de28SJoe Perches mlx4_err(dev, "response expected while output mailbox is NULL for command 0x%x\n", 5421a91de28SJoe Perches op); 54372be84f1SYevgeny Petrilin vhcr->status = CMD_STAT_BAD_PARAM; 544e8f081aaSYevgeny Petrilin } 545e8f081aaSYevgeny Petrilin } 54672be84f1SYevgeny Petrilin ret = mlx4_status_to_errno(vhcr->status); 547e8f081aaSYevgeny Petrilin } 5480cd93027SYishai Hadas if (ret && 5490cd93027SYishai Hadas dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR) 5500cd93027SYishai Hadas ret = mlx4_internal_err_ret_value(dev, op, op_modifier); 551e8f081aaSYevgeny Petrilin } else { 5520cd93027SYishai Hadas ret = mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR_POST, 0, op, 553e8f081aaSYevgeny Petrilin MLX4_COMM_TIME + timeout); 554e8f081aaSYevgeny Petrilin if (!ret) { 555e8f081aaSYevgeny Petrilin if (out_is_imm) { 556e8f081aaSYevgeny Petrilin if (out_param) 557e8f081aaSYevgeny Petrilin *out_param = 558e8f081aaSYevgeny Petrilin be64_to_cpu(vhcr->out_param); 559e8f081aaSYevgeny Petrilin else { 5601a91de28SJoe Perches mlx4_err(dev, "response expected while output mailbox is NULL for command 0x%x\n", 5611a91de28SJoe Perches op); 56272be84f1SYevgeny Petrilin vhcr->status = CMD_STAT_BAD_PARAM; 563e8f081aaSYevgeny Petrilin } 564e8f081aaSYevgeny Petrilin } 56572be84f1SYevgeny Petrilin ret = mlx4_status_to_errno(vhcr->status); 5660cd93027SYishai Hadas } else { 5670cd93027SYishai Hadas if (dev->persist->state & 5680cd93027SYishai Hadas MLX4_DEVICE_STATE_INTERNAL_ERROR) 5690cd93027SYishai Hadas ret = mlx4_internal_err_ret_value(dev, op, 5700cd93027SYishai Hadas op_modifier); 5710cd93027SYishai Hadas else 5720cd93027SYishai Hadas mlx4_err(dev, "failed execution of VHCR_POST command opcode 0x%x\n", op); 5730cd93027SYishai Hadas } 574e8f081aaSYevgeny Petrilin } 575f3d4c89eSRoland Dreier 576f3d4c89eSRoland Dreier mutex_unlock(&priv->cmd.slave_cmd_mutex); 577e8f081aaSYevgeny Petrilin return ret; 578e8f081aaSYevgeny Petrilin } 579e8f081aaSYevgeny Petrilin 5805a2cc190SJeff Kirsher static int mlx4_cmd_poll(struct mlx4_dev *dev, u64 in_param, u64 *out_param, 5815a2cc190SJeff Kirsher int out_is_imm, u32 in_modifier, u8 op_modifier, 5825a2cc190SJeff Kirsher u16 op, unsigned long timeout) 5835a2cc190SJeff Kirsher { 5845a2cc190SJeff Kirsher struct mlx4_priv *priv = mlx4_priv(dev); 5855a2cc190SJeff Kirsher void __iomem *hcr = priv->cmd.hcr; 5865a2cc190SJeff Kirsher int err = 0; 5875a2cc190SJeff Kirsher unsigned long end; 588e8f081aaSYevgeny Petrilin u32 stat; 5895a2cc190SJeff Kirsher 5905a2cc190SJeff Kirsher down(&priv->cmd.poll_sem); 5915a2cc190SJeff Kirsher 592f5aef5aaSYishai Hadas if (dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR) { 59357dbf29aSKleber Sacilotto de Souza /* 59457dbf29aSKleber Sacilotto de Souza * Device is going through error recovery 59557dbf29aSKleber Sacilotto de Souza * and cannot accept commands. 59657dbf29aSKleber Sacilotto de Souza */ 597f5aef5aaSYishai Hadas err = mlx4_internal_err_ret_value(dev, op, op_modifier); 59857dbf29aSKleber Sacilotto de Souza goto out; 59957dbf29aSKleber Sacilotto de Souza } 60057dbf29aSKleber Sacilotto de Souza 601c05a116fSEyal Perry if (out_is_imm && !out_param) { 602c05a116fSEyal Perry mlx4_err(dev, "response expected while output mailbox is NULL for command 0x%x\n", 603c05a116fSEyal Perry op); 604c05a116fSEyal Perry err = -EINVAL; 605c05a116fSEyal Perry goto out; 606c05a116fSEyal Perry } 607c05a116fSEyal Perry 6085a2cc190SJeff Kirsher err = mlx4_cmd_post(dev, in_param, out_param ? *out_param : 0, 6095a2cc190SJeff Kirsher in_modifier, op_modifier, op, CMD_POLL_TOKEN, 0); 6105a2cc190SJeff Kirsher if (err) 611f5aef5aaSYishai Hadas goto out_reset; 6125a2cc190SJeff Kirsher 6135a2cc190SJeff Kirsher end = msecs_to_jiffies(timeout) + jiffies; 61457dbf29aSKleber Sacilotto de Souza while (cmd_pending(dev) && time_before(jiffies, end)) { 615872bf2fbSYishai Hadas if (pci_channel_offline(dev->persist->pdev)) { 61657dbf29aSKleber Sacilotto de Souza /* 61757dbf29aSKleber Sacilotto de Souza * Device is going through error recovery 61857dbf29aSKleber Sacilotto de Souza * and cannot accept commands. 61957dbf29aSKleber Sacilotto de Souza */ 62057dbf29aSKleber Sacilotto de Souza err = -EIO; 621f5aef5aaSYishai Hadas goto out_reset; 622f5aef5aaSYishai Hadas } 623f5aef5aaSYishai Hadas 624f5aef5aaSYishai Hadas if (dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR) { 625f5aef5aaSYishai Hadas err = mlx4_internal_err_ret_value(dev, op, op_modifier); 62657dbf29aSKleber Sacilotto de Souza goto out; 62757dbf29aSKleber Sacilotto de Souza } 62857dbf29aSKleber Sacilotto de Souza 6295a2cc190SJeff Kirsher cond_resched(); 63057dbf29aSKleber Sacilotto de Souza } 6315a2cc190SJeff Kirsher 6325a2cc190SJeff Kirsher if (cmd_pending(dev)) { 633674925edSDotan Barak mlx4_warn(dev, "command 0x%x timed out (go bit not cleared)\n", 634674925edSDotan Barak op); 635f5aef5aaSYishai Hadas err = -EIO; 636f5aef5aaSYishai Hadas goto out_reset; 6375a2cc190SJeff Kirsher } 6385a2cc190SJeff Kirsher 6395a2cc190SJeff Kirsher if (out_is_imm) 6405a2cc190SJeff Kirsher *out_param = 6415a2cc190SJeff Kirsher (u64) be32_to_cpu((__force __be32) 6425a2cc190SJeff Kirsher __raw_readl(hcr + HCR_OUT_PARAM_OFFSET)) << 32 | 6435a2cc190SJeff Kirsher (u64) be32_to_cpu((__force __be32) 6445a2cc190SJeff Kirsher __raw_readl(hcr + HCR_OUT_PARAM_OFFSET + 4)); 645e8f081aaSYevgeny Petrilin stat = be32_to_cpu((__force __be32) 646e8f081aaSYevgeny Petrilin __raw_readl(hcr + HCR_STATUS_OFFSET)) >> 24; 647e8f081aaSYevgeny Petrilin err = mlx4_status_to_errno(stat); 648f5aef5aaSYishai Hadas if (err) { 649e8f081aaSYevgeny Petrilin mlx4_err(dev, "command 0x%x failed: fw status = 0x%x\n", 650e8f081aaSYevgeny Petrilin op, stat); 651f5aef5aaSYishai Hadas if (mlx4_closing_cmd_fatal_error(op, stat)) 652f5aef5aaSYishai Hadas goto out_reset; 653f5aef5aaSYishai Hadas goto out; 654f5aef5aaSYishai Hadas } 6555a2cc190SJeff Kirsher 656f5aef5aaSYishai Hadas out_reset: 657f5aef5aaSYishai Hadas if (err) 658f5aef5aaSYishai Hadas err = mlx4_cmd_reset_flow(dev, op, op_modifier, err); 6595a2cc190SJeff Kirsher out: 6605a2cc190SJeff Kirsher up(&priv->cmd.poll_sem); 6615a2cc190SJeff Kirsher return err; 6625a2cc190SJeff Kirsher } 6635a2cc190SJeff Kirsher 6645a2cc190SJeff Kirsher void mlx4_cmd_event(struct mlx4_dev *dev, u16 token, u8 status, u64 out_param) 6655a2cc190SJeff Kirsher { 6665a2cc190SJeff Kirsher struct mlx4_priv *priv = mlx4_priv(dev); 6675a2cc190SJeff Kirsher struct mlx4_cmd_context *context = 6685a2cc190SJeff Kirsher &priv->cmd.context[token & priv->cmd.token_mask]; 6695a2cc190SJeff Kirsher 6705a2cc190SJeff Kirsher /* previously timed out command completing at long last */ 6715a2cc190SJeff Kirsher if (token != context->token) 6725a2cc190SJeff Kirsher return; 6735a2cc190SJeff Kirsher 674e8f081aaSYevgeny Petrilin context->fw_status = status; 6755a2cc190SJeff Kirsher context->result = mlx4_status_to_errno(status); 6765a2cc190SJeff Kirsher context->out_param = out_param; 6775a2cc190SJeff Kirsher 6785a2cc190SJeff Kirsher complete(&context->done); 6795a2cc190SJeff Kirsher } 6805a2cc190SJeff Kirsher 6815a2cc190SJeff Kirsher static int mlx4_cmd_wait(struct mlx4_dev *dev, u64 in_param, u64 *out_param, 6825a2cc190SJeff Kirsher int out_is_imm, u32 in_modifier, u8 op_modifier, 6835a2cc190SJeff Kirsher u16 op, unsigned long timeout) 6845a2cc190SJeff Kirsher { 6855a2cc190SJeff Kirsher struct mlx4_cmd *cmd = &mlx4_priv(dev)->cmd; 6865a2cc190SJeff Kirsher struct mlx4_cmd_context *context; 6875a2cc190SJeff Kirsher int err = 0; 6885a2cc190SJeff Kirsher 6895a2cc190SJeff Kirsher down(&cmd->event_sem); 6905a2cc190SJeff Kirsher 6915a2cc190SJeff Kirsher spin_lock(&cmd->context_lock); 6925a2cc190SJeff Kirsher BUG_ON(cmd->free_head < 0); 6935a2cc190SJeff Kirsher context = &cmd->context[cmd->free_head]; 6945a2cc190SJeff Kirsher context->token += cmd->token_mask + 1; 6955a2cc190SJeff Kirsher cmd->free_head = context->next; 6965a2cc190SJeff Kirsher spin_unlock(&cmd->context_lock); 6975a2cc190SJeff Kirsher 698c05a116fSEyal Perry if (out_is_imm && !out_param) { 699c05a116fSEyal Perry mlx4_err(dev, "response expected while output mailbox is NULL for command 0x%x\n", 700c05a116fSEyal Perry op); 701c05a116fSEyal Perry err = -EINVAL; 702c05a116fSEyal Perry goto out; 703c05a116fSEyal Perry } 704c05a116fSEyal Perry 705f5aef5aaSYishai Hadas reinit_completion(&context->done); 7065a2cc190SJeff Kirsher 707f5aef5aaSYishai Hadas err = mlx4_cmd_post(dev, in_param, out_param ? *out_param : 0, 7085a2cc190SJeff Kirsher in_modifier, op_modifier, op, context->token, 1); 709f5aef5aaSYishai Hadas if (err) 710f5aef5aaSYishai Hadas goto out_reset; 7115a2cc190SJeff Kirsher 712e8f081aaSYevgeny Petrilin if (!wait_for_completion_timeout(&context->done, 713e8f081aaSYevgeny Petrilin msecs_to_jiffies(timeout))) { 714674925edSDotan Barak mlx4_warn(dev, "command 0x%x timed out (go bit not cleared)\n", 715674925edSDotan Barak op); 716f5aef5aaSYishai Hadas err = -EIO; 717f5aef5aaSYishai Hadas goto out_reset; 7185a2cc190SJeff Kirsher } 7195a2cc190SJeff Kirsher 7205a2cc190SJeff Kirsher err = context->result; 721e8f081aaSYevgeny Petrilin if (err) { 7221daa4303SJack Morgenstein /* Since we do not want to have this error message always 7231daa4303SJack Morgenstein * displayed at driver start when there are ConnectX2 HCAs 7241daa4303SJack Morgenstein * on the host, we deprecate the error message for this 7251daa4303SJack Morgenstein * specific command/input_mod/opcode_mod/fw-status to be debug. 7261daa4303SJack Morgenstein */ 7271daa4303SJack Morgenstein if (op == MLX4_CMD_SET_PORT && in_modifier == 1 && 7281daa4303SJack Morgenstein op_modifier == 0 && context->fw_status == CMD_STAT_BAD_SIZE) 7291daa4303SJack Morgenstein mlx4_dbg(dev, "command 0x%x failed: fw status = 0x%x\n", 7301daa4303SJack Morgenstein op, context->fw_status); 7311daa4303SJack Morgenstein else 732e8f081aaSYevgeny Petrilin mlx4_err(dev, "command 0x%x failed: fw status = 0x%x\n", 733e8f081aaSYevgeny Petrilin op, context->fw_status); 734f5aef5aaSYishai Hadas if (dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR) 735f5aef5aaSYishai Hadas err = mlx4_internal_err_ret_value(dev, op, op_modifier); 736f5aef5aaSYishai Hadas else if (mlx4_closing_cmd_fatal_error(op, context->fw_status)) 737f5aef5aaSYishai Hadas goto out_reset; 738f5aef5aaSYishai Hadas 7395a2cc190SJeff Kirsher goto out; 740e8f081aaSYevgeny Petrilin } 7415a2cc190SJeff Kirsher 7425a2cc190SJeff Kirsher if (out_is_imm) 7435a2cc190SJeff Kirsher *out_param = context->out_param; 7445a2cc190SJeff Kirsher 745f5aef5aaSYishai Hadas out_reset: 746f5aef5aaSYishai Hadas if (err) 747f5aef5aaSYishai Hadas err = mlx4_cmd_reset_flow(dev, op, op_modifier, err); 7485a2cc190SJeff Kirsher out: 7495a2cc190SJeff Kirsher spin_lock(&cmd->context_lock); 7505a2cc190SJeff Kirsher context->next = cmd->free_head; 7515a2cc190SJeff Kirsher cmd->free_head = context - cmd->context; 7525a2cc190SJeff Kirsher spin_unlock(&cmd->context_lock); 7535a2cc190SJeff Kirsher 7545a2cc190SJeff Kirsher up(&cmd->event_sem); 7555a2cc190SJeff Kirsher return err; 7565a2cc190SJeff Kirsher } 7575a2cc190SJeff Kirsher 7585a2cc190SJeff Kirsher int __mlx4_cmd(struct mlx4_dev *dev, u64 in_param, u64 *out_param, 7595a2cc190SJeff Kirsher int out_is_imm, u32 in_modifier, u8 op_modifier, 760f9baff50SJack Morgenstein u16 op, unsigned long timeout, int native) 7615a2cc190SJeff Kirsher { 762872bf2fbSYishai Hadas if (pci_channel_offline(dev->persist->pdev)) 763f5aef5aaSYishai Hadas return mlx4_cmd_reset_flow(dev, op, op_modifier, -EIO); 76457dbf29aSKleber Sacilotto de Souza 765e8f081aaSYevgeny Petrilin if (!mlx4_is_mfunc(dev) || (native && mlx4_is_master(dev))) { 766f5aef5aaSYishai Hadas if (dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR) 767f5aef5aaSYishai Hadas return mlx4_internal_err_ret_value(dev, op, 768f5aef5aaSYishai Hadas op_modifier); 7695a2cc190SJeff Kirsher if (mlx4_priv(dev)->cmd.use_events) 770e8f081aaSYevgeny Petrilin return mlx4_cmd_wait(dev, in_param, out_param, 771e8f081aaSYevgeny Petrilin out_is_imm, in_modifier, 772e8f081aaSYevgeny Petrilin op_modifier, op, timeout); 7735a2cc190SJeff Kirsher else 774e8f081aaSYevgeny Petrilin return mlx4_cmd_poll(dev, in_param, out_param, 775e8f081aaSYevgeny Petrilin out_is_imm, in_modifier, 776e8f081aaSYevgeny Petrilin op_modifier, op, timeout); 777e8f081aaSYevgeny Petrilin } 778e8f081aaSYevgeny Petrilin return mlx4_slave_cmd(dev, in_param, out_param, out_is_imm, 7795a2cc190SJeff Kirsher in_modifier, op_modifier, op, timeout); 7805a2cc190SJeff Kirsher } 7815a2cc190SJeff Kirsher EXPORT_SYMBOL_GPL(__mlx4_cmd); 7825a2cc190SJeff Kirsher 783e8f081aaSYevgeny Petrilin 78455ad3592SYishai Hadas int mlx4_ARM_COMM_CHANNEL(struct mlx4_dev *dev) 785e8f081aaSYevgeny Petrilin { 786e8f081aaSYevgeny Petrilin return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_ARM_COMM_CHANNEL, 787e8f081aaSYevgeny Petrilin MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE); 788e8f081aaSYevgeny Petrilin } 789e8f081aaSYevgeny Petrilin 790e8f081aaSYevgeny Petrilin static int mlx4_ACCESS_MEM(struct mlx4_dev *dev, u64 master_addr, 791e8f081aaSYevgeny Petrilin int slave, u64 slave_addr, 792e8f081aaSYevgeny Petrilin int size, int is_read) 793e8f081aaSYevgeny Petrilin { 794e8f081aaSYevgeny Petrilin u64 in_param; 795e8f081aaSYevgeny Petrilin u64 out_param; 796e8f081aaSYevgeny Petrilin 797e8f081aaSYevgeny Petrilin if ((slave_addr & 0xfff) | (master_addr & 0xfff) | 798e8f081aaSYevgeny Petrilin (slave & ~0x7f) | (size & 0xff)) { 7991a91de28SJoe Perches mlx4_err(dev, "Bad access mem params - slave_addr:0x%llx master_addr:0x%llx slave_id:%d size:%d\n", 800e8f081aaSYevgeny Petrilin slave_addr, master_addr, slave, size); 801e8f081aaSYevgeny Petrilin return -EINVAL; 802e8f081aaSYevgeny Petrilin } 803e8f081aaSYevgeny Petrilin 804e8f081aaSYevgeny Petrilin if (is_read) { 805e8f081aaSYevgeny Petrilin in_param = (u64) slave | slave_addr; 806e8f081aaSYevgeny Petrilin out_param = (u64) dev->caps.function | master_addr; 807e8f081aaSYevgeny Petrilin } else { 808e8f081aaSYevgeny Petrilin in_param = (u64) dev->caps.function | master_addr; 809e8f081aaSYevgeny Petrilin out_param = (u64) slave | slave_addr; 810e8f081aaSYevgeny Petrilin } 811e8f081aaSYevgeny Petrilin 812e8f081aaSYevgeny Petrilin return mlx4_cmd_imm(dev, in_param, &out_param, size, 0, 813e8f081aaSYevgeny Petrilin MLX4_CMD_ACCESS_MEM, 814e8f081aaSYevgeny Petrilin MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE); 815e8f081aaSYevgeny Petrilin } 816e8f081aaSYevgeny Petrilin 8170a9a0188SJack Morgenstein static int query_pkey_block(struct mlx4_dev *dev, u8 port, u16 index, u16 *pkey, 8180a9a0188SJack Morgenstein struct mlx4_cmd_mailbox *inbox, 8190a9a0188SJack Morgenstein struct mlx4_cmd_mailbox *outbox) 8200a9a0188SJack Morgenstein { 8210a9a0188SJack Morgenstein struct ib_smp *in_mad = (struct ib_smp *)(inbox->buf); 8220a9a0188SJack Morgenstein struct ib_smp *out_mad = (struct ib_smp *)(outbox->buf); 8230a9a0188SJack Morgenstein int err; 8240a9a0188SJack Morgenstein int i; 8250a9a0188SJack Morgenstein 8260a9a0188SJack Morgenstein if (index & 0x1f) 8270a9a0188SJack Morgenstein return -EINVAL; 8280a9a0188SJack Morgenstein 8290a9a0188SJack Morgenstein in_mad->attr_mod = cpu_to_be32(index / 32); 8300a9a0188SJack Morgenstein 8310a9a0188SJack Morgenstein err = mlx4_cmd_box(dev, inbox->dma, outbox->dma, port, 3, 8320a9a0188SJack Morgenstein MLX4_CMD_MAD_IFC, MLX4_CMD_TIME_CLASS_C, 8330a9a0188SJack Morgenstein MLX4_CMD_NATIVE); 8340a9a0188SJack Morgenstein if (err) 8350a9a0188SJack Morgenstein return err; 8360a9a0188SJack Morgenstein 8370a9a0188SJack Morgenstein for (i = 0; i < 32; ++i) 8380a9a0188SJack Morgenstein pkey[i] = be16_to_cpu(((__be16 *) out_mad->data)[i]); 8390a9a0188SJack Morgenstein 8400a9a0188SJack Morgenstein return err; 8410a9a0188SJack Morgenstein } 8420a9a0188SJack Morgenstein 8430a9a0188SJack Morgenstein static int get_full_pkey_table(struct mlx4_dev *dev, u8 port, u16 *table, 8440a9a0188SJack Morgenstein struct mlx4_cmd_mailbox *inbox, 8450a9a0188SJack Morgenstein struct mlx4_cmd_mailbox *outbox) 8460a9a0188SJack Morgenstein { 8470a9a0188SJack Morgenstein int i; 8480a9a0188SJack Morgenstein int err; 8490a9a0188SJack Morgenstein 8500a9a0188SJack Morgenstein for (i = 0; i < dev->caps.pkey_table_len[port]; i += 32) { 8510a9a0188SJack Morgenstein err = query_pkey_block(dev, port, i, table + i, inbox, outbox); 8520a9a0188SJack Morgenstein if (err) 8530a9a0188SJack Morgenstein return err; 8540a9a0188SJack Morgenstein } 8550a9a0188SJack Morgenstein 8560a9a0188SJack Morgenstein return 0; 8570a9a0188SJack Morgenstein } 8580a9a0188SJack Morgenstein #define PORT_CAPABILITY_LOCATION_IN_SMP 20 8590a9a0188SJack Morgenstein #define PORT_STATE_OFFSET 32 8600a9a0188SJack Morgenstein 8610a9a0188SJack Morgenstein static enum ib_port_state vf_port_state(struct mlx4_dev *dev, int port, int vf) 8620a9a0188SJack Morgenstein { 863a0c64a17SJack Morgenstein if (mlx4_get_slave_port_state(dev, vf, port) == SLAVE_PORT_UP) 864a0c64a17SJack Morgenstein return IB_PORT_ACTIVE; 865a0c64a17SJack Morgenstein else 8660a9a0188SJack Morgenstein return IB_PORT_DOWN; 8670a9a0188SJack Morgenstein } 8680a9a0188SJack Morgenstein 8690a9a0188SJack Morgenstein static int mlx4_MAD_IFC_wrapper(struct mlx4_dev *dev, int slave, 8700a9a0188SJack Morgenstein struct mlx4_vhcr *vhcr, 8710a9a0188SJack Morgenstein struct mlx4_cmd_mailbox *inbox, 8720a9a0188SJack Morgenstein struct mlx4_cmd_mailbox *outbox, 8730a9a0188SJack Morgenstein struct mlx4_cmd_info *cmd) 8740a9a0188SJack Morgenstein { 8750a9a0188SJack Morgenstein struct ib_smp *smp = inbox->buf; 8760a9a0188SJack Morgenstein u32 index; 8770a9a0188SJack Morgenstein u8 port; 87897982f5aSJack Morgenstein u8 opcode_modifier; 8790a9a0188SJack Morgenstein u16 *table; 8800a9a0188SJack Morgenstein int err; 8810a9a0188SJack Morgenstein int vidx, pidx; 88297982f5aSJack Morgenstein int network_view; 8830a9a0188SJack Morgenstein struct mlx4_priv *priv = mlx4_priv(dev); 8840a9a0188SJack Morgenstein struct ib_smp *outsmp = outbox->buf; 8850a9a0188SJack Morgenstein __be16 *outtab = (__be16 *)(outsmp->data); 8860a9a0188SJack Morgenstein __be32 slave_cap_mask; 887afa8fd1dSJack Morgenstein __be64 slave_node_guid; 88897982f5aSJack Morgenstein 8890a9a0188SJack Morgenstein port = vhcr->in_modifier; 8900a9a0188SJack Morgenstein 89197982f5aSJack Morgenstein /* network-view bit is for driver use only, and should not be passed to FW */ 89297982f5aSJack Morgenstein opcode_modifier = vhcr->op_modifier & ~0x8; /* clear netw view bit */ 89397982f5aSJack Morgenstein network_view = !!(vhcr->op_modifier & 0x8); 89497982f5aSJack Morgenstein 8950a9a0188SJack Morgenstein if (smp->base_version == 1 && 8960a9a0188SJack Morgenstein smp->mgmt_class == IB_MGMT_CLASS_SUBN_LID_ROUTED && 8970a9a0188SJack Morgenstein smp->class_version == 1) { 89897982f5aSJack Morgenstein /* host view is paravirtualized */ 89997982f5aSJack Morgenstein if (!network_view && smp->method == IB_MGMT_METHOD_GET) { 9000a9a0188SJack Morgenstein if (smp->attr_id == IB_SMP_ATTR_PKEY_TABLE) { 9010a9a0188SJack Morgenstein index = be32_to_cpu(smp->attr_mod); 9020a9a0188SJack Morgenstein if (port < 1 || port > dev->caps.num_ports) 9030a9a0188SJack Morgenstein return -EINVAL; 90419ab574fSMatan Barak table = kcalloc((dev->caps.pkey_table_len[port] / 32) + 1, 90519ab574fSMatan Barak sizeof(*table) * 32, GFP_KERNEL); 90619ab574fSMatan Barak 9070a9a0188SJack Morgenstein if (!table) 9080a9a0188SJack Morgenstein return -ENOMEM; 9090a9a0188SJack Morgenstein /* need to get the full pkey table because the paravirtualized 9100a9a0188SJack Morgenstein * pkeys may be scattered among several pkey blocks. 9110a9a0188SJack Morgenstein */ 9120a9a0188SJack Morgenstein err = get_full_pkey_table(dev, port, table, inbox, outbox); 9130a9a0188SJack Morgenstein if (!err) { 9140a9a0188SJack Morgenstein for (vidx = index * 32; vidx < (index + 1) * 32; ++vidx) { 9150a9a0188SJack Morgenstein pidx = priv->virt2phys_pkey[slave][port - 1][vidx]; 9160a9a0188SJack Morgenstein outtab[vidx % 32] = cpu_to_be16(table[pidx]); 9170a9a0188SJack Morgenstein } 9180a9a0188SJack Morgenstein } 9190a9a0188SJack Morgenstein kfree(table); 9200a9a0188SJack Morgenstein return err; 9210a9a0188SJack Morgenstein } 9220a9a0188SJack Morgenstein if (smp->attr_id == IB_SMP_ATTR_PORT_INFO) { 9230a9a0188SJack Morgenstein /*get the slave specific caps:*/ 9240a9a0188SJack Morgenstein /*do the command */ 9250a9a0188SJack Morgenstein err = mlx4_cmd_box(dev, inbox->dma, outbox->dma, 92697982f5aSJack Morgenstein vhcr->in_modifier, opcode_modifier, 9270a9a0188SJack Morgenstein vhcr->op, MLX4_CMD_TIME_CLASS_C, MLX4_CMD_NATIVE); 9280a9a0188SJack Morgenstein /* modify the response for slaves */ 9290a9a0188SJack Morgenstein if (!err && slave != mlx4_master_func_num(dev)) { 9300a9a0188SJack Morgenstein u8 *state = outsmp->data + PORT_STATE_OFFSET; 9310a9a0188SJack Morgenstein 9320a9a0188SJack Morgenstein *state = (*state & 0xf0) | vf_port_state(dev, port, slave); 9330a9a0188SJack Morgenstein slave_cap_mask = priv->mfunc.master.slave_state[slave].ib_cap_mask[port]; 9340a9a0188SJack Morgenstein memcpy(outsmp->data + PORT_CAPABILITY_LOCATION_IN_SMP, &slave_cap_mask, 4); 9350a9a0188SJack Morgenstein } 9360a9a0188SJack Morgenstein return err; 9370a9a0188SJack Morgenstein } 9380a9a0188SJack Morgenstein if (smp->attr_id == IB_SMP_ATTR_GUID_INFO) { 9390a9a0188SJack Morgenstein /* compute slave's gid block */ 9400a9a0188SJack Morgenstein smp->attr_mod = cpu_to_be32(slave / 8); 9410a9a0188SJack Morgenstein /* execute cmd */ 9420a9a0188SJack Morgenstein err = mlx4_cmd_box(dev, inbox->dma, outbox->dma, 94397982f5aSJack Morgenstein vhcr->in_modifier, opcode_modifier, 9440a9a0188SJack Morgenstein vhcr->op, MLX4_CMD_TIME_CLASS_C, MLX4_CMD_NATIVE); 9450a9a0188SJack Morgenstein if (!err) { 9460a9a0188SJack Morgenstein /* if needed, move slave gid to index 0 */ 9470a9a0188SJack Morgenstein if (slave % 8) 9480a9a0188SJack Morgenstein memcpy(outsmp->data, 9490a9a0188SJack Morgenstein outsmp->data + (slave % 8) * 8, 8); 9500a9a0188SJack Morgenstein /* delete all other gids */ 9510a9a0188SJack Morgenstein memset(outsmp->data + 8, 0, 56); 9520a9a0188SJack Morgenstein } 9530a9a0188SJack Morgenstein return err; 9540a9a0188SJack Morgenstein } 955afa8fd1dSJack Morgenstein if (smp->attr_id == IB_SMP_ATTR_NODE_INFO) { 956afa8fd1dSJack Morgenstein err = mlx4_cmd_box(dev, inbox->dma, outbox->dma, 95797982f5aSJack Morgenstein vhcr->in_modifier, opcode_modifier, 958afa8fd1dSJack Morgenstein vhcr->op, MLX4_CMD_TIME_CLASS_C, MLX4_CMD_NATIVE); 959afa8fd1dSJack Morgenstein if (!err) { 960afa8fd1dSJack Morgenstein slave_node_guid = mlx4_get_slave_node_guid(dev, slave); 961afa8fd1dSJack Morgenstein memcpy(outsmp->data + 12, &slave_node_guid, 8); 962afa8fd1dSJack Morgenstein } 963afa8fd1dSJack Morgenstein return err; 964afa8fd1dSJack Morgenstein } 9650a9a0188SJack Morgenstein } 9660a9a0188SJack Morgenstein } 96797982f5aSJack Morgenstein 96897982f5aSJack Morgenstein /* Non-privileged VFs are only allowed "host" view LID-routed 'Get' MADs. 96997982f5aSJack Morgenstein * These are the MADs used by ib verbs (such as ib_query_gids). 97097982f5aSJack Morgenstein */ 9710a9a0188SJack Morgenstein if (slave != mlx4_master_func_num(dev) && 97297982f5aSJack Morgenstein !mlx4_vf_smi_enabled(dev, slave, port)) { 97397982f5aSJack Morgenstein if (!(smp->mgmt_class == IB_MGMT_CLASS_SUBN_LID_ROUTED && 97497982f5aSJack Morgenstein smp->method == IB_MGMT_METHOD_GET) || network_view) { 97597982f5aSJack Morgenstein mlx4_err(dev, "Unprivileged slave %d is trying to execute a Subnet MGMT MAD, class 0x%x, method 0x%x, view=%s for attr 0x%x. Rejecting\n", 9760a9a0188SJack Morgenstein slave, smp->method, smp->mgmt_class, 97797982f5aSJack Morgenstein network_view ? "Network" : "Host", 9780a9a0188SJack Morgenstein be16_to_cpu(smp->attr_id)); 9790a9a0188SJack Morgenstein return -EPERM; 9800a9a0188SJack Morgenstein } 98197982f5aSJack Morgenstein } 98297982f5aSJack Morgenstein 9830a9a0188SJack Morgenstein return mlx4_cmd_box(dev, inbox->dma, outbox->dma, 98497982f5aSJack Morgenstein vhcr->in_modifier, opcode_modifier, 9850a9a0188SJack Morgenstein vhcr->op, MLX4_CMD_TIME_CLASS_C, MLX4_CMD_NATIVE); 9860a9a0188SJack Morgenstein } 9870a9a0188SJack Morgenstein 988b7475794SOr Gerlitz static int mlx4_CMD_EPERM_wrapper(struct mlx4_dev *dev, int slave, 989fe6f700dSYevgeny Petrilin struct mlx4_vhcr *vhcr, 990fe6f700dSYevgeny Petrilin struct mlx4_cmd_mailbox *inbox, 991fe6f700dSYevgeny Petrilin struct mlx4_cmd_mailbox *outbox, 992fe6f700dSYevgeny Petrilin struct mlx4_cmd_info *cmd) 993fe6f700dSYevgeny Petrilin { 994fe6f700dSYevgeny Petrilin return -EPERM; 995fe6f700dSYevgeny Petrilin } 996fe6f700dSYevgeny Petrilin 997e8f081aaSYevgeny Petrilin int mlx4_DMA_wrapper(struct mlx4_dev *dev, int slave, 998e8f081aaSYevgeny Petrilin struct mlx4_vhcr *vhcr, 999e8f081aaSYevgeny Petrilin struct mlx4_cmd_mailbox *inbox, 1000e8f081aaSYevgeny Petrilin struct mlx4_cmd_mailbox *outbox, 1001e8f081aaSYevgeny Petrilin struct mlx4_cmd_info *cmd) 1002e8f081aaSYevgeny Petrilin { 1003e8f081aaSYevgeny Petrilin u64 in_param; 1004e8f081aaSYevgeny Petrilin u64 out_param; 1005e8f081aaSYevgeny Petrilin int err; 1006e8f081aaSYevgeny Petrilin 1007e8f081aaSYevgeny Petrilin in_param = cmd->has_inbox ? (u64) inbox->dma : vhcr->in_param; 1008e8f081aaSYevgeny Petrilin out_param = cmd->has_outbox ? (u64) outbox->dma : vhcr->out_param; 1009e8f081aaSYevgeny Petrilin if (cmd->encode_slave_id) { 1010e8f081aaSYevgeny Petrilin in_param &= 0xffffffffffffff00ll; 1011e8f081aaSYevgeny Petrilin in_param |= slave; 1012e8f081aaSYevgeny Petrilin } 1013e8f081aaSYevgeny Petrilin 1014e8f081aaSYevgeny Petrilin err = __mlx4_cmd(dev, in_param, &out_param, cmd->out_is_imm, 1015e8f081aaSYevgeny Petrilin vhcr->in_modifier, vhcr->op_modifier, vhcr->op, 1016e8f081aaSYevgeny Petrilin MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE); 1017e8f081aaSYevgeny Petrilin 1018e8f081aaSYevgeny Petrilin if (cmd->out_is_imm) 1019e8f081aaSYevgeny Petrilin vhcr->out_param = out_param; 1020e8f081aaSYevgeny Petrilin 1021e8f081aaSYevgeny Petrilin return err; 1022e8f081aaSYevgeny Petrilin } 1023e8f081aaSYevgeny Petrilin 1024e8f081aaSYevgeny Petrilin static struct mlx4_cmd_info cmd_info[] = { 1025e8f081aaSYevgeny Petrilin { 1026e8f081aaSYevgeny Petrilin .opcode = MLX4_CMD_QUERY_FW, 1027e8f081aaSYevgeny Petrilin .has_inbox = false, 1028e8f081aaSYevgeny Petrilin .has_outbox = true, 1029e8f081aaSYevgeny Petrilin .out_is_imm = false, 1030e8f081aaSYevgeny Petrilin .encode_slave_id = false, 1031e8f081aaSYevgeny Petrilin .verify = NULL, 1032b91cb3ebSJack Morgenstein .wrapper = mlx4_QUERY_FW_wrapper 1033e8f081aaSYevgeny Petrilin }, 1034e8f081aaSYevgeny Petrilin { 1035e8f081aaSYevgeny Petrilin .opcode = MLX4_CMD_QUERY_HCA, 1036e8f081aaSYevgeny Petrilin .has_inbox = false, 1037e8f081aaSYevgeny Petrilin .has_outbox = true, 1038e8f081aaSYevgeny Petrilin .out_is_imm = false, 1039e8f081aaSYevgeny Petrilin .encode_slave_id = false, 1040e8f081aaSYevgeny Petrilin .verify = NULL, 1041e8f081aaSYevgeny Petrilin .wrapper = NULL 1042e8f081aaSYevgeny Petrilin }, 1043e8f081aaSYevgeny Petrilin { 1044e8f081aaSYevgeny Petrilin .opcode = MLX4_CMD_QUERY_DEV_CAP, 1045e8f081aaSYevgeny Petrilin .has_inbox = false, 1046e8f081aaSYevgeny Petrilin .has_outbox = true, 1047e8f081aaSYevgeny Petrilin .out_is_imm = false, 1048e8f081aaSYevgeny Petrilin .encode_slave_id = false, 1049e8f081aaSYevgeny Petrilin .verify = NULL, 1050b91cb3ebSJack Morgenstein .wrapper = mlx4_QUERY_DEV_CAP_wrapper 1051e8f081aaSYevgeny Petrilin }, 1052c82e9aa0SEli Cohen { 1053c82e9aa0SEli Cohen .opcode = MLX4_CMD_QUERY_FUNC_CAP, 1054c82e9aa0SEli Cohen .has_inbox = false, 1055c82e9aa0SEli Cohen .has_outbox = true, 1056c82e9aa0SEli Cohen .out_is_imm = false, 1057c82e9aa0SEli Cohen .encode_slave_id = false, 1058c82e9aa0SEli Cohen .verify = NULL, 1059c82e9aa0SEli Cohen .wrapper = mlx4_QUERY_FUNC_CAP_wrapper 1060c82e9aa0SEli Cohen }, 1061c82e9aa0SEli Cohen { 1062c82e9aa0SEli Cohen .opcode = MLX4_CMD_QUERY_ADAPTER, 1063c82e9aa0SEli Cohen .has_inbox = false, 1064c82e9aa0SEli Cohen .has_outbox = true, 1065c82e9aa0SEli Cohen .out_is_imm = false, 1066c82e9aa0SEli Cohen .encode_slave_id = false, 1067c82e9aa0SEli Cohen .verify = NULL, 1068c82e9aa0SEli Cohen .wrapper = NULL 1069c82e9aa0SEli Cohen }, 1070c82e9aa0SEli Cohen { 1071c82e9aa0SEli Cohen .opcode = MLX4_CMD_INIT_PORT, 1072c82e9aa0SEli Cohen .has_inbox = false, 1073c82e9aa0SEli Cohen .has_outbox = false, 1074c82e9aa0SEli Cohen .out_is_imm = false, 1075c82e9aa0SEli Cohen .encode_slave_id = false, 1076c82e9aa0SEli Cohen .verify = NULL, 1077c82e9aa0SEli Cohen .wrapper = mlx4_INIT_PORT_wrapper 1078c82e9aa0SEli Cohen }, 1079c82e9aa0SEli Cohen { 1080c82e9aa0SEli Cohen .opcode = MLX4_CMD_CLOSE_PORT, 1081c82e9aa0SEli Cohen .has_inbox = false, 1082c82e9aa0SEli Cohen .has_outbox = false, 1083c82e9aa0SEli Cohen .out_is_imm = false, 1084c82e9aa0SEli Cohen .encode_slave_id = false, 1085c82e9aa0SEli Cohen .verify = NULL, 1086c82e9aa0SEli Cohen .wrapper = mlx4_CLOSE_PORT_wrapper 1087c82e9aa0SEli Cohen }, 1088c82e9aa0SEli Cohen { 1089c82e9aa0SEli Cohen .opcode = MLX4_CMD_QUERY_PORT, 1090c82e9aa0SEli Cohen .has_inbox = false, 1091c82e9aa0SEli Cohen .has_outbox = true, 1092c82e9aa0SEli Cohen .out_is_imm = false, 1093c82e9aa0SEli Cohen .encode_slave_id = false, 1094c82e9aa0SEli Cohen .verify = NULL, 1095c82e9aa0SEli Cohen .wrapper = mlx4_QUERY_PORT_wrapper 1096c82e9aa0SEli Cohen }, 1097c82e9aa0SEli Cohen { 1098ffe455adSEugenia Emantayev .opcode = MLX4_CMD_SET_PORT, 1099ffe455adSEugenia Emantayev .has_inbox = true, 1100ffe455adSEugenia Emantayev .has_outbox = false, 1101ffe455adSEugenia Emantayev .out_is_imm = false, 1102ffe455adSEugenia Emantayev .encode_slave_id = false, 1103ffe455adSEugenia Emantayev .verify = NULL, 1104ffe455adSEugenia Emantayev .wrapper = mlx4_SET_PORT_wrapper 1105ffe455adSEugenia Emantayev }, 1106ffe455adSEugenia Emantayev { 1107c82e9aa0SEli Cohen .opcode = MLX4_CMD_MAP_EQ, 1108c82e9aa0SEli Cohen .has_inbox = false, 1109c82e9aa0SEli Cohen .has_outbox = false, 1110c82e9aa0SEli Cohen .out_is_imm = false, 1111c82e9aa0SEli Cohen .encode_slave_id = false, 1112c82e9aa0SEli Cohen .verify = NULL, 1113c82e9aa0SEli Cohen .wrapper = mlx4_MAP_EQ_wrapper 1114c82e9aa0SEli Cohen }, 1115c82e9aa0SEli Cohen { 1116c82e9aa0SEli Cohen .opcode = MLX4_CMD_SW2HW_EQ, 1117c82e9aa0SEli Cohen .has_inbox = true, 1118c82e9aa0SEli Cohen .has_outbox = false, 1119c82e9aa0SEli Cohen .out_is_imm = false, 1120c82e9aa0SEli Cohen .encode_slave_id = true, 1121c82e9aa0SEli Cohen .verify = NULL, 1122c82e9aa0SEli Cohen .wrapper = mlx4_SW2HW_EQ_wrapper 1123c82e9aa0SEli Cohen }, 1124c82e9aa0SEli Cohen { 1125c82e9aa0SEli Cohen .opcode = MLX4_CMD_HW_HEALTH_CHECK, 1126c82e9aa0SEli Cohen .has_inbox = false, 1127c82e9aa0SEli Cohen .has_outbox = false, 1128c82e9aa0SEli Cohen .out_is_imm = false, 1129c82e9aa0SEli Cohen .encode_slave_id = false, 1130c82e9aa0SEli Cohen .verify = NULL, 1131c82e9aa0SEli Cohen .wrapper = NULL 1132c82e9aa0SEli Cohen }, 1133c82e9aa0SEli Cohen { 1134c82e9aa0SEli Cohen .opcode = MLX4_CMD_NOP, 1135c82e9aa0SEli Cohen .has_inbox = false, 1136c82e9aa0SEli Cohen .has_outbox = false, 1137c82e9aa0SEli Cohen .out_is_imm = false, 1138c82e9aa0SEli Cohen .encode_slave_id = false, 1139c82e9aa0SEli Cohen .verify = NULL, 1140c82e9aa0SEli Cohen .wrapper = NULL 1141c82e9aa0SEli Cohen }, 1142c82e9aa0SEli Cohen { 1143d18f141aSOr Gerlitz .opcode = MLX4_CMD_CONFIG_DEV, 1144d18f141aSOr Gerlitz .has_inbox = false, 1145d475c95bSMatan Barak .has_outbox = true, 1146d18f141aSOr Gerlitz .out_is_imm = false, 1147d18f141aSOr Gerlitz .encode_slave_id = false, 1148d18f141aSOr Gerlitz .verify = NULL, 1149d475c95bSMatan Barak .wrapper = mlx4_CONFIG_DEV_wrapper 1150d18f141aSOr Gerlitz }, 1151d18f141aSOr Gerlitz { 1152c82e9aa0SEli Cohen .opcode = MLX4_CMD_ALLOC_RES, 1153c82e9aa0SEli Cohen .has_inbox = false, 1154c82e9aa0SEli Cohen .has_outbox = false, 1155c82e9aa0SEli Cohen .out_is_imm = true, 1156c82e9aa0SEli Cohen .encode_slave_id = false, 1157c82e9aa0SEli Cohen .verify = NULL, 1158c82e9aa0SEli Cohen .wrapper = mlx4_ALLOC_RES_wrapper 1159c82e9aa0SEli Cohen }, 1160c82e9aa0SEli Cohen { 1161c82e9aa0SEli Cohen .opcode = MLX4_CMD_FREE_RES, 1162c82e9aa0SEli Cohen .has_inbox = false, 1163c82e9aa0SEli Cohen .has_outbox = false, 1164c82e9aa0SEli Cohen .out_is_imm = false, 1165c82e9aa0SEli Cohen .encode_slave_id = false, 1166c82e9aa0SEli Cohen .verify = NULL, 1167c82e9aa0SEli Cohen .wrapper = mlx4_FREE_RES_wrapper 1168c82e9aa0SEli Cohen }, 1169c82e9aa0SEli Cohen { 1170c82e9aa0SEli Cohen .opcode = MLX4_CMD_SW2HW_MPT, 1171c82e9aa0SEli Cohen .has_inbox = true, 1172c82e9aa0SEli Cohen .has_outbox = false, 1173c82e9aa0SEli Cohen .out_is_imm = false, 1174c82e9aa0SEli Cohen .encode_slave_id = true, 1175c82e9aa0SEli Cohen .verify = NULL, 1176c82e9aa0SEli Cohen .wrapper = mlx4_SW2HW_MPT_wrapper 1177c82e9aa0SEli Cohen }, 1178c82e9aa0SEli Cohen { 1179c82e9aa0SEli Cohen .opcode = MLX4_CMD_QUERY_MPT, 1180c82e9aa0SEli Cohen .has_inbox = false, 1181c82e9aa0SEli Cohen .has_outbox = true, 1182c82e9aa0SEli Cohen .out_is_imm = false, 1183c82e9aa0SEli Cohen .encode_slave_id = false, 1184c82e9aa0SEli Cohen .verify = NULL, 1185c82e9aa0SEli Cohen .wrapper = mlx4_QUERY_MPT_wrapper 1186c82e9aa0SEli Cohen }, 1187c82e9aa0SEli Cohen { 1188c82e9aa0SEli Cohen .opcode = MLX4_CMD_HW2SW_MPT, 1189c82e9aa0SEli Cohen .has_inbox = false, 1190c82e9aa0SEli Cohen .has_outbox = false, 1191c82e9aa0SEli Cohen .out_is_imm = false, 1192c82e9aa0SEli Cohen .encode_slave_id = false, 1193c82e9aa0SEli Cohen .verify = NULL, 1194c82e9aa0SEli Cohen .wrapper = mlx4_HW2SW_MPT_wrapper 1195c82e9aa0SEli Cohen }, 1196c82e9aa0SEli Cohen { 1197c82e9aa0SEli Cohen .opcode = MLX4_CMD_READ_MTT, 1198c82e9aa0SEli Cohen .has_inbox = false, 1199c82e9aa0SEli Cohen .has_outbox = true, 1200c82e9aa0SEli Cohen .out_is_imm = false, 1201c82e9aa0SEli Cohen .encode_slave_id = false, 1202c82e9aa0SEli Cohen .verify = NULL, 1203c82e9aa0SEli Cohen .wrapper = NULL 1204c82e9aa0SEli Cohen }, 1205c82e9aa0SEli Cohen { 1206c82e9aa0SEli Cohen .opcode = MLX4_CMD_WRITE_MTT, 1207c82e9aa0SEli Cohen .has_inbox = true, 1208c82e9aa0SEli Cohen .has_outbox = false, 1209c82e9aa0SEli Cohen .out_is_imm = false, 1210c82e9aa0SEli Cohen .encode_slave_id = false, 1211c82e9aa0SEli Cohen .verify = NULL, 1212c82e9aa0SEli Cohen .wrapper = mlx4_WRITE_MTT_wrapper 1213c82e9aa0SEli Cohen }, 1214c82e9aa0SEli Cohen { 1215c82e9aa0SEli Cohen .opcode = MLX4_CMD_SYNC_TPT, 1216c82e9aa0SEli Cohen .has_inbox = true, 1217c82e9aa0SEli Cohen .has_outbox = false, 1218c82e9aa0SEli Cohen .out_is_imm = false, 1219c82e9aa0SEli Cohen .encode_slave_id = false, 1220c82e9aa0SEli Cohen .verify = NULL, 1221c82e9aa0SEli Cohen .wrapper = NULL 1222c82e9aa0SEli Cohen }, 1223c82e9aa0SEli Cohen { 1224c82e9aa0SEli Cohen .opcode = MLX4_CMD_HW2SW_EQ, 1225c82e9aa0SEli Cohen .has_inbox = false, 122630a5da5bSJack Morgenstein .has_outbox = false, 1227c82e9aa0SEli Cohen .out_is_imm = false, 1228c82e9aa0SEli Cohen .encode_slave_id = true, 1229c82e9aa0SEli Cohen .verify = NULL, 1230c82e9aa0SEli Cohen .wrapper = mlx4_HW2SW_EQ_wrapper 1231c82e9aa0SEli Cohen }, 1232c82e9aa0SEli Cohen { 1233c82e9aa0SEli Cohen .opcode = MLX4_CMD_QUERY_EQ, 1234c82e9aa0SEli Cohen .has_inbox = false, 1235c82e9aa0SEli Cohen .has_outbox = true, 1236c82e9aa0SEli Cohen .out_is_imm = false, 1237c82e9aa0SEli Cohen .encode_slave_id = true, 1238c82e9aa0SEli Cohen .verify = NULL, 1239c82e9aa0SEli Cohen .wrapper = mlx4_QUERY_EQ_wrapper 1240c82e9aa0SEli Cohen }, 1241c82e9aa0SEli Cohen { 1242c82e9aa0SEli Cohen .opcode = MLX4_CMD_SW2HW_CQ, 1243c82e9aa0SEli Cohen .has_inbox = true, 1244c82e9aa0SEli Cohen .has_outbox = false, 1245c82e9aa0SEli Cohen .out_is_imm = false, 1246c82e9aa0SEli Cohen .encode_slave_id = true, 1247c82e9aa0SEli Cohen .verify = NULL, 1248c82e9aa0SEli Cohen .wrapper = mlx4_SW2HW_CQ_wrapper 1249c82e9aa0SEli Cohen }, 1250c82e9aa0SEli Cohen { 1251c82e9aa0SEli Cohen .opcode = MLX4_CMD_HW2SW_CQ, 1252c82e9aa0SEli Cohen .has_inbox = false, 1253c82e9aa0SEli Cohen .has_outbox = false, 1254c82e9aa0SEli Cohen .out_is_imm = false, 1255c82e9aa0SEli Cohen .encode_slave_id = false, 1256c82e9aa0SEli Cohen .verify = NULL, 1257c82e9aa0SEli Cohen .wrapper = mlx4_HW2SW_CQ_wrapper 1258c82e9aa0SEli Cohen }, 1259c82e9aa0SEli Cohen { 1260c82e9aa0SEli Cohen .opcode = MLX4_CMD_QUERY_CQ, 1261c82e9aa0SEli Cohen .has_inbox = false, 1262c82e9aa0SEli Cohen .has_outbox = true, 1263c82e9aa0SEli Cohen .out_is_imm = false, 1264c82e9aa0SEli Cohen .encode_slave_id = false, 1265c82e9aa0SEli Cohen .verify = NULL, 1266c82e9aa0SEli Cohen .wrapper = mlx4_QUERY_CQ_wrapper 1267c82e9aa0SEli Cohen }, 1268c82e9aa0SEli Cohen { 1269c82e9aa0SEli Cohen .opcode = MLX4_CMD_MODIFY_CQ, 1270c82e9aa0SEli Cohen .has_inbox = true, 1271c82e9aa0SEli Cohen .has_outbox = false, 1272c82e9aa0SEli Cohen .out_is_imm = true, 1273c82e9aa0SEli Cohen .encode_slave_id = false, 1274c82e9aa0SEli Cohen .verify = NULL, 1275c82e9aa0SEli Cohen .wrapper = mlx4_MODIFY_CQ_wrapper 1276c82e9aa0SEli Cohen }, 1277c82e9aa0SEli Cohen { 1278c82e9aa0SEli Cohen .opcode = MLX4_CMD_SW2HW_SRQ, 1279c82e9aa0SEli Cohen .has_inbox = true, 1280c82e9aa0SEli Cohen .has_outbox = false, 1281c82e9aa0SEli Cohen .out_is_imm = false, 1282c82e9aa0SEli Cohen .encode_slave_id = true, 1283c82e9aa0SEli Cohen .verify = NULL, 1284c82e9aa0SEli Cohen .wrapper = mlx4_SW2HW_SRQ_wrapper 1285c82e9aa0SEli Cohen }, 1286c82e9aa0SEli Cohen { 1287c82e9aa0SEli Cohen .opcode = MLX4_CMD_HW2SW_SRQ, 1288c82e9aa0SEli Cohen .has_inbox = false, 1289c82e9aa0SEli Cohen .has_outbox = false, 1290c82e9aa0SEli Cohen .out_is_imm = false, 1291c82e9aa0SEli Cohen .encode_slave_id = false, 1292c82e9aa0SEli Cohen .verify = NULL, 1293c82e9aa0SEli Cohen .wrapper = mlx4_HW2SW_SRQ_wrapper 1294c82e9aa0SEli Cohen }, 1295c82e9aa0SEli Cohen { 1296c82e9aa0SEli Cohen .opcode = MLX4_CMD_QUERY_SRQ, 1297c82e9aa0SEli Cohen .has_inbox = false, 1298c82e9aa0SEli Cohen .has_outbox = true, 1299c82e9aa0SEli Cohen .out_is_imm = false, 1300c82e9aa0SEli Cohen .encode_slave_id = false, 1301c82e9aa0SEli Cohen .verify = NULL, 1302c82e9aa0SEli Cohen .wrapper = mlx4_QUERY_SRQ_wrapper 1303c82e9aa0SEli Cohen }, 1304c82e9aa0SEli Cohen { 1305c82e9aa0SEli Cohen .opcode = MLX4_CMD_ARM_SRQ, 1306c82e9aa0SEli Cohen .has_inbox = false, 1307c82e9aa0SEli Cohen .has_outbox = false, 1308c82e9aa0SEli Cohen .out_is_imm = false, 1309c82e9aa0SEli Cohen .encode_slave_id = false, 1310c82e9aa0SEli Cohen .verify = NULL, 1311c82e9aa0SEli Cohen .wrapper = mlx4_ARM_SRQ_wrapper 1312c82e9aa0SEli Cohen }, 1313c82e9aa0SEli Cohen { 1314c82e9aa0SEli Cohen .opcode = MLX4_CMD_RST2INIT_QP, 1315c82e9aa0SEli Cohen .has_inbox = true, 1316c82e9aa0SEli Cohen .has_outbox = false, 1317c82e9aa0SEli Cohen .out_is_imm = false, 1318c82e9aa0SEli Cohen .encode_slave_id = true, 1319c82e9aa0SEli Cohen .verify = NULL, 1320c82e9aa0SEli Cohen .wrapper = mlx4_RST2INIT_QP_wrapper 1321c82e9aa0SEli Cohen }, 1322c82e9aa0SEli Cohen { 1323c82e9aa0SEli Cohen .opcode = MLX4_CMD_INIT2INIT_QP, 1324c82e9aa0SEli Cohen .has_inbox = true, 1325c82e9aa0SEli Cohen .has_outbox = false, 1326c82e9aa0SEli Cohen .out_is_imm = false, 1327c82e9aa0SEli Cohen .encode_slave_id = false, 1328c82e9aa0SEli Cohen .verify = NULL, 132954679e14SJack Morgenstein .wrapper = mlx4_INIT2INIT_QP_wrapper 1330c82e9aa0SEli Cohen }, 1331c82e9aa0SEli Cohen { 1332c82e9aa0SEli Cohen .opcode = MLX4_CMD_INIT2RTR_QP, 1333c82e9aa0SEli Cohen .has_inbox = true, 1334c82e9aa0SEli Cohen .has_outbox = false, 1335c82e9aa0SEli Cohen .out_is_imm = false, 1336c82e9aa0SEli Cohen .encode_slave_id = false, 1337c82e9aa0SEli Cohen .verify = NULL, 1338c82e9aa0SEli Cohen .wrapper = mlx4_INIT2RTR_QP_wrapper 1339c82e9aa0SEli Cohen }, 1340c82e9aa0SEli Cohen { 1341c82e9aa0SEli Cohen .opcode = MLX4_CMD_RTR2RTS_QP, 1342c82e9aa0SEli Cohen .has_inbox = true, 1343c82e9aa0SEli Cohen .has_outbox = false, 1344c82e9aa0SEli Cohen .out_is_imm = false, 1345c82e9aa0SEli Cohen .encode_slave_id = false, 1346c82e9aa0SEli Cohen .verify = NULL, 134754679e14SJack Morgenstein .wrapper = mlx4_RTR2RTS_QP_wrapper 1348c82e9aa0SEli Cohen }, 1349c82e9aa0SEli Cohen { 1350c82e9aa0SEli Cohen .opcode = MLX4_CMD_RTS2RTS_QP, 1351c82e9aa0SEli Cohen .has_inbox = true, 1352c82e9aa0SEli Cohen .has_outbox = false, 1353c82e9aa0SEli Cohen .out_is_imm = false, 1354c82e9aa0SEli Cohen .encode_slave_id = false, 1355c82e9aa0SEli Cohen .verify = NULL, 135654679e14SJack Morgenstein .wrapper = mlx4_RTS2RTS_QP_wrapper 1357c82e9aa0SEli Cohen }, 1358c82e9aa0SEli Cohen { 1359c82e9aa0SEli Cohen .opcode = MLX4_CMD_SQERR2RTS_QP, 1360c82e9aa0SEli Cohen .has_inbox = true, 1361c82e9aa0SEli Cohen .has_outbox = false, 1362c82e9aa0SEli Cohen .out_is_imm = false, 1363c82e9aa0SEli Cohen .encode_slave_id = false, 1364c82e9aa0SEli Cohen .verify = NULL, 136554679e14SJack Morgenstein .wrapper = mlx4_SQERR2RTS_QP_wrapper 1366c82e9aa0SEli Cohen }, 1367c82e9aa0SEli Cohen { 1368c82e9aa0SEli Cohen .opcode = MLX4_CMD_2ERR_QP, 1369c82e9aa0SEli Cohen .has_inbox = false, 1370c82e9aa0SEli Cohen .has_outbox = false, 1371c82e9aa0SEli Cohen .out_is_imm = false, 1372c82e9aa0SEli Cohen .encode_slave_id = false, 1373c82e9aa0SEli Cohen .verify = NULL, 1374c82e9aa0SEli Cohen .wrapper = mlx4_GEN_QP_wrapper 1375c82e9aa0SEli Cohen }, 1376c82e9aa0SEli Cohen { 1377c82e9aa0SEli Cohen .opcode = MLX4_CMD_RTS2SQD_QP, 1378c82e9aa0SEli Cohen .has_inbox = false, 1379c82e9aa0SEli Cohen .has_outbox = false, 1380c82e9aa0SEli Cohen .out_is_imm = false, 1381c82e9aa0SEli Cohen .encode_slave_id = false, 1382c82e9aa0SEli Cohen .verify = NULL, 1383c82e9aa0SEli Cohen .wrapper = mlx4_GEN_QP_wrapper 1384c82e9aa0SEli Cohen }, 1385c82e9aa0SEli Cohen { 1386c82e9aa0SEli Cohen .opcode = MLX4_CMD_SQD2SQD_QP, 1387c82e9aa0SEli Cohen .has_inbox = true, 1388c82e9aa0SEli Cohen .has_outbox = false, 1389c82e9aa0SEli Cohen .out_is_imm = false, 1390c82e9aa0SEli Cohen .encode_slave_id = false, 1391c82e9aa0SEli Cohen .verify = NULL, 139254679e14SJack Morgenstein .wrapper = mlx4_SQD2SQD_QP_wrapper 1393c82e9aa0SEli Cohen }, 1394c82e9aa0SEli Cohen { 1395c82e9aa0SEli Cohen .opcode = MLX4_CMD_SQD2RTS_QP, 1396c82e9aa0SEli Cohen .has_inbox = true, 1397c82e9aa0SEli Cohen .has_outbox = false, 1398c82e9aa0SEli Cohen .out_is_imm = false, 1399c82e9aa0SEli Cohen .encode_slave_id = false, 1400c82e9aa0SEli Cohen .verify = NULL, 140154679e14SJack Morgenstein .wrapper = mlx4_SQD2RTS_QP_wrapper 1402c82e9aa0SEli Cohen }, 1403c82e9aa0SEli Cohen { 1404c82e9aa0SEli Cohen .opcode = MLX4_CMD_2RST_QP, 1405c82e9aa0SEli Cohen .has_inbox = false, 1406c82e9aa0SEli Cohen .has_outbox = false, 1407c82e9aa0SEli Cohen .out_is_imm = false, 1408c82e9aa0SEli Cohen .encode_slave_id = false, 1409c82e9aa0SEli Cohen .verify = NULL, 1410c82e9aa0SEli Cohen .wrapper = mlx4_2RST_QP_wrapper 1411c82e9aa0SEli Cohen }, 1412c82e9aa0SEli Cohen { 1413c82e9aa0SEli Cohen .opcode = MLX4_CMD_QUERY_QP, 1414c82e9aa0SEli Cohen .has_inbox = false, 1415c82e9aa0SEli Cohen .has_outbox = true, 1416c82e9aa0SEli Cohen .out_is_imm = false, 1417c82e9aa0SEli Cohen .encode_slave_id = false, 1418c82e9aa0SEli Cohen .verify = NULL, 1419c82e9aa0SEli Cohen .wrapper = mlx4_GEN_QP_wrapper 1420c82e9aa0SEli Cohen }, 1421c82e9aa0SEli Cohen { 1422c82e9aa0SEli Cohen .opcode = MLX4_CMD_SUSPEND_QP, 1423c82e9aa0SEli Cohen .has_inbox = false, 1424c82e9aa0SEli Cohen .has_outbox = false, 1425c82e9aa0SEli Cohen .out_is_imm = false, 1426c82e9aa0SEli Cohen .encode_slave_id = false, 1427c82e9aa0SEli Cohen .verify = NULL, 1428c82e9aa0SEli Cohen .wrapper = mlx4_GEN_QP_wrapper 1429c82e9aa0SEli Cohen }, 1430c82e9aa0SEli Cohen { 1431c82e9aa0SEli Cohen .opcode = MLX4_CMD_UNSUSPEND_QP, 1432c82e9aa0SEli Cohen .has_inbox = false, 1433c82e9aa0SEli Cohen .has_outbox = false, 1434c82e9aa0SEli Cohen .out_is_imm = false, 1435c82e9aa0SEli Cohen .encode_slave_id = false, 1436c82e9aa0SEli Cohen .verify = NULL, 1437c82e9aa0SEli Cohen .wrapper = mlx4_GEN_QP_wrapper 1438c82e9aa0SEli Cohen }, 1439c82e9aa0SEli Cohen { 1440b01978caSJack Morgenstein .opcode = MLX4_CMD_UPDATE_QP, 1441ce8d9e0dSMatan Barak .has_inbox = true, 1442b01978caSJack Morgenstein .has_outbox = false, 1443b01978caSJack Morgenstein .out_is_imm = false, 1444b01978caSJack Morgenstein .encode_slave_id = false, 1445b01978caSJack Morgenstein .verify = NULL, 1446ce8d9e0dSMatan Barak .wrapper = mlx4_UPDATE_QP_wrapper 1447b01978caSJack Morgenstein }, 1448b01978caSJack Morgenstein { 1449fe6f700dSYevgeny Petrilin .opcode = MLX4_CMD_GET_OP_REQ, 1450fe6f700dSYevgeny Petrilin .has_inbox = false, 1451fe6f700dSYevgeny Petrilin .has_outbox = false, 1452fe6f700dSYevgeny Petrilin .out_is_imm = false, 1453fe6f700dSYevgeny Petrilin .encode_slave_id = false, 1454fe6f700dSYevgeny Petrilin .verify = NULL, 1455b7475794SOr Gerlitz .wrapper = mlx4_CMD_EPERM_wrapper, 1456fe6f700dSYevgeny Petrilin }, 1457fe6f700dSYevgeny Petrilin { 14587e95bb99SIdo Shamay .opcode = MLX4_CMD_ALLOCATE_VPP, 14597e95bb99SIdo Shamay .has_inbox = false, 14607e95bb99SIdo Shamay .has_outbox = true, 14617e95bb99SIdo Shamay .out_is_imm = false, 14627e95bb99SIdo Shamay .encode_slave_id = false, 14637e95bb99SIdo Shamay .verify = NULL, 14647e95bb99SIdo Shamay .wrapper = mlx4_CMD_EPERM_wrapper, 14657e95bb99SIdo Shamay }, 14667e95bb99SIdo Shamay { 14671c29146dSIdo Shamay .opcode = MLX4_CMD_SET_VPORT_QOS, 14681c29146dSIdo Shamay .has_inbox = false, 14691c29146dSIdo Shamay .has_outbox = true, 14701c29146dSIdo Shamay .out_is_imm = false, 14711c29146dSIdo Shamay .encode_slave_id = false, 14721c29146dSIdo Shamay .verify = NULL, 14731c29146dSIdo Shamay .wrapper = mlx4_CMD_EPERM_wrapper, 14741c29146dSIdo Shamay }, 14751c29146dSIdo Shamay { 14760a9a0188SJack Morgenstein .opcode = MLX4_CMD_CONF_SPECIAL_QP, 14770a9a0188SJack Morgenstein .has_inbox = false, 14780a9a0188SJack Morgenstein .has_outbox = false, 14790a9a0188SJack Morgenstein .out_is_imm = false, 14800a9a0188SJack Morgenstein .encode_slave_id = false, 14810a9a0188SJack Morgenstein .verify = NULL, /* XXX verify: only demux can do this */ 14820a9a0188SJack Morgenstein .wrapper = NULL 14830a9a0188SJack Morgenstein }, 14840a9a0188SJack Morgenstein { 14850a9a0188SJack Morgenstein .opcode = MLX4_CMD_MAD_IFC, 14860a9a0188SJack Morgenstein .has_inbox = true, 14870a9a0188SJack Morgenstein .has_outbox = true, 14880a9a0188SJack Morgenstein .out_is_imm = false, 14890a9a0188SJack Morgenstein .encode_slave_id = false, 14900a9a0188SJack Morgenstein .verify = NULL, 14910a9a0188SJack Morgenstein .wrapper = mlx4_MAD_IFC_wrapper 14920a9a0188SJack Morgenstein }, 14930a9a0188SJack Morgenstein { 1494114840c3SJack Morgenstein .opcode = MLX4_CMD_MAD_DEMUX, 1495114840c3SJack Morgenstein .has_inbox = false, 1496114840c3SJack Morgenstein .has_outbox = false, 1497114840c3SJack Morgenstein .out_is_imm = false, 1498114840c3SJack Morgenstein .encode_slave_id = false, 1499114840c3SJack Morgenstein .verify = NULL, 1500114840c3SJack Morgenstein .wrapper = mlx4_CMD_EPERM_wrapper 1501114840c3SJack Morgenstein }, 1502114840c3SJack Morgenstein { 1503c82e9aa0SEli Cohen .opcode = MLX4_CMD_QUERY_IF_STAT, 1504c82e9aa0SEli Cohen .has_inbox = false, 1505c82e9aa0SEli Cohen .has_outbox = true, 1506c82e9aa0SEli Cohen .out_is_imm = false, 1507c82e9aa0SEli Cohen .encode_slave_id = false, 1508c82e9aa0SEli Cohen .verify = NULL, 1509c82e9aa0SEli Cohen .wrapper = mlx4_QUERY_IF_STAT_wrapper 1510c82e9aa0SEli Cohen }, 1511adbc7ac5SSaeed Mahameed { 1512adbc7ac5SSaeed Mahameed .opcode = MLX4_CMD_ACCESS_REG, 1513adbc7ac5SSaeed Mahameed .has_inbox = true, 1514adbc7ac5SSaeed Mahameed .has_outbox = true, 1515adbc7ac5SSaeed Mahameed .out_is_imm = false, 1516adbc7ac5SSaeed Mahameed .encode_slave_id = false, 1517adbc7ac5SSaeed Mahameed .verify = NULL, 15186e806699SSaeed Mahameed .wrapper = mlx4_ACCESS_REG_wrapper, 1519adbc7ac5SSaeed Mahameed }, 1520d237baa1SShani Michaeli { 1521d237baa1SShani Michaeli .opcode = MLX4_CMD_CONGESTION_CTRL_OPCODE, 1522d237baa1SShani Michaeli .has_inbox = false, 1523d237baa1SShani Michaeli .has_outbox = false, 1524d237baa1SShani Michaeli .out_is_imm = false, 1525d237baa1SShani Michaeli .encode_slave_id = false, 1526d237baa1SShani Michaeli .verify = NULL, 1527d237baa1SShani Michaeli .wrapper = mlx4_CMD_EPERM_wrapper, 1528d237baa1SShani Michaeli }, 1529c82e9aa0SEli Cohen /* Native multicast commands are not available for guests */ 1530c82e9aa0SEli Cohen { 1531c82e9aa0SEli Cohen .opcode = MLX4_CMD_QP_ATTACH, 1532c82e9aa0SEli Cohen .has_inbox = true, 1533c82e9aa0SEli Cohen .has_outbox = false, 1534c82e9aa0SEli Cohen .out_is_imm = false, 1535c82e9aa0SEli Cohen .encode_slave_id = false, 1536c82e9aa0SEli Cohen .verify = NULL, 1537c82e9aa0SEli Cohen .wrapper = mlx4_QP_ATTACH_wrapper 1538c82e9aa0SEli Cohen }, 1539c82e9aa0SEli Cohen { 15400ec2c0f8SEugenia Emantayev .opcode = MLX4_CMD_PROMISC, 15410ec2c0f8SEugenia Emantayev .has_inbox = false, 15420ec2c0f8SEugenia Emantayev .has_outbox = false, 15430ec2c0f8SEugenia Emantayev .out_is_imm = false, 15440ec2c0f8SEugenia Emantayev .encode_slave_id = false, 15450ec2c0f8SEugenia Emantayev .verify = NULL, 15460ec2c0f8SEugenia Emantayev .wrapper = mlx4_PROMISC_wrapper 15470ec2c0f8SEugenia Emantayev }, 1548ffe455adSEugenia Emantayev /* Ethernet specific commands */ 1549ffe455adSEugenia Emantayev { 1550ffe455adSEugenia Emantayev .opcode = MLX4_CMD_SET_VLAN_FLTR, 1551ffe455adSEugenia Emantayev .has_inbox = true, 1552ffe455adSEugenia Emantayev .has_outbox = false, 1553ffe455adSEugenia Emantayev .out_is_imm = false, 1554ffe455adSEugenia Emantayev .encode_slave_id = false, 1555ffe455adSEugenia Emantayev .verify = NULL, 1556ffe455adSEugenia Emantayev .wrapper = mlx4_SET_VLAN_FLTR_wrapper 1557ffe455adSEugenia Emantayev }, 1558ffe455adSEugenia Emantayev { 1559ffe455adSEugenia Emantayev .opcode = MLX4_CMD_SET_MCAST_FLTR, 1560ffe455adSEugenia Emantayev .has_inbox = false, 1561ffe455adSEugenia Emantayev .has_outbox = false, 1562ffe455adSEugenia Emantayev .out_is_imm = false, 1563ffe455adSEugenia Emantayev .encode_slave_id = false, 1564ffe455adSEugenia Emantayev .verify = NULL, 1565ffe455adSEugenia Emantayev .wrapper = mlx4_SET_MCAST_FLTR_wrapper 1566ffe455adSEugenia Emantayev }, 1567ffe455adSEugenia Emantayev { 1568ffe455adSEugenia Emantayev .opcode = MLX4_CMD_DUMP_ETH_STATS, 1569ffe455adSEugenia Emantayev .has_inbox = false, 1570ffe455adSEugenia Emantayev .has_outbox = true, 1571ffe455adSEugenia Emantayev .out_is_imm = false, 1572ffe455adSEugenia Emantayev .encode_slave_id = false, 1573ffe455adSEugenia Emantayev .verify = NULL, 1574ffe455adSEugenia Emantayev .wrapper = mlx4_DUMP_ETH_STATS_wrapper 1575ffe455adSEugenia Emantayev }, 15760ec2c0f8SEugenia Emantayev { 1577c82e9aa0SEli Cohen .opcode = MLX4_CMD_INFORM_FLR_DONE, 1578c82e9aa0SEli Cohen .has_inbox = false, 1579c82e9aa0SEli Cohen .has_outbox = false, 1580c82e9aa0SEli Cohen .out_is_imm = false, 1581c82e9aa0SEli Cohen .encode_slave_id = false, 1582c82e9aa0SEli Cohen .verify = NULL, 1583c82e9aa0SEli Cohen .wrapper = NULL 1584c82e9aa0SEli Cohen }, 15858fcfb4dbSHadar Hen Zion /* flow steering commands */ 15868fcfb4dbSHadar Hen Zion { 15878fcfb4dbSHadar Hen Zion .opcode = MLX4_QP_FLOW_STEERING_ATTACH, 15888fcfb4dbSHadar Hen Zion .has_inbox = true, 15898fcfb4dbSHadar Hen Zion .has_outbox = false, 15908fcfb4dbSHadar Hen Zion .out_is_imm = true, 15918fcfb4dbSHadar Hen Zion .encode_slave_id = false, 15928fcfb4dbSHadar Hen Zion .verify = NULL, 15938fcfb4dbSHadar Hen Zion .wrapper = mlx4_QP_FLOW_STEERING_ATTACH_wrapper 15948fcfb4dbSHadar Hen Zion }, 15958fcfb4dbSHadar Hen Zion { 15968fcfb4dbSHadar Hen Zion .opcode = MLX4_QP_FLOW_STEERING_DETACH, 15978fcfb4dbSHadar Hen Zion .has_inbox = false, 15988fcfb4dbSHadar Hen Zion .has_outbox = false, 15998fcfb4dbSHadar Hen Zion .out_is_imm = false, 16008fcfb4dbSHadar Hen Zion .encode_slave_id = false, 16018fcfb4dbSHadar Hen Zion .verify = NULL, 16028fcfb4dbSHadar Hen Zion .wrapper = mlx4_QP_FLOW_STEERING_DETACH_wrapper 16038fcfb4dbSHadar Hen Zion }, 16044de65803SMatan Barak { 16054de65803SMatan Barak .opcode = MLX4_FLOW_STEERING_IB_UC_QP_RANGE, 16064de65803SMatan Barak .has_inbox = false, 16074de65803SMatan Barak .has_outbox = false, 16084de65803SMatan Barak .out_is_imm = false, 16094de65803SMatan Barak .encode_slave_id = false, 16104de65803SMatan Barak .verify = NULL, 1611b7475794SOr Gerlitz .wrapper = mlx4_CMD_EPERM_wrapper 16124de65803SMatan Barak }, 161359e14e32SMoni Shoua { 161459e14e32SMoni Shoua .opcode = MLX4_CMD_VIRT_PORT_MAP, 161559e14e32SMoni Shoua .has_inbox = false, 161659e14e32SMoni Shoua .has_outbox = false, 161759e14e32SMoni Shoua .out_is_imm = false, 161859e14e32SMoni Shoua .encode_slave_id = false, 161959e14e32SMoni Shoua .verify = NULL, 162059e14e32SMoni Shoua .wrapper = mlx4_CMD_EPERM_wrapper 162159e14e32SMoni Shoua }, 1622e8f081aaSYevgeny Petrilin }; 1623e8f081aaSYevgeny Petrilin 1624e8f081aaSYevgeny Petrilin static int mlx4_master_process_vhcr(struct mlx4_dev *dev, int slave, 1625e8f081aaSYevgeny Petrilin struct mlx4_vhcr_cmd *in_vhcr) 1626e8f081aaSYevgeny Petrilin { 1627e8f081aaSYevgeny Petrilin struct mlx4_priv *priv = mlx4_priv(dev); 1628e8f081aaSYevgeny Petrilin struct mlx4_cmd_info *cmd = NULL; 1629e8f081aaSYevgeny Petrilin struct mlx4_vhcr_cmd *vhcr_cmd = in_vhcr ? in_vhcr : priv->mfunc.vhcr; 1630e8f081aaSYevgeny Petrilin struct mlx4_vhcr *vhcr; 1631e8f081aaSYevgeny Petrilin struct mlx4_cmd_mailbox *inbox = NULL; 1632e8f081aaSYevgeny Petrilin struct mlx4_cmd_mailbox *outbox = NULL; 1633e8f081aaSYevgeny Petrilin u64 in_param; 1634e8f081aaSYevgeny Petrilin u64 out_param; 1635e8f081aaSYevgeny Petrilin int ret = 0; 1636e8f081aaSYevgeny Petrilin int i; 163772be84f1SYevgeny Petrilin int err = 0; 1638e8f081aaSYevgeny Petrilin 1639e8f081aaSYevgeny Petrilin /* Create sw representation of Virtual HCR */ 1640e8f081aaSYevgeny Petrilin vhcr = kzalloc(sizeof(struct mlx4_vhcr), GFP_KERNEL); 1641e8f081aaSYevgeny Petrilin if (!vhcr) 1642e8f081aaSYevgeny Petrilin return -ENOMEM; 1643e8f081aaSYevgeny Petrilin 1644e8f081aaSYevgeny Petrilin /* DMA in the vHCR */ 1645e8f081aaSYevgeny Petrilin if (!in_vhcr) { 1646e8f081aaSYevgeny Petrilin ret = mlx4_ACCESS_MEM(dev, priv->mfunc.vhcr_dma, slave, 1647e8f081aaSYevgeny Petrilin priv->mfunc.master.slave_state[slave].vhcr_dma, 1648e8f081aaSYevgeny Petrilin ALIGN(sizeof(struct mlx4_vhcr_cmd), 1649e8f081aaSYevgeny Petrilin MLX4_ACCESS_MEM_ALIGN), 1); 1650e8f081aaSYevgeny Petrilin if (ret) { 16510cd93027SYishai Hadas if (!(dev->persist->state & 16520cd93027SYishai Hadas MLX4_DEVICE_STATE_INTERNAL_ERROR)) 16531a91de28SJoe Perches mlx4_err(dev, "%s: Failed reading vhcr ret: 0x%x\n", 16541a91de28SJoe Perches __func__, ret); 1655e8f081aaSYevgeny Petrilin kfree(vhcr); 1656e8f081aaSYevgeny Petrilin return ret; 1657e8f081aaSYevgeny Petrilin } 1658e8f081aaSYevgeny Petrilin } 1659e8f081aaSYevgeny Petrilin 1660e8f081aaSYevgeny Petrilin /* Fill SW VHCR fields */ 1661e8f081aaSYevgeny Petrilin vhcr->in_param = be64_to_cpu(vhcr_cmd->in_param); 1662e8f081aaSYevgeny Petrilin vhcr->out_param = be64_to_cpu(vhcr_cmd->out_param); 1663e8f081aaSYevgeny Petrilin vhcr->in_modifier = be32_to_cpu(vhcr_cmd->in_modifier); 1664e8f081aaSYevgeny Petrilin vhcr->token = be16_to_cpu(vhcr_cmd->token); 1665e8f081aaSYevgeny Petrilin vhcr->op = be16_to_cpu(vhcr_cmd->opcode) & 0xfff; 1666e8f081aaSYevgeny Petrilin vhcr->op_modifier = (u8) (be16_to_cpu(vhcr_cmd->opcode) >> 12); 1667e8f081aaSYevgeny Petrilin vhcr->e_bit = vhcr_cmd->flags & (1 << 6); 1668e8f081aaSYevgeny Petrilin 1669e8f081aaSYevgeny Petrilin /* Lookup command */ 1670e8f081aaSYevgeny Petrilin for (i = 0; i < ARRAY_SIZE(cmd_info); ++i) { 1671e8f081aaSYevgeny Petrilin if (vhcr->op == cmd_info[i].opcode) { 1672e8f081aaSYevgeny Petrilin cmd = &cmd_info[i]; 1673e8f081aaSYevgeny Petrilin break; 1674e8f081aaSYevgeny Petrilin } 1675e8f081aaSYevgeny Petrilin } 1676e8f081aaSYevgeny Petrilin if (!cmd) { 1677e8f081aaSYevgeny Petrilin mlx4_err(dev, "Unknown command:0x%x accepted from slave:%d\n", 1678e8f081aaSYevgeny Petrilin vhcr->op, slave); 167972be84f1SYevgeny Petrilin vhcr_cmd->status = CMD_STAT_BAD_PARAM; 1680e8f081aaSYevgeny Petrilin goto out_status; 1681e8f081aaSYevgeny Petrilin } 1682e8f081aaSYevgeny Petrilin 1683e8f081aaSYevgeny Petrilin /* Read inbox */ 1684e8f081aaSYevgeny Petrilin if (cmd->has_inbox) { 1685e8f081aaSYevgeny Petrilin vhcr->in_param &= INBOX_MASK; 1686e8f081aaSYevgeny Petrilin inbox = mlx4_alloc_cmd_mailbox(dev); 1687e8f081aaSYevgeny Petrilin if (IS_ERR(inbox)) { 168872be84f1SYevgeny Petrilin vhcr_cmd->status = CMD_STAT_BAD_SIZE; 1689e8f081aaSYevgeny Petrilin inbox = NULL; 169072be84f1SYevgeny Petrilin goto out_status; 1691e8f081aaSYevgeny Petrilin } 1692e8f081aaSYevgeny Petrilin 16930cd93027SYishai Hadas ret = mlx4_ACCESS_MEM(dev, inbox->dma, slave, 1694e8f081aaSYevgeny Petrilin vhcr->in_param, 16950cd93027SYishai Hadas MLX4_MAILBOX_SIZE, 1); 16960cd93027SYishai Hadas if (ret) { 16970cd93027SYishai Hadas if (!(dev->persist->state & 16980cd93027SYishai Hadas MLX4_DEVICE_STATE_INTERNAL_ERROR)) 1699e8f081aaSYevgeny Petrilin mlx4_err(dev, "%s: Failed reading inbox (cmd:0x%x)\n", 1700e8f081aaSYevgeny Petrilin __func__, cmd->opcode); 170172be84f1SYevgeny Petrilin vhcr_cmd->status = CMD_STAT_INTERNAL_ERR; 170272be84f1SYevgeny Petrilin goto out_status; 1703e8f081aaSYevgeny Petrilin } 1704e8f081aaSYevgeny Petrilin } 1705e8f081aaSYevgeny Petrilin 1706e8f081aaSYevgeny Petrilin /* Apply permission and bound checks if applicable */ 1707e8f081aaSYevgeny Petrilin if (cmd->verify && cmd->verify(dev, slave, vhcr, inbox)) { 17081a91de28SJoe Perches mlx4_warn(dev, "Command:0x%x from slave: %d failed protection checks for resource_id:%d\n", 17091a91de28SJoe Perches vhcr->op, slave, vhcr->in_modifier); 171072be84f1SYevgeny Petrilin vhcr_cmd->status = CMD_STAT_BAD_OP; 1711e8f081aaSYevgeny Petrilin goto out_status; 1712e8f081aaSYevgeny Petrilin } 1713e8f081aaSYevgeny Petrilin 1714e8f081aaSYevgeny Petrilin /* Allocate outbox */ 1715e8f081aaSYevgeny Petrilin if (cmd->has_outbox) { 1716e8f081aaSYevgeny Petrilin outbox = mlx4_alloc_cmd_mailbox(dev); 1717e8f081aaSYevgeny Petrilin if (IS_ERR(outbox)) { 171872be84f1SYevgeny Petrilin vhcr_cmd->status = CMD_STAT_BAD_SIZE; 1719e8f081aaSYevgeny Petrilin outbox = NULL; 172072be84f1SYevgeny Petrilin goto out_status; 1721e8f081aaSYevgeny Petrilin } 1722e8f081aaSYevgeny Petrilin } 1723e8f081aaSYevgeny Petrilin 1724e8f081aaSYevgeny Petrilin /* Execute the command! */ 1725e8f081aaSYevgeny Petrilin if (cmd->wrapper) { 172672be84f1SYevgeny Petrilin err = cmd->wrapper(dev, slave, vhcr, inbox, outbox, 1727e8f081aaSYevgeny Petrilin cmd); 1728e8f081aaSYevgeny Petrilin if (cmd->out_is_imm) 1729e8f081aaSYevgeny Petrilin vhcr_cmd->out_param = cpu_to_be64(vhcr->out_param); 1730e8f081aaSYevgeny Petrilin } else { 1731e8f081aaSYevgeny Petrilin in_param = cmd->has_inbox ? (u64) inbox->dma : 1732e8f081aaSYevgeny Petrilin vhcr->in_param; 1733e8f081aaSYevgeny Petrilin out_param = cmd->has_outbox ? (u64) outbox->dma : 1734e8f081aaSYevgeny Petrilin vhcr->out_param; 173572be84f1SYevgeny Petrilin err = __mlx4_cmd(dev, in_param, &out_param, 1736e8f081aaSYevgeny Petrilin cmd->out_is_imm, vhcr->in_modifier, 1737e8f081aaSYevgeny Petrilin vhcr->op_modifier, vhcr->op, 1738e8f081aaSYevgeny Petrilin MLX4_CMD_TIME_CLASS_A, 1739e8f081aaSYevgeny Petrilin MLX4_CMD_NATIVE); 1740e8f081aaSYevgeny Petrilin 1741e8f081aaSYevgeny Petrilin if (cmd->out_is_imm) { 1742e8f081aaSYevgeny Petrilin vhcr->out_param = out_param; 1743e8f081aaSYevgeny Petrilin vhcr_cmd->out_param = cpu_to_be64(vhcr->out_param); 1744e8f081aaSYevgeny Petrilin } 1745e8f081aaSYevgeny Petrilin } 1746e8f081aaSYevgeny Petrilin 174772be84f1SYevgeny Petrilin if (err) { 17480cd93027SYishai Hadas if (!(dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR)) 17491a91de28SJoe Perches mlx4_warn(dev, "vhcr command:0x%x slave:%d failed with error:%d, status %d\n", 175072be84f1SYevgeny Petrilin vhcr->op, slave, vhcr->errno, err); 175172be84f1SYevgeny Petrilin vhcr_cmd->status = mlx4_errno_to_status(err); 175272be84f1SYevgeny Petrilin goto out_status; 175372be84f1SYevgeny Petrilin } 175472be84f1SYevgeny Petrilin 175572be84f1SYevgeny Petrilin 1756e8f081aaSYevgeny Petrilin /* Write outbox if command completed successfully */ 175772be84f1SYevgeny Petrilin if (cmd->has_outbox && !vhcr_cmd->status) { 1758e8f081aaSYevgeny Petrilin ret = mlx4_ACCESS_MEM(dev, outbox->dma, slave, 1759e8f081aaSYevgeny Petrilin vhcr->out_param, 1760e8f081aaSYevgeny Petrilin MLX4_MAILBOX_SIZE, MLX4_CMD_WRAPPED); 1761e8f081aaSYevgeny Petrilin if (ret) { 176272be84f1SYevgeny Petrilin /* If we failed to write back the outbox after the 176372be84f1SYevgeny Petrilin *command was successfully executed, we must fail this 176472be84f1SYevgeny Petrilin * slave, as it is now in undefined state */ 17650cd93027SYishai Hadas if (!(dev->persist->state & 17660cd93027SYishai Hadas MLX4_DEVICE_STATE_INTERNAL_ERROR)) 1767e8f081aaSYevgeny Petrilin mlx4_err(dev, "%s:Failed writing outbox\n", __func__); 1768e8f081aaSYevgeny Petrilin goto out; 1769e8f081aaSYevgeny Petrilin } 1770e8f081aaSYevgeny Petrilin } 1771e8f081aaSYevgeny Petrilin 1772e8f081aaSYevgeny Petrilin out_status: 1773e8f081aaSYevgeny Petrilin /* DMA back vhcr result */ 1774e8f081aaSYevgeny Petrilin if (!in_vhcr) { 1775e8f081aaSYevgeny Petrilin ret = mlx4_ACCESS_MEM(dev, priv->mfunc.vhcr_dma, slave, 1776e8f081aaSYevgeny Petrilin priv->mfunc.master.slave_state[slave].vhcr_dma, 1777e8f081aaSYevgeny Petrilin ALIGN(sizeof(struct mlx4_vhcr), 1778e8f081aaSYevgeny Petrilin MLX4_ACCESS_MEM_ALIGN), 1779e8f081aaSYevgeny Petrilin MLX4_CMD_WRAPPED); 1780e8f081aaSYevgeny Petrilin if (ret) 1781e8f081aaSYevgeny Petrilin mlx4_err(dev, "%s:Failed writing vhcr result\n", 1782e8f081aaSYevgeny Petrilin __func__); 1783e8f081aaSYevgeny Petrilin else if (vhcr->e_bit && 1784e8f081aaSYevgeny Petrilin mlx4_GEN_EQE(dev, slave, &priv->mfunc.master.cmd_eqe)) 17851a91de28SJoe Perches mlx4_warn(dev, "Failed to generate command completion eqe for slave %d\n", 17861a91de28SJoe Perches slave); 1787e8f081aaSYevgeny Petrilin } 1788e8f081aaSYevgeny Petrilin 1789e8f081aaSYevgeny Petrilin out: 1790e8f081aaSYevgeny Petrilin kfree(vhcr); 1791e8f081aaSYevgeny Petrilin mlx4_free_cmd_mailbox(dev, inbox); 1792e8f081aaSYevgeny Petrilin mlx4_free_cmd_mailbox(dev, outbox); 1793e8f081aaSYevgeny Petrilin return ret; 1794e8f081aaSYevgeny Petrilin } 1795e8f081aaSYevgeny Petrilin 1796f094668cSJingoo Han static int mlx4_master_immediate_activate_vlan_qos(struct mlx4_priv *priv, 1797b01978caSJack Morgenstein int slave, int port) 1798b01978caSJack Morgenstein { 1799b01978caSJack Morgenstein struct mlx4_vport_oper_state *vp_oper; 1800b01978caSJack Morgenstein struct mlx4_vport_state *vp_admin; 1801b01978caSJack Morgenstein struct mlx4_vf_immed_vlan_work *work; 18020a6eac24SRony Efraim struct mlx4_dev *dev = &(priv->dev); 1803b01978caSJack Morgenstein int err; 1804b01978caSJack Morgenstein int admin_vlan_ix = NO_INDX; 1805b01978caSJack Morgenstein 1806b01978caSJack Morgenstein vp_oper = &priv->mfunc.master.vf_oper[slave].vport[port]; 1807b01978caSJack Morgenstein vp_admin = &priv->mfunc.master.vf_admin[slave].vport[port]; 1808b01978caSJack Morgenstein 1809b01978caSJack Morgenstein if (vp_oper->state.default_vlan == vp_admin->default_vlan && 18100a6eac24SRony Efraim vp_oper->state.default_qos == vp_admin->default_qos && 18110a6eac24SRony Efraim vp_oper->state.link_state == vp_admin->link_state) 1812b01978caSJack Morgenstein return 0; 1813b01978caSJack Morgenstein 18140a6eac24SRony Efraim if (!(priv->mfunc.master.slave_state[slave].active && 1815f0f829bfSRony Efraim dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_UPDATE_QP)) { 18160a6eac24SRony Efraim /* even if the UPDATE_QP command isn't supported, we still want 18170a6eac24SRony Efraim * to set this VF link according to the admin directive 18180a6eac24SRony Efraim */ 18190a6eac24SRony Efraim vp_oper->state.link_state = vp_admin->link_state; 18200a6eac24SRony Efraim return -1; 18210a6eac24SRony Efraim } 18220a6eac24SRony Efraim 18230a6eac24SRony Efraim mlx4_dbg(dev, "updating immediately admin params slave %d port %d\n", 18240a6eac24SRony Efraim slave, port); 18251a91de28SJoe Perches mlx4_dbg(dev, "vlan %d QoS %d link down %d\n", 18261a91de28SJoe Perches vp_admin->default_vlan, vp_admin->default_qos, 18271a91de28SJoe Perches vp_admin->link_state); 18280a6eac24SRony Efraim 1829b01978caSJack Morgenstein work = kzalloc(sizeof(*work), GFP_KERNEL); 1830b01978caSJack Morgenstein if (!work) 1831b01978caSJack Morgenstein return -ENOMEM; 1832b01978caSJack Morgenstein 1833b01978caSJack Morgenstein if (vp_oper->state.default_vlan != vp_admin->default_vlan) { 1834f0f829bfSRony Efraim if (MLX4_VGT != vp_admin->default_vlan) { 1835b01978caSJack Morgenstein err = __mlx4_register_vlan(&priv->dev, port, 1836b01978caSJack Morgenstein vp_admin->default_vlan, 1837b01978caSJack Morgenstein &admin_vlan_ix); 1838b01978caSJack Morgenstein if (err) { 18399caf83c3SDan Carpenter kfree(work); 18401a91de28SJoe Perches mlx4_warn(&priv->dev, 1841b01978caSJack Morgenstein "No vlan resources slave %d, port %d\n", 1842b01978caSJack Morgenstein slave, port); 1843b01978caSJack Morgenstein return err; 1844b01978caSJack Morgenstein } 1845f0f829bfSRony Efraim } else { 1846f0f829bfSRony Efraim admin_vlan_ix = NO_INDX; 1847f0f829bfSRony Efraim } 1848b01978caSJack Morgenstein work->flags |= MLX4_VF_IMMED_VLAN_FLAG_VLAN; 18491a91de28SJoe Perches mlx4_dbg(&priv->dev, 1850b01978caSJack Morgenstein "alloc vlan %d idx %d slave %d port %d\n", 1851b01978caSJack Morgenstein (int)(vp_admin->default_vlan), 1852b01978caSJack Morgenstein admin_vlan_ix, slave, port); 1853b01978caSJack Morgenstein } 1854b01978caSJack Morgenstein 1855b01978caSJack Morgenstein /* save original vlan ix and vlan id */ 1856b01978caSJack Morgenstein work->orig_vlan_id = vp_oper->state.default_vlan; 1857b01978caSJack Morgenstein work->orig_vlan_ix = vp_oper->vlan_idx; 1858b01978caSJack Morgenstein 1859b01978caSJack Morgenstein /* handle new qos */ 1860b01978caSJack Morgenstein if (vp_oper->state.default_qos != vp_admin->default_qos) 1861b01978caSJack Morgenstein work->flags |= MLX4_VF_IMMED_VLAN_FLAG_QOS; 1862b01978caSJack Morgenstein 1863b01978caSJack Morgenstein if (work->flags & MLX4_VF_IMMED_VLAN_FLAG_VLAN) 1864b01978caSJack Morgenstein vp_oper->vlan_idx = admin_vlan_ix; 1865b01978caSJack Morgenstein 1866b01978caSJack Morgenstein vp_oper->state.default_vlan = vp_admin->default_vlan; 1867b01978caSJack Morgenstein vp_oper->state.default_qos = vp_admin->default_qos; 18680a6eac24SRony Efraim vp_oper->state.link_state = vp_admin->link_state; 18690a6eac24SRony Efraim 18700a6eac24SRony Efraim if (vp_admin->link_state == IFLA_VF_LINK_STATE_DISABLE) 18710a6eac24SRony Efraim work->flags |= MLX4_VF_IMMED_VLAN_FLAG_LINK_DISABLE; 1872b01978caSJack Morgenstein 1873b01978caSJack Morgenstein /* iterate over QPs owned by this slave, using UPDATE_QP */ 1874b01978caSJack Morgenstein work->port = port; 1875b01978caSJack Morgenstein work->slave = slave; 1876b01978caSJack Morgenstein work->qos = vp_oper->state.default_qos; 1877b01978caSJack Morgenstein work->vlan_id = vp_oper->state.default_vlan; 1878b01978caSJack Morgenstein work->vlan_ix = vp_oper->vlan_idx; 1879b01978caSJack Morgenstein work->priv = priv; 1880b01978caSJack Morgenstein INIT_WORK(&work->work, mlx4_vf_immed_vlan_work_handler); 1881b01978caSJack Morgenstein queue_work(priv->mfunc.master.comm_wq, &work->work); 1882b01978caSJack Morgenstein 1883b01978caSJack Morgenstein return 0; 1884b01978caSJack Morgenstein } 1885b01978caSJack Morgenstein 1886*666672d4SIdo Shamay static void mlx4_set_default_port_qos(struct mlx4_dev *dev, int port) 1887*666672d4SIdo Shamay { 1888*666672d4SIdo Shamay struct mlx4_qos_manager *port_qos_ctl; 1889*666672d4SIdo Shamay struct mlx4_priv *priv = mlx4_priv(dev); 1890*666672d4SIdo Shamay 1891*666672d4SIdo Shamay port_qos_ctl = &priv->mfunc.master.qos_ctl[port]; 1892*666672d4SIdo Shamay bitmap_zero(port_qos_ctl->priority_bm, MLX4_NUM_UP); 1893*666672d4SIdo Shamay 1894*666672d4SIdo Shamay /* Enable only default prio at PF init routine */ 1895*666672d4SIdo Shamay set_bit(MLX4_DEFAULT_QOS_PRIO, port_qos_ctl->priority_bm); 1896*666672d4SIdo Shamay } 1897*666672d4SIdo Shamay 1898*666672d4SIdo Shamay static void mlx4_allocate_port_vpps(struct mlx4_dev *dev, int port) 1899*666672d4SIdo Shamay { 1900*666672d4SIdo Shamay int i; 1901*666672d4SIdo Shamay int err; 1902*666672d4SIdo Shamay int num_vfs; 1903*666672d4SIdo Shamay u16 availible_vpp; 1904*666672d4SIdo Shamay u8 vpp_param[MLX4_NUM_UP]; 1905*666672d4SIdo Shamay struct mlx4_qos_manager *port_qos; 1906*666672d4SIdo Shamay struct mlx4_priv *priv = mlx4_priv(dev); 1907*666672d4SIdo Shamay 1908*666672d4SIdo Shamay err = mlx4_ALLOCATE_VPP_get(dev, port, &availible_vpp, vpp_param); 1909*666672d4SIdo Shamay if (err) { 1910*666672d4SIdo Shamay mlx4_info(dev, "Failed query availible VPPs\n"); 1911*666672d4SIdo Shamay return; 1912*666672d4SIdo Shamay } 1913*666672d4SIdo Shamay 1914*666672d4SIdo Shamay port_qos = &priv->mfunc.master.qos_ctl[port]; 1915*666672d4SIdo Shamay num_vfs = (availible_vpp / 1916*666672d4SIdo Shamay bitmap_weight(port_qos->priority_bm, MLX4_NUM_UP)); 1917*666672d4SIdo Shamay 1918*666672d4SIdo Shamay for (i = 0; i < MLX4_NUM_UP; i++) { 1919*666672d4SIdo Shamay if (test_bit(i, port_qos->priority_bm)) 1920*666672d4SIdo Shamay vpp_param[i] = num_vfs; 1921*666672d4SIdo Shamay } 1922*666672d4SIdo Shamay 1923*666672d4SIdo Shamay err = mlx4_ALLOCATE_VPP_set(dev, port, vpp_param); 1924*666672d4SIdo Shamay if (err) { 1925*666672d4SIdo Shamay mlx4_info(dev, "Failed allocating VPPs\n"); 1926*666672d4SIdo Shamay return; 1927*666672d4SIdo Shamay } 1928*666672d4SIdo Shamay 1929*666672d4SIdo Shamay /* Query actual allocated VPP, just to make sure */ 1930*666672d4SIdo Shamay err = mlx4_ALLOCATE_VPP_get(dev, port, &availible_vpp, vpp_param); 1931*666672d4SIdo Shamay if (err) { 1932*666672d4SIdo Shamay mlx4_info(dev, "Failed query availible VPPs\n"); 1933*666672d4SIdo Shamay return; 1934*666672d4SIdo Shamay } 1935*666672d4SIdo Shamay 1936*666672d4SIdo Shamay port_qos->num_of_qos_vfs = num_vfs; 1937*666672d4SIdo Shamay mlx4_dbg(dev, "Port %d Availible VPPs %d\n", port, availible_vpp); 1938*666672d4SIdo Shamay 1939*666672d4SIdo Shamay for (i = 0; i < MLX4_NUM_UP; i++) 1940*666672d4SIdo Shamay mlx4_dbg(dev, "Port %d UP %d Allocated %d VPPs\n", port, i, 1941*666672d4SIdo Shamay vpp_param[i]); 1942*666672d4SIdo Shamay } 1943b01978caSJack Morgenstein 19440eb62b93SRony Efraim static int mlx4_master_activate_admin_state(struct mlx4_priv *priv, int slave) 19450eb62b93SRony Efraim { 19463f7fb021SRony Efraim int port, err; 19473f7fb021SRony Efraim struct mlx4_vport_state *vp_admin; 19483f7fb021SRony Efraim struct mlx4_vport_oper_state *vp_oper; 1949449fc488SMatan Barak struct mlx4_active_ports actv_ports = mlx4_get_active_ports( 1950449fc488SMatan Barak &priv->dev, slave); 1951449fc488SMatan Barak int min_port = find_first_bit(actv_ports.ports, 1952449fc488SMatan Barak priv->dev.caps.num_ports) + 1; 1953449fc488SMatan Barak int max_port = min_port - 1 + 1954449fc488SMatan Barak bitmap_weight(actv_ports.ports, priv->dev.caps.num_ports); 19553f7fb021SRony Efraim 1956449fc488SMatan Barak for (port = min_port; port <= max_port; port++) { 1957449fc488SMatan Barak if (!test_bit(port - 1, actv_ports.ports)) 1958449fc488SMatan Barak continue; 195999ec41d0SJack Morgenstein priv->mfunc.master.vf_oper[slave].smi_enabled[port] = 196099ec41d0SJack Morgenstein priv->mfunc.master.vf_admin[slave].enable_smi[port]; 19613f7fb021SRony Efraim vp_oper = &priv->mfunc.master.vf_oper[slave].vport[port]; 19623f7fb021SRony Efraim vp_admin = &priv->mfunc.master.vf_admin[slave].vport[port]; 19633f7fb021SRony Efraim vp_oper->state = *vp_admin; 19643f7fb021SRony Efraim if (MLX4_VGT != vp_admin->default_vlan) { 19653f7fb021SRony Efraim err = __mlx4_register_vlan(&priv->dev, port, 19663f7fb021SRony Efraim vp_admin->default_vlan, &(vp_oper->vlan_idx)); 19673f7fb021SRony Efraim if (err) { 19683f7fb021SRony Efraim vp_oper->vlan_idx = NO_INDX; 19691a91de28SJoe Perches mlx4_warn(&priv->dev, 19701a84db56SMasanari Iida "No vlan resources slave %d, port %d\n", 19713f7fb021SRony Efraim slave, port); 19723f7fb021SRony Efraim return err; 19733f7fb021SRony Efraim } 19741a91de28SJoe Perches mlx4_dbg(&priv->dev, "alloc vlan %d idx %d slave %d port %d\n", 19753f7fb021SRony Efraim (int)(vp_oper->state.default_vlan), 19763f7fb021SRony Efraim vp_oper->vlan_idx, slave, port); 19773f7fb021SRony Efraim } 1978e6b6a231SRony Efraim if (vp_admin->spoofchk) { 1979e6b6a231SRony Efraim vp_oper->mac_idx = __mlx4_register_mac(&priv->dev, 1980e6b6a231SRony Efraim port, 1981e6b6a231SRony Efraim vp_admin->mac); 1982e6b6a231SRony Efraim if (0 > vp_oper->mac_idx) { 1983e6b6a231SRony Efraim err = vp_oper->mac_idx; 1984e6b6a231SRony Efraim vp_oper->mac_idx = NO_INDX; 19851a91de28SJoe Perches mlx4_warn(&priv->dev, 19861a84db56SMasanari Iida "No mac resources slave %d, port %d\n", 1987e6b6a231SRony Efraim slave, port); 1988e6b6a231SRony Efraim return err; 1989e6b6a231SRony Efraim } 19901a91de28SJoe Perches mlx4_dbg(&priv->dev, "alloc mac %llx idx %d slave %d port %d\n", 1991e6b6a231SRony Efraim vp_oper->state.mac, vp_oper->mac_idx, slave, port); 1992e6b6a231SRony Efraim } 19930eb62b93SRony Efraim } 19940eb62b93SRony Efraim return 0; 19950eb62b93SRony Efraim } 19960eb62b93SRony Efraim 19973f7fb021SRony Efraim static void mlx4_master_deactivate_admin_state(struct mlx4_priv *priv, int slave) 19983f7fb021SRony Efraim { 19993f7fb021SRony Efraim int port; 20003f7fb021SRony Efraim struct mlx4_vport_oper_state *vp_oper; 2001449fc488SMatan Barak struct mlx4_active_ports actv_ports = mlx4_get_active_ports( 2002449fc488SMatan Barak &priv->dev, slave); 2003449fc488SMatan Barak int min_port = find_first_bit(actv_ports.ports, 2004449fc488SMatan Barak priv->dev.caps.num_ports) + 1; 2005449fc488SMatan Barak int max_port = min_port - 1 + 2006449fc488SMatan Barak bitmap_weight(actv_ports.ports, priv->dev.caps.num_ports); 20073f7fb021SRony Efraim 2008449fc488SMatan Barak 2009449fc488SMatan Barak for (port = min_port; port <= max_port; port++) { 2010449fc488SMatan Barak if (!test_bit(port - 1, actv_ports.ports)) 2011449fc488SMatan Barak continue; 201299ec41d0SJack Morgenstein priv->mfunc.master.vf_oper[slave].smi_enabled[port] = 201399ec41d0SJack Morgenstein MLX4_VF_SMI_DISABLED; 20143f7fb021SRony Efraim vp_oper = &priv->mfunc.master.vf_oper[slave].vport[port]; 20153f7fb021SRony Efraim if (NO_INDX != vp_oper->vlan_idx) { 20163f7fb021SRony Efraim __mlx4_unregister_vlan(&priv->dev, 20172009d005SJack Morgenstein port, vp_oper->state.default_vlan); 20183f7fb021SRony Efraim vp_oper->vlan_idx = NO_INDX; 20193f7fb021SRony Efraim } 2020e6b6a231SRony Efraim if (NO_INDX != vp_oper->mac_idx) { 2021c32b7dfbSJack Morgenstein __mlx4_unregister_mac(&priv->dev, port, vp_oper->state.mac); 2022e6b6a231SRony Efraim vp_oper->mac_idx = NO_INDX; 2023e6b6a231SRony Efraim } 20243f7fb021SRony Efraim } 20253f7fb021SRony Efraim return; 20263f7fb021SRony Efraim } 20273f7fb021SRony Efraim 2028e8f081aaSYevgeny Petrilin static void mlx4_master_do_cmd(struct mlx4_dev *dev, int slave, u8 cmd, 2029e8f081aaSYevgeny Petrilin u16 param, u8 toggle) 2030e8f081aaSYevgeny Petrilin { 2031e8f081aaSYevgeny Petrilin struct mlx4_priv *priv = mlx4_priv(dev); 2032e8f081aaSYevgeny Petrilin struct mlx4_slave_state *slave_state = priv->mfunc.master.slave_state; 2033e8f081aaSYevgeny Petrilin u32 reply; 2034e8f081aaSYevgeny Petrilin u8 is_going_down = 0; 2035803143fbSMarcel Apfelbaum int i; 2036311f813aSJack Morgenstein unsigned long flags; 2037e8f081aaSYevgeny Petrilin 2038e8f081aaSYevgeny Petrilin slave_state[slave].comm_toggle ^= 1; 2039e8f081aaSYevgeny Petrilin reply = (u32) slave_state[slave].comm_toggle << 31; 2040e8f081aaSYevgeny Petrilin if (toggle != slave_state[slave].comm_toggle) { 20411a91de28SJoe Perches mlx4_warn(dev, "Incorrect toggle %d from slave %d. *** MASTER STATE COMPROMISED ***\n", 20421a91de28SJoe Perches toggle, slave); 2043e8f081aaSYevgeny Petrilin goto reset_slave; 2044e8f081aaSYevgeny Petrilin } 2045e8f081aaSYevgeny Petrilin if (cmd == MLX4_COMM_CMD_RESET) { 2046e8f081aaSYevgeny Petrilin mlx4_warn(dev, "Received reset from slave:%d\n", slave); 2047e8f081aaSYevgeny Petrilin slave_state[slave].active = false; 20482c957ff2SJack Morgenstein slave_state[slave].old_vlan_api = false; 20493f7fb021SRony Efraim mlx4_master_deactivate_admin_state(priv, slave); 2050803143fbSMarcel Apfelbaum for (i = 0; i < MLX4_EVENT_TYPES_NUM; ++i) { 2051803143fbSMarcel Apfelbaum slave_state[slave].event_eq[i].eqn = -1; 2052803143fbSMarcel Apfelbaum slave_state[slave].event_eq[i].token = 0; 2053803143fbSMarcel Apfelbaum } 2054e8f081aaSYevgeny Petrilin /*check if we are in the middle of FLR process, 2055e8f081aaSYevgeny Petrilin if so return "retry" status to the slave*/ 2056162344edSOr Gerlitz if (MLX4_COMM_CMD_FLR == slave_state[slave].last_cmd) 2057e8f081aaSYevgeny Petrilin goto inform_slave_state; 2058e8f081aaSYevgeny Petrilin 2059fc06573dSJack Morgenstein mlx4_dispatch_event(dev, MLX4_DEV_EVENT_SLAVE_SHUTDOWN, slave); 2060fc06573dSJack Morgenstein 2061e8f081aaSYevgeny Petrilin /* write the version in the event field */ 2062e8f081aaSYevgeny Petrilin reply |= mlx4_comm_get_version(); 2063e8f081aaSYevgeny Petrilin 2064e8f081aaSYevgeny Petrilin goto reset_slave; 2065e8f081aaSYevgeny Petrilin } 2066e8f081aaSYevgeny Petrilin /*command from slave in the middle of FLR*/ 2067e8f081aaSYevgeny Petrilin if (cmd != MLX4_COMM_CMD_RESET && 2068e8f081aaSYevgeny Petrilin MLX4_COMM_CMD_FLR == slave_state[slave].last_cmd) { 20691a91de28SJoe Perches mlx4_warn(dev, "slave:%d is Trying to run cmd(0x%x) in the middle of FLR\n", 20701a91de28SJoe Perches slave, cmd); 2071e8f081aaSYevgeny Petrilin return; 2072e8f081aaSYevgeny Petrilin } 2073e8f081aaSYevgeny Petrilin 2074e8f081aaSYevgeny Petrilin switch (cmd) { 2075e8f081aaSYevgeny Petrilin case MLX4_COMM_CMD_VHCR0: 2076e8f081aaSYevgeny Petrilin if (slave_state[slave].last_cmd != MLX4_COMM_CMD_RESET) 2077e8f081aaSYevgeny Petrilin goto reset_slave; 2078e8f081aaSYevgeny Petrilin slave_state[slave].vhcr_dma = ((u64) param) << 48; 2079e8f081aaSYevgeny Petrilin priv->mfunc.master.slave_state[slave].cookie = 0; 2080e8f081aaSYevgeny Petrilin break; 2081e8f081aaSYevgeny Petrilin case MLX4_COMM_CMD_VHCR1: 2082e8f081aaSYevgeny Petrilin if (slave_state[slave].last_cmd != MLX4_COMM_CMD_VHCR0) 2083e8f081aaSYevgeny Petrilin goto reset_slave; 2084e8f081aaSYevgeny Petrilin slave_state[slave].vhcr_dma |= ((u64) param) << 32; 2085e8f081aaSYevgeny Petrilin break; 2086e8f081aaSYevgeny Petrilin case MLX4_COMM_CMD_VHCR2: 2087e8f081aaSYevgeny Petrilin if (slave_state[slave].last_cmd != MLX4_COMM_CMD_VHCR1) 2088e8f081aaSYevgeny Petrilin goto reset_slave; 2089e8f081aaSYevgeny Petrilin slave_state[slave].vhcr_dma |= ((u64) param) << 16; 2090e8f081aaSYevgeny Petrilin break; 2091e8f081aaSYevgeny Petrilin case MLX4_COMM_CMD_VHCR_EN: 2092e8f081aaSYevgeny Petrilin if (slave_state[slave].last_cmd != MLX4_COMM_CMD_VHCR2) 2093e8f081aaSYevgeny Petrilin goto reset_slave; 2094e8f081aaSYevgeny Petrilin slave_state[slave].vhcr_dma |= param; 20953f7fb021SRony Efraim if (mlx4_master_activate_admin_state(priv, slave)) 20963f7fb021SRony Efraim goto reset_slave; 2097e8f081aaSYevgeny Petrilin slave_state[slave].active = true; 2098fc06573dSJack Morgenstein mlx4_dispatch_event(dev, MLX4_DEV_EVENT_SLAVE_INIT, slave); 2099e8f081aaSYevgeny Petrilin break; 2100e8f081aaSYevgeny Petrilin case MLX4_COMM_CMD_VHCR_POST: 2101e8f081aaSYevgeny Petrilin if ((slave_state[slave].last_cmd != MLX4_COMM_CMD_VHCR_EN) && 210255ad3592SYishai Hadas (slave_state[slave].last_cmd != MLX4_COMM_CMD_VHCR_POST)) { 210355ad3592SYishai Hadas mlx4_warn(dev, "slave:%d is out of sync, cmd=0x%x, last command=0x%x, reset is needed\n", 210455ad3592SYishai Hadas slave, cmd, slave_state[slave].last_cmd); 2105e8f081aaSYevgeny Petrilin goto reset_slave; 210655ad3592SYishai Hadas } 2107f3d4c89eSRoland Dreier 2108f3d4c89eSRoland Dreier mutex_lock(&priv->cmd.slave_cmd_mutex); 2109e8f081aaSYevgeny Petrilin if (mlx4_master_process_vhcr(dev, slave, NULL)) { 21101a91de28SJoe Perches mlx4_err(dev, "Failed processing vhcr for slave:%d, resetting slave\n", 21111a91de28SJoe Perches slave); 2112f3d4c89eSRoland Dreier mutex_unlock(&priv->cmd.slave_cmd_mutex); 2113e8f081aaSYevgeny Petrilin goto reset_slave; 2114e8f081aaSYevgeny Petrilin } 2115f3d4c89eSRoland Dreier mutex_unlock(&priv->cmd.slave_cmd_mutex); 2116e8f081aaSYevgeny Petrilin break; 2117e8f081aaSYevgeny Petrilin default: 2118e8f081aaSYevgeny Petrilin mlx4_warn(dev, "Bad comm cmd:%d from slave:%d\n", cmd, slave); 2119e8f081aaSYevgeny Petrilin goto reset_slave; 2120e8f081aaSYevgeny Petrilin } 2121311f813aSJack Morgenstein spin_lock_irqsave(&priv->mfunc.master.slave_state_lock, flags); 2122e8f081aaSYevgeny Petrilin if (!slave_state[slave].is_slave_going_down) 2123e8f081aaSYevgeny Petrilin slave_state[slave].last_cmd = cmd; 2124e8f081aaSYevgeny Petrilin else 2125e8f081aaSYevgeny Petrilin is_going_down = 1; 2126311f813aSJack Morgenstein spin_unlock_irqrestore(&priv->mfunc.master.slave_state_lock, flags); 2127e8f081aaSYevgeny Petrilin if (is_going_down) { 21281a91de28SJoe Perches mlx4_warn(dev, "Slave is going down aborting command(%d) executing from slave:%d\n", 2129e8f081aaSYevgeny Petrilin cmd, slave); 2130e8f081aaSYevgeny Petrilin return; 2131e8f081aaSYevgeny Petrilin } 2132e8f081aaSYevgeny Petrilin __raw_writel((__force u32) cpu_to_be32(reply), 2133e8f081aaSYevgeny Petrilin &priv->mfunc.comm[slave].slave_read); 2134e8f081aaSYevgeny Petrilin mmiowb(); 2135e8f081aaSYevgeny Petrilin 2136e8f081aaSYevgeny Petrilin return; 2137e8f081aaSYevgeny Petrilin 2138e8f081aaSYevgeny Petrilin reset_slave: 2139c82e9aa0SEli Cohen /* cleanup any slave resources */ 214055ad3592SYishai Hadas if (dev->persist->interface_state & MLX4_INTERFACE_STATE_UP) 2141c82e9aa0SEli Cohen mlx4_delete_all_resources_for_slave(dev, slave); 214255ad3592SYishai Hadas 214355ad3592SYishai Hadas if (cmd != MLX4_COMM_CMD_RESET) { 214455ad3592SYishai Hadas mlx4_warn(dev, "Turn on internal error to force reset, slave=%d, cmd=0x%x\n", 214555ad3592SYishai Hadas slave, cmd); 214655ad3592SYishai Hadas /* Turn on internal error letting slave reset itself immeditaly, 214755ad3592SYishai Hadas * otherwise it might take till timeout on command is passed 214855ad3592SYishai Hadas */ 214955ad3592SYishai Hadas reply |= ((u32)COMM_CHAN_EVENT_INTERNAL_ERR); 215055ad3592SYishai Hadas } 215155ad3592SYishai Hadas 2152311f813aSJack Morgenstein spin_lock_irqsave(&priv->mfunc.master.slave_state_lock, flags); 2153e8f081aaSYevgeny Petrilin if (!slave_state[slave].is_slave_going_down) 2154e8f081aaSYevgeny Petrilin slave_state[slave].last_cmd = MLX4_COMM_CMD_RESET; 2155311f813aSJack Morgenstein spin_unlock_irqrestore(&priv->mfunc.master.slave_state_lock, flags); 2156e8f081aaSYevgeny Petrilin /*with slave in the middle of flr, no need to clean resources again.*/ 2157e8f081aaSYevgeny Petrilin inform_slave_state: 2158e8f081aaSYevgeny Petrilin memset(&slave_state[slave].event_eq, 0, 2159e8f081aaSYevgeny Petrilin sizeof(struct mlx4_slave_event_eq_info)); 2160e8f081aaSYevgeny Petrilin __raw_writel((__force u32) cpu_to_be32(reply), 2161e8f081aaSYevgeny Petrilin &priv->mfunc.comm[slave].slave_read); 2162e8f081aaSYevgeny Petrilin wmb(); 2163e8f081aaSYevgeny Petrilin } 2164e8f081aaSYevgeny Petrilin 2165e8f081aaSYevgeny Petrilin /* master command processing */ 2166e8f081aaSYevgeny Petrilin void mlx4_master_comm_channel(struct work_struct *work) 2167e8f081aaSYevgeny Petrilin { 2168e8f081aaSYevgeny Petrilin struct mlx4_mfunc_master_ctx *master = 2169e8f081aaSYevgeny Petrilin container_of(work, 2170e8f081aaSYevgeny Petrilin struct mlx4_mfunc_master_ctx, 2171e8f081aaSYevgeny Petrilin comm_work); 2172e8f081aaSYevgeny Petrilin struct mlx4_mfunc *mfunc = 2173e8f081aaSYevgeny Petrilin container_of(master, struct mlx4_mfunc, master); 2174e8f081aaSYevgeny Petrilin struct mlx4_priv *priv = 2175e8f081aaSYevgeny Petrilin container_of(mfunc, struct mlx4_priv, mfunc); 2176e8f081aaSYevgeny Petrilin struct mlx4_dev *dev = &priv->dev; 2177e8f081aaSYevgeny Petrilin __be32 *bit_vec; 2178e8f081aaSYevgeny Petrilin u32 comm_cmd; 2179e8f081aaSYevgeny Petrilin u32 vec; 2180e8f081aaSYevgeny Petrilin int i, j, slave; 2181e8f081aaSYevgeny Petrilin int toggle; 2182e8f081aaSYevgeny Petrilin int served = 0; 2183e8f081aaSYevgeny Petrilin int reported = 0; 2184e8f081aaSYevgeny Petrilin u32 slt; 2185e8f081aaSYevgeny Petrilin 2186e8f081aaSYevgeny Petrilin bit_vec = master->comm_arm_bit_vector; 2187e8f081aaSYevgeny Petrilin for (i = 0; i < COMM_CHANNEL_BIT_ARRAY_SIZE; i++) { 2188e8f081aaSYevgeny Petrilin vec = be32_to_cpu(bit_vec[i]); 2189e8f081aaSYevgeny Petrilin for (j = 0; j < 32; j++) { 2190e8f081aaSYevgeny Petrilin if (!(vec & (1 << j))) 2191e8f081aaSYevgeny Petrilin continue; 2192e8f081aaSYevgeny Petrilin ++reported; 2193e8f081aaSYevgeny Petrilin slave = (i * 32) + j; 2194e8f081aaSYevgeny Petrilin comm_cmd = swab32(readl( 2195e8f081aaSYevgeny Petrilin &mfunc->comm[slave].slave_write)); 2196e8f081aaSYevgeny Petrilin slt = swab32(readl(&mfunc->comm[slave].slave_read)) 2197e8f081aaSYevgeny Petrilin >> 31; 2198e8f081aaSYevgeny Petrilin toggle = comm_cmd >> 31; 2199e8f081aaSYevgeny Petrilin if (toggle != slt) { 2200e8f081aaSYevgeny Petrilin if (master->slave_state[slave].comm_toggle 2201e8f081aaSYevgeny Petrilin != slt) { 2202c20862c8SAmir Vadai pr_info("slave %d out of sync. read toggle %d, state toggle %d. Resynching.\n", 22031a91de28SJoe Perches slave, slt, 2204e8f081aaSYevgeny Petrilin master->slave_state[slave].comm_toggle); 2205e8f081aaSYevgeny Petrilin master->slave_state[slave].comm_toggle = 2206e8f081aaSYevgeny Petrilin slt; 2207e8f081aaSYevgeny Petrilin } 2208e8f081aaSYevgeny Petrilin mlx4_master_do_cmd(dev, slave, 2209e8f081aaSYevgeny Petrilin comm_cmd >> 16 & 0xff, 2210e8f081aaSYevgeny Petrilin comm_cmd & 0xffff, toggle); 2211e8f081aaSYevgeny Petrilin ++served; 2212e8f081aaSYevgeny Petrilin } 2213e8f081aaSYevgeny Petrilin } 2214e8f081aaSYevgeny Petrilin } 2215e8f081aaSYevgeny Petrilin 2216e8f081aaSYevgeny Petrilin if (reported && reported != served) 22171a91de28SJoe Perches mlx4_warn(dev, "Got command event with bitmask from %d slaves but %d were served\n", 2218e8f081aaSYevgeny Petrilin reported, served); 2219e8f081aaSYevgeny Petrilin 2220e8f081aaSYevgeny Petrilin if (mlx4_ARM_COMM_CHANNEL(dev)) 2221e8f081aaSYevgeny Petrilin mlx4_warn(dev, "Failed to arm comm channel events\n"); 2222e8f081aaSYevgeny Petrilin } 2223e8f081aaSYevgeny Petrilin 2224ab9c17a0SJack Morgenstein static int sync_toggles(struct mlx4_dev *dev) 2225ab9c17a0SJack Morgenstein { 2226ab9c17a0SJack Morgenstein struct mlx4_priv *priv = mlx4_priv(dev); 222755ad3592SYishai Hadas u32 wr_toggle; 222855ad3592SYishai Hadas u32 rd_toggle; 2229ab9c17a0SJack Morgenstein unsigned long end; 2230ab9c17a0SJack Morgenstein 223155ad3592SYishai Hadas wr_toggle = swab32(readl(&priv->mfunc.comm->slave_write)); 223255ad3592SYishai Hadas if (wr_toggle == 0xffffffff) 223355ad3592SYishai Hadas end = jiffies + msecs_to_jiffies(30000); 223455ad3592SYishai Hadas else 2235ab9c17a0SJack Morgenstein end = jiffies + msecs_to_jiffies(5000); 2236ab9c17a0SJack Morgenstein 2237ab9c17a0SJack Morgenstein while (time_before(jiffies, end)) { 223855ad3592SYishai Hadas rd_toggle = swab32(readl(&priv->mfunc.comm->slave_read)); 223955ad3592SYishai Hadas if (wr_toggle == 0xffffffff || rd_toggle == 0xffffffff) { 224055ad3592SYishai Hadas /* PCI might be offline */ 224155ad3592SYishai Hadas msleep(100); 224255ad3592SYishai Hadas wr_toggle = swab32(readl(&priv->mfunc.comm-> 224355ad3592SYishai Hadas slave_write)); 224455ad3592SYishai Hadas continue; 224555ad3592SYishai Hadas } 224655ad3592SYishai Hadas 224755ad3592SYishai Hadas if (rd_toggle >> 31 == wr_toggle >> 31) { 224855ad3592SYishai Hadas priv->cmd.comm_toggle = rd_toggle >> 31; 2249ab9c17a0SJack Morgenstein return 0; 2250ab9c17a0SJack Morgenstein } 2251ab9c17a0SJack Morgenstein 2252ab9c17a0SJack Morgenstein cond_resched(); 2253ab9c17a0SJack Morgenstein } 2254ab9c17a0SJack Morgenstein 2255ab9c17a0SJack Morgenstein /* 2256ab9c17a0SJack Morgenstein * we could reach here if for example the previous VM using this 2257ab9c17a0SJack Morgenstein * function misbehaved and left the channel with unsynced state. We 2258ab9c17a0SJack Morgenstein * should fix this here and give this VM a chance to use a properly 2259ab9c17a0SJack Morgenstein * synced channel 2260ab9c17a0SJack Morgenstein */ 2261ab9c17a0SJack Morgenstein mlx4_warn(dev, "recovering from previously mis-behaved VM\n"); 2262ab9c17a0SJack Morgenstein __raw_writel((__force u32) 0, &priv->mfunc.comm->slave_read); 2263ab9c17a0SJack Morgenstein __raw_writel((__force u32) 0, &priv->mfunc.comm->slave_write); 2264ab9c17a0SJack Morgenstein priv->cmd.comm_toggle = 0; 2265ab9c17a0SJack Morgenstein 2266ab9c17a0SJack Morgenstein return 0; 2267ab9c17a0SJack Morgenstein } 2268ab9c17a0SJack Morgenstein 2269ab9c17a0SJack Morgenstein int mlx4_multi_func_init(struct mlx4_dev *dev) 2270ab9c17a0SJack Morgenstein { 2271ab9c17a0SJack Morgenstein struct mlx4_priv *priv = mlx4_priv(dev); 2272ab9c17a0SJack Morgenstein struct mlx4_slave_state *s_state; 2273803143fbSMarcel Apfelbaum int i, j, err, port; 2274ab9c17a0SJack Morgenstein 2275ab9c17a0SJack Morgenstein if (mlx4_is_master(dev)) 2276ab9c17a0SJack Morgenstein priv->mfunc.comm = 2277872bf2fbSYishai Hadas ioremap(pci_resource_start(dev->persist->pdev, 2278872bf2fbSYishai Hadas priv->fw.comm_bar) + 2279ab9c17a0SJack Morgenstein priv->fw.comm_base, MLX4_COMM_PAGESIZE); 2280ab9c17a0SJack Morgenstein else 2281ab9c17a0SJack Morgenstein priv->mfunc.comm = 2282872bf2fbSYishai Hadas ioremap(pci_resource_start(dev->persist->pdev, 2) + 2283ab9c17a0SJack Morgenstein MLX4_SLAVE_COMM_BASE, MLX4_COMM_PAGESIZE); 2284ab9c17a0SJack Morgenstein if (!priv->mfunc.comm) { 22851a91de28SJoe Perches mlx4_err(dev, "Couldn't map communication vector\n"); 2286ab9c17a0SJack Morgenstein goto err_vhcr; 2287ab9c17a0SJack Morgenstein } 2288ab9c17a0SJack Morgenstein 2289ab9c17a0SJack Morgenstein if (mlx4_is_master(dev)) { 22904abccb61SIdo Shamay struct mlx4_vf_oper_state *vf_oper; 22914abccb61SIdo Shamay struct mlx4_vf_admin_state *vf_admin; 22924abccb61SIdo Shamay 2293ab9c17a0SJack Morgenstein priv->mfunc.master.slave_state = 2294ab9c17a0SJack Morgenstein kzalloc(dev->num_slaves * 2295ab9c17a0SJack Morgenstein sizeof(struct mlx4_slave_state), GFP_KERNEL); 2296ab9c17a0SJack Morgenstein if (!priv->mfunc.master.slave_state) 2297ab9c17a0SJack Morgenstein goto err_comm; 2298ab9c17a0SJack Morgenstein 22990eb62b93SRony Efraim priv->mfunc.master.vf_admin = 23000eb62b93SRony Efraim kzalloc(dev->num_slaves * 23010eb62b93SRony Efraim sizeof(struct mlx4_vf_admin_state), GFP_KERNEL); 23020eb62b93SRony Efraim if (!priv->mfunc.master.vf_admin) 23030eb62b93SRony Efraim goto err_comm_admin; 23040eb62b93SRony Efraim 23050eb62b93SRony Efraim priv->mfunc.master.vf_oper = 23060eb62b93SRony Efraim kzalloc(dev->num_slaves * 23070eb62b93SRony Efraim sizeof(struct mlx4_vf_oper_state), GFP_KERNEL); 23080eb62b93SRony Efraim if (!priv->mfunc.master.vf_oper) 23090eb62b93SRony Efraim goto err_comm_oper; 23100eb62b93SRony Efraim 2311ab9c17a0SJack Morgenstein for (i = 0; i < dev->num_slaves; ++i) { 23124abccb61SIdo Shamay vf_admin = &priv->mfunc.master.vf_admin[i]; 23134abccb61SIdo Shamay vf_oper = &priv->mfunc.master.vf_oper[i]; 2314ab9c17a0SJack Morgenstein s_state = &priv->mfunc.master.slave_state[i]; 2315ab9c17a0SJack Morgenstein s_state->last_cmd = MLX4_COMM_CMD_RESET; 2316bffb023aSJack Morgenstein mutex_init(&priv->mfunc.master.gen_eqe_mutex[i]); 2317803143fbSMarcel Apfelbaum for (j = 0; j < MLX4_EVENT_TYPES_NUM; ++j) 2318803143fbSMarcel Apfelbaum s_state->event_eq[j].eqn = -1; 2319ab9c17a0SJack Morgenstein __raw_writel((__force u32) 0, 2320ab9c17a0SJack Morgenstein &priv->mfunc.comm[i].slave_write); 2321ab9c17a0SJack Morgenstein __raw_writel((__force u32) 0, 2322ab9c17a0SJack Morgenstein &priv->mfunc.comm[i].slave_read); 2323ab9c17a0SJack Morgenstein mmiowb(); 2324ab9c17a0SJack Morgenstein for (port = 1; port <= MLX4_MAX_PORTS; port++) { 23254abccb61SIdo Shamay struct mlx4_vport_state *admin_vport; 23264abccb61SIdo Shamay struct mlx4_vport_state *oper_vport; 23274abccb61SIdo Shamay 2328ab9c17a0SJack Morgenstein s_state->vlan_filter[port] = 2329ab9c17a0SJack Morgenstein kzalloc(sizeof(struct mlx4_vlan_fltr), 2330ab9c17a0SJack Morgenstein GFP_KERNEL); 2331ab9c17a0SJack Morgenstein if (!s_state->vlan_filter[port]) { 2332ab9c17a0SJack Morgenstein if (--port) 2333ab9c17a0SJack Morgenstein kfree(s_state->vlan_filter[port]); 2334ab9c17a0SJack Morgenstein goto err_slaves; 2335ab9c17a0SJack Morgenstein } 23364abccb61SIdo Shamay 23374abccb61SIdo Shamay admin_vport = &vf_admin->vport[port]; 23384abccb61SIdo Shamay oper_vport = &vf_oper->vport[port].state; 2339ab9c17a0SJack Morgenstein INIT_LIST_HEAD(&s_state->mcast_filters[port]); 23404abccb61SIdo Shamay admin_vport->default_vlan = MLX4_VGT; 23414abccb61SIdo Shamay oper_vport->default_vlan = MLX4_VGT; 23424abccb61SIdo Shamay vf_oper->vport[port].vlan_idx = NO_INDX; 23434abccb61SIdo Shamay vf_oper->vport[port].mac_idx = NO_INDX; 2344ab9c17a0SJack Morgenstein } 2345ab9c17a0SJack Morgenstein spin_lock_init(&s_state->lock); 2346ab9c17a0SJack Morgenstein } 2347ab9c17a0SJack Morgenstein 2348*666672d4SIdo Shamay if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_QOS_VPP) { 2349*666672d4SIdo Shamay for (port = 1; port <= dev->caps.num_ports; port++) { 2350*666672d4SIdo Shamay if (mlx4_is_eth(dev, port)) { 2351*666672d4SIdo Shamay mlx4_set_default_port_qos(dev, port); 2352*666672d4SIdo Shamay mlx4_allocate_port_vpps(dev, port); 2353*666672d4SIdo Shamay } 2354*666672d4SIdo Shamay } 2355*666672d4SIdo Shamay } 2356*666672d4SIdo Shamay 235708ff3235SOr Gerlitz memset(&priv->mfunc.master.cmd_eqe, 0, dev->caps.eqe_size); 2358ab9c17a0SJack Morgenstein priv->mfunc.master.cmd_eqe.type = MLX4_EVENT_TYPE_CMD; 2359ab9c17a0SJack Morgenstein INIT_WORK(&priv->mfunc.master.comm_work, 2360ab9c17a0SJack Morgenstein mlx4_master_comm_channel); 2361ab9c17a0SJack Morgenstein INIT_WORK(&priv->mfunc.master.slave_event_work, 2362ab9c17a0SJack Morgenstein mlx4_gen_slave_eqe); 2363ab9c17a0SJack Morgenstein INIT_WORK(&priv->mfunc.master.slave_flr_event_work, 2364ab9c17a0SJack Morgenstein mlx4_master_handle_slave_flr); 2365ab9c17a0SJack Morgenstein spin_lock_init(&priv->mfunc.master.slave_state_lock); 2366992e8e6eSJack Morgenstein spin_lock_init(&priv->mfunc.master.slave_eq.event_lock); 2367ab9c17a0SJack Morgenstein priv->mfunc.master.comm_wq = 2368ab9c17a0SJack Morgenstein create_singlethread_workqueue("mlx4_comm"); 2369ab9c17a0SJack Morgenstein if (!priv->mfunc.master.comm_wq) 2370ab9c17a0SJack Morgenstein goto err_slaves; 2371ab9c17a0SJack Morgenstein 2372ab9c17a0SJack Morgenstein if (mlx4_init_resource_tracker(dev)) 2373ab9c17a0SJack Morgenstein goto err_thread; 2374ab9c17a0SJack Morgenstein 2375ab9c17a0SJack Morgenstein } else { 2376ab9c17a0SJack Morgenstein err = sync_toggles(dev); 2377ab9c17a0SJack Morgenstein if (err) { 2378ab9c17a0SJack Morgenstein mlx4_err(dev, "Couldn't sync toggles\n"); 2379ab9c17a0SJack Morgenstein goto err_comm; 2380ab9c17a0SJack Morgenstein } 2381ab9c17a0SJack Morgenstein } 2382ab9c17a0SJack Morgenstein return 0; 2383ab9c17a0SJack Morgenstein 2384ab9c17a0SJack Morgenstein err_thread: 2385ab9c17a0SJack Morgenstein flush_workqueue(priv->mfunc.master.comm_wq); 2386ab9c17a0SJack Morgenstein destroy_workqueue(priv->mfunc.master.comm_wq); 2387ab9c17a0SJack Morgenstein err_slaves: 2388ab9c17a0SJack Morgenstein while (--i) { 2389ab9c17a0SJack Morgenstein for (port = 1; port <= MLX4_MAX_PORTS; port++) 2390ab9c17a0SJack Morgenstein kfree(priv->mfunc.master.slave_state[i].vlan_filter[port]); 2391ab9c17a0SJack Morgenstein } 23920eb62b93SRony Efraim kfree(priv->mfunc.master.vf_oper); 23930eb62b93SRony Efraim err_comm_oper: 23940eb62b93SRony Efraim kfree(priv->mfunc.master.vf_admin); 23950eb62b93SRony Efraim err_comm_admin: 2396ab9c17a0SJack Morgenstein kfree(priv->mfunc.master.slave_state); 2397ab9c17a0SJack Morgenstein err_comm: 2398ab9c17a0SJack Morgenstein iounmap(priv->mfunc.comm); 2399ab9c17a0SJack Morgenstein err_vhcr: 2400872bf2fbSYishai Hadas dma_free_coherent(&dev->persist->pdev->dev, PAGE_SIZE, 2401ab9c17a0SJack Morgenstein priv->mfunc.vhcr, 2402ab9c17a0SJack Morgenstein priv->mfunc.vhcr_dma); 2403ab9c17a0SJack Morgenstein priv->mfunc.vhcr = NULL; 2404ab9c17a0SJack Morgenstein return -ENOMEM; 2405ab9c17a0SJack Morgenstein } 2406ab9c17a0SJack Morgenstein 24075a2cc190SJeff Kirsher int mlx4_cmd_init(struct mlx4_dev *dev) 24085a2cc190SJeff Kirsher { 24095a2cc190SJeff Kirsher struct mlx4_priv *priv = mlx4_priv(dev); 2410ffc39f6dSMatan Barak int flags = 0; 24115a2cc190SJeff Kirsher 2412ffc39f6dSMatan Barak if (!priv->cmd.initialized) { 2413f3d4c89eSRoland Dreier mutex_init(&priv->cmd.slave_cmd_mutex); 24145a2cc190SJeff Kirsher sema_init(&priv->cmd.poll_sem, 1); 24155a2cc190SJeff Kirsher priv->cmd.use_events = 0; 24165a2cc190SJeff Kirsher priv->cmd.toggle = 1; 2417ffc39f6dSMatan Barak priv->cmd.initialized = 1; 2418ffc39f6dSMatan Barak flags |= MLX4_CMD_CLEANUP_STRUCT; 2419ffc39f6dSMatan Barak } 24205a2cc190SJeff Kirsher 2421ffc39f6dSMatan Barak if (!mlx4_is_slave(dev) && !priv->cmd.hcr) { 2422872bf2fbSYishai Hadas priv->cmd.hcr = ioremap(pci_resource_start(dev->persist->pdev, 2423872bf2fbSYishai Hadas 0) + MLX4_HCR_BASE, MLX4_HCR_SIZE); 24245a2cc190SJeff Kirsher if (!priv->cmd.hcr) { 24251a91de28SJoe Perches mlx4_err(dev, "Couldn't map command register\n"); 2426ffc39f6dSMatan Barak goto err; 24275a2cc190SJeff Kirsher } 2428ffc39f6dSMatan Barak flags |= MLX4_CMD_CLEANUP_HCR; 2429e8f081aaSYevgeny Petrilin } 24305a2cc190SJeff Kirsher 2431ffc39f6dSMatan Barak if (mlx4_is_mfunc(dev) && !priv->mfunc.vhcr) { 2432872bf2fbSYishai Hadas priv->mfunc.vhcr = dma_alloc_coherent(&dev->persist->pdev->dev, 2433872bf2fbSYishai Hadas PAGE_SIZE, 2434f3d4c89eSRoland Dreier &priv->mfunc.vhcr_dma, 2435f3d4c89eSRoland Dreier GFP_KERNEL); 2436d0320f75SJoe Perches if (!priv->mfunc.vhcr) 2437ffc39f6dSMatan Barak goto err; 2438ffc39f6dSMatan Barak 2439ffc39f6dSMatan Barak flags |= MLX4_CMD_CLEANUP_VHCR; 2440f3d4c89eSRoland Dreier } 2441f3d4c89eSRoland Dreier 2442ffc39f6dSMatan Barak if (!priv->cmd.pool) { 2443872bf2fbSYishai Hadas priv->cmd.pool = pci_pool_create("mlx4_cmd", 2444872bf2fbSYishai Hadas dev->persist->pdev, 24455a2cc190SJeff Kirsher MLX4_MAILBOX_SIZE, 24465a2cc190SJeff Kirsher MLX4_MAILBOX_SIZE, 0); 2447e8f081aaSYevgeny Petrilin if (!priv->cmd.pool) 2448ffc39f6dSMatan Barak goto err; 2449ffc39f6dSMatan Barak 2450ffc39f6dSMatan Barak flags |= MLX4_CMD_CLEANUP_POOL; 2451ffc39f6dSMatan Barak } 24525a2cc190SJeff Kirsher 24535a2cc190SJeff Kirsher return 0; 2454e8f081aaSYevgeny Petrilin 2455ffc39f6dSMatan Barak err: 2456ffc39f6dSMatan Barak mlx4_cmd_cleanup(dev, flags); 2457e8f081aaSYevgeny Petrilin return -ENOMEM; 24585a2cc190SJeff Kirsher } 24595a2cc190SJeff Kirsher 246055ad3592SYishai Hadas void mlx4_report_internal_err_comm_event(struct mlx4_dev *dev) 246155ad3592SYishai Hadas { 246255ad3592SYishai Hadas struct mlx4_priv *priv = mlx4_priv(dev); 246355ad3592SYishai Hadas int slave; 246455ad3592SYishai Hadas u32 slave_read; 246555ad3592SYishai Hadas 246655ad3592SYishai Hadas /* Report an internal error event to all 246755ad3592SYishai Hadas * communication channels. 246855ad3592SYishai Hadas */ 246955ad3592SYishai Hadas for (slave = 0; slave < dev->num_slaves; slave++) { 247055ad3592SYishai Hadas slave_read = swab32(readl(&priv->mfunc.comm[slave].slave_read)); 247155ad3592SYishai Hadas slave_read |= (u32)COMM_CHAN_EVENT_INTERNAL_ERR; 247255ad3592SYishai Hadas __raw_writel((__force u32)cpu_to_be32(slave_read), 247355ad3592SYishai Hadas &priv->mfunc.comm[slave].slave_read); 247455ad3592SYishai Hadas /* Make sure that our comm channel write doesn't 247555ad3592SYishai Hadas * get mixed in with writes from another CPU. 247655ad3592SYishai Hadas */ 247755ad3592SYishai Hadas mmiowb(); 247855ad3592SYishai Hadas } 247955ad3592SYishai Hadas } 248055ad3592SYishai Hadas 2481ab9c17a0SJack Morgenstein void mlx4_multi_func_cleanup(struct mlx4_dev *dev) 2482ab9c17a0SJack Morgenstein { 2483ab9c17a0SJack Morgenstein struct mlx4_priv *priv = mlx4_priv(dev); 2484ab9c17a0SJack Morgenstein int i, port; 2485ab9c17a0SJack Morgenstein 2486ab9c17a0SJack Morgenstein if (mlx4_is_master(dev)) { 2487ab9c17a0SJack Morgenstein flush_workqueue(priv->mfunc.master.comm_wq); 2488ab9c17a0SJack Morgenstein destroy_workqueue(priv->mfunc.master.comm_wq); 2489ab9c17a0SJack Morgenstein for (i = 0; i < dev->num_slaves; i++) { 2490ab9c17a0SJack Morgenstein for (port = 1; port <= MLX4_MAX_PORTS; port++) 2491ab9c17a0SJack Morgenstein kfree(priv->mfunc.master.slave_state[i].vlan_filter[port]); 2492ab9c17a0SJack Morgenstein } 2493ab9c17a0SJack Morgenstein kfree(priv->mfunc.master.slave_state); 24940eb62b93SRony Efraim kfree(priv->mfunc.master.vf_admin); 24950eb62b93SRony Efraim kfree(priv->mfunc.master.vf_oper); 249655ad3592SYishai Hadas dev->num_slaves = 0; 2497f08ad06cSEugenia Emantayev } 2498f08ad06cSEugenia Emantayev 2499ab9c17a0SJack Morgenstein iounmap(priv->mfunc.comm); 2500ab9c17a0SJack Morgenstein } 2501ab9c17a0SJack Morgenstein 2502ffc39f6dSMatan Barak void mlx4_cmd_cleanup(struct mlx4_dev *dev, int cleanup_mask) 25035a2cc190SJeff Kirsher { 25045a2cc190SJeff Kirsher struct mlx4_priv *priv = mlx4_priv(dev); 25055a2cc190SJeff Kirsher 2506ffc39f6dSMatan Barak if (priv->cmd.pool && (cleanup_mask & MLX4_CMD_CLEANUP_POOL)) { 25075a2cc190SJeff Kirsher pci_pool_destroy(priv->cmd.pool); 2508ffc39f6dSMatan Barak priv->cmd.pool = NULL; 2509ffc39f6dSMatan Barak } 2510e8f081aaSYevgeny Petrilin 2511ffc39f6dSMatan Barak if (!mlx4_is_slave(dev) && priv->cmd.hcr && 2512ffc39f6dSMatan Barak (cleanup_mask & MLX4_CMD_CLEANUP_HCR)) { 25135a2cc190SJeff Kirsher iounmap(priv->cmd.hcr); 2514ffc39f6dSMatan Barak priv->cmd.hcr = NULL; 2515ffc39f6dSMatan Barak } 2516ffc39f6dSMatan Barak if (mlx4_is_mfunc(dev) && priv->mfunc.vhcr && 2517ffc39f6dSMatan Barak (cleanup_mask & MLX4_CMD_CLEANUP_VHCR)) { 2518872bf2fbSYishai Hadas dma_free_coherent(&dev->persist->pdev->dev, PAGE_SIZE, 2519f3d4c89eSRoland Dreier priv->mfunc.vhcr, priv->mfunc.vhcr_dma); 2520f3d4c89eSRoland Dreier priv->mfunc.vhcr = NULL; 25215a2cc190SJeff Kirsher } 2522ffc39f6dSMatan Barak if (priv->cmd.initialized && (cleanup_mask & MLX4_CMD_CLEANUP_STRUCT)) 2523ffc39f6dSMatan Barak priv->cmd.initialized = 0; 2524ffc39f6dSMatan Barak } 25255a2cc190SJeff Kirsher 25265a2cc190SJeff Kirsher /* 25275a2cc190SJeff Kirsher * Switch to using events to issue FW commands (can only be called 25285a2cc190SJeff Kirsher * after event queue for command events has been initialized). 25295a2cc190SJeff Kirsher */ 25305a2cc190SJeff Kirsher int mlx4_cmd_use_events(struct mlx4_dev *dev) 25315a2cc190SJeff Kirsher { 25325a2cc190SJeff Kirsher struct mlx4_priv *priv = mlx4_priv(dev); 25335a2cc190SJeff Kirsher int i; 2534e8f081aaSYevgeny Petrilin int err = 0; 25355a2cc190SJeff Kirsher 25365a2cc190SJeff Kirsher priv->cmd.context = kmalloc(priv->cmd.max_cmds * 25375a2cc190SJeff Kirsher sizeof (struct mlx4_cmd_context), 25385a2cc190SJeff Kirsher GFP_KERNEL); 25395a2cc190SJeff Kirsher if (!priv->cmd.context) 25405a2cc190SJeff Kirsher return -ENOMEM; 25415a2cc190SJeff Kirsher 25425a2cc190SJeff Kirsher for (i = 0; i < priv->cmd.max_cmds; ++i) { 25435a2cc190SJeff Kirsher priv->cmd.context[i].token = i; 25445a2cc190SJeff Kirsher priv->cmd.context[i].next = i + 1; 2545f5aef5aaSYishai Hadas /* To support fatal error flow, initialize all 2546f5aef5aaSYishai Hadas * cmd contexts to allow simulating completions 2547f5aef5aaSYishai Hadas * with complete() at any time. 2548f5aef5aaSYishai Hadas */ 2549f5aef5aaSYishai Hadas init_completion(&priv->cmd.context[i].done); 25505a2cc190SJeff Kirsher } 25515a2cc190SJeff Kirsher 25525a2cc190SJeff Kirsher priv->cmd.context[priv->cmd.max_cmds - 1].next = -1; 25535a2cc190SJeff Kirsher priv->cmd.free_head = 0; 25545a2cc190SJeff Kirsher 25555a2cc190SJeff Kirsher sema_init(&priv->cmd.event_sem, priv->cmd.max_cmds); 25565a2cc190SJeff Kirsher spin_lock_init(&priv->cmd.context_lock); 25575a2cc190SJeff Kirsher 25585a2cc190SJeff Kirsher for (priv->cmd.token_mask = 1; 25595a2cc190SJeff Kirsher priv->cmd.token_mask < priv->cmd.max_cmds; 25605a2cc190SJeff Kirsher priv->cmd.token_mask <<= 1) 25615a2cc190SJeff Kirsher ; /* nothing */ 25625a2cc190SJeff Kirsher --priv->cmd.token_mask; 25635a2cc190SJeff Kirsher 2564e8f081aaSYevgeny Petrilin down(&priv->cmd.poll_sem); 25655a2cc190SJeff Kirsher priv->cmd.use_events = 1; 25665a2cc190SJeff Kirsher 2567e8f081aaSYevgeny Petrilin return err; 25685a2cc190SJeff Kirsher } 25695a2cc190SJeff Kirsher 25705a2cc190SJeff Kirsher /* 25715a2cc190SJeff Kirsher * Switch back to polling (used when shutting down the device) 25725a2cc190SJeff Kirsher */ 25735a2cc190SJeff Kirsher void mlx4_cmd_use_polling(struct mlx4_dev *dev) 25745a2cc190SJeff Kirsher { 25755a2cc190SJeff Kirsher struct mlx4_priv *priv = mlx4_priv(dev); 25765a2cc190SJeff Kirsher int i; 25775a2cc190SJeff Kirsher 25785a2cc190SJeff Kirsher priv->cmd.use_events = 0; 25795a2cc190SJeff Kirsher 25805a2cc190SJeff Kirsher for (i = 0; i < priv->cmd.max_cmds; ++i) 25815a2cc190SJeff Kirsher down(&priv->cmd.event_sem); 25825a2cc190SJeff Kirsher 25835a2cc190SJeff Kirsher kfree(priv->cmd.context); 25845a2cc190SJeff Kirsher 25855a2cc190SJeff Kirsher up(&priv->cmd.poll_sem); 25865a2cc190SJeff Kirsher } 25875a2cc190SJeff Kirsher 25885a2cc190SJeff Kirsher struct mlx4_cmd_mailbox *mlx4_alloc_cmd_mailbox(struct mlx4_dev *dev) 25895a2cc190SJeff Kirsher { 25905a2cc190SJeff Kirsher struct mlx4_cmd_mailbox *mailbox; 25915a2cc190SJeff Kirsher 25925a2cc190SJeff Kirsher mailbox = kmalloc(sizeof *mailbox, GFP_KERNEL); 25935a2cc190SJeff Kirsher if (!mailbox) 25945a2cc190SJeff Kirsher return ERR_PTR(-ENOMEM); 25955a2cc190SJeff Kirsher 25965a2cc190SJeff Kirsher mailbox->buf = pci_pool_alloc(mlx4_priv(dev)->cmd.pool, GFP_KERNEL, 25975a2cc190SJeff Kirsher &mailbox->dma); 25985a2cc190SJeff Kirsher if (!mailbox->buf) { 25995a2cc190SJeff Kirsher kfree(mailbox); 26005a2cc190SJeff Kirsher return ERR_PTR(-ENOMEM); 26015a2cc190SJeff Kirsher } 26025a2cc190SJeff Kirsher 2603571b8b92SJack Morgenstein memset(mailbox->buf, 0, MLX4_MAILBOX_SIZE); 2604571b8b92SJack Morgenstein 26055a2cc190SJeff Kirsher return mailbox; 26065a2cc190SJeff Kirsher } 26075a2cc190SJeff Kirsher EXPORT_SYMBOL_GPL(mlx4_alloc_cmd_mailbox); 26085a2cc190SJeff Kirsher 2609e8f081aaSYevgeny Petrilin void mlx4_free_cmd_mailbox(struct mlx4_dev *dev, 2610e8f081aaSYevgeny Petrilin struct mlx4_cmd_mailbox *mailbox) 26115a2cc190SJeff Kirsher { 26125a2cc190SJeff Kirsher if (!mailbox) 26135a2cc190SJeff Kirsher return; 26145a2cc190SJeff Kirsher 26155a2cc190SJeff Kirsher pci_pool_free(mlx4_priv(dev)->cmd.pool, mailbox->buf, mailbox->dma); 26165a2cc190SJeff Kirsher kfree(mailbox); 26175a2cc190SJeff Kirsher } 26185a2cc190SJeff Kirsher EXPORT_SYMBOL_GPL(mlx4_free_cmd_mailbox); 2619e8f081aaSYevgeny Petrilin 2620e8f081aaSYevgeny Petrilin u32 mlx4_comm_get_version(void) 2621e8f081aaSYevgeny Petrilin { 2622e8f081aaSYevgeny Petrilin return ((u32) CMD_CHAN_IF_REV << 8) | (u32) CMD_CHAN_VER; 2623e8f081aaSYevgeny Petrilin } 26248f7ba3caSRony Efraim 26258f7ba3caSRony Efraim static int mlx4_get_slave_indx(struct mlx4_dev *dev, int vf) 26268f7ba3caSRony Efraim { 2627872bf2fbSYishai Hadas if ((vf < 0) || (vf >= dev->persist->num_vfs)) { 2628872bf2fbSYishai Hadas mlx4_err(dev, "Bad vf number:%d (number of activated vf: %d)\n", 2629872bf2fbSYishai Hadas vf, dev->persist->num_vfs); 26308f7ba3caSRony Efraim return -EINVAL; 26318f7ba3caSRony Efraim } 26328f7ba3caSRony Efraim 26338f7ba3caSRony Efraim return vf+1; 26348f7ba3caSRony Efraim } 26358f7ba3caSRony Efraim 2636f74462acSMatan Barak int mlx4_get_vf_indx(struct mlx4_dev *dev, int slave) 2637f74462acSMatan Barak { 2638872bf2fbSYishai Hadas if (slave < 1 || slave > dev->persist->num_vfs) { 2639f74462acSMatan Barak mlx4_err(dev, 2640f74462acSMatan Barak "Bad slave number:%d (number of activated slaves: %lu)\n", 2641f74462acSMatan Barak slave, dev->num_slaves); 2642f74462acSMatan Barak return -EINVAL; 2643f74462acSMatan Barak } 2644f74462acSMatan Barak return slave - 1; 2645f74462acSMatan Barak } 2646f74462acSMatan Barak 2647f5aef5aaSYishai Hadas void mlx4_cmd_wake_completions(struct mlx4_dev *dev) 2648f5aef5aaSYishai Hadas { 2649f5aef5aaSYishai Hadas struct mlx4_priv *priv = mlx4_priv(dev); 2650f5aef5aaSYishai Hadas struct mlx4_cmd_context *context; 2651f5aef5aaSYishai Hadas int i; 2652f5aef5aaSYishai Hadas 2653f5aef5aaSYishai Hadas spin_lock(&priv->cmd.context_lock); 2654f5aef5aaSYishai Hadas if (priv->cmd.context) { 2655f5aef5aaSYishai Hadas for (i = 0; i < priv->cmd.max_cmds; ++i) { 2656f5aef5aaSYishai Hadas context = &priv->cmd.context[i]; 2657f5aef5aaSYishai Hadas context->fw_status = CMD_STAT_INTERNAL_ERR; 2658f5aef5aaSYishai Hadas context->result = 2659f5aef5aaSYishai Hadas mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR); 2660f5aef5aaSYishai Hadas complete(&context->done); 2661f5aef5aaSYishai Hadas } 2662f5aef5aaSYishai Hadas } 2663f5aef5aaSYishai Hadas spin_unlock(&priv->cmd.context_lock); 2664f5aef5aaSYishai Hadas } 2665f5aef5aaSYishai Hadas 2666f74462acSMatan Barak struct mlx4_active_ports mlx4_get_active_ports(struct mlx4_dev *dev, int slave) 2667f74462acSMatan Barak { 2668f74462acSMatan Barak struct mlx4_active_ports actv_ports; 2669f74462acSMatan Barak int vf; 2670f74462acSMatan Barak 2671f74462acSMatan Barak bitmap_zero(actv_ports.ports, MLX4_MAX_PORTS); 2672f74462acSMatan Barak 2673f74462acSMatan Barak if (slave == 0) { 2674f74462acSMatan Barak bitmap_fill(actv_ports.ports, dev->caps.num_ports); 2675f74462acSMatan Barak return actv_ports; 2676f74462acSMatan Barak } 2677f74462acSMatan Barak 2678f74462acSMatan Barak vf = mlx4_get_vf_indx(dev, slave); 2679f74462acSMatan Barak if (vf < 0) 2680f74462acSMatan Barak return actv_ports; 2681f74462acSMatan Barak 2682f74462acSMatan Barak bitmap_set(actv_ports.ports, dev->dev_vfs[vf].min_port - 1, 2683f74462acSMatan Barak min((int)dev->dev_vfs[mlx4_get_vf_indx(dev, slave)].n_ports, 2684f74462acSMatan Barak dev->caps.num_ports)); 2685f74462acSMatan Barak 2686f74462acSMatan Barak return actv_ports; 2687f74462acSMatan Barak } 2688f74462acSMatan Barak EXPORT_SYMBOL_GPL(mlx4_get_active_ports); 2689f74462acSMatan Barak 2690f74462acSMatan Barak int mlx4_slave_convert_port(struct mlx4_dev *dev, int slave, int port) 2691f74462acSMatan Barak { 2692f74462acSMatan Barak unsigned n; 2693f74462acSMatan Barak struct mlx4_active_ports actv_ports = mlx4_get_active_ports(dev, slave); 2694f74462acSMatan Barak unsigned m = bitmap_weight(actv_ports.ports, dev->caps.num_ports); 2695f74462acSMatan Barak 2696f74462acSMatan Barak if (port <= 0 || port > m) 2697f74462acSMatan Barak return -EINVAL; 2698f74462acSMatan Barak 2699f74462acSMatan Barak n = find_first_bit(actv_ports.ports, dev->caps.num_ports); 2700f74462acSMatan Barak if (port <= n) 2701f74462acSMatan Barak port = n + 1; 2702f74462acSMatan Barak 2703f74462acSMatan Barak return port; 2704f74462acSMatan Barak } 2705f74462acSMatan Barak EXPORT_SYMBOL_GPL(mlx4_slave_convert_port); 2706f74462acSMatan Barak 2707f74462acSMatan Barak int mlx4_phys_to_slave_port(struct mlx4_dev *dev, int slave, int port) 2708f74462acSMatan Barak { 2709f74462acSMatan Barak struct mlx4_active_ports actv_ports = mlx4_get_active_ports(dev, slave); 2710f74462acSMatan Barak if (test_bit(port - 1, actv_ports.ports)) 2711f74462acSMatan Barak return port - 2712f74462acSMatan Barak find_first_bit(actv_ports.ports, dev->caps.num_ports); 2713f74462acSMatan Barak 2714f74462acSMatan Barak return -1; 2715f74462acSMatan Barak } 2716f74462acSMatan Barak EXPORT_SYMBOL_GPL(mlx4_phys_to_slave_port); 2717f74462acSMatan Barak 2718f74462acSMatan Barak struct mlx4_slaves_pport mlx4_phys_to_slaves_pport(struct mlx4_dev *dev, 2719f74462acSMatan Barak int port) 2720f74462acSMatan Barak { 2721f74462acSMatan Barak unsigned i; 2722f74462acSMatan Barak struct mlx4_slaves_pport slaves_pport; 2723f74462acSMatan Barak 2724f74462acSMatan Barak bitmap_zero(slaves_pport.slaves, MLX4_MFUNC_MAX); 2725f74462acSMatan Barak 2726f74462acSMatan Barak if (port <= 0 || port > dev->caps.num_ports) 2727f74462acSMatan Barak return slaves_pport; 2728f74462acSMatan Barak 2729872bf2fbSYishai Hadas for (i = 0; i < dev->persist->num_vfs + 1; i++) { 2730f74462acSMatan Barak struct mlx4_active_ports actv_ports = 2731f74462acSMatan Barak mlx4_get_active_ports(dev, i); 2732f74462acSMatan Barak if (test_bit(port - 1, actv_ports.ports)) 2733f74462acSMatan Barak set_bit(i, slaves_pport.slaves); 2734f74462acSMatan Barak } 2735f74462acSMatan Barak 2736f74462acSMatan Barak return slaves_pport; 2737f74462acSMatan Barak } 2738f74462acSMatan Barak EXPORT_SYMBOL_GPL(mlx4_phys_to_slaves_pport); 2739f74462acSMatan Barak 2740f74462acSMatan Barak struct mlx4_slaves_pport mlx4_phys_to_slaves_pport_actv( 2741f74462acSMatan Barak struct mlx4_dev *dev, 2742f74462acSMatan Barak const struct mlx4_active_ports *crit_ports) 2743f74462acSMatan Barak { 2744f74462acSMatan Barak unsigned i; 2745f74462acSMatan Barak struct mlx4_slaves_pport slaves_pport; 2746f74462acSMatan Barak 2747f74462acSMatan Barak bitmap_zero(slaves_pport.slaves, MLX4_MFUNC_MAX); 2748f74462acSMatan Barak 2749872bf2fbSYishai Hadas for (i = 0; i < dev->persist->num_vfs + 1; i++) { 2750f74462acSMatan Barak struct mlx4_active_ports actv_ports = 2751f74462acSMatan Barak mlx4_get_active_ports(dev, i); 2752f74462acSMatan Barak if (bitmap_equal(crit_ports->ports, actv_ports.ports, 2753f74462acSMatan Barak dev->caps.num_ports)) 2754f74462acSMatan Barak set_bit(i, slaves_pport.slaves); 2755f74462acSMatan Barak } 2756f74462acSMatan Barak 2757f74462acSMatan Barak return slaves_pport; 2758f74462acSMatan Barak } 2759f74462acSMatan Barak EXPORT_SYMBOL_GPL(mlx4_phys_to_slaves_pport_actv); 2760f74462acSMatan Barak 2761a91c772fSMatan Barak static int mlx4_slaves_closest_port(struct mlx4_dev *dev, int slave, int port) 2762a91c772fSMatan Barak { 2763a91c772fSMatan Barak struct mlx4_active_ports actv_ports = mlx4_get_active_ports(dev, slave); 2764a91c772fSMatan Barak int min_port = find_first_bit(actv_ports.ports, dev->caps.num_ports) 2765a91c772fSMatan Barak + 1; 2766a91c772fSMatan Barak int max_port = min_port + 2767a91c772fSMatan Barak bitmap_weight(actv_ports.ports, dev->caps.num_ports); 2768a91c772fSMatan Barak 2769a91c772fSMatan Barak if (port < min_port) 2770a91c772fSMatan Barak port = min_port; 2771a91c772fSMatan Barak else if (port >= max_port) 2772a91c772fSMatan Barak port = max_port - 1; 2773a91c772fSMatan Barak 2774a91c772fSMatan Barak return port; 2775a91c772fSMatan Barak } 2776a91c772fSMatan Barak 27778f7ba3caSRony Efraim int mlx4_set_vf_mac(struct mlx4_dev *dev, int port, int vf, u64 mac) 27788f7ba3caSRony Efraim { 27798f7ba3caSRony Efraim struct mlx4_priv *priv = mlx4_priv(dev); 27808f7ba3caSRony Efraim struct mlx4_vport_state *s_info; 27818f7ba3caSRony Efraim int slave; 27828f7ba3caSRony Efraim 27838f7ba3caSRony Efraim if (!mlx4_is_master(dev)) 27848f7ba3caSRony Efraim return -EPROTONOSUPPORT; 27858f7ba3caSRony Efraim 27868f7ba3caSRony Efraim slave = mlx4_get_slave_indx(dev, vf); 27878f7ba3caSRony Efraim if (slave < 0) 27888f7ba3caSRony Efraim return -EINVAL; 27898f7ba3caSRony Efraim 2790a91c772fSMatan Barak port = mlx4_slaves_closest_port(dev, slave, port); 27918f7ba3caSRony Efraim s_info = &priv->mfunc.master.vf_admin[slave].vport[port]; 27928f7ba3caSRony Efraim s_info->mac = mac; 27938f7ba3caSRony Efraim mlx4_info(dev, "default mac on vf %d port %d to %llX will take afect only after vf restart\n", 27948f7ba3caSRony Efraim vf, port, s_info->mac); 27958f7ba3caSRony Efraim return 0; 27968f7ba3caSRony Efraim } 27978f7ba3caSRony Efraim EXPORT_SYMBOL_GPL(mlx4_set_vf_mac); 27983f7fb021SRony Efraim 2799b01978caSJack Morgenstein 28003f7fb021SRony Efraim int mlx4_set_vf_vlan(struct mlx4_dev *dev, int port, int vf, u16 vlan, u8 qos) 28013f7fb021SRony Efraim { 28023f7fb021SRony Efraim struct mlx4_priv *priv = mlx4_priv(dev); 2803b01978caSJack Morgenstein struct mlx4_vport_state *vf_admin; 28043f7fb021SRony Efraim int slave; 28053f7fb021SRony Efraim 28063f7fb021SRony Efraim if ((!mlx4_is_master(dev)) || 28073f7fb021SRony Efraim !(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_VLAN_CONTROL)) 28083f7fb021SRony Efraim return -EPROTONOSUPPORT; 28093f7fb021SRony Efraim 28103f7fb021SRony Efraim if ((vlan > 4095) || (qos > 7)) 28113f7fb021SRony Efraim return -EINVAL; 28123f7fb021SRony Efraim 28133f7fb021SRony Efraim slave = mlx4_get_slave_indx(dev, vf); 28143f7fb021SRony Efraim if (slave < 0) 28153f7fb021SRony Efraim return -EINVAL; 28163f7fb021SRony Efraim 2817a91c772fSMatan Barak port = mlx4_slaves_closest_port(dev, slave, port); 2818b01978caSJack Morgenstein vf_admin = &priv->mfunc.master.vf_admin[slave].vport[port]; 2819b01978caSJack Morgenstein 28203f7fb021SRony Efraim if ((0 == vlan) && (0 == qos)) 2821b01978caSJack Morgenstein vf_admin->default_vlan = MLX4_VGT; 28223f7fb021SRony Efraim else 2823b01978caSJack Morgenstein vf_admin->default_vlan = vlan; 2824b01978caSJack Morgenstein vf_admin->default_qos = qos; 2825b01978caSJack Morgenstein 28260a6eac24SRony Efraim if (mlx4_master_immediate_activate_vlan_qos(priv, slave, port)) 28270a6eac24SRony Efraim mlx4_info(dev, 28280a6eac24SRony Efraim "updating vf %d port %d config will take effect on next VF restart\n", 2829b01978caSJack Morgenstein vf, port); 28303f7fb021SRony Efraim return 0; 28313f7fb021SRony Efraim } 28323f7fb021SRony Efraim EXPORT_SYMBOL_GPL(mlx4_set_vf_vlan); 2833e6b6a231SRony Efraim 28345ea8bbfcSJack Morgenstein /* mlx4_get_slave_default_vlan - 28355ea8bbfcSJack Morgenstein * return true if VST ( default vlan) 28365ea8bbfcSJack Morgenstein * if VST, will return vlan & qos (if not NULL) 28375ea8bbfcSJack Morgenstein */ 28385ea8bbfcSJack Morgenstein bool mlx4_get_slave_default_vlan(struct mlx4_dev *dev, int port, int slave, 28395ea8bbfcSJack Morgenstein u16 *vlan, u8 *qos) 28405ea8bbfcSJack Morgenstein { 28415ea8bbfcSJack Morgenstein struct mlx4_vport_oper_state *vp_oper; 28425ea8bbfcSJack Morgenstein struct mlx4_priv *priv; 28435ea8bbfcSJack Morgenstein 28445ea8bbfcSJack Morgenstein priv = mlx4_priv(dev); 2845a91c772fSMatan Barak port = mlx4_slaves_closest_port(dev, slave, port); 28465ea8bbfcSJack Morgenstein vp_oper = &priv->mfunc.master.vf_oper[slave].vport[port]; 28475ea8bbfcSJack Morgenstein 28485ea8bbfcSJack Morgenstein if (MLX4_VGT != vp_oper->state.default_vlan) { 28495ea8bbfcSJack Morgenstein if (vlan) 28505ea8bbfcSJack Morgenstein *vlan = vp_oper->state.default_vlan; 28515ea8bbfcSJack Morgenstein if (qos) 28525ea8bbfcSJack Morgenstein *qos = vp_oper->state.default_qos; 28535ea8bbfcSJack Morgenstein return true; 28545ea8bbfcSJack Morgenstein } 28555ea8bbfcSJack Morgenstein return false; 28565ea8bbfcSJack Morgenstein } 28575ea8bbfcSJack Morgenstein EXPORT_SYMBOL_GPL(mlx4_get_slave_default_vlan); 28585ea8bbfcSJack Morgenstein 2859e6b6a231SRony Efraim int mlx4_set_vf_spoofchk(struct mlx4_dev *dev, int port, int vf, bool setting) 2860e6b6a231SRony Efraim { 2861e6b6a231SRony Efraim struct mlx4_priv *priv = mlx4_priv(dev); 2862e6b6a231SRony Efraim struct mlx4_vport_state *s_info; 2863e6b6a231SRony Efraim int slave; 2864e6b6a231SRony Efraim 2865e6b6a231SRony Efraim if ((!mlx4_is_master(dev)) || 2866e6b6a231SRony Efraim !(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_FSM)) 2867e6b6a231SRony Efraim return -EPROTONOSUPPORT; 2868e6b6a231SRony Efraim 2869e6b6a231SRony Efraim slave = mlx4_get_slave_indx(dev, vf); 2870e6b6a231SRony Efraim if (slave < 0) 2871e6b6a231SRony Efraim return -EINVAL; 2872e6b6a231SRony Efraim 2873a91c772fSMatan Barak port = mlx4_slaves_closest_port(dev, slave, port); 2874e6b6a231SRony Efraim s_info = &priv->mfunc.master.vf_admin[slave].vport[port]; 2875e6b6a231SRony Efraim s_info->spoofchk = setting; 2876e6b6a231SRony Efraim 2877e6b6a231SRony Efraim return 0; 2878e6b6a231SRony Efraim } 2879e6b6a231SRony Efraim EXPORT_SYMBOL_GPL(mlx4_set_vf_spoofchk); 28802cccb9e4SRony Efraim 28812cccb9e4SRony Efraim int mlx4_get_vf_config(struct mlx4_dev *dev, int port, int vf, struct ifla_vf_info *ivf) 28822cccb9e4SRony Efraim { 28832cccb9e4SRony Efraim struct mlx4_priv *priv = mlx4_priv(dev); 28842cccb9e4SRony Efraim struct mlx4_vport_state *s_info; 28852cccb9e4SRony Efraim int slave; 28862cccb9e4SRony Efraim 28872cccb9e4SRony Efraim if (!mlx4_is_master(dev)) 28882cccb9e4SRony Efraim return -EPROTONOSUPPORT; 28892cccb9e4SRony Efraim 28902cccb9e4SRony Efraim slave = mlx4_get_slave_indx(dev, vf); 28912cccb9e4SRony Efraim if (slave < 0) 28922cccb9e4SRony Efraim return -EINVAL; 28932cccb9e4SRony Efraim 28942cccb9e4SRony Efraim s_info = &priv->mfunc.master.vf_admin[slave].vport[port]; 28952cccb9e4SRony Efraim ivf->vf = vf; 28962cccb9e4SRony Efraim 28972cccb9e4SRony Efraim /* need to convert it to a func */ 28982cccb9e4SRony Efraim ivf->mac[0] = ((s_info->mac >> (5*8)) & 0xff); 28992cccb9e4SRony Efraim ivf->mac[1] = ((s_info->mac >> (4*8)) & 0xff); 29002cccb9e4SRony Efraim ivf->mac[2] = ((s_info->mac >> (3*8)) & 0xff); 29012cccb9e4SRony Efraim ivf->mac[3] = ((s_info->mac >> (2*8)) & 0xff); 29022cccb9e4SRony Efraim ivf->mac[4] = ((s_info->mac >> (1*8)) & 0xff); 29032cccb9e4SRony Efraim ivf->mac[5] = ((s_info->mac) & 0xff); 29042cccb9e4SRony Efraim 29052cccb9e4SRony Efraim ivf->vlan = s_info->default_vlan; 29062cccb9e4SRony Efraim ivf->qos = s_info->default_qos; 2907ed616689SSucheta Chakraborty ivf->max_tx_rate = s_info->tx_rate; 2908ed616689SSucheta Chakraborty ivf->min_tx_rate = 0; 29092cccb9e4SRony Efraim ivf->spoofchk = s_info->spoofchk; 2910948e306dSRony Efraim ivf->linkstate = s_info->link_state; 29112cccb9e4SRony Efraim 29122cccb9e4SRony Efraim return 0; 29132cccb9e4SRony Efraim } 29142cccb9e4SRony Efraim EXPORT_SYMBOL_GPL(mlx4_get_vf_config); 2915948e306dSRony Efraim 2916948e306dSRony Efraim int mlx4_set_vf_link_state(struct mlx4_dev *dev, int port, int vf, int link_state) 2917948e306dSRony Efraim { 2918948e306dSRony Efraim struct mlx4_priv *priv = mlx4_priv(dev); 2919948e306dSRony Efraim struct mlx4_vport_state *s_info; 2920948e306dSRony Efraim int slave; 2921948e306dSRony Efraim u8 link_stat_event; 2922948e306dSRony Efraim 2923948e306dSRony Efraim slave = mlx4_get_slave_indx(dev, vf); 2924948e306dSRony Efraim if (slave < 0) 2925948e306dSRony Efraim return -EINVAL; 2926948e306dSRony Efraim 2927a91c772fSMatan Barak port = mlx4_slaves_closest_port(dev, slave, port); 2928948e306dSRony Efraim switch (link_state) { 2929948e306dSRony Efraim case IFLA_VF_LINK_STATE_AUTO: 2930948e306dSRony Efraim /* get current link state */ 2931948e306dSRony Efraim if (!priv->sense.do_sense_port[port]) 2932948e306dSRony Efraim link_stat_event = MLX4_PORT_CHANGE_SUBTYPE_ACTIVE; 2933948e306dSRony Efraim else 2934948e306dSRony Efraim link_stat_event = MLX4_PORT_CHANGE_SUBTYPE_DOWN; 2935948e306dSRony Efraim break; 2936948e306dSRony Efraim 2937948e306dSRony Efraim case IFLA_VF_LINK_STATE_ENABLE: 2938948e306dSRony Efraim link_stat_event = MLX4_PORT_CHANGE_SUBTYPE_ACTIVE; 2939948e306dSRony Efraim break; 2940948e306dSRony Efraim 2941948e306dSRony Efraim case IFLA_VF_LINK_STATE_DISABLE: 2942948e306dSRony Efraim link_stat_event = MLX4_PORT_CHANGE_SUBTYPE_DOWN; 2943948e306dSRony Efraim break; 2944948e306dSRony Efraim 2945948e306dSRony Efraim default: 2946948e306dSRony Efraim mlx4_warn(dev, "unknown value for link_state %02x on slave %d port %d\n", 2947948e306dSRony Efraim link_state, slave, port); 2948948e306dSRony Efraim return -EINVAL; 2949948e306dSRony Efraim }; 2950948e306dSRony Efraim s_info = &priv->mfunc.master.vf_admin[slave].vport[port]; 2951948e306dSRony Efraim s_info->link_state = link_state; 2952948e306dSRony Efraim 2953948e306dSRony Efraim /* send event */ 2954948e306dSRony Efraim mlx4_gen_port_state_change_eqe(dev, slave, port, link_stat_event); 29550a6eac24SRony Efraim 29560a6eac24SRony Efraim if (mlx4_master_immediate_activate_vlan_qos(priv, slave, port)) 29570a6eac24SRony Efraim mlx4_dbg(dev, 29580a6eac24SRony Efraim "updating vf %d port %d no link state HW enforcment\n", 29590a6eac24SRony Efraim vf, port); 2960948e306dSRony Efraim return 0; 2961948e306dSRony Efraim } 2962948e306dSRony Efraim EXPORT_SYMBOL_GPL(mlx4_set_vf_link_state); 296397982f5aSJack Morgenstein 296497982f5aSJack Morgenstein int mlx4_vf_smi_enabled(struct mlx4_dev *dev, int slave, int port) 296597982f5aSJack Morgenstein { 296699ec41d0SJack Morgenstein struct mlx4_priv *priv = mlx4_priv(dev); 296799ec41d0SJack Morgenstein 296899ec41d0SJack Morgenstein if (slave < 1 || slave >= dev->num_slaves || 296999ec41d0SJack Morgenstein port < 1 || port > MLX4_MAX_PORTS) 297097982f5aSJack Morgenstein return 0; 297199ec41d0SJack Morgenstein 297299ec41d0SJack Morgenstein return priv->mfunc.master.vf_oper[slave].smi_enabled[port] == 297399ec41d0SJack Morgenstein MLX4_VF_SMI_ENABLED; 297497982f5aSJack Morgenstein } 297597982f5aSJack Morgenstein EXPORT_SYMBOL_GPL(mlx4_vf_smi_enabled); 297665fed8a8SJack Morgenstein 297765fed8a8SJack Morgenstein int mlx4_vf_get_enable_smi_admin(struct mlx4_dev *dev, int slave, int port) 297865fed8a8SJack Morgenstein { 297965fed8a8SJack Morgenstein struct mlx4_priv *priv = mlx4_priv(dev); 298065fed8a8SJack Morgenstein 298165fed8a8SJack Morgenstein if (slave == mlx4_master_func_num(dev)) 298265fed8a8SJack Morgenstein return 1; 298365fed8a8SJack Morgenstein 298465fed8a8SJack Morgenstein if (slave < 1 || slave >= dev->num_slaves || 298565fed8a8SJack Morgenstein port < 1 || port > MLX4_MAX_PORTS) 298665fed8a8SJack Morgenstein return 0; 298765fed8a8SJack Morgenstein 298865fed8a8SJack Morgenstein return priv->mfunc.master.vf_admin[slave].enable_smi[port] == 298965fed8a8SJack Morgenstein MLX4_VF_SMI_ENABLED; 299065fed8a8SJack Morgenstein } 299165fed8a8SJack Morgenstein EXPORT_SYMBOL_GPL(mlx4_vf_get_enable_smi_admin); 299265fed8a8SJack Morgenstein 299365fed8a8SJack Morgenstein int mlx4_vf_set_enable_smi_admin(struct mlx4_dev *dev, int slave, int port, 299465fed8a8SJack Morgenstein int enabled) 299565fed8a8SJack Morgenstein { 299665fed8a8SJack Morgenstein struct mlx4_priv *priv = mlx4_priv(dev); 299765fed8a8SJack Morgenstein 299865fed8a8SJack Morgenstein if (slave == mlx4_master_func_num(dev)) 299965fed8a8SJack Morgenstein return 0; 300065fed8a8SJack Morgenstein 300165fed8a8SJack Morgenstein if (slave < 1 || slave >= dev->num_slaves || 300265fed8a8SJack Morgenstein port < 1 || port > MLX4_MAX_PORTS || 300365fed8a8SJack Morgenstein enabled < 0 || enabled > 1) 300465fed8a8SJack Morgenstein return -EINVAL; 300565fed8a8SJack Morgenstein 300665fed8a8SJack Morgenstein priv->mfunc.master.vf_admin[slave].enable_smi[port] = enabled; 300765fed8a8SJack Morgenstein return 0; 300865fed8a8SJack Morgenstein } 300965fed8a8SJack Morgenstein EXPORT_SYMBOL_GPL(mlx4_vf_set_enable_smi_admin); 3010