xref: /openbmc/linux/drivers/net/ethernet/mellanox/mlx4/cmd.c (revision 62a890557f57e6cbebe9cc6c32aef045405d4fa2)
15a2cc190SJeff Kirsher /*
25a2cc190SJeff Kirsher  * Copyright (c) 2004, 2005 Topspin Communications.  All rights reserved.
35a2cc190SJeff Kirsher  * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
45a2cc190SJeff Kirsher  * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc.  All rights reserved.
55a2cc190SJeff Kirsher  *
65a2cc190SJeff Kirsher  * This software is available to you under a choice of one of two
75a2cc190SJeff Kirsher  * licenses.  You may choose to be licensed under the terms of the GNU
85a2cc190SJeff Kirsher  * General Public License (GPL) Version 2, available from the file
95a2cc190SJeff Kirsher  * COPYING in the main directory of this source tree, or the
105a2cc190SJeff Kirsher  * OpenIB.org BSD license below:
115a2cc190SJeff Kirsher  *
125a2cc190SJeff Kirsher  *     Redistribution and use in source and binary forms, with or
135a2cc190SJeff Kirsher  *     without modification, are permitted provided that the following
145a2cc190SJeff Kirsher  *     conditions are met:
155a2cc190SJeff Kirsher  *
165a2cc190SJeff Kirsher  *      - Redistributions of source code must retain the above
175a2cc190SJeff Kirsher  *        copyright notice, this list of conditions and the following
185a2cc190SJeff Kirsher  *        disclaimer.
195a2cc190SJeff Kirsher  *
205a2cc190SJeff Kirsher  *      - Redistributions in binary form must reproduce the above
215a2cc190SJeff Kirsher  *        copyright notice, this list of conditions and the following
225a2cc190SJeff Kirsher  *        disclaimer in the documentation and/or other materials
235a2cc190SJeff Kirsher  *        provided with the distribution.
245a2cc190SJeff Kirsher  *
255a2cc190SJeff Kirsher  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
265a2cc190SJeff Kirsher  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
275a2cc190SJeff Kirsher  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
285a2cc190SJeff Kirsher  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
295a2cc190SJeff Kirsher  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
305a2cc190SJeff Kirsher  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
315a2cc190SJeff Kirsher  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
325a2cc190SJeff Kirsher  * SOFTWARE.
335a2cc190SJeff Kirsher  */
345a2cc190SJeff Kirsher 
355a2cc190SJeff Kirsher #include <linux/sched.h>
365a2cc190SJeff Kirsher #include <linux/slab.h>
37ee40fa06SPaul Gortmaker #include <linux/export.h>
385a2cc190SJeff Kirsher #include <linux/pci.h>
395a2cc190SJeff Kirsher #include <linux/errno.h>
405a2cc190SJeff Kirsher 
415a2cc190SJeff Kirsher #include <linux/mlx4/cmd.h>
42948e306dSRony Efraim #include <linux/mlx4/device.h>
43e8f081aaSYevgeny Petrilin #include <linux/semaphore.h>
440a9a0188SJack Morgenstein #include <rdma/ib_smi.h>
4555ad3592SYishai Hadas #include <linux/delay.h>
465a2cc190SJeff Kirsher 
475a2cc190SJeff Kirsher #include <asm/io.h>
485a2cc190SJeff Kirsher 
495a2cc190SJeff Kirsher #include "mlx4.h"
50e8f081aaSYevgeny Petrilin #include "fw.h"
5108068cd5SIdo Shamay #include "fw_qos.h"
529616982fSEran Ben Elisha #include "mlx4_stats.h"
535a2cc190SJeff Kirsher 
545a2cc190SJeff Kirsher #define CMD_POLL_TOKEN 0xffff
55e8f081aaSYevgeny Petrilin #define INBOX_MASK	0xffffffffffffff00ULL
56e8f081aaSYevgeny Petrilin 
57e8f081aaSYevgeny Petrilin #define CMD_CHAN_VER 1
58e8f081aaSYevgeny Petrilin #define CMD_CHAN_IF_REV 1
595a2cc190SJeff Kirsher 
605a2cc190SJeff Kirsher enum {
615a2cc190SJeff Kirsher 	/* command completed successfully: */
625a2cc190SJeff Kirsher 	CMD_STAT_OK		= 0x00,
635a2cc190SJeff Kirsher 	/* Internal error (such as a bus error) occurred while processing command: */
645a2cc190SJeff Kirsher 	CMD_STAT_INTERNAL_ERR	= 0x01,
655a2cc190SJeff Kirsher 	/* Operation/command not supported or opcode modifier not supported: */
665a2cc190SJeff Kirsher 	CMD_STAT_BAD_OP		= 0x02,
675a2cc190SJeff Kirsher 	/* Parameter not supported or parameter out of range: */
685a2cc190SJeff Kirsher 	CMD_STAT_BAD_PARAM	= 0x03,
695a2cc190SJeff Kirsher 	/* System not enabled or bad system state: */
705a2cc190SJeff Kirsher 	CMD_STAT_BAD_SYS_STATE	= 0x04,
715a2cc190SJeff Kirsher 	/* Attempt to access reserved or unallocaterd resource: */
725a2cc190SJeff Kirsher 	CMD_STAT_BAD_RESOURCE	= 0x05,
735a2cc190SJeff Kirsher 	/* Requested resource is currently executing a command, or is otherwise busy: */
745a2cc190SJeff Kirsher 	CMD_STAT_RESOURCE_BUSY	= 0x06,
755a2cc190SJeff Kirsher 	/* Required capability exceeds device limits: */
765a2cc190SJeff Kirsher 	CMD_STAT_EXCEED_LIM	= 0x08,
775a2cc190SJeff Kirsher 	/* Resource is not in the appropriate state or ownership: */
785a2cc190SJeff Kirsher 	CMD_STAT_BAD_RES_STATE	= 0x09,
795a2cc190SJeff Kirsher 	/* Index out of range: */
805a2cc190SJeff Kirsher 	CMD_STAT_BAD_INDEX	= 0x0a,
815a2cc190SJeff Kirsher 	/* FW image corrupted: */
825a2cc190SJeff Kirsher 	CMD_STAT_BAD_NVMEM	= 0x0b,
835a2cc190SJeff Kirsher 	/* Error in ICM mapping (e.g. not enough auxiliary ICM pages to execute command): */
845a2cc190SJeff Kirsher 	CMD_STAT_ICM_ERROR	= 0x0c,
855a2cc190SJeff Kirsher 	/* Attempt to modify a QP/EE which is not in the presumed state: */
865a2cc190SJeff Kirsher 	CMD_STAT_BAD_QP_STATE   = 0x10,
875a2cc190SJeff Kirsher 	/* Bad segment parameters (Address/Size): */
885a2cc190SJeff Kirsher 	CMD_STAT_BAD_SEG_PARAM	= 0x20,
895a2cc190SJeff Kirsher 	/* Memory Region has Memory Windows bound to: */
905a2cc190SJeff Kirsher 	CMD_STAT_REG_BOUND	= 0x21,
915a2cc190SJeff Kirsher 	/* HCA local attached memory not present: */
925a2cc190SJeff Kirsher 	CMD_STAT_LAM_NOT_PRE	= 0x22,
935a2cc190SJeff Kirsher 	/* Bad management packet (silently discarded): */
945a2cc190SJeff Kirsher 	CMD_STAT_BAD_PKT	= 0x30,
955a2cc190SJeff Kirsher 	/* More outstanding CQEs in CQ than new CQ size: */
965a2cc190SJeff Kirsher 	CMD_STAT_BAD_SIZE	= 0x40,
975a2cc190SJeff Kirsher 	/* Multi Function device support required: */
985a2cc190SJeff Kirsher 	CMD_STAT_MULTI_FUNC_REQ	= 0x50,
995a2cc190SJeff Kirsher };
1005a2cc190SJeff Kirsher 
1015a2cc190SJeff Kirsher enum {
1025a2cc190SJeff Kirsher 	HCR_IN_PARAM_OFFSET	= 0x00,
1035a2cc190SJeff Kirsher 	HCR_IN_MODIFIER_OFFSET	= 0x08,
1045a2cc190SJeff Kirsher 	HCR_OUT_PARAM_OFFSET	= 0x0c,
1055a2cc190SJeff Kirsher 	HCR_TOKEN_OFFSET	= 0x14,
1065a2cc190SJeff Kirsher 	HCR_STATUS_OFFSET	= 0x18,
1075a2cc190SJeff Kirsher 
1085a2cc190SJeff Kirsher 	HCR_OPMOD_SHIFT		= 12,
1095a2cc190SJeff Kirsher 	HCR_T_BIT		= 21,
1105a2cc190SJeff Kirsher 	HCR_E_BIT		= 22,
1115a2cc190SJeff Kirsher 	HCR_GO_BIT		= 23
1125a2cc190SJeff Kirsher };
1135a2cc190SJeff Kirsher 
1145a2cc190SJeff Kirsher enum {
1155a2cc190SJeff Kirsher 	GO_BIT_TIMEOUT_MSECS	= 10000
1165a2cc190SJeff Kirsher };
1175a2cc190SJeff Kirsher 
118b01978caSJack Morgenstein enum mlx4_vlan_transition {
119b01978caSJack Morgenstein 	MLX4_VLAN_TRANSITION_VST_VST = 0,
120b01978caSJack Morgenstein 	MLX4_VLAN_TRANSITION_VST_VGT = 1,
121b01978caSJack Morgenstein 	MLX4_VLAN_TRANSITION_VGT_VST = 2,
122b01978caSJack Morgenstein 	MLX4_VLAN_TRANSITION_VGT_VGT = 3,
123b01978caSJack Morgenstein };
124b01978caSJack Morgenstein 
125b01978caSJack Morgenstein 
1265a2cc190SJeff Kirsher struct mlx4_cmd_context {
1275a2cc190SJeff Kirsher 	struct completion	done;
1285a2cc190SJeff Kirsher 	int			result;
1295a2cc190SJeff Kirsher 	int			next;
1305a2cc190SJeff Kirsher 	u64			out_param;
1315a2cc190SJeff Kirsher 	u16			token;
132e8f081aaSYevgeny Petrilin 	u8			fw_status;
1335a2cc190SJeff Kirsher };
1345a2cc190SJeff Kirsher 
135e8f081aaSYevgeny Petrilin static int mlx4_master_process_vhcr(struct mlx4_dev *dev, int slave,
136e8f081aaSYevgeny Petrilin 				    struct mlx4_vhcr_cmd *in_vhcr);
137e8f081aaSYevgeny Petrilin 
1385a2cc190SJeff Kirsher static int mlx4_status_to_errno(u8 status)
1395a2cc190SJeff Kirsher {
1405a2cc190SJeff Kirsher 	static const int trans_table[] = {
1415a2cc190SJeff Kirsher 		[CMD_STAT_INTERNAL_ERR]	  = -EIO,
1425a2cc190SJeff Kirsher 		[CMD_STAT_BAD_OP]	  = -EPERM,
1435a2cc190SJeff Kirsher 		[CMD_STAT_BAD_PARAM]	  = -EINVAL,
1445a2cc190SJeff Kirsher 		[CMD_STAT_BAD_SYS_STATE]  = -ENXIO,
1455a2cc190SJeff Kirsher 		[CMD_STAT_BAD_RESOURCE]	  = -EBADF,
1465a2cc190SJeff Kirsher 		[CMD_STAT_RESOURCE_BUSY]  = -EBUSY,
1475a2cc190SJeff Kirsher 		[CMD_STAT_EXCEED_LIM]	  = -ENOMEM,
1485a2cc190SJeff Kirsher 		[CMD_STAT_BAD_RES_STATE]  = -EBADF,
1495a2cc190SJeff Kirsher 		[CMD_STAT_BAD_INDEX]	  = -EBADF,
1505a2cc190SJeff Kirsher 		[CMD_STAT_BAD_NVMEM]	  = -EFAULT,
1515a2cc190SJeff Kirsher 		[CMD_STAT_ICM_ERROR]	  = -ENFILE,
1525a2cc190SJeff Kirsher 		[CMD_STAT_BAD_QP_STATE]   = -EINVAL,
1535a2cc190SJeff Kirsher 		[CMD_STAT_BAD_SEG_PARAM]  = -EFAULT,
1545a2cc190SJeff Kirsher 		[CMD_STAT_REG_BOUND]	  = -EBUSY,
1555a2cc190SJeff Kirsher 		[CMD_STAT_LAM_NOT_PRE]	  = -EAGAIN,
1565a2cc190SJeff Kirsher 		[CMD_STAT_BAD_PKT]	  = -EINVAL,
1575a2cc190SJeff Kirsher 		[CMD_STAT_BAD_SIZE]	  = -ENOMEM,
1585a2cc190SJeff Kirsher 		[CMD_STAT_MULTI_FUNC_REQ] = -EACCES,
1595a2cc190SJeff Kirsher 	};
1605a2cc190SJeff Kirsher 
1615a2cc190SJeff Kirsher 	if (status >= ARRAY_SIZE(trans_table) ||
1625a2cc190SJeff Kirsher 	    (status != CMD_STAT_OK && trans_table[status] == 0))
1635a2cc190SJeff Kirsher 		return -EIO;
1645a2cc190SJeff Kirsher 
1655a2cc190SJeff Kirsher 	return trans_table[status];
1665a2cc190SJeff Kirsher }
1675a2cc190SJeff Kirsher 
16872be84f1SYevgeny Petrilin static u8 mlx4_errno_to_status(int errno)
16972be84f1SYevgeny Petrilin {
17072be84f1SYevgeny Petrilin 	switch (errno) {
17172be84f1SYevgeny Petrilin 	case -EPERM:
17272be84f1SYevgeny Petrilin 		return CMD_STAT_BAD_OP;
17372be84f1SYevgeny Petrilin 	case -EINVAL:
17472be84f1SYevgeny Petrilin 		return CMD_STAT_BAD_PARAM;
17572be84f1SYevgeny Petrilin 	case -ENXIO:
17672be84f1SYevgeny Petrilin 		return CMD_STAT_BAD_SYS_STATE;
17772be84f1SYevgeny Petrilin 	case -EBUSY:
17872be84f1SYevgeny Petrilin 		return CMD_STAT_RESOURCE_BUSY;
17972be84f1SYevgeny Petrilin 	case -ENOMEM:
18072be84f1SYevgeny Petrilin 		return CMD_STAT_EXCEED_LIM;
18172be84f1SYevgeny Petrilin 	case -ENFILE:
18272be84f1SYevgeny Petrilin 		return CMD_STAT_ICM_ERROR;
18372be84f1SYevgeny Petrilin 	default:
18472be84f1SYevgeny Petrilin 		return CMD_STAT_INTERNAL_ERR;
18572be84f1SYevgeny Petrilin 	}
18672be84f1SYevgeny Petrilin }
18772be84f1SYevgeny Petrilin 
188f5aef5aaSYishai Hadas static int mlx4_internal_err_ret_value(struct mlx4_dev *dev, u16 op,
189f5aef5aaSYishai Hadas 				       u8 op_modifier)
190f5aef5aaSYishai Hadas {
191f5aef5aaSYishai Hadas 	switch (op) {
192f5aef5aaSYishai Hadas 	case MLX4_CMD_UNMAP_ICM:
193f5aef5aaSYishai Hadas 	case MLX4_CMD_UNMAP_ICM_AUX:
194f5aef5aaSYishai Hadas 	case MLX4_CMD_UNMAP_FA:
195f5aef5aaSYishai Hadas 	case MLX4_CMD_2RST_QP:
196f5aef5aaSYishai Hadas 	case MLX4_CMD_HW2SW_EQ:
197f5aef5aaSYishai Hadas 	case MLX4_CMD_HW2SW_CQ:
198f5aef5aaSYishai Hadas 	case MLX4_CMD_HW2SW_SRQ:
199f5aef5aaSYishai Hadas 	case MLX4_CMD_HW2SW_MPT:
200f5aef5aaSYishai Hadas 	case MLX4_CMD_CLOSE_HCA:
201f5aef5aaSYishai Hadas 	case MLX4_QP_FLOW_STEERING_DETACH:
202f5aef5aaSYishai Hadas 	case MLX4_CMD_FREE_RES:
203f5aef5aaSYishai Hadas 	case MLX4_CMD_CLOSE_PORT:
204f5aef5aaSYishai Hadas 		return CMD_STAT_OK;
205f5aef5aaSYishai Hadas 
206f5aef5aaSYishai Hadas 	case MLX4_CMD_QP_ATTACH:
207f5aef5aaSYishai Hadas 		/* On Detach case return success */
208f5aef5aaSYishai Hadas 		if (op_modifier == 0)
209f5aef5aaSYishai Hadas 			return CMD_STAT_OK;
210f5aef5aaSYishai Hadas 		return mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR);
211f5aef5aaSYishai Hadas 
212f5aef5aaSYishai Hadas 	default:
213f5aef5aaSYishai Hadas 		return mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR);
214f5aef5aaSYishai Hadas 	}
215f5aef5aaSYishai Hadas }
216f5aef5aaSYishai Hadas 
217f5aef5aaSYishai Hadas static int mlx4_closing_cmd_fatal_error(u16 op, u8 fw_status)
218f5aef5aaSYishai Hadas {
219f5aef5aaSYishai Hadas 	/* Any error during the closing commands below is considered fatal */
220f5aef5aaSYishai Hadas 	if (op == MLX4_CMD_CLOSE_HCA ||
221f5aef5aaSYishai Hadas 	    op == MLX4_CMD_HW2SW_EQ ||
222f5aef5aaSYishai Hadas 	    op == MLX4_CMD_HW2SW_CQ ||
223f5aef5aaSYishai Hadas 	    op == MLX4_CMD_2RST_QP ||
224f5aef5aaSYishai Hadas 	    op == MLX4_CMD_HW2SW_SRQ ||
225f5aef5aaSYishai Hadas 	    op == MLX4_CMD_SYNC_TPT ||
226f5aef5aaSYishai Hadas 	    op == MLX4_CMD_UNMAP_ICM ||
227f5aef5aaSYishai Hadas 	    op == MLX4_CMD_UNMAP_ICM_AUX ||
228f5aef5aaSYishai Hadas 	    op == MLX4_CMD_UNMAP_FA)
229f5aef5aaSYishai Hadas 		return 1;
230f5aef5aaSYishai Hadas 	/* Error on MLX4_CMD_HW2SW_MPT is fatal except when fw status equals
231f5aef5aaSYishai Hadas 	  * CMD_STAT_REG_BOUND.
232f5aef5aaSYishai Hadas 	  * This status indicates that memory region has memory windows bound to it
233f5aef5aaSYishai Hadas 	  * which may result from invalid user space usage and is not fatal.
234f5aef5aaSYishai Hadas 	  */
235f5aef5aaSYishai Hadas 	if (op == MLX4_CMD_HW2SW_MPT && fw_status != CMD_STAT_REG_BOUND)
236f5aef5aaSYishai Hadas 		return 1;
237f5aef5aaSYishai Hadas 	return 0;
238f5aef5aaSYishai Hadas }
239f5aef5aaSYishai Hadas 
240f5aef5aaSYishai Hadas static int mlx4_cmd_reset_flow(struct mlx4_dev *dev, u16 op, u8 op_modifier,
241f5aef5aaSYishai Hadas 			       int err)
242f5aef5aaSYishai Hadas {
243f5aef5aaSYishai Hadas 	/* Only if reset flow is really active return code is based on
244f5aef5aaSYishai Hadas 	  * command, otherwise current error code is returned.
245f5aef5aaSYishai Hadas 	  */
246f5aef5aaSYishai Hadas 	if (mlx4_internal_err_reset) {
247f5aef5aaSYishai Hadas 		mlx4_enter_error_state(dev->persist);
248f5aef5aaSYishai Hadas 		err = mlx4_internal_err_ret_value(dev, op, op_modifier);
249f5aef5aaSYishai Hadas 	}
250f5aef5aaSYishai Hadas 
251f5aef5aaSYishai Hadas 	return err;
252f5aef5aaSYishai Hadas }
253f5aef5aaSYishai Hadas 
254e8f081aaSYevgeny Petrilin static int comm_pending(struct mlx4_dev *dev)
255e8f081aaSYevgeny Petrilin {
256e8f081aaSYevgeny Petrilin 	struct mlx4_priv *priv = mlx4_priv(dev);
257e8f081aaSYevgeny Petrilin 	u32 status = readl(&priv->mfunc.comm->slave_read);
258e8f081aaSYevgeny Petrilin 
259e8f081aaSYevgeny Petrilin 	return (swab32(status) >> 31) != priv->cmd.comm_toggle;
260e8f081aaSYevgeny Petrilin }
261e8f081aaSYevgeny Petrilin 
2620cd93027SYishai Hadas static int mlx4_comm_cmd_post(struct mlx4_dev *dev, u8 cmd, u16 param)
263e8f081aaSYevgeny Petrilin {
264e8f081aaSYevgeny Petrilin 	struct mlx4_priv *priv = mlx4_priv(dev);
265e8f081aaSYevgeny Petrilin 	u32 val;
266e8f081aaSYevgeny Petrilin 
2670cd93027SYishai Hadas 	/* To avoid writing to unknown addresses after the device state was
2680cd93027SYishai Hadas 	 * changed to internal error and the function was rest,
2690cd93027SYishai Hadas 	 * check the INTERNAL_ERROR flag which is updated under
2700cd93027SYishai Hadas 	 * device_state_mutex lock.
2710cd93027SYishai Hadas 	 */
2720cd93027SYishai Hadas 	mutex_lock(&dev->persist->device_state_mutex);
2730cd93027SYishai Hadas 
2740cd93027SYishai Hadas 	if (dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR) {
2750cd93027SYishai Hadas 		mutex_unlock(&dev->persist->device_state_mutex);
2760cd93027SYishai Hadas 		return -EIO;
2770cd93027SYishai Hadas 	}
2780cd93027SYishai Hadas 
279e8f081aaSYevgeny Petrilin 	priv->cmd.comm_toggle ^= 1;
280e8f081aaSYevgeny Petrilin 	val = param | (cmd << 16) | (priv->cmd.comm_toggle << 31);
281e8f081aaSYevgeny Petrilin 	__raw_writel((__force u32) cpu_to_be32(val),
282e8f081aaSYevgeny Petrilin 		     &priv->mfunc.comm->slave_write);
283e8f081aaSYevgeny Petrilin 	mmiowb();
2840cd93027SYishai Hadas 	mutex_unlock(&dev->persist->device_state_mutex);
2850cd93027SYishai Hadas 	return 0;
286e8f081aaSYevgeny Petrilin }
287e8f081aaSYevgeny Petrilin 
288e8f081aaSYevgeny Petrilin static int mlx4_comm_cmd_poll(struct mlx4_dev *dev, u8 cmd, u16 param,
289e8f081aaSYevgeny Petrilin 		       unsigned long timeout)
290e8f081aaSYevgeny Petrilin {
291e8f081aaSYevgeny Petrilin 	struct mlx4_priv *priv = mlx4_priv(dev);
292e8f081aaSYevgeny Petrilin 	unsigned long end;
293e8f081aaSYevgeny Petrilin 	int err = 0;
294e8f081aaSYevgeny Petrilin 	int ret_from_pending = 0;
295e8f081aaSYevgeny Petrilin 
296e8f081aaSYevgeny Petrilin 	/* First, verify that the master reports correct status */
297e8f081aaSYevgeny Petrilin 	if (comm_pending(dev)) {
2981a91de28SJoe Perches 		mlx4_warn(dev, "Communication channel is not idle - my toggle is %d (cmd:0x%x)\n",
299e8f081aaSYevgeny Petrilin 			  priv->cmd.comm_toggle, cmd);
300e8f081aaSYevgeny Petrilin 		return -EAGAIN;
301e8f081aaSYevgeny Petrilin 	}
302e8f081aaSYevgeny Petrilin 
303e8f081aaSYevgeny Petrilin 	/* Write command */
304e8f081aaSYevgeny Petrilin 	down(&priv->cmd.poll_sem);
3050cd93027SYishai Hadas 	if (mlx4_comm_cmd_post(dev, cmd, param)) {
3060cd93027SYishai Hadas 		/* Only in case the device state is INTERNAL_ERROR,
3070cd93027SYishai Hadas 		 * mlx4_comm_cmd_post returns with an error
3080cd93027SYishai Hadas 		 */
3090cd93027SYishai Hadas 		err = mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR);
3100cd93027SYishai Hadas 		goto out;
3110cd93027SYishai Hadas 	}
312e8f081aaSYevgeny Petrilin 
313e8f081aaSYevgeny Petrilin 	end = msecs_to_jiffies(timeout) + jiffies;
314e8f081aaSYevgeny Petrilin 	while (comm_pending(dev) && time_before(jiffies, end))
315e8f081aaSYevgeny Petrilin 		cond_resched();
316e8f081aaSYevgeny Petrilin 	ret_from_pending = comm_pending(dev);
317e8f081aaSYevgeny Petrilin 	if (ret_from_pending) {
318e8f081aaSYevgeny Petrilin 		/* check if the slave is trying to boot in the middle of
319e8f081aaSYevgeny Petrilin 		 * FLR process. The only non-zero result in the RESET command
320e8f081aaSYevgeny Petrilin 		 * is MLX4_DELAY_RESET_SLAVE*/
321e8f081aaSYevgeny Petrilin 		if ((MLX4_COMM_CMD_RESET == cmd)) {
322e8f081aaSYevgeny Petrilin 			err = MLX4_DELAY_RESET_SLAVE;
3230cd93027SYishai Hadas 			goto out;
324e8f081aaSYevgeny Petrilin 		} else {
3250cd93027SYishai Hadas 			mlx4_warn(dev, "Communication channel command 0x%x timed out\n",
3260cd93027SYishai Hadas 				  cmd);
3270cd93027SYishai Hadas 			err = mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR);
328e8f081aaSYevgeny Petrilin 		}
329e8f081aaSYevgeny Petrilin 	}
330e8f081aaSYevgeny Petrilin 
3310cd93027SYishai Hadas 	if (err)
3320cd93027SYishai Hadas 		mlx4_enter_error_state(dev->persist);
3330cd93027SYishai Hadas out:
334e8f081aaSYevgeny Petrilin 	up(&priv->cmd.poll_sem);
335e8f081aaSYevgeny Petrilin 	return err;
336e8f081aaSYevgeny Petrilin }
337e8f081aaSYevgeny Petrilin 
3380cd93027SYishai Hadas static int mlx4_comm_cmd_wait(struct mlx4_dev *dev, u8 vhcr_cmd,
3390cd93027SYishai Hadas 			      u16 param, u16 op, unsigned long timeout)
340e8f081aaSYevgeny Petrilin {
341e8f081aaSYevgeny Petrilin 	struct mlx4_cmd *cmd = &mlx4_priv(dev)->cmd;
342e8f081aaSYevgeny Petrilin 	struct mlx4_cmd_context *context;
34358a3de05SEugenia Emantayev 	unsigned long end;
344e8f081aaSYevgeny Petrilin 	int err = 0;
345e8f081aaSYevgeny Petrilin 
346e8f081aaSYevgeny Petrilin 	down(&cmd->event_sem);
347e8f081aaSYevgeny Petrilin 
348e8f081aaSYevgeny Petrilin 	spin_lock(&cmd->context_lock);
349e8f081aaSYevgeny Petrilin 	BUG_ON(cmd->free_head < 0);
350e8f081aaSYevgeny Petrilin 	context = &cmd->context[cmd->free_head];
351e8f081aaSYevgeny Petrilin 	context->token += cmd->token_mask + 1;
352e8f081aaSYevgeny Petrilin 	cmd->free_head = context->next;
353e8f081aaSYevgeny Petrilin 	spin_unlock(&cmd->context_lock);
354e8f081aaSYevgeny Petrilin 
355f5aef5aaSYishai Hadas 	reinit_completion(&context->done);
356e8f081aaSYevgeny Petrilin 
3570cd93027SYishai Hadas 	if (mlx4_comm_cmd_post(dev, vhcr_cmd, param)) {
3580cd93027SYishai Hadas 		/* Only in case the device state is INTERNAL_ERROR,
3590cd93027SYishai Hadas 		 * mlx4_comm_cmd_post returns with an error
3600cd93027SYishai Hadas 		 */
3610cd93027SYishai Hadas 		err = mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR);
3620cd93027SYishai Hadas 		goto out;
3630cd93027SYishai Hadas 	}
364e8f081aaSYevgeny Petrilin 
365e8f081aaSYevgeny Petrilin 	if (!wait_for_completion_timeout(&context->done,
366e8f081aaSYevgeny Petrilin 					 msecs_to_jiffies(timeout))) {
3670cd93027SYishai Hadas 		mlx4_warn(dev, "communication channel command 0x%x (op=0x%x) timed out\n",
3680cd93027SYishai Hadas 			  vhcr_cmd, op);
3690cd93027SYishai Hadas 		goto out_reset;
370e8f081aaSYevgeny Petrilin 	}
371e8f081aaSYevgeny Petrilin 
372e8f081aaSYevgeny Petrilin 	err = context->result;
373e8f081aaSYevgeny Petrilin 	if (err && context->fw_status != CMD_STAT_MULTI_FUNC_REQ) {
374e8f081aaSYevgeny Petrilin 		mlx4_err(dev, "command 0x%x failed: fw status = 0x%x\n",
3750cd93027SYishai Hadas 			 vhcr_cmd, context->fw_status);
3760cd93027SYishai Hadas 		if (mlx4_closing_cmd_fatal_error(op, context->fw_status))
3770cd93027SYishai Hadas 			goto out_reset;
378e8f081aaSYevgeny Petrilin 	}
379e8f081aaSYevgeny Petrilin 
38058a3de05SEugenia Emantayev 	/* wait for comm channel ready
38158a3de05SEugenia Emantayev 	 * this is necessary for prevention the race
38258a3de05SEugenia Emantayev 	 * when switching between event to polling mode
3830cd93027SYishai Hadas 	 * Skipping this section in case the device is in FATAL_ERROR state,
3840cd93027SYishai Hadas 	 * In this state, no commands are sent via the comm channel until
3850cd93027SYishai Hadas 	 * the device has returned from reset.
38658a3de05SEugenia Emantayev 	 */
3870cd93027SYishai Hadas 	if (!(dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR)) {
38858a3de05SEugenia Emantayev 		end = msecs_to_jiffies(timeout) + jiffies;
38958a3de05SEugenia Emantayev 		while (comm_pending(dev) && time_before(jiffies, end))
39058a3de05SEugenia Emantayev 			cond_resched();
3910cd93027SYishai Hadas 	}
3920cd93027SYishai Hadas 	goto out;
39358a3de05SEugenia Emantayev 
3940cd93027SYishai Hadas out_reset:
3950cd93027SYishai Hadas 	err = mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR);
3960cd93027SYishai Hadas 	mlx4_enter_error_state(dev->persist);
3970cd93027SYishai Hadas out:
398e8f081aaSYevgeny Petrilin 	spin_lock(&cmd->context_lock);
399e8f081aaSYevgeny Petrilin 	context->next = cmd->free_head;
400e8f081aaSYevgeny Petrilin 	cmd->free_head = context - cmd->context;
401e8f081aaSYevgeny Petrilin 	spin_unlock(&cmd->context_lock);
402e8f081aaSYevgeny Petrilin 
403e8f081aaSYevgeny Petrilin 	up(&cmd->event_sem);
404e8f081aaSYevgeny Petrilin 	return err;
405e8f081aaSYevgeny Petrilin }
406e8f081aaSYevgeny Petrilin 
407ab9c17a0SJack Morgenstein int mlx4_comm_cmd(struct mlx4_dev *dev, u8 cmd, u16 param,
4080cd93027SYishai Hadas 		  u16 op, unsigned long timeout)
409e8f081aaSYevgeny Petrilin {
4100cd93027SYishai Hadas 	if (dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR)
4110cd93027SYishai Hadas 		return mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR);
4120cd93027SYishai Hadas 
413e8f081aaSYevgeny Petrilin 	if (mlx4_priv(dev)->cmd.use_events)
4140cd93027SYishai Hadas 		return mlx4_comm_cmd_wait(dev, cmd, param, op, timeout);
415e8f081aaSYevgeny Petrilin 	return mlx4_comm_cmd_poll(dev, cmd, param, timeout);
416e8f081aaSYevgeny Petrilin }
417e8f081aaSYevgeny Petrilin 
4185a2cc190SJeff Kirsher static int cmd_pending(struct mlx4_dev *dev)
4195a2cc190SJeff Kirsher {
42057dbf29aSKleber Sacilotto de Souza 	u32 status;
42157dbf29aSKleber Sacilotto de Souza 
422872bf2fbSYishai Hadas 	if (pci_channel_offline(dev->persist->pdev))
42357dbf29aSKleber Sacilotto de Souza 		return -EIO;
42457dbf29aSKleber Sacilotto de Souza 
42557dbf29aSKleber Sacilotto de Souza 	status = readl(mlx4_priv(dev)->cmd.hcr + HCR_STATUS_OFFSET);
4265a2cc190SJeff Kirsher 
4275a2cc190SJeff Kirsher 	return (status & swab32(1 << HCR_GO_BIT)) ||
4285a2cc190SJeff Kirsher 		(mlx4_priv(dev)->cmd.toggle ==
4295a2cc190SJeff Kirsher 		 !!(status & swab32(1 << HCR_T_BIT)));
4305a2cc190SJeff Kirsher }
4315a2cc190SJeff Kirsher 
4325a2cc190SJeff Kirsher static int mlx4_cmd_post(struct mlx4_dev *dev, u64 in_param, u64 out_param,
4335a2cc190SJeff Kirsher 			 u32 in_modifier, u8 op_modifier, u16 op, u16 token,
4345a2cc190SJeff Kirsher 			 int event)
4355a2cc190SJeff Kirsher {
4365a2cc190SJeff Kirsher 	struct mlx4_cmd *cmd = &mlx4_priv(dev)->cmd;
4375a2cc190SJeff Kirsher 	u32 __iomem *hcr = cmd->hcr;
438f5aef5aaSYishai Hadas 	int ret = -EIO;
4395a2cc190SJeff Kirsher 	unsigned long end;
4405a2cc190SJeff Kirsher 
441f5aef5aaSYishai Hadas 	mutex_lock(&dev->persist->device_state_mutex);
442f5aef5aaSYishai Hadas 	/* To avoid writing to unknown addresses after the device state was
443f5aef5aaSYishai Hadas 	  * changed to internal error and the chip was reset,
444f5aef5aaSYishai Hadas 	  * check the INTERNAL_ERROR flag which is updated under
445f5aef5aaSYishai Hadas 	  * device_state_mutex lock.
446f5aef5aaSYishai Hadas 	  */
447f5aef5aaSYishai Hadas 	if (pci_channel_offline(dev->persist->pdev) ||
448f5aef5aaSYishai Hadas 	    (dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR)) {
44957dbf29aSKleber Sacilotto de Souza 		/*
45057dbf29aSKleber Sacilotto de Souza 		 * Device is going through error recovery
45157dbf29aSKleber Sacilotto de Souza 		 * and cannot accept commands.
45257dbf29aSKleber Sacilotto de Souza 		 */
45357dbf29aSKleber Sacilotto de Souza 		goto out;
45457dbf29aSKleber Sacilotto de Souza 	}
45557dbf29aSKleber Sacilotto de Souza 
4565a2cc190SJeff Kirsher 	end = jiffies;
4575a2cc190SJeff Kirsher 	if (event)
4585a2cc190SJeff Kirsher 		end += msecs_to_jiffies(GO_BIT_TIMEOUT_MSECS);
4595a2cc190SJeff Kirsher 
4605a2cc190SJeff Kirsher 	while (cmd_pending(dev)) {
461872bf2fbSYishai Hadas 		if (pci_channel_offline(dev->persist->pdev)) {
46257dbf29aSKleber Sacilotto de Souza 			/*
46357dbf29aSKleber Sacilotto de Souza 			 * Device is going through error recovery
46457dbf29aSKleber Sacilotto de Souza 			 * and cannot accept commands.
46557dbf29aSKleber Sacilotto de Souza 			 */
46657dbf29aSKleber Sacilotto de Souza 			goto out;
46757dbf29aSKleber Sacilotto de Souza 		}
46857dbf29aSKleber Sacilotto de Souza 
469e8f081aaSYevgeny Petrilin 		if (time_after_eq(jiffies, end)) {
470e8f081aaSYevgeny Petrilin 			mlx4_err(dev, "%s:cmd_pending failed\n", __func__);
4715a2cc190SJeff Kirsher 			goto out;
472e8f081aaSYevgeny Petrilin 		}
4735a2cc190SJeff Kirsher 		cond_resched();
4745a2cc190SJeff Kirsher 	}
4755a2cc190SJeff Kirsher 
4765a2cc190SJeff Kirsher 	/*
4775a2cc190SJeff Kirsher 	 * We use writel (instead of something like memcpy_toio)
4785a2cc190SJeff Kirsher 	 * because writes of less than 32 bits to the HCR don't work
4795a2cc190SJeff Kirsher 	 * (and some architectures such as ia64 implement memcpy_toio
4805a2cc190SJeff Kirsher 	 * in terms of writeb).
4815a2cc190SJeff Kirsher 	 */
4825a2cc190SJeff Kirsher 	__raw_writel((__force u32) cpu_to_be32(in_param >> 32),		  hcr + 0);
4835a2cc190SJeff Kirsher 	__raw_writel((__force u32) cpu_to_be32(in_param & 0xfffffffful),  hcr + 1);
4845a2cc190SJeff Kirsher 	__raw_writel((__force u32) cpu_to_be32(in_modifier),		  hcr + 2);
4855a2cc190SJeff Kirsher 	__raw_writel((__force u32) cpu_to_be32(out_param >> 32),	  hcr + 3);
4865a2cc190SJeff Kirsher 	__raw_writel((__force u32) cpu_to_be32(out_param & 0xfffffffful), hcr + 4);
4875a2cc190SJeff Kirsher 	__raw_writel((__force u32) cpu_to_be32(token << 16),		  hcr + 5);
4885a2cc190SJeff Kirsher 
4895a2cc190SJeff Kirsher 	/* __raw_writel may not order writes. */
4905a2cc190SJeff Kirsher 	wmb();
4915a2cc190SJeff Kirsher 
4925a2cc190SJeff Kirsher 	__raw_writel((__force u32) cpu_to_be32((1 << HCR_GO_BIT)		|
4935a2cc190SJeff Kirsher 					       (cmd->toggle << HCR_T_BIT)	|
4945a2cc190SJeff Kirsher 					       (event ? (1 << HCR_E_BIT) : 0)	|
4955a2cc190SJeff Kirsher 					       (op_modifier << HCR_OPMOD_SHIFT) |
4965a2cc190SJeff Kirsher 					       op), hcr + 6);
4975a2cc190SJeff Kirsher 
4985a2cc190SJeff Kirsher 	/*
4995a2cc190SJeff Kirsher 	 * Make sure that our HCR writes don't get mixed in with
5005a2cc190SJeff Kirsher 	 * writes from another CPU starting a FW command.
5015a2cc190SJeff Kirsher 	 */
5025a2cc190SJeff Kirsher 	mmiowb();
5035a2cc190SJeff Kirsher 
5045a2cc190SJeff Kirsher 	cmd->toggle = cmd->toggle ^ 1;
5055a2cc190SJeff Kirsher 
5065a2cc190SJeff Kirsher 	ret = 0;
5075a2cc190SJeff Kirsher 
5085a2cc190SJeff Kirsher out:
509f5aef5aaSYishai Hadas 	if (ret)
510f5aef5aaSYishai Hadas 		mlx4_warn(dev, "Could not post command 0x%x: ret=%d, in_param=0x%llx, in_mod=0x%x, op_mod=0x%x\n",
511f5aef5aaSYishai Hadas 			  op, ret, in_param, in_modifier, op_modifier);
512f5aef5aaSYishai Hadas 	mutex_unlock(&dev->persist->device_state_mutex);
513f5aef5aaSYishai Hadas 
5145a2cc190SJeff Kirsher 	return ret;
5155a2cc190SJeff Kirsher }
5165a2cc190SJeff Kirsher 
517e8f081aaSYevgeny Petrilin static int mlx4_slave_cmd(struct mlx4_dev *dev, u64 in_param, u64 *out_param,
518e8f081aaSYevgeny Petrilin 			  int out_is_imm, u32 in_modifier, u8 op_modifier,
519e8f081aaSYevgeny Petrilin 			  u16 op, unsigned long timeout)
520e8f081aaSYevgeny Petrilin {
521e8f081aaSYevgeny Petrilin 	struct mlx4_priv *priv = mlx4_priv(dev);
522e8f081aaSYevgeny Petrilin 	struct mlx4_vhcr_cmd *vhcr = priv->mfunc.vhcr;
523e8f081aaSYevgeny Petrilin 	int ret;
524e8f081aaSYevgeny Petrilin 
525f3d4c89eSRoland Dreier 	mutex_lock(&priv->cmd.slave_cmd_mutex);
526f3d4c89eSRoland Dreier 
527e8f081aaSYevgeny Petrilin 	vhcr->in_param = cpu_to_be64(in_param);
528e8f081aaSYevgeny Petrilin 	vhcr->out_param = out_param ? cpu_to_be64(*out_param) : 0;
529e8f081aaSYevgeny Petrilin 	vhcr->in_modifier = cpu_to_be32(in_modifier);
530e8f081aaSYevgeny Petrilin 	vhcr->opcode = cpu_to_be16((((u16) op_modifier) << 12) | (op & 0xfff));
531e8f081aaSYevgeny Petrilin 	vhcr->token = cpu_to_be16(CMD_POLL_TOKEN);
532e8f081aaSYevgeny Petrilin 	vhcr->status = 0;
533e8f081aaSYevgeny Petrilin 	vhcr->flags = !!(priv->cmd.use_events) << 6;
534f3d4c89eSRoland Dreier 
535e8f081aaSYevgeny Petrilin 	if (mlx4_is_master(dev)) {
536e8f081aaSYevgeny Petrilin 		ret = mlx4_master_process_vhcr(dev, dev->caps.function, vhcr);
537e8f081aaSYevgeny Petrilin 		if (!ret) {
538e8f081aaSYevgeny Petrilin 			if (out_is_imm) {
539e8f081aaSYevgeny Petrilin 				if (out_param)
540e8f081aaSYevgeny Petrilin 					*out_param =
541e8f081aaSYevgeny Petrilin 						be64_to_cpu(vhcr->out_param);
542e8f081aaSYevgeny Petrilin 				else {
5431a91de28SJoe Perches 					mlx4_err(dev, "response expected while output mailbox is NULL for command 0x%x\n",
5441a91de28SJoe Perches 						 op);
54572be84f1SYevgeny Petrilin 					vhcr->status = CMD_STAT_BAD_PARAM;
546e8f081aaSYevgeny Petrilin 				}
547e8f081aaSYevgeny Petrilin 			}
54872be84f1SYevgeny Petrilin 			ret = mlx4_status_to_errno(vhcr->status);
549e8f081aaSYevgeny Petrilin 		}
5500cd93027SYishai Hadas 		if (ret &&
5510cd93027SYishai Hadas 		    dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR)
5520cd93027SYishai Hadas 			ret = mlx4_internal_err_ret_value(dev, op, op_modifier);
553e8f081aaSYevgeny Petrilin 	} else {
5540cd93027SYishai Hadas 		ret = mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR_POST, 0, op,
555e8f081aaSYevgeny Petrilin 				    MLX4_COMM_TIME + timeout);
556e8f081aaSYevgeny Petrilin 		if (!ret) {
557e8f081aaSYevgeny Petrilin 			if (out_is_imm) {
558e8f081aaSYevgeny Petrilin 				if (out_param)
559e8f081aaSYevgeny Petrilin 					*out_param =
560e8f081aaSYevgeny Petrilin 						be64_to_cpu(vhcr->out_param);
561e8f081aaSYevgeny Petrilin 				else {
5621a91de28SJoe Perches 					mlx4_err(dev, "response expected while output mailbox is NULL for command 0x%x\n",
5631a91de28SJoe Perches 						 op);
56472be84f1SYevgeny Petrilin 					vhcr->status = CMD_STAT_BAD_PARAM;
565e8f081aaSYevgeny Petrilin 				}
566e8f081aaSYevgeny Petrilin 			}
56772be84f1SYevgeny Petrilin 			ret = mlx4_status_to_errno(vhcr->status);
5680cd93027SYishai Hadas 		} else {
5690cd93027SYishai Hadas 			if (dev->persist->state &
5700cd93027SYishai Hadas 			    MLX4_DEVICE_STATE_INTERNAL_ERROR)
5710cd93027SYishai Hadas 				ret = mlx4_internal_err_ret_value(dev, op,
5720cd93027SYishai Hadas 								  op_modifier);
5730cd93027SYishai Hadas 			else
5740cd93027SYishai Hadas 				mlx4_err(dev, "failed execution of VHCR_POST command opcode 0x%x\n", op);
5750cd93027SYishai Hadas 		}
576e8f081aaSYevgeny Petrilin 	}
577f3d4c89eSRoland Dreier 
578f3d4c89eSRoland Dreier 	mutex_unlock(&priv->cmd.slave_cmd_mutex);
579e8f081aaSYevgeny Petrilin 	return ret;
580e8f081aaSYevgeny Petrilin }
581e8f081aaSYevgeny Petrilin 
5825a2cc190SJeff Kirsher static int mlx4_cmd_poll(struct mlx4_dev *dev, u64 in_param, u64 *out_param,
5835a2cc190SJeff Kirsher 			 int out_is_imm, u32 in_modifier, u8 op_modifier,
5845a2cc190SJeff Kirsher 			 u16 op, unsigned long timeout)
5855a2cc190SJeff Kirsher {
5865a2cc190SJeff Kirsher 	struct mlx4_priv *priv = mlx4_priv(dev);
5875a2cc190SJeff Kirsher 	void __iomem *hcr = priv->cmd.hcr;
5885a2cc190SJeff Kirsher 	int err = 0;
5895a2cc190SJeff Kirsher 	unsigned long end;
590e8f081aaSYevgeny Petrilin 	u32 stat;
5915a2cc190SJeff Kirsher 
5925a2cc190SJeff Kirsher 	down(&priv->cmd.poll_sem);
5935a2cc190SJeff Kirsher 
594f5aef5aaSYishai Hadas 	if (dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR) {
59557dbf29aSKleber Sacilotto de Souza 		/*
59657dbf29aSKleber Sacilotto de Souza 		 * Device is going through error recovery
59757dbf29aSKleber Sacilotto de Souza 		 * and cannot accept commands.
59857dbf29aSKleber Sacilotto de Souza 		 */
599f5aef5aaSYishai Hadas 		err = mlx4_internal_err_ret_value(dev, op, op_modifier);
60057dbf29aSKleber Sacilotto de Souza 		goto out;
60157dbf29aSKleber Sacilotto de Souza 	}
60257dbf29aSKleber Sacilotto de Souza 
603c05a116fSEyal Perry 	if (out_is_imm && !out_param) {
604c05a116fSEyal Perry 		mlx4_err(dev, "response expected while output mailbox is NULL for command 0x%x\n",
605c05a116fSEyal Perry 			 op);
606c05a116fSEyal Perry 		err = -EINVAL;
607c05a116fSEyal Perry 		goto out;
608c05a116fSEyal Perry 	}
609c05a116fSEyal Perry 
6105a2cc190SJeff Kirsher 	err = mlx4_cmd_post(dev, in_param, out_param ? *out_param : 0,
6115a2cc190SJeff Kirsher 			    in_modifier, op_modifier, op, CMD_POLL_TOKEN, 0);
6125a2cc190SJeff Kirsher 	if (err)
613f5aef5aaSYishai Hadas 		goto out_reset;
6145a2cc190SJeff Kirsher 
6155a2cc190SJeff Kirsher 	end = msecs_to_jiffies(timeout) + jiffies;
61657dbf29aSKleber Sacilotto de Souza 	while (cmd_pending(dev) && time_before(jiffies, end)) {
617872bf2fbSYishai Hadas 		if (pci_channel_offline(dev->persist->pdev)) {
61857dbf29aSKleber Sacilotto de Souza 			/*
61957dbf29aSKleber Sacilotto de Souza 			 * Device is going through error recovery
62057dbf29aSKleber Sacilotto de Souza 			 * and cannot accept commands.
62157dbf29aSKleber Sacilotto de Souza 			 */
62257dbf29aSKleber Sacilotto de Souza 			err = -EIO;
623f5aef5aaSYishai Hadas 			goto out_reset;
624f5aef5aaSYishai Hadas 		}
625f5aef5aaSYishai Hadas 
626f5aef5aaSYishai Hadas 		if (dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR) {
627f5aef5aaSYishai Hadas 			err = mlx4_internal_err_ret_value(dev, op, op_modifier);
62857dbf29aSKleber Sacilotto de Souza 			goto out;
62957dbf29aSKleber Sacilotto de Souza 		}
63057dbf29aSKleber Sacilotto de Souza 
6315a2cc190SJeff Kirsher 		cond_resched();
63257dbf29aSKleber Sacilotto de Souza 	}
6335a2cc190SJeff Kirsher 
6345a2cc190SJeff Kirsher 	if (cmd_pending(dev)) {
635674925edSDotan Barak 		mlx4_warn(dev, "command 0x%x timed out (go bit not cleared)\n",
636674925edSDotan Barak 			  op);
637f5aef5aaSYishai Hadas 		err = -EIO;
638f5aef5aaSYishai Hadas 		goto out_reset;
6395a2cc190SJeff Kirsher 	}
6405a2cc190SJeff Kirsher 
6415a2cc190SJeff Kirsher 	if (out_is_imm)
6425a2cc190SJeff Kirsher 		*out_param =
6435a2cc190SJeff Kirsher 			(u64) be32_to_cpu((__force __be32)
6445a2cc190SJeff Kirsher 					  __raw_readl(hcr + HCR_OUT_PARAM_OFFSET)) << 32 |
6455a2cc190SJeff Kirsher 			(u64) be32_to_cpu((__force __be32)
6465a2cc190SJeff Kirsher 					  __raw_readl(hcr + HCR_OUT_PARAM_OFFSET + 4));
647e8f081aaSYevgeny Petrilin 	stat = be32_to_cpu((__force __be32)
648e8f081aaSYevgeny Petrilin 			   __raw_readl(hcr + HCR_STATUS_OFFSET)) >> 24;
649e8f081aaSYevgeny Petrilin 	err = mlx4_status_to_errno(stat);
650f5aef5aaSYishai Hadas 	if (err) {
651e8f081aaSYevgeny Petrilin 		mlx4_err(dev, "command 0x%x failed: fw status = 0x%x\n",
652e8f081aaSYevgeny Petrilin 			 op, stat);
653f5aef5aaSYishai Hadas 		if (mlx4_closing_cmd_fatal_error(op, stat))
654f5aef5aaSYishai Hadas 			goto out_reset;
655f5aef5aaSYishai Hadas 		goto out;
656f5aef5aaSYishai Hadas 	}
6575a2cc190SJeff Kirsher 
658f5aef5aaSYishai Hadas out_reset:
659f5aef5aaSYishai Hadas 	if (err)
660f5aef5aaSYishai Hadas 		err = mlx4_cmd_reset_flow(dev, op, op_modifier, err);
6615a2cc190SJeff Kirsher out:
6625a2cc190SJeff Kirsher 	up(&priv->cmd.poll_sem);
6635a2cc190SJeff Kirsher 	return err;
6645a2cc190SJeff Kirsher }
6655a2cc190SJeff Kirsher 
6665a2cc190SJeff Kirsher void mlx4_cmd_event(struct mlx4_dev *dev, u16 token, u8 status, u64 out_param)
6675a2cc190SJeff Kirsher {
6685a2cc190SJeff Kirsher 	struct mlx4_priv *priv = mlx4_priv(dev);
6695a2cc190SJeff Kirsher 	struct mlx4_cmd_context *context =
6705a2cc190SJeff Kirsher 		&priv->cmd.context[token & priv->cmd.token_mask];
6715a2cc190SJeff Kirsher 
6725a2cc190SJeff Kirsher 	/* previously timed out command completing at long last */
6735a2cc190SJeff Kirsher 	if (token != context->token)
6745a2cc190SJeff Kirsher 		return;
6755a2cc190SJeff Kirsher 
676e8f081aaSYevgeny Petrilin 	context->fw_status = status;
6775a2cc190SJeff Kirsher 	context->result    = mlx4_status_to_errno(status);
6785a2cc190SJeff Kirsher 	context->out_param = out_param;
6795a2cc190SJeff Kirsher 
6805a2cc190SJeff Kirsher 	complete(&context->done);
6815a2cc190SJeff Kirsher }
6825a2cc190SJeff Kirsher 
6835a2cc190SJeff Kirsher static int mlx4_cmd_wait(struct mlx4_dev *dev, u64 in_param, u64 *out_param,
6845a2cc190SJeff Kirsher 			 int out_is_imm, u32 in_modifier, u8 op_modifier,
6855a2cc190SJeff Kirsher 			 u16 op, unsigned long timeout)
6865a2cc190SJeff Kirsher {
6875a2cc190SJeff Kirsher 	struct mlx4_cmd *cmd = &mlx4_priv(dev)->cmd;
6885a2cc190SJeff Kirsher 	struct mlx4_cmd_context *context;
6895a2cc190SJeff Kirsher 	int err = 0;
6905a2cc190SJeff Kirsher 
6915a2cc190SJeff Kirsher 	down(&cmd->event_sem);
6925a2cc190SJeff Kirsher 
6935a2cc190SJeff Kirsher 	spin_lock(&cmd->context_lock);
6945a2cc190SJeff Kirsher 	BUG_ON(cmd->free_head < 0);
6955a2cc190SJeff Kirsher 	context = &cmd->context[cmd->free_head];
6965a2cc190SJeff Kirsher 	context->token += cmd->token_mask + 1;
6975a2cc190SJeff Kirsher 	cmd->free_head = context->next;
6985a2cc190SJeff Kirsher 	spin_unlock(&cmd->context_lock);
6995a2cc190SJeff Kirsher 
700c05a116fSEyal Perry 	if (out_is_imm && !out_param) {
701c05a116fSEyal Perry 		mlx4_err(dev, "response expected while output mailbox is NULL for command 0x%x\n",
702c05a116fSEyal Perry 			 op);
703c05a116fSEyal Perry 		err = -EINVAL;
704c05a116fSEyal Perry 		goto out;
705c05a116fSEyal Perry 	}
706c05a116fSEyal Perry 
707f5aef5aaSYishai Hadas 	reinit_completion(&context->done);
7085a2cc190SJeff Kirsher 
709f5aef5aaSYishai Hadas 	err = mlx4_cmd_post(dev, in_param, out_param ? *out_param : 0,
7105a2cc190SJeff Kirsher 			    in_modifier, op_modifier, op, context->token, 1);
711f5aef5aaSYishai Hadas 	if (err)
712f5aef5aaSYishai Hadas 		goto out_reset;
7135a2cc190SJeff Kirsher 
714e8f081aaSYevgeny Petrilin 	if (!wait_for_completion_timeout(&context->done,
715e8f081aaSYevgeny Petrilin 					 msecs_to_jiffies(timeout))) {
716674925edSDotan Barak 		mlx4_warn(dev, "command 0x%x timed out (go bit not cleared)\n",
717674925edSDotan Barak 			  op);
718f4ecf29fSBenjamin Poirier 		if (op == MLX4_CMD_NOP) {
719f4ecf29fSBenjamin Poirier 			err = -EBUSY;
720f4ecf29fSBenjamin Poirier 			goto out;
721f4ecf29fSBenjamin Poirier 		} else {
722f5aef5aaSYishai Hadas 			err = -EIO;
723f5aef5aaSYishai Hadas 			goto out_reset;
7245a2cc190SJeff Kirsher 		}
725f4ecf29fSBenjamin Poirier 	}
7265a2cc190SJeff Kirsher 
7275a2cc190SJeff Kirsher 	err = context->result;
728e8f081aaSYevgeny Petrilin 	if (err) {
7291daa4303SJack Morgenstein 		/* Since we do not want to have this error message always
7301daa4303SJack Morgenstein 		 * displayed at driver start when there are ConnectX2 HCAs
7311daa4303SJack Morgenstein 		 * on the host, we deprecate the error message for this
7321daa4303SJack Morgenstein 		 * specific command/input_mod/opcode_mod/fw-status to be debug.
7331daa4303SJack Morgenstein 		 */
734fde913e2SJack Morgenstein 		if (op == MLX4_CMD_SET_PORT &&
735fde913e2SJack Morgenstein 		    (in_modifier == 1 || in_modifier == 2) &&
736a130b590SIdo Shamay 		    op_modifier == MLX4_SET_PORT_IB_OPCODE &&
737a130b590SIdo Shamay 		    context->fw_status == CMD_STAT_BAD_SIZE)
7381daa4303SJack Morgenstein 			mlx4_dbg(dev, "command 0x%x failed: fw status = 0x%x\n",
7391daa4303SJack Morgenstein 				 op, context->fw_status);
7401daa4303SJack Morgenstein 		else
741e8f081aaSYevgeny Petrilin 			mlx4_err(dev, "command 0x%x failed: fw status = 0x%x\n",
742e8f081aaSYevgeny Petrilin 				 op, context->fw_status);
743f5aef5aaSYishai Hadas 		if (dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR)
744f5aef5aaSYishai Hadas 			err = mlx4_internal_err_ret_value(dev, op, op_modifier);
745f5aef5aaSYishai Hadas 		else if (mlx4_closing_cmd_fatal_error(op, context->fw_status))
746f5aef5aaSYishai Hadas 			goto out_reset;
747f5aef5aaSYishai Hadas 
7485a2cc190SJeff Kirsher 		goto out;
749e8f081aaSYevgeny Petrilin 	}
7505a2cc190SJeff Kirsher 
7515a2cc190SJeff Kirsher 	if (out_is_imm)
7525a2cc190SJeff Kirsher 		*out_param = context->out_param;
7535a2cc190SJeff Kirsher 
754f5aef5aaSYishai Hadas out_reset:
755f5aef5aaSYishai Hadas 	if (err)
756f5aef5aaSYishai Hadas 		err = mlx4_cmd_reset_flow(dev, op, op_modifier, err);
7575a2cc190SJeff Kirsher out:
7585a2cc190SJeff Kirsher 	spin_lock(&cmd->context_lock);
7595a2cc190SJeff Kirsher 	context->next = cmd->free_head;
7605a2cc190SJeff Kirsher 	cmd->free_head = context - cmd->context;
7615a2cc190SJeff Kirsher 	spin_unlock(&cmd->context_lock);
7625a2cc190SJeff Kirsher 
7635a2cc190SJeff Kirsher 	up(&cmd->event_sem);
7645a2cc190SJeff Kirsher 	return err;
7655a2cc190SJeff Kirsher }
7665a2cc190SJeff Kirsher 
7675a2cc190SJeff Kirsher int __mlx4_cmd(struct mlx4_dev *dev, u64 in_param, u64 *out_param,
7685a2cc190SJeff Kirsher 	       int out_is_imm, u32 in_modifier, u8 op_modifier,
769f9baff50SJack Morgenstein 	       u16 op, unsigned long timeout, int native)
7705a2cc190SJeff Kirsher {
771872bf2fbSYishai Hadas 	if (pci_channel_offline(dev->persist->pdev))
772f5aef5aaSYishai Hadas 		return mlx4_cmd_reset_flow(dev, op, op_modifier, -EIO);
77357dbf29aSKleber Sacilotto de Souza 
774e8f081aaSYevgeny Petrilin 	if (!mlx4_is_mfunc(dev) || (native && mlx4_is_master(dev))) {
775f5aef5aaSYishai Hadas 		if (dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR)
776f5aef5aaSYishai Hadas 			return mlx4_internal_err_ret_value(dev, op,
777f5aef5aaSYishai Hadas 							  op_modifier);
7785a2cc190SJeff Kirsher 		if (mlx4_priv(dev)->cmd.use_events)
779e8f081aaSYevgeny Petrilin 			return mlx4_cmd_wait(dev, in_param, out_param,
780e8f081aaSYevgeny Petrilin 					     out_is_imm, in_modifier,
781e8f081aaSYevgeny Petrilin 					     op_modifier, op, timeout);
7825a2cc190SJeff Kirsher 		else
783e8f081aaSYevgeny Petrilin 			return mlx4_cmd_poll(dev, in_param, out_param,
784e8f081aaSYevgeny Petrilin 					     out_is_imm, in_modifier,
785e8f081aaSYevgeny Petrilin 					     op_modifier, op, timeout);
786e8f081aaSYevgeny Petrilin 	}
787e8f081aaSYevgeny Petrilin 	return mlx4_slave_cmd(dev, in_param, out_param, out_is_imm,
7885a2cc190SJeff Kirsher 			      in_modifier, op_modifier, op, timeout);
7895a2cc190SJeff Kirsher }
7905a2cc190SJeff Kirsher EXPORT_SYMBOL_GPL(__mlx4_cmd);
7915a2cc190SJeff Kirsher 
792e8f081aaSYevgeny Petrilin 
79355ad3592SYishai Hadas int mlx4_ARM_COMM_CHANNEL(struct mlx4_dev *dev)
794e8f081aaSYevgeny Petrilin {
795e8f081aaSYevgeny Petrilin 	return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_ARM_COMM_CHANNEL,
796e8f081aaSYevgeny Petrilin 			MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
797e8f081aaSYevgeny Petrilin }
798e8f081aaSYevgeny Petrilin 
799e8f081aaSYevgeny Petrilin static int mlx4_ACCESS_MEM(struct mlx4_dev *dev, u64 master_addr,
800e8f081aaSYevgeny Petrilin 			   int slave, u64 slave_addr,
801e8f081aaSYevgeny Petrilin 			   int size, int is_read)
802e8f081aaSYevgeny Petrilin {
803e8f081aaSYevgeny Petrilin 	u64 in_param;
804e8f081aaSYevgeny Petrilin 	u64 out_param;
805e8f081aaSYevgeny Petrilin 
806e8f081aaSYevgeny Petrilin 	if ((slave_addr & 0xfff) | (master_addr & 0xfff) |
807e8f081aaSYevgeny Petrilin 	    (slave & ~0x7f) | (size & 0xff)) {
8081a91de28SJoe Perches 		mlx4_err(dev, "Bad access mem params - slave_addr:0x%llx master_addr:0x%llx slave_id:%d size:%d\n",
809e8f081aaSYevgeny Petrilin 			 slave_addr, master_addr, slave, size);
810e8f081aaSYevgeny Petrilin 		return -EINVAL;
811e8f081aaSYevgeny Petrilin 	}
812e8f081aaSYevgeny Petrilin 
813e8f081aaSYevgeny Petrilin 	if (is_read) {
814e8f081aaSYevgeny Petrilin 		in_param = (u64) slave | slave_addr;
815e8f081aaSYevgeny Petrilin 		out_param = (u64) dev->caps.function | master_addr;
816e8f081aaSYevgeny Petrilin 	} else {
817e8f081aaSYevgeny Petrilin 		in_param = (u64) dev->caps.function | master_addr;
818e8f081aaSYevgeny Petrilin 		out_param = (u64) slave | slave_addr;
819e8f081aaSYevgeny Petrilin 	}
820e8f081aaSYevgeny Petrilin 
821e8f081aaSYevgeny Petrilin 	return mlx4_cmd_imm(dev, in_param, &out_param, size, 0,
822e8f081aaSYevgeny Petrilin 			    MLX4_CMD_ACCESS_MEM,
823e8f081aaSYevgeny Petrilin 			    MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
824e8f081aaSYevgeny Petrilin }
825e8f081aaSYevgeny Petrilin 
8260a9a0188SJack Morgenstein static int query_pkey_block(struct mlx4_dev *dev, u8 port, u16 index, u16 *pkey,
8270a9a0188SJack Morgenstein 			       struct mlx4_cmd_mailbox *inbox,
8280a9a0188SJack Morgenstein 			       struct mlx4_cmd_mailbox *outbox)
8290a9a0188SJack Morgenstein {
8300a9a0188SJack Morgenstein 	struct ib_smp *in_mad = (struct ib_smp *)(inbox->buf);
8310a9a0188SJack Morgenstein 	struct ib_smp *out_mad = (struct ib_smp *)(outbox->buf);
8320a9a0188SJack Morgenstein 	int err;
8330a9a0188SJack Morgenstein 	int i;
8340a9a0188SJack Morgenstein 
8350a9a0188SJack Morgenstein 	if (index & 0x1f)
8360a9a0188SJack Morgenstein 		return -EINVAL;
8370a9a0188SJack Morgenstein 
8380a9a0188SJack Morgenstein 	in_mad->attr_mod = cpu_to_be32(index / 32);
8390a9a0188SJack Morgenstein 
8400a9a0188SJack Morgenstein 	err = mlx4_cmd_box(dev, inbox->dma, outbox->dma, port, 3,
8410a9a0188SJack Morgenstein 			   MLX4_CMD_MAD_IFC, MLX4_CMD_TIME_CLASS_C,
8420a9a0188SJack Morgenstein 			   MLX4_CMD_NATIVE);
8430a9a0188SJack Morgenstein 	if (err)
8440a9a0188SJack Morgenstein 		return err;
8450a9a0188SJack Morgenstein 
8460a9a0188SJack Morgenstein 	for (i = 0; i < 32; ++i)
8470a9a0188SJack Morgenstein 		pkey[i] = be16_to_cpu(((__be16 *) out_mad->data)[i]);
8480a9a0188SJack Morgenstein 
8490a9a0188SJack Morgenstein 	return err;
8500a9a0188SJack Morgenstein }
8510a9a0188SJack Morgenstein 
8520a9a0188SJack Morgenstein static int get_full_pkey_table(struct mlx4_dev *dev, u8 port, u16 *table,
8530a9a0188SJack Morgenstein 			       struct mlx4_cmd_mailbox *inbox,
8540a9a0188SJack Morgenstein 			       struct mlx4_cmd_mailbox *outbox)
8550a9a0188SJack Morgenstein {
8560a9a0188SJack Morgenstein 	int i;
8570a9a0188SJack Morgenstein 	int err;
8580a9a0188SJack Morgenstein 
8590a9a0188SJack Morgenstein 	for (i = 0; i < dev->caps.pkey_table_len[port]; i += 32) {
8600a9a0188SJack Morgenstein 		err = query_pkey_block(dev, port, i, table + i, inbox, outbox);
8610a9a0188SJack Morgenstein 		if (err)
8620a9a0188SJack Morgenstein 			return err;
8630a9a0188SJack Morgenstein 	}
8640a9a0188SJack Morgenstein 
8650a9a0188SJack Morgenstein 	return 0;
8660a9a0188SJack Morgenstein }
8670a9a0188SJack Morgenstein #define PORT_CAPABILITY_LOCATION_IN_SMP 20
8680a9a0188SJack Morgenstein #define PORT_STATE_OFFSET 32
8690a9a0188SJack Morgenstein 
8700a9a0188SJack Morgenstein static enum ib_port_state vf_port_state(struct mlx4_dev *dev, int port, int vf)
8710a9a0188SJack Morgenstein {
872a0c64a17SJack Morgenstein 	if (mlx4_get_slave_port_state(dev, vf, port) == SLAVE_PORT_UP)
873a0c64a17SJack Morgenstein 		return IB_PORT_ACTIVE;
874a0c64a17SJack Morgenstein 	else
8750a9a0188SJack Morgenstein 		return IB_PORT_DOWN;
8760a9a0188SJack Morgenstein }
8770a9a0188SJack Morgenstein 
8780a9a0188SJack Morgenstein static int mlx4_MAD_IFC_wrapper(struct mlx4_dev *dev, int slave,
8790a9a0188SJack Morgenstein 				struct mlx4_vhcr *vhcr,
8800a9a0188SJack Morgenstein 				struct mlx4_cmd_mailbox *inbox,
8810a9a0188SJack Morgenstein 				struct mlx4_cmd_mailbox *outbox,
8820a9a0188SJack Morgenstein 				struct mlx4_cmd_info *cmd)
8830a9a0188SJack Morgenstein {
8840a9a0188SJack Morgenstein 	struct ib_smp *smp = inbox->buf;
8850a9a0188SJack Morgenstein 	u32 index;
8867c35ef45SOr Gerlitz 	u8 port, slave_port;
88797982f5aSJack Morgenstein 	u8 opcode_modifier;
8880a9a0188SJack Morgenstein 	u16 *table;
8890a9a0188SJack Morgenstein 	int err;
8900a9a0188SJack Morgenstein 	int vidx, pidx;
89197982f5aSJack Morgenstein 	int network_view;
8920a9a0188SJack Morgenstein 	struct mlx4_priv *priv = mlx4_priv(dev);
8930a9a0188SJack Morgenstein 	struct ib_smp *outsmp = outbox->buf;
8940a9a0188SJack Morgenstein 	__be16 *outtab = (__be16 *)(outsmp->data);
8950a9a0188SJack Morgenstein 	__be32 slave_cap_mask;
896afa8fd1dSJack Morgenstein 	__be64 slave_node_guid;
89797982f5aSJack Morgenstein 
8987c35ef45SOr Gerlitz 	slave_port = vhcr->in_modifier;
8997c35ef45SOr Gerlitz 	port = mlx4_slave_convert_port(dev, slave, slave_port);
9000a9a0188SJack Morgenstein 
90197982f5aSJack Morgenstein 	/* network-view bit is for driver use only, and should not be passed to FW */
90297982f5aSJack Morgenstein 	opcode_modifier = vhcr->op_modifier & ~0x8; /* clear netw view bit */
90397982f5aSJack Morgenstein 	network_view = !!(vhcr->op_modifier & 0x8);
90497982f5aSJack Morgenstein 
9050a9a0188SJack Morgenstein 	if (smp->base_version == 1 &&
9060a9a0188SJack Morgenstein 	    smp->mgmt_class == IB_MGMT_CLASS_SUBN_LID_ROUTED &&
9070a9a0188SJack Morgenstein 	    smp->class_version == 1) {
90897982f5aSJack Morgenstein 		/* host view is paravirtualized */
90997982f5aSJack Morgenstein 		if (!network_view && smp->method == IB_MGMT_METHOD_GET) {
9100a9a0188SJack Morgenstein 			if (smp->attr_id == IB_SMP_ATTR_PKEY_TABLE) {
9110a9a0188SJack Morgenstein 				index = be32_to_cpu(smp->attr_mod);
9120a9a0188SJack Morgenstein 				if (port < 1 || port > dev->caps.num_ports)
9130a9a0188SJack Morgenstein 					return -EINVAL;
91419ab574fSMatan Barak 				table = kcalloc((dev->caps.pkey_table_len[port] / 32) + 1,
91519ab574fSMatan Barak 						sizeof(*table) * 32, GFP_KERNEL);
91619ab574fSMatan Barak 
9170a9a0188SJack Morgenstein 				if (!table)
9180a9a0188SJack Morgenstein 					return -ENOMEM;
9190a9a0188SJack Morgenstein 				/* need to get the full pkey table because the paravirtualized
9200a9a0188SJack Morgenstein 				 * pkeys may be scattered among several pkey blocks.
9210a9a0188SJack Morgenstein 				 */
9220a9a0188SJack Morgenstein 				err = get_full_pkey_table(dev, port, table, inbox, outbox);
9230a9a0188SJack Morgenstein 				if (!err) {
9240a9a0188SJack Morgenstein 					for (vidx = index * 32; vidx < (index + 1) * 32; ++vidx) {
9250a9a0188SJack Morgenstein 						pidx = priv->virt2phys_pkey[slave][port - 1][vidx];
9260a9a0188SJack Morgenstein 						outtab[vidx % 32] = cpu_to_be16(table[pidx]);
9270a9a0188SJack Morgenstein 					}
9280a9a0188SJack Morgenstein 				}
9290a9a0188SJack Morgenstein 				kfree(table);
9300a9a0188SJack Morgenstein 				return err;
9310a9a0188SJack Morgenstein 			}
9320a9a0188SJack Morgenstein 			if (smp->attr_id == IB_SMP_ATTR_PORT_INFO) {
9330a9a0188SJack Morgenstein 				/*get the slave specific caps:*/
9340a9a0188SJack Morgenstein 				/*do the command */
9357c35ef45SOr Gerlitz 				smp->attr_mod = cpu_to_be32(port);
9360a9a0188SJack Morgenstein 				err = mlx4_cmd_box(dev, inbox->dma, outbox->dma,
9377c35ef45SOr Gerlitz 					    port, opcode_modifier,
9380a9a0188SJack Morgenstein 					    vhcr->op, MLX4_CMD_TIME_CLASS_C, MLX4_CMD_NATIVE);
9390a9a0188SJack Morgenstein 				/* modify the response for slaves */
9400a9a0188SJack Morgenstein 				if (!err && slave != mlx4_master_func_num(dev)) {
9410a9a0188SJack Morgenstein 					u8 *state = outsmp->data + PORT_STATE_OFFSET;
9420a9a0188SJack Morgenstein 
9430a9a0188SJack Morgenstein 					*state = (*state & 0xf0) | vf_port_state(dev, port, slave);
9440a9a0188SJack Morgenstein 					slave_cap_mask = priv->mfunc.master.slave_state[slave].ib_cap_mask[port];
9450a9a0188SJack Morgenstein 					memcpy(outsmp->data + PORT_CAPABILITY_LOCATION_IN_SMP, &slave_cap_mask, 4);
9460a9a0188SJack Morgenstein 				}
9470a9a0188SJack Morgenstein 				return err;
9480a9a0188SJack Morgenstein 			}
9490a9a0188SJack Morgenstein 			if (smp->attr_id == IB_SMP_ATTR_GUID_INFO) {
950e9a7ff3aSYishai Hadas 				__be64 guid = mlx4_get_admin_guid(dev, slave,
951e9a7ff3aSYishai Hadas 								  port);
952e9a7ff3aSYishai Hadas 
953e9a7ff3aSYishai Hadas 				/* set the PF admin guid to the FW/HW burned
954e9a7ff3aSYishai Hadas 				 * GUID, if it wasn't yet set
955e9a7ff3aSYishai Hadas 				 */
956e9a7ff3aSYishai Hadas 				if (slave == 0 && guid == 0) {
957e9a7ff3aSYishai Hadas 					smp->attr_mod = 0;
958e9a7ff3aSYishai Hadas 					err = mlx4_cmd_box(dev,
959e9a7ff3aSYishai Hadas 							   inbox->dma,
960e9a7ff3aSYishai Hadas 							   outbox->dma,
961e9a7ff3aSYishai Hadas 							   vhcr->in_modifier,
962e9a7ff3aSYishai Hadas 							   opcode_modifier,
963e9a7ff3aSYishai Hadas 							   vhcr->op,
964e9a7ff3aSYishai Hadas 							   MLX4_CMD_TIME_CLASS_C,
965e9a7ff3aSYishai Hadas 							   MLX4_CMD_NATIVE);
966e9a7ff3aSYishai Hadas 					if (err)
9670a9a0188SJack Morgenstein 						return err;
968e9a7ff3aSYishai Hadas 					mlx4_set_admin_guid(dev,
969e9a7ff3aSYishai Hadas 							    *(__be64 *)outsmp->
970e9a7ff3aSYishai Hadas 							    data, slave, port);
971e9a7ff3aSYishai Hadas 				} else {
972e9a7ff3aSYishai Hadas 					memcpy(outsmp->data, &guid, 8);
973e9a7ff3aSYishai Hadas 				}
974e9a7ff3aSYishai Hadas 
975e9a7ff3aSYishai Hadas 				/* clean all other gids */
976e9a7ff3aSYishai Hadas 				memset(outsmp->data + 8, 0, 56);
977e9a7ff3aSYishai Hadas 				return 0;
9780a9a0188SJack Morgenstein 			}
979afa8fd1dSJack Morgenstein 			if (smp->attr_id == IB_SMP_ATTR_NODE_INFO) {
980afa8fd1dSJack Morgenstein 				err = mlx4_cmd_box(dev, inbox->dma, outbox->dma,
9817c35ef45SOr Gerlitz 					     port, opcode_modifier,
982afa8fd1dSJack Morgenstein 					     vhcr->op, MLX4_CMD_TIME_CLASS_C, MLX4_CMD_NATIVE);
983afa8fd1dSJack Morgenstein 				if (!err) {
984afa8fd1dSJack Morgenstein 					slave_node_guid =  mlx4_get_slave_node_guid(dev, slave);
985afa8fd1dSJack Morgenstein 					memcpy(outsmp->data + 12, &slave_node_guid, 8);
986afa8fd1dSJack Morgenstein 				}
987afa8fd1dSJack Morgenstein 				return err;
988afa8fd1dSJack Morgenstein 			}
9890a9a0188SJack Morgenstein 		}
9900a9a0188SJack Morgenstein 	}
99197982f5aSJack Morgenstein 
99297982f5aSJack Morgenstein 	/* Non-privileged VFs are only allowed "host" view LID-routed 'Get' MADs.
99397982f5aSJack Morgenstein 	 * These are the MADs used by ib verbs (such as ib_query_gids).
99497982f5aSJack Morgenstein 	 */
9950a9a0188SJack Morgenstein 	if (slave != mlx4_master_func_num(dev) &&
99697982f5aSJack Morgenstein 	    !mlx4_vf_smi_enabled(dev, slave, port)) {
99797982f5aSJack Morgenstein 		if (!(smp->mgmt_class == IB_MGMT_CLASS_SUBN_LID_ROUTED &&
99897982f5aSJack Morgenstein 		      smp->method == IB_MGMT_METHOD_GET) || network_view) {
99997982f5aSJack Morgenstein 			mlx4_err(dev, "Unprivileged slave %d is trying to execute a Subnet MGMT MAD, class 0x%x, method 0x%x, view=%s for attr 0x%x. Rejecting\n",
10000a9a0188SJack Morgenstein 				 slave, smp->method, smp->mgmt_class,
100197982f5aSJack Morgenstein 				 network_view ? "Network" : "Host",
10020a9a0188SJack Morgenstein 				 be16_to_cpu(smp->attr_id));
10030a9a0188SJack Morgenstein 			return -EPERM;
10040a9a0188SJack Morgenstein 		}
100597982f5aSJack Morgenstein 	}
100697982f5aSJack Morgenstein 
10070a9a0188SJack Morgenstein 	return mlx4_cmd_box(dev, inbox->dma, outbox->dma,
100897982f5aSJack Morgenstein 				    vhcr->in_modifier, opcode_modifier,
10090a9a0188SJack Morgenstein 				    vhcr->op, MLX4_CMD_TIME_CLASS_C, MLX4_CMD_NATIVE);
10100a9a0188SJack Morgenstein }
10110a9a0188SJack Morgenstein 
1012b7475794SOr Gerlitz static int mlx4_CMD_EPERM_wrapper(struct mlx4_dev *dev, int slave,
1013fe6f700dSYevgeny Petrilin 		     struct mlx4_vhcr *vhcr,
1014fe6f700dSYevgeny Petrilin 		     struct mlx4_cmd_mailbox *inbox,
1015fe6f700dSYevgeny Petrilin 		     struct mlx4_cmd_mailbox *outbox,
1016fe6f700dSYevgeny Petrilin 		     struct mlx4_cmd_info *cmd)
1017fe6f700dSYevgeny Petrilin {
1018fe6f700dSYevgeny Petrilin 	return -EPERM;
1019fe6f700dSYevgeny Petrilin }
1020fe6f700dSYevgeny Petrilin 
1021e8f081aaSYevgeny Petrilin int mlx4_DMA_wrapper(struct mlx4_dev *dev, int slave,
1022e8f081aaSYevgeny Petrilin 		     struct mlx4_vhcr *vhcr,
1023e8f081aaSYevgeny Petrilin 		     struct mlx4_cmd_mailbox *inbox,
1024e8f081aaSYevgeny Petrilin 		     struct mlx4_cmd_mailbox *outbox,
1025e8f081aaSYevgeny Petrilin 		     struct mlx4_cmd_info *cmd)
1026e8f081aaSYevgeny Petrilin {
1027e8f081aaSYevgeny Petrilin 	u64 in_param;
1028e8f081aaSYevgeny Petrilin 	u64 out_param;
1029e8f081aaSYevgeny Petrilin 	int err;
1030e8f081aaSYevgeny Petrilin 
1031e8f081aaSYevgeny Petrilin 	in_param = cmd->has_inbox ? (u64) inbox->dma : vhcr->in_param;
1032e8f081aaSYevgeny Petrilin 	out_param = cmd->has_outbox ? (u64) outbox->dma : vhcr->out_param;
1033e8f081aaSYevgeny Petrilin 	if (cmd->encode_slave_id) {
1034e8f081aaSYevgeny Petrilin 		in_param &= 0xffffffffffffff00ll;
1035e8f081aaSYevgeny Petrilin 		in_param |= slave;
1036e8f081aaSYevgeny Petrilin 	}
1037e8f081aaSYevgeny Petrilin 
1038e8f081aaSYevgeny Petrilin 	err = __mlx4_cmd(dev, in_param, &out_param, cmd->out_is_imm,
1039e8f081aaSYevgeny Petrilin 			 vhcr->in_modifier, vhcr->op_modifier, vhcr->op,
1040e8f081aaSYevgeny Petrilin 			 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
1041e8f081aaSYevgeny Petrilin 
1042e8f081aaSYevgeny Petrilin 	if (cmd->out_is_imm)
1043e8f081aaSYevgeny Petrilin 		vhcr->out_param = out_param;
1044e8f081aaSYevgeny Petrilin 
1045e8f081aaSYevgeny Petrilin 	return err;
1046e8f081aaSYevgeny Petrilin }
1047e8f081aaSYevgeny Petrilin 
1048e8f081aaSYevgeny Petrilin static struct mlx4_cmd_info cmd_info[] = {
1049e8f081aaSYevgeny Petrilin 	{
1050e8f081aaSYevgeny Petrilin 		.opcode = MLX4_CMD_QUERY_FW,
1051e8f081aaSYevgeny Petrilin 		.has_inbox = false,
1052e8f081aaSYevgeny Petrilin 		.has_outbox = true,
1053e8f081aaSYevgeny Petrilin 		.out_is_imm = false,
1054e8f081aaSYevgeny Petrilin 		.encode_slave_id = false,
1055e8f081aaSYevgeny Petrilin 		.verify = NULL,
1056b91cb3ebSJack Morgenstein 		.wrapper = mlx4_QUERY_FW_wrapper
1057e8f081aaSYevgeny Petrilin 	},
1058e8f081aaSYevgeny Petrilin 	{
1059e8f081aaSYevgeny Petrilin 		.opcode = MLX4_CMD_QUERY_HCA,
1060e8f081aaSYevgeny Petrilin 		.has_inbox = false,
1061e8f081aaSYevgeny Petrilin 		.has_outbox = true,
1062e8f081aaSYevgeny Petrilin 		.out_is_imm = false,
1063e8f081aaSYevgeny Petrilin 		.encode_slave_id = false,
1064e8f081aaSYevgeny Petrilin 		.verify = NULL,
1065e8f081aaSYevgeny Petrilin 		.wrapper = NULL
1066e8f081aaSYevgeny Petrilin 	},
1067e8f081aaSYevgeny Petrilin 	{
1068e8f081aaSYevgeny Petrilin 		.opcode = MLX4_CMD_QUERY_DEV_CAP,
1069e8f081aaSYevgeny Petrilin 		.has_inbox = false,
1070e8f081aaSYevgeny Petrilin 		.has_outbox = true,
1071e8f081aaSYevgeny Petrilin 		.out_is_imm = false,
1072e8f081aaSYevgeny Petrilin 		.encode_slave_id = false,
1073e8f081aaSYevgeny Petrilin 		.verify = NULL,
1074b91cb3ebSJack Morgenstein 		.wrapper = mlx4_QUERY_DEV_CAP_wrapper
1075e8f081aaSYevgeny Petrilin 	},
1076c82e9aa0SEli Cohen 	{
1077c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_QUERY_FUNC_CAP,
1078c82e9aa0SEli Cohen 		.has_inbox = false,
1079c82e9aa0SEli Cohen 		.has_outbox = true,
1080c82e9aa0SEli Cohen 		.out_is_imm = false,
1081c82e9aa0SEli Cohen 		.encode_slave_id = false,
1082c82e9aa0SEli Cohen 		.verify = NULL,
1083c82e9aa0SEli Cohen 		.wrapper = mlx4_QUERY_FUNC_CAP_wrapper
1084c82e9aa0SEli Cohen 	},
1085c82e9aa0SEli Cohen 	{
1086c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_QUERY_ADAPTER,
1087c82e9aa0SEli Cohen 		.has_inbox = false,
1088c82e9aa0SEli Cohen 		.has_outbox = true,
1089c82e9aa0SEli Cohen 		.out_is_imm = false,
1090c82e9aa0SEli Cohen 		.encode_slave_id = false,
1091c82e9aa0SEli Cohen 		.verify = NULL,
1092c82e9aa0SEli Cohen 		.wrapper = NULL
1093c82e9aa0SEli Cohen 	},
1094c82e9aa0SEli Cohen 	{
1095c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_INIT_PORT,
1096c82e9aa0SEli Cohen 		.has_inbox = false,
1097c82e9aa0SEli Cohen 		.has_outbox = false,
1098c82e9aa0SEli Cohen 		.out_is_imm = false,
1099c82e9aa0SEli Cohen 		.encode_slave_id = false,
1100c82e9aa0SEli Cohen 		.verify = NULL,
1101c82e9aa0SEli Cohen 		.wrapper = mlx4_INIT_PORT_wrapper
1102c82e9aa0SEli Cohen 	},
1103c82e9aa0SEli Cohen 	{
1104c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_CLOSE_PORT,
1105c82e9aa0SEli Cohen 		.has_inbox = false,
1106c82e9aa0SEli Cohen 		.has_outbox = false,
1107c82e9aa0SEli Cohen 		.out_is_imm  = false,
1108c82e9aa0SEli Cohen 		.encode_slave_id = false,
1109c82e9aa0SEli Cohen 		.verify = NULL,
1110c82e9aa0SEli Cohen 		.wrapper = mlx4_CLOSE_PORT_wrapper
1111c82e9aa0SEli Cohen 	},
1112c82e9aa0SEli Cohen 	{
1113c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_QUERY_PORT,
1114c82e9aa0SEli Cohen 		.has_inbox = false,
1115c82e9aa0SEli Cohen 		.has_outbox = true,
1116c82e9aa0SEli Cohen 		.out_is_imm = false,
1117c82e9aa0SEli Cohen 		.encode_slave_id = false,
1118c82e9aa0SEli Cohen 		.verify = NULL,
1119c82e9aa0SEli Cohen 		.wrapper = mlx4_QUERY_PORT_wrapper
1120c82e9aa0SEli Cohen 	},
1121c82e9aa0SEli Cohen 	{
1122ffe455adSEugenia Emantayev 		.opcode = MLX4_CMD_SET_PORT,
1123ffe455adSEugenia Emantayev 		.has_inbox = true,
1124ffe455adSEugenia Emantayev 		.has_outbox = false,
1125ffe455adSEugenia Emantayev 		.out_is_imm = false,
1126ffe455adSEugenia Emantayev 		.encode_slave_id = false,
1127ffe455adSEugenia Emantayev 		.verify = NULL,
1128ffe455adSEugenia Emantayev 		.wrapper = mlx4_SET_PORT_wrapper
1129ffe455adSEugenia Emantayev 	},
1130ffe455adSEugenia Emantayev 	{
1131c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_MAP_EQ,
1132c82e9aa0SEli Cohen 		.has_inbox = false,
1133c82e9aa0SEli Cohen 		.has_outbox = false,
1134c82e9aa0SEli Cohen 		.out_is_imm = false,
1135c82e9aa0SEli Cohen 		.encode_slave_id = false,
1136c82e9aa0SEli Cohen 		.verify = NULL,
1137c82e9aa0SEli Cohen 		.wrapper = mlx4_MAP_EQ_wrapper
1138c82e9aa0SEli Cohen 	},
1139c82e9aa0SEli Cohen 	{
1140c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_SW2HW_EQ,
1141c82e9aa0SEli Cohen 		.has_inbox = true,
1142c82e9aa0SEli Cohen 		.has_outbox = false,
1143c82e9aa0SEli Cohen 		.out_is_imm = false,
1144c82e9aa0SEli Cohen 		.encode_slave_id = true,
1145c82e9aa0SEli Cohen 		.verify = NULL,
1146c82e9aa0SEli Cohen 		.wrapper = mlx4_SW2HW_EQ_wrapper
1147c82e9aa0SEli Cohen 	},
1148c82e9aa0SEli Cohen 	{
1149c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_HW_HEALTH_CHECK,
1150c82e9aa0SEli Cohen 		.has_inbox = false,
1151c82e9aa0SEli Cohen 		.has_outbox = false,
1152c82e9aa0SEli Cohen 		.out_is_imm = false,
1153c82e9aa0SEli Cohen 		.encode_slave_id = false,
1154c82e9aa0SEli Cohen 		.verify = NULL,
1155c82e9aa0SEli Cohen 		.wrapper = NULL
1156c82e9aa0SEli Cohen 	},
1157c82e9aa0SEli Cohen 	{
1158c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_NOP,
1159c82e9aa0SEli Cohen 		.has_inbox = false,
1160c82e9aa0SEli Cohen 		.has_outbox = false,
1161c82e9aa0SEli Cohen 		.out_is_imm = false,
1162c82e9aa0SEli Cohen 		.encode_slave_id = false,
1163c82e9aa0SEli Cohen 		.verify = NULL,
1164c82e9aa0SEli Cohen 		.wrapper = NULL
1165c82e9aa0SEli Cohen 	},
1166c82e9aa0SEli Cohen 	{
1167d18f141aSOr Gerlitz 		.opcode = MLX4_CMD_CONFIG_DEV,
1168d18f141aSOr Gerlitz 		.has_inbox = false,
1169d475c95bSMatan Barak 		.has_outbox = true,
1170d18f141aSOr Gerlitz 		.out_is_imm = false,
1171d18f141aSOr Gerlitz 		.encode_slave_id = false,
1172d18f141aSOr Gerlitz 		.verify = NULL,
1173d475c95bSMatan Barak 		.wrapper = mlx4_CONFIG_DEV_wrapper
1174d18f141aSOr Gerlitz 	},
1175d18f141aSOr Gerlitz 	{
1176c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_ALLOC_RES,
1177c82e9aa0SEli Cohen 		.has_inbox = false,
1178c82e9aa0SEli Cohen 		.has_outbox = false,
1179c82e9aa0SEli Cohen 		.out_is_imm = true,
1180c82e9aa0SEli Cohen 		.encode_slave_id = false,
1181c82e9aa0SEli Cohen 		.verify = NULL,
1182c82e9aa0SEli Cohen 		.wrapper = mlx4_ALLOC_RES_wrapper
1183c82e9aa0SEli Cohen 	},
1184c82e9aa0SEli Cohen 	{
1185c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_FREE_RES,
1186c82e9aa0SEli Cohen 		.has_inbox = false,
1187c82e9aa0SEli Cohen 		.has_outbox = false,
1188c82e9aa0SEli Cohen 		.out_is_imm = false,
1189c82e9aa0SEli Cohen 		.encode_slave_id = false,
1190c82e9aa0SEli Cohen 		.verify = NULL,
1191c82e9aa0SEli Cohen 		.wrapper = mlx4_FREE_RES_wrapper
1192c82e9aa0SEli Cohen 	},
1193c82e9aa0SEli Cohen 	{
1194c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_SW2HW_MPT,
1195c82e9aa0SEli Cohen 		.has_inbox = true,
1196c82e9aa0SEli Cohen 		.has_outbox = false,
1197c82e9aa0SEli Cohen 		.out_is_imm = false,
1198c82e9aa0SEli Cohen 		.encode_slave_id = true,
1199c82e9aa0SEli Cohen 		.verify = NULL,
1200c82e9aa0SEli Cohen 		.wrapper = mlx4_SW2HW_MPT_wrapper
1201c82e9aa0SEli Cohen 	},
1202c82e9aa0SEli Cohen 	{
1203c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_QUERY_MPT,
1204c82e9aa0SEli Cohen 		.has_inbox = false,
1205c82e9aa0SEli Cohen 		.has_outbox = true,
1206c82e9aa0SEli Cohen 		.out_is_imm = false,
1207c82e9aa0SEli Cohen 		.encode_slave_id = false,
1208c82e9aa0SEli Cohen 		.verify = NULL,
1209c82e9aa0SEli Cohen 		.wrapper = mlx4_QUERY_MPT_wrapper
1210c82e9aa0SEli Cohen 	},
1211c82e9aa0SEli Cohen 	{
1212c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_HW2SW_MPT,
1213c82e9aa0SEli Cohen 		.has_inbox = false,
1214c82e9aa0SEli Cohen 		.has_outbox = false,
1215c82e9aa0SEli Cohen 		.out_is_imm = false,
1216c82e9aa0SEli Cohen 		.encode_slave_id = false,
1217c82e9aa0SEli Cohen 		.verify = NULL,
1218c82e9aa0SEli Cohen 		.wrapper = mlx4_HW2SW_MPT_wrapper
1219c82e9aa0SEli Cohen 	},
1220c82e9aa0SEli Cohen 	{
1221c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_READ_MTT,
1222c82e9aa0SEli Cohen 		.has_inbox = false,
1223c82e9aa0SEli Cohen 		.has_outbox = true,
1224c82e9aa0SEli Cohen 		.out_is_imm = false,
1225c82e9aa0SEli Cohen 		.encode_slave_id = false,
1226c82e9aa0SEli Cohen 		.verify = NULL,
1227c82e9aa0SEli Cohen 		.wrapper = NULL
1228c82e9aa0SEli Cohen 	},
1229c82e9aa0SEli Cohen 	{
1230c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_WRITE_MTT,
1231c82e9aa0SEli Cohen 		.has_inbox = true,
1232c82e9aa0SEli Cohen 		.has_outbox = false,
1233c82e9aa0SEli Cohen 		.out_is_imm = false,
1234c82e9aa0SEli Cohen 		.encode_slave_id = false,
1235c82e9aa0SEli Cohen 		.verify = NULL,
1236c82e9aa0SEli Cohen 		.wrapper = mlx4_WRITE_MTT_wrapper
1237c82e9aa0SEli Cohen 	},
1238c82e9aa0SEli Cohen 	{
1239c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_SYNC_TPT,
1240c82e9aa0SEli Cohen 		.has_inbox = true,
1241c82e9aa0SEli Cohen 		.has_outbox = false,
1242c82e9aa0SEli Cohen 		.out_is_imm = false,
1243c82e9aa0SEli Cohen 		.encode_slave_id = false,
1244c82e9aa0SEli Cohen 		.verify = NULL,
1245c82e9aa0SEli Cohen 		.wrapper = NULL
1246c82e9aa0SEli Cohen 	},
1247c82e9aa0SEli Cohen 	{
1248c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_HW2SW_EQ,
1249c82e9aa0SEli Cohen 		.has_inbox = false,
125030a5da5bSJack Morgenstein 		.has_outbox = false,
1251c82e9aa0SEli Cohen 		.out_is_imm = false,
1252c82e9aa0SEli Cohen 		.encode_slave_id = true,
1253c82e9aa0SEli Cohen 		.verify = NULL,
1254c82e9aa0SEli Cohen 		.wrapper = mlx4_HW2SW_EQ_wrapper
1255c82e9aa0SEli Cohen 	},
1256c82e9aa0SEli Cohen 	{
1257c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_QUERY_EQ,
1258c82e9aa0SEli Cohen 		.has_inbox = false,
1259c82e9aa0SEli Cohen 		.has_outbox = true,
1260c82e9aa0SEli Cohen 		.out_is_imm = false,
1261c82e9aa0SEli Cohen 		.encode_slave_id = true,
1262c82e9aa0SEli Cohen 		.verify = NULL,
1263c82e9aa0SEli Cohen 		.wrapper = mlx4_QUERY_EQ_wrapper
1264c82e9aa0SEli Cohen 	},
1265c82e9aa0SEli Cohen 	{
1266c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_SW2HW_CQ,
1267c82e9aa0SEli Cohen 		.has_inbox = true,
1268c82e9aa0SEli Cohen 		.has_outbox = false,
1269c82e9aa0SEli Cohen 		.out_is_imm = false,
1270c82e9aa0SEli Cohen 		.encode_slave_id = true,
1271c82e9aa0SEli Cohen 		.verify = NULL,
1272c82e9aa0SEli Cohen 		.wrapper = mlx4_SW2HW_CQ_wrapper
1273c82e9aa0SEli Cohen 	},
1274c82e9aa0SEli Cohen 	{
1275c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_HW2SW_CQ,
1276c82e9aa0SEli Cohen 		.has_inbox = false,
1277c82e9aa0SEli Cohen 		.has_outbox = false,
1278c82e9aa0SEli Cohen 		.out_is_imm = false,
1279c82e9aa0SEli Cohen 		.encode_slave_id = false,
1280c82e9aa0SEli Cohen 		.verify = NULL,
1281c82e9aa0SEli Cohen 		.wrapper = mlx4_HW2SW_CQ_wrapper
1282c82e9aa0SEli Cohen 	},
1283c82e9aa0SEli Cohen 	{
1284c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_QUERY_CQ,
1285c82e9aa0SEli Cohen 		.has_inbox = false,
1286c82e9aa0SEli Cohen 		.has_outbox = true,
1287c82e9aa0SEli Cohen 		.out_is_imm = false,
1288c82e9aa0SEli Cohen 		.encode_slave_id = false,
1289c82e9aa0SEli Cohen 		.verify = NULL,
1290c82e9aa0SEli Cohen 		.wrapper = mlx4_QUERY_CQ_wrapper
1291c82e9aa0SEli Cohen 	},
1292c82e9aa0SEli Cohen 	{
1293c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_MODIFY_CQ,
1294c82e9aa0SEli Cohen 		.has_inbox = true,
1295c82e9aa0SEli Cohen 		.has_outbox = false,
1296c82e9aa0SEli Cohen 		.out_is_imm = true,
1297c82e9aa0SEli Cohen 		.encode_slave_id = false,
1298c82e9aa0SEli Cohen 		.verify = NULL,
1299c82e9aa0SEli Cohen 		.wrapper = mlx4_MODIFY_CQ_wrapper
1300c82e9aa0SEli Cohen 	},
1301c82e9aa0SEli Cohen 	{
1302c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_SW2HW_SRQ,
1303c82e9aa0SEli Cohen 		.has_inbox = true,
1304c82e9aa0SEli Cohen 		.has_outbox = false,
1305c82e9aa0SEli Cohen 		.out_is_imm = false,
1306c82e9aa0SEli Cohen 		.encode_slave_id = true,
1307c82e9aa0SEli Cohen 		.verify = NULL,
1308c82e9aa0SEli Cohen 		.wrapper = mlx4_SW2HW_SRQ_wrapper
1309c82e9aa0SEli Cohen 	},
1310c82e9aa0SEli Cohen 	{
1311c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_HW2SW_SRQ,
1312c82e9aa0SEli Cohen 		.has_inbox = false,
1313c82e9aa0SEli Cohen 		.has_outbox = false,
1314c82e9aa0SEli Cohen 		.out_is_imm = false,
1315c82e9aa0SEli Cohen 		.encode_slave_id = false,
1316c82e9aa0SEli Cohen 		.verify = NULL,
1317c82e9aa0SEli Cohen 		.wrapper = mlx4_HW2SW_SRQ_wrapper
1318c82e9aa0SEli Cohen 	},
1319c82e9aa0SEli Cohen 	{
1320c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_QUERY_SRQ,
1321c82e9aa0SEli Cohen 		.has_inbox = false,
1322c82e9aa0SEli Cohen 		.has_outbox = true,
1323c82e9aa0SEli Cohen 		.out_is_imm = false,
1324c82e9aa0SEli Cohen 		.encode_slave_id = false,
1325c82e9aa0SEli Cohen 		.verify = NULL,
1326c82e9aa0SEli Cohen 		.wrapper = mlx4_QUERY_SRQ_wrapper
1327c82e9aa0SEli Cohen 	},
1328c82e9aa0SEli Cohen 	{
1329c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_ARM_SRQ,
1330c82e9aa0SEli Cohen 		.has_inbox = false,
1331c82e9aa0SEli Cohen 		.has_outbox = false,
1332c82e9aa0SEli Cohen 		.out_is_imm = false,
1333c82e9aa0SEli Cohen 		.encode_slave_id = false,
1334c82e9aa0SEli Cohen 		.verify = NULL,
1335c82e9aa0SEli Cohen 		.wrapper = mlx4_ARM_SRQ_wrapper
1336c82e9aa0SEli Cohen 	},
1337c82e9aa0SEli Cohen 	{
1338c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_RST2INIT_QP,
1339c82e9aa0SEli Cohen 		.has_inbox = true,
1340c82e9aa0SEli Cohen 		.has_outbox = false,
1341c82e9aa0SEli Cohen 		.out_is_imm = false,
1342c82e9aa0SEli Cohen 		.encode_slave_id = true,
1343c82e9aa0SEli Cohen 		.verify = NULL,
1344c82e9aa0SEli Cohen 		.wrapper = mlx4_RST2INIT_QP_wrapper
1345c82e9aa0SEli Cohen 	},
1346c82e9aa0SEli Cohen 	{
1347c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_INIT2INIT_QP,
1348c82e9aa0SEli Cohen 		.has_inbox = true,
1349c82e9aa0SEli Cohen 		.has_outbox = false,
1350c82e9aa0SEli Cohen 		.out_is_imm = false,
1351c82e9aa0SEli Cohen 		.encode_slave_id = false,
1352c82e9aa0SEli Cohen 		.verify = NULL,
135354679e14SJack Morgenstein 		.wrapper = mlx4_INIT2INIT_QP_wrapper
1354c82e9aa0SEli Cohen 	},
1355c82e9aa0SEli Cohen 	{
1356c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_INIT2RTR_QP,
1357c82e9aa0SEli Cohen 		.has_inbox = true,
1358c82e9aa0SEli Cohen 		.has_outbox = false,
1359c82e9aa0SEli Cohen 		.out_is_imm = false,
1360c82e9aa0SEli Cohen 		.encode_slave_id = false,
1361c82e9aa0SEli Cohen 		.verify = NULL,
1362c82e9aa0SEli Cohen 		.wrapper = mlx4_INIT2RTR_QP_wrapper
1363c82e9aa0SEli Cohen 	},
1364c82e9aa0SEli Cohen 	{
1365c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_RTR2RTS_QP,
1366c82e9aa0SEli Cohen 		.has_inbox = true,
1367c82e9aa0SEli Cohen 		.has_outbox = false,
1368c82e9aa0SEli Cohen 		.out_is_imm = false,
1369c82e9aa0SEli Cohen 		.encode_slave_id = false,
1370c82e9aa0SEli Cohen 		.verify = NULL,
137154679e14SJack Morgenstein 		.wrapper = mlx4_RTR2RTS_QP_wrapper
1372c82e9aa0SEli Cohen 	},
1373c82e9aa0SEli Cohen 	{
1374c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_RTS2RTS_QP,
1375c82e9aa0SEli Cohen 		.has_inbox = true,
1376c82e9aa0SEli Cohen 		.has_outbox = false,
1377c82e9aa0SEli Cohen 		.out_is_imm = false,
1378c82e9aa0SEli Cohen 		.encode_slave_id = false,
1379c82e9aa0SEli Cohen 		.verify = NULL,
138054679e14SJack Morgenstein 		.wrapper = mlx4_RTS2RTS_QP_wrapper
1381c82e9aa0SEli Cohen 	},
1382c82e9aa0SEli Cohen 	{
1383c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_SQERR2RTS_QP,
1384c82e9aa0SEli Cohen 		.has_inbox = true,
1385c82e9aa0SEli Cohen 		.has_outbox = false,
1386c82e9aa0SEli Cohen 		.out_is_imm = false,
1387c82e9aa0SEli Cohen 		.encode_slave_id = false,
1388c82e9aa0SEli Cohen 		.verify = NULL,
138954679e14SJack Morgenstein 		.wrapper = mlx4_SQERR2RTS_QP_wrapper
1390c82e9aa0SEli Cohen 	},
1391c82e9aa0SEli Cohen 	{
1392c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_2ERR_QP,
1393c82e9aa0SEli Cohen 		.has_inbox = false,
1394c82e9aa0SEli Cohen 		.has_outbox = false,
1395c82e9aa0SEli Cohen 		.out_is_imm = false,
1396c82e9aa0SEli Cohen 		.encode_slave_id = false,
1397c82e9aa0SEli Cohen 		.verify = NULL,
1398c82e9aa0SEli Cohen 		.wrapper = mlx4_GEN_QP_wrapper
1399c82e9aa0SEli Cohen 	},
1400c82e9aa0SEli Cohen 	{
1401c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_RTS2SQD_QP,
1402c82e9aa0SEli Cohen 		.has_inbox = false,
1403c82e9aa0SEli Cohen 		.has_outbox = false,
1404c82e9aa0SEli Cohen 		.out_is_imm = false,
1405c82e9aa0SEli Cohen 		.encode_slave_id = false,
1406c82e9aa0SEli Cohen 		.verify = NULL,
1407c82e9aa0SEli Cohen 		.wrapper = mlx4_GEN_QP_wrapper
1408c82e9aa0SEli Cohen 	},
1409c82e9aa0SEli Cohen 	{
1410c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_SQD2SQD_QP,
1411c82e9aa0SEli Cohen 		.has_inbox = true,
1412c82e9aa0SEli Cohen 		.has_outbox = false,
1413c82e9aa0SEli Cohen 		.out_is_imm = false,
1414c82e9aa0SEli Cohen 		.encode_slave_id = false,
1415c82e9aa0SEli Cohen 		.verify = NULL,
141654679e14SJack Morgenstein 		.wrapper = mlx4_SQD2SQD_QP_wrapper
1417c82e9aa0SEli Cohen 	},
1418c82e9aa0SEli Cohen 	{
1419c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_SQD2RTS_QP,
1420c82e9aa0SEli Cohen 		.has_inbox = true,
1421c82e9aa0SEli Cohen 		.has_outbox = false,
1422c82e9aa0SEli Cohen 		.out_is_imm = false,
1423c82e9aa0SEli Cohen 		.encode_slave_id = false,
1424c82e9aa0SEli Cohen 		.verify = NULL,
142554679e14SJack Morgenstein 		.wrapper = mlx4_SQD2RTS_QP_wrapper
1426c82e9aa0SEli Cohen 	},
1427c82e9aa0SEli Cohen 	{
1428c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_2RST_QP,
1429c82e9aa0SEli Cohen 		.has_inbox = false,
1430c82e9aa0SEli Cohen 		.has_outbox = false,
1431c82e9aa0SEli Cohen 		.out_is_imm = false,
1432c82e9aa0SEli Cohen 		.encode_slave_id = false,
1433c82e9aa0SEli Cohen 		.verify = NULL,
1434c82e9aa0SEli Cohen 		.wrapper = mlx4_2RST_QP_wrapper
1435c82e9aa0SEli Cohen 	},
1436c82e9aa0SEli Cohen 	{
1437c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_QUERY_QP,
1438c82e9aa0SEli Cohen 		.has_inbox = false,
1439c82e9aa0SEli Cohen 		.has_outbox = true,
1440c82e9aa0SEli Cohen 		.out_is_imm = false,
1441c82e9aa0SEli Cohen 		.encode_slave_id = false,
1442c82e9aa0SEli Cohen 		.verify = NULL,
1443c82e9aa0SEli Cohen 		.wrapper = mlx4_GEN_QP_wrapper
1444c82e9aa0SEli Cohen 	},
1445c82e9aa0SEli Cohen 	{
1446c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_SUSPEND_QP,
1447c82e9aa0SEli Cohen 		.has_inbox = false,
1448c82e9aa0SEli Cohen 		.has_outbox = false,
1449c82e9aa0SEli Cohen 		.out_is_imm = false,
1450c82e9aa0SEli Cohen 		.encode_slave_id = false,
1451c82e9aa0SEli Cohen 		.verify = NULL,
1452c82e9aa0SEli Cohen 		.wrapper = mlx4_GEN_QP_wrapper
1453c82e9aa0SEli Cohen 	},
1454c82e9aa0SEli Cohen 	{
1455c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_UNSUSPEND_QP,
1456c82e9aa0SEli Cohen 		.has_inbox = false,
1457c82e9aa0SEli Cohen 		.has_outbox = false,
1458c82e9aa0SEli Cohen 		.out_is_imm = false,
1459c82e9aa0SEli Cohen 		.encode_slave_id = false,
1460c82e9aa0SEli Cohen 		.verify = NULL,
1461c82e9aa0SEli Cohen 		.wrapper = mlx4_GEN_QP_wrapper
1462c82e9aa0SEli Cohen 	},
1463c82e9aa0SEli Cohen 	{
1464b01978caSJack Morgenstein 		.opcode = MLX4_CMD_UPDATE_QP,
1465ce8d9e0dSMatan Barak 		.has_inbox = true,
1466b01978caSJack Morgenstein 		.has_outbox = false,
1467b01978caSJack Morgenstein 		.out_is_imm = false,
1468b01978caSJack Morgenstein 		.encode_slave_id = false,
1469b01978caSJack Morgenstein 		.verify = NULL,
1470ce8d9e0dSMatan Barak 		.wrapper = mlx4_UPDATE_QP_wrapper
1471b01978caSJack Morgenstein 	},
1472b01978caSJack Morgenstein 	{
1473fe6f700dSYevgeny Petrilin 		.opcode = MLX4_CMD_GET_OP_REQ,
1474fe6f700dSYevgeny Petrilin 		.has_inbox = false,
1475fe6f700dSYevgeny Petrilin 		.has_outbox = false,
1476fe6f700dSYevgeny Petrilin 		.out_is_imm = false,
1477fe6f700dSYevgeny Petrilin 		.encode_slave_id = false,
1478fe6f700dSYevgeny Petrilin 		.verify = NULL,
1479b7475794SOr Gerlitz 		.wrapper = mlx4_CMD_EPERM_wrapper,
1480fe6f700dSYevgeny Petrilin 	},
1481fe6f700dSYevgeny Petrilin 	{
14827e95bb99SIdo Shamay 		.opcode = MLX4_CMD_ALLOCATE_VPP,
14837e95bb99SIdo Shamay 		.has_inbox = false,
14847e95bb99SIdo Shamay 		.has_outbox = true,
14857e95bb99SIdo Shamay 		.out_is_imm = false,
14867e95bb99SIdo Shamay 		.encode_slave_id = false,
14877e95bb99SIdo Shamay 		.verify = NULL,
14887e95bb99SIdo Shamay 		.wrapper = mlx4_CMD_EPERM_wrapper,
14897e95bb99SIdo Shamay 	},
14907e95bb99SIdo Shamay 	{
14911c29146dSIdo Shamay 		.opcode = MLX4_CMD_SET_VPORT_QOS,
14921c29146dSIdo Shamay 		.has_inbox = false,
14931c29146dSIdo Shamay 		.has_outbox = true,
14941c29146dSIdo Shamay 		.out_is_imm = false,
14951c29146dSIdo Shamay 		.encode_slave_id = false,
14961c29146dSIdo Shamay 		.verify = NULL,
14971c29146dSIdo Shamay 		.wrapper = mlx4_CMD_EPERM_wrapper,
14981c29146dSIdo Shamay 	},
14991c29146dSIdo Shamay 	{
15000a9a0188SJack Morgenstein 		.opcode = MLX4_CMD_CONF_SPECIAL_QP,
15010a9a0188SJack Morgenstein 		.has_inbox = false,
15020a9a0188SJack Morgenstein 		.has_outbox = false,
15030a9a0188SJack Morgenstein 		.out_is_imm = false,
15040a9a0188SJack Morgenstein 		.encode_slave_id = false,
15050a9a0188SJack Morgenstein 		.verify = NULL, /* XXX verify: only demux can do this */
15060a9a0188SJack Morgenstein 		.wrapper = NULL
15070a9a0188SJack Morgenstein 	},
15080a9a0188SJack Morgenstein 	{
15090a9a0188SJack Morgenstein 		.opcode = MLX4_CMD_MAD_IFC,
15100a9a0188SJack Morgenstein 		.has_inbox = true,
15110a9a0188SJack Morgenstein 		.has_outbox = true,
15120a9a0188SJack Morgenstein 		.out_is_imm = false,
15130a9a0188SJack Morgenstein 		.encode_slave_id = false,
15140a9a0188SJack Morgenstein 		.verify = NULL,
15150a9a0188SJack Morgenstein 		.wrapper = mlx4_MAD_IFC_wrapper
15160a9a0188SJack Morgenstein 	},
15170a9a0188SJack Morgenstein 	{
1518114840c3SJack Morgenstein 		.opcode = MLX4_CMD_MAD_DEMUX,
1519114840c3SJack Morgenstein 		.has_inbox = false,
1520114840c3SJack Morgenstein 		.has_outbox = false,
1521114840c3SJack Morgenstein 		.out_is_imm = false,
1522114840c3SJack Morgenstein 		.encode_slave_id = false,
1523114840c3SJack Morgenstein 		.verify = NULL,
1524114840c3SJack Morgenstein 		.wrapper = mlx4_CMD_EPERM_wrapper
1525114840c3SJack Morgenstein 	},
1526114840c3SJack Morgenstein 	{
1527c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_QUERY_IF_STAT,
1528c82e9aa0SEli Cohen 		.has_inbox = false,
1529c82e9aa0SEli Cohen 		.has_outbox = true,
1530c82e9aa0SEli Cohen 		.out_is_imm = false,
1531c82e9aa0SEli Cohen 		.encode_slave_id = false,
1532c82e9aa0SEli Cohen 		.verify = NULL,
1533c82e9aa0SEli Cohen 		.wrapper = mlx4_QUERY_IF_STAT_wrapper
1534c82e9aa0SEli Cohen 	},
1535adbc7ac5SSaeed Mahameed 	{
1536adbc7ac5SSaeed Mahameed 		.opcode = MLX4_CMD_ACCESS_REG,
1537adbc7ac5SSaeed Mahameed 		.has_inbox = true,
1538adbc7ac5SSaeed Mahameed 		.has_outbox = true,
1539adbc7ac5SSaeed Mahameed 		.out_is_imm = false,
1540adbc7ac5SSaeed Mahameed 		.encode_slave_id = false,
1541adbc7ac5SSaeed Mahameed 		.verify = NULL,
15426e806699SSaeed Mahameed 		.wrapper = mlx4_ACCESS_REG_wrapper,
1543adbc7ac5SSaeed Mahameed 	},
1544d237baa1SShani Michaeli 	{
1545d237baa1SShani Michaeli 		.opcode = MLX4_CMD_CONGESTION_CTRL_OPCODE,
1546d237baa1SShani Michaeli 		.has_inbox = false,
1547d237baa1SShani Michaeli 		.has_outbox = false,
1548d237baa1SShani Michaeli 		.out_is_imm = false,
1549d237baa1SShani Michaeli 		.encode_slave_id = false,
1550d237baa1SShani Michaeli 		.verify = NULL,
1551d237baa1SShani Michaeli 		.wrapper = mlx4_CMD_EPERM_wrapper,
1552d237baa1SShani Michaeli 	},
1553c82e9aa0SEli Cohen 	/* Native multicast commands are not available for guests */
1554c82e9aa0SEli Cohen 	{
1555c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_QP_ATTACH,
1556c82e9aa0SEli Cohen 		.has_inbox = true,
1557c82e9aa0SEli Cohen 		.has_outbox = false,
1558c82e9aa0SEli Cohen 		.out_is_imm = false,
1559c82e9aa0SEli Cohen 		.encode_slave_id = false,
1560c82e9aa0SEli Cohen 		.verify = NULL,
1561c82e9aa0SEli Cohen 		.wrapper = mlx4_QP_ATTACH_wrapper
1562c82e9aa0SEli Cohen 	},
1563c82e9aa0SEli Cohen 	{
15640ec2c0f8SEugenia Emantayev 		.opcode = MLX4_CMD_PROMISC,
15650ec2c0f8SEugenia Emantayev 		.has_inbox = false,
15660ec2c0f8SEugenia Emantayev 		.has_outbox = false,
15670ec2c0f8SEugenia Emantayev 		.out_is_imm = false,
15680ec2c0f8SEugenia Emantayev 		.encode_slave_id = false,
15690ec2c0f8SEugenia Emantayev 		.verify = NULL,
15700ec2c0f8SEugenia Emantayev 		.wrapper = mlx4_PROMISC_wrapper
15710ec2c0f8SEugenia Emantayev 	},
1572ffe455adSEugenia Emantayev 	/* Ethernet specific commands */
1573ffe455adSEugenia Emantayev 	{
1574ffe455adSEugenia Emantayev 		.opcode = MLX4_CMD_SET_VLAN_FLTR,
1575ffe455adSEugenia Emantayev 		.has_inbox = true,
1576ffe455adSEugenia Emantayev 		.has_outbox = false,
1577ffe455adSEugenia Emantayev 		.out_is_imm = false,
1578ffe455adSEugenia Emantayev 		.encode_slave_id = false,
1579ffe455adSEugenia Emantayev 		.verify = NULL,
1580ffe455adSEugenia Emantayev 		.wrapper = mlx4_SET_VLAN_FLTR_wrapper
1581ffe455adSEugenia Emantayev 	},
1582ffe455adSEugenia Emantayev 	{
1583ffe455adSEugenia Emantayev 		.opcode = MLX4_CMD_SET_MCAST_FLTR,
1584ffe455adSEugenia Emantayev 		.has_inbox = false,
1585ffe455adSEugenia Emantayev 		.has_outbox = false,
1586ffe455adSEugenia Emantayev 		.out_is_imm = false,
1587ffe455adSEugenia Emantayev 		.encode_slave_id = false,
1588ffe455adSEugenia Emantayev 		.verify = NULL,
1589ffe455adSEugenia Emantayev 		.wrapper = mlx4_SET_MCAST_FLTR_wrapper
1590ffe455adSEugenia Emantayev 	},
1591ffe455adSEugenia Emantayev 	{
1592ffe455adSEugenia Emantayev 		.opcode = MLX4_CMD_DUMP_ETH_STATS,
1593ffe455adSEugenia Emantayev 		.has_inbox = false,
1594ffe455adSEugenia Emantayev 		.has_outbox = true,
1595ffe455adSEugenia Emantayev 		.out_is_imm = false,
1596ffe455adSEugenia Emantayev 		.encode_slave_id = false,
1597ffe455adSEugenia Emantayev 		.verify = NULL,
1598ffe455adSEugenia Emantayev 		.wrapper = mlx4_DUMP_ETH_STATS_wrapper
1599ffe455adSEugenia Emantayev 	},
16000ec2c0f8SEugenia Emantayev 	{
1601c82e9aa0SEli Cohen 		.opcode = MLX4_CMD_INFORM_FLR_DONE,
1602c82e9aa0SEli Cohen 		.has_inbox = false,
1603c82e9aa0SEli Cohen 		.has_outbox = false,
1604c82e9aa0SEli Cohen 		.out_is_imm = false,
1605c82e9aa0SEli Cohen 		.encode_slave_id = false,
1606c82e9aa0SEli Cohen 		.verify = NULL,
1607c82e9aa0SEli Cohen 		.wrapper = NULL
1608c82e9aa0SEli Cohen 	},
16098fcfb4dbSHadar Hen Zion 	/* flow steering commands */
16108fcfb4dbSHadar Hen Zion 	{
16118fcfb4dbSHadar Hen Zion 		.opcode = MLX4_QP_FLOW_STEERING_ATTACH,
16128fcfb4dbSHadar Hen Zion 		.has_inbox = true,
16138fcfb4dbSHadar Hen Zion 		.has_outbox = false,
16148fcfb4dbSHadar Hen Zion 		.out_is_imm = true,
16158fcfb4dbSHadar Hen Zion 		.encode_slave_id = false,
16168fcfb4dbSHadar Hen Zion 		.verify = NULL,
16178fcfb4dbSHadar Hen Zion 		.wrapper = mlx4_QP_FLOW_STEERING_ATTACH_wrapper
16188fcfb4dbSHadar Hen Zion 	},
16198fcfb4dbSHadar Hen Zion 	{
16208fcfb4dbSHadar Hen Zion 		.opcode = MLX4_QP_FLOW_STEERING_DETACH,
16218fcfb4dbSHadar Hen Zion 		.has_inbox = false,
16228fcfb4dbSHadar Hen Zion 		.has_outbox = false,
16238fcfb4dbSHadar Hen Zion 		.out_is_imm = false,
16248fcfb4dbSHadar Hen Zion 		.encode_slave_id = false,
16258fcfb4dbSHadar Hen Zion 		.verify = NULL,
16268fcfb4dbSHadar Hen Zion 		.wrapper = mlx4_QP_FLOW_STEERING_DETACH_wrapper
16278fcfb4dbSHadar Hen Zion 	},
16284de65803SMatan Barak 	{
16294de65803SMatan Barak 		.opcode = MLX4_FLOW_STEERING_IB_UC_QP_RANGE,
16304de65803SMatan Barak 		.has_inbox = false,
16314de65803SMatan Barak 		.has_outbox = false,
16324de65803SMatan Barak 		.out_is_imm = false,
16334de65803SMatan Barak 		.encode_slave_id = false,
16344de65803SMatan Barak 		.verify = NULL,
1635b7475794SOr Gerlitz 		.wrapper = mlx4_CMD_EPERM_wrapper
16364de65803SMatan Barak 	},
163759e14e32SMoni Shoua 	{
163859e14e32SMoni Shoua 		.opcode = MLX4_CMD_VIRT_PORT_MAP,
163959e14e32SMoni Shoua 		.has_inbox = false,
164059e14e32SMoni Shoua 		.has_outbox = false,
164159e14e32SMoni Shoua 		.out_is_imm = false,
164259e14e32SMoni Shoua 		.encode_slave_id = false,
164359e14e32SMoni Shoua 		.verify = NULL,
164459e14e32SMoni Shoua 		.wrapper = mlx4_CMD_EPERM_wrapper
164559e14e32SMoni Shoua 	},
1646e8f081aaSYevgeny Petrilin };
1647e8f081aaSYevgeny Petrilin 
1648e8f081aaSYevgeny Petrilin static int mlx4_master_process_vhcr(struct mlx4_dev *dev, int slave,
1649e8f081aaSYevgeny Petrilin 				    struct mlx4_vhcr_cmd *in_vhcr)
1650e8f081aaSYevgeny Petrilin {
1651e8f081aaSYevgeny Petrilin 	struct mlx4_priv *priv = mlx4_priv(dev);
1652e8f081aaSYevgeny Petrilin 	struct mlx4_cmd_info *cmd = NULL;
1653e8f081aaSYevgeny Petrilin 	struct mlx4_vhcr_cmd *vhcr_cmd = in_vhcr ? in_vhcr : priv->mfunc.vhcr;
1654e8f081aaSYevgeny Petrilin 	struct mlx4_vhcr *vhcr;
1655e8f081aaSYevgeny Petrilin 	struct mlx4_cmd_mailbox *inbox = NULL;
1656e8f081aaSYevgeny Petrilin 	struct mlx4_cmd_mailbox *outbox = NULL;
1657e8f081aaSYevgeny Petrilin 	u64 in_param;
1658e8f081aaSYevgeny Petrilin 	u64 out_param;
1659e8f081aaSYevgeny Petrilin 	int ret = 0;
1660e8f081aaSYevgeny Petrilin 	int i;
166172be84f1SYevgeny Petrilin 	int err = 0;
1662e8f081aaSYevgeny Petrilin 
1663e8f081aaSYevgeny Petrilin 	/* Create sw representation of Virtual HCR */
1664e8f081aaSYevgeny Petrilin 	vhcr = kzalloc(sizeof(struct mlx4_vhcr), GFP_KERNEL);
1665e8f081aaSYevgeny Petrilin 	if (!vhcr)
1666e8f081aaSYevgeny Petrilin 		return -ENOMEM;
1667e8f081aaSYevgeny Petrilin 
1668e8f081aaSYevgeny Petrilin 	/* DMA in the vHCR */
1669e8f081aaSYevgeny Petrilin 	if (!in_vhcr) {
1670e8f081aaSYevgeny Petrilin 		ret = mlx4_ACCESS_MEM(dev, priv->mfunc.vhcr_dma, slave,
1671e8f081aaSYevgeny Petrilin 				      priv->mfunc.master.slave_state[slave].vhcr_dma,
1672e8f081aaSYevgeny Petrilin 				      ALIGN(sizeof(struct mlx4_vhcr_cmd),
1673e8f081aaSYevgeny Petrilin 					    MLX4_ACCESS_MEM_ALIGN), 1);
1674e8f081aaSYevgeny Petrilin 		if (ret) {
16750cd93027SYishai Hadas 			if (!(dev->persist->state &
16760cd93027SYishai Hadas 			    MLX4_DEVICE_STATE_INTERNAL_ERROR))
16771a91de28SJoe Perches 				mlx4_err(dev, "%s: Failed reading vhcr ret: 0x%x\n",
16781a91de28SJoe Perches 					 __func__, ret);
1679e8f081aaSYevgeny Petrilin 			kfree(vhcr);
1680e8f081aaSYevgeny Petrilin 			return ret;
1681e8f081aaSYevgeny Petrilin 		}
1682e8f081aaSYevgeny Petrilin 	}
1683e8f081aaSYevgeny Petrilin 
1684e8f081aaSYevgeny Petrilin 	/* Fill SW VHCR fields */
1685e8f081aaSYevgeny Petrilin 	vhcr->in_param = be64_to_cpu(vhcr_cmd->in_param);
1686e8f081aaSYevgeny Petrilin 	vhcr->out_param = be64_to_cpu(vhcr_cmd->out_param);
1687e8f081aaSYevgeny Petrilin 	vhcr->in_modifier = be32_to_cpu(vhcr_cmd->in_modifier);
1688e8f081aaSYevgeny Petrilin 	vhcr->token = be16_to_cpu(vhcr_cmd->token);
1689e8f081aaSYevgeny Petrilin 	vhcr->op = be16_to_cpu(vhcr_cmd->opcode) & 0xfff;
1690e8f081aaSYevgeny Petrilin 	vhcr->op_modifier = (u8) (be16_to_cpu(vhcr_cmd->opcode) >> 12);
1691e8f081aaSYevgeny Petrilin 	vhcr->e_bit = vhcr_cmd->flags & (1 << 6);
1692e8f081aaSYevgeny Petrilin 
1693e8f081aaSYevgeny Petrilin 	/* Lookup command */
1694e8f081aaSYevgeny Petrilin 	for (i = 0; i < ARRAY_SIZE(cmd_info); ++i) {
1695e8f081aaSYevgeny Petrilin 		if (vhcr->op == cmd_info[i].opcode) {
1696e8f081aaSYevgeny Petrilin 			cmd = &cmd_info[i];
1697e8f081aaSYevgeny Petrilin 			break;
1698e8f081aaSYevgeny Petrilin 		}
1699e8f081aaSYevgeny Petrilin 	}
1700e8f081aaSYevgeny Petrilin 	if (!cmd) {
1701e8f081aaSYevgeny Petrilin 		mlx4_err(dev, "Unknown command:0x%x accepted from slave:%d\n",
1702e8f081aaSYevgeny Petrilin 			 vhcr->op, slave);
170372be84f1SYevgeny Petrilin 		vhcr_cmd->status = CMD_STAT_BAD_PARAM;
1704e8f081aaSYevgeny Petrilin 		goto out_status;
1705e8f081aaSYevgeny Petrilin 	}
1706e8f081aaSYevgeny Petrilin 
1707e8f081aaSYevgeny Petrilin 	/* Read inbox */
1708e8f081aaSYevgeny Petrilin 	if (cmd->has_inbox) {
1709e8f081aaSYevgeny Petrilin 		vhcr->in_param &= INBOX_MASK;
1710e8f081aaSYevgeny Petrilin 		inbox = mlx4_alloc_cmd_mailbox(dev);
1711e8f081aaSYevgeny Petrilin 		if (IS_ERR(inbox)) {
171272be84f1SYevgeny Petrilin 			vhcr_cmd->status = CMD_STAT_BAD_SIZE;
1713e8f081aaSYevgeny Petrilin 			inbox = NULL;
171472be84f1SYevgeny Petrilin 			goto out_status;
1715e8f081aaSYevgeny Petrilin 		}
1716e8f081aaSYevgeny Petrilin 
17170cd93027SYishai Hadas 		ret = mlx4_ACCESS_MEM(dev, inbox->dma, slave,
1718e8f081aaSYevgeny Petrilin 				      vhcr->in_param,
17190cd93027SYishai Hadas 				      MLX4_MAILBOX_SIZE, 1);
17200cd93027SYishai Hadas 		if (ret) {
17210cd93027SYishai Hadas 			if (!(dev->persist->state &
17220cd93027SYishai Hadas 			    MLX4_DEVICE_STATE_INTERNAL_ERROR))
1723e8f081aaSYevgeny Petrilin 				mlx4_err(dev, "%s: Failed reading inbox (cmd:0x%x)\n",
1724e8f081aaSYevgeny Petrilin 					 __func__, cmd->opcode);
172572be84f1SYevgeny Petrilin 			vhcr_cmd->status = CMD_STAT_INTERNAL_ERR;
172672be84f1SYevgeny Petrilin 			goto out_status;
1727e8f081aaSYevgeny Petrilin 		}
1728e8f081aaSYevgeny Petrilin 	}
1729e8f081aaSYevgeny Petrilin 
1730e8f081aaSYevgeny Petrilin 	/* Apply permission and bound checks if applicable */
1731e8f081aaSYevgeny Petrilin 	if (cmd->verify && cmd->verify(dev, slave, vhcr, inbox)) {
17321a91de28SJoe Perches 		mlx4_warn(dev, "Command:0x%x from slave: %d failed protection checks for resource_id:%d\n",
17331a91de28SJoe Perches 			  vhcr->op, slave, vhcr->in_modifier);
173472be84f1SYevgeny Petrilin 		vhcr_cmd->status = CMD_STAT_BAD_OP;
1735e8f081aaSYevgeny Petrilin 		goto out_status;
1736e8f081aaSYevgeny Petrilin 	}
1737e8f081aaSYevgeny Petrilin 
1738e8f081aaSYevgeny Petrilin 	/* Allocate outbox */
1739e8f081aaSYevgeny Petrilin 	if (cmd->has_outbox) {
1740e8f081aaSYevgeny Petrilin 		outbox = mlx4_alloc_cmd_mailbox(dev);
1741e8f081aaSYevgeny Petrilin 		if (IS_ERR(outbox)) {
174272be84f1SYevgeny Petrilin 			vhcr_cmd->status = CMD_STAT_BAD_SIZE;
1743e8f081aaSYevgeny Petrilin 			outbox = NULL;
174472be84f1SYevgeny Petrilin 			goto out_status;
1745e8f081aaSYevgeny Petrilin 		}
1746e8f081aaSYevgeny Petrilin 	}
1747e8f081aaSYevgeny Petrilin 
1748e8f081aaSYevgeny Petrilin 	/* Execute the command! */
1749e8f081aaSYevgeny Petrilin 	if (cmd->wrapper) {
175072be84f1SYevgeny Petrilin 		err = cmd->wrapper(dev, slave, vhcr, inbox, outbox,
1751e8f081aaSYevgeny Petrilin 				   cmd);
1752e8f081aaSYevgeny Petrilin 		if (cmd->out_is_imm)
1753e8f081aaSYevgeny Petrilin 			vhcr_cmd->out_param = cpu_to_be64(vhcr->out_param);
1754e8f081aaSYevgeny Petrilin 	} else {
1755e8f081aaSYevgeny Petrilin 		in_param = cmd->has_inbox ? (u64) inbox->dma :
1756e8f081aaSYevgeny Petrilin 			vhcr->in_param;
1757e8f081aaSYevgeny Petrilin 		out_param = cmd->has_outbox ? (u64) outbox->dma :
1758e8f081aaSYevgeny Petrilin 			vhcr->out_param;
175972be84f1SYevgeny Petrilin 		err = __mlx4_cmd(dev, in_param, &out_param,
1760e8f081aaSYevgeny Petrilin 				 cmd->out_is_imm, vhcr->in_modifier,
1761e8f081aaSYevgeny Petrilin 				 vhcr->op_modifier, vhcr->op,
1762e8f081aaSYevgeny Petrilin 				 MLX4_CMD_TIME_CLASS_A,
1763e8f081aaSYevgeny Petrilin 				 MLX4_CMD_NATIVE);
1764e8f081aaSYevgeny Petrilin 
1765e8f081aaSYevgeny Petrilin 		if (cmd->out_is_imm) {
1766e8f081aaSYevgeny Petrilin 			vhcr->out_param = out_param;
1767e8f081aaSYevgeny Petrilin 			vhcr_cmd->out_param = cpu_to_be64(vhcr->out_param);
1768e8f081aaSYevgeny Petrilin 		}
1769e8f081aaSYevgeny Petrilin 	}
1770e8f081aaSYevgeny Petrilin 
177172be84f1SYevgeny Petrilin 	if (err) {
17720cd93027SYishai Hadas 		if (!(dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR))
17731a91de28SJoe Perches 			mlx4_warn(dev, "vhcr command:0x%x slave:%d failed with error:%d, status %d\n",
177472be84f1SYevgeny Petrilin 				  vhcr->op, slave, vhcr->errno, err);
177572be84f1SYevgeny Petrilin 		vhcr_cmd->status = mlx4_errno_to_status(err);
177672be84f1SYevgeny Petrilin 		goto out_status;
177772be84f1SYevgeny Petrilin 	}
177872be84f1SYevgeny Petrilin 
177972be84f1SYevgeny Petrilin 
1780e8f081aaSYevgeny Petrilin 	/* Write outbox if command completed successfully */
178172be84f1SYevgeny Petrilin 	if (cmd->has_outbox && !vhcr_cmd->status) {
1782e8f081aaSYevgeny Petrilin 		ret = mlx4_ACCESS_MEM(dev, outbox->dma, slave,
1783e8f081aaSYevgeny Petrilin 				      vhcr->out_param,
1784e8f081aaSYevgeny Petrilin 				      MLX4_MAILBOX_SIZE, MLX4_CMD_WRAPPED);
1785e8f081aaSYevgeny Petrilin 		if (ret) {
178672be84f1SYevgeny Petrilin 			/* If we failed to write back the outbox after the
178772be84f1SYevgeny Petrilin 			 *command was successfully executed, we must fail this
178872be84f1SYevgeny Petrilin 			 * slave, as it is now in undefined state */
17890cd93027SYishai Hadas 			if (!(dev->persist->state &
17900cd93027SYishai Hadas 			    MLX4_DEVICE_STATE_INTERNAL_ERROR))
1791e8f081aaSYevgeny Petrilin 				mlx4_err(dev, "%s:Failed writing outbox\n", __func__);
1792e8f081aaSYevgeny Petrilin 			goto out;
1793e8f081aaSYevgeny Petrilin 		}
1794e8f081aaSYevgeny Petrilin 	}
1795e8f081aaSYevgeny Petrilin 
1796e8f081aaSYevgeny Petrilin out_status:
1797e8f081aaSYevgeny Petrilin 	/* DMA back vhcr result */
1798e8f081aaSYevgeny Petrilin 	if (!in_vhcr) {
1799e8f081aaSYevgeny Petrilin 		ret = mlx4_ACCESS_MEM(dev, priv->mfunc.vhcr_dma, slave,
1800e8f081aaSYevgeny Petrilin 				      priv->mfunc.master.slave_state[slave].vhcr_dma,
1801e8f081aaSYevgeny Petrilin 				      ALIGN(sizeof(struct mlx4_vhcr),
1802e8f081aaSYevgeny Petrilin 					    MLX4_ACCESS_MEM_ALIGN),
1803e8f081aaSYevgeny Petrilin 				      MLX4_CMD_WRAPPED);
1804e8f081aaSYevgeny Petrilin 		if (ret)
1805e8f081aaSYevgeny Petrilin 			mlx4_err(dev, "%s:Failed writing vhcr result\n",
1806e8f081aaSYevgeny Petrilin 				 __func__);
1807e8f081aaSYevgeny Petrilin 		else if (vhcr->e_bit &&
1808e8f081aaSYevgeny Petrilin 			 mlx4_GEN_EQE(dev, slave, &priv->mfunc.master.cmd_eqe))
18091a91de28SJoe Perches 				mlx4_warn(dev, "Failed to generate command completion eqe for slave %d\n",
18101a91de28SJoe Perches 					  slave);
1811e8f081aaSYevgeny Petrilin 	}
1812e8f081aaSYevgeny Petrilin 
1813e8f081aaSYevgeny Petrilin out:
1814e8f081aaSYevgeny Petrilin 	kfree(vhcr);
1815e8f081aaSYevgeny Petrilin 	mlx4_free_cmd_mailbox(dev, inbox);
1816e8f081aaSYevgeny Petrilin 	mlx4_free_cmd_mailbox(dev, outbox);
1817e8f081aaSYevgeny Petrilin 	return ret;
1818e8f081aaSYevgeny Petrilin }
1819e8f081aaSYevgeny Petrilin 
1820f094668cSJingoo Han static int mlx4_master_immediate_activate_vlan_qos(struct mlx4_priv *priv,
1821b01978caSJack Morgenstein 					    int slave, int port)
1822b01978caSJack Morgenstein {
1823b01978caSJack Morgenstein 	struct mlx4_vport_oper_state *vp_oper;
1824b01978caSJack Morgenstein 	struct mlx4_vport_state *vp_admin;
1825b01978caSJack Morgenstein 	struct mlx4_vf_immed_vlan_work *work;
18260a6eac24SRony Efraim 	struct mlx4_dev *dev = &(priv->dev);
1827b01978caSJack Morgenstein 	int err;
1828b01978caSJack Morgenstein 	int admin_vlan_ix = NO_INDX;
1829b01978caSJack Morgenstein 
1830b01978caSJack Morgenstein 	vp_oper = &priv->mfunc.master.vf_oper[slave].vport[port];
1831b01978caSJack Morgenstein 	vp_admin = &priv->mfunc.master.vf_admin[slave].vport[port];
1832b01978caSJack Morgenstein 
1833b01978caSJack Morgenstein 	if (vp_oper->state.default_vlan == vp_admin->default_vlan &&
18340a6eac24SRony Efraim 	    vp_oper->state.default_qos == vp_admin->default_qos &&
183508068cd5SIdo Shamay 	    vp_oper->state.link_state == vp_admin->link_state &&
183608068cd5SIdo Shamay 	    vp_oper->state.qos_vport == vp_admin->qos_vport)
1837b01978caSJack Morgenstein 		return 0;
1838b01978caSJack Morgenstein 
18390a6eac24SRony Efraim 	if (!(priv->mfunc.master.slave_state[slave].active &&
1840f0f829bfSRony Efraim 	      dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_UPDATE_QP)) {
18410a6eac24SRony Efraim 		/* even if the UPDATE_QP command isn't supported, we still want
18420a6eac24SRony Efraim 		 * to set this VF link according to the admin directive
18430a6eac24SRony Efraim 		 */
18440a6eac24SRony Efraim 		vp_oper->state.link_state = vp_admin->link_state;
18450a6eac24SRony Efraim 		return -1;
18460a6eac24SRony Efraim 	}
18470a6eac24SRony Efraim 
18480a6eac24SRony Efraim 	mlx4_dbg(dev, "updating immediately admin params slave %d port %d\n",
18490a6eac24SRony Efraim 		 slave, port);
18501a91de28SJoe Perches 	mlx4_dbg(dev, "vlan %d QoS %d link down %d\n",
18511a91de28SJoe Perches 		 vp_admin->default_vlan, vp_admin->default_qos,
18521a91de28SJoe Perches 		 vp_admin->link_state);
18530a6eac24SRony Efraim 
1854b01978caSJack Morgenstein 	work = kzalloc(sizeof(*work), GFP_KERNEL);
1855b01978caSJack Morgenstein 	if (!work)
1856b01978caSJack Morgenstein 		return -ENOMEM;
1857b01978caSJack Morgenstein 
1858b01978caSJack Morgenstein 	if (vp_oper->state.default_vlan != vp_admin->default_vlan) {
1859f0f829bfSRony Efraim 		if (MLX4_VGT != vp_admin->default_vlan) {
1860b01978caSJack Morgenstein 			err = __mlx4_register_vlan(&priv->dev, port,
1861b01978caSJack Morgenstein 						   vp_admin->default_vlan,
1862b01978caSJack Morgenstein 						   &admin_vlan_ix);
1863b01978caSJack Morgenstein 			if (err) {
18649caf83c3SDan Carpenter 				kfree(work);
18651a91de28SJoe Perches 				mlx4_warn(&priv->dev,
1866b01978caSJack Morgenstein 					  "No vlan resources slave %d, port %d\n",
1867b01978caSJack Morgenstein 					  slave, port);
1868b01978caSJack Morgenstein 				return err;
1869b01978caSJack Morgenstein 			}
1870f0f829bfSRony Efraim 		} else {
1871f0f829bfSRony Efraim 			admin_vlan_ix = NO_INDX;
1872f0f829bfSRony Efraim 		}
1873b01978caSJack Morgenstein 		work->flags |= MLX4_VF_IMMED_VLAN_FLAG_VLAN;
18741a91de28SJoe Perches 		mlx4_dbg(&priv->dev,
1875b01978caSJack Morgenstein 			 "alloc vlan %d idx  %d slave %d port %d\n",
1876b01978caSJack Morgenstein 			 (int)(vp_admin->default_vlan),
1877b01978caSJack Morgenstein 			 admin_vlan_ix, slave, port);
1878b01978caSJack Morgenstein 	}
1879b01978caSJack Morgenstein 
1880b01978caSJack Morgenstein 	/* save original vlan ix and vlan id */
1881b01978caSJack Morgenstein 	work->orig_vlan_id = vp_oper->state.default_vlan;
1882b01978caSJack Morgenstein 	work->orig_vlan_ix = vp_oper->vlan_idx;
1883b01978caSJack Morgenstein 
1884b01978caSJack Morgenstein 	/* handle new qos */
1885b01978caSJack Morgenstein 	if (vp_oper->state.default_qos != vp_admin->default_qos)
1886b01978caSJack Morgenstein 		work->flags |= MLX4_VF_IMMED_VLAN_FLAG_QOS;
1887b01978caSJack Morgenstein 
1888b01978caSJack Morgenstein 	if (work->flags & MLX4_VF_IMMED_VLAN_FLAG_VLAN)
1889b01978caSJack Morgenstein 		vp_oper->vlan_idx = admin_vlan_ix;
1890b01978caSJack Morgenstein 
1891b01978caSJack Morgenstein 	vp_oper->state.default_vlan = vp_admin->default_vlan;
1892b01978caSJack Morgenstein 	vp_oper->state.default_qos = vp_admin->default_qos;
18930a6eac24SRony Efraim 	vp_oper->state.link_state = vp_admin->link_state;
189408068cd5SIdo Shamay 	vp_oper->state.qos_vport = vp_admin->qos_vport;
18950a6eac24SRony Efraim 
18960a6eac24SRony Efraim 	if (vp_admin->link_state == IFLA_VF_LINK_STATE_DISABLE)
18970a6eac24SRony Efraim 		work->flags |= MLX4_VF_IMMED_VLAN_FLAG_LINK_DISABLE;
1898b01978caSJack Morgenstein 
1899b01978caSJack Morgenstein 	/* iterate over QPs owned by this slave, using UPDATE_QP */
1900b01978caSJack Morgenstein 	work->port = port;
1901b01978caSJack Morgenstein 	work->slave = slave;
1902b01978caSJack Morgenstein 	work->qos = vp_oper->state.default_qos;
190308068cd5SIdo Shamay 	work->qos_vport = vp_oper->state.qos_vport;
1904b01978caSJack Morgenstein 	work->vlan_id = vp_oper->state.default_vlan;
1905b01978caSJack Morgenstein 	work->vlan_ix = vp_oper->vlan_idx;
1906b01978caSJack Morgenstein 	work->priv = priv;
1907b01978caSJack Morgenstein 	INIT_WORK(&work->work, mlx4_vf_immed_vlan_work_handler);
1908b01978caSJack Morgenstein 	queue_work(priv->mfunc.master.comm_wq, &work->work);
1909b01978caSJack Morgenstein 
1910b01978caSJack Morgenstein 	return 0;
1911b01978caSJack Morgenstein }
1912b01978caSJack Morgenstein 
1913666672d4SIdo Shamay static void mlx4_set_default_port_qos(struct mlx4_dev *dev, int port)
1914666672d4SIdo Shamay {
1915666672d4SIdo Shamay 	struct mlx4_qos_manager *port_qos_ctl;
1916666672d4SIdo Shamay 	struct mlx4_priv *priv = mlx4_priv(dev);
1917666672d4SIdo Shamay 
1918666672d4SIdo Shamay 	port_qos_ctl = &priv->mfunc.master.qos_ctl[port];
1919666672d4SIdo Shamay 	bitmap_zero(port_qos_ctl->priority_bm, MLX4_NUM_UP);
1920666672d4SIdo Shamay 
1921666672d4SIdo Shamay 	/* Enable only default prio at PF init routine */
1922666672d4SIdo Shamay 	set_bit(MLX4_DEFAULT_QOS_PRIO, port_qos_ctl->priority_bm);
1923666672d4SIdo Shamay }
1924666672d4SIdo Shamay 
1925666672d4SIdo Shamay static void mlx4_allocate_port_vpps(struct mlx4_dev *dev, int port)
1926666672d4SIdo Shamay {
1927666672d4SIdo Shamay 	int i;
1928666672d4SIdo Shamay 	int err;
1929666672d4SIdo Shamay 	int num_vfs;
1930666672d4SIdo Shamay 	u16 availible_vpp;
1931666672d4SIdo Shamay 	u8 vpp_param[MLX4_NUM_UP];
1932666672d4SIdo Shamay 	struct mlx4_qos_manager *port_qos;
1933666672d4SIdo Shamay 	struct mlx4_priv *priv = mlx4_priv(dev);
1934666672d4SIdo Shamay 
1935666672d4SIdo Shamay 	err = mlx4_ALLOCATE_VPP_get(dev, port, &availible_vpp, vpp_param);
1936666672d4SIdo Shamay 	if (err) {
1937666672d4SIdo Shamay 		mlx4_info(dev, "Failed query availible VPPs\n");
1938666672d4SIdo Shamay 		return;
1939666672d4SIdo Shamay 	}
1940666672d4SIdo Shamay 
1941666672d4SIdo Shamay 	port_qos = &priv->mfunc.master.qos_ctl[port];
1942666672d4SIdo Shamay 	num_vfs = (availible_vpp /
1943666672d4SIdo Shamay 		   bitmap_weight(port_qos->priority_bm, MLX4_NUM_UP));
1944666672d4SIdo Shamay 
1945666672d4SIdo Shamay 	for (i = 0; i < MLX4_NUM_UP; i++) {
1946666672d4SIdo Shamay 		if (test_bit(i, port_qos->priority_bm))
1947666672d4SIdo Shamay 			vpp_param[i] = num_vfs;
1948666672d4SIdo Shamay 	}
1949666672d4SIdo Shamay 
1950666672d4SIdo Shamay 	err = mlx4_ALLOCATE_VPP_set(dev, port, vpp_param);
1951666672d4SIdo Shamay 	if (err) {
1952666672d4SIdo Shamay 		mlx4_info(dev, "Failed allocating VPPs\n");
1953666672d4SIdo Shamay 		return;
1954666672d4SIdo Shamay 	}
1955666672d4SIdo Shamay 
1956666672d4SIdo Shamay 	/* Query actual allocated VPP, just to make sure */
1957666672d4SIdo Shamay 	err = mlx4_ALLOCATE_VPP_get(dev, port, &availible_vpp, vpp_param);
1958666672d4SIdo Shamay 	if (err) {
1959666672d4SIdo Shamay 		mlx4_info(dev, "Failed query availible VPPs\n");
1960666672d4SIdo Shamay 		return;
1961666672d4SIdo Shamay 	}
1962666672d4SIdo Shamay 
1963666672d4SIdo Shamay 	port_qos->num_of_qos_vfs = num_vfs;
1964666672d4SIdo Shamay 	mlx4_dbg(dev, "Port %d Availible VPPs %d\n", port, availible_vpp);
1965666672d4SIdo Shamay 
1966666672d4SIdo Shamay 	for (i = 0; i < MLX4_NUM_UP; i++)
1967666672d4SIdo Shamay 		mlx4_dbg(dev, "Port %d UP %d Allocated %d VPPs\n", port, i,
1968666672d4SIdo Shamay 			 vpp_param[i]);
1969666672d4SIdo Shamay }
1970b01978caSJack Morgenstein 
19710eb62b93SRony Efraim static int mlx4_master_activate_admin_state(struct mlx4_priv *priv, int slave)
19720eb62b93SRony Efraim {
19733f7fb021SRony Efraim 	int port, err;
19743f7fb021SRony Efraim 	struct mlx4_vport_state *vp_admin;
19753f7fb021SRony Efraim 	struct mlx4_vport_oper_state *vp_oper;
1976449fc488SMatan Barak 	struct mlx4_active_ports actv_ports = mlx4_get_active_ports(
1977449fc488SMatan Barak 			&priv->dev, slave);
1978449fc488SMatan Barak 	int min_port = find_first_bit(actv_ports.ports,
1979449fc488SMatan Barak 				      priv->dev.caps.num_ports) + 1;
1980449fc488SMatan Barak 	int max_port = min_port - 1 +
1981449fc488SMatan Barak 		bitmap_weight(actv_ports.ports, priv->dev.caps.num_ports);
19823f7fb021SRony Efraim 
1983449fc488SMatan Barak 	for (port = min_port; port <= max_port; port++) {
1984449fc488SMatan Barak 		if (!test_bit(port - 1, actv_ports.ports))
1985449fc488SMatan Barak 			continue;
198699ec41d0SJack Morgenstein 		priv->mfunc.master.vf_oper[slave].smi_enabled[port] =
198799ec41d0SJack Morgenstein 			priv->mfunc.master.vf_admin[slave].enable_smi[port];
19883f7fb021SRony Efraim 		vp_oper = &priv->mfunc.master.vf_oper[slave].vport[port];
19893f7fb021SRony Efraim 		vp_admin = &priv->mfunc.master.vf_admin[slave].vport[port];
19903f7fb021SRony Efraim 		vp_oper->state = *vp_admin;
19913f7fb021SRony Efraim 		if (MLX4_VGT != vp_admin->default_vlan) {
19923f7fb021SRony Efraim 			err = __mlx4_register_vlan(&priv->dev, port,
19933f7fb021SRony Efraim 						   vp_admin->default_vlan, &(vp_oper->vlan_idx));
19943f7fb021SRony Efraim 			if (err) {
19953f7fb021SRony Efraim 				vp_oper->vlan_idx = NO_INDX;
19961a91de28SJoe Perches 				mlx4_warn(&priv->dev,
19971a84db56SMasanari Iida 					  "No vlan resources slave %d, port %d\n",
19983f7fb021SRony Efraim 					  slave, port);
19993f7fb021SRony Efraim 				return err;
20003f7fb021SRony Efraim 			}
20011a91de28SJoe Perches 			mlx4_dbg(&priv->dev, "alloc vlan %d idx  %d slave %d port %d\n",
20023f7fb021SRony Efraim 				 (int)(vp_oper->state.default_vlan),
20033f7fb021SRony Efraim 				 vp_oper->vlan_idx, slave, port);
20043f7fb021SRony Efraim 		}
2005e6b6a231SRony Efraim 		if (vp_admin->spoofchk) {
2006e6b6a231SRony Efraim 			vp_oper->mac_idx = __mlx4_register_mac(&priv->dev,
2007e6b6a231SRony Efraim 							       port,
2008e6b6a231SRony Efraim 							       vp_admin->mac);
2009e6b6a231SRony Efraim 			if (0 > vp_oper->mac_idx) {
2010e6b6a231SRony Efraim 				err = vp_oper->mac_idx;
2011e6b6a231SRony Efraim 				vp_oper->mac_idx = NO_INDX;
20121a91de28SJoe Perches 				mlx4_warn(&priv->dev,
20131a84db56SMasanari Iida 					  "No mac resources slave %d, port %d\n",
2014e6b6a231SRony Efraim 					  slave, port);
2015e6b6a231SRony Efraim 				return err;
2016e6b6a231SRony Efraim 			}
20171a91de28SJoe Perches 			mlx4_dbg(&priv->dev, "alloc mac %llx idx  %d slave %d port %d\n",
2018e6b6a231SRony Efraim 				 vp_oper->state.mac, vp_oper->mac_idx, slave, port);
2019e6b6a231SRony Efraim 		}
20200eb62b93SRony Efraim 	}
20210eb62b93SRony Efraim 	return 0;
20220eb62b93SRony Efraim }
20230eb62b93SRony Efraim 
20243f7fb021SRony Efraim static void mlx4_master_deactivate_admin_state(struct mlx4_priv *priv, int slave)
20253f7fb021SRony Efraim {
20263f7fb021SRony Efraim 	int port;
20273f7fb021SRony Efraim 	struct mlx4_vport_oper_state *vp_oper;
2028449fc488SMatan Barak 	struct mlx4_active_ports actv_ports = mlx4_get_active_ports(
2029449fc488SMatan Barak 			&priv->dev, slave);
2030449fc488SMatan Barak 	int min_port = find_first_bit(actv_ports.ports,
2031449fc488SMatan Barak 				      priv->dev.caps.num_ports) + 1;
2032449fc488SMatan Barak 	int max_port = min_port - 1 +
2033449fc488SMatan Barak 		bitmap_weight(actv_ports.ports, priv->dev.caps.num_ports);
20343f7fb021SRony Efraim 
2035449fc488SMatan Barak 
2036449fc488SMatan Barak 	for (port = min_port; port <= max_port; port++) {
2037449fc488SMatan Barak 		if (!test_bit(port - 1, actv_ports.ports))
2038449fc488SMatan Barak 			continue;
203999ec41d0SJack Morgenstein 		priv->mfunc.master.vf_oper[slave].smi_enabled[port] =
204099ec41d0SJack Morgenstein 			MLX4_VF_SMI_DISABLED;
20413f7fb021SRony Efraim 		vp_oper = &priv->mfunc.master.vf_oper[slave].vport[port];
20423f7fb021SRony Efraim 		if (NO_INDX != vp_oper->vlan_idx) {
20433f7fb021SRony Efraim 			__mlx4_unregister_vlan(&priv->dev,
20442009d005SJack Morgenstein 					       port, vp_oper->state.default_vlan);
20453f7fb021SRony Efraim 			vp_oper->vlan_idx = NO_INDX;
20463f7fb021SRony Efraim 		}
2047e6b6a231SRony Efraim 		if (NO_INDX != vp_oper->mac_idx) {
2048c32b7dfbSJack Morgenstein 			__mlx4_unregister_mac(&priv->dev, port, vp_oper->state.mac);
2049e6b6a231SRony Efraim 			vp_oper->mac_idx = NO_INDX;
2050e6b6a231SRony Efraim 		}
20513f7fb021SRony Efraim 	}
20523f7fb021SRony Efraim 	return;
20533f7fb021SRony Efraim }
20543f7fb021SRony Efraim 
2055e8f081aaSYevgeny Petrilin static void mlx4_master_do_cmd(struct mlx4_dev *dev, int slave, u8 cmd,
2056e8f081aaSYevgeny Petrilin 			       u16 param, u8 toggle)
2057e8f081aaSYevgeny Petrilin {
2058e8f081aaSYevgeny Petrilin 	struct mlx4_priv *priv = mlx4_priv(dev);
2059e8f081aaSYevgeny Petrilin 	struct mlx4_slave_state *slave_state = priv->mfunc.master.slave_state;
2060e8f081aaSYevgeny Petrilin 	u32 reply;
2061e8f081aaSYevgeny Petrilin 	u8 is_going_down = 0;
2062803143fbSMarcel Apfelbaum 	int i;
2063311f813aSJack Morgenstein 	unsigned long flags;
2064e8f081aaSYevgeny Petrilin 
2065e8f081aaSYevgeny Petrilin 	slave_state[slave].comm_toggle ^= 1;
2066e8f081aaSYevgeny Petrilin 	reply = (u32) slave_state[slave].comm_toggle << 31;
2067e8f081aaSYevgeny Petrilin 	if (toggle != slave_state[slave].comm_toggle) {
20681a91de28SJoe Perches 		mlx4_warn(dev, "Incorrect toggle %d from slave %d. *** MASTER STATE COMPROMISED ***\n",
20691a91de28SJoe Perches 			  toggle, slave);
2070e8f081aaSYevgeny Petrilin 		goto reset_slave;
2071e8f081aaSYevgeny Petrilin 	}
2072e8f081aaSYevgeny Petrilin 	if (cmd == MLX4_COMM_CMD_RESET) {
2073e8f081aaSYevgeny Petrilin 		mlx4_warn(dev, "Received reset from slave:%d\n", slave);
2074e8f081aaSYevgeny Petrilin 		slave_state[slave].active = false;
20752c957ff2SJack Morgenstein 		slave_state[slave].old_vlan_api = false;
20763f7fb021SRony Efraim 		mlx4_master_deactivate_admin_state(priv, slave);
2077803143fbSMarcel Apfelbaum 		for (i = 0; i < MLX4_EVENT_TYPES_NUM; ++i) {
2078803143fbSMarcel Apfelbaum 				slave_state[slave].event_eq[i].eqn = -1;
2079803143fbSMarcel Apfelbaum 				slave_state[slave].event_eq[i].token = 0;
2080803143fbSMarcel Apfelbaum 		}
2081e8f081aaSYevgeny Petrilin 		/*check if we are in the middle of FLR process,
2082e8f081aaSYevgeny Petrilin 		if so return "retry" status to the slave*/
2083162344edSOr Gerlitz 		if (MLX4_COMM_CMD_FLR == slave_state[slave].last_cmd)
2084e8f081aaSYevgeny Petrilin 			goto inform_slave_state;
2085e8f081aaSYevgeny Petrilin 
2086fc06573dSJack Morgenstein 		mlx4_dispatch_event(dev, MLX4_DEV_EVENT_SLAVE_SHUTDOWN, slave);
2087fc06573dSJack Morgenstein 
2088e8f081aaSYevgeny Petrilin 		/* write the version in the event field */
2089e8f081aaSYevgeny Petrilin 		reply |= mlx4_comm_get_version();
2090e8f081aaSYevgeny Petrilin 
2091e8f081aaSYevgeny Petrilin 		goto reset_slave;
2092e8f081aaSYevgeny Petrilin 	}
2093e8f081aaSYevgeny Petrilin 	/*command from slave in the middle of FLR*/
2094e8f081aaSYevgeny Petrilin 	if (cmd != MLX4_COMM_CMD_RESET &&
2095e8f081aaSYevgeny Petrilin 	    MLX4_COMM_CMD_FLR == slave_state[slave].last_cmd) {
20961a91de28SJoe Perches 		mlx4_warn(dev, "slave:%d is Trying to run cmd(0x%x) in the middle of FLR\n",
20971a91de28SJoe Perches 			  slave, cmd);
2098e8f081aaSYevgeny Petrilin 		return;
2099e8f081aaSYevgeny Petrilin 	}
2100e8f081aaSYevgeny Petrilin 
2101e8f081aaSYevgeny Petrilin 	switch (cmd) {
2102e8f081aaSYevgeny Petrilin 	case MLX4_COMM_CMD_VHCR0:
2103e8f081aaSYevgeny Petrilin 		if (slave_state[slave].last_cmd != MLX4_COMM_CMD_RESET)
2104e8f081aaSYevgeny Petrilin 			goto reset_slave;
2105e8f081aaSYevgeny Petrilin 		slave_state[slave].vhcr_dma = ((u64) param) << 48;
2106e8f081aaSYevgeny Petrilin 		priv->mfunc.master.slave_state[slave].cookie = 0;
2107e8f081aaSYevgeny Petrilin 		break;
2108e8f081aaSYevgeny Petrilin 	case MLX4_COMM_CMD_VHCR1:
2109e8f081aaSYevgeny Petrilin 		if (slave_state[slave].last_cmd != MLX4_COMM_CMD_VHCR0)
2110e8f081aaSYevgeny Petrilin 			goto reset_slave;
2111e8f081aaSYevgeny Petrilin 		slave_state[slave].vhcr_dma |= ((u64) param) << 32;
2112e8f081aaSYevgeny Petrilin 		break;
2113e8f081aaSYevgeny Petrilin 	case MLX4_COMM_CMD_VHCR2:
2114e8f081aaSYevgeny Petrilin 		if (slave_state[slave].last_cmd != MLX4_COMM_CMD_VHCR1)
2115e8f081aaSYevgeny Petrilin 			goto reset_slave;
2116e8f081aaSYevgeny Petrilin 		slave_state[slave].vhcr_dma |= ((u64) param) << 16;
2117e8f081aaSYevgeny Petrilin 		break;
2118e8f081aaSYevgeny Petrilin 	case MLX4_COMM_CMD_VHCR_EN:
2119e8f081aaSYevgeny Petrilin 		if (slave_state[slave].last_cmd != MLX4_COMM_CMD_VHCR2)
2120e8f081aaSYevgeny Petrilin 			goto reset_slave;
2121e8f081aaSYevgeny Petrilin 		slave_state[slave].vhcr_dma |= param;
21223f7fb021SRony Efraim 		if (mlx4_master_activate_admin_state(priv, slave))
21233f7fb021SRony Efraim 				goto reset_slave;
2124e8f081aaSYevgeny Petrilin 		slave_state[slave].active = true;
2125fc06573dSJack Morgenstein 		mlx4_dispatch_event(dev, MLX4_DEV_EVENT_SLAVE_INIT, slave);
2126e8f081aaSYevgeny Petrilin 		break;
2127e8f081aaSYevgeny Petrilin 	case MLX4_COMM_CMD_VHCR_POST:
2128e8f081aaSYevgeny Petrilin 		if ((slave_state[slave].last_cmd != MLX4_COMM_CMD_VHCR_EN) &&
212955ad3592SYishai Hadas 		    (slave_state[slave].last_cmd != MLX4_COMM_CMD_VHCR_POST)) {
213055ad3592SYishai Hadas 			mlx4_warn(dev, "slave:%d is out of sync, cmd=0x%x, last command=0x%x, reset is needed\n",
213155ad3592SYishai Hadas 				  slave, cmd, slave_state[slave].last_cmd);
2132e8f081aaSYevgeny Petrilin 			goto reset_slave;
213355ad3592SYishai Hadas 		}
2134f3d4c89eSRoland Dreier 
2135f3d4c89eSRoland Dreier 		mutex_lock(&priv->cmd.slave_cmd_mutex);
2136e8f081aaSYevgeny Petrilin 		if (mlx4_master_process_vhcr(dev, slave, NULL)) {
21371a91de28SJoe Perches 			mlx4_err(dev, "Failed processing vhcr for slave:%d, resetting slave\n",
21381a91de28SJoe Perches 				 slave);
2139f3d4c89eSRoland Dreier 			mutex_unlock(&priv->cmd.slave_cmd_mutex);
2140e8f081aaSYevgeny Petrilin 			goto reset_slave;
2141e8f081aaSYevgeny Petrilin 		}
2142f3d4c89eSRoland Dreier 		mutex_unlock(&priv->cmd.slave_cmd_mutex);
2143e8f081aaSYevgeny Petrilin 		break;
2144e8f081aaSYevgeny Petrilin 	default:
2145e8f081aaSYevgeny Petrilin 		mlx4_warn(dev, "Bad comm cmd:%d from slave:%d\n", cmd, slave);
2146e8f081aaSYevgeny Petrilin 		goto reset_slave;
2147e8f081aaSYevgeny Petrilin 	}
2148311f813aSJack Morgenstein 	spin_lock_irqsave(&priv->mfunc.master.slave_state_lock, flags);
2149e8f081aaSYevgeny Petrilin 	if (!slave_state[slave].is_slave_going_down)
2150e8f081aaSYevgeny Petrilin 		slave_state[slave].last_cmd = cmd;
2151e8f081aaSYevgeny Petrilin 	else
2152e8f081aaSYevgeny Petrilin 		is_going_down = 1;
2153311f813aSJack Morgenstein 	spin_unlock_irqrestore(&priv->mfunc.master.slave_state_lock, flags);
2154e8f081aaSYevgeny Petrilin 	if (is_going_down) {
21551a91de28SJoe Perches 		mlx4_warn(dev, "Slave is going down aborting command(%d) executing from slave:%d\n",
2156e8f081aaSYevgeny Petrilin 			  cmd, slave);
2157e8f081aaSYevgeny Petrilin 		return;
2158e8f081aaSYevgeny Petrilin 	}
2159e8f081aaSYevgeny Petrilin 	__raw_writel((__force u32) cpu_to_be32(reply),
2160e8f081aaSYevgeny Petrilin 		     &priv->mfunc.comm[slave].slave_read);
2161e8f081aaSYevgeny Petrilin 	mmiowb();
2162e8f081aaSYevgeny Petrilin 
2163e8f081aaSYevgeny Petrilin 	return;
2164e8f081aaSYevgeny Petrilin 
2165e8f081aaSYevgeny Petrilin reset_slave:
2166c82e9aa0SEli Cohen 	/* cleanup any slave resources */
216755ad3592SYishai Hadas 	if (dev->persist->interface_state & MLX4_INTERFACE_STATE_UP)
2168c82e9aa0SEli Cohen 		mlx4_delete_all_resources_for_slave(dev, slave);
216955ad3592SYishai Hadas 
217055ad3592SYishai Hadas 	if (cmd != MLX4_COMM_CMD_RESET) {
217155ad3592SYishai Hadas 		mlx4_warn(dev, "Turn on internal error to force reset, slave=%d, cmd=0x%x\n",
217255ad3592SYishai Hadas 			  slave, cmd);
217355ad3592SYishai Hadas 		/* Turn on internal error letting slave reset itself immeditaly,
217455ad3592SYishai Hadas 		 * otherwise it might take till timeout on command is passed
217555ad3592SYishai Hadas 		 */
217655ad3592SYishai Hadas 		reply |= ((u32)COMM_CHAN_EVENT_INTERNAL_ERR);
217755ad3592SYishai Hadas 	}
217855ad3592SYishai Hadas 
2179311f813aSJack Morgenstein 	spin_lock_irqsave(&priv->mfunc.master.slave_state_lock, flags);
2180e8f081aaSYevgeny Petrilin 	if (!slave_state[slave].is_slave_going_down)
2181e8f081aaSYevgeny Petrilin 		slave_state[slave].last_cmd = MLX4_COMM_CMD_RESET;
2182311f813aSJack Morgenstein 	spin_unlock_irqrestore(&priv->mfunc.master.slave_state_lock, flags);
2183e8f081aaSYevgeny Petrilin 	/*with slave in the middle of flr, no need to clean resources again.*/
2184e8f081aaSYevgeny Petrilin inform_slave_state:
2185e8f081aaSYevgeny Petrilin 	memset(&slave_state[slave].event_eq, 0,
2186e8f081aaSYevgeny Petrilin 	       sizeof(struct mlx4_slave_event_eq_info));
2187e8f081aaSYevgeny Petrilin 	__raw_writel((__force u32) cpu_to_be32(reply),
2188e8f081aaSYevgeny Petrilin 		     &priv->mfunc.comm[slave].slave_read);
2189e8f081aaSYevgeny Petrilin 	wmb();
2190e8f081aaSYevgeny Petrilin }
2191e8f081aaSYevgeny Petrilin 
2192e8f081aaSYevgeny Petrilin /* master command processing */
2193e8f081aaSYevgeny Petrilin void mlx4_master_comm_channel(struct work_struct *work)
2194e8f081aaSYevgeny Petrilin {
2195e8f081aaSYevgeny Petrilin 	struct mlx4_mfunc_master_ctx *master =
2196e8f081aaSYevgeny Petrilin 		container_of(work,
2197e8f081aaSYevgeny Petrilin 			     struct mlx4_mfunc_master_ctx,
2198e8f081aaSYevgeny Petrilin 			     comm_work);
2199e8f081aaSYevgeny Petrilin 	struct mlx4_mfunc *mfunc =
2200e8f081aaSYevgeny Petrilin 		container_of(master, struct mlx4_mfunc, master);
2201e8f081aaSYevgeny Petrilin 	struct mlx4_priv *priv =
2202e8f081aaSYevgeny Petrilin 		container_of(mfunc, struct mlx4_priv, mfunc);
2203e8f081aaSYevgeny Petrilin 	struct mlx4_dev *dev = &priv->dev;
2204e8f081aaSYevgeny Petrilin 	__be32 *bit_vec;
2205e8f081aaSYevgeny Petrilin 	u32 comm_cmd;
2206e8f081aaSYevgeny Petrilin 	u32 vec;
2207e8f081aaSYevgeny Petrilin 	int i, j, slave;
2208e8f081aaSYevgeny Petrilin 	int toggle;
2209e8f081aaSYevgeny Petrilin 	int served = 0;
2210e8f081aaSYevgeny Petrilin 	int reported = 0;
2211e8f081aaSYevgeny Petrilin 	u32 slt;
2212e8f081aaSYevgeny Petrilin 
2213e8f081aaSYevgeny Petrilin 	bit_vec = master->comm_arm_bit_vector;
2214e8f081aaSYevgeny Petrilin 	for (i = 0; i < COMM_CHANNEL_BIT_ARRAY_SIZE; i++) {
2215e8f081aaSYevgeny Petrilin 		vec = be32_to_cpu(bit_vec[i]);
2216e8f081aaSYevgeny Petrilin 		for (j = 0; j < 32; j++) {
2217e8f081aaSYevgeny Petrilin 			if (!(vec & (1 << j)))
2218e8f081aaSYevgeny Petrilin 				continue;
2219e8f081aaSYevgeny Petrilin 			++reported;
2220e8f081aaSYevgeny Petrilin 			slave = (i * 32) + j;
2221e8f081aaSYevgeny Petrilin 			comm_cmd = swab32(readl(
2222e8f081aaSYevgeny Petrilin 					  &mfunc->comm[slave].slave_write));
2223e8f081aaSYevgeny Petrilin 			slt = swab32(readl(&mfunc->comm[slave].slave_read))
2224e8f081aaSYevgeny Petrilin 				     >> 31;
2225e8f081aaSYevgeny Petrilin 			toggle = comm_cmd >> 31;
2226e8f081aaSYevgeny Petrilin 			if (toggle != slt) {
2227e8f081aaSYevgeny Petrilin 				if (master->slave_state[slave].comm_toggle
2228e8f081aaSYevgeny Petrilin 				    != slt) {
2229c20862c8SAmir Vadai 					pr_info("slave %d out of sync. read toggle %d, state toggle %d. Resynching.\n",
22301a91de28SJoe Perches 						slave, slt,
2231e8f081aaSYevgeny Petrilin 						master->slave_state[slave].comm_toggle);
2232e8f081aaSYevgeny Petrilin 					master->slave_state[slave].comm_toggle =
2233e8f081aaSYevgeny Petrilin 						slt;
2234e8f081aaSYevgeny Petrilin 				}
2235e8f081aaSYevgeny Petrilin 				mlx4_master_do_cmd(dev, slave,
2236e8f081aaSYevgeny Petrilin 						   comm_cmd >> 16 & 0xff,
2237e8f081aaSYevgeny Petrilin 						   comm_cmd & 0xffff, toggle);
2238e8f081aaSYevgeny Petrilin 				++served;
2239e8f081aaSYevgeny Petrilin 			}
2240e8f081aaSYevgeny Petrilin 		}
2241e8f081aaSYevgeny Petrilin 	}
2242e8f081aaSYevgeny Petrilin 
2243e8f081aaSYevgeny Petrilin 	if (reported && reported != served)
22441a91de28SJoe Perches 		mlx4_warn(dev, "Got command event with bitmask from %d slaves but %d were served\n",
2245e8f081aaSYevgeny Petrilin 			  reported, served);
2246e8f081aaSYevgeny Petrilin 
2247e8f081aaSYevgeny Petrilin 	if (mlx4_ARM_COMM_CHANNEL(dev))
2248e8f081aaSYevgeny Petrilin 		mlx4_warn(dev, "Failed to arm comm channel events\n");
2249e8f081aaSYevgeny Petrilin }
2250e8f081aaSYevgeny Petrilin 
2251ab9c17a0SJack Morgenstein static int sync_toggles(struct mlx4_dev *dev)
2252ab9c17a0SJack Morgenstein {
2253ab9c17a0SJack Morgenstein 	struct mlx4_priv *priv = mlx4_priv(dev);
225455ad3592SYishai Hadas 	u32 wr_toggle;
225555ad3592SYishai Hadas 	u32 rd_toggle;
2256ab9c17a0SJack Morgenstein 	unsigned long end;
2257ab9c17a0SJack Morgenstein 
225855ad3592SYishai Hadas 	wr_toggle = swab32(readl(&priv->mfunc.comm->slave_write));
225955ad3592SYishai Hadas 	if (wr_toggle == 0xffffffff)
226055ad3592SYishai Hadas 		end = jiffies + msecs_to_jiffies(30000);
226155ad3592SYishai Hadas 	else
2262ab9c17a0SJack Morgenstein 		end = jiffies + msecs_to_jiffies(5000);
2263ab9c17a0SJack Morgenstein 
2264ab9c17a0SJack Morgenstein 	while (time_before(jiffies, end)) {
226555ad3592SYishai Hadas 		rd_toggle = swab32(readl(&priv->mfunc.comm->slave_read));
226655ad3592SYishai Hadas 		if (wr_toggle == 0xffffffff || rd_toggle == 0xffffffff) {
226755ad3592SYishai Hadas 			/* PCI might be offline */
226855ad3592SYishai Hadas 			msleep(100);
226955ad3592SYishai Hadas 			wr_toggle = swab32(readl(&priv->mfunc.comm->
227055ad3592SYishai Hadas 					   slave_write));
227155ad3592SYishai Hadas 			continue;
227255ad3592SYishai Hadas 		}
227355ad3592SYishai Hadas 
227455ad3592SYishai Hadas 		if (rd_toggle >> 31 == wr_toggle >> 31) {
227555ad3592SYishai Hadas 			priv->cmd.comm_toggle = rd_toggle >> 31;
2276ab9c17a0SJack Morgenstein 			return 0;
2277ab9c17a0SJack Morgenstein 		}
2278ab9c17a0SJack Morgenstein 
2279ab9c17a0SJack Morgenstein 		cond_resched();
2280ab9c17a0SJack Morgenstein 	}
2281ab9c17a0SJack Morgenstein 
2282ab9c17a0SJack Morgenstein 	/*
2283ab9c17a0SJack Morgenstein 	 * we could reach here if for example the previous VM using this
2284ab9c17a0SJack Morgenstein 	 * function misbehaved and left the channel with unsynced state. We
2285ab9c17a0SJack Morgenstein 	 * should fix this here and give this VM a chance to use a properly
2286ab9c17a0SJack Morgenstein 	 * synced channel
2287ab9c17a0SJack Morgenstein 	 */
2288ab9c17a0SJack Morgenstein 	mlx4_warn(dev, "recovering from previously mis-behaved VM\n");
2289ab9c17a0SJack Morgenstein 	__raw_writel((__force u32) 0, &priv->mfunc.comm->slave_read);
2290ab9c17a0SJack Morgenstein 	__raw_writel((__force u32) 0, &priv->mfunc.comm->slave_write);
2291ab9c17a0SJack Morgenstein 	priv->cmd.comm_toggle = 0;
2292ab9c17a0SJack Morgenstein 
2293ab9c17a0SJack Morgenstein 	return 0;
2294ab9c17a0SJack Morgenstein }
2295ab9c17a0SJack Morgenstein 
2296ab9c17a0SJack Morgenstein int mlx4_multi_func_init(struct mlx4_dev *dev)
2297ab9c17a0SJack Morgenstein {
2298ab9c17a0SJack Morgenstein 	struct mlx4_priv *priv = mlx4_priv(dev);
2299ab9c17a0SJack Morgenstein 	struct mlx4_slave_state *s_state;
2300803143fbSMarcel Apfelbaum 	int i, j, err, port;
2301ab9c17a0SJack Morgenstein 
2302ab9c17a0SJack Morgenstein 	if (mlx4_is_master(dev))
2303ab9c17a0SJack Morgenstein 		priv->mfunc.comm =
2304872bf2fbSYishai Hadas 		ioremap(pci_resource_start(dev->persist->pdev,
2305872bf2fbSYishai Hadas 					   priv->fw.comm_bar) +
2306ab9c17a0SJack Morgenstein 			priv->fw.comm_base, MLX4_COMM_PAGESIZE);
2307ab9c17a0SJack Morgenstein 	else
2308ab9c17a0SJack Morgenstein 		priv->mfunc.comm =
2309872bf2fbSYishai Hadas 		ioremap(pci_resource_start(dev->persist->pdev, 2) +
2310ab9c17a0SJack Morgenstein 			MLX4_SLAVE_COMM_BASE, MLX4_COMM_PAGESIZE);
2311ab9c17a0SJack Morgenstein 	if (!priv->mfunc.comm) {
23121a91de28SJoe Perches 		mlx4_err(dev, "Couldn't map communication vector\n");
2313ab9c17a0SJack Morgenstein 		goto err_vhcr;
2314ab9c17a0SJack Morgenstein 	}
2315ab9c17a0SJack Morgenstein 
2316ab9c17a0SJack Morgenstein 	if (mlx4_is_master(dev)) {
23174abccb61SIdo Shamay 		struct mlx4_vf_oper_state *vf_oper;
23184abccb61SIdo Shamay 		struct mlx4_vf_admin_state *vf_admin;
23194abccb61SIdo Shamay 
2320ab9c17a0SJack Morgenstein 		priv->mfunc.master.slave_state =
2321ab9c17a0SJack Morgenstein 			kzalloc(dev->num_slaves *
2322ab9c17a0SJack Morgenstein 				sizeof(struct mlx4_slave_state), GFP_KERNEL);
2323ab9c17a0SJack Morgenstein 		if (!priv->mfunc.master.slave_state)
2324ab9c17a0SJack Morgenstein 			goto err_comm;
2325ab9c17a0SJack Morgenstein 
23260eb62b93SRony Efraim 		priv->mfunc.master.vf_admin =
23270eb62b93SRony Efraim 			kzalloc(dev->num_slaves *
23280eb62b93SRony Efraim 				sizeof(struct mlx4_vf_admin_state), GFP_KERNEL);
23290eb62b93SRony Efraim 		if (!priv->mfunc.master.vf_admin)
23300eb62b93SRony Efraim 			goto err_comm_admin;
23310eb62b93SRony Efraim 
23320eb62b93SRony Efraim 		priv->mfunc.master.vf_oper =
23330eb62b93SRony Efraim 			kzalloc(dev->num_slaves *
23340eb62b93SRony Efraim 				sizeof(struct mlx4_vf_oper_state), GFP_KERNEL);
23350eb62b93SRony Efraim 		if (!priv->mfunc.master.vf_oper)
23360eb62b93SRony Efraim 			goto err_comm_oper;
23370eb62b93SRony Efraim 
2338ab9c17a0SJack Morgenstein 		for (i = 0; i < dev->num_slaves; ++i) {
23394abccb61SIdo Shamay 			vf_admin = &priv->mfunc.master.vf_admin[i];
23404abccb61SIdo Shamay 			vf_oper = &priv->mfunc.master.vf_oper[i];
2341ab9c17a0SJack Morgenstein 			s_state = &priv->mfunc.master.slave_state[i];
2342ab9c17a0SJack Morgenstein 			s_state->last_cmd = MLX4_COMM_CMD_RESET;
2343bffb023aSJack Morgenstein 			mutex_init(&priv->mfunc.master.gen_eqe_mutex[i]);
2344803143fbSMarcel Apfelbaum 			for (j = 0; j < MLX4_EVENT_TYPES_NUM; ++j)
2345803143fbSMarcel Apfelbaum 				s_state->event_eq[j].eqn = -1;
2346ab9c17a0SJack Morgenstein 			__raw_writel((__force u32) 0,
2347ab9c17a0SJack Morgenstein 				     &priv->mfunc.comm[i].slave_write);
2348ab9c17a0SJack Morgenstein 			__raw_writel((__force u32) 0,
2349ab9c17a0SJack Morgenstein 				     &priv->mfunc.comm[i].slave_read);
2350ab9c17a0SJack Morgenstein 			mmiowb();
2351ab9c17a0SJack Morgenstein 			for (port = 1; port <= MLX4_MAX_PORTS; port++) {
23524abccb61SIdo Shamay 				struct mlx4_vport_state *admin_vport;
23534abccb61SIdo Shamay 				struct mlx4_vport_state *oper_vport;
23544abccb61SIdo Shamay 
2355ab9c17a0SJack Morgenstein 				s_state->vlan_filter[port] =
2356ab9c17a0SJack Morgenstein 					kzalloc(sizeof(struct mlx4_vlan_fltr),
2357ab9c17a0SJack Morgenstein 						GFP_KERNEL);
2358ab9c17a0SJack Morgenstein 				if (!s_state->vlan_filter[port]) {
2359ab9c17a0SJack Morgenstein 					if (--port)
2360ab9c17a0SJack Morgenstein 						kfree(s_state->vlan_filter[port]);
2361ab9c17a0SJack Morgenstein 					goto err_slaves;
2362ab9c17a0SJack Morgenstein 				}
23634abccb61SIdo Shamay 
23644abccb61SIdo Shamay 				admin_vport = &vf_admin->vport[port];
23654abccb61SIdo Shamay 				oper_vport = &vf_oper->vport[port].state;
2366ab9c17a0SJack Morgenstein 				INIT_LIST_HEAD(&s_state->mcast_filters[port]);
23674abccb61SIdo Shamay 				admin_vport->default_vlan = MLX4_VGT;
23684abccb61SIdo Shamay 				oper_vport->default_vlan = MLX4_VGT;
236908068cd5SIdo Shamay 				admin_vport->qos_vport =
237008068cd5SIdo Shamay 						MLX4_VPP_DEFAULT_VPORT;
237108068cd5SIdo Shamay 				oper_vport->qos_vport = MLX4_VPP_DEFAULT_VPORT;
23724abccb61SIdo Shamay 				vf_oper->vport[port].vlan_idx = NO_INDX;
23734abccb61SIdo Shamay 				vf_oper->vport[port].mac_idx = NO_INDX;
2374fb517a4fSYishai Hadas 				mlx4_set_random_admin_guid(dev, i, port);
2375ab9c17a0SJack Morgenstein 			}
2376ab9c17a0SJack Morgenstein 			spin_lock_init(&s_state->lock);
2377ab9c17a0SJack Morgenstein 		}
2378ab9c17a0SJack Morgenstein 
2379666672d4SIdo Shamay 		if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_QOS_VPP) {
2380666672d4SIdo Shamay 			for (port = 1; port <= dev->caps.num_ports; port++) {
2381666672d4SIdo Shamay 				if (mlx4_is_eth(dev, port)) {
2382666672d4SIdo Shamay 					mlx4_set_default_port_qos(dev, port);
2383666672d4SIdo Shamay 					mlx4_allocate_port_vpps(dev, port);
2384666672d4SIdo Shamay 				}
2385666672d4SIdo Shamay 			}
2386666672d4SIdo Shamay 		}
2387666672d4SIdo Shamay 
238808ff3235SOr Gerlitz 		memset(&priv->mfunc.master.cmd_eqe, 0, dev->caps.eqe_size);
2389ab9c17a0SJack Morgenstein 		priv->mfunc.master.cmd_eqe.type = MLX4_EVENT_TYPE_CMD;
2390ab9c17a0SJack Morgenstein 		INIT_WORK(&priv->mfunc.master.comm_work,
2391ab9c17a0SJack Morgenstein 			  mlx4_master_comm_channel);
2392ab9c17a0SJack Morgenstein 		INIT_WORK(&priv->mfunc.master.slave_event_work,
2393ab9c17a0SJack Morgenstein 			  mlx4_gen_slave_eqe);
2394ab9c17a0SJack Morgenstein 		INIT_WORK(&priv->mfunc.master.slave_flr_event_work,
2395ab9c17a0SJack Morgenstein 			  mlx4_master_handle_slave_flr);
2396ab9c17a0SJack Morgenstein 		spin_lock_init(&priv->mfunc.master.slave_state_lock);
2397992e8e6eSJack Morgenstein 		spin_lock_init(&priv->mfunc.master.slave_eq.event_lock);
2398ab9c17a0SJack Morgenstein 		priv->mfunc.master.comm_wq =
2399ab9c17a0SJack Morgenstein 			create_singlethread_workqueue("mlx4_comm");
2400ab9c17a0SJack Morgenstein 		if (!priv->mfunc.master.comm_wq)
2401ab9c17a0SJack Morgenstein 			goto err_slaves;
2402ab9c17a0SJack Morgenstein 
2403ab9c17a0SJack Morgenstein 		if (mlx4_init_resource_tracker(dev))
2404ab9c17a0SJack Morgenstein 			goto err_thread;
2405ab9c17a0SJack Morgenstein 
2406ab9c17a0SJack Morgenstein 	} else {
2407ab9c17a0SJack Morgenstein 		err = sync_toggles(dev);
2408ab9c17a0SJack Morgenstein 		if (err) {
2409ab9c17a0SJack Morgenstein 			mlx4_err(dev, "Couldn't sync toggles\n");
2410ab9c17a0SJack Morgenstein 			goto err_comm;
2411ab9c17a0SJack Morgenstein 		}
2412ab9c17a0SJack Morgenstein 	}
2413ab9c17a0SJack Morgenstein 	return 0;
2414ab9c17a0SJack Morgenstein 
2415ab9c17a0SJack Morgenstein err_thread:
2416ab9c17a0SJack Morgenstein 	flush_workqueue(priv->mfunc.master.comm_wq);
2417ab9c17a0SJack Morgenstein 	destroy_workqueue(priv->mfunc.master.comm_wq);
2418ab9c17a0SJack Morgenstein err_slaves:
2419ab9c17a0SJack Morgenstein 	while (--i) {
2420ab9c17a0SJack Morgenstein 		for (port = 1; port <= MLX4_MAX_PORTS; port++)
2421ab9c17a0SJack Morgenstein 			kfree(priv->mfunc.master.slave_state[i].vlan_filter[port]);
2422ab9c17a0SJack Morgenstein 	}
24230eb62b93SRony Efraim 	kfree(priv->mfunc.master.vf_oper);
24240eb62b93SRony Efraim err_comm_oper:
24250eb62b93SRony Efraim 	kfree(priv->mfunc.master.vf_admin);
24260eb62b93SRony Efraim err_comm_admin:
2427ab9c17a0SJack Morgenstein 	kfree(priv->mfunc.master.slave_state);
2428ab9c17a0SJack Morgenstein err_comm:
2429ab9c17a0SJack Morgenstein 	iounmap(priv->mfunc.comm);
2430ab9c17a0SJack Morgenstein err_vhcr:
2431872bf2fbSYishai Hadas 	dma_free_coherent(&dev->persist->pdev->dev, PAGE_SIZE,
2432ab9c17a0SJack Morgenstein 			  priv->mfunc.vhcr,
2433ab9c17a0SJack Morgenstein 			  priv->mfunc.vhcr_dma);
2434ab9c17a0SJack Morgenstein 	priv->mfunc.vhcr = NULL;
2435ab9c17a0SJack Morgenstein 	return -ENOMEM;
2436ab9c17a0SJack Morgenstein }
2437ab9c17a0SJack Morgenstein 
24385a2cc190SJeff Kirsher int mlx4_cmd_init(struct mlx4_dev *dev)
24395a2cc190SJeff Kirsher {
24405a2cc190SJeff Kirsher 	struct mlx4_priv *priv = mlx4_priv(dev);
2441ffc39f6dSMatan Barak 	int flags = 0;
24425a2cc190SJeff Kirsher 
2443ffc39f6dSMatan Barak 	if (!priv->cmd.initialized) {
2444f3d4c89eSRoland Dreier 		mutex_init(&priv->cmd.slave_cmd_mutex);
24455a2cc190SJeff Kirsher 		sema_init(&priv->cmd.poll_sem, 1);
24465a2cc190SJeff Kirsher 		priv->cmd.use_events = 0;
24475a2cc190SJeff Kirsher 		priv->cmd.toggle     = 1;
2448ffc39f6dSMatan Barak 		priv->cmd.initialized = 1;
2449ffc39f6dSMatan Barak 		flags |= MLX4_CMD_CLEANUP_STRUCT;
2450ffc39f6dSMatan Barak 	}
24515a2cc190SJeff Kirsher 
2452ffc39f6dSMatan Barak 	if (!mlx4_is_slave(dev) && !priv->cmd.hcr) {
2453872bf2fbSYishai Hadas 		priv->cmd.hcr = ioremap(pci_resource_start(dev->persist->pdev,
2454872bf2fbSYishai Hadas 					0) + MLX4_HCR_BASE, MLX4_HCR_SIZE);
24555a2cc190SJeff Kirsher 		if (!priv->cmd.hcr) {
24561a91de28SJoe Perches 			mlx4_err(dev, "Couldn't map command register\n");
2457ffc39f6dSMatan Barak 			goto err;
24585a2cc190SJeff Kirsher 		}
2459ffc39f6dSMatan Barak 		flags |= MLX4_CMD_CLEANUP_HCR;
2460e8f081aaSYevgeny Petrilin 	}
24615a2cc190SJeff Kirsher 
2462ffc39f6dSMatan Barak 	if (mlx4_is_mfunc(dev) && !priv->mfunc.vhcr) {
2463872bf2fbSYishai Hadas 		priv->mfunc.vhcr = dma_alloc_coherent(&dev->persist->pdev->dev,
2464872bf2fbSYishai Hadas 						      PAGE_SIZE,
2465f3d4c89eSRoland Dreier 						      &priv->mfunc.vhcr_dma,
2466f3d4c89eSRoland Dreier 						      GFP_KERNEL);
2467d0320f75SJoe Perches 		if (!priv->mfunc.vhcr)
2468ffc39f6dSMatan Barak 			goto err;
2469ffc39f6dSMatan Barak 
2470ffc39f6dSMatan Barak 		flags |= MLX4_CMD_CLEANUP_VHCR;
2471f3d4c89eSRoland Dreier 	}
2472f3d4c89eSRoland Dreier 
2473ffc39f6dSMatan Barak 	if (!priv->cmd.pool) {
2474872bf2fbSYishai Hadas 		priv->cmd.pool = pci_pool_create("mlx4_cmd",
2475872bf2fbSYishai Hadas 						 dev->persist->pdev,
24765a2cc190SJeff Kirsher 						 MLX4_MAILBOX_SIZE,
24775a2cc190SJeff Kirsher 						 MLX4_MAILBOX_SIZE, 0);
2478e8f081aaSYevgeny Petrilin 		if (!priv->cmd.pool)
2479ffc39f6dSMatan Barak 			goto err;
2480ffc39f6dSMatan Barak 
2481ffc39f6dSMatan Barak 		flags |= MLX4_CMD_CLEANUP_POOL;
2482ffc39f6dSMatan Barak 	}
24835a2cc190SJeff Kirsher 
24845a2cc190SJeff Kirsher 	return 0;
2485e8f081aaSYevgeny Petrilin 
2486ffc39f6dSMatan Barak err:
2487ffc39f6dSMatan Barak 	mlx4_cmd_cleanup(dev, flags);
2488e8f081aaSYevgeny Petrilin 	return -ENOMEM;
24895a2cc190SJeff Kirsher }
24905a2cc190SJeff Kirsher 
249155ad3592SYishai Hadas void mlx4_report_internal_err_comm_event(struct mlx4_dev *dev)
249255ad3592SYishai Hadas {
249355ad3592SYishai Hadas 	struct mlx4_priv *priv = mlx4_priv(dev);
249455ad3592SYishai Hadas 	int slave;
249555ad3592SYishai Hadas 	u32 slave_read;
249655ad3592SYishai Hadas 
249755ad3592SYishai Hadas 	/* Report an internal error event to all
249855ad3592SYishai Hadas 	 * communication channels.
249955ad3592SYishai Hadas 	 */
250055ad3592SYishai Hadas 	for (slave = 0; slave < dev->num_slaves; slave++) {
250155ad3592SYishai Hadas 		slave_read = swab32(readl(&priv->mfunc.comm[slave].slave_read));
250255ad3592SYishai Hadas 		slave_read |= (u32)COMM_CHAN_EVENT_INTERNAL_ERR;
250355ad3592SYishai Hadas 		__raw_writel((__force u32)cpu_to_be32(slave_read),
250455ad3592SYishai Hadas 			     &priv->mfunc.comm[slave].slave_read);
250555ad3592SYishai Hadas 		/* Make sure that our comm channel write doesn't
250655ad3592SYishai Hadas 		 * get mixed in with writes from another CPU.
250755ad3592SYishai Hadas 		 */
250855ad3592SYishai Hadas 		mmiowb();
250955ad3592SYishai Hadas 	}
251055ad3592SYishai Hadas }
251155ad3592SYishai Hadas 
2512ab9c17a0SJack Morgenstein void mlx4_multi_func_cleanup(struct mlx4_dev *dev)
2513ab9c17a0SJack Morgenstein {
2514ab9c17a0SJack Morgenstein 	struct mlx4_priv *priv = mlx4_priv(dev);
2515ab9c17a0SJack Morgenstein 	int i, port;
2516ab9c17a0SJack Morgenstein 
2517ab9c17a0SJack Morgenstein 	if (mlx4_is_master(dev)) {
2518ab9c17a0SJack Morgenstein 		flush_workqueue(priv->mfunc.master.comm_wq);
2519ab9c17a0SJack Morgenstein 		destroy_workqueue(priv->mfunc.master.comm_wq);
2520ab9c17a0SJack Morgenstein 		for (i = 0; i < dev->num_slaves; i++) {
2521ab9c17a0SJack Morgenstein 			for (port = 1; port <= MLX4_MAX_PORTS; port++)
2522ab9c17a0SJack Morgenstein 				kfree(priv->mfunc.master.slave_state[i].vlan_filter[port]);
2523ab9c17a0SJack Morgenstein 		}
2524ab9c17a0SJack Morgenstein 		kfree(priv->mfunc.master.slave_state);
25250eb62b93SRony Efraim 		kfree(priv->mfunc.master.vf_admin);
25260eb62b93SRony Efraim 		kfree(priv->mfunc.master.vf_oper);
252755ad3592SYishai Hadas 		dev->num_slaves = 0;
2528f08ad06cSEugenia Emantayev 	}
2529f08ad06cSEugenia Emantayev 
2530ab9c17a0SJack Morgenstein 	iounmap(priv->mfunc.comm);
2531ab9c17a0SJack Morgenstein }
2532ab9c17a0SJack Morgenstein 
2533ffc39f6dSMatan Barak void mlx4_cmd_cleanup(struct mlx4_dev *dev, int cleanup_mask)
25345a2cc190SJeff Kirsher {
25355a2cc190SJeff Kirsher 	struct mlx4_priv *priv = mlx4_priv(dev);
25365a2cc190SJeff Kirsher 
2537ffc39f6dSMatan Barak 	if (priv->cmd.pool && (cleanup_mask & MLX4_CMD_CLEANUP_POOL)) {
25385a2cc190SJeff Kirsher 		pci_pool_destroy(priv->cmd.pool);
2539ffc39f6dSMatan Barak 		priv->cmd.pool = NULL;
2540ffc39f6dSMatan Barak 	}
2541e8f081aaSYevgeny Petrilin 
2542ffc39f6dSMatan Barak 	if (!mlx4_is_slave(dev) && priv->cmd.hcr &&
2543ffc39f6dSMatan Barak 	    (cleanup_mask & MLX4_CMD_CLEANUP_HCR)) {
25445a2cc190SJeff Kirsher 		iounmap(priv->cmd.hcr);
2545ffc39f6dSMatan Barak 		priv->cmd.hcr = NULL;
2546ffc39f6dSMatan Barak 	}
2547ffc39f6dSMatan Barak 	if (mlx4_is_mfunc(dev) && priv->mfunc.vhcr &&
2548ffc39f6dSMatan Barak 	    (cleanup_mask & MLX4_CMD_CLEANUP_VHCR)) {
2549872bf2fbSYishai Hadas 		dma_free_coherent(&dev->persist->pdev->dev, PAGE_SIZE,
2550f3d4c89eSRoland Dreier 				  priv->mfunc.vhcr, priv->mfunc.vhcr_dma);
2551f3d4c89eSRoland Dreier 		priv->mfunc.vhcr = NULL;
25525a2cc190SJeff Kirsher 	}
2553ffc39f6dSMatan Barak 	if (priv->cmd.initialized && (cleanup_mask & MLX4_CMD_CLEANUP_STRUCT))
2554ffc39f6dSMatan Barak 		priv->cmd.initialized = 0;
2555ffc39f6dSMatan Barak }
25565a2cc190SJeff Kirsher 
25575a2cc190SJeff Kirsher /*
25585a2cc190SJeff Kirsher  * Switch to using events to issue FW commands (can only be called
25595a2cc190SJeff Kirsher  * after event queue for command events has been initialized).
25605a2cc190SJeff Kirsher  */
25615a2cc190SJeff Kirsher int mlx4_cmd_use_events(struct mlx4_dev *dev)
25625a2cc190SJeff Kirsher {
25635a2cc190SJeff Kirsher 	struct mlx4_priv *priv = mlx4_priv(dev);
25645a2cc190SJeff Kirsher 	int i;
2565e8f081aaSYevgeny Petrilin 	int err = 0;
25665a2cc190SJeff Kirsher 
25675a2cc190SJeff Kirsher 	priv->cmd.context = kmalloc(priv->cmd.max_cmds *
25685a2cc190SJeff Kirsher 				   sizeof (struct mlx4_cmd_context),
25695a2cc190SJeff Kirsher 				   GFP_KERNEL);
25705a2cc190SJeff Kirsher 	if (!priv->cmd.context)
25715a2cc190SJeff Kirsher 		return -ENOMEM;
25725a2cc190SJeff Kirsher 
25735a2cc190SJeff Kirsher 	for (i = 0; i < priv->cmd.max_cmds; ++i) {
25745a2cc190SJeff Kirsher 		priv->cmd.context[i].token = i;
25755a2cc190SJeff Kirsher 		priv->cmd.context[i].next  = i + 1;
2576f5aef5aaSYishai Hadas 		/* To support fatal error flow, initialize all
2577f5aef5aaSYishai Hadas 		 * cmd contexts to allow simulating completions
2578f5aef5aaSYishai Hadas 		 * with complete() at any time.
2579f5aef5aaSYishai Hadas 		 */
2580f5aef5aaSYishai Hadas 		init_completion(&priv->cmd.context[i].done);
25815a2cc190SJeff Kirsher 	}
25825a2cc190SJeff Kirsher 
25835a2cc190SJeff Kirsher 	priv->cmd.context[priv->cmd.max_cmds - 1].next = -1;
25845a2cc190SJeff Kirsher 	priv->cmd.free_head = 0;
25855a2cc190SJeff Kirsher 
25865a2cc190SJeff Kirsher 	sema_init(&priv->cmd.event_sem, priv->cmd.max_cmds);
25875a2cc190SJeff Kirsher 	spin_lock_init(&priv->cmd.context_lock);
25885a2cc190SJeff Kirsher 
25895a2cc190SJeff Kirsher 	for (priv->cmd.token_mask = 1;
25905a2cc190SJeff Kirsher 	     priv->cmd.token_mask < priv->cmd.max_cmds;
25915a2cc190SJeff Kirsher 	     priv->cmd.token_mask <<= 1)
25925a2cc190SJeff Kirsher 		; /* nothing */
25935a2cc190SJeff Kirsher 	--priv->cmd.token_mask;
25945a2cc190SJeff Kirsher 
2595e8f081aaSYevgeny Petrilin 	down(&priv->cmd.poll_sem);
25965a2cc190SJeff Kirsher 	priv->cmd.use_events = 1;
25975a2cc190SJeff Kirsher 
2598e8f081aaSYevgeny Petrilin 	return err;
25995a2cc190SJeff Kirsher }
26005a2cc190SJeff Kirsher 
26015a2cc190SJeff Kirsher /*
26025a2cc190SJeff Kirsher  * Switch back to polling (used when shutting down the device)
26035a2cc190SJeff Kirsher  */
26045a2cc190SJeff Kirsher void mlx4_cmd_use_polling(struct mlx4_dev *dev)
26055a2cc190SJeff Kirsher {
26065a2cc190SJeff Kirsher 	struct mlx4_priv *priv = mlx4_priv(dev);
26075a2cc190SJeff Kirsher 	int i;
26085a2cc190SJeff Kirsher 
26095a2cc190SJeff Kirsher 	priv->cmd.use_events = 0;
26105a2cc190SJeff Kirsher 
26115a2cc190SJeff Kirsher 	for (i = 0; i < priv->cmd.max_cmds; ++i)
26125a2cc190SJeff Kirsher 		down(&priv->cmd.event_sem);
26135a2cc190SJeff Kirsher 
26145a2cc190SJeff Kirsher 	kfree(priv->cmd.context);
26155a2cc190SJeff Kirsher 
26165a2cc190SJeff Kirsher 	up(&priv->cmd.poll_sem);
26175a2cc190SJeff Kirsher }
26185a2cc190SJeff Kirsher 
26195a2cc190SJeff Kirsher struct mlx4_cmd_mailbox *mlx4_alloc_cmd_mailbox(struct mlx4_dev *dev)
26205a2cc190SJeff Kirsher {
26215a2cc190SJeff Kirsher 	struct mlx4_cmd_mailbox *mailbox;
26225a2cc190SJeff Kirsher 
26235a2cc190SJeff Kirsher 	mailbox = kmalloc(sizeof *mailbox, GFP_KERNEL);
26245a2cc190SJeff Kirsher 	if (!mailbox)
26255a2cc190SJeff Kirsher 		return ERR_PTR(-ENOMEM);
26265a2cc190SJeff Kirsher 
26275a2cc190SJeff Kirsher 	mailbox->buf = pci_pool_alloc(mlx4_priv(dev)->cmd.pool, GFP_KERNEL,
26285a2cc190SJeff Kirsher 				      &mailbox->dma);
26295a2cc190SJeff Kirsher 	if (!mailbox->buf) {
26305a2cc190SJeff Kirsher 		kfree(mailbox);
26315a2cc190SJeff Kirsher 		return ERR_PTR(-ENOMEM);
26325a2cc190SJeff Kirsher 	}
26335a2cc190SJeff Kirsher 
2634571b8b92SJack Morgenstein 	memset(mailbox->buf, 0, MLX4_MAILBOX_SIZE);
2635571b8b92SJack Morgenstein 
26365a2cc190SJeff Kirsher 	return mailbox;
26375a2cc190SJeff Kirsher }
26385a2cc190SJeff Kirsher EXPORT_SYMBOL_GPL(mlx4_alloc_cmd_mailbox);
26395a2cc190SJeff Kirsher 
2640e8f081aaSYevgeny Petrilin void mlx4_free_cmd_mailbox(struct mlx4_dev *dev,
2641e8f081aaSYevgeny Petrilin 			   struct mlx4_cmd_mailbox *mailbox)
26425a2cc190SJeff Kirsher {
26435a2cc190SJeff Kirsher 	if (!mailbox)
26445a2cc190SJeff Kirsher 		return;
26455a2cc190SJeff Kirsher 
26465a2cc190SJeff Kirsher 	pci_pool_free(mlx4_priv(dev)->cmd.pool, mailbox->buf, mailbox->dma);
26475a2cc190SJeff Kirsher 	kfree(mailbox);
26485a2cc190SJeff Kirsher }
26495a2cc190SJeff Kirsher EXPORT_SYMBOL_GPL(mlx4_free_cmd_mailbox);
2650e8f081aaSYevgeny Petrilin 
2651e8f081aaSYevgeny Petrilin u32 mlx4_comm_get_version(void)
2652e8f081aaSYevgeny Petrilin {
2653e8f081aaSYevgeny Petrilin 	 return ((u32) CMD_CHAN_IF_REV << 8) | (u32) CMD_CHAN_VER;
2654e8f081aaSYevgeny Petrilin }
26558f7ba3caSRony Efraim 
26568f7ba3caSRony Efraim static int mlx4_get_slave_indx(struct mlx4_dev *dev, int vf)
26578f7ba3caSRony Efraim {
2658872bf2fbSYishai Hadas 	if ((vf < 0) || (vf >= dev->persist->num_vfs)) {
2659872bf2fbSYishai Hadas 		mlx4_err(dev, "Bad vf number:%d (number of activated vf: %d)\n",
2660872bf2fbSYishai Hadas 			 vf, dev->persist->num_vfs);
26618f7ba3caSRony Efraim 		return -EINVAL;
26628f7ba3caSRony Efraim 	}
26638f7ba3caSRony Efraim 
26648f7ba3caSRony Efraim 	return vf+1;
26658f7ba3caSRony Efraim }
26668f7ba3caSRony Efraim 
2667f74462acSMatan Barak int mlx4_get_vf_indx(struct mlx4_dev *dev, int slave)
2668f74462acSMatan Barak {
2669872bf2fbSYishai Hadas 	if (slave < 1 || slave > dev->persist->num_vfs) {
2670f74462acSMatan Barak 		mlx4_err(dev,
2671f74462acSMatan Barak 			 "Bad slave number:%d (number of activated slaves: %lu)\n",
2672f74462acSMatan Barak 			 slave, dev->num_slaves);
2673f74462acSMatan Barak 		return -EINVAL;
2674f74462acSMatan Barak 	}
2675f74462acSMatan Barak 	return slave - 1;
2676f74462acSMatan Barak }
2677f74462acSMatan Barak 
2678f5aef5aaSYishai Hadas void mlx4_cmd_wake_completions(struct mlx4_dev *dev)
2679f5aef5aaSYishai Hadas {
2680f5aef5aaSYishai Hadas 	struct mlx4_priv *priv = mlx4_priv(dev);
2681f5aef5aaSYishai Hadas 	struct mlx4_cmd_context *context;
2682f5aef5aaSYishai Hadas 	int i;
2683f5aef5aaSYishai Hadas 
2684f5aef5aaSYishai Hadas 	spin_lock(&priv->cmd.context_lock);
2685f5aef5aaSYishai Hadas 	if (priv->cmd.context) {
2686f5aef5aaSYishai Hadas 		for (i = 0; i < priv->cmd.max_cmds; ++i) {
2687f5aef5aaSYishai Hadas 			context = &priv->cmd.context[i];
2688f5aef5aaSYishai Hadas 			context->fw_status = CMD_STAT_INTERNAL_ERR;
2689f5aef5aaSYishai Hadas 			context->result    =
2690f5aef5aaSYishai Hadas 				mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR);
2691f5aef5aaSYishai Hadas 			complete(&context->done);
2692f5aef5aaSYishai Hadas 		}
2693f5aef5aaSYishai Hadas 	}
2694f5aef5aaSYishai Hadas 	spin_unlock(&priv->cmd.context_lock);
2695f5aef5aaSYishai Hadas }
2696f5aef5aaSYishai Hadas 
2697f74462acSMatan Barak struct mlx4_active_ports mlx4_get_active_ports(struct mlx4_dev *dev, int slave)
2698f74462acSMatan Barak {
2699f74462acSMatan Barak 	struct mlx4_active_ports actv_ports;
2700f74462acSMatan Barak 	int vf;
2701f74462acSMatan Barak 
2702f74462acSMatan Barak 	bitmap_zero(actv_ports.ports, MLX4_MAX_PORTS);
2703f74462acSMatan Barak 
2704f74462acSMatan Barak 	if (slave == 0) {
2705f74462acSMatan Barak 		bitmap_fill(actv_ports.ports, dev->caps.num_ports);
2706f74462acSMatan Barak 		return actv_ports;
2707f74462acSMatan Barak 	}
2708f74462acSMatan Barak 
2709f74462acSMatan Barak 	vf = mlx4_get_vf_indx(dev, slave);
2710f74462acSMatan Barak 	if (vf < 0)
2711f74462acSMatan Barak 		return actv_ports;
2712f74462acSMatan Barak 
2713f74462acSMatan Barak 	bitmap_set(actv_ports.ports, dev->dev_vfs[vf].min_port - 1,
2714f74462acSMatan Barak 		   min((int)dev->dev_vfs[mlx4_get_vf_indx(dev, slave)].n_ports,
2715f74462acSMatan Barak 		   dev->caps.num_ports));
2716f74462acSMatan Barak 
2717f74462acSMatan Barak 	return actv_ports;
2718f74462acSMatan Barak }
2719f74462acSMatan Barak EXPORT_SYMBOL_GPL(mlx4_get_active_ports);
2720f74462acSMatan Barak 
2721f74462acSMatan Barak int mlx4_slave_convert_port(struct mlx4_dev *dev, int slave, int port)
2722f74462acSMatan Barak {
2723f74462acSMatan Barak 	unsigned n;
2724f74462acSMatan Barak 	struct mlx4_active_ports actv_ports = mlx4_get_active_ports(dev, slave);
2725f74462acSMatan Barak 	unsigned m = bitmap_weight(actv_ports.ports, dev->caps.num_ports);
2726f74462acSMatan Barak 
2727f74462acSMatan Barak 	if (port <= 0 || port > m)
2728f74462acSMatan Barak 		return -EINVAL;
2729f74462acSMatan Barak 
2730f74462acSMatan Barak 	n = find_first_bit(actv_ports.ports, dev->caps.num_ports);
2731f74462acSMatan Barak 	if (port <= n)
2732f74462acSMatan Barak 		port = n + 1;
2733f74462acSMatan Barak 
2734f74462acSMatan Barak 	return port;
2735f74462acSMatan Barak }
2736f74462acSMatan Barak EXPORT_SYMBOL_GPL(mlx4_slave_convert_port);
2737f74462acSMatan Barak 
2738f74462acSMatan Barak int mlx4_phys_to_slave_port(struct mlx4_dev *dev, int slave, int port)
2739f74462acSMatan Barak {
2740f74462acSMatan Barak 	struct mlx4_active_ports actv_ports = mlx4_get_active_ports(dev, slave);
2741f74462acSMatan Barak 	if (test_bit(port - 1, actv_ports.ports))
2742f74462acSMatan Barak 		return port -
2743f74462acSMatan Barak 			find_first_bit(actv_ports.ports, dev->caps.num_ports);
2744f74462acSMatan Barak 
2745f74462acSMatan Barak 	return -1;
2746f74462acSMatan Barak }
2747f74462acSMatan Barak EXPORT_SYMBOL_GPL(mlx4_phys_to_slave_port);
2748f74462acSMatan Barak 
2749f74462acSMatan Barak struct mlx4_slaves_pport mlx4_phys_to_slaves_pport(struct mlx4_dev *dev,
2750f74462acSMatan Barak 						   int port)
2751f74462acSMatan Barak {
2752f74462acSMatan Barak 	unsigned i;
2753f74462acSMatan Barak 	struct mlx4_slaves_pport slaves_pport;
2754f74462acSMatan Barak 
2755f74462acSMatan Barak 	bitmap_zero(slaves_pport.slaves, MLX4_MFUNC_MAX);
2756f74462acSMatan Barak 
2757f74462acSMatan Barak 	if (port <= 0 || port > dev->caps.num_ports)
2758f74462acSMatan Barak 		return slaves_pport;
2759f74462acSMatan Barak 
2760872bf2fbSYishai Hadas 	for (i = 0; i < dev->persist->num_vfs + 1; i++) {
2761f74462acSMatan Barak 		struct mlx4_active_ports actv_ports =
2762f74462acSMatan Barak 			mlx4_get_active_ports(dev, i);
2763f74462acSMatan Barak 		if (test_bit(port - 1, actv_ports.ports))
2764f74462acSMatan Barak 			set_bit(i, slaves_pport.slaves);
2765f74462acSMatan Barak 	}
2766f74462acSMatan Barak 
2767f74462acSMatan Barak 	return slaves_pport;
2768f74462acSMatan Barak }
2769f74462acSMatan Barak EXPORT_SYMBOL_GPL(mlx4_phys_to_slaves_pport);
2770f74462acSMatan Barak 
2771f74462acSMatan Barak struct mlx4_slaves_pport mlx4_phys_to_slaves_pport_actv(
2772f74462acSMatan Barak 		struct mlx4_dev *dev,
2773f74462acSMatan Barak 		const struct mlx4_active_ports *crit_ports)
2774f74462acSMatan Barak {
2775f74462acSMatan Barak 	unsigned i;
2776f74462acSMatan Barak 	struct mlx4_slaves_pport slaves_pport;
2777f74462acSMatan Barak 
2778f74462acSMatan Barak 	bitmap_zero(slaves_pport.slaves, MLX4_MFUNC_MAX);
2779f74462acSMatan Barak 
2780872bf2fbSYishai Hadas 	for (i = 0; i < dev->persist->num_vfs + 1; i++) {
2781f74462acSMatan Barak 		struct mlx4_active_ports actv_ports =
2782f74462acSMatan Barak 			mlx4_get_active_ports(dev, i);
2783f74462acSMatan Barak 		if (bitmap_equal(crit_ports->ports, actv_ports.ports,
2784f74462acSMatan Barak 				 dev->caps.num_ports))
2785f74462acSMatan Barak 			set_bit(i, slaves_pport.slaves);
2786f74462acSMatan Barak 	}
2787f74462acSMatan Barak 
2788f74462acSMatan Barak 	return slaves_pport;
2789f74462acSMatan Barak }
2790f74462acSMatan Barak EXPORT_SYMBOL_GPL(mlx4_phys_to_slaves_pport_actv);
2791f74462acSMatan Barak 
2792a91c772fSMatan Barak static int mlx4_slaves_closest_port(struct mlx4_dev *dev, int slave, int port)
2793a91c772fSMatan Barak {
2794a91c772fSMatan Barak 	struct mlx4_active_ports actv_ports = mlx4_get_active_ports(dev, slave);
2795a91c772fSMatan Barak 	int min_port = find_first_bit(actv_ports.ports, dev->caps.num_ports)
2796a91c772fSMatan Barak 			+ 1;
2797a91c772fSMatan Barak 	int max_port = min_port +
2798a91c772fSMatan Barak 		bitmap_weight(actv_ports.ports, dev->caps.num_ports);
2799a91c772fSMatan Barak 
2800a91c772fSMatan Barak 	if (port < min_port)
2801a91c772fSMatan Barak 		port = min_port;
2802a91c772fSMatan Barak 	else if (port >= max_port)
2803a91c772fSMatan Barak 		port = max_port - 1;
2804a91c772fSMatan Barak 
2805a91c772fSMatan Barak 	return port;
2806a91c772fSMatan Barak }
2807a91c772fSMatan Barak 
2808cda373f4SIdo Shamay static int mlx4_set_vport_qos(struct mlx4_priv *priv, int slave, int port,
2809cda373f4SIdo Shamay 			      int max_tx_rate)
2810cda373f4SIdo Shamay {
2811cda373f4SIdo Shamay 	int i;
2812cda373f4SIdo Shamay 	int err;
2813cda373f4SIdo Shamay 	struct mlx4_qos_manager *port_qos;
2814cda373f4SIdo Shamay 	struct mlx4_dev *dev = &priv->dev;
2815cda373f4SIdo Shamay 	struct mlx4_vport_qos_param vpp_qos[MLX4_NUM_UP];
2816cda373f4SIdo Shamay 
2817cda373f4SIdo Shamay 	port_qos = &priv->mfunc.master.qos_ctl[port];
2818cda373f4SIdo Shamay 	memset(vpp_qos, 0, sizeof(struct mlx4_vport_qos_param) * MLX4_NUM_UP);
2819cda373f4SIdo Shamay 
2820cda373f4SIdo Shamay 	if (slave > port_qos->num_of_qos_vfs) {
2821cda373f4SIdo Shamay 		mlx4_info(dev, "No availible VPP resources for this VF\n");
2822cda373f4SIdo Shamay 		return -EINVAL;
2823cda373f4SIdo Shamay 	}
2824cda373f4SIdo Shamay 
2825cda373f4SIdo Shamay 	/* Query for default QoS values from Vport 0 is needed */
2826cda373f4SIdo Shamay 	err = mlx4_SET_VPORT_QOS_get(dev, port, 0, vpp_qos);
2827cda373f4SIdo Shamay 	if (err) {
2828cda373f4SIdo Shamay 		mlx4_info(dev, "Failed to query Vport 0 QoS values\n");
2829cda373f4SIdo Shamay 		return err;
2830cda373f4SIdo Shamay 	}
2831cda373f4SIdo Shamay 
2832cda373f4SIdo Shamay 	for (i = 0; i < MLX4_NUM_UP; i++) {
2833cda373f4SIdo Shamay 		if (test_bit(i, port_qos->priority_bm) && max_tx_rate) {
2834cda373f4SIdo Shamay 			vpp_qos[i].max_avg_bw = max_tx_rate;
2835cda373f4SIdo Shamay 			vpp_qos[i].enable = 1;
2836cda373f4SIdo Shamay 		} else {
2837cda373f4SIdo Shamay 			/* if user supplied tx_rate == 0, meaning no rate limit
2838cda373f4SIdo Shamay 			 * configuration is required. so we are leaving the
2839cda373f4SIdo Shamay 			 * value of max_avg_bw as queried from Vport 0.
2840cda373f4SIdo Shamay 			 */
2841cda373f4SIdo Shamay 			vpp_qos[i].enable = 0;
2842cda373f4SIdo Shamay 		}
2843cda373f4SIdo Shamay 	}
2844cda373f4SIdo Shamay 
2845cda373f4SIdo Shamay 	err = mlx4_SET_VPORT_QOS_set(dev, port, slave, vpp_qos);
2846cda373f4SIdo Shamay 	if (err) {
2847cda373f4SIdo Shamay 		mlx4_info(dev, "Failed to set Vport %d QoS values\n", slave);
2848cda373f4SIdo Shamay 		return err;
2849cda373f4SIdo Shamay 	}
2850cda373f4SIdo Shamay 
2851cda373f4SIdo Shamay 	return 0;
2852cda373f4SIdo Shamay }
2853cda373f4SIdo Shamay 
2854cda373f4SIdo Shamay static bool mlx4_is_vf_vst_and_prio_qos(struct mlx4_dev *dev, int port,
2855cda373f4SIdo Shamay 					struct mlx4_vport_state *vf_admin)
2856cda373f4SIdo Shamay {
2857cda373f4SIdo Shamay 	struct mlx4_qos_manager *info;
2858cda373f4SIdo Shamay 	struct mlx4_priv *priv = mlx4_priv(dev);
2859cda373f4SIdo Shamay 
2860cda373f4SIdo Shamay 	if (!mlx4_is_master(dev) ||
2861cda373f4SIdo Shamay 	    !(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_QOS_VPP))
2862cda373f4SIdo Shamay 		return false;
2863cda373f4SIdo Shamay 
2864cda373f4SIdo Shamay 	info = &priv->mfunc.master.qos_ctl[port];
2865cda373f4SIdo Shamay 
2866cda373f4SIdo Shamay 	if (vf_admin->default_vlan != MLX4_VGT &&
2867cda373f4SIdo Shamay 	    test_bit(vf_admin->default_qos, info->priority_bm))
2868cda373f4SIdo Shamay 		return true;
2869cda373f4SIdo Shamay 
2870cda373f4SIdo Shamay 	return false;
2871cda373f4SIdo Shamay }
2872cda373f4SIdo Shamay 
2873cda373f4SIdo Shamay static bool mlx4_valid_vf_state_change(struct mlx4_dev *dev, int port,
2874cda373f4SIdo Shamay 				       struct mlx4_vport_state *vf_admin,
2875cda373f4SIdo Shamay 				       int vlan, int qos)
2876cda373f4SIdo Shamay {
2877cda373f4SIdo Shamay 	struct mlx4_vport_state dummy_admin = {0};
2878cda373f4SIdo Shamay 
2879cda373f4SIdo Shamay 	if (!mlx4_is_vf_vst_and_prio_qos(dev, port, vf_admin) ||
2880cda373f4SIdo Shamay 	    !vf_admin->tx_rate)
2881cda373f4SIdo Shamay 		return true;
2882cda373f4SIdo Shamay 
2883cda373f4SIdo Shamay 	dummy_admin.default_qos = qos;
2884cda373f4SIdo Shamay 	dummy_admin.default_vlan = vlan;
2885cda373f4SIdo Shamay 
2886cda373f4SIdo Shamay 	/* VF wants to move to other VST state which is valid with current
2887cda373f4SIdo Shamay 	 * rate limit. Either differnt default vlan in VST or other
2888cda373f4SIdo Shamay 	 * supported QoS priority. Otherwise we don't allow this change when
2889cda373f4SIdo Shamay 	 * the TX rate is still configured.
2890cda373f4SIdo Shamay 	 */
2891cda373f4SIdo Shamay 	if (mlx4_is_vf_vst_and_prio_qos(dev, port, &dummy_admin))
2892cda373f4SIdo Shamay 		return true;
2893cda373f4SIdo Shamay 
2894cda373f4SIdo Shamay 	mlx4_info(dev, "Cannot change VF state to %s while rate is set\n",
2895cda373f4SIdo Shamay 		  (vlan == MLX4_VGT) ? "VGT" : "VST");
2896cda373f4SIdo Shamay 
2897cda373f4SIdo Shamay 	if (vlan != MLX4_VGT)
2898cda373f4SIdo Shamay 		mlx4_info(dev, "VST priority %d not supported for QoS\n", qos);
2899cda373f4SIdo Shamay 
2900cda373f4SIdo Shamay 	mlx4_info(dev, "Please set rate to 0 prior to this VF state change\n");
2901cda373f4SIdo Shamay 
2902cda373f4SIdo Shamay 	return false;
2903cda373f4SIdo Shamay }
2904cda373f4SIdo Shamay 
29058f7ba3caSRony Efraim int mlx4_set_vf_mac(struct mlx4_dev *dev, int port, int vf, u64 mac)
29068f7ba3caSRony Efraim {
29078f7ba3caSRony Efraim 	struct mlx4_priv *priv = mlx4_priv(dev);
29088f7ba3caSRony Efraim 	struct mlx4_vport_state *s_info;
29098f7ba3caSRony Efraim 	int slave;
29108f7ba3caSRony Efraim 
29118f7ba3caSRony Efraim 	if (!mlx4_is_master(dev))
29128f7ba3caSRony Efraim 		return -EPROTONOSUPPORT;
29138f7ba3caSRony Efraim 
29148f7ba3caSRony Efraim 	slave = mlx4_get_slave_indx(dev, vf);
29158f7ba3caSRony Efraim 	if (slave < 0)
29168f7ba3caSRony Efraim 		return -EINVAL;
29178f7ba3caSRony Efraim 
2918a91c772fSMatan Barak 	port = mlx4_slaves_closest_port(dev, slave, port);
29198f7ba3caSRony Efraim 	s_info = &priv->mfunc.master.vf_admin[slave].vport[port];
29208f7ba3caSRony Efraim 	s_info->mac = mac;
2921613d8c18SCarol Soto 	mlx4_info(dev, "default mac on vf %d port %d to %llX will take effect only after vf restart\n",
29228f7ba3caSRony Efraim 		  vf, port, s_info->mac);
29238f7ba3caSRony Efraim 	return 0;
29248f7ba3caSRony Efraim }
29258f7ba3caSRony Efraim EXPORT_SYMBOL_GPL(mlx4_set_vf_mac);
29263f7fb021SRony Efraim 
2927b01978caSJack Morgenstein 
29283f7fb021SRony Efraim int mlx4_set_vf_vlan(struct mlx4_dev *dev, int port, int vf, u16 vlan, u8 qos)
29293f7fb021SRony Efraim {
29303f7fb021SRony Efraim 	struct mlx4_priv *priv = mlx4_priv(dev);
2931b01978caSJack Morgenstein 	struct mlx4_vport_state *vf_admin;
29323f7fb021SRony Efraim 	int slave;
29333f7fb021SRony Efraim 
29343f7fb021SRony Efraim 	if ((!mlx4_is_master(dev)) ||
29353f7fb021SRony Efraim 	    !(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_VLAN_CONTROL))
29363f7fb021SRony Efraim 		return -EPROTONOSUPPORT;
29373f7fb021SRony Efraim 
29383f7fb021SRony Efraim 	if ((vlan > 4095) || (qos > 7))
29393f7fb021SRony Efraim 		return -EINVAL;
29403f7fb021SRony Efraim 
29413f7fb021SRony Efraim 	slave = mlx4_get_slave_indx(dev, vf);
29423f7fb021SRony Efraim 	if (slave < 0)
29433f7fb021SRony Efraim 		return -EINVAL;
29443f7fb021SRony Efraim 
2945a91c772fSMatan Barak 	port = mlx4_slaves_closest_port(dev, slave, port);
2946b01978caSJack Morgenstein 	vf_admin = &priv->mfunc.master.vf_admin[slave].vport[port];
2947b01978caSJack Morgenstein 
2948cda373f4SIdo Shamay 	if (!mlx4_valid_vf_state_change(dev, port, vf_admin, vlan, qos))
2949cda373f4SIdo Shamay 		return -EPERM;
2950cda373f4SIdo Shamay 
29513f7fb021SRony Efraim 	if ((0 == vlan) && (0 == qos))
2952b01978caSJack Morgenstein 		vf_admin->default_vlan = MLX4_VGT;
29533f7fb021SRony Efraim 	else
2954b01978caSJack Morgenstein 		vf_admin->default_vlan = vlan;
2955b01978caSJack Morgenstein 	vf_admin->default_qos = qos;
2956b01978caSJack Morgenstein 
2957cda373f4SIdo Shamay 	/* If rate was configured prior to VST, we saved the configured rate
2958cda373f4SIdo Shamay 	 * in vf_admin->rate and now, if priority supported we enforce the QoS
2959cda373f4SIdo Shamay 	 */
2960cda373f4SIdo Shamay 	if (mlx4_is_vf_vst_and_prio_qos(dev, port, vf_admin) &&
2961cda373f4SIdo Shamay 	    vf_admin->tx_rate)
2962cda373f4SIdo Shamay 		vf_admin->qos_vport = slave;
2963cda373f4SIdo Shamay 
29640a6eac24SRony Efraim 	if (mlx4_master_immediate_activate_vlan_qos(priv, slave, port))
29650a6eac24SRony Efraim 		mlx4_info(dev,
29660a6eac24SRony Efraim 			  "updating vf %d port %d config will take effect on next VF restart\n",
2967b01978caSJack Morgenstein 			  vf, port);
29683f7fb021SRony Efraim 	return 0;
29693f7fb021SRony Efraim }
29703f7fb021SRony Efraim EXPORT_SYMBOL_GPL(mlx4_set_vf_vlan);
2971e6b6a231SRony Efraim 
2972cda373f4SIdo Shamay int mlx4_set_vf_rate(struct mlx4_dev *dev, int port, int vf, int min_tx_rate,
2973cda373f4SIdo Shamay 		     int max_tx_rate)
2974cda373f4SIdo Shamay {
2975cda373f4SIdo Shamay 	int err;
2976cda373f4SIdo Shamay 	int slave;
2977cda373f4SIdo Shamay 	struct mlx4_vport_state *vf_admin;
2978cda373f4SIdo Shamay 	struct mlx4_priv *priv = mlx4_priv(dev);
2979cda373f4SIdo Shamay 
2980cda373f4SIdo Shamay 	if (!mlx4_is_master(dev) ||
2981cda373f4SIdo Shamay 	    !(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_QOS_VPP))
2982cda373f4SIdo Shamay 		return -EPROTONOSUPPORT;
2983cda373f4SIdo Shamay 
2984cda373f4SIdo Shamay 	if (min_tx_rate) {
2985cda373f4SIdo Shamay 		mlx4_info(dev, "Minimum BW share not supported\n");
2986cda373f4SIdo Shamay 		return -EPROTONOSUPPORT;
2987cda373f4SIdo Shamay 	}
2988cda373f4SIdo Shamay 
2989cda373f4SIdo Shamay 	slave = mlx4_get_slave_indx(dev, vf);
2990cda373f4SIdo Shamay 	if (slave < 0)
2991cda373f4SIdo Shamay 		return -EINVAL;
2992cda373f4SIdo Shamay 
2993cda373f4SIdo Shamay 	port = mlx4_slaves_closest_port(dev, slave, port);
2994cda373f4SIdo Shamay 	vf_admin = &priv->mfunc.master.vf_admin[slave].vport[port];
2995cda373f4SIdo Shamay 
2996cda373f4SIdo Shamay 	err = mlx4_set_vport_qos(priv, slave, port, max_tx_rate);
2997cda373f4SIdo Shamay 	if (err) {
2998cda373f4SIdo Shamay 		mlx4_info(dev, "vf %d failed to set rate %d\n", vf,
2999cda373f4SIdo Shamay 			  max_tx_rate);
3000cda373f4SIdo Shamay 		return err;
3001cda373f4SIdo Shamay 	}
3002cda373f4SIdo Shamay 
3003cda373f4SIdo Shamay 	vf_admin->tx_rate = max_tx_rate;
3004cda373f4SIdo Shamay 	/* if VF is not in supported mode (VST with supported prio),
3005cda373f4SIdo Shamay 	 * we do not change vport configuration for its QPs, but save
3006cda373f4SIdo Shamay 	 * the rate, so it will be enforced when it moves to supported
3007cda373f4SIdo Shamay 	 * mode next time.
3008cda373f4SIdo Shamay 	 */
3009cda373f4SIdo Shamay 	if (!mlx4_is_vf_vst_and_prio_qos(dev, port, vf_admin)) {
3010cda373f4SIdo Shamay 		mlx4_info(dev,
3011cda373f4SIdo Shamay 			  "rate set for VF %d when not in valid state\n", vf);
3012cda373f4SIdo Shamay 
3013cda373f4SIdo Shamay 		if (vf_admin->default_vlan != MLX4_VGT)
3014cda373f4SIdo Shamay 			mlx4_info(dev, "VST priority not supported by QoS\n");
3015cda373f4SIdo Shamay 		else
3016cda373f4SIdo Shamay 			mlx4_info(dev, "VF in VGT mode (needed VST)\n");
3017cda373f4SIdo Shamay 
3018cda373f4SIdo Shamay 		mlx4_info(dev,
3019cda373f4SIdo Shamay 			  "rate %d take affect when VF moves to valid state\n",
3020cda373f4SIdo Shamay 			  max_tx_rate);
3021cda373f4SIdo Shamay 		return 0;
3022cda373f4SIdo Shamay 	}
3023cda373f4SIdo Shamay 
3024cda373f4SIdo Shamay 	/* If user sets rate 0 assigning default vport for its QPs */
3025cda373f4SIdo Shamay 	vf_admin->qos_vport = max_tx_rate ? slave : MLX4_VPP_DEFAULT_VPORT;
3026cda373f4SIdo Shamay 
3027cda373f4SIdo Shamay 	if (priv->mfunc.master.slave_state[slave].active &&
3028cda373f4SIdo Shamay 	    dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_UPDATE_QP)
3029cda373f4SIdo Shamay 		mlx4_master_immediate_activate_vlan_qos(priv, slave, port);
3030cda373f4SIdo Shamay 
3031cda373f4SIdo Shamay 	return 0;
3032cda373f4SIdo Shamay }
3033cda373f4SIdo Shamay EXPORT_SYMBOL_GPL(mlx4_set_vf_rate);
3034cda373f4SIdo Shamay 
30355ea8bbfcSJack Morgenstein  /* mlx4_get_slave_default_vlan -
30365ea8bbfcSJack Morgenstein  * return true if VST ( default vlan)
30375ea8bbfcSJack Morgenstein  * if VST, will return vlan & qos (if not NULL)
30385ea8bbfcSJack Morgenstein  */
30395ea8bbfcSJack Morgenstein bool mlx4_get_slave_default_vlan(struct mlx4_dev *dev, int port, int slave,
30405ea8bbfcSJack Morgenstein 				 u16 *vlan, u8 *qos)
30415ea8bbfcSJack Morgenstein {
30425ea8bbfcSJack Morgenstein 	struct mlx4_vport_oper_state *vp_oper;
30435ea8bbfcSJack Morgenstein 	struct mlx4_priv *priv;
30445ea8bbfcSJack Morgenstein 
30455ea8bbfcSJack Morgenstein 	priv = mlx4_priv(dev);
3046a91c772fSMatan Barak 	port = mlx4_slaves_closest_port(dev, slave, port);
30475ea8bbfcSJack Morgenstein 	vp_oper = &priv->mfunc.master.vf_oper[slave].vport[port];
30485ea8bbfcSJack Morgenstein 
30495ea8bbfcSJack Morgenstein 	if (MLX4_VGT != vp_oper->state.default_vlan) {
30505ea8bbfcSJack Morgenstein 		if (vlan)
30515ea8bbfcSJack Morgenstein 			*vlan = vp_oper->state.default_vlan;
30525ea8bbfcSJack Morgenstein 		if (qos)
30535ea8bbfcSJack Morgenstein 			*qos = vp_oper->state.default_qos;
30545ea8bbfcSJack Morgenstein 		return true;
30555ea8bbfcSJack Morgenstein 	}
30565ea8bbfcSJack Morgenstein 	return false;
30575ea8bbfcSJack Morgenstein }
30585ea8bbfcSJack Morgenstein EXPORT_SYMBOL_GPL(mlx4_get_slave_default_vlan);
30595ea8bbfcSJack Morgenstein 
3060e6b6a231SRony Efraim int mlx4_set_vf_spoofchk(struct mlx4_dev *dev, int port, int vf, bool setting)
3061e6b6a231SRony Efraim {
3062e6b6a231SRony Efraim 	struct mlx4_priv *priv = mlx4_priv(dev);
3063e6b6a231SRony Efraim 	struct mlx4_vport_state *s_info;
3064e6b6a231SRony Efraim 	int slave;
3065e6b6a231SRony Efraim 
3066e6b6a231SRony Efraim 	if ((!mlx4_is_master(dev)) ||
3067e6b6a231SRony Efraim 	    !(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_FSM))
3068e6b6a231SRony Efraim 		return -EPROTONOSUPPORT;
3069e6b6a231SRony Efraim 
3070e6b6a231SRony Efraim 	slave = mlx4_get_slave_indx(dev, vf);
3071e6b6a231SRony Efraim 	if (slave < 0)
3072e6b6a231SRony Efraim 		return -EINVAL;
3073e6b6a231SRony Efraim 
3074a91c772fSMatan Barak 	port = mlx4_slaves_closest_port(dev, slave, port);
3075e6b6a231SRony Efraim 	s_info = &priv->mfunc.master.vf_admin[slave].vport[port];
3076e6b6a231SRony Efraim 	s_info->spoofchk = setting;
3077e6b6a231SRony Efraim 
3078e6b6a231SRony Efraim 	return 0;
3079e6b6a231SRony Efraim }
3080e6b6a231SRony Efraim EXPORT_SYMBOL_GPL(mlx4_set_vf_spoofchk);
30812cccb9e4SRony Efraim 
30822cccb9e4SRony Efraim int mlx4_get_vf_config(struct mlx4_dev *dev, int port, int vf, struct ifla_vf_info *ivf)
30832cccb9e4SRony Efraim {
30842cccb9e4SRony Efraim 	struct mlx4_priv *priv = mlx4_priv(dev);
30852cccb9e4SRony Efraim 	struct mlx4_vport_state *s_info;
30862cccb9e4SRony Efraim 	int slave;
30872cccb9e4SRony Efraim 
30882cccb9e4SRony Efraim 	if (!mlx4_is_master(dev))
30892cccb9e4SRony Efraim 		return -EPROTONOSUPPORT;
30902cccb9e4SRony Efraim 
30912cccb9e4SRony Efraim 	slave = mlx4_get_slave_indx(dev, vf);
30922cccb9e4SRony Efraim 	if (slave < 0)
30932cccb9e4SRony Efraim 		return -EINVAL;
30942cccb9e4SRony Efraim 
30952cccb9e4SRony Efraim 	s_info = &priv->mfunc.master.vf_admin[slave].vport[port];
30962cccb9e4SRony Efraim 	ivf->vf = vf;
30972cccb9e4SRony Efraim 
30982cccb9e4SRony Efraim 	/* need to convert it to a func */
30992cccb9e4SRony Efraim 	ivf->mac[0] = ((s_info->mac >> (5*8)) & 0xff);
31002cccb9e4SRony Efraim 	ivf->mac[1] = ((s_info->mac >> (4*8)) & 0xff);
31012cccb9e4SRony Efraim 	ivf->mac[2] = ((s_info->mac >> (3*8)) & 0xff);
31022cccb9e4SRony Efraim 	ivf->mac[3] = ((s_info->mac >> (2*8)) & 0xff);
31032cccb9e4SRony Efraim 	ivf->mac[4] = ((s_info->mac >> (1*8)) & 0xff);
31042cccb9e4SRony Efraim 	ivf->mac[5] = ((s_info->mac)  & 0xff);
31052cccb9e4SRony Efraim 
31062cccb9e4SRony Efraim 	ivf->vlan		= s_info->default_vlan;
31072cccb9e4SRony Efraim 	ivf->qos		= s_info->default_qos;
3108cda373f4SIdo Shamay 
3109cda373f4SIdo Shamay 	if (mlx4_is_vf_vst_and_prio_qos(dev, port, s_info))
3110ed616689SSucheta Chakraborty 		ivf->max_tx_rate = s_info->tx_rate;
3111cda373f4SIdo Shamay 	else
3112cda373f4SIdo Shamay 		ivf->max_tx_rate = 0;
3113cda373f4SIdo Shamay 
3114ed616689SSucheta Chakraborty 	ivf->min_tx_rate	= 0;
31152cccb9e4SRony Efraim 	ivf->spoofchk		= s_info->spoofchk;
3116948e306dSRony Efraim 	ivf->linkstate		= s_info->link_state;
31172cccb9e4SRony Efraim 
31182cccb9e4SRony Efraim 	return 0;
31192cccb9e4SRony Efraim }
31202cccb9e4SRony Efraim EXPORT_SYMBOL_GPL(mlx4_get_vf_config);
3121948e306dSRony Efraim 
3122948e306dSRony Efraim int mlx4_set_vf_link_state(struct mlx4_dev *dev, int port, int vf, int link_state)
3123948e306dSRony Efraim {
3124948e306dSRony Efraim 	struct mlx4_priv *priv = mlx4_priv(dev);
3125948e306dSRony Efraim 	struct mlx4_vport_state *s_info;
3126948e306dSRony Efraim 	int slave;
3127948e306dSRony Efraim 	u8 link_stat_event;
3128948e306dSRony Efraim 
3129948e306dSRony Efraim 	slave = mlx4_get_slave_indx(dev, vf);
3130948e306dSRony Efraim 	if (slave < 0)
3131948e306dSRony Efraim 		return -EINVAL;
3132948e306dSRony Efraim 
3133a91c772fSMatan Barak 	port = mlx4_slaves_closest_port(dev, slave, port);
3134948e306dSRony Efraim 	switch (link_state) {
3135948e306dSRony Efraim 	case IFLA_VF_LINK_STATE_AUTO:
3136948e306dSRony Efraim 		/* get current link state */
3137948e306dSRony Efraim 		if (!priv->sense.do_sense_port[port])
3138948e306dSRony Efraim 			link_stat_event = MLX4_PORT_CHANGE_SUBTYPE_ACTIVE;
3139948e306dSRony Efraim 		else
3140948e306dSRony Efraim 			link_stat_event = MLX4_PORT_CHANGE_SUBTYPE_DOWN;
3141948e306dSRony Efraim 	    break;
3142948e306dSRony Efraim 
3143948e306dSRony Efraim 	case IFLA_VF_LINK_STATE_ENABLE:
3144948e306dSRony Efraim 		link_stat_event = MLX4_PORT_CHANGE_SUBTYPE_ACTIVE;
3145948e306dSRony Efraim 	    break;
3146948e306dSRony Efraim 
3147948e306dSRony Efraim 	case IFLA_VF_LINK_STATE_DISABLE:
3148948e306dSRony Efraim 		link_stat_event = MLX4_PORT_CHANGE_SUBTYPE_DOWN;
3149948e306dSRony Efraim 	    break;
3150948e306dSRony Efraim 
3151948e306dSRony Efraim 	default:
3152948e306dSRony Efraim 		mlx4_warn(dev, "unknown value for link_state %02x on slave %d port %d\n",
3153948e306dSRony Efraim 			  link_state, slave, port);
3154948e306dSRony Efraim 		return -EINVAL;
3155948e306dSRony Efraim 	};
3156948e306dSRony Efraim 	s_info = &priv->mfunc.master.vf_admin[slave].vport[port];
3157948e306dSRony Efraim 	s_info->link_state = link_state;
3158948e306dSRony Efraim 
3159948e306dSRony Efraim 	/* send event */
3160948e306dSRony Efraim 	mlx4_gen_port_state_change_eqe(dev, slave, port, link_stat_event);
31610a6eac24SRony Efraim 
31620a6eac24SRony Efraim 	if (mlx4_master_immediate_activate_vlan_qos(priv, slave, port))
31630a6eac24SRony Efraim 		mlx4_dbg(dev,
31640a6eac24SRony Efraim 			 "updating vf %d port %d no link state HW enforcment\n",
31650a6eac24SRony Efraim 			 vf, port);
3166948e306dSRony Efraim 	return 0;
3167948e306dSRony Efraim }
3168948e306dSRony Efraim EXPORT_SYMBOL_GPL(mlx4_set_vf_link_state);
316997982f5aSJack Morgenstein 
31709616982fSEran Ben Elisha int mlx4_get_counter_stats(struct mlx4_dev *dev, int counter_index,
31719616982fSEran Ben Elisha 			   struct mlx4_counter *counter_stats, int reset)
31729616982fSEran Ben Elisha {
31739616982fSEran Ben Elisha 	struct mlx4_cmd_mailbox *mailbox = NULL;
31749616982fSEran Ben Elisha 	struct mlx4_counter *tmp_counter;
31759616982fSEran Ben Elisha 	int err;
31769616982fSEran Ben Elisha 	u32 if_stat_in_mod;
31779616982fSEran Ben Elisha 
31789616982fSEran Ben Elisha 	if (!counter_stats)
31799616982fSEran Ben Elisha 		return -EINVAL;
31809616982fSEran Ben Elisha 
31819616982fSEran Ben Elisha 	if (counter_index == MLX4_SINK_COUNTER_INDEX(dev))
31829616982fSEran Ben Elisha 		return 0;
31839616982fSEran Ben Elisha 
31849616982fSEran Ben Elisha 	mailbox = mlx4_alloc_cmd_mailbox(dev);
31859616982fSEran Ben Elisha 	if (IS_ERR(mailbox))
31869616982fSEran Ben Elisha 		return PTR_ERR(mailbox);
31879616982fSEran Ben Elisha 
31889616982fSEran Ben Elisha 	memset(mailbox->buf, 0, sizeof(struct mlx4_counter));
31899616982fSEran Ben Elisha 	if_stat_in_mod = counter_index;
31909616982fSEran Ben Elisha 	if (reset)
31919616982fSEran Ben Elisha 		if_stat_in_mod |= MLX4_QUERY_IF_STAT_RESET;
31929616982fSEran Ben Elisha 	err = mlx4_cmd_box(dev, 0, mailbox->dma,
31939616982fSEran Ben Elisha 			   if_stat_in_mod, 0,
31949616982fSEran Ben Elisha 			   MLX4_CMD_QUERY_IF_STAT,
31959616982fSEran Ben Elisha 			   MLX4_CMD_TIME_CLASS_C,
31969616982fSEran Ben Elisha 			   MLX4_CMD_NATIVE);
31979616982fSEran Ben Elisha 	if (err) {
31989616982fSEran Ben Elisha 		mlx4_dbg(dev, "%s: failed to read statistics for counter index %d\n",
31999616982fSEran Ben Elisha 			 __func__, counter_index);
32009616982fSEran Ben Elisha 		goto if_stat_out;
32019616982fSEran Ben Elisha 	}
32029616982fSEran Ben Elisha 	tmp_counter = (struct mlx4_counter *)mailbox->buf;
32039616982fSEran Ben Elisha 	counter_stats->counter_mode = tmp_counter->counter_mode;
32049616982fSEran Ben Elisha 	if (counter_stats->counter_mode == 0) {
32059616982fSEran Ben Elisha 		counter_stats->rx_frames =
32069616982fSEran Ben Elisha 			cpu_to_be64(be64_to_cpu(counter_stats->rx_frames) +
32079616982fSEran Ben Elisha 				    be64_to_cpu(tmp_counter->rx_frames));
32089616982fSEran Ben Elisha 		counter_stats->tx_frames =
32099616982fSEran Ben Elisha 			cpu_to_be64(be64_to_cpu(counter_stats->tx_frames) +
32109616982fSEran Ben Elisha 				    be64_to_cpu(tmp_counter->tx_frames));
32119616982fSEran Ben Elisha 		counter_stats->rx_bytes =
32129616982fSEran Ben Elisha 			cpu_to_be64(be64_to_cpu(counter_stats->rx_bytes) +
32139616982fSEran Ben Elisha 				    be64_to_cpu(tmp_counter->rx_bytes));
32149616982fSEran Ben Elisha 		counter_stats->tx_bytes =
32159616982fSEran Ben Elisha 			cpu_to_be64(be64_to_cpu(counter_stats->tx_bytes) +
32169616982fSEran Ben Elisha 				    be64_to_cpu(tmp_counter->tx_bytes));
32179616982fSEran Ben Elisha 	}
32189616982fSEran Ben Elisha 
32199616982fSEran Ben Elisha if_stat_out:
32209616982fSEran Ben Elisha 	mlx4_free_cmd_mailbox(dev, mailbox);
32219616982fSEran Ben Elisha 
32229616982fSEran Ben Elisha 	return err;
32239616982fSEran Ben Elisha }
32249616982fSEran Ben Elisha EXPORT_SYMBOL_GPL(mlx4_get_counter_stats);
32259616982fSEran Ben Elisha 
3226*62a89055SEran Ben Elisha int mlx4_get_vf_stats(struct mlx4_dev *dev, int port, int vf_idx,
3227*62a89055SEran Ben Elisha 		      struct ifla_vf_stats *vf_stats)
3228*62a89055SEran Ben Elisha {
3229*62a89055SEran Ben Elisha 	struct mlx4_counter tmp_vf_stats;
3230*62a89055SEran Ben Elisha 	int slave;
3231*62a89055SEran Ben Elisha 	int err = 0;
3232*62a89055SEran Ben Elisha 
3233*62a89055SEran Ben Elisha 	if (!vf_stats)
3234*62a89055SEran Ben Elisha 		return -EINVAL;
3235*62a89055SEran Ben Elisha 
3236*62a89055SEran Ben Elisha 	if (!mlx4_is_master(dev))
3237*62a89055SEran Ben Elisha 		return -EPROTONOSUPPORT;
3238*62a89055SEran Ben Elisha 
3239*62a89055SEran Ben Elisha 	slave = mlx4_get_slave_indx(dev, vf_idx);
3240*62a89055SEran Ben Elisha 	if (slave < 0)
3241*62a89055SEran Ben Elisha 		return -EINVAL;
3242*62a89055SEran Ben Elisha 
3243*62a89055SEran Ben Elisha 	port = mlx4_slaves_closest_port(dev, slave, port);
3244*62a89055SEran Ben Elisha 	err = mlx4_calc_vf_counters(dev, slave, port, &tmp_vf_stats);
3245*62a89055SEran Ben Elisha 	if (!err && tmp_vf_stats.counter_mode == 0) {
3246*62a89055SEran Ben Elisha 		vf_stats->rx_packets = be64_to_cpu(tmp_vf_stats.rx_frames);
3247*62a89055SEran Ben Elisha 		vf_stats->tx_packets = be64_to_cpu(tmp_vf_stats.tx_frames);
3248*62a89055SEran Ben Elisha 		vf_stats->rx_bytes = be64_to_cpu(tmp_vf_stats.rx_bytes);
3249*62a89055SEran Ben Elisha 		vf_stats->tx_bytes = be64_to_cpu(tmp_vf_stats.tx_bytes);
3250*62a89055SEran Ben Elisha 	}
3251*62a89055SEran Ben Elisha 
3252*62a89055SEran Ben Elisha 	return err;
3253*62a89055SEran Ben Elisha }
3254*62a89055SEran Ben Elisha EXPORT_SYMBOL_GPL(mlx4_get_vf_stats);
3255*62a89055SEran Ben Elisha 
325697982f5aSJack Morgenstein int mlx4_vf_smi_enabled(struct mlx4_dev *dev, int slave, int port)
325797982f5aSJack Morgenstein {
325899ec41d0SJack Morgenstein 	struct mlx4_priv *priv = mlx4_priv(dev);
325999ec41d0SJack Morgenstein 
326099ec41d0SJack Morgenstein 	if (slave < 1 || slave >= dev->num_slaves ||
326199ec41d0SJack Morgenstein 	    port < 1 || port > MLX4_MAX_PORTS)
326297982f5aSJack Morgenstein 		return 0;
326399ec41d0SJack Morgenstein 
326499ec41d0SJack Morgenstein 	return priv->mfunc.master.vf_oper[slave].smi_enabled[port] ==
326599ec41d0SJack Morgenstein 		MLX4_VF_SMI_ENABLED;
326697982f5aSJack Morgenstein }
326797982f5aSJack Morgenstein EXPORT_SYMBOL_GPL(mlx4_vf_smi_enabled);
326865fed8a8SJack Morgenstein 
326965fed8a8SJack Morgenstein int mlx4_vf_get_enable_smi_admin(struct mlx4_dev *dev, int slave, int port)
327065fed8a8SJack Morgenstein {
327165fed8a8SJack Morgenstein 	struct mlx4_priv *priv = mlx4_priv(dev);
327265fed8a8SJack Morgenstein 
327365fed8a8SJack Morgenstein 	if (slave == mlx4_master_func_num(dev))
327465fed8a8SJack Morgenstein 		return 1;
327565fed8a8SJack Morgenstein 
327665fed8a8SJack Morgenstein 	if (slave < 1 || slave >= dev->num_slaves ||
327765fed8a8SJack Morgenstein 	    port < 1 || port > MLX4_MAX_PORTS)
327865fed8a8SJack Morgenstein 		return 0;
327965fed8a8SJack Morgenstein 
328065fed8a8SJack Morgenstein 	return priv->mfunc.master.vf_admin[slave].enable_smi[port] ==
328165fed8a8SJack Morgenstein 		MLX4_VF_SMI_ENABLED;
328265fed8a8SJack Morgenstein }
328365fed8a8SJack Morgenstein EXPORT_SYMBOL_GPL(mlx4_vf_get_enable_smi_admin);
328465fed8a8SJack Morgenstein 
328565fed8a8SJack Morgenstein int mlx4_vf_set_enable_smi_admin(struct mlx4_dev *dev, int slave, int port,
328665fed8a8SJack Morgenstein 				 int enabled)
328765fed8a8SJack Morgenstein {
328865fed8a8SJack Morgenstein 	struct mlx4_priv *priv = mlx4_priv(dev);
3289be9b9ecaSOr Gerlitz 	struct mlx4_active_ports actv_ports = mlx4_get_active_ports(
3290be9b9ecaSOr Gerlitz 			&priv->dev, slave);
3291be9b9ecaSOr Gerlitz 	int min_port = find_first_bit(actv_ports.ports,
3292be9b9ecaSOr Gerlitz 				      priv->dev.caps.num_ports) + 1;
3293be9b9ecaSOr Gerlitz 	int max_port = min_port - 1 +
3294be9b9ecaSOr Gerlitz 		bitmap_weight(actv_ports.ports, priv->dev.caps.num_ports);
329565fed8a8SJack Morgenstein 
329665fed8a8SJack Morgenstein 	if (slave == mlx4_master_func_num(dev))
329765fed8a8SJack Morgenstein 		return 0;
329865fed8a8SJack Morgenstein 
329965fed8a8SJack Morgenstein 	if (slave < 1 || slave >= dev->num_slaves ||
330065fed8a8SJack Morgenstein 	    port < 1 || port > MLX4_MAX_PORTS ||
330165fed8a8SJack Morgenstein 	    enabled < 0 || enabled > 1)
330265fed8a8SJack Morgenstein 		return -EINVAL;
330365fed8a8SJack Morgenstein 
3304be9b9ecaSOr Gerlitz 	if (min_port == max_port && dev->caps.num_ports > 1) {
3305be9b9ecaSOr Gerlitz 		mlx4_info(dev, "SMI access disallowed for single ported VFs\n");
3306be9b9ecaSOr Gerlitz 		return -EPROTONOSUPPORT;
3307be9b9ecaSOr Gerlitz 	}
3308be9b9ecaSOr Gerlitz 
330965fed8a8SJack Morgenstein 	priv->mfunc.master.vf_admin[slave].enable_smi[port] = enabled;
331065fed8a8SJack Morgenstein 	return 0;
331165fed8a8SJack Morgenstein }
331265fed8a8SJack Morgenstein EXPORT_SYMBOL_GPL(mlx4_vf_set_enable_smi_admin);
3313