1527a6266SJeff Kirsher /* 2527a6266SJeff Kirsher * New driver for Marvell Yukon 2 chipset. 3527a6266SJeff Kirsher * Based on earlier sk98lin, and skge driver. 4527a6266SJeff Kirsher * 5527a6266SJeff Kirsher * This driver intentionally does not support all the features 6527a6266SJeff Kirsher * of the original driver such as link fail-over and link management because 7527a6266SJeff Kirsher * those should be done at higher levels. 8527a6266SJeff Kirsher * 9527a6266SJeff Kirsher * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org> 10527a6266SJeff Kirsher * 11527a6266SJeff Kirsher * This program is free software; you can redistribute it and/or modify 12527a6266SJeff Kirsher * it under the terms of the GNU General Public License as published by 13527a6266SJeff Kirsher * the Free Software Foundation; either version 2 of the License. 14527a6266SJeff Kirsher * 15527a6266SJeff Kirsher * This program is distributed in the hope that it will be useful, 16527a6266SJeff Kirsher * but WITHOUT ANY WARRANTY; without even the implied warranty of 17527a6266SJeff Kirsher * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 18527a6266SJeff Kirsher * GNU General Public License for more details. 19527a6266SJeff Kirsher * 20527a6266SJeff Kirsher * You should have received a copy of the GNU General Public License 21527a6266SJeff Kirsher * along with this program; if not, write to the Free Software 22527a6266SJeff Kirsher * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. 23527a6266SJeff Kirsher */ 24527a6266SJeff Kirsher 25527a6266SJeff Kirsher #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 26527a6266SJeff Kirsher 27527a6266SJeff Kirsher #include <linux/crc32.h> 28527a6266SJeff Kirsher #include <linux/kernel.h> 29527a6266SJeff Kirsher #include <linux/module.h> 30527a6266SJeff Kirsher #include <linux/netdevice.h> 31527a6266SJeff Kirsher #include <linux/dma-mapping.h> 32527a6266SJeff Kirsher #include <linux/etherdevice.h> 33527a6266SJeff Kirsher #include <linux/ethtool.h> 34527a6266SJeff Kirsher #include <linux/pci.h> 35527a6266SJeff Kirsher #include <linux/interrupt.h> 36527a6266SJeff Kirsher #include <linux/ip.h> 37527a6266SJeff Kirsher #include <linux/slab.h> 38527a6266SJeff Kirsher #include <net/ip.h> 39527a6266SJeff Kirsher #include <linux/tcp.h> 40527a6266SJeff Kirsher #include <linux/in.h> 41527a6266SJeff Kirsher #include <linux/delay.h> 42527a6266SJeff Kirsher #include <linux/workqueue.h> 43527a6266SJeff Kirsher #include <linux/if_vlan.h> 44527a6266SJeff Kirsher #include <linux/prefetch.h> 45527a6266SJeff Kirsher #include <linux/debugfs.h> 46527a6266SJeff Kirsher #include <linux/mii.h> 473ee2f8ceSTim Harvey #include <linux/of_device.h> 483ee2f8ceSTim Harvey #include <linux/of_net.h> 49527a6266SJeff Kirsher 50527a6266SJeff Kirsher #include <asm/irq.h> 51527a6266SJeff Kirsher 52527a6266SJeff Kirsher #include "sky2.h" 53527a6266SJeff Kirsher 54527a6266SJeff Kirsher #define DRV_NAME "sky2" 55d9fa7c86Sstephen hemminger #define DRV_VERSION "1.30" 56527a6266SJeff Kirsher 57527a6266SJeff Kirsher /* 58527a6266SJeff Kirsher * The Yukon II chipset takes 64 bit command blocks (called list elements) 59527a6266SJeff Kirsher * that are organized into three (receive, transmit, status) different rings 60527a6266SJeff Kirsher * similar to Tigon3. 61527a6266SJeff Kirsher */ 62527a6266SJeff Kirsher 63527a6266SJeff Kirsher #define RX_LE_SIZE 1024 64527a6266SJeff Kirsher #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le)) 65527a6266SJeff Kirsher #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2) 66527a6266SJeff Kirsher #define RX_DEF_PENDING RX_MAX_PENDING 67527a6266SJeff Kirsher 68527a6266SJeff Kirsher /* This is the worst case number of transmit list elements for a single skb: 69527a6266SJeff Kirsher VLAN:GSO + CKSUM + Data + skb_frags * DMA */ 70527a6266SJeff Kirsher #define MAX_SKB_TX_LE (2 + (sizeof(dma_addr_t)/sizeof(u32))*(MAX_SKB_FRAGS+1)) 71527a6266SJeff Kirsher #define TX_MIN_PENDING (MAX_SKB_TX_LE+1) 72527a6266SJeff Kirsher #define TX_MAX_PENDING 1024 73b1cb8256Sstephen hemminger #define TX_DEF_PENDING 63 74527a6266SJeff Kirsher 75527a6266SJeff Kirsher #define TX_WATCHDOG (5 * HZ) 76527a6266SJeff Kirsher #define NAPI_WEIGHT 64 77527a6266SJeff Kirsher #define PHY_RETRIES 1000 78527a6266SJeff Kirsher 79527a6266SJeff Kirsher #define SKY2_EEPROM_MAGIC 0x9955aabb 80527a6266SJeff Kirsher 81527a6266SJeff Kirsher #define RING_NEXT(x, s) (((x)+1) & ((s)-1)) 82527a6266SJeff Kirsher 83527a6266SJeff Kirsher static const u32 default_msg = 84527a6266SJeff Kirsher NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK 85527a6266SJeff Kirsher | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR 86527a6266SJeff Kirsher | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN; 87527a6266SJeff Kirsher 88527a6266SJeff Kirsher static int debug = -1; /* defaults above */ 89527a6266SJeff Kirsher module_param(debug, int, 0); 90527a6266SJeff Kirsher MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)"); 91527a6266SJeff Kirsher 92527a6266SJeff Kirsher static int copybreak __read_mostly = 128; 93527a6266SJeff Kirsher module_param(copybreak, int, 0); 94527a6266SJeff Kirsher MODULE_PARM_DESC(copybreak, "Receive copy threshold"); 95527a6266SJeff Kirsher 96527a6266SJeff Kirsher static int disable_msi = 0; 97527a6266SJeff Kirsher module_param(disable_msi, int, 0); 98527a6266SJeff Kirsher MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)"); 99527a6266SJeff Kirsher 1005676cc7bSstephen hemminger static int legacy_pme = 0; 1015676cc7bSstephen hemminger module_param(legacy_pme, int, 0); 1025676cc7bSstephen hemminger MODULE_PARM_DESC(legacy_pme, "Legacy power management"); 1035676cc7bSstephen hemminger 1049baa3c34SBenoit Taine static const struct pci_device_id sky2_id_table[] = { 105527a6266SJeff Kirsher { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */ 106527a6266SJeff Kirsher { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */ 107527a6266SJeff Kirsher { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E01) }, /* SK-9E21M */ 108527a6266SJeff Kirsher { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */ 109527a6266SJeff Kirsher { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */ 110527a6266SJeff Kirsher { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */ 111527a6266SJeff Kirsher { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */ 112527a6266SJeff Kirsher { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */ 113527a6266SJeff Kirsher { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */ 114527a6266SJeff Kirsher { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */ 115527a6266SJeff Kirsher { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */ 116527a6266SJeff Kirsher { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */ 117527a6266SJeff Kirsher { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */ 118527a6266SJeff Kirsher { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */ 119527a6266SJeff Kirsher { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */ 120527a6266SJeff Kirsher { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */ 121527a6266SJeff Kirsher { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */ 122527a6266SJeff Kirsher { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */ 123527a6266SJeff Kirsher { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */ 124527a6266SJeff Kirsher { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */ 125527a6266SJeff Kirsher { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */ 126527a6266SJeff Kirsher { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */ 127527a6266SJeff Kirsher { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */ 128527a6266SJeff Kirsher { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */ 129527a6266SJeff Kirsher { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */ 130527a6266SJeff Kirsher { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */ 131527a6266SJeff Kirsher { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */ 132527a6266SJeff Kirsher { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */ 133527a6266SJeff Kirsher { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */ 134527a6266SJeff Kirsher { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */ 135527a6266SJeff Kirsher { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */ 136527a6266SJeff Kirsher { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */ 137527a6266SJeff Kirsher { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */ 138527a6266SJeff Kirsher { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */ 139527a6266SJeff Kirsher { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */ 140527a6266SJeff Kirsher { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */ 141527a6266SJeff Kirsher { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */ 142527a6266SJeff Kirsher { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */ 143527a6266SJeff Kirsher { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */ 144527a6266SJeff Kirsher { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */ 145527a6266SJeff Kirsher { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4381) }, /* 88E8059 */ 1460e767324SMirko Lindner { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4382) }, /* 88E8079 */ 147527a6266SJeff Kirsher { 0 } 148527a6266SJeff Kirsher }; 149527a6266SJeff Kirsher 150527a6266SJeff Kirsher MODULE_DEVICE_TABLE(pci, sky2_id_table); 151527a6266SJeff Kirsher 152527a6266SJeff Kirsher /* Avoid conditionals by using array */ 153527a6266SJeff Kirsher static const unsigned txqaddr[] = { Q_XA1, Q_XA2 }; 154527a6266SJeff Kirsher static const unsigned rxqaddr[] = { Q_R1, Q_R2 }; 155527a6266SJeff Kirsher static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 }; 156527a6266SJeff Kirsher 157527a6266SJeff Kirsher static void sky2_set_multicast(struct net_device *dev); 1580bdb0bd0Sstephen hemminger static irqreturn_t sky2_intr(int irq, void *dev_id); 159527a6266SJeff Kirsher 160527a6266SJeff Kirsher /* Access to PHY via serial interconnect */ 161527a6266SJeff Kirsher static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val) 162527a6266SJeff Kirsher { 163527a6266SJeff Kirsher int i; 164527a6266SJeff Kirsher 165527a6266SJeff Kirsher gma_write16(hw, port, GM_SMI_DATA, val); 166527a6266SJeff Kirsher gma_write16(hw, port, GM_SMI_CTRL, 167527a6266SJeff Kirsher GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg)); 168527a6266SJeff Kirsher 169527a6266SJeff Kirsher for (i = 0; i < PHY_RETRIES; i++) { 170527a6266SJeff Kirsher u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL); 171527a6266SJeff Kirsher if (ctrl == 0xffff) 172527a6266SJeff Kirsher goto io_error; 173527a6266SJeff Kirsher 174527a6266SJeff Kirsher if (!(ctrl & GM_SMI_CT_BUSY)) 175527a6266SJeff Kirsher return 0; 176527a6266SJeff Kirsher 177527a6266SJeff Kirsher udelay(10); 178527a6266SJeff Kirsher } 179527a6266SJeff Kirsher 180527a6266SJeff Kirsher dev_warn(&hw->pdev->dev, "%s: phy write timeout\n", hw->dev[port]->name); 181527a6266SJeff Kirsher return -ETIMEDOUT; 182527a6266SJeff Kirsher 183527a6266SJeff Kirsher io_error: 184527a6266SJeff Kirsher dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name); 185527a6266SJeff Kirsher return -EIO; 186527a6266SJeff Kirsher } 187527a6266SJeff Kirsher 188527a6266SJeff Kirsher static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val) 189527a6266SJeff Kirsher { 190527a6266SJeff Kirsher int i; 191527a6266SJeff Kirsher 192527a6266SJeff Kirsher gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) 193527a6266SJeff Kirsher | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD); 194527a6266SJeff Kirsher 195527a6266SJeff Kirsher for (i = 0; i < PHY_RETRIES; i++) { 196527a6266SJeff Kirsher u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL); 197527a6266SJeff Kirsher if (ctrl == 0xffff) 198527a6266SJeff Kirsher goto io_error; 199527a6266SJeff Kirsher 200527a6266SJeff Kirsher if (ctrl & GM_SMI_CT_RD_VAL) { 201527a6266SJeff Kirsher *val = gma_read16(hw, port, GM_SMI_DATA); 202527a6266SJeff Kirsher return 0; 203527a6266SJeff Kirsher } 204527a6266SJeff Kirsher 205527a6266SJeff Kirsher udelay(10); 206527a6266SJeff Kirsher } 207527a6266SJeff Kirsher 208527a6266SJeff Kirsher dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name); 209527a6266SJeff Kirsher return -ETIMEDOUT; 210527a6266SJeff Kirsher io_error: 211527a6266SJeff Kirsher dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name); 212527a6266SJeff Kirsher return -EIO; 213527a6266SJeff Kirsher } 214527a6266SJeff Kirsher 215527a6266SJeff Kirsher static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg) 216527a6266SJeff Kirsher { 217527a6266SJeff Kirsher u16 v; 218527a6266SJeff Kirsher __gm_phy_read(hw, port, reg, &v); 219527a6266SJeff Kirsher return v; 220527a6266SJeff Kirsher } 221527a6266SJeff Kirsher 222527a6266SJeff Kirsher 223527a6266SJeff Kirsher static void sky2_power_on(struct sky2_hw *hw) 224527a6266SJeff Kirsher { 225527a6266SJeff Kirsher /* switch power to VCC (WA for VAUX problem) */ 226527a6266SJeff Kirsher sky2_write8(hw, B0_POWER_CTRL, 227527a6266SJeff Kirsher PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON); 228527a6266SJeff Kirsher 229527a6266SJeff Kirsher /* disable Core Clock Division, */ 230527a6266SJeff Kirsher sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS); 231527a6266SJeff Kirsher 232527a6266SJeff Kirsher if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1) 233527a6266SJeff Kirsher /* enable bits are inverted */ 234527a6266SJeff Kirsher sky2_write8(hw, B2_Y2_CLK_GATE, 235527a6266SJeff Kirsher Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS | 236527a6266SJeff Kirsher Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS | 237527a6266SJeff Kirsher Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS); 238527a6266SJeff Kirsher else 239527a6266SJeff Kirsher sky2_write8(hw, B2_Y2_CLK_GATE, 0); 240527a6266SJeff Kirsher 241527a6266SJeff Kirsher if (hw->flags & SKY2_HW_ADV_POWER_CTL) { 242527a6266SJeff Kirsher u32 reg; 243527a6266SJeff Kirsher 244527a6266SJeff Kirsher sky2_pci_write32(hw, PCI_DEV_REG3, 0); 245527a6266SJeff Kirsher 246527a6266SJeff Kirsher reg = sky2_pci_read32(hw, PCI_DEV_REG4); 247527a6266SJeff Kirsher /* set all bits to 0 except bits 15..12 and 8 */ 248527a6266SJeff Kirsher reg &= P_ASPM_CONTROL_MSK; 249527a6266SJeff Kirsher sky2_pci_write32(hw, PCI_DEV_REG4, reg); 250527a6266SJeff Kirsher 251527a6266SJeff Kirsher reg = sky2_pci_read32(hw, PCI_DEV_REG5); 252527a6266SJeff Kirsher /* set all bits to 0 except bits 28 & 27 */ 253527a6266SJeff Kirsher reg &= P_CTL_TIM_VMAIN_AV_MSK; 254527a6266SJeff Kirsher sky2_pci_write32(hw, PCI_DEV_REG5, reg); 255527a6266SJeff Kirsher 256527a6266SJeff Kirsher sky2_pci_write32(hw, PCI_CFG_REG_1, 0); 257527a6266SJeff Kirsher 258527a6266SJeff Kirsher sky2_write16(hw, B0_CTST, Y2_HW_WOL_ON); 259527a6266SJeff Kirsher 260527a6266SJeff Kirsher /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */ 261527a6266SJeff Kirsher reg = sky2_read32(hw, B2_GP_IO); 262527a6266SJeff Kirsher reg |= GLB_GPIO_STAT_RACE_DIS; 263527a6266SJeff Kirsher sky2_write32(hw, B2_GP_IO, reg); 264527a6266SJeff Kirsher 265527a6266SJeff Kirsher sky2_read32(hw, B2_GP_IO); 266527a6266SJeff Kirsher } 267527a6266SJeff Kirsher 268527a6266SJeff Kirsher /* Turn on "driver loaded" LED */ 269527a6266SJeff Kirsher sky2_write16(hw, B0_CTST, Y2_LED_STAT_ON); 270527a6266SJeff Kirsher } 271527a6266SJeff Kirsher 272527a6266SJeff Kirsher static void sky2_power_aux(struct sky2_hw *hw) 273527a6266SJeff Kirsher { 274527a6266SJeff Kirsher if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1) 275527a6266SJeff Kirsher sky2_write8(hw, B2_Y2_CLK_GATE, 0); 276527a6266SJeff Kirsher else 277527a6266SJeff Kirsher /* enable bits are inverted */ 278527a6266SJeff Kirsher sky2_write8(hw, B2_Y2_CLK_GATE, 279527a6266SJeff Kirsher Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS | 280527a6266SJeff Kirsher Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS | 281527a6266SJeff Kirsher Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS); 282527a6266SJeff Kirsher 283527a6266SJeff Kirsher /* switch power to VAUX if supported and PME from D3cold */ 284527a6266SJeff Kirsher if ( (sky2_read32(hw, B0_CTST) & Y2_VAUX_AVAIL) && 285527a6266SJeff Kirsher pci_pme_capable(hw->pdev, PCI_D3cold)) 286527a6266SJeff Kirsher sky2_write8(hw, B0_POWER_CTRL, 287527a6266SJeff Kirsher (PC_VAUX_ENA | PC_VCC_ENA | 288527a6266SJeff Kirsher PC_VAUX_ON | PC_VCC_OFF)); 289527a6266SJeff Kirsher 290527a6266SJeff Kirsher /* turn off "driver loaded LED" */ 291527a6266SJeff Kirsher sky2_write16(hw, B0_CTST, Y2_LED_STAT_OFF); 292527a6266SJeff Kirsher } 293527a6266SJeff Kirsher 294527a6266SJeff Kirsher static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port) 295527a6266SJeff Kirsher { 296527a6266SJeff Kirsher u16 reg; 297527a6266SJeff Kirsher 298527a6266SJeff Kirsher /* disable all GMAC IRQ's */ 299527a6266SJeff Kirsher sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0); 300527a6266SJeff Kirsher 301527a6266SJeff Kirsher gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */ 302527a6266SJeff Kirsher gma_write16(hw, port, GM_MC_ADDR_H2, 0); 303527a6266SJeff Kirsher gma_write16(hw, port, GM_MC_ADDR_H3, 0); 304527a6266SJeff Kirsher gma_write16(hw, port, GM_MC_ADDR_H4, 0); 305527a6266SJeff Kirsher 306527a6266SJeff Kirsher reg = gma_read16(hw, port, GM_RX_CTRL); 307527a6266SJeff Kirsher reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA; 308527a6266SJeff Kirsher gma_write16(hw, port, GM_RX_CTRL, reg); 309527a6266SJeff Kirsher } 310527a6266SJeff Kirsher 311527a6266SJeff Kirsher /* flow control to advertise bits */ 312527a6266SJeff Kirsher static const u16 copper_fc_adv[] = { 313527a6266SJeff Kirsher [FC_NONE] = 0, 314527a6266SJeff Kirsher [FC_TX] = PHY_M_AN_ASP, 315527a6266SJeff Kirsher [FC_RX] = PHY_M_AN_PC, 316527a6266SJeff Kirsher [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP, 317527a6266SJeff Kirsher }; 318527a6266SJeff Kirsher 319527a6266SJeff Kirsher /* flow control to advertise bits when using 1000BaseX */ 320527a6266SJeff Kirsher static const u16 fiber_fc_adv[] = { 321527a6266SJeff Kirsher [FC_NONE] = PHY_M_P_NO_PAUSE_X, 322527a6266SJeff Kirsher [FC_TX] = PHY_M_P_ASYM_MD_X, 323527a6266SJeff Kirsher [FC_RX] = PHY_M_P_SYM_MD_X, 324527a6266SJeff Kirsher [FC_BOTH] = PHY_M_P_BOTH_MD_X, 325527a6266SJeff Kirsher }; 326527a6266SJeff Kirsher 327527a6266SJeff Kirsher /* flow control to GMA disable bits */ 328527a6266SJeff Kirsher static const u16 gm_fc_disable[] = { 329527a6266SJeff Kirsher [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS, 330527a6266SJeff Kirsher [FC_TX] = GM_GPCR_FC_RX_DIS, 331527a6266SJeff Kirsher [FC_RX] = GM_GPCR_FC_TX_DIS, 332527a6266SJeff Kirsher [FC_BOTH] = 0, 333527a6266SJeff Kirsher }; 334527a6266SJeff Kirsher 335527a6266SJeff Kirsher 336527a6266SJeff Kirsher static void sky2_phy_init(struct sky2_hw *hw, unsigned port) 337527a6266SJeff Kirsher { 338527a6266SJeff Kirsher struct sky2_port *sky2 = netdev_priv(hw->dev[port]); 339527a6266SJeff Kirsher u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg; 340527a6266SJeff Kirsher 341527a6266SJeff Kirsher if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) && 342527a6266SJeff Kirsher !(hw->flags & SKY2_HW_NEWER_PHY)) { 343527a6266SJeff Kirsher u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL); 344527a6266SJeff Kirsher 345527a6266SJeff Kirsher ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK | 346527a6266SJeff Kirsher PHY_M_EC_MAC_S_MSK); 347527a6266SJeff Kirsher ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ); 348527a6266SJeff Kirsher 349527a6266SJeff Kirsher /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */ 350527a6266SJeff Kirsher if (hw->chip_id == CHIP_ID_YUKON_EC) 351527a6266SJeff Kirsher /* set downshift counter to 3x and enable downshift */ 352527a6266SJeff Kirsher ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA; 353527a6266SJeff Kirsher else 354527a6266SJeff Kirsher /* set master & slave downshift counter to 1x */ 355527a6266SJeff Kirsher ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1); 356527a6266SJeff Kirsher 357527a6266SJeff Kirsher gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl); 358527a6266SJeff Kirsher } 359527a6266SJeff Kirsher 360527a6266SJeff Kirsher ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL); 361527a6266SJeff Kirsher if (sky2_is_copper(hw)) { 362527a6266SJeff Kirsher if (!(hw->flags & SKY2_HW_GIGABIT)) { 363527a6266SJeff Kirsher /* enable automatic crossover */ 364527a6266SJeff Kirsher ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1; 365527a6266SJeff Kirsher 366527a6266SJeff Kirsher if (hw->chip_id == CHIP_ID_YUKON_FE_P && 367527a6266SJeff Kirsher hw->chip_rev == CHIP_REV_YU_FE2_A0) { 368527a6266SJeff Kirsher u16 spec; 369527a6266SJeff Kirsher 370527a6266SJeff Kirsher /* Enable Class A driver for FE+ A0 */ 371527a6266SJeff Kirsher spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2); 372527a6266SJeff Kirsher spec |= PHY_M_FESC_SEL_CL_A; 373527a6266SJeff Kirsher gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec); 374527a6266SJeff Kirsher } 375527a6266SJeff Kirsher } else { 376527a6266SJeff Kirsher /* disable energy detect */ 377527a6266SJeff Kirsher ctrl &= ~PHY_M_PC_EN_DET_MSK; 378527a6266SJeff Kirsher 379527a6266SJeff Kirsher /* enable automatic crossover */ 380527a6266SJeff Kirsher ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO); 381527a6266SJeff Kirsher 382527a6266SJeff Kirsher /* downshift on PHY 88E1112 and 88E1149 is changed */ 383527a6266SJeff Kirsher if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) && 384527a6266SJeff Kirsher (hw->flags & SKY2_HW_NEWER_PHY)) { 385527a6266SJeff Kirsher /* set downshift counter to 3x and enable downshift */ 386527a6266SJeff Kirsher ctrl &= ~PHY_M_PC_DSC_MSK; 387527a6266SJeff Kirsher ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA; 388527a6266SJeff Kirsher } 389527a6266SJeff Kirsher } 390527a6266SJeff Kirsher } else { 391527a6266SJeff Kirsher /* workaround for deviation #4.88 (CRC errors) */ 392527a6266SJeff Kirsher /* disable Automatic Crossover */ 393527a6266SJeff Kirsher 394527a6266SJeff Kirsher ctrl &= ~PHY_M_PC_MDIX_MSK; 395527a6266SJeff Kirsher } 396527a6266SJeff Kirsher 397527a6266SJeff Kirsher gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl); 398527a6266SJeff Kirsher 399527a6266SJeff Kirsher /* special setup for PHY 88E1112 Fiber */ 400527a6266SJeff Kirsher if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) { 401527a6266SJeff Kirsher pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR); 402527a6266SJeff Kirsher 403527a6266SJeff Kirsher /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */ 404527a6266SJeff Kirsher gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2); 405527a6266SJeff Kirsher ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL); 406527a6266SJeff Kirsher ctrl &= ~PHY_M_MAC_MD_MSK; 407527a6266SJeff Kirsher ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX); 408527a6266SJeff Kirsher gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl); 409527a6266SJeff Kirsher 410527a6266SJeff Kirsher if (hw->pmd_type == 'P') { 411527a6266SJeff Kirsher /* select page 1 to access Fiber registers */ 412527a6266SJeff Kirsher gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1); 413527a6266SJeff Kirsher 414527a6266SJeff Kirsher /* for SFP-module set SIGDET polarity to low */ 415527a6266SJeff Kirsher ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL); 416527a6266SJeff Kirsher ctrl |= PHY_M_FIB_SIGD_POL; 417527a6266SJeff Kirsher gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl); 418527a6266SJeff Kirsher } 419527a6266SJeff Kirsher 420527a6266SJeff Kirsher gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg); 421527a6266SJeff Kirsher } 422527a6266SJeff Kirsher 423527a6266SJeff Kirsher ctrl = PHY_CT_RESET; 424527a6266SJeff Kirsher ct1000 = 0; 425527a6266SJeff Kirsher adv = PHY_AN_CSMA; 426527a6266SJeff Kirsher reg = 0; 427527a6266SJeff Kirsher 428527a6266SJeff Kirsher if (sky2->flags & SKY2_FLAG_AUTO_SPEED) { 429527a6266SJeff Kirsher if (sky2_is_copper(hw)) { 430527a6266SJeff Kirsher if (sky2->advertising & ADVERTISED_1000baseT_Full) 431527a6266SJeff Kirsher ct1000 |= PHY_M_1000C_AFD; 432527a6266SJeff Kirsher if (sky2->advertising & ADVERTISED_1000baseT_Half) 433527a6266SJeff Kirsher ct1000 |= PHY_M_1000C_AHD; 434527a6266SJeff Kirsher if (sky2->advertising & ADVERTISED_100baseT_Full) 435527a6266SJeff Kirsher adv |= PHY_M_AN_100_FD; 436527a6266SJeff Kirsher if (sky2->advertising & ADVERTISED_100baseT_Half) 437527a6266SJeff Kirsher adv |= PHY_M_AN_100_HD; 438527a6266SJeff Kirsher if (sky2->advertising & ADVERTISED_10baseT_Full) 439527a6266SJeff Kirsher adv |= PHY_M_AN_10_FD; 440527a6266SJeff Kirsher if (sky2->advertising & ADVERTISED_10baseT_Half) 441527a6266SJeff Kirsher adv |= PHY_M_AN_10_HD; 442527a6266SJeff Kirsher 443527a6266SJeff Kirsher } else { /* special defines for FIBER (88E1040S only) */ 444527a6266SJeff Kirsher if (sky2->advertising & ADVERTISED_1000baseT_Full) 445527a6266SJeff Kirsher adv |= PHY_M_AN_1000X_AFD; 446527a6266SJeff Kirsher if (sky2->advertising & ADVERTISED_1000baseT_Half) 447527a6266SJeff Kirsher adv |= PHY_M_AN_1000X_AHD; 448527a6266SJeff Kirsher } 449527a6266SJeff Kirsher 450527a6266SJeff Kirsher /* Restart Auto-negotiation */ 451527a6266SJeff Kirsher ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG; 452527a6266SJeff Kirsher } else { 453527a6266SJeff Kirsher /* forced speed/duplex settings */ 454527a6266SJeff Kirsher ct1000 = PHY_M_1000C_MSE; 455527a6266SJeff Kirsher 456527a6266SJeff Kirsher /* Disable auto update for duplex flow control and duplex */ 457527a6266SJeff Kirsher reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS; 458527a6266SJeff Kirsher 459527a6266SJeff Kirsher switch (sky2->speed) { 460527a6266SJeff Kirsher case SPEED_1000: 461527a6266SJeff Kirsher ctrl |= PHY_CT_SP1000; 462527a6266SJeff Kirsher reg |= GM_GPCR_SPEED_1000; 463527a6266SJeff Kirsher break; 464527a6266SJeff Kirsher case SPEED_100: 465527a6266SJeff Kirsher ctrl |= PHY_CT_SP100; 466527a6266SJeff Kirsher reg |= GM_GPCR_SPEED_100; 467527a6266SJeff Kirsher break; 468527a6266SJeff Kirsher } 469527a6266SJeff Kirsher 470527a6266SJeff Kirsher if (sky2->duplex == DUPLEX_FULL) { 471527a6266SJeff Kirsher reg |= GM_GPCR_DUP_FULL; 472527a6266SJeff Kirsher ctrl |= PHY_CT_DUP_MD; 473527a6266SJeff Kirsher } else if (sky2->speed < SPEED_1000) 474527a6266SJeff Kirsher sky2->flow_mode = FC_NONE; 475527a6266SJeff Kirsher } 476527a6266SJeff Kirsher 477527a6266SJeff Kirsher if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) { 478527a6266SJeff Kirsher if (sky2_is_copper(hw)) 479527a6266SJeff Kirsher adv |= copper_fc_adv[sky2->flow_mode]; 480527a6266SJeff Kirsher else 481527a6266SJeff Kirsher adv |= fiber_fc_adv[sky2->flow_mode]; 482527a6266SJeff Kirsher } else { 483527a6266SJeff Kirsher reg |= GM_GPCR_AU_FCT_DIS; 484527a6266SJeff Kirsher reg |= gm_fc_disable[sky2->flow_mode]; 485527a6266SJeff Kirsher 486527a6266SJeff Kirsher /* Forward pause packets to GMAC? */ 487527a6266SJeff Kirsher if (sky2->flow_mode & FC_RX) 488527a6266SJeff Kirsher sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON); 489527a6266SJeff Kirsher else 490527a6266SJeff Kirsher sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF); 491527a6266SJeff Kirsher } 492527a6266SJeff Kirsher 493527a6266SJeff Kirsher gma_write16(hw, port, GM_GP_CTRL, reg); 494527a6266SJeff Kirsher 495527a6266SJeff Kirsher if (hw->flags & SKY2_HW_GIGABIT) 496527a6266SJeff Kirsher gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000); 497527a6266SJeff Kirsher 498527a6266SJeff Kirsher gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv); 499527a6266SJeff Kirsher gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl); 500527a6266SJeff Kirsher 501527a6266SJeff Kirsher /* Setup Phy LED's */ 502527a6266SJeff Kirsher ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS); 503527a6266SJeff Kirsher ledover = 0; 504527a6266SJeff Kirsher 505527a6266SJeff Kirsher switch (hw->chip_id) { 506527a6266SJeff Kirsher case CHIP_ID_YUKON_FE: 507527a6266SJeff Kirsher /* on 88E3082 these bits are at 11..9 (shifted left) */ 508527a6266SJeff Kirsher ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1; 509527a6266SJeff Kirsher 510527a6266SJeff Kirsher ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR); 511527a6266SJeff Kirsher 512527a6266SJeff Kirsher /* delete ACT LED control bits */ 513527a6266SJeff Kirsher ctrl &= ~PHY_M_FELP_LED1_MSK; 514527a6266SJeff Kirsher /* change ACT LED control to blink mode */ 515527a6266SJeff Kirsher ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL); 516527a6266SJeff Kirsher gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl); 517527a6266SJeff Kirsher break; 518527a6266SJeff Kirsher 519527a6266SJeff Kirsher case CHIP_ID_YUKON_FE_P: 520527a6266SJeff Kirsher /* Enable Link Partner Next Page */ 521527a6266SJeff Kirsher ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL); 522527a6266SJeff Kirsher ctrl |= PHY_M_PC_ENA_LIP_NP; 523527a6266SJeff Kirsher 524527a6266SJeff Kirsher /* disable Energy Detect and enable scrambler */ 525527a6266SJeff Kirsher ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB); 526527a6266SJeff Kirsher gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl); 527527a6266SJeff Kirsher 528527a6266SJeff Kirsher /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */ 529527a6266SJeff Kirsher ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) | 530527a6266SJeff Kirsher PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) | 531527a6266SJeff Kirsher PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED); 532527a6266SJeff Kirsher 533527a6266SJeff Kirsher gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl); 534527a6266SJeff Kirsher break; 535527a6266SJeff Kirsher 536527a6266SJeff Kirsher case CHIP_ID_YUKON_XL: 537527a6266SJeff Kirsher pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR); 538527a6266SJeff Kirsher 539527a6266SJeff Kirsher /* select page 3 to access LED control register */ 540527a6266SJeff Kirsher gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3); 541527a6266SJeff Kirsher 542527a6266SJeff Kirsher /* set LED Function Control register */ 543527a6266SJeff Kirsher gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, 544527a6266SJeff Kirsher (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */ 545527a6266SJeff Kirsher PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */ 546527a6266SJeff Kirsher PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */ 547527a6266SJeff Kirsher PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */ 548527a6266SJeff Kirsher 549527a6266SJeff Kirsher /* set Polarity Control register */ 550527a6266SJeff Kirsher gm_phy_write(hw, port, PHY_MARV_PHY_STAT, 551527a6266SJeff Kirsher (PHY_M_POLC_LS1_P_MIX(4) | 552527a6266SJeff Kirsher PHY_M_POLC_IS0_P_MIX(4) | 553527a6266SJeff Kirsher PHY_M_POLC_LOS_CTRL(2) | 554527a6266SJeff Kirsher PHY_M_POLC_INIT_CTRL(2) | 555527a6266SJeff Kirsher PHY_M_POLC_STA1_CTRL(2) | 556527a6266SJeff Kirsher PHY_M_POLC_STA0_CTRL(2))); 557527a6266SJeff Kirsher 558527a6266SJeff Kirsher /* restore page register */ 559527a6266SJeff Kirsher gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg); 560527a6266SJeff Kirsher break; 561527a6266SJeff Kirsher 562527a6266SJeff Kirsher case CHIP_ID_YUKON_EC_U: 563527a6266SJeff Kirsher case CHIP_ID_YUKON_EX: 564527a6266SJeff Kirsher case CHIP_ID_YUKON_SUPR: 565527a6266SJeff Kirsher pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR); 566527a6266SJeff Kirsher 567527a6266SJeff Kirsher /* select page 3 to access LED control register */ 568527a6266SJeff Kirsher gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3); 569527a6266SJeff Kirsher 570527a6266SJeff Kirsher /* set LED Function Control register */ 571527a6266SJeff Kirsher gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, 572527a6266SJeff Kirsher (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */ 573527a6266SJeff Kirsher PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */ 574527a6266SJeff Kirsher PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */ 575527a6266SJeff Kirsher PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */ 576527a6266SJeff Kirsher 577527a6266SJeff Kirsher /* set Blink Rate in LED Timer Control Register */ 578527a6266SJeff Kirsher gm_phy_write(hw, port, PHY_MARV_INT_MASK, 579527a6266SJeff Kirsher ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS)); 580527a6266SJeff Kirsher /* restore page register */ 581527a6266SJeff Kirsher gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg); 582527a6266SJeff Kirsher break; 583527a6266SJeff Kirsher 584527a6266SJeff Kirsher default: 585527a6266SJeff Kirsher /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */ 586527a6266SJeff Kirsher ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL; 587527a6266SJeff Kirsher 588527a6266SJeff Kirsher /* turn off the Rx LED (LED_RX) */ 589527a6266SJeff Kirsher ledover |= PHY_M_LED_MO_RX(MO_LED_OFF); 590527a6266SJeff Kirsher } 591527a6266SJeff Kirsher 592527a6266SJeff Kirsher if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) { 593527a6266SJeff Kirsher /* apply fixes in PHY AFE */ 594527a6266SJeff Kirsher gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255); 595527a6266SJeff Kirsher 596527a6266SJeff Kirsher /* increase differential signal amplitude in 10BASE-T */ 597527a6266SJeff Kirsher gm_phy_write(hw, port, 0x18, 0xaa99); 598527a6266SJeff Kirsher gm_phy_write(hw, port, 0x17, 0x2011); 599527a6266SJeff Kirsher 600527a6266SJeff Kirsher if (hw->chip_id == CHIP_ID_YUKON_EC_U) { 601527a6266SJeff Kirsher /* fix for IEEE A/B Symmetry failure in 1000BASE-T */ 602527a6266SJeff Kirsher gm_phy_write(hw, port, 0x18, 0xa204); 603527a6266SJeff Kirsher gm_phy_write(hw, port, 0x17, 0x2002); 604527a6266SJeff Kirsher } 605527a6266SJeff Kirsher 606527a6266SJeff Kirsher /* set page register to 0 */ 607527a6266SJeff Kirsher gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0); 608527a6266SJeff Kirsher } else if (hw->chip_id == CHIP_ID_YUKON_FE_P && 609527a6266SJeff Kirsher hw->chip_rev == CHIP_REV_YU_FE2_A0) { 610527a6266SJeff Kirsher /* apply workaround for integrated resistors calibration */ 611527a6266SJeff Kirsher gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17); 612527a6266SJeff Kirsher gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60); 613527a6266SJeff Kirsher } else if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) { 614527a6266SJeff Kirsher /* apply fixes in PHY AFE */ 615527a6266SJeff Kirsher gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff); 616527a6266SJeff Kirsher 617527a6266SJeff Kirsher /* apply RDAC termination workaround */ 618527a6266SJeff Kirsher gm_phy_write(hw, port, 24, 0x2800); 619527a6266SJeff Kirsher gm_phy_write(hw, port, 23, 0x2001); 620527a6266SJeff Kirsher 621527a6266SJeff Kirsher /* set page register back to 0 */ 622527a6266SJeff Kirsher gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0); 623527a6266SJeff Kirsher } else if (hw->chip_id != CHIP_ID_YUKON_EX && 624527a6266SJeff Kirsher hw->chip_id < CHIP_ID_YUKON_SUPR) { 625527a6266SJeff Kirsher /* no effect on Yukon-XL */ 626527a6266SJeff Kirsher gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl); 627527a6266SJeff Kirsher 628527a6266SJeff Kirsher if (!(sky2->flags & SKY2_FLAG_AUTO_SPEED) || 629527a6266SJeff Kirsher sky2->speed == SPEED_100) { 630527a6266SJeff Kirsher /* turn on 100 Mbps LED (LED_LINK100) */ 631527a6266SJeff Kirsher ledover |= PHY_M_LED_MO_100(MO_LED_ON); 632527a6266SJeff Kirsher } 633527a6266SJeff Kirsher 634527a6266SJeff Kirsher if (ledover) 635527a6266SJeff Kirsher gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover); 636527a6266SJeff Kirsher 637527a6266SJeff Kirsher } else if (hw->chip_id == CHIP_ID_YUKON_PRM && 638527a6266SJeff Kirsher (sky2_read8(hw, B2_MAC_CFG) & 0xf) == 0x7) { 639527a6266SJeff Kirsher int i; 640527a6266SJeff Kirsher /* This a phy register setup workaround copied from vendor driver. */ 641527a6266SJeff Kirsher static const struct { 642527a6266SJeff Kirsher u16 reg, val; 643527a6266SJeff Kirsher } eee_afe[] = { 644527a6266SJeff Kirsher { 0x156, 0x58ce }, 645527a6266SJeff Kirsher { 0x153, 0x99eb }, 646527a6266SJeff Kirsher { 0x141, 0x8064 }, 647527a6266SJeff Kirsher /* { 0x155, 0x130b },*/ 648527a6266SJeff Kirsher { 0x000, 0x0000 }, 649527a6266SJeff Kirsher { 0x151, 0x8433 }, 650527a6266SJeff Kirsher { 0x14b, 0x8c44 }, 651527a6266SJeff Kirsher { 0x14c, 0x0f90 }, 652527a6266SJeff Kirsher { 0x14f, 0x39aa }, 653527a6266SJeff Kirsher /* { 0x154, 0x2f39 },*/ 654527a6266SJeff Kirsher { 0x14d, 0xba33 }, 655527a6266SJeff Kirsher { 0x144, 0x0048 }, 656527a6266SJeff Kirsher { 0x152, 0x2010 }, 657527a6266SJeff Kirsher /* { 0x158, 0x1223 },*/ 658527a6266SJeff Kirsher { 0x140, 0x4444 }, 659527a6266SJeff Kirsher { 0x154, 0x2f3b }, 660527a6266SJeff Kirsher { 0x158, 0xb203 }, 661527a6266SJeff Kirsher { 0x157, 0x2029 }, 662527a6266SJeff Kirsher }; 663527a6266SJeff Kirsher 664527a6266SJeff Kirsher /* Start Workaround for OptimaEEE Rev.Z0 */ 665527a6266SJeff Kirsher gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00fb); 666527a6266SJeff Kirsher 667527a6266SJeff Kirsher gm_phy_write(hw, port, 1, 0x4099); 668527a6266SJeff Kirsher gm_phy_write(hw, port, 3, 0x1120); 669527a6266SJeff Kirsher gm_phy_write(hw, port, 11, 0x113c); 670527a6266SJeff Kirsher gm_phy_write(hw, port, 14, 0x8100); 671527a6266SJeff Kirsher gm_phy_write(hw, port, 15, 0x112a); 672527a6266SJeff Kirsher gm_phy_write(hw, port, 17, 0x1008); 673527a6266SJeff Kirsher 674527a6266SJeff Kirsher gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00fc); 675527a6266SJeff Kirsher gm_phy_write(hw, port, 1, 0x20b0); 676527a6266SJeff Kirsher 677527a6266SJeff Kirsher gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff); 678527a6266SJeff Kirsher 679527a6266SJeff Kirsher for (i = 0; i < ARRAY_SIZE(eee_afe); i++) { 680527a6266SJeff Kirsher /* apply AFE settings */ 681527a6266SJeff Kirsher gm_phy_write(hw, port, 17, eee_afe[i].val); 682527a6266SJeff Kirsher gm_phy_write(hw, port, 16, eee_afe[i].reg | 1u<<13); 683527a6266SJeff Kirsher } 684527a6266SJeff Kirsher 685527a6266SJeff Kirsher /* End Workaround for OptimaEEE */ 686527a6266SJeff Kirsher gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0); 687527a6266SJeff Kirsher 688527a6266SJeff Kirsher /* Enable 10Base-Te (EEE) */ 689527a6266SJeff Kirsher if (hw->chip_id >= CHIP_ID_YUKON_PRM) { 690527a6266SJeff Kirsher reg = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL); 691527a6266SJeff Kirsher gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, 692527a6266SJeff Kirsher reg | PHY_M_10B_TE_ENABLE); 693527a6266SJeff Kirsher } 694527a6266SJeff Kirsher } 695527a6266SJeff Kirsher 696527a6266SJeff Kirsher /* Enable phy interrupt on auto-negotiation complete (or link up) */ 697527a6266SJeff Kirsher if (sky2->flags & SKY2_FLAG_AUTO_SPEED) 698527a6266SJeff Kirsher gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL); 699527a6266SJeff Kirsher else 700527a6266SJeff Kirsher gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK); 701527a6266SJeff Kirsher } 702527a6266SJeff Kirsher 703527a6266SJeff Kirsher static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD }; 704527a6266SJeff Kirsher static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA }; 705527a6266SJeff Kirsher 706527a6266SJeff Kirsher static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port) 707527a6266SJeff Kirsher { 708527a6266SJeff Kirsher u32 reg1; 709527a6266SJeff Kirsher 710527a6266SJeff Kirsher sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON); 711527a6266SJeff Kirsher reg1 = sky2_pci_read32(hw, PCI_DEV_REG1); 712527a6266SJeff Kirsher reg1 &= ~phy_power[port]; 713527a6266SJeff Kirsher 714527a6266SJeff Kirsher if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1) 715527a6266SJeff Kirsher reg1 |= coma_mode[port]; 716527a6266SJeff Kirsher 717527a6266SJeff Kirsher sky2_pci_write32(hw, PCI_DEV_REG1, reg1); 718527a6266SJeff Kirsher sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF); 719527a6266SJeff Kirsher sky2_pci_read32(hw, PCI_DEV_REG1); 720527a6266SJeff Kirsher 721527a6266SJeff Kirsher if (hw->chip_id == CHIP_ID_YUKON_FE) 722527a6266SJeff Kirsher gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE); 723527a6266SJeff Kirsher else if (hw->flags & SKY2_HW_ADV_POWER_CTL) 724527a6266SJeff Kirsher sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR); 725527a6266SJeff Kirsher } 726527a6266SJeff Kirsher 727527a6266SJeff Kirsher static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port) 728527a6266SJeff Kirsher { 729527a6266SJeff Kirsher u32 reg1; 730527a6266SJeff Kirsher u16 ctrl; 731527a6266SJeff Kirsher 732527a6266SJeff Kirsher /* release GPHY Control reset */ 733527a6266SJeff Kirsher sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR); 734527a6266SJeff Kirsher 735527a6266SJeff Kirsher /* release GMAC reset */ 736527a6266SJeff Kirsher sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR); 737527a6266SJeff Kirsher 738527a6266SJeff Kirsher if (hw->flags & SKY2_HW_NEWER_PHY) { 739527a6266SJeff Kirsher /* select page 2 to access MAC control register */ 740527a6266SJeff Kirsher gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2); 741527a6266SJeff Kirsher 742527a6266SJeff Kirsher ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL); 743527a6266SJeff Kirsher /* allow GMII Power Down */ 744527a6266SJeff Kirsher ctrl &= ~PHY_M_MAC_GMIF_PUP; 745527a6266SJeff Kirsher gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl); 746527a6266SJeff Kirsher 747527a6266SJeff Kirsher /* set page register back to 0 */ 748527a6266SJeff Kirsher gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0); 749527a6266SJeff Kirsher } 750527a6266SJeff Kirsher 751527a6266SJeff Kirsher /* setup General Purpose Control Register */ 752527a6266SJeff Kirsher gma_write16(hw, port, GM_GP_CTRL, 753527a6266SJeff Kirsher GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 | 754527a6266SJeff Kirsher GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS | 755527a6266SJeff Kirsher GM_GPCR_AU_SPD_DIS); 756527a6266SJeff Kirsher 757527a6266SJeff Kirsher if (hw->chip_id != CHIP_ID_YUKON_EC) { 758527a6266SJeff Kirsher if (hw->chip_id == CHIP_ID_YUKON_EC_U) { 759527a6266SJeff Kirsher /* select page 2 to access MAC control register */ 760527a6266SJeff Kirsher gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2); 761527a6266SJeff Kirsher 762527a6266SJeff Kirsher ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL); 763527a6266SJeff Kirsher /* enable Power Down */ 764527a6266SJeff Kirsher ctrl |= PHY_M_PC_POW_D_ENA; 765527a6266SJeff Kirsher gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl); 766527a6266SJeff Kirsher 767527a6266SJeff Kirsher /* set page register back to 0 */ 768527a6266SJeff Kirsher gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0); 769527a6266SJeff Kirsher } 770527a6266SJeff Kirsher 771527a6266SJeff Kirsher /* set IEEE compatible Power Down Mode (dev. #4.99) */ 772527a6266SJeff Kirsher gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN); 773527a6266SJeff Kirsher } 774527a6266SJeff Kirsher 775527a6266SJeff Kirsher sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON); 776527a6266SJeff Kirsher reg1 = sky2_pci_read32(hw, PCI_DEV_REG1); 777527a6266SJeff Kirsher reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */ 778527a6266SJeff Kirsher sky2_pci_write32(hw, PCI_DEV_REG1, reg1); 779527a6266SJeff Kirsher sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF); 780527a6266SJeff Kirsher } 781527a6266SJeff Kirsher 782527a6266SJeff Kirsher /* configure IPG according to used link speed */ 783527a6266SJeff Kirsher static void sky2_set_ipg(struct sky2_port *sky2) 784527a6266SJeff Kirsher { 785527a6266SJeff Kirsher u16 reg; 786527a6266SJeff Kirsher 787527a6266SJeff Kirsher reg = gma_read16(sky2->hw, sky2->port, GM_SERIAL_MODE); 788527a6266SJeff Kirsher reg &= ~GM_SMOD_IPG_MSK; 789527a6266SJeff Kirsher if (sky2->speed > SPEED_100) 790527a6266SJeff Kirsher reg |= IPG_DATA_VAL(IPG_DATA_DEF_1000); 791527a6266SJeff Kirsher else 792527a6266SJeff Kirsher reg |= IPG_DATA_VAL(IPG_DATA_DEF_10_100); 793527a6266SJeff Kirsher gma_write16(sky2->hw, sky2->port, GM_SERIAL_MODE, reg); 794527a6266SJeff Kirsher } 795527a6266SJeff Kirsher 796527a6266SJeff Kirsher /* Enable Rx/Tx */ 797527a6266SJeff Kirsher static void sky2_enable_rx_tx(struct sky2_port *sky2) 798527a6266SJeff Kirsher { 799527a6266SJeff Kirsher struct sky2_hw *hw = sky2->hw; 800527a6266SJeff Kirsher unsigned port = sky2->port; 801527a6266SJeff Kirsher u16 reg; 802527a6266SJeff Kirsher 803527a6266SJeff Kirsher reg = gma_read16(hw, port, GM_GP_CTRL); 804527a6266SJeff Kirsher reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA; 805527a6266SJeff Kirsher gma_write16(hw, port, GM_GP_CTRL, reg); 806527a6266SJeff Kirsher } 807527a6266SJeff Kirsher 808527a6266SJeff Kirsher /* Force a renegotiation */ 809527a6266SJeff Kirsher static void sky2_phy_reinit(struct sky2_port *sky2) 810527a6266SJeff Kirsher { 811527a6266SJeff Kirsher spin_lock_bh(&sky2->phy_lock); 812527a6266SJeff Kirsher sky2_phy_init(sky2->hw, sky2->port); 813527a6266SJeff Kirsher sky2_enable_rx_tx(sky2); 814527a6266SJeff Kirsher spin_unlock_bh(&sky2->phy_lock); 815527a6266SJeff Kirsher } 816527a6266SJeff Kirsher 817527a6266SJeff Kirsher /* Put device in state to listen for Wake On Lan */ 818527a6266SJeff Kirsher static void sky2_wol_init(struct sky2_port *sky2) 819527a6266SJeff Kirsher { 820527a6266SJeff Kirsher struct sky2_hw *hw = sky2->hw; 821527a6266SJeff Kirsher unsigned port = sky2->port; 822527a6266SJeff Kirsher enum flow_control save_mode; 823527a6266SJeff Kirsher u16 ctrl; 824527a6266SJeff Kirsher 825527a6266SJeff Kirsher /* Bring hardware out of reset */ 826527a6266SJeff Kirsher sky2_write16(hw, B0_CTST, CS_RST_CLR); 827527a6266SJeff Kirsher sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR); 828527a6266SJeff Kirsher 829527a6266SJeff Kirsher sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR); 830527a6266SJeff Kirsher sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR); 831527a6266SJeff Kirsher 832527a6266SJeff Kirsher /* Force to 10/100 833527a6266SJeff Kirsher * sky2_reset will re-enable on resume 834527a6266SJeff Kirsher */ 835527a6266SJeff Kirsher save_mode = sky2->flow_mode; 836527a6266SJeff Kirsher ctrl = sky2->advertising; 837527a6266SJeff Kirsher 838527a6266SJeff Kirsher sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full); 839527a6266SJeff Kirsher sky2->flow_mode = FC_NONE; 840527a6266SJeff Kirsher 841527a6266SJeff Kirsher spin_lock_bh(&sky2->phy_lock); 842527a6266SJeff Kirsher sky2_phy_power_up(hw, port); 843527a6266SJeff Kirsher sky2_phy_init(hw, port); 844527a6266SJeff Kirsher spin_unlock_bh(&sky2->phy_lock); 845527a6266SJeff Kirsher 846527a6266SJeff Kirsher sky2->flow_mode = save_mode; 847527a6266SJeff Kirsher sky2->advertising = ctrl; 848527a6266SJeff Kirsher 849527a6266SJeff Kirsher /* Set GMAC to no flow control and auto update for speed/duplex */ 850527a6266SJeff Kirsher gma_write16(hw, port, GM_GP_CTRL, 851527a6266SJeff Kirsher GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA| 852527a6266SJeff Kirsher GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS); 853527a6266SJeff Kirsher 854527a6266SJeff Kirsher /* Set WOL address */ 855527a6266SJeff Kirsher memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR), 856527a6266SJeff Kirsher sky2->netdev->dev_addr, ETH_ALEN); 857527a6266SJeff Kirsher 858527a6266SJeff Kirsher /* Turn on appropriate WOL control bits */ 859527a6266SJeff Kirsher sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT); 860527a6266SJeff Kirsher ctrl = 0; 861527a6266SJeff Kirsher if (sky2->wol & WAKE_PHY) 862527a6266SJeff Kirsher ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT; 863527a6266SJeff Kirsher else 864527a6266SJeff Kirsher ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT; 865527a6266SJeff Kirsher 866527a6266SJeff Kirsher if (sky2->wol & WAKE_MAGIC) 867527a6266SJeff Kirsher ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT; 868527a6266SJeff Kirsher else 869527a6266SJeff Kirsher ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT; 870527a6266SJeff Kirsher 871527a6266SJeff Kirsher ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT; 872527a6266SJeff Kirsher sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl); 873527a6266SJeff Kirsher 874527a6266SJeff Kirsher /* Disable PiG firmware */ 875527a6266SJeff Kirsher sky2_write16(hw, B0_CTST, Y2_HW_WOL_OFF); 876527a6266SJeff Kirsher 8775676cc7bSstephen hemminger /* Needed by some broken BIOSes, use PCI rather than PCI-e for WOL */ 8785676cc7bSstephen hemminger if (legacy_pme) { 8795676cc7bSstephen hemminger u32 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1); 8805676cc7bSstephen hemminger reg1 |= PCI_Y2_PME_LEGACY; 8815676cc7bSstephen hemminger sky2_pci_write32(hw, PCI_DEV_REG1, reg1); 8825676cc7bSstephen hemminger } 8835676cc7bSstephen hemminger 884527a6266SJeff Kirsher /* block receiver */ 885527a6266SJeff Kirsher sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET); 886f9687c44Sstephen hemminger sky2_read32(hw, B0_CTST); 887527a6266SJeff Kirsher } 888527a6266SJeff Kirsher 889527a6266SJeff Kirsher static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port) 890527a6266SJeff Kirsher { 891527a6266SJeff Kirsher struct net_device *dev = hw->dev[port]; 892527a6266SJeff Kirsher 893527a6266SJeff Kirsher if ( (hw->chip_id == CHIP_ID_YUKON_EX && 894527a6266SJeff Kirsher hw->chip_rev != CHIP_REV_YU_EX_A0) || 895527a6266SJeff Kirsher hw->chip_id >= CHIP_ID_YUKON_FE_P) { 896527a6266SJeff Kirsher /* Yukon-Extreme B0 and further Extreme devices */ 897527a6266SJeff Kirsher sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA); 898527a6266SJeff Kirsher } else if (dev->mtu > ETH_DATA_LEN) { 899527a6266SJeff Kirsher /* set Tx GMAC FIFO Almost Empty Threshold */ 900527a6266SJeff Kirsher sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR), 901527a6266SJeff Kirsher (ECU_JUMBO_WM << 16) | ECU_AE_THR); 902527a6266SJeff Kirsher 903527a6266SJeff Kirsher sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS); 904527a6266SJeff Kirsher } else 905527a6266SJeff Kirsher sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA); 906527a6266SJeff Kirsher } 907527a6266SJeff Kirsher 908527a6266SJeff Kirsher static void sky2_mac_init(struct sky2_hw *hw, unsigned port) 909527a6266SJeff Kirsher { 910527a6266SJeff Kirsher struct sky2_port *sky2 = netdev_priv(hw->dev[port]); 911527a6266SJeff Kirsher u16 reg; 912527a6266SJeff Kirsher u32 rx_reg; 913527a6266SJeff Kirsher int i; 914527a6266SJeff Kirsher const u8 *addr = hw->dev[port]->dev_addr; 915527a6266SJeff Kirsher 916527a6266SJeff Kirsher sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET); 917527a6266SJeff Kirsher sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR); 918527a6266SJeff Kirsher 919527a6266SJeff Kirsher sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR); 920527a6266SJeff Kirsher 921527a6266SJeff Kirsher if (hw->chip_id == CHIP_ID_YUKON_XL && 922527a6266SJeff Kirsher hw->chip_rev == CHIP_REV_YU_XL_A0 && 923527a6266SJeff Kirsher port == 1) { 924527a6266SJeff Kirsher /* WA DEV_472 -- looks like crossed wires on port 2 */ 925527a6266SJeff Kirsher /* clear GMAC 1 Control reset */ 926527a6266SJeff Kirsher sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR); 927527a6266SJeff Kirsher do { 928527a6266SJeff Kirsher sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET); 929527a6266SJeff Kirsher sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR); 930527a6266SJeff Kirsher } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL || 931527a6266SJeff Kirsher gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 || 932527a6266SJeff Kirsher gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0); 933527a6266SJeff Kirsher } 934527a6266SJeff Kirsher 935527a6266SJeff Kirsher sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC)); 936527a6266SJeff Kirsher 937527a6266SJeff Kirsher /* Enable Transmit FIFO Underrun */ 938527a6266SJeff Kirsher sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK); 939527a6266SJeff Kirsher 940527a6266SJeff Kirsher spin_lock_bh(&sky2->phy_lock); 941527a6266SJeff Kirsher sky2_phy_power_up(hw, port); 942527a6266SJeff Kirsher sky2_phy_init(hw, port); 943527a6266SJeff Kirsher spin_unlock_bh(&sky2->phy_lock); 944527a6266SJeff Kirsher 945527a6266SJeff Kirsher /* MIB clear */ 946527a6266SJeff Kirsher reg = gma_read16(hw, port, GM_PHY_ADDR); 947527a6266SJeff Kirsher gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR); 948527a6266SJeff Kirsher 949527a6266SJeff Kirsher for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4) 950527a6266SJeff Kirsher gma_read16(hw, port, i); 951527a6266SJeff Kirsher gma_write16(hw, port, GM_PHY_ADDR, reg); 952527a6266SJeff Kirsher 953527a6266SJeff Kirsher /* transmit control */ 954527a6266SJeff Kirsher gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF)); 955527a6266SJeff Kirsher 956527a6266SJeff Kirsher /* receive control reg: unicast + multicast + no FCS */ 957527a6266SJeff Kirsher gma_write16(hw, port, GM_RX_CTRL, 958527a6266SJeff Kirsher GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA); 959527a6266SJeff Kirsher 960527a6266SJeff Kirsher /* transmit flow control */ 961527a6266SJeff Kirsher gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff); 962527a6266SJeff Kirsher 963527a6266SJeff Kirsher /* transmit parameter */ 964527a6266SJeff Kirsher gma_write16(hw, port, GM_TX_PARAM, 965527a6266SJeff Kirsher TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) | 966527a6266SJeff Kirsher TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) | 967527a6266SJeff Kirsher TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) | 968527a6266SJeff Kirsher TX_BACK_OFF_LIM(TX_BOF_LIM_DEF)); 969527a6266SJeff Kirsher 970527a6266SJeff Kirsher /* serial mode register */ 971527a6266SJeff Kirsher reg = DATA_BLIND_VAL(DATA_BLIND_DEF) | 972527a6266SJeff Kirsher GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF_1000); 973527a6266SJeff Kirsher 974527a6266SJeff Kirsher if (hw->dev[port]->mtu > ETH_DATA_LEN) 975527a6266SJeff Kirsher reg |= GM_SMOD_JUMBO_ENA; 976527a6266SJeff Kirsher 977527a6266SJeff Kirsher if (hw->chip_id == CHIP_ID_YUKON_EC_U && 978527a6266SJeff Kirsher hw->chip_rev == CHIP_REV_YU_EC_U_B1) 979527a6266SJeff Kirsher reg |= GM_NEW_FLOW_CTRL; 980527a6266SJeff Kirsher 981527a6266SJeff Kirsher gma_write16(hw, port, GM_SERIAL_MODE, reg); 982527a6266SJeff Kirsher 983527a6266SJeff Kirsher /* virtual address for data */ 984527a6266SJeff Kirsher gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr); 985527a6266SJeff Kirsher 986527a6266SJeff Kirsher /* physical address: used for pause frames */ 987527a6266SJeff Kirsher gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr); 988527a6266SJeff Kirsher 989527a6266SJeff Kirsher /* ignore counter overflows */ 990527a6266SJeff Kirsher gma_write16(hw, port, GM_TX_IRQ_MSK, 0); 991527a6266SJeff Kirsher gma_write16(hw, port, GM_RX_IRQ_MSK, 0); 992527a6266SJeff Kirsher gma_write16(hw, port, GM_TR_IRQ_MSK, 0); 993527a6266SJeff Kirsher 994527a6266SJeff Kirsher /* Configure Rx MAC FIFO */ 995527a6266SJeff Kirsher sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR); 996527a6266SJeff Kirsher rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON; 997527a6266SJeff Kirsher if (hw->chip_id == CHIP_ID_YUKON_EX || 998527a6266SJeff Kirsher hw->chip_id == CHIP_ID_YUKON_FE_P) 999527a6266SJeff Kirsher rx_reg |= GMF_RX_OVER_ON; 1000527a6266SJeff Kirsher 1001527a6266SJeff Kirsher sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg); 1002527a6266SJeff Kirsher 1003527a6266SJeff Kirsher if (hw->chip_id == CHIP_ID_YUKON_XL) { 1004527a6266SJeff Kirsher /* Hardware errata - clear flush mask */ 1005527a6266SJeff Kirsher sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0); 1006527a6266SJeff Kirsher } else { 1007527a6266SJeff Kirsher /* Flush Rx MAC FIFO on any flow control or error */ 1008527a6266SJeff Kirsher sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR); 1009527a6266SJeff Kirsher } 1010527a6266SJeff Kirsher 1011527a6266SJeff Kirsher /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */ 1012527a6266SJeff Kirsher reg = RX_GMF_FL_THR_DEF + 1; 1013527a6266SJeff Kirsher /* Another magic mystery workaround from sk98lin */ 1014527a6266SJeff Kirsher if (hw->chip_id == CHIP_ID_YUKON_FE_P && 1015527a6266SJeff Kirsher hw->chip_rev == CHIP_REV_YU_FE2_A0) 1016527a6266SJeff Kirsher reg = 0x178; 1017527a6266SJeff Kirsher sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg); 1018527a6266SJeff Kirsher 1019527a6266SJeff Kirsher /* Configure Tx MAC FIFO */ 1020527a6266SJeff Kirsher sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR); 1021527a6266SJeff Kirsher sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON); 1022527a6266SJeff Kirsher 1023527a6266SJeff Kirsher /* On chips without ram buffer, pause is controlled by MAC level */ 1024527a6266SJeff Kirsher if (!(hw->flags & SKY2_HW_RAM_BUFFER)) { 1025527a6266SJeff Kirsher /* Pause threshold is scaled by 8 in bytes */ 1026527a6266SJeff Kirsher if (hw->chip_id == CHIP_ID_YUKON_FE_P && 1027527a6266SJeff Kirsher hw->chip_rev == CHIP_REV_YU_FE2_A0) 1028527a6266SJeff Kirsher reg = 1568 / 8; 1029527a6266SJeff Kirsher else 1030527a6266SJeff Kirsher reg = 1024 / 8; 1031527a6266SJeff Kirsher sky2_write16(hw, SK_REG(port, RX_GMF_UP_THR), reg); 1032527a6266SJeff Kirsher sky2_write16(hw, SK_REG(port, RX_GMF_LP_THR), 768 / 8); 1033527a6266SJeff Kirsher 1034527a6266SJeff Kirsher sky2_set_tx_stfwd(hw, port); 1035527a6266SJeff Kirsher } 1036527a6266SJeff Kirsher 1037527a6266SJeff Kirsher if (hw->chip_id == CHIP_ID_YUKON_FE_P && 1038527a6266SJeff Kirsher hw->chip_rev == CHIP_REV_YU_FE2_A0) { 1039527a6266SJeff Kirsher /* disable dynamic watermark */ 1040527a6266SJeff Kirsher reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA)); 1041527a6266SJeff Kirsher reg &= ~TX_DYN_WM_ENA; 1042527a6266SJeff Kirsher sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg); 1043527a6266SJeff Kirsher } 1044527a6266SJeff Kirsher } 1045527a6266SJeff Kirsher 1046527a6266SJeff Kirsher /* Assign Ram Buffer allocation to queue */ 1047527a6266SJeff Kirsher static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space) 1048527a6266SJeff Kirsher { 1049527a6266SJeff Kirsher u32 end; 1050527a6266SJeff Kirsher 1051527a6266SJeff Kirsher /* convert from K bytes to qwords used for hw register */ 1052527a6266SJeff Kirsher start *= 1024/8; 1053527a6266SJeff Kirsher space *= 1024/8; 1054527a6266SJeff Kirsher end = start + space - 1; 1055527a6266SJeff Kirsher 1056527a6266SJeff Kirsher sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR); 1057527a6266SJeff Kirsher sky2_write32(hw, RB_ADDR(q, RB_START), start); 1058527a6266SJeff Kirsher sky2_write32(hw, RB_ADDR(q, RB_END), end); 1059527a6266SJeff Kirsher sky2_write32(hw, RB_ADDR(q, RB_WP), start); 1060527a6266SJeff Kirsher sky2_write32(hw, RB_ADDR(q, RB_RP), start); 1061527a6266SJeff Kirsher 1062527a6266SJeff Kirsher if (q == Q_R1 || q == Q_R2) { 1063527a6266SJeff Kirsher u32 tp = space - space/4; 1064527a6266SJeff Kirsher 1065527a6266SJeff Kirsher /* On receive queue's set the thresholds 1066527a6266SJeff Kirsher * give receiver priority when > 3/4 full 1067527a6266SJeff Kirsher * send pause when down to 2K 1068527a6266SJeff Kirsher */ 1069527a6266SJeff Kirsher sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp); 1070527a6266SJeff Kirsher sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2); 1071527a6266SJeff Kirsher 107274f9f42cSMirko Lindner tp = space - 8192/8; 1073527a6266SJeff Kirsher sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp); 1074527a6266SJeff Kirsher sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4); 1075527a6266SJeff Kirsher } else { 1076527a6266SJeff Kirsher /* Enable store & forward on Tx queue's because 1077527a6266SJeff Kirsher * Tx FIFO is only 1K on Yukon 1078527a6266SJeff Kirsher */ 1079527a6266SJeff Kirsher sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD); 1080527a6266SJeff Kirsher } 1081527a6266SJeff Kirsher 1082527a6266SJeff Kirsher sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD); 1083527a6266SJeff Kirsher sky2_read8(hw, RB_ADDR(q, RB_CTRL)); 1084527a6266SJeff Kirsher } 1085527a6266SJeff Kirsher 1086527a6266SJeff Kirsher /* Setup Bus Memory Interface */ 1087527a6266SJeff Kirsher static void sky2_qset(struct sky2_hw *hw, u16 q) 1088527a6266SJeff Kirsher { 1089527a6266SJeff Kirsher sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET); 1090527a6266SJeff Kirsher sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT); 1091527a6266SJeff Kirsher sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON); 1092527a6266SJeff Kirsher sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT); 1093527a6266SJeff Kirsher } 1094527a6266SJeff Kirsher 1095527a6266SJeff Kirsher /* Setup prefetch unit registers. This is the interface between 1096527a6266SJeff Kirsher * hardware and driver list elements 1097527a6266SJeff Kirsher */ 1098527a6266SJeff Kirsher static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr, 1099527a6266SJeff Kirsher dma_addr_t addr, u32 last) 1100527a6266SJeff Kirsher { 1101527a6266SJeff Kirsher sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET); 1102527a6266SJeff Kirsher sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR); 1103527a6266SJeff Kirsher sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr)); 1104527a6266SJeff Kirsher sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr)); 1105527a6266SJeff Kirsher sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last); 1106527a6266SJeff Kirsher sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON); 1107527a6266SJeff Kirsher 1108527a6266SJeff Kirsher sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL)); 1109527a6266SJeff Kirsher } 1110527a6266SJeff Kirsher 1111527a6266SJeff Kirsher static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot) 1112527a6266SJeff Kirsher { 1113527a6266SJeff Kirsher struct sky2_tx_le *le = sky2->tx_le + *slot; 1114527a6266SJeff Kirsher 1115527a6266SJeff Kirsher *slot = RING_NEXT(*slot, sky2->tx_ring_size); 1116527a6266SJeff Kirsher le->ctrl = 0; 1117527a6266SJeff Kirsher return le; 1118527a6266SJeff Kirsher } 1119527a6266SJeff Kirsher 1120527a6266SJeff Kirsher static void tx_init(struct sky2_port *sky2) 1121527a6266SJeff Kirsher { 1122527a6266SJeff Kirsher struct sky2_tx_le *le; 1123527a6266SJeff Kirsher 1124527a6266SJeff Kirsher sky2->tx_prod = sky2->tx_cons = 0; 1125527a6266SJeff Kirsher sky2->tx_tcpsum = 0; 1126527a6266SJeff Kirsher sky2->tx_last_mss = 0; 1127ec2a5466Sstephen hemminger netdev_reset_queue(sky2->netdev); 1128527a6266SJeff Kirsher 1129527a6266SJeff Kirsher le = get_tx_le(sky2, &sky2->tx_prod); 1130527a6266SJeff Kirsher le->addr = 0; 1131527a6266SJeff Kirsher le->opcode = OP_ADDR64 | HW_OWNER; 1132527a6266SJeff Kirsher sky2->tx_last_upper = 0; 1133527a6266SJeff Kirsher } 1134527a6266SJeff Kirsher 1135527a6266SJeff Kirsher /* Update chip's next pointer */ 1136527a6266SJeff Kirsher static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx) 1137527a6266SJeff Kirsher { 1138527a6266SJeff Kirsher /* Make sure write' to descriptors are complete before we tell hardware */ 1139527a6266SJeff Kirsher wmb(); 1140527a6266SJeff Kirsher sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx); 1141527a6266SJeff Kirsher 1142527a6266SJeff Kirsher /* Synchronize I/O on since next processor may write to tail */ 1143527a6266SJeff Kirsher mmiowb(); 1144527a6266SJeff Kirsher } 1145527a6266SJeff Kirsher 1146527a6266SJeff Kirsher 1147527a6266SJeff Kirsher static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2) 1148527a6266SJeff Kirsher { 1149527a6266SJeff Kirsher struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put; 1150527a6266SJeff Kirsher sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE); 1151527a6266SJeff Kirsher le->ctrl = 0; 1152527a6266SJeff Kirsher return le; 1153527a6266SJeff Kirsher } 1154527a6266SJeff Kirsher 1155527a6266SJeff Kirsher static unsigned sky2_get_rx_threshold(struct sky2_port *sky2) 1156527a6266SJeff Kirsher { 1157527a6266SJeff Kirsher unsigned size; 1158527a6266SJeff Kirsher 1159527a6266SJeff Kirsher /* Space needed for frame data + headers rounded up */ 1160527a6266SJeff Kirsher size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8); 1161527a6266SJeff Kirsher 1162527a6266SJeff Kirsher /* Stopping point for hardware truncation */ 1163527a6266SJeff Kirsher return (size - 8) / sizeof(u32); 1164527a6266SJeff Kirsher } 1165527a6266SJeff Kirsher 1166527a6266SJeff Kirsher static unsigned sky2_get_rx_data_size(struct sky2_port *sky2) 1167527a6266SJeff Kirsher { 1168527a6266SJeff Kirsher struct rx_ring_info *re; 1169527a6266SJeff Kirsher unsigned size; 1170527a6266SJeff Kirsher 1171527a6266SJeff Kirsher /* Space needed for frame data + headers rounded up */ 1172527a6266SJeff Kirsher size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8); 1173527a6266SJeff Kirsher 1174527a6266SJeff Kirsher sky2->rx_nfrags = size >> PAGE_SHIFT; 1175527a6266SJeff Kirsher BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr)); 1176527a6266SJeff Kirsher 1177527a6266SJeff Kirsher /* Compute residue after pages */ 1178527a6266SJeff Kirsher size -= sky2->rx_nfrags << PAGE_SHIFT; 1179527a6266SJeff Kirsher 1180527a6266SJeff Kirsher /* Optimize to handle small packets and headers */ 1181527a6266SJeff Kirsher if (size < copybreak) 1182527a6266SJeff Kirsher size = copybreak; 1183527a6266SJeff Kirsher if (size < ETH_HLEN) 1184527a6266SJeff Kirsher size = ETH_HLEN; 1185527a6266SJeff Kirsher 1186527a6266SJeff Kirsher return size; 1187527a6266SJeff Kirsher } 1188527a6266SJeff Kirsher 1189527a6266SJeff Kirsher /* Build description to hardware for one receive segment */ 1190527a6266SJeff Kirsher static void sky2_rx_add(struct sky2_port *sky2, u8 op, 1191527a6266SJeff Kirsher dma_addr_t map, unsigned len) 1192527a6266SJeff Kirsher { 1193527a6266SJeff Kirsher struct sky2_rx_le *le; 1194527a6266SJeff Kirsher 1195527a6266SJeff Kirsher if (sizeof(dma_addr_t) > sizeof(u32)) { 1196527a6266SJeff Kirsher le = sky2_next_rx(sky2); 1197527a6266SJeff Kirsher le->addr = cpu_to_le32(upper_32_bits(map)); 1198527a6266SJeff Kirsher le->opcode = OP_ADDR64 | HW_OWNER; 1199527a6266SJeff Kirsher } 1200527a6266SJeff Kirsher 1201527a6266SJeff Kirsher le = sky2_next_rx(sky2); 1202527a6266SJeff Kirsher le->addr = cpu_to_le32(lower_32_bits(map)); 1203527a6266SJeff Kirsher le->length = cpu_to_le16(len); 1204527a6266SJeff Kirsher le->opcode = op | HW_OWNER; 1205527a6266SJeff Kirsher } 1206527a6266SJeff Kirsher 1207527a6266SJeff Kirsher /* Build description to hardware for one possibly fragmented skb */ 1208527a6266SJeff Kirsher static void sky2_rx_submit(struct sky2_port *sky2, 1209527a6266SJeff Kirsher const struct rx_ring_info *re) 1210527a6266SJeff Kirsher { 1211527a6266SJeff Kirsher int i; 1212527a6266SJeff Kirsher 1213527a6266SJeff Kirsher sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size); 1214527a6266SJeff Kirsher 1215527a6266SJeff Kirsher for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++) 1216527a6266SJeff Kirsher sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE); 1217527a6266SJeff Kirsher } 1218527a6266SJeff Kirsher 1219527a6266SJeff Kirsher 1220527a6266SJeff Kirsher static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re, 1221527a6266SJeff Kirsher unsigned size) 1222527a6266SJeff Kirsher { 1223527a6266SJeff Kirsher struct sk_buff *skb = re->skb; 1224527a6266SJeff Kirsher int i; 1225527a6266SJeff Kirsher 1226527a6266SJeff Kirsher re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE); 1227527a6266SJeff Kirsher if (pci_dma_mapping_error(pdev, re->data_addr)) 1228527a6266SJeff Kirsher goto mapping_error; 1229527a6266SJeff Kirsher 1230527a6266SJeff Kirsher dma_unmap_len_set(re, data_size, size); 1231527a6266SJeff Kirsher 1232527a6266SJeff Kirsher for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) { 12339e903e08SEric Dumazet const skb_frag_t *frag = &skb_shinfo(skb)->frags[i]; 1234527a6266SJeff Kirsher 1235950a5a4fSIan Campbell re->frag_addr[i] = skb_frag_dma_map(&pdev->dev, frag, 0, 12369e903e08SEric Dumazet skb_frag_size(frag), 12375d6bcdfeSIan Campbell DMA_FROM_DEVICE); 1238527a6266SJeff Kirsher 12395d6bcdfeSIan Campbell if (dma_mapping_error(&pdev->dev, re->frag_addr[i])) 1240527a6266SJeff Kirsher goto map_page_error; 1241527a6266SJeff Kirsher } 1242527a6266SJeff Kirsher return 0; 1243527a6266SJeff Kirsher 1244527a6266SJeff Kirsher map_page_error: 1245527a6266SJeff Kirsher while (--i >= 0) { 1246527a6266SJeff Kirsher pci_unmap_page(pdev, re->frag_addr[i], 12479e903e08SEric Dumazet skb_frag_size(&skb_shinfo(skb)->frags[i]), 1248527a6266SJeff Kirsher PCI_DMA_FROMDEVICE); 1249527a6266SJeff Kirsher } 1250527a6266SJeff Kirsher 1251527a6266SJeff Kirsher pci_unmap_single(pdev, re->data_addr, dma_unmap_len(re, data_size), 1252527a6266SJeff Kirsher PCI_DMA_FROMDEVICE); 1253527a6266SJeff Kirsher 1254527a6266SJeff Kirsher mapping_error: 1255527a6266SJeff Kirsher if (net_ratelimit()) 1256527a6266SJeff Kirsher dev_warn(&pdev->dev, "%s: rx mapping error\n", 1257527a6266SJeff Kirsher skb->dev->name); 1258527a6266SJeff Kirsher return -EIO; 1259527a6266SJeff Kirsher } 1260527a6266SJeff Kirsher 1261527a6266SJeff Kirsher static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re) 1262527a6266SJeff Kirsher { 1263527a6266SJeff Kirsher struct sk_buff *skb = re->skb; 1264527a6266SJeff Kirsher int i; 1265527a6266SJeff Kirsher 1266527a6266SJeff Kirsher pci_unmap_single(pdev, re->data_addr, dma_unmap_len(re, data_size), 1267527a6266SJeff Kirsher PCI_DMA_FROMDEVICE); 1268527a6266SJeff Kirsher 1269527a6266SJeff Kirsher for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) 1270527a6266SJeff Kirsher pci_unmap_page(pdev, re->frag_addr[i], 12719e903e08SEric Dumazet skb_frag_size(&skb_shinfo(skb)->frags[i]), 1272527a6266SJeff Kirsher PCI_DMA_FROMDEVICE); 1273527a6266SJeff Kirsher } 1274527a6266SJeff Kirsher 1275527a6266SJeff Kirsher /* Tell chip where to start receive checksum. 1276527a6266SJeff Kirsher * Actually has two checksums, but set both same to avoid possible byte 1277527a6266SJeff Kirsher * order problems. 1278527a6266SJeff Kirsher */ 1279527a6266SJeff Kirsher static void rx_set_checksum(struct sky2_port *sky2) 1280527a6266SJeff Kirsher { 1281527a6266SJeff Kirsher struct sky2_rx_le *le = sky2_next_rx(sky2); 1282527a6266SJeff Kirsher 1283527a6266SJeff Kirsher le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN); 1284527a6266SJeff Kirsher le->ctrl = 0; 1285527a6266SJeff Kirsher le->opcode = OP_TCPSTART | HW_OWNER; 1286527a6266SJeff Kirsher 1287527a6266SJeff Kirsher sky2_write32(sky2->hw, 1288527a6266SJeff Kirsher Q_ADDR(rxqaddr[sky2->port], Q_CSR), 1289527a6266SJeff Kirsher (sky2->netdev->features & NETIF_F_RXCSUM) 1290527a6266SJeff Kirsher ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM); 1291527a6266SJeff Kirsher } 1292527a6266SJeff Kirsher 1293527a6266SJeff Kirsher /* Enable/disable receive hash calculation (RSS) */ 1294c8f44affSMichał Mirosław static void rx_set_rss(struct net_device *dev, netdev_features_t features) 1295527a6266SJeff Kirsher { 1296527a6266SJeff Kirsher struct sky2_port *sky2 = netdev_priv(dev); 1297527a6266SJeff Kirsher struct sky2_hw *hw = sky2->hw; 1298527a6266SJeff Kirsher int i, nkeys = 4; 1299527a6266SJeff Kirsher 1300527a6266SJeff Kirsher /* Supports IPv6 and other modes */ 1301527a6266SJeff Kirsher if (hw->flags & SKY2_HW_NEW_LE) { 1302527a6266SJeff Kirsher nkeys = 10; 1303527a6266SJeff Kirsher sky2_write32(hw, SK_REG(sky2->port, RSS_CFG), HASH_ALL); 1304527a6266SJeff Kirsher } 1305527a6266SJeff Kirsher 1306527a6266SJeff Kirsher /* Program RSS initial values */ 1307527a6266SJeff Kirsher if (features & NETIF_F_RXHASH) { 13082e95b2a8SIan Morris u32 rss_key[10]; 13092e95b2a8SIan Morris 13102e95b2a8SIan Morris netdev_rss_key_fill(rss_key, sizeof(rss_key)); 1311527a6266SJeff Kirsher for (i = 0; i < nkeys; i++) 1312527a6266SJeff Kirsher sky2_write32(hw, SK_REG(sky2->port, RSS_KEY + i * 4), 13132e95b2a8SIan Morris rss_key[i]); 1314527a6266SJeff Kirsher 1315527a6266SJeff Kirsher /* Need to turn on (undocumented) flag to make hashing work */ 1316527a6266SJeff Kirsher sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), 1317527a6266SJeff Kirsher RX_STFW_ENA); 1318527a6266SJeff Kirsher 1319527a6266SJeff Kirsher sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR), 1320527a6266SJeff Kirsher BMU_ENA_RX_RSS_HASH); 1321527a6266SJeff Kirsher } else 1322527a6266SJeff Kirsher sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR), 1323527a6266SJeff Kirsher BMU_DIS_RX_RSS_HASH); 1324527a6266SJeff Kirsher } 1325527a6266SJeff Kirsher 1326527a6266SJeff Kirsher /* 1327527a6266SJeff Kirsher * The RX Stop command will not work for Yukon-2 if the BMU does not 1328527a6266SJeff Kirsher * reach the end of packet and since we can't make sure that we have 1329527a6266SJeff Kirsher * incoming data, we must reset the BMU while it is not doing a DMA 1330527a6266SJeff Kirsher * transfer. Since it is possible that the RX path is still active, 1331527a6266SJeff Kirsher * the RX RAM buffer will be stopped first, so any possible incoming 1332527a6266SJeff Kirsher * data will not trigger a DMA. After the RAM buffer is stopped, the 1333527a6266SJeff Kirsher * BMU is polled until any DMA in progress is ended and only then it 1334527a6266SJeff Kirsher * will be reset. 1335527a6266SJeff Kirsher */ 1336527a6266SJeff Kirsher static void sky2_rx_stop(struct sky2_port *sky2) 1337527a6266SJeff Kirsher { 1338527a6266SJeff Kirsher struct sky2_hw *hw = sky2->hw; 1339527a6266SJeff Kirsher unsigned rxq = rxqaddr[sky2->port]; 1340527a6266SJeff Kirsher int i; 1341527a6266SJeff Kirsher 1342527a6266SJeff Kirsher /* disable the RAM Buffer receive queue */ 1343527a6266SJeff Kirsher sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD); 1344527a6266SJeff Kirsher 1345527a6266SJeff Kirsher for (i = 0; i < 0xffff; i++) 1346527a6266SJeff Kirsher if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL)) 1347527a6266SJeff Kirsher == sky2_read8(hw, RB_ADDR(rxq, Q_RL))) 1348527a6266SJeff Kirsher goto stopped; 1349527a6266SJeff Kirsher 1350527a6266SJeff Kirsher netdev_warn(sky2->netdev, "receiver stop failed\n"); 1351527a6266SJeff Kirsher stopped: 1352527a6266SJeff Kirsher sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST); 1353527a6266SJeff Kirsher 1354527a6266SJeff Kirsher /* reset the Rx prefetch unit */ 1355527a6266SJeff Kirsher sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET); 1356527a6266SJeff Kirsher mmiowb(); 1357527a6266SJeff Kirsher } 1358527a6266SJeff Kirsher 1359527a6266SJeff Kirsher /* Clean out receive buffer area, assumes receiver hardware stopped */ 1360527a6266SJeff Kirsher static void sky2_rx_clean(struct sky2_port *sky2) 1361527a6266SJeff Kirsher { 1362527a6266SJeff Kirsher unsigned i; 1363527a6266SJeff Kirsher 1364799d2fffSMirko Lindner if (sky2->rx_le) 1365527a6266SJeff Kirsher memset(sky2->rx_le, 0, RX_LE_BYTES); 1366799d2fffSMirko Lindner 1367527a6266SJeff Kirsher for (i = 0; i < sky2->rx_pending; i++) { 1368527a6266SJeff Kirsher struct rx_ring_info *re = sky2->rx_ring + i; 1369527a6266SJeff Kirsher 1370527a6266SJeff Kirsher if (re->skb) { 1371527a6266SJeff Kirsher sky2_rx_unmap_skb(sky2->hw->pdev, re); 1372527a6266SJeff Kirsher kfree_skb(re->skb); 1373527a6266SJeff Kirsher re->skb = NULL; 1374527a6266SJeff Kirsher } 1375527a6266SJeff Kirsher } 1376527a6266SJeff Kirsher } 1377527a6266SJeff Kirsher 1378527a6266SJeff Kirsher /* Basic MII support */ 1379527a6266SJeff Kirsher static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd) 1380527a6266SJeff Kirsher { 1381527a6266SJeff Kirsher struct mii_ioctl_data *data = if_mii(ifr); 1382527a6266SJeff Kirsher struct sky2_port *sky2 = netdev_priv(dev); 1383527a6266SJeff Kirsher struct sky2_hw *hw = sky2->hw; 1384527a6266SJeff Kirsher int err = -EOPNOTSUPP; 1385527a6266SJeff Kirsher 1386527a6266SJeff Kirsher if (!netif_running(dev)) 1387527a6266SJeff Kirsher return -ENODEV; /* Phy still in reset */ 1388527a6266SJeff Kirsher 1389527a6266SJeff Kirsher switch (cmd) { 1390527a6266SJeff Kirsher case SIOCGMIIPHY: 1391527a6266SJeff Kirsher data->phy_id = PHY_ADDR_MARV; 1392527a6266SJeff Kirsher 1393527a6266SJeff Kirsher /* fallthru */ 1394527a6266SJeff Kirsher case SIOCGMIIREG: { 1395527a6266SJeff Kirsher u16 val = 0; 1396527a6266SJeff Kirsher 1397527a6266SJeff Kirsher spin_lock_bh(&sky2->phy_lock); 1398527a6266SJeff Kirsher err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val); 1399527a6266SJeff Kirsher spin_unlock_bh(&sky2->phy_lock); 1400527a6266SJeff Kirsher 1401527a6266SJeff Kirsher data->val_out = val; 1402527a6266SJeff Kirsher break; 1403527a6266SJeff Kirsher } 1404527a6266SJeff Kirsher 1405527a6266SJeff Kirsher case SIOCSMIIREG: 1406527a6266SJeff Kirsher spin_lock_bh(&sky2->phy_lock); 1407527a6266SJeff Kirsher err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f, 1408527a6266SJeff Kirsher data->val_in); 1409527a6266SJeff Kirsher spin_unlock_bh(&sky2->phy_lock); 1410527a6266SJeff Kirsher break; 1411527a6266SJeff Kirsher } 1412527a6266SJeff Kirsher return err; 1413527a6266SJeff Kirsher } 1414527a6266SJeff Kirsher 1415527a6266SJeff Kirsher #define SKY2_VLAN_OFFLOADS (NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_TSO) 1416527a6266SJeff Kirsher 1417c8f44affSMichał Mirosław static void sky2_vlan_mode(struct net_device *dev, netdev_features_t features) 1418527a6266SJeff Kirsher { 1419527a6266SJeff Kirsher struct sky2_port *sky2 = netdev_priv(dev); 1420527a6266SJeff Kirsher struct sky2_hw *hw = sky2->hw; 1421527a6266SJeff Kirsher u16 port = sky2->port; 1422527a6266SJeff Kirsher 1423f646968fSPatrick McHardy if (features & NETIF_F_HW_VLAN_CTAG_RX) 1424527a6266SJeff Kirsher sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), 1425527a6266SJeff Kirsher RX_VLAN_STRIP_ON); 1426527a6266SJeff Kirsher else 1427527a6266SJeff Kirsher sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), 1428527a6266SJeff Kirsher RX_VLAN_STRIP_OFF); 1429527a6266SJeff Kirsher 1430f646968fSPatrick McHardy if (features & NETIF_F_HW_VLAN_CTAG_TX) { 1431527a6266SJeff Kirsher sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), 1432527a6266SJeff Kirsher TX_VLAN_TAG_ON); 1433527a6266SJeff Kirsher 1434527a6266SJeff Kirsher dev->vlan_features |= SKY2_VLAN_OFFLOADS; 1435527a6266SJeff Kirsher } else { 1436527a6266SJeff Kirsher sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), 1437527a6266SJeff Kirsher TX_VLAN_TAG_OFF); 1438527a6266SJeff Kirsher 1439527a6266SJeff Kirsher /* Can't do transmit offload of vlan without hw vlan */ 1440527a6266SJeff Kirsher dev->vlan_features &= ~SKY2_VLAN_OFFLOADS; 1441527a6266SJeff Kirsher } 1442527a6266SJeff Kirsher } 1443527a6266SJeff Kirsher 1444527a6266SJeff Kirsher /* Amount of required worst case padding in rx buffer */ 1445527a6266SJeff Kirsher static inline unsigned sky2_rx_pad(const struct sky2_hw *hw) 1446527a6266SJeff Kirsher { 1447527a6266SJeff Kirsher return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2; 1448527a6266SJeff Kirsher } 1449527a6266SJeff Kirsher 1450527a6266SJeff Kirsher /* 1451527a6266SJeff Kirsher * Allocate an skb for receiving. If the MTU is large enough 1452527a6266SJeff Kirsher * make the skb non-linear with a fragment list of pages. 1453527a6266SJeff Kirsher */ 1454527a6266SJeff Kirsher static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2, gfp_t gfp) 1455527a6266SJeff Kirsher { 1456527a6266SJeff Kirsher struct sk_buff *skb; 1457527a6266SJeff Kirsher int i; 1458527a6266SJeff Kirsher 1459527a6266SJeff Kirsher skb = __netdev_alloc_skb(sky2->netdev, 1460527a6266SJeff Kirsher sky2->rx_data_size + sky2_rx_pad(sky2->hw), 1461527a6266SJeff Kirsher gfp); 1462527a6266SJeff Kirsher if (!skb) 1463527a6266SJeff Kirsher goto nomem; 1464527a6266SJeff Kirsher 1465527a6266SJeff Kirsher if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) { 1466527a6266SJeff Kirsher unsigned char *start; 1467527a6266SJeff Kirsher /* 1468527a6266SJeff Kirsher * Workaround for a bug in FIFO that cause hang 1469527a6266SJeff Kirsher * if the FIFO if the receive buffer is not 64 byte aligned. 1470527a6266SJeff Kirsher * The buffer returned from netdev_alloc_skb is 1471527a6266SJeff Kirsher * aligned except if slab debugging is enabled. 1472527a6266SJeff Kirsher */ 1473527a6266SJeff Kirsher start = PTR_ALIGN(skb->data, 8); 1474527a6266SJeff Kirsher skb_reserve(skb, start - skb->data); 1475527a6266SJeff Kirsher } else 1476527a6266SJeff Kirsher skb_reserve(skb, NET_IP_ALIGN); 1477527a6266SJeff Kirsher 1478527a6266SJeff Kirsher for (i = 0; i < sky2->rx_nfrags; i++) { 1479527a6266SJeff Kirsher struct page *page = alloc_page(gfp); 1480527a6266SJeff Kirsher 1481527a6266SJeff Kirsher if (!page) 1482527a6266SJeff Kirsher goto free_partial; 1483527a6266SJeff Kirsher skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE); 1484527a6266SJeff Kirsher } 1485527a6266SJeff Kirsher 1486527a6266SJeff Kirsher return skb; 1487527a6266SJeff Kirsher free_partial: 1488527a6266SJeff Kirsher kfree_skb(skb); 1489527a6266SJeff Kirsher nomem: 1490527a6266SJeff Kirsher return NULL; 1491527a6266SJeff Kirsher } 1492527a6266SJeff Kirsher 1493527a6266SJeff Kirsher static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq) 1494527a6266SJeff Kirsher { 1495527a6266SJeff Kirsher sky2_put_idx(sky2->hw, rxq, sky2->rx_put); 1496527a6266SJeff Kirsher } 1497527a6266SJeff Kirsher 1498527a6266SJeff Kirsher static int sky2_alloc_rx_skbs(struct sky2_port *sky2) 1499527a6266SJeff Kirsher { 1500527a6266SJeff Kirsher struct sky2_hw *hw = sky2->hw; 1501527a6266SJeff Kirsher unsigned i; 1502527a6266SJeff Kirsher 1503527a6266SJeff Kirsher sky2->rx_data_size = sky2_get_rx_data_size(sky2); 1504527a6266SJeff Kirsher 1505527a6266SJeff Kirsher /* Fill Rx ring */ 1506527a6266SJeff Kirsher for (i = 0; i < sky2->rx_pending; i++) { 1507527a6266SJeff Kirsher struct rx_ring_info *re = sky2->rx_ring + i; 1508527a6266SJeff Kirsher 1509527a6266SJeff Kirsher re->skb = sky2_rx_alloc(sky2, GFP_KERNEL); 1510527a6266SJeff Kirsher if (!re->skb) 1511527a6266SJeff Kirsher return -ENOMEM; 1512527a6266SJeff Kirsher 1513527a6266SJeff Kirsher if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) { 1514527a6266SJeff Kirsher dev_kfree_skb(re->skb); 1515527a6266SJeff Kirsher re->skb = NULL; 1516527a6266SJeff Kirsher return -ENOMEM; 1517527a6266SJeff Kirsher } 1518527a6266SJeff Kirsher } 1519527a6266SJeff Kirsher return 0; 1520527a6266SJeff Kirsher } 1521527a6266SJeff Kirsher 1522527a6266SJeff Kirsher /* 1523527a6266SJeff Kirsher * Setup receiver buffer pool. 1524527a6266SJeff Kirsher * Normal case this ends up creating one list element for skb 1525527a6266SJeff Kirsher * in the receive ring. Worst case if using large MTU and each 1526527a6266SJeff Kirsher * allocation falls on a different 64 bit region, that results 1527527a6266SJeff Kirsher * in 6 list elements per ring entry. 1528527a6266SJeff Kirsher * One element is used for checksum enable/disable, and one 1529527a6266SJeff Kirsher * extra to avoid wrap. 1530527a6266SJeff Kirsher */ 1531527a6266SJeff Kirsher static void sky2_rx_start(struct sky2_port *sky2) 1532527a6266SJeff Kirsher { 1533527a6266SJeff Kirsher struct sky2_hw *hw = sky2->hw; 1534527a6266SJeff Kirsher struct rx_ring_info *re; 1535527a6266SJeff Kirsher unsigned rxq = rxqaddr[sky2->port]; 1536527a6266SJeff Kirsher unsigned i, thresh; 1537527a6266SJeff Kirsher 1538527a6266SJeff Kirsher sky2->rx_put = sky2->rx_next = 0; 1539527a6266SJeff Kirsher sky2_qset(hw, rxq); 1540527a6266SJeff Kirsher 1541527a6266SJeff Kirsher /* On PCI express lowering the watermark gives better performance */ 1542527a6266SJeff Kirsher if (pci_is_pcie(hw->pdev)) 1543527a6266SJeff Kirsher sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX); 1544527a6266SJeff Kirsher 1545527a6266SJeff Kirsher /* These chips have no ram buffer? 1546527a6266SJeff Kirsher * MAC Rx RAM Read is controlled by hardware */ 1547527a6266SJeff Kirsher if (hw->chip_id == CHIP_ID_YUKON_EC_U && 1548527a6266SJeff Kirsher hw->chip_rev > CHIP_REV_YU_EC_U_A0) 1549527a6266SJeff Kirsher sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS); 1550527a6266SJeff Kirsher 1551527a6266SJeff Kirsher sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1); 1552527a6266SJeff Kirsher 1553527a6266SJeff Kirsher if (!(hw->flags & SKY2_HW_NEW_LE)) 1554527a6266SJeff Kirsher rx_set_checksum(sky2); 1555527a6266SJeff Kirsher 1556527a6266SJeff Kirsher if (!(hw->flags & SKY2_HW_RSS_BROKEN)) 1557527a6266SJeff Kirsher rx_set_rss(sky2->netdev, sky2->netdev->features); 1558527a6266SJeff Kirsher 1559527a6266SJeff Kirsher /* submit Rx ring */ 1560527a6266SJeff Kirsher for (i = 0; i < sky2->rx_pending; i++) { 1561527a6266SJeff Kirsher re = sky2->rx_ring + i; 1562527a6266SJeff Kirsher sky2_rx_submit(sky2, re); 1563527a6266SJeff Kirsher } 1564527a6266SJeff Kirsher 1565527a6266SJeff Kirsher /* 1566527a6266SJeff Kirsher * The receiver hangs if it receives frames larger than the 1567527a6266SJeff Kirsher * packet buffer. As a workaround, truncate oversize frames, but 1568527a6266SJeff Kirsher * the register is limited to 9 bits, so if you do frames > 2052 1569527a6266SJeff Kirsher * you better get the MTU right! 1570527a6266SJeff Kirsher */ 1571527a6266SJeff Kirsher thresh = sky2_get_rx_threshold(sky2); 1572527a6266SJeff Kirsher if (thresh > 0x1ff) 1573527a6266SJeff Kirsher sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF); 1574527a6266SJeff Kirsher else { 1575527a6266SJeff Kirsher sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh); 1576527a6266SJeff Kirsher sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON); 1577527a6266SJeff Kirsher } 1578527a6266SJeff Kirsher 1579527a6266SJeff Kirsher /* Tell chip about available buffers */ 1580527a6266SJeff Kirsher sky2_rx_update(sky2, rxq); 1581527a6266SJeff Kirsher 1582527a6266SJeff Kirsher if (hw->chip_id == CHIP_ID_YUKON_EX || 1583527a6266SJeff Kirsher hw->chip_id == CHIP_ID_YUKON_SUPR) { 1584527a6266SJeff Kirsher /* 1585527a6266SJeff Kirsher * Disable flushing of non ASF packets; 1586527a6266SJeff Kirsher * must be done after initializing the BMUs; 1587527a6266SJeff Kirsher * drivers without ASF support should do this too, otherwise 1588527a6266SJeff Kirsher * it may happen that they cannot run on ASF devices; 1589527a6266SJeff Kirsher * remember that the MAC FIFO isn't reset during initialization. 1590527a6266SJeff Kirsher */ 1591527a6266SJeff Kirsher sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_MACSEC_FLUSH_OFF); 1592527a6266SJeff Kirsher } 1593527a6266SJeff Kirsher 1594527a6266SJeff Kirsher if (hw->chip_id >= CHIP_ID_YUKON_SUPR) { 1595527a6266SJeff Kirsher /* Enable RX Home Address & Routing Header checksum fix */ 1596527a6266SJeff Kirsher sky2_write16(hw, SK_REG(sky2->port, RX_GMF_FL_CTRL), 1597527a6266SJeff Kirsher RX_IPV6_SA_MOB_ENA | RX_IPV6_DA_MOB_ENA); 1598527a6266SJeff Kirsher 1599527a6266SJeff Kirsher /* Enable TX Home Address & Routing Header checksum fix */ 1600527a6266SJeff Kirsher sky2_write32(hw, Q_ADDR(txqaddr[sky2->port], Q_TEST), 1601527a6266SJeff Kirsher TBMU_TEST_HOME_ADD_FIX_EN | TBMU_TEST_ROUTING_ADD_FIX_EN); 1602527a6266SJeff Kirsher } 1603527a6266SJeff Kirsher } 1604527a6266SJeff Kirsher 1605527a6266SJeff Kirsher static int sky2_alloc_buffers(struct sky2_port *sky2) 1606527a6266SJeff Kirsher { 1607527a6266SJeff Kirsher struct sky2_hw *hw = sky2->hw; 1608527a6266SJeff Kirsher 1609527a6266SJeff Kirsher /* must be power of 2 */ 1610527a6266SJeff Kirsher sky2->tx_le = pci_alloc_consistent(hw->pdev, 1611527a6266SJeff Kirsher sky2->tx_ring_size * 1612527a6266SJeff Kirsher sizeof(struct sky2_tx_le), 1613527a6266SJeff Kirsher &sky2->tx_le_map); 1614527a6266SJeff Kirsher if (!sky2->tx_le) 1615527a6266SJeff Kirsher goto nomem; 1616527a6266SJeff Kirsher 1617527a6266SJeff Kirsher sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info), 1618527a6266SJeff Kirsher GFP_KERNEL); 1619527a6266SJeff Kirsher if (!sky2->tx_ring) 1620527a6266SJeff Kirsher goto nomem; 1621527a6266SJeff Kirsher 162212fe08b2SJoe Perches sky2->rx_le = pci_zalloc_consistent(hw->pdev, RX_LE_BYTES, 1623527a6266SJeff Kirsher &sky2->rx_le_map); 1624527a6266SJeff Kirsher if (!sky2->rx_le) 1625527a6266SJeff Kirsher goto nomem; 1626527a6266SJeff Kirsher 1627527a6266SJeff Kirsher sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info), 1628527a6266SJeff Kirsher GFP_KERNEL); 1629527a6266SJeff Kirsher if (!sky2->rx_ring) 1630527a6266SJeff Kirsher goto nomem; 1631527a6266SJeff Kirsher 1632527a6266SJeff Kirsher return sky2_alloc_rx_skbs(sky2); 1633527a6266SJeff Kirsher nomem: 1634527a6266SJeff Kirsher return -ENOMEM; 1635527a6266SJeff Kirsher } 1636527a6266SJeff Kirsher 1637527a6266SJeff Kirsher static void sky2_free_buffers(struct sky2_port *sky2) 1638527a6266SJeff Kirsher { 1639527a6266SJeff Kirsher struct sky2_hw *hw = sky2->hw; 1640527a6266SJeff Kirsher 1641527a6266SJeff Kirsher sky2_rx_clean(sky2); 1642527a6266SJeff Kirsher 1643527a6266SJeff Kirsher if (sky2->rx_le) { 1644527a6266SJeff Kirsher pci_free_consistent(hw->pdev, RX_LE_BYTES, 1645527a6266SJeff Kirsher sky2->rx_le, sky2->rx_le_map); 1646527a6266SJeff Kirsher sky2->rx_le = NULL; 1647527a6266SJeff Kirsher } 1648527a6266SJeff Kirsher if (sky2->tx_le) { 1649527a6266SJeff Kirsher pci_free_consistent(hw->pdev, 1650527a6266SJeff Kirsher sky2->tx_ring_size * sizeof(struct sky2_tx_le), 1651527a6266SJeff Kirsher sky2->tx_le, sky2->tx_le_map); 1652527a6266SJeff Kirsher sky2->tx_le = NULL; 1653527a6266SJeff Kirsher } 1654527a6266SJeff Kirsher kfree(sky2->tx_ring); 1655527a6266SJeff Kirsher kfree(sky2->rx_ring); 1656527a6266SJeff Kirsher 1657527a6266SJeff Kirsher sky2->tx_ring = NULL; 1658527a6266SJeff Kirsher sky2->rx_ring = NULL; 1659527a6266SJeff Kirsher } 1660527a6266SJeff Kirsher 1661527a6266SJeff Kirsher static void sky2_hw_up(struct sky2_port *sky2) 1662527a6266SJeff Kirsher { 1663527a6266SJeff Kirsher struct sky2_hw *hw = sky2->hw; 1664527a6266SJeff Kirsher unsigned port = sky2->port; 1665527a6266SJeff Kirsher u32 ramsize; 1666527a6266SJeff Kirsher int cap; 1667527a6266SJeff Kirsher struct net_device *otherdev = hw->dev[sky2->port^1]; 1668527a6266SJeff Kirsher 1669527a6266SJeff Kirsher tx_init(sky2); 1670527a6266SJeff Kirsher 1671527a6266SJeff Kirsher /* 1672527a6266SJeff Kirsher * On dual port PCI-X card, there is an problem where status 1673527a6266SJeff Kirsher * can be received out of order due to split transactions 1674527a6266SJeff Kirsher */ 1675527a6266SJeff Kirsher if (otherdev && netif_running(otherdev) && 1676527a6266SJeff Kirsher (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) { 1677527a6266SJeff Kirsher u16 cmd; 1678527a6266SJeff Kirsher 1679527a6266SJeff Kirsher cmd = sky2_pci_read16(hw, cap + PCI_X_CMD); 1680527a6266SJeff Kirsher cmd &= ~PCI_X_CMD_MAX_SPLIT; 1681527a6266SJeff Kirsher sky2_pci_write16(hw, cap + PCI_X_CMD, cmd); 1682527a6266SJeff Kirsher } 1683527a6266SJeff Kirsher 1684527a6266SJeff Kirsher sky2_mac_init(hw, port); 1685527a6266SJeff Kirsher 1686527a6266SJeff Kirsher /* Register is number of 4K blocks on internal RAM buffer. */ 1687527a6266SJeff Kirsher ramsize = sky2_read8(hw, B2_E_0) * 4; 1688527a6266SJeff Kirsher if (ramsize > 0) { 1689527a6266SJeff Kirsher u32 rxspace; 1690527a6266SJeff Kirsher 1691527a6266SJeff Kirsher netdev_dbg(sky2->netdev, "ram buffer %dK\n", ramsize); 1692527a6266SJeff Kirsher if (ramsize < 16) 1693527a6266SJeff Kirsher rxspace = ramsize / 2; 1694527a6266SJeff Kirsher else 1695527a6266SJeff Kirsher rxspace = 8 + (2*(ramsize - 16))/3; 1696527a6266SJeff Kirsher 1697527a6266SJeff Kirsher sky2_ramset(hw, rxqaddr[port], 0, rxspace); 1698527a6266SJeff Kirsher sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace); 1699527a6266SJeff Kirsher 1700527a6266SJeff Kirsher /* Make sure SyncQ is disabled */ 1701527a6266SJeff Kirsher sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL), 1702527a6266SJeff Kirsher RB_RST_SET); 1703527a6266SJeff Kirsher } 1704527a6266SJeff Kirsher 1705527a6266SJeff Kirsher sky2_qset(hw, txqaddr[port]); 1706527a6266SJeff Kirsher 1707527a6266SJeff Kirsher /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */ 1708527a6266SJeff Kirsher if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0) 1709527a6266SJeff Kirsher sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF); 1710527a6266SJeff Kirsher 1711527a6266SJeff Kirsher /* Set almost empty threshold */ 1712527a6266SJeff Kirsher if (hw->chip_id == CHIP_ID_YUKON_EC_U && 1713527a6266SJeff Kirsher hw->chip_rev == CHIP_REV_YU_EC_U_A0) 1714527a6266SJeff Kirsher sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV); 1715527a6266SJeff Kirsher 1716527a6266SJeff Kirsher sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map, 1717527a6266SJeff Kirsher sky2->tx_ring_size - 1); 1718527a6266SJeff Kirsher 1719527a6266SJeff Kirsher sky2_vlan_mode(sky2->netdev, sky2->netdev->features); 1720527a6266SJeff Kirsher netdev_update_features(sky2->netdev); 1721527a6266SJeff Kirsher 1722527a6266SJeff Kirsher sky2_rx_start(sky2); 1723527a6266SJeff Kirsher } 1724527a6266SJeff Kirsher 17250bdb0bd0Sstephen hemminger /* Setup device IRQ and enable napi to process */ 17260bdb0bd0Sstephen hemminger static int sky2_setup_irq(struct sky2_hw *hw, const char *name) 17270bdb0bd0Sstephen hemminger { 17280bdb0bd0Sstephen hemminger struct pci_dev *pdev = hw->pdev; 17290bdb0bd0Sstephen hemminger int err; 17300bdb0bd0Sstephen hemminger 17310bdb0bd0Sstephen hemminger err = request_irq(pdev->irq, sky2_intr, 17320bdb0bd0Sstephen hemminger (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED, 17330bdb0bd0Sstephen hemminger name, hw); 17340bdb0bd0Sstephen hemminger if (err) 17350bdb0bd0Sstephen hemminger dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq); 17360bdb0bd0Sstephen hemminger else { 1737282edcecSstephen hemminger hw->flags |= SKY2_HW_IRQ_SETUP; 1738282edcecSstephen hemminger 17390bdb0bd0Sstephen hemminger napi_enable(&hw->napi); 17400bdb0bd0Sstephen hemminger sky2_write32(hw, B0_IMSK, Y2_IS_BASE); 17410bdb0bd0Sstephen hemminger sky2_read32(hw, B0_IMSK); 17420bdb0bd0Sstephen hemminger } 17430bdb0bd0Sstephen hemminger 17440bdb0bd0Sstephen hemminger return err; 17450bdb0bd0Sstephen hemminger } 17460bdb0bd0Sstephen hemminger 17470bdb0bd0Sstephen hemminger 1748527a6266SJeff Kirsher /* Bring up network interface. */ 1749926d0977Sstephen hemminger static int sky2_open(struct net_device *dev) 1750527a6266SJeff Kirsher { 1751527a6266SJeff Kirsher struct sky2_port *sky2 = netdev_priv(dev); 1752527a6266SJeff Kirsher struct sky2_hw *hw = sky2->hw; 1753527a6266SJeff Kirsher unsigned port = sky2->port; 1754527a6266SJeff Kirsher u32 imask; 1755527a6266SJeff Kirsher int err; 1756527a6266SJeff Kirsher 1757527a6266SJeff Kirsher netif_carrier_off(dev); 1758527a6266SJeff Kirsher 1759527a6266SJeff Kirsher err = sky2_alloc_buffers(sky2); 1760527a6266SJeff Kirsher if (err) 1761527a6266SJeff Kirsher goto err_out; 1762527a6266SJeff Kirsher 17630bdb0bd0Sstephen hemminger /* With single port, IRQ is setup when device is brought up */ 17640bdb0bd0Sstephen hemminger if (hw->ports == 1 && (err = sky2_setup_irq(hw, dev->name))) 17650bdb0bd0Sstephen hemminger goto err_out; 17660bdb0bd0Sstephen hemminger 1767527a6266SJeff Kirsher sky2_hw_up(sky2); 1768527a6266SJeff Kirsher 17692240eb4aSLino Sanfilippo /* Enable interrupts from phy/mac for port */ 17702240eb4aSLino Sanfilippo imask = sky2_read32(hw, B0_IMSK); 17712240eb4aSLino Sanfilippo 17721401a800Sstephen hemminger if (hw->chip_id == CHIP_ID_YUKON_OPT || 17731401a800Sstephen hemminger hw->chip_id == CHIP_ID_YUKON_PRM || 17741401a800Sstephen hemminger hw->chip_id == CHIP_ID_YUKON_OP_2) 17751401a800Sstephen hemminger imask |= Y2_IS_PHY_QLNK; /* enable PHY Quick Link */ 17761401a800Sstephen hemminger 1777527a6266SJeff Kirsher imask |= portirq_msk[port]; 1778527a6266SJeff Kirsher sky2_write32(hw, B0_IMSK, imask); 1779527a6266SJeff Kirsher sky2_read32(hw, B0_IMSK); 1780527a6266SJeff Kirsher 1781527a6266SJeff Kirsher netif_info(sky2, ifup, dev, "enabling interface\n"); 1782527a6266SJeff Kirsher 1783527a6266SJeff Kirsher return 0; 1784527a6266SJeff Kirsher 1785527a6266SJeff Kirsher err_out: 1786527a6266SJeff Kirsher sky2_free_buffers(sky2); 1787527a6266SJeff Kirsher return err; 1788527a6266SJeff Kirsher } 1789527a6266SJeff Kirsher 1790527a6266SJeff Kirsher /* Modular subtraction in ring */ 1791527a6266SJeff Kirsher static inline int tx_inuse(const struct sky2_port *sky2) 1792527a6266SJeff Kirsher { 1793527a6266SJeff Kirsher return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1); 1794527a6266SJeff Kirsher } 1795527a6266SJeff Kirsher 1796527a6266SJeff Kirsher /* Number of list elements available for next tx */ 1797527a6266SJeff Kirsher static inline int tx_avail(const struct sky2_port *sky2) 1798527a6266SJeff Kirsher { 1799527a6266SJeff Kirsher return sky2->tx_pending - tx_inuse(sky2); 1800527a6266SJeff Kirsher } 1801527a6266SJeff Kirsher 1802527a6266SJeff Kirsher /* Estimate of number of transmit list elements required */ 1803527a6266SJeff Kirsher static unsigned tx_le_req(const struct sk_buff *skb) 1804527a6266SJeff Kirsher { 1805527a6266SJeff Kirsher unsigned count; 1806527a6266SJeff Kirsher 1807527a6266SJeff Kirsher count = (skb_shinfo(skb)->nr_frags + 1) 1808527a6266SJeff Kirsher * (sizeof(dma_addr_t) / sizeof(u32)); 1809527a6266SJeff Kirsher 1810527a6266SJeff Kirsher if (skb_is_gso(skb)) 1811527a6266SJeff Kirsher ++count; 1812527a6266SJeff Kirsher else if (sizeof(dma_addr_t) == sizeof(u32)) 1813527a6266SJeff Kirsher ++count; /* possible vlan */ 1814527a6266SJeff Kirsher 1815527a6266SJeff Kirsher if (skb->ip_summed == CHECKSUM_PARTIAL) 1816527a6266SJeff Kirsher ++count; 1817527a6266SJeff Kirsher 1818527a6266SJeff Kirsher return count; 1819527a6266SJeff Kirsher } 1820527a6266SJeff Kirsher 1821527a6266SJeff Kirsher static void sky2_tx_unmap(struct pci_dev *pdev, struct tx_ring_info *re) 1822527a6266SJeff Kirsher { 1823527a6266SJeff Kirsher if (re->flags & TX_MAP_SINGLE) 1824527a6266SJeff Kirsher pci_unmap_single(pdev, dma_unmap_addr(re, mapaddr), 1825527a6266SJeff Kirsher dma_unmap_len(re, maplen), 1826527a6266SJeff Kirsher PCI_DMA_TODEVICE); 1827527a6266SJeff Kirsher else if (re->flags & TX_MAP_PAGE) 1828527a6266SJeff Kirsher pci_unmap_page(pdev, dma_unmap_addr(re, mapaddr), 1829527a6266SJeff Kirsher dma_unmap_len(re, maplen), 1830527a6266SJeff Kirsher PCI_DMA_TODEVICE); 1831527a6266SJeff Kirsher re->flags = 0; 1832527a6266SJeff Kirsher } 1833527a6266SJeff Kirsher 1834527a6266SJeff Kirsher /* 1835527a6266SJeff Kirsher * Put one packet in ring for transmit. 1836527a6266SJeff Kirsher * A single packet can generate multiple list elements, and 1837527a6266SJeff Kirsher * the number of ring elements will probably be less than the number 1838527a6266SJeff Kirsher * of list elements used. 1839527a6266SJeff Kirsher */ 1840527a6266SJeff Kirsher static netdev_tx_t sky2_xmit_frame(struct sk_buff *skb, 1841527a6266SJeff Kirsher struct net_device *dev) 1842527a6266SJeff Kirsher { 1843527a6266SJeff Kirsher struct sky2_port *sky2 = netdev_priv(dev); 1844527a6266SJeff Kirsher struct sky2_hw *hw = sky2->hw; 1845527a6266SJeff Kirsher struct sky2_tx_le *le = NULL; 1846527a6266SJeff Kirsher struct tx_ring_info *re; 1847527a6266SJeff Kirsher unsigned i, len; 1848527a6266SJeff Kirsher dma_addr_t mapping; 1849527a6266SJeff Kirsher u32 upper; 1850527a6266SJeff Kirsher u16 slot; 1851527a6266SJeff Kirsher u16 mss; 1852527a6266SJeff Kirsher u8 ctrl; 1853527a6266SJeff Kirsher 1854527a6266SJeff Kirsher if (unlikely(tx_avail(sky2) < tx_le_req(skb))) 1855527a6266SJeff Kirsher return NETDEV_TX_BUSY; 1856527a6266SJeff Kirsher 1857527a6266SJeff Kirsher len = skb_headlen(skb); 1858527a6266SJeff Kirsher mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE); 1859527a6266SJeff Kirsher 1860527a6266SJeff Kirsher if (pci_dma_mapping_error(hw->pdev, mapping)) 1861527a6266SJeff Kirsher goto mapping_error; 1862527a6266SJeff Kirsher 1863527a6266SJeff Kirsher slot = sky2->tx_prod; 1864527a6266SJeff Kirsher netif_printk(sky2, tx_queued, KERN_DEBUG, dev, 1865527a6266SJeff Kirsher "tx queued, slot %u, len %d\n", slot, skb->len); 1866527a6266SJeff Kirsher 1867527a6266SJeff Kirsher /* Send high bits if needed */ 1868527a6266SJeff Kirsher upper = upper_32_bits(mapping); 1869527a6266SJeff Kirsher if (upper != sky2->tx_last_upper) { 1870527a6266SJeff Kirsher le = get_tx_le(sky2, &slot); 1871527a6266SJeff Kirsher le->addr = cpu_to_le32(upper); 1872527a6266SJeff Kirsher sky2->tx_last_upper = upper; 1873527a6266SJeff Kirsher le->opcode = OP_ADDR64 | HW_OWNER; 1874527a6266SJeff Kirsher } 1875527a6266SJeff Kirsher 1876527a6266SJeff Kirsher /* Check for TCP Segmentation Offload */ 1877527a6266SJeff Kirsher mss = skb_shinfo(skb)->gso_size; 1878527a6266SJeff Kirsher if (mss != 0) { 1879527a6266SJeff Kirsher 1880527a6266SJeff Kirsher if (!(hw->flags & SKY2_HW_NEW_LE)) 1881527a6266SJeff Kirsher mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb); 1882527a6266SJeff Kirsher 1883527a6266SJeff Kirsher if (mss != sky2->tx_last_mss) { 1884527a6266SJeff Kirsher le = get_tx_le(sky2, &slot); 1885527a6266SJeff Kirsher le->addr = cpu_to_le32(mss); 1886527a6266SJeff Kirsher 1887527a6266SJeff Kirsher if (hw->flags & SKY2_HW_NEW_LE) 1888527a6266SJeff Kirsher le->opcode = OP_MSS | HW_OWNER; 1889527a6266SJeff Kirsher else 1890527a6266SJeff Kirsher le->opcode = OP_LRGLEN | HW_OWNER; 1891527a6266SJeff Kirsher sky2->tx_last_mss = mss; 1892527a6266SJeff Kirsher } 1893527a6266SJeff Kirsher } 1894527a6266SJeff Kirsher 1895527a6266SJeff Kirsher ctrl = 0; 1896527a6266SJeff Kirsher 1897527a6266SJeff Kirsher /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */ 1898df8a39deSJiri Pirko if (skb_vlan_tag_present(skb)) { 1899527a6266SJeff Kirsher if (!le) { 1900527a6266SJeff Kirsher le = get_tx_le(sky2, &slot); 1901527a6266SJeff Kirsher le->addr = 0; 1902527a6266SJeff Kirsher le->opcode = OP_VLAN|HW_OWNER; 1903527a6266SJeff Kirsher } else 1904527a6266SJeff Kirsher le->opcode |= OP_VLAN; 1905df8a39deSJiri Pirko le->length = cpu_to_be16(skb_vlan_tag_get(skb)); 1906527a6266SJeff Kirsher ctrl |= INS_VLAN; 1907527a6266SJeff Kirsher } 1908527a6266SJeff Kirsher 1909527a6266SJeff Kirsher /* Handle TCP checksum offload */ 1910527a6266SJeff Kirsher if (skb->ip_summed == CHECKSUM_PARTIAL) { 1911527a6266SJeff Kirsher /* On Yukon EX (some versions) encoding change. */ 1912527a6266SJeff Kirsher if (hw->flags & SKY2_HW_AUTO_TX_SUM) 1913527a6266SJeff Kirsher ctrl |= CALSUM; /* auto checksum */ 1914527a6266SJeff Kirsher else { 1915527a6266SJeff Kirsher const unsigned offset = skb_transport_offset(skb); 1916527a6266SJeff Kirsher u32 tcpsum; 1917527a6266SJeff Kirsher 1918527a6266SJeff Kirsher tcpsum = offset << 16; /* sum start */ 1919527a6266SJeff Kirsher tcpsum |= offset + skb->csum_offset; /* sum write */ 1920527a6266SJeff Kirsher 1921527a6266SJeff Kirsher ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM; 1922527a6266SJeff Kirsher if (ip_hdr(skb)->protocol == IPPROTO_UDP) 1923527a6266SJeff Kirsher ctrl |= UDPTCP; 1924527a6266SJeff Kirsher 1925527a6266SJeff Kirsher if (tcpsum != sky2->tx_tcpsum) { 1926527a6266SJeff Kirsher sky2->tx_tcpsum = tcpsum; 1927527a6266SJeff Kirsher 1928527a6266SJeff Kirsher le = get_tx_le(sky2, &slot); 1929527a6266SJeff Kirsher le->addr = cpu_to_le32(tcpsum); 1930527a6266SJeff Kirsher le->length = 0; /* initial checksum value */ 1931527a6266SJeff Kirsher le->ctrl = 1; /* one packet */ 1932527a6266SJeff Kirsher le->opcode = OP_TCPLISW | HW_OWNER; 1933527a6266SJeff Kirsher } 1934527a6266SJeff Kirsher } 1935527a6266SJeff Kirsher } 1936527a6266SJeff Kirsher 1937527a6266SJeff Kirsher re = sky2->tx_ring + slot; 1938527a6266SJeff Kirsher re->flags = TX_MAP_SINGLE; 1939527a6266SJeff Kirsher dma_unmap_addr_set(re, mapaddr, mapping); 1940527a6266SJeff Kirsher dma_unmap_len_set(re, maplen, len); 1941527a6266SJeff Kirsher 1942527a6266SJeff Kirsher le = get_tx_le(sky2, &slot); 1943527a6266SJeff Kirsher le->addr = cpu_to_le32(lower_32_bits(mapping)); 1944527a6266SJeff Kirsher le->length = cpu_to_le16(len); 1945527a6266SJeff Kirsher le->ctrl = ctrl; 1946527a6266SJeff Kirsher le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER); 1947527a6266SJeff Kirsher 1948527a6266SJeff Kirsher 1949527a6266SJeff Kirsher for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) { 1950527a6266SJeff Kirsher const skb_frag_t *frag = &skb_shinfo(skb)->frags[i]; 1951527a6266SJeff Kirsher 1952950a5a4fSIan Campbell mapping = skb_frag_dma_map(&hw->pdev->dev, frag, 0, 19539e903e08SEric Dumazet skb_frag_size(frag), DMA_TO_DEVICE); 1954527a6266SJeff Kirsher 19555d6bcdfeSIan Campbell if (dma_mapping_error(&hw->pdev->dev, mapping)) 1956527a6266SJeff Kirsher goto mapping_unwind; 1957527a6266SJeff Kirsher 1958527a6266SJeff Kirsher upper = upper_32_bits(mapping); 1959527a6266SJeff Kirsher if (upper != sky2->tx_last_upper) { 1960527a6266SJeff Kirsher le = get_tx_le(sky2, &slot); 1961527a6266SJeff Kirsher le->addr = cpu_to_le32(upper); 1962527a6266SJeff Kirsher sky2->tx_last_upper = upper; 1963527a6266SJeff Kirsher le->opcode = OP_ADDR64 | HW_OWNER; 1964527a6266SJeff Kirsher } 1965527a6266SJeff Kirsher 1966527a6266SJeff Kirsher re = sky2->tx_ring + slot; 1967527a6266SJeff Kirsher re->flags = TX_MAP_PAGE; 1968527a6266SJeff Kirsher dma_unmap_addr_set(re, mapaddr, mapping); 19699e903e08SEric Dumazet dma_unmap_len_set(re, maplen, skb_frag_size(frag)); 1970527a6266SJeff Kirsher 1971527a6266SJeff Kirsher le = get_tx_le(sky2, &slot); 1972527a6266SJeff Kirsher le->addr = cpu_to_le32(lower_32_bits(mapping)); 19739e903e08SEric Dumazet le->length = cpu_to_le16(skb_frag_size(frag)); 1974527a6266SJeff Kirsher le->ctrl = ctrl; 1975527a6266SJeff Kirsher le->opcode = OP_BUFFER | HW_OWNER; 1976527a6266SJeff Kirsher } 1977527a6266SJeff Kirsher 1978527a6266SJeff Kirsher re->skb = skb; 1979527a6266SJeff Kirsher le->ctrl |= EOP; 1980527a6266SJeff Kirsher 1981527a6266SJeff Kirsher sky2->tx_prod = slot; 1982527a6266SJeff Kirsher 1983527a6266SJeff Kirsher if (tx_avail(sky2) <= MAX_SKB_TX_LE) 1984527a6266SJeff Kirsher netif_stop_queue(dev); 1985527a6266SJeff Kirsher 1986ec2a5466Sstephen hemminger netdev_sent_queue(dev, skb->len); 1987527a6266SJeff Kirsher sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod); 1988527a6266SJeff Kirsher 1989527a6266SJeff Kirsher return NETDEV_TX_OK; 1990527a6266SJeff Kirsher 1991527a6266SJeff Kirsher mapping_unwind: 1992527a6266SJeff Kirsher for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) { 1993527a6266SJeff Kirsher re = sky2->tx_ring + i; 1994527a6266SJeff Kirsher 1995527a6266SJeff Kirsher sky2_tx_unmap(hw->pdev, re); 1996527a6266SJeff Kirsher } 1997527a6266SJeff Kirsher 1998527a6266SJeff Kirsher mapping_error: 1999527a6266SJeff Kirsher if (net_ratelimit()) 2000527a6266SJeff Kirsher dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name); 20012d4186ceSEric W. Biederman dev_kfree_skb_any(skb); 2002527a6266SJeff Kirsher return NETDEV_TX_OK; 2003527a6266SJeff Kirsher } 2004527a6266SJeff Kirsher 2005527a6266SJeff Kirsher /* 2006527a6266SJeff Kirsher * Free ring elements from starting at tx_cons until "done" 2007527a6266SJeff Kirsher * 2008527a6266SJeff Kirsher * NB: 2009527a6266SJeff Kirsher * 1. The hardware will tell us about partial completion of multi-part 2010527a6266SJeff Kirsher * buffers so make sure not to free skb to early. 2011527a6266SJeff Kirsher * 2. This may run in parallel start_xmit because the it only 2012527a6266SJeff Kirsher * looks at the tail of the queue of FIFO (tx_cons), not 2013527a6266SJeff Kirsher * the head (tx_prod) 2014527a6266SJeff Kirsher */ 2015527a6266SJeff Kirsher static void sky2_tx_complete(struct sky2_port *sky2, u16 done) 2016527a6266SJeff Kirsher { 2017527a6266SJeff Kirsher struct net_device *dev = sky2->netdev; 2018ec2a5466Sstephen hemminger u16 idx; 2019ec2a5466Sstephen hemminger unsigned int bytes_compl = 0, pkts_compl = 0; 2020527a6266SJeff Kirsher 2021527a6266SJeff Kirsher BUG_ON(done >= sky2->tx_ring_size); 2022527a6266SJeff Kirsher 2023527a6266SJeff Kirsher for (idx = sky2->tx_cons; idx != done; 2024527a6266SJeff Kirsher idx = RING_NEXT(idx, sky2->tx_ring_size)) { 2025527a6266SJeff Kirsher struct tx_ring_info *re = sky2->tx_ring + idx; 2026527a6266SJeff Kirsher struct sk_buff *skb = re->skb; 2027527a6266SJeff Kirsher 2028527a6266SJeff Kirsher sky2_tx_unmap(sky2->hw->pdev, re); 2029527a6266SJeff Kirsher 2030527a6266SJeff Kirsher if (skb) { 2031527a6266SJeff Kirsher netif_printk(sky2, tx_done, KERN_DEBUG, dev, 2032527a6266SJeff Kirsher "tx done %u\n", idx); 2033527a6266SJeff Kirsher 2034ec2a5466Sstephen hemminger pkts_compl++; 2035ec2a5466Sstephen hemminger bytes_compl += skb->len; 2036527a6266SJeff Kirsher 2037527a6266SJeff Kirsher re->skb = NULL; 2038527a6266SJeff Kirsher dev_kfree_skb_any(skb); 2039527a6266SJeff Kirsher 2040527a6266SJeff Kirsher sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size); 2041527a6266SJeff Kirsher } 2042527a6266SJeff Kirsher } 2043527a6266SJeff Kirsher 2044527a6266SJeff Kirsher sky2->tx_cons = idx; 2045527a6266SJeff Kirsher smp_mb(); 2046ec2a5466Sstephen hemminger 2047ec2a5466Sstephen hemminger netdev_completed_queue(dev, pkts_compl, bytes_compl); 2048ec2a5466Sstephen hemminger 2049ec2a5466Sstephen hemminger u64_stats_update_begin(&sky2->tx_stats.syncp); 2050ec2a5466Sstephen hemminger sky2->tx_stats.packets += pkts_compl; 2051ec2a5466Sstephen hemminger sky2->tx_stats.bytes += bytes_compl; 2052ec2a5466Sstephen hemminger u64_stats_update_end(&sky2->tx_stats.syncp); 2053527a6266SJeff Kirsher } 2054527a6266SJeff Kirsher 2055527a6266SJeff Kirsher static void sky2_tx_reset(struct sky2_hw *hw, unsigned port) 2056527a6266SJeff Kirsher { 2057527a6266SJeff Kirsher /* Disable Force Sync bit and Enable Alloc bit */ 2058527a6266SJeff Kirsher sky2_write8(hw, SK_REG(port, TXA_CTRL), 2059527a6266SJeff Kirsher TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC); 2060527a6266SJeff Kirsher 2061527a6266SJeff Kirsher /* Stop Interval Timer and Limit Counter of Tx Arbiter */ 2062527a6266SJeff Kirsher sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L); 2063527a6266SJeff Kirsher sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L); 2064527a6266SJeff Kirsher 2065527a6266SJeff Kirsher /* Reset the PCI FIFO of the async Tx queue */ 2066527a6266SJeff Kirsher sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), 2067527a6266SJeff Kirsher BMU_RST_SET | BMU_FIFO_RST); 2068527a6266SJeff Kirsher 2069527a6266SJeff Kirsher /* Reset the Tx prefetch units */ 2070527a6266SJeff Kirsher sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL), 2071527a6266SJeff Kirsher PREF_UNIT_RST_SET); 2072527a6266SJeff Kirsher 2073527a6266SJeff Kirsher sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET); 2074527a6266SJeff Kirsher sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET); 2075f9687c44Sstephen hemminger 2076f9687c44Sstephen hemminger sky2_read32(hw, B0_CTST); 2077527a6266SJeff Kirsher } 2078527a6266SJeff Kirsher 2079527a6266SJeff Kirsher static void sky2_hw_down(struct sky2_port *sky2) 2080527a6266SJeff Kirsher { 2081527a6266SJeff Kirsher struct sky2_hw *hw = sky2->hw; 2082527a6266SJeff Kirsher unsigned port = sky2->port; 2083527a6266SJeff Kirsher u16 ctrl; 2084527a6266SJeff Kirsher 2085527a6266SJeff Kirsher /* Force flow control off */ 2086527a6266SJeff Kirsher sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF); 2087527a6266SJeff Kirsher 2088527a6266SJeff Kirsher /* Stop transmitter */ 2089527a6266SJeff Kirsher sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP); 2090527a6266SJeff Kirsher sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR)); 2091527a6266SJeff Kirsher 2092527a6266SJeff Kirsher sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), 2093527a6266SJeff Kirsher RB_RST_SET | RB_DIS_OP_MD); 2094527a6266SJeff Kirsher 2095527a6266SJeff Kirsher ctrl = gma_read16(hw, port, GM_GP_CTRL); 2096527a6266SJeff Kirsher ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA); 2097527a6266SJeff Kirsher gma_write16(hw, port, GM_GP_CTRL, ctrl); 2098527a6266SJeff Kirsher 2099527a6266SJeff Kirsher sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET); 2100527a6266SJeff Kirsher 2101527a6266SJeff Kirsher /* Workaround shared GMAC reset */ 2102527a6266SJeff Kirsher if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && 2103527a6266SJeff Kirsher port == 0 && hw->dev[1] && netif_running(hw->dev[1]))) 2104527a6266SJeff Kirsher sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET); 2105527a6266SJeff Kirsher 2106527a6266SJeff Kirsher sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET); 2107527a6266SJeff Kirsher 21088a9ea323SLinus Torvalds /* Force any delayed status interrupt and NAPI */ 2109527a6266SJeff Kirsher sky2_write32(hw, STAT_LEV_TIMER_CNT, 0); 2110527a6266SJeff Kirsher sky2_write32(hw, STAT_TX_TIMER_CNT, 0); 2111527a6266SJeff Kirsher sky2_write32(hw, STAT_ISR_TIMER_CNT, 0); 2112527a6266SJeff Kirsher sky2_read8(hw, STAT_ISR_TIMER_CTRL); 2113527a6266SJeff Kirsher 2114527a6266SJeff Kirsher sky2_rx_stop(sky2); 2115527a6266SJeff Kirsher 2116527a6266SJeff Kirsher spin_lock_bh(&sky2->phy_lock); 2117527a6266SJeff Kirsher sky2_phy_power_down(hw, port); 2118527a6266SJeff Kirsher spin_unlock_bh(&sky2->phy_lock); 2119527a6266SJeff Kirsher 2120527a6266SJeff Kirsher sky2_tx_reset(hw, port); 2121527a6266SJeff Kirsher 2122527a6266SJeff Kirsher /* Free any pending frames stuck in HW queue */ 2123527a6266SJeff Kirsher sky2_tx_complete(sky2, sky2->tx_prod); 2124527a6266SJeff Kirsher } 2125527a6266SJeff Kirsher 2126527a6266SJeff Kirsher /* Network shutdown */ 2127926d0977Sstephen hemminger static int sky2_close(struct net_device *dev) 2128527a6266SJeff Kirsher { 2129527a6266SJeff Kirsher struct sky2_port *sky2 = netdev_priv(dev); 2130527a6266SJeff Kirsher struct sky2_hw *hw = sky2->hw; 2131527a6266SJeff Kirsher 2132527a6266SJeff Kirsher /* Never really got started! */ 2133527a6266SJeff Kirsher if (!sky2->tx_le) 2134527a6266SJeff Kirsher return 0; 2135527a6266SJeff Kirsher 2136527a6266SJeff Kirsher netif_info(sky2, ifdown, dev, "disabling interface\n"); 2137527a6266SJeff Kirsher 21381401a800Sstephen hemminger if (hw->ports == 1) { 21391401a800Sstephen hemminger sky2_write32(hw, B0_IMSK, 0); 2140527a6266SJeff Kirsher sky2_read32(hw, B0_IMSK); 2141527a6266SJeff Kirsher 21420bdb0bd0Sstephen hemminger napi_disable(&hw->napi); 21430bdb0bd0Sstephen hemminger free_irq(hw->pdev->irq, hw); 2144282edcecSstephen hemminger hw->flags &= ~SKY2_HW_IRQ_SETUP; 21450bdb0bd0Sstephen hemminger } else { 21461401a800Sstephen hemminger u32 imask; 21471401a800Sstephen hemminger 21481401a800Sstephen hemminger /* Disable port IRQ */ 21491401a800Sstephen hemminger imask = sky2_read32(hw, B0_IMSK); 21501401a800Sstephen hemminger imask &= ~portirq_msk[sky2->port]; 21511401a800Sstephen hemminger sky2_write32(hw, B0_IMSK, imask); 21521401a800Sstephen hemminger sky2_read32(hw, B0_IMSK); 21531401a800Sstephen hemminger 2154527a6266SJeff Kirsher synchronize_irq(hw->pdev->irq); 2155527a6266SJeff Kirsher napi_synchronize(&hw->napi); 21560bdb0bd0Sstephen hemminger } 2157527a6266SJeff Kirsher 2158527a6266SJeff Kirsher sky2_hw_down(sky2); 2159527a6266SJeff Kirsher 2160527a6266SJeff Kirsher sky2_free_buffers(sky2); 2161527a6266SJeff Kirsher 2162527a6266SJeff Kirsher return 0; 2163527a6266SJeff Kirsher } 2164527a6266SJeff Kirsher 2165527a6266SJeff Kirsher static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux) 2166527a6266SJeff Kirsher { 2167527a6266SJeff Kirsher if (hw->flags & SKY2_HW_FIBRE_PHY) 2168527a6266SJeff Kirsher return SPEED_1000; 2169527a6266SJeff Kirsher 2170527a6266SJeff Kirsher if (!(hw->flags & SKY2_HW_GIGABIT)) { 2171527a6266SJeff Kirsher if (aux & PHY_M_PS_SPEED_100) 2172527a6266SJeff Kirsher return SPEED_100; 2173527a6266SJeff Kirsher else 2174527a6266SJeff Kirsher return SPEED_10; 2175527a6266SJeff Kirsher } 2176527a6266SJeff Kirsher 2177527a6266SJeff Kirsher switch (aux & PHY_M_PS_SPEED_MSK) { 2178527a6266SJeff Kirsher case PHY_M_PS_SPEED_1000: 2179527a6266SJeff Kirsher return SPEED_1000; 2180527a6266SJeff Kirsher case PHY_M_PS_SPEED_100: 2181527a6266SJeff Kirsher return SPEED_100; 2182527a6266SJeff Kirsher default: 2183527a6266SJeff Kirsher return SPEED_10; 2184527a6266SJeff Kirsher } 2185527a6266SJeff Kirsher } 2186527a6266SJeff Kirsher 2187527a6266SJeff Kirsher static void sky2_link_up(struct sky2_port *sky2) 2188527a6266SJeff Kirsher { 2189527a6266SJeff Kirsher struct sky2_hw *hw = sky2->hw; 2190527a6266SJeff Kirsher unsigned port = sky2->port; 2191527a6266SJeff Kirsher static const char *fc_name[] = { 2192527a6266SJeff Kirsher [FC_NONE] = "none", 2193527a6266SJeff Kirsher [FC_TX] = "tx", 2194527a6266SJeff Kirsher [FC_RX] = "rx", 2195527a6266SJeff Kirsher [FC_BOTH] = "both", 2196527a6266SJeff Kirsher }; 2197527a6266SJeff Kirsher 2198527a6266SJeff Kirsher sky2_set_ipg(sky2); 2199527a6266SJeff Kirsher 2200527a6266SJeff Kirsher sky2_enable_rx_tx(sky2); 2201527a6266SJeff Kirsher 2202527a6266SJeff Kirsher gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK); 2203527a6266SJeff Kirsher 2204527a6266SJeff Kirsher netif_carrier_on(sky2->netdev); 2205527a6266SJeff Kirsher 2206527a6266SJeff Kirsher mod_timer(&hw->watchdog_timer, jiffies + 1); 2207527a6266SJeff Kirsher 2208527a6266SJeff Kirsher /* Turn on link LED */ 2209527a6266SJeff Kirsher sky2_write8(hw, SK_REG(port, LNK_LED_REG), 2210527a6266SJeff Kirsher LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF); 2211527a6266SJeff Kirsher 2212527a6266SJeff Kirsher netif_info(sky2, link, sky2->netdev, 2213527a6266SJeff Kirsher "Link is up at %d Mbps, %s duplex, flow control %s\n", 2214527a6266SJeff Kirsher sky2->speed, 2215527a6266SJeff Kirsher sky2->duplex == DUPLEX_FULL ? "full" : "half", 2216527a6266SJeff Kirsher fc_name[sky2->flow_status]); 2217527a6266SJeff Kirsher } 2218527a6266SJeff Kirsher 2219527a6266SJeff Kirsher static void sky2_link_down(struct sky2_port *sky2) 2220527a6266SJeff Kirsher { 2221527a6266SJeff Kirsher struct sky2_hw *hw = sky2->hw; 2222527a6266SJeff Kirsher unsigned port = sky2->port; 2223527a6266SJeff Kirsher u16 reg; 2224527a6266SJeff Kirsher 2225527a6266SJeff Kirsher gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0); 2226527a6266SJeff Kirsher 2227527a6266SJeff Kirsher reg = gma_read16(hw, port, GM_GP_CTRL); 2228527a6266SJeff Kirsher reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA); 2229527a6266SJeff Kirsher gma_write16(hw, port, GM_GP_CTRL, reg); 2230527a6266SJeff Kirsher 2231527a6266SJeff Kirsher netif_carrier_off(sky2->netdev); 2232527a6266SJeff Kirsher 2233527a6266SJeff Kirsher /* Turn off link LED */ 2234527a6266SJeff Kirsher sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF); 2235527a6266SJeff Kirsher 2236527a6266SJeff Kirsher netif_info(sky2, link, sky2->netdev, "Link is down\n"); 2237527a6266SJeff Kirsher 2238527a6266SJeff Kirsher sky2_phy_init(hw, port); 2239527a6266SJeff Kirsher } 2240527a6266SJeff Kirsher 2241527a6266SJeff Kirsher static enum flow_control sky2_flow(int rx, int tx) 2242527a6266SJeff Kirsher { 2243527a6266SJeff Kirsher if (rx) 2244527a6266SJeff Kirsher return tx ? FC_BOTH : FC_RX; 2245527a6266SJeff Kirsher else 2246527a6266SJeff Kirsher return tx ? FC_TX : FC_NONE; 2247527a6266SJeff Kirsher } 2248527a6266SJeff Kirsher 2249527a6266SJeff Kirsher static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux) 2250527a6266SJeff Kirsher { 2251527a6266SJeff Kirsher struct sky2_hw *hw = sky2->hw; 2252527a6266SJeff Kirsher unsigned port = sky2->port; 2253527a6266SJeff Kirsher u16 advert, lpa; 2254527a6266SJeff Kirsher 2255527a6266SJeff Kirsher advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV); 2256527a6266SJeff Kirsher lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP); 2257527a6266SJeff Kirsher if (lpa & PHY_M_AN_RF) { 2258527a6266SJeff Kirsher netdev_err(sky2->netdev, "remote fault\n"); 2259527a6266SJeff Kirsher return -1; 2260527a6266SJeff Kirsher } 2261527a6266SJeff Kirsher 2262527a6266SJeff Kirsher if (!(aux & PHY_M_PS_SPDUP_RES)) { 2263527a6266SJeff Kirsher netdev_err(sky2->netdev, "speed/duplex mismatch\n"); 2264527a6266SJeff Kirsher return -1; 2265527a6266SJeff Kirsher } 2266527a6266SJeff Kirsher 2267527a6266SJeff Kirsher sky2->speed = sky2_phy_speed(hw, aux); 2268527a6266SJeff Kirsher sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF; 2269527a6266SJeff Kirsher 2270527a6266SJeff Kirsher /* Since the pause result bits seem to in different positions on 2271527a6266SJeff Kirsher * different chips. look at registers. 2272527a6266SJeff Kirsher */ 2273527a6266SJeff Kirsher if (hw->flags & SKY2_HW_FIBRE_PHY) { 2274527a6266SJeff Kirsher /* Shift for bits in fiber PHY */ 2275527a6266SJeff Kirsher advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM); 2276527a6266SJeff Kirsher lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM); 2277527a6266SJeff Kirsher 2278527a6266SJeff Kirsher if (advert & ADVERTISE_1000XPAUSE) 2279527a6266SJeff Kirsher advert |= ADVERTISE_PAUSE_CAP; 2280527a6266SJeff Kirsher if (advert & ADVERTISE_1000XPSE_ASYM) 2281527a6266SJeff Kirsher advert |= ADVERTISE_PAUSE_ASYM; 2282527a6266SJeff Kirsher if (lpa & LPA_1000XPAUSE) 2283527a6266SJeff Kirsher lpa |= LPA_PAUSE_CAP; 2284527a6266SJeff Kirsher if (lpa & LPA_1000XPAUSE_ASYM) 2285527a6266SJeff Kirsher lpa |= LPA_PAUSE_ASYM; 2286527a6266SJeff Kirsher } 2287527a6266SJeff Kirsher 2288527a6266SJeff Kirsher sky2->flow_status = FC_NONE; 2289527a6266SJeff Kirsher if (advert & ADVERTISE_PAUSE_CAP) { 2290527a6266SJeff Kirsher if (lpa & LPA_PAUSE_CAP) 2291527a6266SJeff Kirsher sky2->flow_status = FC_BOTH; 2292527a6266SJeff Kirsher else if (advert & ADVERTISE_PAUSE_ASYM) 2293527a6266SJeff Kirsher sky2->flow_status = FC_RX; 2294527a6266SJeff Kirsher } else if (advert & ADVERTISE_PAUSE_ASYM) { 2295527a6266SJeff Kirsher if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM)) 2296527a6266SJeff Kirsher sky2->flow_status = FC_TX; 2297527a6266SJeff Kirsher } 2298527a6266SJeff Kirsher 2299527a6266SJeff Kirsher if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000 && 2300527a6266SJeff Kirsher !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX)) 2301527a6266SJeff Kirsher sky2->flow_status = FC_NONE; 2302527a6266SJeff Kirsher 2303527a6266SJeff Kirsher if (sky2->flow_status & FC_TX) 2304527a6266SJeff Kirsher sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON); 2305527a6266SJeff Kirsher else 2306527a6266SJeff Kirsher sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF); 2307527a6266SJeff Kirsher 2308527a6266SJeff Kirsher return 0; 2309527a6266SJeff Kirsher } 2310527a6266SJeff Kirsher 2311527a6266SJeff Kirsher /* Interrupt from PHY */ 2312527a6266SJeff Kirsher static void sky2_phy_intr(struct sky2_hw *hw, unsigned port) 2313527a6266SJeff Kirsher { 2314527a6266SJeff Kirsher struct net_device *dev = hw->dev[port]; 2315527a6266SJeff Kirsher struct sky2_port *sky2 = netdev_priv(dev); 2316527a6266SJeff Kirsher u16 istatus, phystat; 2317527a6266SJeff Kirsher 2318527a6266SJeff Kirsher if (!netif_running(dev)) 2319527a6266SJeff Kirsher return; 2320527a6266SJeff Kirsher 2321527a6266SJeff Kirsher spin_lock(&sky2->phy_lock); 2322527a6266SJeff Kirsher istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT); 2323527a6266SJeff Kirsher phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT); 2324527a6266SJeff Kirsher 2325527a6266SJeff Kirsher netif_info(sky2, intr, sky2->netdev, "phy interrupt status 0x%x 0x%x\n", 2326527a6266SJeff Kirsher istatus, phystat); 2327527a6266SJeff Kirsher 2328527a6266SJeff Kirsher if (istatus & PHY_M_IS_AN_COMPL) { 2329527a6266SJeff Kirsher if (sky2_autoneg_done(sky2, phystat) == 0 && 2330527a6266SJeff Kirsher !netif_carrier_ok(dev)) 2331527a6266SJeff Kirsher sky2_link_up(sky2); 2332527a6266SJeff Kirsher goto out; 2333527a6266SJeff Kirsher } 2334527a6266SJeff Kirsher 2335527a6266SJeff Kirsher if (istatus & PHY_M_IS_LSP_CHANGE) 2336527a6266SJeff Kirsher sky2->speed = sky2_phy_speed(hw, phystat); 2337527a6266SJeff Kirsher 2338527a6266SJeff Kirsher if (istatus & PHY_M_IS_DUP_CHANGE) 2339527a6266SJeff Kirsher sky2->duplex = 2340527a6266SJeff Kirsher (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF; 2341527a6266SJeff Kirsher 2342527a6266SJeff Kirsher if (istatus & PHY_M_IS_LST_CHANGE) { 2343527a6266SJeff Kirsher if (phystat & PHY_M_PS_LINK_UP) 2344527a6266SJeff Kirsher sky2_link_up(sky2); 2345527a6266SJeff Kirsher else 2346527a6266SJeff Kirsher sky2_link_down(sky2); 2347527a6266SJeff Kirsher } 2348527a6266SJeff Kirsher out: 2349527a6266SJeff Kirsher spin_unlock(&sky2->phy_lock); 2350527a6266SJeff Kirsher } 2351527a6266SJeff Kirsher 2352527a6266SJeff Kirsher /* Special quick link interrupt (Yukon-2 Optima only) */ 2353527a6266SJeff Kirsher static void sky2_qlink_intr(struct sky2_hw *hw) 2354527a6266SJeff Kirsher { 2355527a6266SJeff Kirsher struct sky2_port *sky2 = netdev_priv(hw->dev[0]); 2356527a6266SJeff Kirsher u32 imask; 2357527a6266SJeff Kirsher u16 phy; 2358527a6266SJeff Kirsher 2359527a6266SJeff Kirsher /* disable irq */ 2360527a6266SJeff Kirsher imask = sky2_read32(hw, B0_IMSK); 2361527a6266SJeff Kirsher imask &= ~Y2_IS_PHY_QLNK; 2362527a6266SJeff Kirsher sky2_write32(hw, B0_IMSK, imask); 2363527a6266SJeff Kirsher 2364527a6266SJeff Kirsher /* reset PHY Link Detect */ 2365527a6266SJeff Kirsher phy = sky2_pci_read16(hw, PSM_CONFIG_REG4); 2366527a6266SJeff Kirsher sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON); 2367527a6266SJeff Kirsher sky2_pci_write16(hw, PSM_CONFIG_REG4, phy | 1); 2368527a6266SJeff Kirsher sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF); 2369527a6266SJeff Kirsher 2370527a6266SJeff Kirsher sky2_link_up(sky2); 2371527a6266SJeff Kirsher } 2372527a6266SJeff Kirsher 2373527a6266SJeff Kirsher /* Transmit timeout is only called if we are running, carrier is up 2374527a6266SJeff Kirsher * and tx queue is full (stopped). 2375527a6266SJeff Kirsher */ 2376527a6266SJeff Kirsher static void sky2_tx_timeout(struct net_device *dev) 2377527a6266SJeff Kirsher { 2378527a6266SJeff Kirsher struct sky2_port *sky2 = netdev_priv(dev); 2379527a6266SJeff Kirsher struct sky2_hw *hw = sky2->hw; 2380527a6266SJeff Kirsher 2381527a6266SJeff Kirsher netif_err(sky2, timer, dev, "tx timeout\n"); 2382527a6266SJeff Kirsher 2383527a6266SJeff Kirsher netdev_printk(KERN_DEBUG, dev, "transmit ring %u .. %u report=%u done=%u\n", 2384527a6266SJeff Kirsher sky2->tx_cons, sky2->tx_prod, 2385527a6266SJeff Kirsher sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX), 2386527a6266SJeff Kirsher sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE))); 2387527a6266SJeff Kirsher 2388527a6266SJeff Kirsher /* can't restart safely under softirq */ 2389527a6266SJeff Kirsher schedule_work(&hw->restart_work); 2390527a6266SJeff Kirsher } 2391527a6266SJeff Kirsher 2392527a6266SJeff Kirsher static int sky2_change_mtu(struct net_device *dev, int new_mtu) 2393527a6266SJeff Kirsher { 2394527a6266SJeff Kirsher struct sky2_port *sky2 = netdev_priv(dev); 2395527a6266SJeff Kirsher struct sky2_hw *hw = sky2->hw; 2396527a6266SJeff Kirsher unsigned port = sky2->port; 2397527a6266SJeff Kirsher int err; 2398527a6266SJeff Kirsher u16 ctl, mode; 2399527a6266SJeff Kirsher u32 imask; 2400527a6266SJeff Kirsher 2401527a6266SJeff Kirsher /* MTU size outside the spec */ 2402527a6266SJeff Kirsher if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU) 2403527a6266SJeff Kirsher return -EINVAL; 2404527a6266SJeff Kirsher 2405527a6266SJeff Kirsher /* MTU > 1500 on yukon FE and FE+ not allowed */ 2406527a6266SJeff Kirsher if (new_mtu > ETH_DATA_LEN && 2407527a6266SJeff Kirsher (hw->chip_id == CHIP_ID_YUKON_FE || 2408527a6266SJeff Kirsher hw->chip_id == CHIP_ID_YUKON_FE_P)) 2409527a6266SJeff Kirsher return -EINVAL; 2410527a6266SJeff Kirsher 2411527a6266SJeff Kirsher if (!netif_running(dev)) { 2412527a6266SJeff Kirsher dev->mtu = new_mtu; 2413527a6266SJeff Kirsher netdev_update_features(dev); 2414527a6266SJeff Kirsher return 0; 2415527a6266SJeff Kirsher } 2416527a6266SJeff Kirsher 2417527a6266SJeff Kirsher imask = sky2_read32(hw, B0_IMSK); 2418527a6266SJeff Kirsher sky2_write32(hw, B0_IMSK, 0); 2419ea589e9bSLino Sanfilippo sky2_read32(hw, B0_IMSK); 2420527a6266SJeff Kirsher 2421860e9538SFlorian Westphal netif_trans_update(dev); /* prevent tx timeout */ 2422527a6266SJeff Kirsher napi_disable(&hw->napi); 2423527a6266SJeff Kirsher netif_tx_disable(dev); 2424527a6266SJeff Kirsher 2425527a6266SJeff Kirsher synchronize_irq(hw->pdev->irq); 2426527a6266SJeff Kirsher 2427527a6266SJeff Kirsher if (!(hw->flags & SKY2_HW_RAM_BUFFER)) 2428527a6266SJeff Kirsher sky2_set_tx_stfwd(hw, port); 2429527a6266SJeff Kirsher 2430527a6266SJeff Kirsher ctl = gma_read16(hw, port, GM_GP_CTRL); 2431527a6266SJeff Kirsher gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA); 2432527a6266SJeff Kirsher sky2_rx_stop(sky2); 2433527a6266SJeff Kirsher sky2_rx_clean(sky2); 2434527a6266SJeff Kirsher 2435527a6266SJeff Kirsher dev->mtu = new_mtu; 2436527a6266SJeff Kirsher netdev_update_features(dev); 2437527a6266SJeff Kirsher 2438527a6266SJeff Kirsher mode = DATA_BLIND_VAL(DATA_BLIND_DEF) | GM_SMOD_VLAN_ENA; 2439527a6266SJeff Kirsher if (sky2->speed > SPEED_100) 2440527a6266SJeff Kirsher mode |= IPG_DATA_VAL(IPG_DATA_DEF_1000); 2441527a6266SJeff Kirsher else 2442527a6266SJeff Kirsher mode |= IPG_DATA_VAL(IPG_DATA_DEF_10_100); 2443527a6266SJeff Kirsher 2444527a6266SJeff Kirsher if (dev->mtu > ETH_DATA_LEN) 2445527a6266SJeff Kirsher mode |= GM_SMOD_JUMBO_ENA; 2446527a6266SJeff Kirsher 2447527a6266SJeff Kirsher gma_write16(hw, port, GM_SERIAL_MODE, mode); 2448527a6266SJeff Kirsher 2449527a6266SJeff Kirsher sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD); 2450527a6266SJeff Kirsher 2451527a6266SJeff Kirsher err = sky2_alloc_rx_skbs(sky2); 2452527a6266SJeff Kirsher if (!err) 2453527a6266SJeff Kirsher sky2_rx_start(sky2); 2454527a6266SJeff Kirsher else 2455527a6266SJeff Kirsher sky2_rx_clean(sky2); 2456527a6266SJeff Kirsher sky2_write32(hw, B0_IMSK, imask); 2457527a6266SJeff Kirsher 2458527a6266SJeff Kirsher sky2_read32(hw, B0_Y2_SP_LISR); 2459527a6266SJeff Kirsher napi_enable(&hw->napi); 2460527a6266SJeff Kirsher 2461527a6266SJeff Kirsher if (err) 2462527a6266SJeff Kirsher dev_close(dev); 2463527a6266SJeff Kirsher else { 2464527a6266SJeff Kirsher gma_write16(hw, port, GM_GP_CTRL, ctl); 2465527a6266SJeff Kirsher 2466527a6266SJeff Kirsher netif_wake_queue(dev); 2467527a6266SJeff Kirsher } 2468527a6266SJeff Kirsher 2469527a6266SJeff Kirsher return err; 2470527a6266SJeff Kirsher } 2471527a6266SJeff Kirsher 2472857504d0Sstephen hemminger static inline bool needs_copy(const struct rx_ring_info *re, 2473857504d0Sstephen hemminger unsigned length) 2474857504d0Sstephen hemminger { 2475857504d0Sstephen hemminger #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS 2476857504d0Sstephen hemminger /* Some architectures need the IP header to be aligned */ 2477857504d0Sstephen hemminger if (!IS_ALIGNED(re->data_addr + ETH_HLEN, sizeof(u32))) 2478857504d0Sstephen hemminger return true; 2479857504d0Sstephen hemminger #endif 2480857504d0Sstephen hemminger return length < copybreak; 2481857504d0Sstephen hemminger } 2482857504d0Sstephen hemminger 2483527a6266SJeff Kirsher /* For small just reuse existing skb for next receive */ 2484527a6266SJeff Kirsher static struct sk_buff *receive_copy(struct sky2_port *sky2, 2485527a6266SJeff Kirsher const struct rx_ring_info *re, 2486527a6266SJeff Kirsher unsigned length) 2487527a6266SJeff Kirsher { 2488527a6266SJeff Kirsher struct sk_buff *skb; 2489527a6266SJeff Kirsher 2490527a6266SJeff Kirsher skb = netdev_alloc_skb_ip_align(sky2->netdev, length); 2491527a6266SJeff Kirsher if (likely(skb)) { 2492527a6266SJeff Kirsher pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr, 2493527a6266SJeff Kirsher length, PCI_DMA_FROMDEVICE); 2494527a6266SJeff Kirsher skb_copy_from_linear_data(re->skb, skb->data, length); 2495527a6266SJeff Kirsher skb->ip_summed = re->skb->ip_summed; 2496527a6266SJeff Kirsher skb->csum = re->skb->csum; 2497b408f94dSTom Herbert skb_copy_hash(skb, re->skb); 249888dccf5bSKirill Smelkov skb->vlan_proto = re->skb->vlan_proto; 2499e072b3faSstephen hemminger skb->vlan_tci = re->skb->vlan_tci; 25003f42941bSstephen hemminger 2501527a6266SJeff Kirsher pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr, 2502527a6266SJeff Kirsher length, PCI_DMA_FROMDEVICE); 250388dccf5bSKirill Smelkov re->skb->vlan_proto = 0; 2504e072b3faSstephen hemminger re->skb->vlan_tci = 0; 2505b408f94dSTom Herbert skb_clear_hash(re->skb); 2506527a6266SJeff Kirsher re->skb->ip_summed = CHECKSUM_NONE; 2507527a6266SJeff Kirsher skb_put(skb, length); 2508527a6266SJeff Kirsher } 2509527a6266SJeff Kirsher return skb; 2510527a6266SJeff Kirsher } 2511527a6266SJeff Kirsher 2512527a6266SJeff Kirsher /* Adjust length of skb with fragments to match received data */ 2513527a6266SJeff Kirsher static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space, 2514527a6266SJeff Kirsher unsigned int length) 2515527a6266SJeff Kirsher { 2516527a6266SJeff Kirsher int i, num_frags; 2517527a6266SJeff Kirsher unsigned int size; 2518527a6266SJeff Kirsher 2519527a6266SJeff Kirsher /* put header into skb */ 2520527a6266SJeff Kirsher size = min(length, hdr_space); 2521527a6266SJeff Kirsher skb->tail += size; 2522527a6266SJeff Kirsher skb->len += size; 2523527a6266SJeff Kirsher length -= size; 2524527a6266SJeff Kirsher 2525527a6266SJeff Kirsher num_frags = skb_shinfo(skb)->nr_frags; 2526527a6266SJeff Kirsher for (i = 0; i < num_frags; i++) { 2527527a6266SJeff Kirsher skb_frag_t *frag = &skb_shinfo(skb)->frags[i]; 2528527a6266SJeff Kirsher 2529527a6266SJeff Kirsher if (length == 0) { 2530527a6266SJeff Kirsher /* don't need this page */ 2531950a5a4fSIan Campbell __skb_frag_unref(frag); 2532527a6266SJeff Kirsher --skb_shinfo(skb)->nr_frags; 2533527a6266SJeff Kirsher } else { 2534527a6266SJeff Kirsher size = min(length, (unsigned) PAGE_SIZE); 2535527a6266SJeff Kirsher 25369e903e08SEric Dumazet skb_frag_size_set(frag, size); 2537527a6266SJeff Kirsher skb->data_len += size; 25387ae60b3fSEric Dumazet skb->truesize += PAGE_SIZE; 2539527a6266SJeff Kirsher skb->len += size; 2540527a6266SJeff Kirsher length -= size; 2541527a6266SJeff Kirsher } 2542527a6266SJeff Kirsher } 2543527a6266SJeff Kirsher } 2544527a6266SJeff Kirsher 2545527a6266SJeff Kirsher /* Normal packet - take skb from ring element and put in a new one */ 2546527a6266SJeff Kirsher static struct sk_buff *receive_new(struct sky2_port *sky2, 2547527a6266SJeff Kirsher struct rx_ring_info *re, 2548527a6266SJeff Kirsher unsigned int length) 2549527a6266SJeff Kirsher { 2550527a6266SJeff Kirsher struct sk_buff *skb; 2551527a6266SJeff Kirsher struct rx_ring_info nre; 2552527a6266SJeff Kirsher unsigned hdr_space = sky2->rx_data_size; 2553527a6266SJeff Kirsher 2554527a6266SJeff Kirsher nre.skb = sky2_rx_alloc(sky2, GFP_ATOMIC); 2555527a6266SJeff Kirsher if (unlikely(!nre.skb)) 2556527a6266SJeff Kirsher goto nobuf; 2557527a6266SJeff Kirsher 2558527a6266SJeff Kirsher if (sky2_rx_map_skb(sky2->hw->pdev, &nre, hdr_space)) 2559527a6266SJeff Kirsher goto nomap; 2560527a6266SJeff Kirsher 2561527a6266SJeff Kirsher skb = re->skb; 2562527a6266SJeff Kirsher sky2_rx_unmap_skb(sky2->hw->pdev, re); 2563527a6266SJeff Kirsher prefetch(skb->data); 2564527a6266SJeff Kirsher *re = nre; 2565527a6266SJeff Kirsher 2566527a6266SJeff Kirsher if (skb_shinfo(skb)->nr_frags) 2567527a6266SJeff Kirsher skb_put_frags(skb, hdr_space, length); 2568527a6266SJeff Kirsher else 2569527a6266SJeff Kirsher skb_put(skb, length); 2570527a6266SJeff Kirsher return skb; 2571527a6266SJeff Kirsher 2572527a6266SJeff Kirsher nomap: 2573527a6266SJeff Kirsher dev_kfree_skb(nre.skb); 2574527a6266SJeff Kirsher nobuf: 2575527a6266SJeff Kirsher return NULL; 2576527a6266SJeff Kirsher } 2577527a6266SJeff Kirsher 2578527a6266SJeff Kirsher /* 2579527a6266SJeff Kirsher * Receive one packet. 2580527a6266SJeff Kirsher * For larger packets, get new buffer. 2581527a6266SJeff Kirsher */ 2582527a6266SJeff Kirsher static struct sk_buff *sky2_receive(struct net_device *dev, 2583527a6266SJeff Kirsher u16 length, u32 status) 2584527a6266SJeff Kirsher { 2585527a6266SJeff Kirsher struct sky2_port *sky2 = netdev_priv(dev); 2586527a6266SJeff Kirsher struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next; 2587527a6266SJeff Kirsher struct sk_buff *skb = NULL; 2588527a6266SJeff Kirsher u16 count = (status & GMR_FS_LEN) >> 16; 2589527a6266SJeff Kirsher 2590527a6266SJeff Kirsher netif_printk(sky2, rx_status, KERN_DEBUG, dev, 2591527a6266SJeff Kirsher "rx slot %u status 0x%x len %d\n", 2592527a6266SJeff Kirsher sky2->rx_next, status, length); 2593527a6266SJeff Kirsher 2594527a6266SJeff Kirsher sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending; 2595527a6266SJeff Kirsher prefetch(sky2->rx_ring + sky2->rx_next); 2596527a6266SJeff Kirsher 2597df8a39deSJiri Pirko if (skb_vlan_tag_present(re->skb)) 2598e072b3faSstephen hemminger count -= VLAN_HLEN; /* Account for vlan tag */ 2599e072b3faSstephen hemminger 2600527a6266SJeff Kirsher /* This chip has hardware problems that generates bogus status. 2601527a6266SJeff Kirsher * So do only marginal checking and expect higher level protocols 2602527a6266SJeff Kirsher * to handle crap frames. 2603527a6266SJeff Kirsher */ 2604527a6266SJeff Kirsher if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P && 2605527a6266SJeff Kirsher sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 && 2606527a6266SJeff Kirsher length != count) 2607527a6266SJeff Kirsher goto okay; 2608527a6266SJeff Kirsher 2609527a6266SJeff Kirsher if (status & GMR_FS_ANY_ERR) 2610527a6266SJeff Kirsher goto error; 2611527a6266SJeff Kirsher 2612527a6266SJeff Kirsher if (!(status & GMR_FS_RX_OK)) 2613527a6266SJeff Kirsher goto resubmit; 2614527a6266SJeff Kirsher 2615527a6266SJeff Kirsher /* if length reported by DMA does not match PHY, packet was truncated */ 2616527a6266SJeff Kirsher if (length != count) 2617527a6266SJeff Kirsher goto error; 2618527a6266SJeff Kirsher 2619527a6266SJeff Kirsher okay: 2620857504d0Sstephen hemminger if (needs_copy(re, length)) 2621527a6266SJeff Kirsher skb = receive_copy(sky2, re, length); 2622527a6266SJeff Kirsher else 2623527a6266SJeff Kirsher skb = receive_new(sky2, re, length); 2624527a6266SJeff Kirsher 2625527a6266SJeff Kirsher dev->stats.rx_dropped += (skb == NULL); 2626527a6266SJeff Kirsher 2627527a6266SJeff Kirsher resubmit: 2628527a6266SJeff Kirsher sky2_rx_submit(sky2, re); 2629527a6266SJeff Kirsher 2630527a6266SJeff Kirsher return skb; 2631527a6266SJeff Kirsher 2632527a6266SJeff Kirsher error: 2633527a6266SJeff Kirsher ++dev->stats.rx_errors; 2634527a6266SJeff Kirsher 2635527a6266SJeff Kirsher if (net_ratelimit()) 2636527a6266SJeff Kirsher netif_info(sky2, rx_err, dev, 2637527a6266SJeff Kirsher "rx error, status 0x%x length %d\n", status, length); 2638527a6266SJeff Kirsher 2639527a6266SJeff Kirsher goto resubmit; 2640527a6266SJeff Kirsher } 2641527a6266SJeff Kirsher 2642527a6266SJeff Kirsher /* Transmit complete */ 2643527a6266SJeff Kirsher static inline void sky2_tx_done(struct net_device *dev, u16 last) 2644527a6266SJeff Kirsher { 2645527a6266SJeff Kirsher struct sky2_port *sky2 = netdev_priv(dev); 2646527a6266SJeff Kirsher 2647527a6266SJeff Kirsher if (netif_running(dev)) { 2648527a6266SJeff Kirsher sky2_tx_complete(sky2, last); 2649527a6266SJeff Kirsher 2650926d0977Sstephen hemminger /* Wake unless it's detached, and called e.g. from sky2_close() */ 2651527a6266SJeff Kirsher if (tx_avail(sky2) > MAX_SKB_TX_LE + 4) 2652527a6266SJeff Kirsher netif_wake_queue(dev); 2653527a6266SJeff Kirsher } 2654527a6266SJeff Kirsher } 2655527a6266SJeff Kirsher 2656527a6266SJeff Kirsher static inline void sky2_skb_rx(const struct sky2_port *sky2, 2657e072b3faSstephen hemminger struct sk_buff *skb) 2658527a6266SJeff Kirsher { 2659527a6266SJeff Kirsher if (skb->ip_summed == CHECKSUM_NONE) 2660527a6266SJeff Kirsher netif_receive_skb(skb); 2661527a6266SJeff Kirsher else 2662527a6266SJeff Kirsher napi_gro_receive(&sky2->hw->napi, skb); 2663527a6266SJeff Kirsher } 2664527a6266SJeff Kirsher 2665527a6266SJeff Kirsher static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port, 2666527a6266SJeff Kirsher unsigned packets, unsigned bytes) 2667527a6266SJeff Kirsher { 2668527a6266SJeff Kirsher struct net_device *dev = hw->dev[port]; 2669527a6266SJeff Kirsher struct sky2_port *sky2 = netdev_priv(dev); 2670527a6266SJeff Kirsher 2671527a6266SJeff Kirsher if (packets == 0) 2672527a6266SJeff Kirsher return; 2673527a6266SJeff Kirsher 2674527a6266SJeff Kirsher u64_stats_update_begin(&sky2->rx_stats.syncp); 2675527a6266SJeff Kirsher sky2->rx_stats.packets += packets; 2676527a6266SJeff Kirsher sky2->rx_stats.bytes += bytes; 2677527a6266SJeff Kirsher u64_stats_update_end(&sky2->rx_stats.syncp); 2678527a6266SJeff Kirsher 2679527a6266SJeff Kirsher dev->last_rx = jiffies; 2680527a6266SJeff Kirsher sky2_rx_update(netdev_priv(dev), rxqaddr[port]); 2681527a6266SJeff Kirsher } 2682527a6266SJeff Kirsher 2683527a6266SJeff Kirsher static void sky2_rx_checksum(struct sky2_port *sky2, u32 status) 2684527a6266SJeff Kirsher { 2685527a6266SJeff Kirsher /* If this happens then driver assuming wrong format for chip type */ 2686527a6266SJeff Kirsher BUG_ON(sky2->hw->flags & SKY2_HW_NEW_LE); 2687527a6266SJeff Kirsher 2688527a6266SJeff Kirsher /* Both checksum counters are programmed to start at 2689527a6266SJeff Kirsher * the same offset, so unless there is a problem they 2690527a6266SJeff Kirsher * should match. This failure is an early indication that 2691527a6266SJeff Kirsher * hardware receive checksumming won't work. 2692527a6266SJeff Kirsher */ 2693527a6266SJeff Kirsher if (likely((u16)(status >> 16) == (u16)status)) { 2694527a6266SJeff Kirsher struct sk_buff *skb = sky2->rx_ring[sky2->rx_next].skb; 2695527a6266SJeff Kirsher skb->ip_summed = CHECKSUM_COMPLETE; 2696527a6266SJeff Kirsher skb->csum = le16_to_cpu(status); 2697527a6266SJeff Kirsher } else { 2698527a6266SJeff Kirsher dev_notice(&sky2->hw->pdev->dev, 2699527a6266SJeff Kirsher "%s: receive checksum problem (status = %#x)\n", 2700527a6266SJeff Kirsher sky2->netdev->name, status); 2701527a6266SJeff Kirsher 2702527a6266SJeff Kirsher /* Disable checksum offload 2703527a6266SJeff Kirsher * It will be reenabled on next ndo_set_features, but if it's 2704527a6266SJeff Kirsher * really broken, will get disabled again 2705527a6266SJeff Kirsher */ 2706527a6266SJeff Kirsher sky2->netdev->features &= ~NETIF_F_RXCSUM; 2707527a6266SJeff Kirsher sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR), 2708527a6266SJeff Kirsher BMU_DIS_RX_CHKSUM); 2709527a6266SJeff Kirsher } 2710527a6266SJeff Kirsher } 2711527a6266SJeff Kirsher 2712e072b3faSstephen hemminger static void sky2_rx_tag(struct sky2_port *sky2, u16 length) 2713e072b3faSstephen hemminger { 2714e072b3faSstephen hemminger struct sk_buff *skb; 2715e072b3faSstephen hemminger 2716e072b3faSstephen hemminger skb = sky2->rx_ring[sky2->rx_next].skb; 271786a9bad3SPatrick McHardy __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), be16_to_cpu(length)); 2718e072b3faSstephen hemminger } 2719e072b3faSstephen hemminger 2720527a6266SJeff Kirsher static void sky2_rx_hash(struct sky2_port *sky2, u32 status) 2721527a6266SJeff Kirsher { 2722527a6266SJeff Kirsher struct sk_buff *skb; 2723527a6266SJeff Kirsher 2724527a6266SJeff Kirsher skb = sky2->rx_ring[sky2->rx_next].skb; 2725b408f94dSTom Herbert skb_set_hash(skb, le32_to_cpu(status), PKT_HASH_TYPE_L3); 2726527a6266SJeff Kirsher } 2727527a6266SJeff Kirsher 2728527a6266SJeff Kirsher /* Process status response ring */ 2729527a6266SJeff Kirsher static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx) 2730527a6266SJeff Kirsher { 2731527a6266SJeff Kirsher int work_done = 0; 2732527a6266SJeff Kirsher unsigned int total_bytes[2] = { 0 }; 2733527a6266SJeff Kirsher unsigned int total_packets[2] = { 0 }; 2734527a6266SJeff Kirsher 273521ceda26SEric W. Biederman if (to_do <= 0) 273621ceda26SEric W. Biederman return work_done; 273721ceda26SEric W. Biederman 2738527a6266SJeff Kirsher rmb(); 2739527a6266SJeff Kirsher do { 2740527a6266SJeff Kirsher struct sky2_port *sky2; 2741527a6266SJeff Kirsher struct sky2_status_le *le = hw->st_le + hw->st_idx; 2742527a6266SJeff Kirsher unsigned port; 2743527a6266SJeff Kirsher struct net_device *dev; 2744527a6266SJeff Kirsher struct sk_buff *skb; 2745527a6266SJeff Kirsher u32 status; 2746527a6266SJeff Kirsher u16 length; 2747527a6266SJeff Kirsher u8 opcode = le->opcode; 2748527a6266SJeff Kirsher 2749527a6266SJeff Kirsher if (!(opcode & HW_OWNER)) 2750527a6266SJeff Kirsher break; 2751527a6266SJeff Kirsher 2752527a6266SJeff Kirsher hw->st_idx = RING_NEXT(hw->st_idx, hw->st_size); 2753527a6266SJeff Kirsher 2754527a6266SJeff Kirsher port = le->css & CSS_LINK_BIT; 2755527a6266SJeff Kirsher dev = hw->dev[port]; 2756527a6266SJeff Kirsher sky2 = netdev_priv(dev); 2757527a6266SJeff Kirsher length = le16_to_cpu(le->length); 2758527a6266SJeff Kirsher status = le32_to_cpu(le->status); 2759527a6266SJeff Kirsher 2760527a6266SJeff Kirsher le->opcode = 0; 2761527a6266SJeff Kirsher switch (opcode & ~HW_OWNER) { 2762527a6266SJeff Kirsher case OP_RXSTAT: 2763527a6266SJeff Kirsher total_packets[port]++; 2764527a6266SJeff Kirsher total_bytes[port] += length; 2765527a6266SJeff Kirsher 2766527a6266SJeff Kirsher skb = sky2_receive(dev, length, status); 2767527a6266SJeff Kirsher if (!skb) 2768527a6266SJeff Kirsher break; 2769527a6266SJeff Kirsher 2770527a6266SJeff Kirsher /* This chip reports checksum status differently */ 2771527a6266SJeff Kirsher if (hw->flags & SKY2_HW_NEW_LE) { 2772527a6266SJeff Kirsher if ((dev->features & NETIF_F_RXCSUM) && 2773527a6266SJeff Kirsher (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) && 2774527a6266SJeff Kirsher (le->css & CSS_TCPUDPCSOK)) 2775527a6266SJeff Kirsher skb->ip_summed = CHECKSUM_UNNECESSARY; 2776527a6266SJeff Kirsher else 2777527a6266SJeff Kirsher skb->ip_summed = CHECKSUM_NONE; 2778527a6266SJeff Kirsher } 2779527a6266SJeff Kirsher 2780527a6266SJeff Kirsher skb->protocol = eth_type_trans(skb, dev); 2781e072b3faSstephen hemminger sky2_skb_rx(sky2, skb); 2782527a6266SJeff Kirsher 2783527a6266SJeff Kirsher /* Stop after net poll weight */ 2784527a6266SJeff Kirsher if (++work_done >= to_do) 2785527a6266SJeff Kirsher goto exit_loop; 2786527a6266SJeff Kirsher break; 2787527a6266SJeff Kirsher 2788527a6266SJeff Kirsher case OP_RXVLAN: 2789e072b3faSstephen hemminger sky2_rx_tag(sky2, length); 2790527a6266SJeff Kirsher break; 2791527a6266SJeff Kirsher 2792527a6266SJeff Kirsher case OP_RXCHKSVLAN: 2793e072b3faSstephen hemminger sky2_rx_tag(sky2, length); 2794527a6266SJeff Kirsher /* fall through */ 2795527a6266SJeff Kirsher case OP_RXCHKS: 2796527a6266SJeff Kirsher if (likely(dev->features & NETIF_F_RXCSUM)) 2797527a6266SJeff Kirsher sky2_rx_checksum(sky2, status); 2798527a6266SJeff Kirsher break; 2799527a6266SJeff Kirsher 2800527a6266SJeff Kirsher case OP_RSS_HASH: 2801527a6266SJeff Kirsher sky2_rx_hash(sky2, status); 2802527a6266SJeff Kirsher break; 2803527a6266SJeff Kirsher 2804527a6266SJeff Kirsher case OP_TXINDEXLE: 2805527a6266SJeff Kirsher /* TX index reports status for both ports */ 2806527a6266SJeff Kirsher sky2_tx_done(hw->dev[0], status & 0xfff); 2807527a6266SJeff Kirsher if (hw->dev[1]) 2808527a6266SJeff Kirsher sky2_tx_done(hw->dev[1], 2809527a6266SJeff Kirsher ((status >> 24) & 0xff) 2810527a6266SJeff Kirsher | (u16)(length & 0xf) << 8); 2811527a6266SJeff Kirsher break; 2812527a6266SJeff Kirsher 2813527a6266SJeff Kirsher default: 2814527a6266SJeff Kirsher if (net_ratelimit()) 2815fe3881cfSJoe Perches pr_warn("unknown status opcode 0x%x\n", opcode); 2816527a6266SJeff Kirsher } 2817527a6266SJeff Kirsher } while (hw->st_idx != idx); 2818527a6266SJeff Kirsher 2819527a6266SJeff Kirsher /* Fully processed status ring so clear irq */ 2820527a6266SJeff Kirsher sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ); 2821527a6266SJeff Kirsher 2822527a6266SJeff Kirsher exit_loop: 2823527a6266SJeff Kirsher sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]); 2824527a6266SJeff Kirsher sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]); 2825527a6266SJeff Kirsher 2826527a6266SJeff Kirsher return work_done; 2827527a6266SJeff Kirsher } 2828527a6266SJeff Kirsher 2829527a6266SJeff Kirsher static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status) 2830527a6266SJeff Kirsher { 2831527a6266SJeff Kirsher struct net_device *dev = hw->dev[port]; 2832527a6266SJeff Kirsher 2833527a6266SJeff Kirsher if (net_ratelimit()) 2834527a6266SJeff Kirsher netdev_info(dev, "hw error interrupt status 0x%x\n", status); 2835527a6266SJeff Kirsher 2836527a6266SJeff Kirsher if (status & Y2_IS_PAR_RD1) { 2837527a6266SJeff Kirsher if (net_ratelimit()) 2838527a6266SJeff Kirsher netdev_err(dev, "ram data read parity error\n"); 2839527a6266SJeff Kirsher /* Clear IRQ */ 2840527a6266SJeff Kirsher sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR); 2841527a6266SJeff Kirsher } 2842527a6266SJeff Kirsher 2843527a6266SJeff Kirsher if (status & Y2_IS_PAR_WR1) { 2844527a6266SJeff Kirsher if (net_ratelimit()) 2845527a6266SJeff Kirsher netdev_err(dev, "ram data write parity error\n"); 2846527a6266SJeff Kirsher 2847527a6266SJeff Kirsher sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR); 2848527a6266SJeff Kirsher } 2849527a6266SJeff Kirsher 2850527a6266SJeff Kirsher if (status & Y2_IS_PAR_MAC1) { 2851527a6266SJeff Kirsher if (net_ratelimit()) 2852527a6266SJeff Kirsher netdev_err(dev, "MAC parity error\n"); 2853527a6266SJeff Kirsher sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE); 2854527a6266SJeff Kirsher } 2855527a6266SJeff Kirsher 2856527a6266SJeff Kirsher if (status & Y2_IS_PAR_RX1) { 2857527a6266SJeff Kirsher if (net_ratelimit()) 2858527a6266SJeff Kirsher netdev_err(dev, "RX parity error\n"); 2859527a6266SJeff Kirsher sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR); 2860527a6266SJeff Kirsher } 2861527a6266SJeff Kirsher 2862527a6266SJeff Kirsher if (status & Y2_IS_TCP_TXA1) { 2863527a6266SJeff Kirsher if (net_ratelimit()) 2864527a6266SJeff Kirsher netdev_err(dev, "TCP segmentation error\n"); 2865527a6266SJeff Kirsher sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP); 2866527a6266SJeff Kirsher } 2867527a6266SJeff Kirsher } 2868527a6266SJeff Kirsher 2869527a6266SJeff Kirsher static void sky2_hw_intr(struct sky2_hw *hw) 2870527a6266SJeff Kirsher { 2871527a6266SJeff Kirsher struct pci_dev *pdev = hw->pdev; 2872527a6266SJeff Kirsher u32 status = sky2_read32(hw, B0_HWE_ISRC); 2873527a6266SJeff Kirsher u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK); 2874527a6266SJeff Kirsher 2875527a6266SJeff Kirsher status &= hwmsk; 2876527a6266SJeff Kirsher 2877527a6266SJeff Kirsher if (status & Y2_IS_TIST_OV) 2878527a6266SJeff Kirsher sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ); 2879527a6266SJeff Kirsher 2880527a6266SJeff Kirsher if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) { 2881527a6266SJeff Kirsher u16 pci_err; 2882527a6266SJeff Kirsher 2883527a6266SJeff Kirsher sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON); 2884527a6266SJeff Kirsher pci_err = sky2_pci_read16(hw, PCI_STATUS); 2885527a6266SJeff Kirsher if (net_ratelimit()) 2886527a6266SJeff Kirsher dev_err(&pdev->dev, "PCI hardware error (0x%x)\n", 2887527a6266SJeff Kirsher pci_err); 2888527a6266SJeff Kirsher 2889527a6266SJeff Kirsher sky2_pci_write16(hw, PCI_STATUS, 2890527a6266SJeff Kirsher pci_err | PCI_STATUS_ERROR_BITS); 2891527a6266SJeff Kirsher sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF); 2892527a6266SJeff Kirsher } 2893527a6266SJeff Kirsher 2894527a6266SJeff Kirsher if (status & Y2_IS_PCI_EXP) { 2895527a6266SJeff Kirsher /* PCI-Express uncorrectable Error occurred */ 2896527a6266SJeff Kirsher u32 err; 2897527a6266SJeff Kirsher 2898527a6266SJeff Kirsher sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON); 2899527a6266SJeff Kirsher err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS); 2900527a6266SJeff Kirsher sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS, 2901527a6266SJeff Kirsher 0xfffffffful); 2902527a6266SJeff Kirsher if (net_ratelimit()) 2903527a6266SJeff Kirsher dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err); 2904527a6266SJeff Kirsher 2905527a6266SJeff Kirsher sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS); 2906527a6266SJeff Kirsher sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF); 2907527a6266SJeff Kirsher } 2908527a6266SJeff Kirsher 2909527a6266SJeff Kirsher if (status & Y2_HWE_L1_MASK) 2910527a6266SJeff Kirsher sky2_hw_error(hw, 0, status); 2911527a6266SJeff Kirsher status >>= 8; 2912527a6266SJeff Kirsher if (status & Y2_HWE_L1_MASK) 2913527a6266SJeff Kirsher sky2_hw_error(hw, 1, status); 2914527a6266SJeff Kirsher } 2915527a6266SJeff Kirsher 2916527a6266SJeff Kirsher static void sky2_mac_intr(struct sky2_hw *hw, unsigned port) 2917527a6266SJeff Kirsher { 2918527a6266SJeff Kirsher struct net_device *dev = hw->dev[port]; 2919527a6266SJeff Kirsher struct sky2_port *sky2 = netdev_priv(dev); 2920527a6266SJeff Kirsher u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC)); 2921527a6266SJeff Kirsher 2922527a6266SJeff Kirsher netif_info(sky2, intr, dev, "mac interrupt status 0x%x\n", status); 2923527a6266SJeff Kirsher 2924527a6266SJeff Kirsher if (status & GM_IS_RX_CO_OV) 2925527a6266SJeff Kirsher gma_read16(hw, port, GM_RX_IRQ_SRC); 2926527a6266SJeff Kirsher 2927527a6266SJeff Kirsher if (status & GM_IS_TX_CO_OV) 2928527a6266SJeff Kirsher gma_read16(hw, port, GM_TX_IRQ_SRC); 2929527a6266SJeff Kirsher 2930527a6266SJeff Kirsher if (status & GM_IS_RX_FF_OR) { 2931527a6266SJeff Kirsher ++dev->stats.rx_fifo_errors; 2932527a6266SJeff Kirsher sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO); 2933527a6266SJeff Kirsher } 2934527a6266SJeff Kirsher 2935527a6266SJeff Kirsher if (status & GM_IS_TX_FF_UR) { 2936527a6266SJeff Kirsher ++dev->stats.tx_fifo_errors; 2937527a6266SJeff Kirsher sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU); 2938527a6266SJeff Kirsher } 2939527a6266SJeff Kirsher } 2940527a6266SJeff Kirsher 2941527a6266SJeff Kirsher /* This should never happen it is a bug. */ 2942527a6266SJeff Kirsher static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q) 2943527a6266SJeff Kirsher { 2944527a6266SJeff Kirsher struct net_device *dev = hw->dev[port]; 2945527a6266SJeff Kirsher u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX)); 2946527a6266SJeff Kirsher 2947527a6266SJeff Kirsher dev_err(&hw->pdev->dev, "%s: descriptor error q=%#x get=%u put=%u\n", 2948527a6266SJeff Kirsher dev->name, (unsigned) q, (unsigned) idx, 2949527a6266SJeff Kirsher (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX))); 2950527a6266SJeff Kirsher 2951527a6266SJeff Kirsher sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK); 2952527a6266SJeff Kirsher } 2953527a6266SJeff Kirsher 2954527a6266SJeff Kirsher static int sky2_rx_hung(struct net_device *dev) 2955527a6266SJeff Kirsher { 2956527a6266SJeff Kirsher struct sky2_port *sky2 = netdev_priv(dev); 2957527a6266SJeff Kirsher struct sky2_hw *hw = sky2->hw; 2958527a6266SJeff Kirsher unsigned port = sky2->port; 2959527a6266SJeff Kirsher unsigned rxq = rxqaddr[port]; 2960527a6266SJeff Kirsher u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP)); 2961527a6266SJeff Kirsher u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV)); 2962527a6266SJeff Kirsher u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP)); 2963527a6266SJeff Kirsher u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL)); 2964527a6266SJeff Kirsher 2965527a6266SJeff Kirsher /* If idle and MAC or PCI is stuck */ 2966527a6266SJeff Kirsher if (sky2->check.last == dev->last_rx && 2967527a6266SJeff Kirsher ((mac_rp == sky2->check.mac_rp && 2968527a6266SJeff Kirsher mac_lev != 0 && mac_lev >= sky2->check.mac_lev) || 2969527a6266SJeff Kirsher /* Check if the PCI RX hang */ 2970527a6266SJeff Kirsher (fifo_rp == sky2->check.fifo_rp && 2971527a6266SJeff Kirsher fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) { 2972527a6266SJeff Kirsher netdev_printk(KERN_DEBUG, dev, 2973527a6266SJeff Kirsher "hung mac %d:%d fifo %d (%d:%d)\n", 2974527a6266SJeff Kirsher mac_lev, mac_rp, fifo_lev, 2975527a6266SJeff Kirsher fifo_rp, sky2_read8(hw, Q_ADDR(rxq, Q_WP))); 2976527a6266SJeff Kirsher return 1; 2977527a6266SJeff Kirsher } else { 2978527a6266SJeff Kirsher sky2->check.last = dev->last_rx; 2979527a6266SJeff Kirsher sky2->check.mac_rp = mac_rp; 2980527a6266SJeff Kirsher sky2->check.mac_lev = mac_lev; 2981527a6266SJeff Kirsher sky2->check.fifo_rp = fifo_rp; 2982527a6266SJeff Kirsher sky2->check.fifo_lev = fifo_lev; 2983527a6266SJeff Kirsher return 0; 2984527a6266SJeff Kirsher } 2985527a6266SJeff Kirsher } 2986527a6266SJeff Kirsher 2987527a6266SJeff Kirsher static void sky2_watchdog(unsigned long arg) 2988527a6266SJeff Kirsher { 2989527a6266SJeff Kirsher struct sky2_hw *hw = (struct sky2_hw *) arg; 2990527a6266SJeff Kirsher 2991527a6266SJeff Kirsher /* Check for lost IRQ once a second */ 2992527a6266SJeff Kirsher if (sky2_read32(hw, B0_ISRC)) { 2993527a6266SJeff Kirsher napi_schedule(&hw->napi); 2994527a6266SJeff Kirsher } else { 2995527a6266SJeff Kirsher int i, active = 0; 2996527a6266SJeff Kirsher 2997527a6266SJeff Kirsher for (i = 0; i < hw->ports; i++) { 2998527a6266SJeff Kirsher struct net_device *dev = hw->dev[i]; 2999527a6266SJeff Kirsher if (!netif_running(dev)) 3000527a6266SJeff Kirsher continue; 3001527a6266SJeff Kirsher ++active; 3002527a6266SJeff Kirsher 3003527a6266SJeff Kirsher /* For chips with Rx FIFO, check if stuck */ 3004527a6266SJeff Kirsher if ((hw->flags & SKY2_HW_RAM_BUFFER) && 3005527a6266SJeff Kirsher sky2_rx_hung(dev)) { 3006527a6266SJeff Kirsher netdev_info(dev, "receiver hang detected\n"); 3007527a6266SJeff Kirsher schedule_work(&hw->restart_work); 3008527a6266SJeff Kirsher return; 3009527a6266SJeff Kirsher } 3010527a6266SJeff Kirsher } 3011527a6266SJeff Kirsher 3012527a6266SJeff Kirsher if (active == 0) 3013527a6266SJeff Kirsher return; 3014527a6266SJeff Kirsher } 3015527a6266SJeff Kirsher 3016527a6266SJeff Kirsher mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ)); 3017527a6266SJeff Kirsher } 3018527a6266SJeff Kirsher 3019527a6266SJeff Kirsher /* Hardware/software error handling */ 3020527a6266SJeff Kirsher static void sky2_err_intr(struct sky2_hw *hw, u32 status) 3021527a6266SJeff Kirsher { 3022527a6266SJeff Kirsher if (net_ratelimit()) 3023527a6266SJeff Kirsher dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status); 3024527a6266SJeff Kirsher 3025527a6266SJeff Kirsher if (status & Y2_IS_HW_ERR) 3026527a6266SJeff Kirsher sky2_hw_intr(hw); 3027527a6266SJeff Kirsher 3028527a6266SJeff Kirsher if (status & Y2_IS_IRQ_MAC1) 3029527a6266SJeff Kirsher sky2_mac_intr(hw, 0); 3030527a6266SJeff Kirsher 3031527a6266SJeff Kirsher if (status & Y2_IS_IRQ_MAC2) 3032527a6266SJeff Kirsher sky2_mac_intr(hw, 1); 3033527a6266SJeff Kirsher 3034527a6266SJeff Kirsher if (status & Y2_IS_CHK_RX1) 3035527a6266SJeff Kirsher sky2_le_error(hw, 0, Q_R1); 3036527a6266SJeff Kirsher 3037527a6266SJeff Kirsher if (status & Y2_IS_CHK_RX2) 3038527a6266SJeff Kirsher sky2_le_error(hw, 1, Q_R2); 3039527a6266SJeff Kirsher 3040527a6266SJeff Kirsher if (status & Y2_IS_CHK_TXA1) 3041527a6266SJeff Kirsher sky2_le_error(hw, 0, Q_XA1); 3042527a6266SJeff Kirsher 3043527a6266SJeff Kirsher if (status & Y2_IS_CHK_TXA2) 3044527a6266SJeff Kirsher sky2_le_error(hw, 1, Q_XA2); 3045527a6266SJeff Kirsher } 3046527a6266SJeff Kirsher 3047527a6266SJeff Kirsher static int sky2_poll(struct napi_struct *napi, int work_limit) 3048527a6266SJeff Kirsher { 3049527a6266SJeff Kirsher struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi); 3050527a6266SJeff Kirsher u32 status = sky2_read32(hw, B0_Y2_SP_EISR); 3051527a6266SJeff Kirsher int work_done = 0; 3052527a6266SJeff Kirsher u16 idx; 3053527a6266SJeff Kirsher 3054527a6266SJeff Kirsher if (unlikely(status & Y2_IS_ERROR)) 3055527a6266SJeff Kirsher sky2_err_intr(hw, status); 3056527a6266SJeff Kirsher 3057527a6266SJeff Kirsher if (status & Y2_IS_IRQ_PHY1) 3058527a6266SJeff Kirsher sky2_phy_intr(hw, 0); 3059527a6266SJeff Kirsher 3060527a6266SJeff Kirsher if (status & Y2_IS_IRQ_PHY2) 3061527a6266SJeff Kirsher sky2_phy_intr(hw, 1); 3062527a6266SJeff Kirsher 3063527a6266SJeff Kirsher if (status & Y2_IS_PHY_QLNK) 3064527a6266SJeff Kirsher sky2_qlink_intr(hw); 3065527a6266SJeff Kirsher 3066527a6266SJeff Kirsher while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) { 3067527a6266SJeff Kirsher work_done += sky2_status_intr(hw, work_limit - work_done, idx); 3068527a6266SJeff Kirsher 3069527a6266SJeff Kirsher if (work_done >= work_limit) 3070527a6266SJeff Kirsher goto done; 3071527a6266SJeff Kirsher } 3072527a6266SJeff Kirsher 3073*f4b63ea0Sstephen hemminger napi_complete_done(napi, work_done); 3074527a6266SJeff Kirsher sky2_read32(hw, B0_Y2_SP_LISR); 3075527a6266SJeff Kirsher done: 3076527a6266SJeff Kirsher 3077527a6266SJeff Kirsher return work_done; 3078527a6266SJeff Kirsher } 3079527a6266SJeff Kirsher 3080527a6266SJeff Kirsher static irqreturn_t sky2_intr(int irq, void *dev_id) 3081527a6266SJeff Kirsher { 3082527a6266SJeff Kirsher struct sky2_hw *hw = dev_id; 3083527a6266SJeff Kirsher u32 status; 3084527a6266SJeff Kirsher 3085527a6266SJeff Kirsher /* Reading this mask interrupts as side effect */ 3086527a6266SJeff Kirsher status = sky2_read32(hw, B0_Y2_SP_ISRC2); 3087d663d181SMirko Lindner if (status == 0 || status == ~0) { 3088d663d181SMirko Lindner sky2_write32(hw, B0_Y2_SP_ICR, 2); 3089527a6266SJeff Kirsher return IRQ_NONE; 3090d663d181SMirko Lindner } 3091527a6266SJeff Kirsher 3092527a6266SJeff Kirsher prefetch(&hw->st_le[hw->st_idx]); 3093527a6266SJeff Kirsher 3094527a6266SJeff Kirsher napi_schedule(&hw->napi); 3095527a6266SJeff Kirsher 3096527a6266SJeff Kirsher return IRQ_HANDLED; 3097527a6266SJeff Kirsher } 3098527a6266SJeff Kirsher 3099527a6266SJeff Kirsher #ifdef CONFIG_NET_POLL_CONTROLLER 3100527a6266SJeff Kirsher static void sky2_netpoll(struct net_device *dev) 3101527a6266SJeff Kirsher { 3102527a6266SJeff Kirsher struct sky2_port *sky2 = netdev_priv(dev); 3103527a6266SJeff Kirsher 3104527a6266SJeff Kirsher napi_schedule(&sky2->hw->napi); 3105527a6266SJeff Kirsher } 3106527a6266SJeff Kirsher #endif 3107527a6266SJeff Kirsher 3108527a6266SJeff Kirsher /* Chip internal frequency for clock calculations */ 3109527a6266SJeff Kirsher static u32 sky2_mhz(const struct sky2_hw *hw) 3110527a6266SJeff Kirsher { 3111527a6266SJeff Kirsher switch (hw->chip_id) { 3112527a6266SJeff Kirsher case CHIP_ID_YUKON_EC: 3113527a6266SJeff Kirsher case CHIP_ID_YUKON_EC_U: 3114527a6266SJeff Kirsher case CHIP_ID_YUKON_EX: 3115527a6266SJeff Kirsher case CHIP_ID_YUKON_SUPR: 3116527a6266SJeff Kirsher case CHIP_ID_YUKON_UL_2: 3117527a6266SJeff Kirsher case CHIP_ID_YUKON_OPT: 3118527a6266SJeff Kirsher case CHIP_ID_YUKON_PRM: 3119527a6266SJeff Kirsher case CHIP_ID_YUKON_OP_2: 3120527a6266SJeff Kirsher return 125; 3121527a6266SJeff Kirsher 3122527a6266SJeff Kirsher case CHIP_ID_YUKON_FE: 3123527a6266SJeff Kirsher return 100; 3124527a6266SJeff Kirsher 3125527a6266SJeff Kirsher case CHIP_ID_YUKON_FE_P: 3126527a6266SJeff Kirsher return 50; 3127527a6266SJeff Kirsher 3128527a6266SJeff Kirsher case CHIP_ID_YUKON_XL: 3129527a6266SJeff Kirsher return 156; 3130527a6266SJeff Kirsher 3131527a6266SJeff Kirsher default: 3132527a6266SJeff Kirsher BUG(); 3133527a6266SJeff Kirsher } 3134527a6266SJeff Kirsher } 3135527a6266SJeff Kirsher 3136527a6266SJeff Kirsher static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us) 3137527a6266SJeff Kirsher { 3138527a6266SJeff Kirsher return sky2_mhz(hw) * us; 3139527a6266SJeff Kirsher } 3140527a6266SJeff Kirsher 3141527a6266SJeff Kirsher static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk) 3142527a6266SJeff Kirsher { 3143527a6266SJeff Kirsher return clk / sky2_mhz(hw); 3144527a6266SJeff Kirsher } 3145527a6266SJeff Kirsher 3146527a6266SJeff Kirsher 3147853e3f4cSBill Pemberton static int sky2_init(struct sky2_hw *hw) 3148527a6266SJeff Kirsher { 3149527a6266SJeff Kirsher u8 t8; 3150527a6266SJeff Kirsher 3151527a6266SJeff Kirsher /* Enable all clocks and check for bad PCI access */ 3152527a6266SJeff Kirsher sky2_pci_write32(hw, PCI_DEV_REG3, 0); 3153527a6266SJeff Kirsher 3154527a6266SJeff Kirsher sky2_write8(hw, B0_CTST, CS_RST_CLR); 3155527a6266SJeff Kirsher 3156527a6266SJeff Kirsher hw->chip_id = sky2_read8(hw, B2_CHIP_ID); 3157527a6266SJeff Kirsher hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4; 3158527a6266SJeff Kirsher 3159527a6266SJeff Kirsher switch (hw->chip_id) { 3160527a6266SJeff Kirsher case CHIP_ID_YUKON_XL: 3161527a6266SJeff Kirsher hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY; 3162527a6266SJeff Kirsher if (hw->chip_rev < CHIP_REV_YU_XL_A2) 3163527a6266SJeff Kirsher hw->flags |= SKY2_HW_RSS_BROKEN; 3164527a6266SJeff Kirsher break; 3165527a6266SJeff Kirsher 3166527a6266SJeff Kirsher case CHIP_ID_YUKON_EC_U: 3167527a6266SJeff Kirsher hw->flags = SKY2_HW_GIGABIT 3168527a6266SJeff Kirsher | SKY2_HW_NEWER_PHY 3169527a6266SJeff Kirsher | SKY2_HW_ADV_POWER_CTL; 3170527a6266SJeff Kirsher break; 3171527a6266SJeff Kirsher 3172527a6266SJeff Kirsher case CHIP_ID_YUKON_EX: 3173527a6266SJeff Kirsher hw->flags = SKY2_HW_GIGABIT 3174527a6266SJeff Kirsher | SKY2_HW_NEWER_PHY 3175527a6266SJeff Kirsher | SKY2_HW_NEW_LE 3176527a6266SJeff Kirsher | SKY2_HW_ADV_POWER_CTL 3177527a6266SJeff Kirsher | SKY2_HW_RSS_CHKSUM; 3178527a6266SJeff Kirsher 3179527a6266SJeff Kirsher /* New transmit checksum */ 3180527a6266SJeff Kirsher if (hw->chip_rev != CHIP_REV_YU_EX_B0) 3181527a6266SJeff Kirsher hw->flags |= SKY2_HW_AUTO_TX_SUM; 3182527a6266SJeff Kirsher break; 3183527a6266SJeff Kirsher 3184527a6266SJeff Kirsher case CHIP_ID_YUKON_EC: 3185527a6266SJeff Kirsher /* This rev is really old, and requires untested workarounds */ 3186527a6266SJeff Kirsher if (hw->chip_rev == CHIP_REV_YU_EC_A1) { 3187527a6266SJeff Kirsher dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n"); 3188527a6266SJeff Kirsher return -EOPNOTSUPP; 3189527a6266SJeff Kirsher } 3190527a6266SJeff Kirsher hw->flags = SKY2_HW_GIGABIT | SKY2_HW_RSS_BROKEN; 3191527a6266SJeff Kirsher break; 3192527a6266SJeff Kirsher 3193527a6266SJeff Kirsher case CHIP_ID_YUKON_FE: 3194527a6266SJeff Kirsher hw->flags = SKY2_HW_RSS_BROKEN; 3195527a6266SJeff Kirsher break; 3196527a6266SJeff Kirsher 3197527a6266SJeff Kirsher case CHIP_ID_YUKON_FE_P: 3198527a6266SJeff Kirsher hw->flags = SKY2_HW_NEWER_PHY 3199527a6266SJeff Kirsher | SKY2_HW_NEW_LE 3200527a6266SJeff Kirsher | SKY2_HW_AUTO_TX_SUM 3201527a6266SJeff Kirsher | SKY2_HW_ADV_POWER_CTL; 3202527a6266SJeff Kirsher 3203527a6266SJeff Kirsher /* The workaround for status conflicts VLAN tag detection. */ 3204527a6266SJeff Kirsher if (hw->chip_rev == CHIP_REV_YU_FE2_A0) 3205527a6266SJeff Kirsher hw->flags |= SKY2_HW_VLAN_BROKEN | SKY2_HW_RSS_CHKSUM; 3206527a6266SJeff Kirsher break; 3207527a6266SJeff Kirsher 3208527a6266SJeff Kirsher case CHIP_ID_YUKON_SUPR: 3209527a6266SJeff Kirsher hw->flags = SKY2_HW_GIGABIT 3210527a6266SJeff Kirsher | SKY2_HW_NEWER_PHY 3211527a6266SJeff Kirsher | SKY2_HW_NEW_LE 3212527a6266SJeff Kirsher | SKY2_HW_AUTO_TX_SUM 3213527a6266SJeff Kirsher | SKY2_HW_ADV_POWER_CTL; 3214527a6266SJeff Kirsher 3215527a6266SJeff Kirsher if (hw->chip_rev == CHIP_REV_YU_SU_A0) 3216527a6266SJeff Kirsher hw->flags |= SKY2_HW_RSS_CHKSUM; 3217527a6266SJeff Kirsher break; 3218527a6266SJeff Kirsher 3219527a6266SJeff Kirsher case CHIP_ID_YUKON_UL_2: 3220527a6266SJeff Kirsher hw->flags = SKY2_HW_GIGABIT 3221527a6266SJeff Kirsher | SKY2_HW_ADV_POWER_CTL; 3222527a6266SJeff Kirsher break; 3223527a6266SJeff Kirsher 3224527a6266SJeff Kirsher case CHIP_ID_YUKON_OPT: 3225527a6266SJeff Kirsher case CHIP_ID_YUKON_PRM: 3226527a6266SJeff Kirsher case CHIP_ID_YUKON_OP_2: 3227527a6266SJeff Kirsher hw->flags = SKY2_HW_GIGABIT 3228527a6266SJeff Kirsher | SKY2_HW_NEW_LE 3229527a6266SJeff Kirsher | SKY2_HW_ADV_POWER_CTL; 3230527a6266SJeff Kirsher break; 3231527a6266SJeff Kirsher 3232527a6266SJeff Kirsher default: 3233527a6266SJeff Kirsher dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n", 3234527a6266SJeff Kirsher hw->chip_id); 3235527a6266SJeff Kirsher return -EOPNOTSUPP; 3236527a6266SJeff Kirsher } 3237527a6266SJeff Kirsher 3238527a6266SJeff Kirsher hw->pmd_type = sky2_read8(hw, B2_PMD_TYP); 3239527a6266SJeff Kirsher if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P') 3240527a6266SJeff Kirsher hw->flags |= SKY2_HW_FIBRE_PHY; 3241527a6266SJeff Kirsher 3242527a6266SJeff Kirsher hw->ports = 1; 3243527a6266SJeff Kirsher t8 = sky2_read8(hw, B2_Y2_HW_RES); 3244527a6266SJeff Kirsher if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) { 3245527a6266SJeff Kirsher if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC)) 3246527a6266SJeff Kirsher ++hw->ports; 3247527a6266SJeff Kirsher } 3248527a6266SJeff Kirsher 3249527a6266SJeff Kirsher if (sky2_read8(hw, B2_E_0)) 3250527a6266SJeff Kirsher hw->flags |= SKY2_HW_RAM_BUFFER; 3251527a6266SJeff Kirsher 3252527a6266SJeff Kirsher return 0; 3253527a6266SJeff Kirsher } 3254527a6266SJeff Kirsher 3255527a6266SJeff Kirsher static void sky2_reset(struct sky2_hw *hw) 3256527a6266SJeff Kirsher { 3257527a6266SJeff Kirsher struct pci_dev *pdev = hw->pdev; 3258527a6266SJeff Kirsher u16 status; 3259527a6266SJeff Kirsher int i; 3260527a6266SJeff Kirsher u32 hwe_mask = Y2_HWE_ALL_MASK; 3261527a6266SJeff Kirsher 3262527a6266SJeff Kirsher /* disable ASF */ 3263527a6266SJeff Kirsher if (hw->chip_id == CHIP_ID_YUKON_EX 3264527a6266SJeff Kirsher || hw->chip_id == CHIP_ID_YUKON_SUPR) { 3265527a6266SJeff Kirsher sky2_write32(hw, CPU_WDOG, 0); 3266527a6266SJeff Kirsher status = sky2_read16(hw, HCU_CCSR); 3267527a6266SJeff Kirsher status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE | 3268527a6266SJeff Kirsher HCU_CCSR_UC_STATE_MSK); 3269527a6266SJeff Kirsher /* 3270527a6266SJeff Kirsher * CPU clock divider shouldn't be used because 3271527a6266SJeff Kirsher * - ASF firmware may malfunction 3272527a6266SJeff Kirsher * - Yukon-Supreme: Parallel FLASH doesn't support divided clocks 3273527a6266SJeff Kirsher */ 3274527a6266SJeff Kirsher status &= ~HCU_CCSR_CPU_CLK_DIVIDE_MSK; 3275527a6266SJeff Kirsher sky2_write16(hw, HCU_CCSR, status); 3276527a6266SJeff Kirsher sky2_write32(hw, CPU_WDOG, 0); 3277527a6266SJeff Kirsher } else 3278527a6266SJeff Kirsher sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET); 3279527a6266SJeff Kirsher sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE); 3280527a6266SJeff Kirsher 3281527a6266SJeff Kirsher /* do a SW reset */ 3282527a6266SJeff Kirsher sky2_write8(hw, B0_CTST, CS_RST_SET); 3283527a6266SJeff Kirsher sky2_write8(hw, B0_CTST, CS_RST_CLR); 3284527a6266SJeff Kirsher 3285527a6266SJeff Kirsher /* allow writes to PCI config */ 3286527a6266SJeff Kirsher sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON); 3287527a6266SJeff Kirsher 3288527a6266SJeff Kirsher /* clear PCI errors, if any */ 3289527a6266SJeff Kirsher status = sky2_pci_read16(hw, PCI_STATUS); 3290527a6266SJeff Kirsher status |= PCI_STATUS_ERROR_BITS; 3291527a6266SJeff Kirsher sky2_pci_write16(hw, PCI_STATUS, status); 3292527a6266SJeff Kirsher 3293527a6266SJeff Kirsher sky2_write8(hw, B0_CTST, CS_MRST_CLR); 3294527a6266SJeff Kirsher 3295527a6266SJeff Kirsher if (pci_is_pcie(pdev)) { 3296527a6266SJeff Kirsher sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS, 3297527a6266SJeff Kirsher 0xfffffffful); 3298527a6266SJeff Kirsher 3299527a6266SJeff Kirsher /* If error bit is stuck on ignore it */ 3300527a6266SJeff Kirsher if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP) 3301527a6266SJeff Kirsher dev_info(&pdev->dev, "ignoring stuck error report bit\n"); 3302527a6266SJeff Kirsher else 3303527a6266SJeff Kirsher hwe_mask |= Y2_IS_PCI_EXP; 3304527a6266SJeff Kirsher } 3305527a6266SJeff Kirsher 3306527a6266SJeff Kirsher sky2_power_on(hw); 3307527a6266SJeff Kirsher sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF); 3308527a6266SJeff Kirsher 3309527a6266SJeff Kirsher for (i = 0; i < hw->ports; i++) { 3310527a6266SJeff Kirsher sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET); 3311527a6266SJeff Kirsher sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR); 3312527a6266SJeff Kirsher 3313527a6266SJeff Kirsher if (hw->chip_id == CHIP_ID_YUKON_EX || 3314527a6266SJeff Kirsher hw->chip_id == CHIP_ID_YUKON_SUPR) 3315527a6266SJeff Kirsher sky2_write16(hw, SK_REG(i, GMAC_CTRL), 3316527a6266SJeff Kirsher GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON 3317527a6266SJeff Kirsher | GMC_BYP_RETR_ON); 3318527a6266SJeff Kirsher 3319527a6266SJeff Kirsher } 3320527a6266SJeff Kirsher 3321527a6266SJeff Kirsher if (hw->chip_id == CHIP_ID_YUKON_SUPR && hw->chip_rev > CHIP_REV_YU_SU_B0) { 3322527a6266SJeff Kirsher /* enable MACSec clock gating */ 3323527a6266SJeff Kirsher sky2_pci_write32(hw, PCI_DEV_REG3, P_CLK_MACSEC_DIS); 3324527a6266SJeff Kirsher } 3325527a6266SJeff Kirsher 3326527a6266SJeff Kirsher if (hw->chip_id == CHIP_ID_YUKON_OPT || 3327527a6266SJeff Kirsher hw->chip_id == CHIP_ID_YUKON_PRM || 3328527a6266SJeff Kirsher hw->chip_id == CHIP_ID_YUKON_OP_2) { 3329527a6266SJeff Kirsher u16 reg; 3330527a6266SJeff Kirsher 3331527a6266SJeff Kirsher if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) { 3332527a6266SJeff Kirsher /* disable PCI-E PHY power down (set PHY reg 0x80, bit 7 */ 3333527a6266SJeff Kirsher sky2_write32(hw, Y2_PEX_PHY_DATA, (0x80UL << 16) | (1 << 7)); 3334527a6266SJeff Kirsher 3335527a6266SJeff Kirsher /* set PHY Link Detect Timer to 1.1 second (11x 100ms) */ 3336527a6266SJeff Kirsher reg = 10; 3337527a6266SJeff Kirsher 3338527a6266SJeff Kirsher /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */ 3339527a6266SJeff Kirsher sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16)); 3340527a6266SJeff Kirsher } else { 3341527a6266SJeff Kirsher /* set PHY Link Detect Timer to 0.4 second (4x 100ms) */ 3342527a6266SJeff Kirsher reg = 3; 3343527a6266SJeff Kirsher } 3344527a6266SJeff Kirsher 3345527a6266SJeff Kirsher reg <<= PSM_CONFIG_REG4_TIMER_PHY_LINK_DETECT_BASE; 3346527a6266SJeff Kirsher reg |= PSM_CONFIG_REG4_RST_PHY_LINK_DETECT; 3347527a6266SJeff Kirsher 3348527a6266SJeff Kirsher /* reset PHY Link Detect */ 3349527a6266SJeff Kirsher sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON); 3350527a6266SJeff Kirsher sky2_pci_write16(hw, PSM_CONFIG_REG4, reg); 3351527a6266SJeff Kirsher 3352527a6266SJeff Kirsher /* check if PSMv2 was running before */ 3353527a6266SJeff Kirsher reg = sky2_pci_read16(hw, PSM_CONFIG_REG3); 3354527a6266SJeff Kirsher if (reg & PCI_EXP_LNKCTL_ASPMC) 3355527a6266SJeff Kirsher /* restore the PCIe Link Control register */ 3356527a6266SJeff Kirsher sky2_pci_write16(hw, pdev->pcie_cap + PCI_EXP_LNKCTL, 3357527a6266SJeff Kirsher reg); 3358527a6266SJeff Kirsher 33590e767324SMirko Lindner if (hw->chip_id == CHIP_ID_YUKON_PRM && 33600e767324SMirko Lindner hw->chip_rev == CHIP_REV_YU_PRM_A0) { 33610e767324SMirko Lindner /* change PHY Interrupt polarity to low active */ 33620e767324SMirko Lindner reg = sky2_read16(hw, GPHY_CTRL); 33630e767324SMirko Lindner sky2_write16(hw, GPHY_CTRL, reg | GPC_INTPOL); 33640e767324SMirko Lindner 33650e767324SMirko Lindner /* adapt HW for low active PHY Interrupt */ 33660e767324SMirko Lindner reg = sky2_read16(hw, Y2_CFG_SPC + PCI_LDO_CTRL); 33670e767324SMirko Lindner sky2_write16(hw, Y2_CFG_SPC + PCI_LDO_CTRL, reg | PHY_M_UNDOC1); 33680e767324SMirko Lindner } 33690e767324SMirko Lindner 3370527a6266SJeff Kirsher sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF); 3371527a6266SJeff Kirsher 3372527a6266SJeff Kirsher /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */ 3373527a6266SJeff Kirsher sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16)); 3374527a6266SJeff Kirsher } 3375527a6266SJeff Kirsher 3376527a6266SJeff Kirsher /* Clear I2C IRQ noise */ 3377527a6266SJeff Kirsher sky2_write32(hw, B2_I2C_IRQ, 1); 3378527a6266SJeff Kirsher 3379527a6266SJeff Kirsher /* turn off hardware timer (unused) */ 3380527a6266SJeff Kirsher sky2_write8(hw, B2_TI_CTRL, TIM_STOP); 3381527a6266SJeff Kirsher sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ); 3382527a6266SJeff Kirsher 3383527a6266SJeff Kirsher /* Turn off descriptor polling */ 3384527a6266SJeff Kirsher sky2_write32(hw, B28_DPT_CTRL, DPT_STOP); 3385527a6266SJeff Kirsher 3386527a6266SJeff Kirsher /* Turn off receive timestamp */ 3387527a6266SJeff Kirsher sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP); 3388527a6266SJeff Kirsher sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ); 3389527a6266SJeff Kirsher 3390527a6266SJeff Kirsher /* enable the Tx Arbiters */ 3391527a6266SJeff Kirsher for (i = 0; i < hw->ports; i++) 3392527a6266SJeff Kirsher sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB); 3393527a6266SJeff Kirsher 3394527a6266SJeff Kirsher /* Initialize ram interface */ 3395527a6266SJeff Kirsher for (i = 0; i < hw->ports; i++) { 3396527a6266SJeff Kirsher sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR); 3397527a6266SJeff Kirsher 3398527a6266SJeff Kirsher sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53); 3399527a6266SJeff Kirsher sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53); 3400527a6266SJeff Kirsher sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53); 3401527a6266SJeff Kirsher sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53); 3402527a6266SJeff Kirsher sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53); 3403527a6266SJeff Kirsher sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53); 3404527a6266SJeff Kirsher sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53); 3405527a6266SJeff Kirsher sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53); 3406527a6266SJeff Kirsher sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53); 3407527a6266SJeff Kirsher sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53); 3408527a6266SJeff Kirsher sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53); 3409527a6266SJeff Kirsher sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53); 3410527a6266SJeff Kirsher } 3411527a6266SJeff Kirsher 3412527a6266SJeff Kirsher sky2_write32(hw, B0_HWE_IMSK, hwe_mask); 3413527a6266SJeff Kirsher 3414527a6266SJeff Kirsher for (i = 0; i < hw->ports; i++) 3415527a6266SJeff Kirsher sky2_gmac_reset(hw, i); 3416527a6266SJeff Kirsher 3417527a6266SJeff Kirsher memset(hw->st_le, 0, hw->st_size * sizeof(struct sky2_status_le)); 3418527a6266SJeff Kirsher hw->st_idx = 0; 3419527a6266SJeff Kirsher 3420527a6266SJeff Kirsher sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET); 3421527a6266SJeff Kirsher sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR); 3422527a6266SJeff Kirsher 3423527a6266SJeff Kirsher sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma); 3424527a6266SJeff Kirsher sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32); 3425527a6266SJeff Kirsher 3426527a6266SJeff Kirsher /* Set the list last index */ 3427527a6266SJeff Kirsher sky2_write16(hw, STAT_LAST_IDX, hw->st_size - 1); 3428527a6266SJeff Kirsher 3429527a6266SJeff Kirsher sky2_write16(hw, STAT_TX_IDX_TH, 10); 3430527a6266SJeff Kirsher sky2_write8(hw, STAT_FIFO_WM, 16); 3431527a6266SJeff Kirsher 3432527a6266SJeff Kirsher /* set Status-FIFO ISR watermark */ 3433527a6266SJeff Kirsher if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0) 3434527a6266SJeff Kirsher sky2_write8(hw, STAT_FIFO_ISR_WM, 4); 3435527a6266SJeff Kirsher else 3436527a6266SJeff Kirsher sky2_write8(hw, STAT_FIFO_ISR_WM, 16); 3437527a6266SJeff Kirsher 3438527a6266SJeff Kirsher sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000)); 3439527a6266SJeff Kirsher sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20)); 3440527a6266SJeff Kirsher sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100)); 3441527a6266SJeff Kirsher 3442527a6266SJeff Kirsher /* enable status unit */ 3443527a6266SJeff Kirsher sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON); 3444527a6266SJeff Kirsher 3445527a6266SJeff Kirsher sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START); 3446527a6266SJeff Kirsher sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START); 3447527a6266SJeff Kirsher sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START); 3448527a6266SJeff Kirsher } 3449527a6266SJeff Kirsher 3450527a6266SJeff Kirsher /* Take device down (offline). 3451527a6266SJeff Kirsher * Equivalent to doing dev_stop() but this does not 3452527a6266SJeff Kirsher * inform upper layers of the transition. 3453527a6266SJeff Kirsher */ 3454527a6266SJeff Kirsher static void sky2_detach(struct net_device *dev) 3455527a6266SJeff Kirsher { 3456527a6266SJeff Kirsher if (netif_running(dev)) { 3457527a6266SJeff Kirsher netif_tx_lock(dev); 3458527a6266SJeff Kirsher netif_device_detach(dev); /* stop txq */ 3459527a6266SJeff Kirsher netif_tx_unlock(dev); 3460926d0977Sstephen hemminger sky2_close(dev); 3461527a6266SJeff Kirsher } 3462527a6266SJeff Kirsher } 3463527a6266SJeff Kirsher 3464527a6266SJeff Kirsher /* Bring device back after doing sky2_detach */ 3465527a6266SJeff Kirsher static int sky2_reattach(struct net_device *dev) 3466527a6266SJeff Kirsher { 3467527a6266SJeff Kirsher int err = 0; 3468527a6266SJeff Kirsher 3469527a6266SJeff Kirsher if (netif_running(dev)) { 3470926d0977Sstephen hemminger err = sky2_open(dev); 3471527a6266SJeff Kirsher if (err) { 3472527a6266SJeff Kirsher netdev_info(dev, "could not restart %d\n", err); 3473527a6266SJeff Kirsher dev_close(dev); 3474527a6266SJeff Kirsher } else { 3475527a6266SJeff Kirsher netif_device_attach(dev); 3476527a6266SJeff Kirsher sky2_set_multicast(dev); 3477527a6266SJeff Kirsher } 3478527a6266SJeff Kirsher } 3479527a6266SJeff Kirsher 3480527a6266SJeff Kirsher return err; 3481527a6266SJeff Kirsher } 3482527a6266SJeff Kirsher 3483527a6266SJeff Kirsher static void sky2_all_down(struct sky2_hw *hw) 3484527a6266SJeff Kirsher { 3485527a6266SJeff Kirsher int i; 3486527a6266SJeff Kirsher 3487282edcecSstephen hemminger if (hw->flags & SKY2_HW_IRQ_SETUP) { 3488527a6266SJeff Kirsher sky2_write32(hw, B0_IMSK, 0); 3489ea589e9bSLino Sanfilippo sky2_read32(hw, B0_IMSK); 34901401a800Sstephen hemminger 3491527a6266SJeff Kirsher synchronize_irq(hw->pdev->irq); 3492527a6266SJeff Kirsher napi_disable(&hw->napi); 3493282edcecSstephen hemminger } 3494527a6266SJeff Kirsher 3495527a6266SJeff Kirsher for (i = 0; i < hw->ports; i++) { 3496527a6266SJeff Kirsher struct net_device *dev = hw->dev[i]; 3497527a6266SJeff Kirsher struct sky2_port *sky2 = netdev_priv(dev); 3498527a6266SJeff Kirsher 3499527a6266SJeff Kirsher if (!netif_running(dev)) 3500527a6266SJeff Kirsher continue; 3501527a6266SJeff Kirsher 3502527a6266SJeff Kirsher netif_carrier_off(dev); 3503527a6266SJeff Kirsher netif_tx_disable(dev); 3504527a6266SJeff Kirsher sky2_hw_down(sky2); 3505527a6266SJeff Kirsher } 3506527a6266SJeff Kirsher } 3507527a6266SJeff Kirsher 3508527a6266SJeff Kirsher static void sky2_all_up(struct sky2_hw *hw) 3509527a6266SJeff Kirsher { 3510527a6266SJeff Kirsher u32 imask = Y2_IS_BASE; 3511527a6266SJeff Kirsher int i; 3512527a6266SJeff Kirsher 3513527a6266SJeff Kirsher for (i = 0; i < hw->ports; i++) { 3514527a6266SJeff Kirsher struct net_device *dev = hw->dev[i]; 3515527a6266SJeff Kirsher struct sky2_port *sky2 = netdev_priv(dev); 3516527a6266SJeff Kirsher 3517527a6266SJeff Kirsher if (!netif_running(dev)) 3518527a6266SJeff Kirsher continue; 3519527a6266SJeff Kirsher 3520527a6266SJeff Kirsher sky2_hw_up(sky2); 3521527a6266SJeff Kirsher sky2_set_multicast(dev); 3522527a6266SJeff Kirsher imask |= portirq_msk[i]; 3523527a6266SJeff Kirsher netif_wake_queue(dev); 3524527a6266SJeff Kirsher } 3525527a6266SJeff Kirsher 3526282edcecSstephen hemminger if (hw->flags & SKY2_HW_IRQ_SETUP) { 3527527a6266SJeff Kirsher sky2_write32(hw, B0_IMSK, imask); 3528527a6266SJeff Kirsher sky2_read32(hw, B0_IMSK); 3529527a6266SJeff Kirsher sky2_read32(hw, B0_Y2_SP_LISR); 3530527a6266SJeff Kirsher napi_enable(&hw->napi); 3531527a6266SJeff Kirsher } 35321401a800Sstephen hemminger } 3533527a6266SJeff Kirsher 3534527a6266SJeff Kirsher static void sky2_restart(struct work_struct *work) 3535527a6266SJeff Kirsher { 3536527a6266SJeff Kirsher struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work); 3537527a6266SJeff Kirsher 3538527a6266SJeff Kirsher rtnl_lock(); 3539527a6266SJeff Kirsher 3540527a6266SJeff Kirsher sky2_all_down(hw); 3541527a6266SJeff Kirsher sky2_reset(hw); 3542527a6266SJeff Kirsher sky2_all_up(hw); 3543527a6266SJeff Kirsher 3544527a6266SJeff Kirsher rtnl_unlock(); 3545527a6266SJeff Kirsher } 3546527a6266SJeff Kirsher 3547527a6266SJeff Kirsher static inline u8 sky2_wol_supported(const struct sky2_hw *hw) 3548527a6266SJeff Kirsher { 3549527a6266SJeff Kirsher return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0; 3550527a6266SJeff Kirsher } 3551527a6266SJeff Kirsher 3552527a6266SJeff Kirsher static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol) 3553527a6266SJeff Kirsher { 3554527a6266SJeff Kirsher const struct sky2_port *sky2 = netdev_priv(dev); 3555527a6266SJeff Kirsher 3556527a6266SJeff Kirsher wol->supported = sky2_wol_supported(sky2->hw); 3557527a6266SJeff Kirsher wol->wolopts = sky2->wol; 3558527a6266SJeff Kirsher } 3559527a6266SJeff Kirsher 3560527a6266SJeff Kirsher static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol) 3561527a6266SJeff Kirsher { 3562527a6266SJeff Kirsher struct sky2_port *sky2 = netdev_priv(dev); 3563527a6266SJeff Kirsher struct sky2_hw *hw = sky2->hw; 3564527a6266SJeff Kirsher bool enable_wakeup = false; 3565527a6266SJeff Kirsher int i; 3566527a6266SJeff Kirsher 3567527a6266SJeff Kirsher if ((wol->wolopts & ~sky2_wol_supported(sky2->hw)) || 3568527a6266SJeff Kirsher !device_can_wakeup(&hw->pdev->dev)) 3569527a6266SJeff Kirsher return -EOPNOTSUPP; 3570527a6266SJeff Kirsher 3571527a6266SJeff Kirsher sky2->wol = wol->wolopts; 3572527a6266SJeff Kirsher 3573527a6266SJeff Kirsher for (i = 0; i < hw->ports; i++) { 3574527a6266SJeff Kirsher struct net_device *dev = hw->dev[i]; 3575527a6266SJeff Kirsher struct sky2_port *sky2 = netdev_priv(dev); 3576527a6266SJeff Kirsher 3577527a6266SJeff Kirsher if (sky2->wol) 3578527a6266SJeff Kirsher enable_wakeup = true; 3579527a6266SJeff Kirsher } 3580527a6266SJeff Kirsher device_set_wakeup_enable(&hw->pdev->dev, enable_wakeup); 3581527a6266SJeff Kirsher 3582527a6266SJeff Kirsher return 0; 3583527a6266SJeff Kirsher } 3584527a6266SJeff Kirsher 3585527a6266SJeff Kirsher static u32 sky2_supported_modes(const struct sky2_hw *hw) 3586527a6266SJeff Kirsher { 3587527a6266SJeff Kirsher if (sky2_is_copper(hw)) { 3588527a6266SJeff Kirsher u32 modes = SUPPORTED_10baseT_Half 3589527a6266SJeff Kirsher | SUPPORTED_10baseT_Full 3590527a6266SJeff Kirsher | SUPPORTED_100baseT_Half 3591527a6266SJeff Kirsher | SUPPORTED_100baseT_Full; 3592527a6266SJeff Kirsher 3593527a6266SJeff Kirsher if (hw->flags & SKY2_HW_GIGABIT) 3594527a6266SJeff Kirsher modes |= SUPPORTED_1000baseT_Half 3595527a6266SJeff Kirsher | SUPPORTED_1000baseT_Full; 3596527a6266SJeff Kirsher return modes; 3597527a6266SJeff Kirsher } else 3598527a6266SJeff Kirsher return SUPPORTED_1000baseT_Half 3599527a6266SJeff Kirsher | SUPPORTED_1000baseT_Full; 3600527a6266SJeff Kirsher } 3601527a6266SJeff Kirsher 3602527a6266SJeff Kirsher static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd) 3603527a6266SJeff Kirsher { 3604527a6266SJeff Kirsher struct sky2_port *sky2 = netdev_priv(dev); 3605527a6266SJeff Kirsher struct sky2_hw *hw = sky2->hw; 3606527a6266SJeff Kirsher 3607527a6266SJeff Kirsher ecmd->transceiver = XCVR_INTERNAL; 3608527a6266SJeff Kirsher ecmd->supported = sky2_supported_modes(hw); 3609527a6266SJeff Kirsher ecmd->phy_address = PHY_ADDR_MARV; 3610527a6266SJeff Kirsher if (sky2_is_copper(hw)) { 3611527a6266SJeff Kirsher ecmd->port = PORT_TP; 3612527a6266SJeff Kirsher ethtool_cmd_speed_set(ecmd, sky2->speed); 3613527a6266SJeff Kirsher ecmd->supported |= SUPPORTED_Autoneg | SUPPORTED_TP; 3614527a6266SJeff Kirsher } else { 3615527a6266SJeff Kirsher ethtool_cmd_speed_set(ecmd, SPEED_1000); 3616527a6266SJeff Kirsher ecmd->port = PORT_FIBRE; 3617527a6266SJeff Kirsher ecmd->supported |= SUPPORTED_Autoneg | SUPPORTED_FIBRE; 3618527a6266SJeff Kirsher } 3619527a6266SJeff Kirsher 3620527a6266SJeff Kirsher ecmd->advertising = sky2->advertising; 3621527a6266SJeff Kirsher ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED) 3622527a6266SJeff Kirsher ? AUTONEG_ENABLE : AUTONEG_DISABLE; 3623527a6266SJeff Kirsher ecmd->duplex = sky2->duplex; 3624527a6266SJeff Kirsher return 0; 3625527a6266SJeff Kirsher } 3626527a6266SJeff Kirsher 3627527a6266SJeff Kirsher static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd) 3628527a6266SJeff Kirsher { 3629527a6266SJeff Kirsher struct sky2_port *sky2 = netdev_priv(dev); 3630527a6266SJeff Kirsher const struct sky2_hw *hw = sky2->hw; 3631527a6266SJeff Kirsher u32 supported = sky2_supported_modes(hw); 3632527a6266SJeff Kirsher 3633527a6266SJeff Kirsher if (ecmd->autoneg == AUTONEG_ENABLE) { 3634527a6266SJeff Kirsher if (ecmd->advertising & ~supported) 3635527a6266SJeff Kirsher return -EINVAL; 3636527a6266SJeff Kirsher 3637527a6266SJeff Kirsher if (sky2_is_copper(hw)) 3638527a6266SJeff Kirsher sky2->advertising = ecmd->advertising | 3639527a6266SJeff Kirsher ADVERTISED_TP | 3640527a6266SJeff Kirsher ADVERTISED_Autoneg; 3641527a6266SJeff Kirsher else 3642527a6266SJeff Kirsher sky2->advertising = ecmd->advertising | 3643527a6266SJeff Kirsher ADVERTISED_FIBRE | 3644527a6266SJeff Kirsher ADVERTISED_Autoneg; 3645527a6266SJeff Kirsher 3646527a6266SJeff Kirsher sky2->flags |= SKY2_FLAG_AUTO_SPEED; 3647527a6266SJeff Kirsher sky2->duplex = -1; 3648527a6266SJeff Kirsher sky2->speed = -1; 3649527a6266SJeff Kirsher } else { 3650527a6266SJeff Kirsher u32 setting; 3651527a6266SJeff Kirsher u32 speed = ethtool_cmd_speed(ecmd); 3652527a6266SJeff Kirsher 3653527a6266SJeff Kirsher switch (speed) { 3654527a6266SJeff Kirsher case SPEED_1000: 3655527a6266SJeff Kirsher if (ecmd->duplex == DUPLEX_FULL) 3656527a6266SJeff Kirsher setting = SUPPORTED_1000baseT_Full; 3657527a6266SJeff Kirsher else if (ecmd->duplex == DUPLEX_HALF) 3658527a6266SJeff Kirsher setting = SUPPORTED_1000baseT_Half; 3659527a6266SJeff Kirsher else 3660527a6266SJeff Kirsher return -EINVAL; 3661527a6266SJeff Kirsher break; 3662527a6266SJeff Kirsher case SPEED_100: 3663527a6266SJeff Kirsher if (ecmd->duplex == DUPLEX_FULL) 3664527a6266SJeff Kirsher setting = SUPPORTED_100baseT_Full; 3665527a6266SJeff Kirsher else if (ecmd->duplex == DUPLEX_HALF) 3666527a6266SJeff Kirsher setting = SUPPORTED_100baseT_Half; 3667527a6266SJeff Kirsher else 3668527a6266SJeff Kirsher return -EINVAL; 3669527a6266SJeff Kirsher break; 3670527a6266SJeff Kirsher 3671527a6266SJeff Kirsher case SPEED_10: 3672527a6266SJeff Kirsher if (ecmd->duplex == DUPLEX_FULL) 3673527a6266SJeff Kirsher setting = SUPPORTED_10baseT_Full; 3674527a6266SJeff Kirsher else if (ecmd->duplex == DUPLEX_HALF) 3675527a6266SJeff Kirsher setting = SUPPORTED_10baseT_Half; 3676527a6266SJeff Kirsher else 3677527a6266SJeff Kirsher return -EINVAL; 3678527a6266SJeff Kirsher break; 3679527a6266SJeff Kirsher default: 3680527a6266SJeff Kirsher return -EINVAL; 3681527a6266SJeff Kirsher } 3682527a6266SJeff Kirsher 3683527a6266SJeff Kirsher if ((setting & supported) == 0) 3684527a6266SJeff Kirsher return -EINVAL; 3685527a6266SJeff Kirsher 3686527a6266SJeff Kirsher sky2->speed = speed; 3687527a6266SJeff Kirsher sky2->duplex = ecmd->duplex; 3688527a6266SJeff Kirsher sky2->flags &= ~SKY2_FLAG_AUTO_SPEED; 3689527a6266SJeff Kirsher } 3690527a6266SJeff Kirsher 3691527a6266SJeff Kirsher if (netif_running(dev)) { 3692527a6266SJeff Kirsher sky2_phy_reinit(sky2); 3693527a6266SJeff Kirsher sky2_set_multicast(dev); 3694527a6266SJeff Kirsher } 3695527a6266SJeff Kirsher 3696527a6266SJeff Kirsher return 0; 3697527a6266SJeff Kirsher } 3698527a6266SJeff Kirsher 3699527a6266SJeff Kirsher static void sky2_get_drvinfo(struct net_device *dev, 3700527a6266SJeff Kirsher struct ethtool_drvinfo *info) 3701527a6266SJeff Kirsher { 3702527a6266SJeff Kirsher struct sky2_port *sky2 = netdev_priv(dev); 3703527a6266SJeff Kirsher 370468aad78cSRick Jones strlcpy(info->driver, DRV_NAME, sizeof(info->driver)); 370568aad78cSRick Jones strlcpy(info->version, DRV_VERSION, sizeof(info->version)); 370668aad78cSRick Jones strlcpy(info->bus_info, pci_name(sky2->hw->pdev), 370768aad78cSRick Jones sizeof(info->bus_info)); 3708527a6266SJeff Kirsher } 3709527a6266SJeff Kirsher 3710527a6266SJeff Kirsher static const struct sky2_stat { 3711527a6266SJeff Kirsher char name[ETH_GSTRING_LEN]; 3712527a6266SJeff Kirsher u16 offset; 3713527a6266SJeff Kirsher } sky2_stats[] = { 3714527a6266SJeff Kirsher { "tx_bytes", GM_TXO_OK_HI }, 3715527a6266SJeff Kirsher { "rx_bytes", GM_RXO_OK_HI }, 3716527a6266SJeff Kirsher { "tx_broadcast", GM_TXF_BC_OK }, 3717527a6266SJeff Kirsher { "rx_broadcast", GM_RXF_BC_OK }, 3718527a6266SJeff Kirsher { "tx_multicast", GM_TXF_MC_OK }, 3719527a6266SJeff Kirsher { "rx_multicast", GM_RXF_MC_OK }, 3720527a6266SJeff Kirsher { "tx_unicast", GM_TXF_UC_OK }, 3721527a6266SJeff Kirsher { "rx_unicast", GM_RXF_UC_OK }, 3722527a6266SJeff Kirsher { "tx_mac_pause", GM_TXF_MPAUSE }, 3723527a6266SJeff Kirsher { "rx_mac_pause", GM_RXF_MPAUSE }, 3724527a6266SJeff Kirsher { "collisions", GM_TXF_COL }, 3725527a6266SJeff Kirsher { "late_collision",GM_TXF_LAT_COL }, 3726527a6266SJeff Kirsher { "aborted", GM_TXF_ABO_COL }, 3727527a6266SJeff Kirsher { "single_collisions", GM_TXF_SNG_COL }, 3728527a6266SJeff Kirsher { "multi_collisions", GM_TXF_MUL_COL }, 3729527a6266SJeff Kirsher 3730527a6266SJeff Kirsher { "rx_short", GM_RXF_SHT }, 3731527a6266SJeff Kirsher { "rx_runt", GM_RXE_FRAG }, 3732527a6266SJeff Kirsher { "rx_64_byte_packets", GM_RXF_64B }, 3733527a6266SJeff Kirsher { "rx_65_to_127_byte_packets", GM_RXF_127B }, 3734527a6266SJeff Kirsher { "rx_128_to_255_byte_packets", GM_RXF_255B }, 3735527a6266SJeff Kirsher { "rx_256_to_511_byte_packets", GM_RXF_511B }, 3736527a6266SJeff Kirsher { "rx_512_to_1023_byte_packets", GM_RXF_1023B }, 3737527a6266SJeff Kirsher { "rx_1024_to_1518_byte_packets", GM_RXF_1518B }, 3738527a6266SJeff Kirsher { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ }, 3739527a6266SJeff Kirsher { "rx_too_long", GM_RXF_LNG_ERR }, 3740527a6266SJeff Kirsher { "rx_fifo_overflow", GM_RXE_FIFO_OV }, 3741527a6266SJeff Kirsher { "rx_jabber", GM_RXF_JAB_PKT }, 3742527a6266SJeff Kirsher { "rx_fcs_error", GM_RXF_FCS_ERR }, 3743527a6266SJeff Kirsher 3744527a6266SJeff Kirsher { "tx_64_byte_packets", GM_TXF_64B }, 3745527a6266SJeff Kirsher { "tx_65_to_127_byte_packets", GM_TXF_127B }, 3746527a6266SJeff Kirsher { "tx_128_to_255_byte_packets", GM_TXF_255B }, 3747527a6266SJeff Kirsher { "tx_256_to_511_byte_packets", GM_TXF_511B }, 3748527a6266SJeff Kirsher { "tx_512_to_1023_byte_packets", GM_TXF_1023B }, 3749527a6266SJeff Kirsher { "tx_1024_to_1518_byte_packets", GM_TXF_1518B }, 3750527a6266SJeff Kirsher { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ }, 3751527a6266SJeff Kirsher { "tx_fifo_underrun", GM_TXE_FIFO_UR }, 3752527a6266SJeff Kirsher }; 3753527a6266SJeff Kirsher 3754527a6266SJeff Kirsher static u32 sky2_get_msglevel(struct net_device *netdev) 3755527a6266SJeff Kirsher { 3756527a6266SJeff Kirsher struct sky2_port *sky2 = netdev_priv(netdev); 3757527a6266SJeff Kirsher return sky2->msg_enable; 3758527a6266SJeff Kirsher } 3759527a6266SJeff Kirsher 3760527a6266SJeff Kirsher static int sky2_nway_reset(struct net_device *dev) 3761527a6266SJeff Kirsher { 3762527a6266SJeff Kirsher struct sky2_port *sky2 = netdev_priv(dev); 3763527a6266SJeff Kirsher 3764527a6266SJeff Kirsher if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED)) 3765527a6266SJeff Kirsher return -EINVAL; 3766527a6266SJeff Kirsher 3767527a6266SJeff Kirsher sky2_phy_reinit(sky2); 3768527a6266SJeff Kirsher sky2_set_multicast(dev); 3769527a6266SJeff Kirsher 3770527a6266SJeff Kirsher return 0; 3771527a6266SJeff Kirsher } 3772527a6266SJeff Kirsher 3773527a6266SJeff Kirsher static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count) 3774527a6266SJeff Kirsher { 3775527a6266SJeff Kirsher struct sky2_hw *hw = sky2->hw; 3776527a6266SJeff Kirsher unsigned port = sky2->port; 3777527a6266SJeff Kirsher int i; 3778527a6266SJeff Kirsher 3779527a6266SJeff Kirsher data[0] = get_stats64(hw, port, GM_TXO_OK_LO); 3780527a6266SJeff Kirsher data[1] = get_stats64(hw, port, GM_RXO_OK_LO); 3781527a6266SJeff Kirsher 3782527a6266SJeff Kirsher for (i = 2; i < count; i++) 3783527a6266SJeff Kirsher data[i] = get_stats32(hw, port, sky2_stats[i].offset); 3784527a6266SJeff Kirsher } 3785527a6266SJeff Kirsher 3786527a6266SJeff Kirsher static void sky2_set_msglevel(struct net_device *netdev, u32 value) 3787527a6266SJeff Kirsher { 3788527a6266SJeff Kirsher struct sky2_port *sky2 = netdev_priv(netdev); 3789527a6266SJeff Kirsher sky2->msg_enable = value; 3790527a6266SJeff Kirsher } 3791527a6266SJeff Kirsher 3792527a6266SJeff Kirsher static int sky2_get_sset_count(struct net_device *dev, int sset) 3793527a6266SJeff Kirsher { 3794527a6266SJeff Kirsher switch (sset) { 3795527a6266SJeff Kirsher case ETH_SS_STATS: 3796527a6266SJeff Kirsher return ARRAY_SIZE(sky2_stats); 3797527a6266SJeff Kirsher default: 3798527a6266SJeff Kirsher return -EOPNOTSUPP; 3799527a6266SJeff Kirsher } 3800527a6266SJeff Kirsher } 3801527a6266SJeff Kirsher 3802527a6266SJeff Kirsher static void sky2_get_ethtool_stats(struct net_device *dev, 3803527a6266SJeff Kirsher struct ethtool_stats *stats, u64 * data) 3804527a6266SJeff Kirsher { 3805527a6266SJeff Kirsher struct sky2_port *sky2 = netdev_priv(dev); 3806527a6266SJeff Kirsher 3807527a6266SJeff Kirsher sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats)); 3808527a6266SJeff Kirsher } 3809527a6266SJeff Kirsher 3810527a6266SJeff Kirsher static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data) 3811527a6266SJeff Kirsher { 3812527a6266SJeff Kirsher int i; 3813527a6266SJeff Kirsher 3814527a6266SJeff Kirsher switch (stringset) { 3815527a6266SJeff Kirsher case ETH_SS_STATS: 3816527a6266SJeff Kirsher for (i = 0; i < ARRAY_SIZE(sky2_stats); i++) 3817527a6266SJeff Kirsher memcpy(data + i * ETH_GSTRING_LEN, 3818527a6266SJeff Kirsher sky2_stats[i].name, ETH_GSTRING_LEN); 3819527a6266SJeff Kirsher break; 3820527a6266SJeff Kirsher } 3821527a6266SJeff Kirsher } 3822527a6266SJeff Kirsher 3823527a6266SJeff Kirsher static int sky2_set_mac_address(struct net_device *dev, void *p) 3824527a6266SJeff Kirsher { 3825527a6266SJeff Kirsher struct sky2_port *sky2 = netdev_priv(dev); 3826527a6266SJeff Kirsher struct sky2_hw *hw = sky2->hw; 3827527a6266SJeff Kirsher unsigned port = sky2->port; 3828527a6266SJeff Kirsher const struct sockaddr *addr = p; 3829527a6266SJeff Kirsher 3830527a6266SJeff Kirsher if (!is_valid_ether_addr(addr->sa_data)) 3831527a6266SJeff Kirsher return -EADDRNOTAVAIL; 3832527a6266SJeff Kirsher 3833527a6266SJeff Kirsher memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN); 3834527a6266SJeff Kirsher memcpy_toio(hw->regs + B2_MAC_1 + port * 8, 3835527a6266SJeff Kirsher dev->dev_addr, ETH_ALEN); 3836527a6266SJeff Kirsher memcpy_toio(hw->regs + B2_MAC_2 + port * 8, 3837527a6266SJeff Kirsher dev->dev_addr, ETH_ALEN); 3838527a6266SJeff Kirsher 3839527a6266SJeff Kirsher /* virtual address for data */ 3840527a6266SJeff Kirsher gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr); 3841527a6266SJeff Kirsher 3842527a6266SJeff Kirsher /* physical address: used for pause frames */ 3843527a6266SJeff Kirsher gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr); 3844527a6266SJeff Kirsher 3845527a6266SJeff Kirsher return 0; 3846527a6266SJeff Kirsher } 3847527a6266SJeff Kirsher 3848527a6266SJeff Kirsher static inline void sky2_add_filter(u8 filter[8], const u8 *addr) 3849527a6266SJeff Kirsher { 3850527a6266SJeff Kirsher u32 bit; 3851527a6266SJeff Kirsher 3852527a6266SJeff Kirsher bit = ether_crc(ETH_ALEN, addr) & 63; 3853527a6266SJeff Kirsher filter[bit >> 3] |= 1 << (bit & 7); 3854527a6266SJeff Kirsher } 3855527a6266SJeff Kirsher 3856527a6266SJeff Kirsher static void sky2_set_multicast(struct net_device *dev) 3857527a6266SJeff Kirsher { 3858527a6266SJeff Kirsher struct sky2_port *sky2 = netdev_priv(dev); 3859527a6266SJeff Kirsher struct sky2_hw *hw = sky2->hw; 3860527a6266SJeff Kirsher unsigned port = sky2->port; 3861527a6266SJeff Kirsher struct netdev_hw_addr *ha; 3862527a6266SJeff Kirsher u16 reg; 3863527a6266SJeff Kirsher u8 filter[8]; 3864527a6266SJeff Kirsher int rx_pause; 3865527a6266SJeff Kirsher static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 }; 3866527a6266SJeff Kirsher 3867527a6266SJeff Kirsher rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH); 3868527a6266SJeff Kirsher memset(filter, 0, sizeof(filter)); 3869527a6266SJeff Kirsher 3870527a6266SJeff Kirsher reg = gma_read16(hw, port, GM_RX_CTRL); 3871527a6266SJeff Kirsher reg |= GM_RXCR_UCF_ENA; 3872527a6266SJeff Kirsher 3873527a6266SJeff Kirsher if (dev->flags & IFF_PROMISC) /* promiscuous */ 3874527a6266SJeff Kirsher reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA); 3875527a6266SJeff Kirsher else if (dev->flags & IFF_ALLMULTI) 3876527a6266SJeff Kirsher memset(filter, 0xff, sizeof(filter)); 3877527a6266SJeff Kirsher else if (netdev_mc_empty(dev) && !rx_pause) 3878527a6266SJeff Kirsher reg &= ~GM_RXCR_MCF_ENA; 3879527a6266SJeff Kirsher else { 3880527a6266SJeff Kirsher reg |= GM_RXCR_MCF_ENA; 3881527a6266SJeff Kirsher 3882527a6266SJeff Kirsher if (rx_pause) 3883527a6266SJeff Kirsher sky2_add_filter(filter, pause_mc_addr); 3884527a6266SJeff Kirsher 3885527a6266SJeff Kirsher netdev_for_each_mc_addr(ha, dev) 3886527a6266SJeff Kirsher sky2_add_filter(filter, ha->addr); 3887527a6266SJeff Kirsher } 3888527a6266SJeff Kirsher 3889527a6266SJeff Kirsher gma_write16(hw, port, GM_MC_ADDR_H1, 3890527a6266SJeff Kirsher (u16) filter[0] | ((u16) filter[1] << 8)); 3891527a6266SJeff Kirsher gma_write16(hw, port, GM_MC_ADDR_H2, 3892527a6266SJeff Kirsher (u16) filter[2] | ((u16) filter[3] << 8)); 3893527a6266SJeff Kirsher gma_write16(hw, port, GM_MC_ADDR_H3, 3894527a6266SJeff Kirsher (u16) filter[4] | ((u16) filter[5] << 8)); 3895527a6266SJeff Kirsher gma_write16(hw, port, GM_MC_ADDR_H4, 3896527a6266SJeff Kirsher (u16) filter[6] | ((u16) filter[7] << 8)); 3897527a6266SJeff Kirsher 3898527a6266SJeff Kirsher gma_write16(hw, port, GM_RX_CTRL, reg); 3899527a6266SJeff Kirsher } 3900527a6266SJeff Kirsher 3901527a6266SJeff Kirsher static struct rtnl_link_stats64 *sky2_get_stats(struct net_device *dev, 3902527a6266SJeff Kirsher struct rtnl_link_stats64 *stats) 3903527a6266SJeff Kirsher { 3904527a6266SJeff Kirsher struct sky2_port *sky2 = netdev_priv(dev); 3905527a6266SJeff Kirsher struct sky2_hw *hw = sky2->hw; 3906527a6266SJeff Kirsher unsigned port = sky2->port; 3907527a6266SJeff Kirsher unsigned int start; 3908527a6266SJeff Kirsher u64 _bytes, _packets; 3909527a6266SJeff Kirsher 3910527a6266SJeff Kirsher do { 391157a7744eSEric W. Biederman start = u64_stats_fetch_begin_irq(&sky2->rx_stats.syncp); 3912527a6266SJeff Kirsher _bytes = sky2->rx_stats.bytes; 3913527a6266SJeff Kirsher _packets = sky2->rx_stats.packets; 391457a7744eSEric W. Biederman } while (u64_stats_fetch_retry_irq(&sky2->rx_stats.syncp, start)); 3915527a6266SJeff Kirsher 3916527a6266SJeff Kirsher stats->rx_packets = _packets; 3917527a6266SJeff Kirsher stats->rx_bytes = _bytes; 3918527a6266SJeff Kirsher 3919527a6266SJeff Kirsher do { 392057a7744eSEric W. Biederman start = u64_stats_fetch_begin_irq(&sky2->tx_stats.syncp); 3921527a6266SJeff Kirsher _bytes = sky2->tx_stats.bytes; 3922527a6266SJeff Kirsher _packets = sky2->tx_stats.packets; 392357a7744eSEric W. Biederman } while (u64_stats_fetch_retry_irq(&sky2->tx_stats.syncp, start)); 3924527a6266SJeff Kirsher 3925527a6266SJeff Kirsher stats->tx_packets = _packets; 3926527a6266SJeff Kirsher stats->tx_bytes = _bytes; 3927527a6266SJeff Kirsher 3928527a6266SJeff Kirsher stats->multicast = get_stats32(hw, port, GM_RXF_MC_OK) 3929527a6266SJeff Kirsher + get_stats32(hw, port, GM_RXF_BC_OK); 3930527a6266SJeff Kirsher 3931527a6266SJeff Kirsher stats->collisions = get_stats32(hw, port, GM_TXF_COL); 3932527a6266SJeff Kirsher 3933527a6266SJeff Kirsher stats->rx_length_errors = get_stats32(hw, port, GM_RXF_LNG_ERR); 3934527a6266SJeff Kirsher stats->rx_crc_errors = get_stats32(hw, port, GM_RXF_FCS_ERR); 3935527a6266SJeff Kirsher stats->rx_frame_errors = get_stats32(hw, port, GM_RXF_SHT) 3936527a6266SJeff Kirsher + get_stats32(hw, port, GM_RXE_FRAG); 3937527a6266SJeff Kirsher stats->rx_over_errors = get_stats32(hw, port, GM_RXE_FIFO_OV); 3938527a6266SJeff Kirsher 3939527a6266SJeff Kirsher stats->rx_dropped = dev->stats.rx_dropped; 3940527a6266SJeff Kirsher stats->rx_fifo_errors = dev->stats.rx_fifo_errors; 3941527a6266SJeff Kirsher stats->tx_fifo_errors = dev->stats.tx_fifo_errors; 3942527a6266SJeff Kirsher 3943527a6266SJeff Kirsher return stats; 3944527a6266SJeff Kirsher } 3945527a6266SJeff Kirsher 3946527a6266SJeff Kirsher /* Can have one global because blinking is controlled by 3947527a6266SJeff Kirsher * ethtool and that is always under RTNL mutex 3948527a6266SJeff Kirsher */ 3949527a6266SJeff Kirsher static void sky2_led(struct sky2_port *sky2, enum led_mode mode) 3950527a6266SJeff Kirsher { 3951527a6266SJeff Kirsher struct sky2_hw *hw = sky2->hw; 3952527a6266SJeff Kirsher unsigned port = sky2->port; 3953527a6266SJeff Kirsher 3954527a6266SJeff Kirsher spin_lock_bh(&sky2->phy_lock); 3955527a6266SJeff Kirsher if (hw->chip_id == CHIP_ID_YUKON_EC_U || 3956527a6266SJeff Kirsher hw->chip_id == CHIP_ID_YUKON_EX || 3957527a6266SJeff Kirsher hw->chip_id == CHIP_ID_YUKON_SUPR) { 3958527a6266SJeff Kirsher u16 pg; 3959527a6266SJeff Kirsher pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR); 3960527a6266SJeff Kirsher gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3); 3961527a6266SJeff Kirsher 3962527a6266SJeff Kirsher switch (mode) { 3963527a6266SJeff Kirsher case MO_LED_OFF: 3964527a6266SJeff Kirsher gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, 3965527a6266SJeff Kirsher PHY_M_LEDC_LOS_CTRL(8) | 3966527a6266SJeff Kirsher PHY_M_LEDC_INIT_CTRL(8) | 3967527a6266SJeff Kirsher PHY_M_LEDC_STA1_CTRL(8) | 3968527a6266SJeff Kirsher PHY_M_LEDC_STA0_CTRL(8)); 3969527a6266SJeff Kirsher break; 3970527a6266SJeff Kirsher case MO_LED_ON: 3971527a6266SJeff Kirsher gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, 3972527a6266SJeff Kirsher PHY_M_LEDC_LOS_CTRL(9) | 3973527a6266SJeff Kirsher PHY_M_LEDC_INIT_CTRL(9) | 3974527a6266SJeff Kirsher PHY_M_LEDC_STA1_CTRL(9) | 3975527a6266SJeff Kirsher PHY_M_LEDC_STA0_CTRL(9)); 3976527a6266SJeff Kirsher break; 3977527a6266SJeff Kirsher case MO_LED_BLINK: 3978527a6266SJeff Kirsher gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, 3979527a6266SJeff Kirsher PHY_M_LEDC_LOS_CTRL(0xa) | 3980527a6266SJeff Kirsher PHY_M_LEDC_INIT_CTRL(0xa) | 3981527a6266SJeff Kirsher PHY_M_LEDC_STA1_CTRL(0xa) | 3982527a6266SJeff Kirsher PHY_M_LEDC_STA0_CTRL(0xa)); 3983527a6266SJeff Kirsher break; 3984527a6266SJeff Kirsher case MO_LED_NORM: 3985527a6266SJeff Kirsher gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, 3986527a6266SJeff Kirsher PHY_M_LEDC_LOS_CTRL(1) | 3987527a6266SJeff Kirsher PHY_M_LEDC_INIT_CTRL(8) | 3988527a6266SJeff Kirsher PHY_M_LEDC_STA1_CTRL(7) | 3989527a6266SJeff Kirsher PHY_M_LEDC_STA0_CTRL(7)); 3990527a6266SJeff Kirsher } 3991527a6266SJeff Kirsher 3992527a6266SJeff Kirsher gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg); 3993527a6266SJeff Kirsher } else 3994527a6266SJeff Kirsher gm_phy_write(hw, port, PHY_MARV_LED_OVER, 3995527a6266SJeff Kirsher PHY_M_LED_MO_DUP(mode) | 3996527a6266SJeff Kirsher PHY_M_LED_MO_10(mode) | 3997527a6266SJeff Kirsher PHY_M_LED_MO_100(mode) | 3998527a6266SJeff Kirsher PHY_M_LED_MO_1000(mode) | 3999527a6266SJeff Kirsher PHY_M_LED_MO_RX(mode) | 4000527a6266SJeff Kirsher PHY_M_LED_MO_TX(mode)); 4001527a6266SJeff Kirsher 4002527a6266SJeff Kirsher spin_unlock_bh(&sky2->phy_lock); 4003527a6266SJeff Kirsher } 4004527a6266SJeff Kirsher 4005527a6266SJeff Kirsher /* blink LED's for finding board */ 4006527a6266SJeff Kirsher static int sky2_set_phys_id(struct net_device *dev, 4007527a6266SJeff Kirsher enum ethtool_phys_id_state state) 4008527a6266SJeff Kirsher { 4009527a6266SJeff Kirsher struct sky2_port *sky2 = netdev_priv(dev); 4010527a6266SJeff Kirsher 4011527a6266SJeff Kirsher switch (state) { 4012527a6266SJeff Kirsher case ETHTOOL_ID_ACTIVE: 4013527a6266SJeff Kirsher return 1; /* cycle on/off once per second */ 4014527a6266SJeff Kirsher case ETHTOOL_ID_INACTIVE: 4015527a6266SJeff Kirsher sky2_led(sky2, MO_LED_NORM); 4016527a6266SJeff Kirsher break; 4017527a6266SJeff Kirsher case ETHTOOL_ID_ON: 4018527a6266SJeff Kirsher sky2_led(sky2, MO_LED_ON); 4019527a6266SJeff Kirsher break; 4020527a6266SJeff Kirsher case ETHTOOL_ID_OFF: 4021527a6266SJeff Kirsher sky2_led(sky2, MO_LED_OFF); 4022527a6266SJeff Kirsher break; 4023527a6266SJeff Kirsher } 4024527a6266SJeff Kirsher 4025527a6266SJeff Kirsher return 0; 4026527a6266SJeff Kirsher } 4027527a6266SJeff Kirsher 4028527a6266SJeff Kirsher static void sky2_get_pauseparam(struct net_device *dev, 4029527a6266SJeff Kirsher struct ethtool_pauseparam *ecmd) 4030527a6266SJeff Kirsher { 4031527a6266SJeff Kirsher struct sky2_port *sky2 = netdev_priv(dev); 4032527a6266SJeff Kirsher 4033527a6266SJeff Kirsher switch (sky2->flow_mode) { 4034527a6266SJeff Kirsher case FC_NONE: 4035527a6266SJeff Kirsher ecmd->tx_pause = ecmd->rx_pause = 0; 4036527a6266SJeff Kirsher break; 4037527a6266SJeff Kirsher case FC_TX: 4038527a6266SJeff Kirsher ecmd->tx_pause = 1, ecmd->rx_pause = 0; 4039527a6266SJeff Kirsher break; 4040527a6266SJeff Kirsher case FC_RX: 4041527a6266SJeff Kirsher ecmd->tx_pause = 0, ecmd->rx_pause = 1; 4042527a6266SJeff Kirsher break; 4043527a6266SJeff Kirsher case FC_BOTH: 4044527a6266SJeff Kirsher ecmd->tx_pause = ecmd->rx_pause = 1; 4045527a6266SJeff Kirsher } 4046527a6266SJeff Kirsher 4047527a6266SJeff Kirsher ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE) 4048527a6266SJeff Kirsher ? AUTONEG_ENABLE : AUTONEG_DISABLE; 4049527a6266SJeff Kirsher } 4050527a6266SJeff Kirsher 4051527a6266SJeff Kirsher static int sky2_set_pauseparam(struct net_device *dev, 4052527a6266SJeff Kirsher struct ethtool_pauseparam *ecmd) 4053527a6266SJeff Kirsher { 4054527a6266SJeff Kirsher struct sky2_port *sky2 = netdev_priv(dev); 4055527a6266SJeff Kirsher 4056527a6266SJeff Kirsher if (ecmd->autoneg == AUTONEG_ENABLE) 4057527a6266SJeff Kirsher sky2->flags |= SKY2_FLAG_AUTO_PAUSE; 4058527a6266SJeff Kirsher else 4059527a6266SJeff Kirsher sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE; 4060527a6266SJeff Kirsher 4061527a6266SJeff Kirsher sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause); 4062527a6266SJeff Kirsher 4063527a6266SJeff Kirsher if (netif_running(dev)) 4064527a6266SJeff Kirsher sky2_phy_reinit(sky2); 4065527a6266SJeff Kirsher 4066527a6266SJeff Kirsher return 0; 4067527a6266SJeff Kirsher } 4068527a6266SJeff Kirsher 4069527a6266SJeff Kirsher static int sky2_get_coalesce(struct net_device *dev, 4070527a6266SJeff Kirsher struct ethtool_coalesce *ecmd) 4071527a6266SJeff Kirsher { 4072527a6266SJeff Kirsher struct sky2_port *sky2 = netdev_priv(dev); 4073527a6266SJeff Kirsher struct sky2_hw *hw = sky2->hw; 4074527a6266SJeff Kirsher 4075527a6266SJeff Kirsher if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP) 4076527a6266SJeff Kirsher ecmd->tx_coalesce_usecs = 0; 4077527a6266SJeff Kirsher else { 4078527a6266SJeff Kirsher u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI); 4079527a6266SJeff Kirsher ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks); 4080527a6266SJeff Kirsher } 4081527a6266SJeff Kirsher ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH); 4082527a6266SJeff Kirsher 4083527a6266SJeff Kirsher if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP) 4084527a6266SJeff Kirsher ecmd->rx_coalesce_usecs = 0; 4085527a6266SJeff Kirsher else { 4086527a6266SJeff Kirsher u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI); 4087527a6266SJeff Kirsher ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks); 4088527a6266SJeff Kirsher } 4089527a6266SJeff Kirsher ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM); 4090527a6266SJeff Kirsher 4091527a6266SJeff Kirsher if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP) 4092527a6266SJeff Kirsher ecmd->rx_coalesce_usecs_irq = 0; 4093527a6266SJeff Kirsher else { 4094527a6266SJeff Kirsher u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI); 4095527a6266SJeff Kirsher ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks); 4096527a6266SJeff Kirsher } 4097527a6266SJeff Kirsher 4098527a6266SJeff Kirsher ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM); 4099527a6266SJeff Kirsher 4100527a6266SJeff Kirsher return 0; 4101527a6266SJeff Kirsher } 4102527a6266SJeff Kirsher 4103527a6266SJeff Kirsher /* Note: this affect both ports */ 4104527a6266SJeff Kirsher static int sky2_set_coalesce(struct net_device *dev, 4105527a6266SJeff Kirsher struct ethtool_coalesce *ecmd) 4106527a6266SJeff Kirsher { 4107527a6266SJeff Kirsher struct sky2_port *sky2 = netdev_priv(dev); 4108527a6266SJeff Kirsher struct sky2_hw *hw = sky2->hw; 4109527a6266SJeff Kirsher const u32 tmax = sky2_clk2us(hw, 0x0ffffff); 4110527a6266SJeff Kirsher 4111527a6266SJeff Kirsher if (ecmd->tx_coalesce_usecs > tmax || 4112527a6266SJeff Kirsher ecmd->rx_coalesce_usecs > tmax || 4113527a6266SJeff Kirsher ecmd->rx_coalesce_usecs_irq > tmax) 4114527a6266SJeff Kirsher return -EINVAL; 4115527a6266SJeff Kirsher 4116527a6266SJeff Kirsher if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1) 4117527a6266SJeff Kirsher return -EINVAL; 4118527a6266SJeff Kirsher if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING) 4119527a6266SJeff Kirsher return -EINVAL; 4120527a6266SJeff Kirsher if (ecmd->rx_max_coalesced_frames_irq > RX_MAX_PENDING) 4121527a6266SJeff Kirsher return -EINVAL; 4122527a6266SJeff Kirsher 4123527a6266SJeff Kirsher if (ecmd->tx_coalesce_usecs == 0) 4124527a6266SJeff Kirsher sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP); 4125527a6266SJeff Kirsher else { 4126527a6266SJeff Kirsher sky2_write32(hw, STAT_TX_TIMER_INI, 4127527a6266SJeff Kirsher sky2_us2clk(hw, ecmd->tx_coalesce_usecs)); 4128527a6266SJeff Kirsher sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START); 4129527a6266SJeff Kirsher } 4130527a6266SJeff Kirsher sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames); 4131527a6266SJeff Kirsher 4132527a6266SJeff Kirsher if (ecmd->rx_coalesce_usecs == 0) 4133527a6266SJeff Kirsher sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP); 4134527a6266SJeff Kirsher else { 4135527a6266SJeff Kirsher sky2_write32(hw, STAT_LEV_TIMER_INI, 4136527a6266SJeff Kirsher sky2_us2clk(hw, ecmd->rx_coalesce_usecs)); 4137527a6266SJeff Kirsher sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START); 4138527a6266SJeff Kirsher } 4139527a6266SJeff Kirsher sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames); 4140527a6266SJeff Kirsher 4141527a6266SJeff Kirsher if (ecmd->rx_coalesce_usecs_irq == 0) 4142527a6266SJeff Kirsher sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP); 4143527a6266SJeff Kirsher else { 4144527a6266SJeff Kirsher sky2_write32(hw, STAT_ISR_TIMER_INI, 4145527a6266SJeff Kirsher sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq)); 4146527a6266SJeff Kirsher sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START); 4147527a6266SJeff Kirsher } 4148527a6266SJeff Kirsher sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq); 4149527a6266SJeff Kirsher return 0; 4150527a6266SJeff Kirsher } 4151527a6266SJeff Kirsher 4152738a849cSstephen hemminger /* 4153738a849cSstephen hemminger * Hardware is limited to min of 128 and max of 2048 for ring size 4154738a849cSstephen hemminger * and rounded up to next power of two 4155738a849cSstephen hemminger * to avoid division in modulus calclation 4156738a849cSstephen hemminger */ 4157738a849cSstephen hemminger static unsigned long roundup_ring_size(unsigned long pending) 4158738a849cSstephen hemminger { 4159738a849cSstephen hemminger return max(128ul, roundup_pow_of_two(pending+1)); 4160738a849cSstephen hemminger } 4161738a849cSstephen hemminger 4162527a6266SJeff Kirsher static void sky2_get_ringparam(struct net_device *dev, 4163527a6266SJeff Kirsher struct ethtool_ringparam *ering) 4164527a6266SJeff Kirsher { 4165527a6266SJeff Kirsher struct sky2_port *sky2 = netdev_priv(dev); 4166527a6266SJeff Kirsher 4167527a6266SJeff Kirsher ering->rx_max_pending = RX_MAX_PENDING; 4168527a6266SJeff Kirsher ering->tx_max_pending = TX_MAX_PENDING; 4169527a6266SJeff Kirsher 4170527a6266SJeff Kirsher ering->rx_pending = sky2->rx_pending; 4171527a6266SJeff Kirsher ering->tx_pending = sky2->tx_pending; 4172527a6266SJeff Kirsher } 4173527a6266SJeff Kirsher 4174527a6266SJeff Kirsher static int sky2_set_ringparam(struct net_device *dev, 4175527a6266SJeff Kirsher struct ethtool_ringparam *ering) 4176527a6266SJeff Kirsher { 4177527a6266SJeff Kirsher struct sky2_port *sky2 = netdev_priv(dev); 4178527a6266SJeff Kirsher 4179527a6266SJeff Kirsher if (ering->rx_pending > RX_MAX_PENDING || 4180527a6266SJeff Kirsher ering->rx_pending < 8 || 4181527a6266SJeff Kirsher ering->tx_pending < TX_MIN_PENDING || 4182527a6266SJeff Kirsher ering->tx_pending > TX_MAX_PENDING) 4183527a6266SJeff Kirsher return -EINVAL; 4184527a6266SJeff Kirsher 4185527a6266SJeff Kirsher sky2_detach(dev); 4186527a6266SJeff Kirsher 4187527a6266SJeff Kirsher sky2->rx_pending = ering->rx_pending; 4188527a6266SJeff Kirsher sky2->tx_pending = ering->tx_pending; 4189738a849cSstephen hemminger sky2->tx_ring_size = roundup_ring_size(sky2->tx_pending); 4190527a6266SJeff Kirsher 4191527a6266SJeff Kirsher return sky2_reattach(dev); 4192527a6266SJeff Kirsher } 4193527a6266SJeff Kirsher 4194527a6266SJeff Kirsher static int sky2_get_regs_len(struct net_device *dev) 4195527a6266SJeff Kirsher { 4196527a6266SJeff Kirsher return 0x4000; 4197527a6266SJeff Kirsher } 4198527a6266SJeff Kirsher 4199527a6266SJeff Kirsher static int sky2_reg_access_ok(struct sky2_hw *hw, unsigned int b) 4200527a6266SJeff Kirsher { 4201527a6266SJeff Kirsher /* This complicated switch statement is to make sure and 4202527a6266SJeff Kirsher * only access regions that are unreserved. 4203527a6266SJeff Kirsher * Some blocks are only valid on dual port cards. 4204527a6266SJeff Kirsher */ 4205527a6266SJeff Kirsher switch (b) { 4206527a6266SJeff Kirsher /* second port */ 4207527a6266SJeff Kirsher case 5: /* Tx Arbiter 2 */ 4208527a6266SJeff Kirsher case 9: /* RX2 */ 4209527a6266SJeff Kirsher case 14 ... 15: /* TX2 */ 4210527a6266SJeff Kirsher case 17: case 19: /* Ram Buffer 2 */ 4211527a6266SJeff Kirsher case 22 ... 23: /* Tx Ram Buffer 2 */ 4212527a6266SJeff Kirsher case 25: /* Rx MAC Fifo 1 */ 4213527a6266SJeff Kirsher case 27: /* Tx MAC Fifo 2 */ 4214527a6266SJeff Kirsher case 31: /* GPHY 2 */ 4215527a6266SJeff Kirsher case 40 ... 47: /* Pattern Ram 2 */ 4216527a6266SJeff Kirsher case 52: case 54: /* TCP Segmentation 2 */ 4217527a6266SJeff Kirsher case 112 ... 116: /* GMAC 2 */ 4218527a6266SJeff Kirsher return hw->ports > 1; 4219527a6266SJeff Kirsher 4220527a6266SJeff Kirsher case 0: /* Control */ 4221527a6266SJeff Kirsher case 2: /* Mac address */ 4222527a6266SJeff Kirsher case 4: /* Tx Arbiter 1 */ 4223527a6266SJeff Kirsher case 7: /* PCI express reg */ 4224527a6266SJeff Kirsher case 8: /* RX1 */ 4225527a6266SJeff Kirsher case 12 ... 13: /* TX1 */ 4226527a6266SJeff Kirsher case 16: case 18:/* Rx Ram Buffer 1 */ 4227527a6266SJeff Kirsher case 20 ... 21: /* Tx Ram Buffer 1 */ 4228527a6266SJeff Kirsher case 24: /* Rx MAC Fifo 1 */ 4229527a6266SJeff Kirsher case 26: /* Tx MAC Fifo 1 */ 4230527a6266SJeff Kirsher case 28 ... 29: /* Descriptor and status unit */ 4231527a6266SJeff Kirsher case 30: /* GPHY 1*/ 4232527a6266SJeff Kirsher case 32 ... 39: /* Pattern Ram 1 */ 4233527a6266SJeff Kirsher case 48: case 50: /* TCP Segmentation 1 */ 4234527a6266SJeff Kirsher case 56 ... 60: /* PCI space */ 4235527a6266SJeff Kirsher case 80 ... 84: /* GMAC 1 */ 4236527a6266SJeff Kirsher return 1; 4237527a6266SJeff Kirsher 4238527a6266SJeff Kirsher default: 4239527a6266SJeff Kirsher return 0; 4240527a6266SJeff Kirsher } 4241527a6266SJeff Kirsher } 4242527a6266SJeff Kirsher 4243527a6266SJeff Kirsher /* 4244527a6266SJeff Kirsher * Returns copy of control register region 4245527a6266SJeff Kirsher * Note: ethtool_get_regs always provides full size (16k) buffer 4246527a6266SJeff Kirsher */ 4247527a6266SJeff Kirsher static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs, 4248527a6266SJeff Kirsher void *p) 4249527a6266SJeff Kirsher { 4250527a6266SJeff Kirsher const struct sky2_port *sky2 = netdev_priv(dev); 4251527a6266SJeff Kirsher const void __iomem *io = sky2->hw->regs; 4252527a6266SJeff Kirsher unsigned int b; 4253527a6266SJeff Kirsher 4254527a6266SJeff Kirsher regs->version = 1; 4255527a6266SJeff Kirsher 4256527a6266SJeff Kirsher for (b = 0; b < 128; b++) { 4257527a6266SJeff Kirsher /* skip poisonous diagnostic ram region in block 3 */ 4258527a6266SJeff Kirsher if (b == 3) 4259527a6266SJeff Kirsher memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10); 4260527a6266SJeff Kirsher else if (sky2_reg_access_ok(sky2->hw, b)) 4261527a6266SJeff Kirsher memcpy_fromio(p, io, 128); 4262527a6266SJeff Kirsher else 4263527a6266SJeff Kirsher memset(p, 0, 128); 4264527a6266SJeff Kirsher 4265527a6266SJeff Kirsher p += 128; 4266527a6266SJeff Kirsher io += 128; 4267527a6266SJeff Kirsher } 4268527a6266SJeff Kirsher } 4269527a6266SJeff Kirsher 4270527a6266SJeff Kirsher static int sky2_get_eeprom_len(struct net_device *dev) 4271527a6266SJeff Kirsher { 4272527a6266SJeff Kirsher struct sky2_port *sky2 = netdev_priv(dev); 4273527a6266SJeff Kirsher struct sky2_hw *hw = sky2->hw; 4274527a6266SJeff Kirsher u16 reg2; 4275527a6266SJeff Kirsher 4276527a6266SJeff Kirsher reg2 = sky2_pci_read16(hw, PCI_DEV_REG2); 4277527a6266SJeff Kirsher return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8); 4278527a6266SJeff Kirsher } 4279527a6266SJeff Kirsher 4280527a6266SJeff Kirsher static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy) 4281527a6266SJeff Kirsher { 4282527a6266SJeff Kirsher unsigned long start = jiffies; 4283527a6266SJeff Kirsher 4284527a6266SJeff Kirsher while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) { 4285527a6266SJeff Kirsher /* Can take up to 10.6 ms for write */ 4286527a6266SJeff Kirsher if (time_after(jiffies, start + HZ/4)) { 4287527a6266SJeff Kirsher dev_err(&hw->pdev->dev, "VPD cycle timed out\n"); 4288527a6266SJeff Kirsher return -ETIMEDOUT; 4289527a6266SJeff Kirsher } 4290527a6266SJeff Kirsher mdelay(1); 4291527a6266SJeff Kirsher } 4292527a6266SJeff Kirsher 4293527a6266SJeff Kirsher return 0; 4294527a6266SJeff Kirsher } 4295527a6266SJeff Kirsher 4296527a6266SJeff Kirsher static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data, 4297527a6266SJeff Kirsher u16 offset, size_t length) 4298527a6266SJeff Kirsher { 4299527a6266SJeff Kirsher int rc = 0; 4300527a6266SJeff Kirsher 4301527a6266SJeff Kirsher while (length > 0) { 4302527a6266SJeff Kirsher u32 val; 4303527a6266SJeff Kirsher 4304527a6266SJeff Kirsher sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset); 4305527a6266SJeff Kirsher rc = sky2_vpd_wait(hw, cap, 0); 4306527a6266SJeff Kirsher if (rc) 4307527a6266SJeff Kirsher break; 4308527a6266SJeff Kirsher 4309527a6266SJeff Kirsher val = sky2_pci_read32(hw, cap + PCI_VPD_DATA); 4310527a6266SJeff Kirsher 4311527a6266SJeff Kirsher memcpy(data, &val, min(sizeof(val), length)); 4312527a6266SJeff Kirsher offset += sizeof(u32); 4313527a6266SJeff Kirsher data += sizeof(u32); 4314527a6266SJeff Kirsher length -= sizeof(u32); 4315527a6266SJeff Kirsher } 4316527a6266SJeff Kirsher 4317527a6266SJeff Kirsher return rc; 4318527a6266SJeff Kirsher } 4319527a6266SJeff Kirsher 4320527a6266SJeff Kirsher static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data, 4321527a6266SJeff Kirsher u16 offset, unsigned int length) 4322527a6266SJeff Kirsher { 4323527a6266SJeff Kirsher unsigned int i; 4324527a6266SJeff Kirsher int rc = 0; 4325527a6266SJeff Kirsher 4326527a6266SJeff Kirsher for (i = 0; i < length; i += sizeof(u32)) { 4327527a6266SJeff Kirsher u32 val = *(u32 *)(data + i); 4328527a6266SJeff Kirsher 4329527a6266SJeff Kirsher sky2_pci_write32(hw, cap + PCI_VPD_DATA, val); 4330527a6266SJeff Kirsher sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F); 4331527a6266SJeff Kirsher 4332527a6266SJeff Kirsher rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F); 4333527a6266SJeff Kirsher if (rc) 4334527a6266SJeff Kirsher break; 4335527a6266SJeff Kirsher } 4336527a6266SJeff Kirsher return rc; 4337527a6266SJeff Kirsher } 4338527a6266SJeff Kirsher 4339527a6266SJeff Kirsher static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, 4340527a6266SJeff Kirsher u8 *data) 4341527a6266SJeff Kirsher { 4342527a6266SJeff Kirsher struct sky2_port *sky2 = netdev_priv(dev); 4343527a6266SJeff Kirsher int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD); 4344527a6266SJeff Kirsher 4345527a6266SJeff Kirsher if (!cap) 4346527a6266SJeff Kirsher return -EINVAL; 4347527a6266SJeff Kirsher 4348527a6266SJeff Kirsher eeprom->magic = SKY2_EEPROM_MAGIC; 4349527a6266SJeff Kirsher 4350527a6266SJeff Kirsher return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len); 4351527a6266SJeff Kirsher } 4352527a6266SJeff Kirsher 4353527a6266SJeff Kirsher static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, 4354527a6266SJeff Kirsher u8 *data) 4355527a6266SJeff Kirsher { 4356527a6266SJeff Kirsher struct sky2_port *sky2 = netdev_priv(dev); 4357527a6266SJeff Kirsher int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD); 4358527a6266SJeff Kirsher 4359527a6266SJeff Kirsher if (!cap) 4360527a6266SJeff Kirsher return -EINVAL; 4361527a6266SJeff Kirsher 4362527a6266SJeff Kirsher if (eeprom->magic != SKY2_EEPROM_MAGIC) 4363527a6266SJeff Kirsher return -EINVAL; 4364527a6266SJeff Kirsher 4365527a6266SJeff Kirsher /* Partial writes not supported */ 4366527a6266SJeff Kirsher if ((eeprom->offset & 3) || (eeprom->len & 3)) 4367527a6266SJeff Kirsher return -EINVAL; 4368527a6266SJeff Kirsher 4369527a6266SJeff Kirsher return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len); 4370527a6266SJeff Kirsher } 4371527a6266SJeff Kirsher 4372c8f44affSMichał Mirosław static netdev_features_t sky2_fix_features(struct net_device *dev, 4373c8f44affSMichał Mirosław netdev_features_t features) 4374527a6266SJeff Kirsher { 4375527a6266SJeff Kirsher const struct sky2_port *sky2 = netdev_priv(dev); 4376527a6266SJeff Kirsher const struct sky2_hw *hw = sky2->hw; 4377527a6266SJeff Kirsher 4378527a6266SJeff Kirsher /* In order to do Jumbo packets on these chips, need to turn off the 4379527a6266SJeff Kirsher * transmit store/forward. Therefore checksum offload won't work. 4380527a6266SJeff Kirsher */ 4381527a6266SJeff Kirsher if (dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U) { 4382527a6266SJeff Kirsher netdev_info(dev, "checksum offload not possible with jumbo frames\n"); 4383a188222bSTom Herbert features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_CSUM_MASK); 4384527a6266SJeff Kirsher } 4385527a6266SJeff Kirsher 4386527a6266SJeff Kirsher /* Some hardware requires receive checksum for RSS to work. */ 4387527a6266SJeff Kirsher if ( (features & NETIF_F_RXHASH) && 4388527a6266SJeff Kirsher !(features & NETIF_F_RXCSUM) && 4389527a6266SJeff Kirsher (sky2->hw->flags & SKY2_HW_RSS_CHKSUM)) { 4390527a6266SJeff Kirsher netdev_info(dev, "receive hashing forces receive checksum\n"); 4391527a6266SJeff Kirsher features |= NETIF_F_RXCSUM; 4392527a6266SJeff Kirsher } 4393527a6266SJeff Kirsher 4394527a6266SJeff Kirsher return features; 4395527a6266SJeff Kirsher } 4396527a6266SJeff Kirsher 4397c8f44affSMichał Mirosław static int sky2_set_features(struct net_device *dev, netdev_features_t features) 4398527a6266SJeff Kirsher { 4399527a6266SJeff Kirsher struct sky2_port *sky2 = netdev_priv(dev); 4400c8f44affSMichał Mirosław netdev_features_t changed = dev->features ^ features; 4401527a6266SJeff Kirsher 44025ff0feacSstephen hemminger if ((changed & NETIF_F_RXCSUM) && 44035ff0feacSstephen hemminger !(sky2->hw->flags & SKY2_HW_NEW_LE)) { 44045ff0feacSstephen hemminger sky2_write32(sky2->hw, 44055ff0feacSstephen hemminger Q_ADDR(rxqaddr[sky2->port], Q_CSR), 44065ff0feacSstephen hemminger (features & NETIF_F_RXCSUM) 44075ff0feacSstephen hemminger ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM); 4408527a6266SJeff Kirsher } 4409527a6266SJeff Kirsher 4410527a6266SJeff Kirsher if (changed & NETIF_F_RXHASH) 4411527a6266SJeff Kirsher rx_set_rss(dev, features); 4412527a6266SJeff Kirsher 4413f646968fSPatrick McHardy if (changed & (NETIF_F_HW_VLAN_CTAG_TX|NETIF_F_HW_VLAN_CTAG_RX)) 4414527a6266SJeff Kirsher sky2_vlan_mode(dev, features); 4415527a6266SJeff Kirsher 4416527a6266SJeff Kirsher return 0; 4417527a6266SJeff Kirsher } 4418527a6266SJeff Kirsher 4419527a6266SJeff Kirsher static const struct ethtool_ops sky2_ethtool_ops = { 4420527a6266SJeff Kirsher .get_settings = sky2_get_settings, 4421527a6266SJeff Kirsher .set_settings = sky2_set_settings, 4422527a6266SJeff Kirsher .get_drvinfo = sky2_get_drvinfo, 4423527a6266SJeff Kirsher .get_wol = sky2_get_wol, 4424527a6266SJeff Kirsher .set_wol = sky2_set_wol, 4425527a6266SJeff Kirsher .get_msglevel = sky2_get_msglevel, 4426527a6266SJeff Kirsher .set_msglevel = sky2_set_msglevel, 4427527a6266SJeff Kirsher .nway_reset = sky2_nway_reset, 4428527a6266SJeff Kirsher .get_regs_len = sky2_get_regs_len, 4429527a6266SJeff Kirsher .get_regs = sky2_get_regs, 4430527a6266SJeff Kirsher .get_link = ethtool_op_get_link, 4431527a6266SJeff Kirsher .get_eeprom_len = sky2_get_eeprom_len, 4432527a6266SJeff Kirsher .get_eeprom = sky2_get_eeprom, 4433527a6266SJeff Kirsher .set_eeprom = sky2_set_eeprom, 4434527a6266SJeff Kirsher .get_strings = sky2_get_strings, 4435527a6266SJeff Kirsher .get_coalesce = sky2_get_coalesce, 4436527a6266SJeff Kirsher .set_coalesce = sky2_set_coalesce, 4437527a6266SJeff Kirsher .get_ringparam = sky2_get_ringparam, 4438527a6266SJeff Kirsher .set_ringparam = sky2_set_ringparam, 4439527a6266SJeff Kirsher .get_pauseparam = sky2_get_pauseparam, 4440527a6266SJeff Kirsher .set_pauseparam = sky2_set_pauseparam, 4441527a6266SJeff Kirsher .set_phys_id = sky2_set_phys_id, 4442527a6266SJeff Kirsher .get_sset_count = sky2_get_sset_count, 4443527a6266SJeff Kirsher .get_ethtool_stats = sky2_get_ethtool_stats, 4444527a6266SJeff Kirsher }; 4445527a6266SJeff Kirsher 4446527a6266SJeff Kirsher #ifdef CONFIG_SKY2_DEBUG 4447527a6266SJeff Kirsher 4448527a6266SJeff Kirsher static struct dentry *sky2_debug; 4449527a6266SJeff Kirsher 4450527a6266SJeff Kirsher 4451527a6266SJeff Kirsher /* 4452527a6266SJeff Kirsher * Read and parse the first part of Vital Product Data 4453527a6266SJeff Kirsher */ 4454527a6266SJeff Kirsher #define VPD_SIZE 128 4455527a6266SJeff Kirsher #define VPD_MAGIC 0x82 4456527a6266SJeff Kirsher 4457527a6266SJeff Kirsher static const struct vpd_tag { 4458527a6266SJeff Kirsher char tag[2]; 4459527a6266SJeff Kirsher char *label; 4460527a6266SJeff Kirsher } vpd_tags[] = { 4461527a6266SJeff Kirsher { "PN", "Part Number" }, 4462527a6266SJeff Kirsher { "EC", "Engineering Level" }, 4463527a6266SJeff Kirsher { "MN", "Manufacturer" }, 4464527a6266SJeff Kirsher { "SN", "Serial Number" }, 4465527a6266SJeff Kirsher { "YA", "Asset Tag" }, 4466527a6266SJeff Kirsher { "VL", "First Error Log Message" }, 4467527a6266SJeff Kirsher { "VF", "Second Error Log Message" }, 4468527a6266SJeff Kirsher { "VB", "Boot Agent ROM Configuration" }, 4469527a6266SJeff Kirsher { "VE", "EFI UNDI Configuration" }, 4470527a6266SJeff Kirsher }; 4471527a6266SJeff Kirsher 4472527a6266SJeff Kirsher static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw) 4473527a6266SJeff Kirsher { 4474527a6266SJeff Kirsher size_t vpd_size; 4475527a6266SJeff Kirsher loff_t offs; 4476527a6266SJeff Kirsher u8 len; 4477527a6266SJeff Kirsher unsigned char *buf; 4478527a6266SJeff Kirsher u16 reg2; 4479527a6266SJeff Kirsher 4480527a6266SJeff Kirsher reg2 = sky2_pci_read16(hw, PCI_DEV_REG2); 4481527a6266SJeff Kirsher vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8); 4482527a6266SJeff Kirsher 4483527a6266SJeff Kirsher seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev)); 4484527a6266SJeff Kirsher buf = kmalloc(vpd_size, GFP_KERNEL); 4485527a6266SJeff Kirsher if (!buf) { 4486527a6266SJeff Kirsher seq_puts(seq, "no memory!\n"); 4487527a6266SJeff Kirsher return; 4488527a6266SJeff Kirsher } 4489527a6266SJeff Kirsher 4490527a6266SJeff Kirsher if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) { 4491527a6266SJeff Kirsher seq_puts(seq, "VPD read failed\n"); 4492527a6266SJeff Kirsher goto out; 4493527a6266SJeff Kirsher } 4494527a6266SJeff Kirsher 4495527a6266SJeff Kirsher if (buf[0] != VPD_MAGIC) { 4496527a6266SJeff Kirsher seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]); 4497527a6266SJeff Kirsher goto out; 4498527a6266SJeff Kirsher } 4499527a6266SJeff Kirsher len = buf[1]; 4500527a6266SJeff Kirsher if (len == 0 || len > vpd_size - 4) { 4501527a6266SJeff Kirsher seq_printf(seq, "Invalid id length: %d\n", len); 4502527a6266SJeff Kirsher goto out; 4503527a6266SJeff Kirsher } 4504527a6266SJeff Kirsher 4505527a6266SJeff Kirsher seq_printf(seq, "%.*s\n", len, buf + 3); 4506527a6266SJeff Kirsher offs = len + 3; 4507527a6266SJeff Kirsher 4508527a6266SJeff Kirsher while (offs < vpd_size - 4) { 4509527a6266SJeff Kirsher int i; 4510527a6266SJeff Kirsher 4511527a6266SJeff Kirsher if (!memcmp("RW", buf + offs, 2)) /* end marker */ 4512527a6266SJeff Kirsher break; 4513527a6266SJeff Kirsher len = buf[offs + 2]; 4514527a6266SJeff Kirsher if (offs + len + 3 >= vpd_size) 4515527a6266SJeff Kirsher break; 4516527a6266SJeff Kirsher 4517527a6266SJeff Kirsher for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) { 4518527a6266SJeff Kirsher if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) { 4519527a6266SJeff Kirsher seq_printf(seq, " %s: %.*s\n", 4520527a6266SJeff Kirsher vpd_tags[i].label, len, buf + offs + 3); 4521527a6266SJeff Kirsher break; 4522527a6266SJeff Kirsher } 4523527a6266SJeff Kirsher } 4524527a6266SJeff Kirsher offs += len + 3; 4525527a6266SJeff Kirsher } 4526527a6266SJeff Kirsher out: 4527527a6266SJeff Kirsher kfree(buf); 4528527a6266SJeff Kirsher } 4529527a6266SJeff Kirsher 4530527a6266SJeff Kirsher static int sky2_debug_show(struct seq_file *seq, void *v) 4531527a6266SJeff Kirsher { 4532527a6266SJeff Kirsher struct net_device *dev = seq->private; 4533527a6266SJeff Kirsher const struct sky2_port *sky2 = netdev_priv(dev); 4534527a6266SJeff Kirsher struct sky2_hw *hw = sky2->hw; 4535527a6266SJeff Kirsher unsigned port = sky2->port; 4536527a6266SJeff Kirsher unsigned idx, last; 4537527a6266SJeff Kirsher int sop; 4538527a6266SJeff Kirsher 4539527a6266SJeff Kirsher sky2_show_vpd(seq, hw); 4540527a6266SJeff Kirsher 4541527a6266SJeff Kirsher seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n", 4542527a6266SJeff Kirsher sky2_read32(hw, B0_ISRC), 4543527a6266SJeff Kirsher sky2_read32(hw, B0_IMSK), 4544527a6266SJeff Kirsher sky2_read32(hw, B0_Y2_SP_ICR)); 4545527a6266SJeff Kirsher 4546527a6266SJeff Kirsher if (!netif_running(dev)) { 4547527a6266SJeff Kirsher seq_printf(seq, "network not running\n"); 4548527a6266SJeff Kirsher return 0; 4549527a6266SJeff Kirsher } 4550527a6266SJeff Kirsher 4551527a6266SJeff Kirsher napi_disable(&hw->napi); 4552527a6266SJeff Kirsher last = sky2_read16(hw, STAT_PUT_IDX); 4553527a6266SJeff Kirsher 4554527a6266SJeff Kirsher seq_printf(seq, "Status ring %u\n", hw->st_size); 4555527a6266SJeff Kirsher if (hw->st_idx == last) 4556527a6266SJeff Kirsher seq_puts(seq, "Status ring (empty)\n"); 4557527a6266SJeff Kirsher else { 4558527a6266SJeff Kirsher seq_puts(seq, "Status ring\n"); 4559527a6266SJeff Kirsher for (idx = hw->st_idx; idx != last && idx < hw->st_size; 4560527a6266SJeff Kirsher idx = RING_NEXT(idx, hw->st_size)) { 4561527a6266SJeff Kirsher const struct sky2_status_le *le = hw->st_le + idx; 4562527a6266SJeff Kirsher seq_printf(seq, "[%d] %#x %d %#x\n", 4563527a6266SJeff Kirsher idx, le->opcode, le->length, le->status); 4564527a6266SJeff Kirsher } 4565527a6266SJeff Kirsher seq_puts(seq, "\n"); 4566527a6266SJeff Kirsher } 4567527a6266SJeff Kirsher 4568527a6266SJeff Kirsher seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n", 4569527a6266SJeff Kirsher sky2->tx_cons, sky2->tx_prod, 4570527a6266SJeff Kirsher sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX), 4571527a6266SJeff Kirsher sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE))); 4572527a6266SJeff Kirsher 4573527a6266SJeff Kirsher /* Dump contents of tx ring */ 4574527a6266SJeff Kirsher sop = 1; 4575527a6266SJeff Kirsher for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size; 4576527a6266SJeff Kirsher idx = RING_NEXT(idx, sky2->tx_ring_size)) { 4577527a6266SJeff Kirsher const struct sky2_tx_le *le = sky2->tx_le + idx; 4578527a6266SJeff Kirsher u32 a = le32_to_cpu(le->addr); 4579527a6266SJeff Kirsher 4580527a6266SJeff Kirsher if (sop) 4581527a6266SJeff Kirsher seq_printf(seq, "%u:", idx); 4582527a6266SJeff Kirsher sop = 0; 4583527a6266SJeff Kirsher 4584527a6266SJeff Kirsher switch (le->opcode & ~HW_OWNER) { 4585527a6266SJeff Kirsher case OP_ADDR64: 4586527a6266SJeff Kirsher seq_printf(seq, " %#x:", a); 4587527a6266SJeff Kirsher break; 4588527a6266SJeff Kirsher case OP_LRGLEN: 4589527a6266SJeff Kirsher seq_printf(seq, " mtu=%d", a); 4590527a6266SJeff Kirsher break; 4591527a6266SJeff Kirsher case OP_VLAN: 4592527a6266SJeff Kirsher seq_printf(seq, " vlan=%d", be16_to_cpu(le->length)); 4593527a6266SJeff Kirsher break; 4594527a6266SJeff Kirsher case OP_TCPLISW: 4595527a6266SJeff Kirsher seq_printf(seq, " csum=%#x", a); 4596527a6266SJeff Kirsher break; 4597527a6266SJeff Kirsher case OP_LARGESEND: 4598527a6266SJeff Kirsher seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length)); 4599527a6266SJeff Kirsher break; 4600527a6266SJeff Kirsher case OP_PACKET: 4601527a6266SJeff Kirsher seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length)); 4602527a6266SJeff Kirsher break; 4603527a6266SJeff Kirsher case OP_BUFFER: 4604527a6266SJeff Kirsher seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length)); 4605527a6266SJeff Kirsher break; 4606527a6266SJeff Kirsher default: 4607527a6266SJeff Kirsher seq_printf(seq, " op=%#x,%#x(%d)", le->opcode, 4608527a6266SJeff Kirsher a, le16_to_cpu(le->length)); 4609527a6266SJeff Kirsher } 4610527a6266SJeff Kirsher 4611527a6266SJeff Kirsher if (le->ctrl & EOP) { 4612527a6266SJeff Kirsher seq_putc(seq, '\n'); 4613527a6266SJeff Kirsher sop = 1; 4614527a6266SJeff Kirsher } 4615527a6266SJeff Kirsher } 4616527a6266SJeff Kirsher 4617527a6266SJeff Kirsher seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n", 4618527a6266SJeff Kirsher sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)), 4619527a6266SJeff Kirsher sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)), 4620527a6266SJeff Kirsher sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX))); 4621527a6266SJeff Kirsher 4622527a6266SJeff Kirsher sky2_read32(hw, B0_Y2_SP_LISR); 4623527a6266SJeff Kirsher napi_enable(&hw->napi); 4624527a6266SJeff Kirsher return 0; 4625527a6266SJeff Kirsher } 4626527a6266SJeff Kirsher 4627527a6266SJeff Kirsher static int sky2_debug_open(struct inode *inode, struct file *file) 4628527a6266SJeff Kirsher { 4629527a6266SJeff Kirsher return single_open(file, sky2_debug_show, inode->i_private); 4630527a6266SJeff Kirsher } 4631527a6266SJeff Kirsher 4632527a6266SJeff Kirsher static const struct file_operations sky2_debug_fops = { 4633527a6266SJeff Kirsher .owner = THIS_MODULE, 4634527a6266SJeff Kirsher .open = sky2_debug_open, 4635527a6266SJeff Kirsher .read = seq_read, 4636527a6266SJeff Kirsher .llseek = seq_lseek, 4637527a6266SJeff Kirsher .release = single_release, 4638527a6266SJeff Kirsher }; 4639527a6266SJeff Kirsher 4640527a6266SJeff Kirsher /* 4641527a6266SJeff Kirsher * Use network device events to create/remove/rename 4642527a6266SJeff Kirsher * debugfs file entries 4643527a6266SJeff Kirsher */ 4644527a6266SJeff Kirsher static int sky2_device_event(struct notifier_block *unused, 4645527a6266SJeff Kirsher unsigned long event, void *ptr) 4646527a6266SJeff Kirsher { 4647351638e7SJiri Pirko struct net_device *dev = netdev_notifier_info_to_dev(ptr); 4648527a6266SJeff Kirsher struct sky2_port *sky2 = netdev_priv(dev); 4649527a6266SJeff Kirsher 4650926d0977Sstephen hemminger if (dev->netdev_ops->ndo_open != sky2_open || !sky2_debug) 4651527a6266SJeff Kirsher return NOTIFY_DONE; 4652527a6266SJeff Kirsher 4653527a6266SJeff Kirsher switch (event) { 4654527a6266SJeff Kirsher case NETDEV_CHANGENAME: 4655527a6266SJeff Kirsher if (sky2->debugfs) { 4656527a6266SJeff Kirsher sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs, 4657527a6266SJeff Kirsher sky2_debug, dev->name); 4658527a6266SJeff Kirsher } 4659527a6266SJeff Kirsher break; 4660527a6266SJeff Kirsher 4661527a6266SJeff Kirsher case NETDEV_GOING_DOWN: 4662527a6266SJeff Kirsher if (sky2->debugfs) { 4663527a6266SJeff Kirsher netdev_printk(KERN_DEBUG, dev, "remove debugfs\n"); 4664527a6266SJeff Kirsher debugfs_remove(sky2->debugfs); 4665527a6266SJeff Kirsher sky2->debugfs = NULL; 4666527a6266SJeff Kirsher } 4667527a6266SJeff Kirsher break; 4668527a6266SJeff Kirsher 4669527a6266SJeff Kirsher case NETDEV_UP: 4670527a6266SJeff Kirsher sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO, 4671527a6266SJeff Kirsher sky2_debug, dev, 4672527a6266SJeff Kirsher &sky2_debug_fops); 4673527a6266SJeff Kirsher if (IS_ERR(sky2->debugfs)) 4674527a6266SJeff Kirsher sky2->debugfs = NULL; 4675527a6266SJeff Kirsher } 4676527a6266SJeff Kirsher 4677527a6266SJeff Kirsher return NOTIFY_DONE; 4678527a6266SJeff Kirsher } 4679527a6266SJeff Kirsher 4680527a6266SJeff Kirsher static struct notifier_block sky2_notifier = { 4681527a6266SJeff Kirsher .notifier_call = sky2_device_event, 4682527a6266SJeff Kirsher }; 4683527a6266SJeff Kirsher 4684527a6266SJeff Kirsher 4685527a6266SJeff Kirsher static __init void sky2_debug_init(void) 4686527a6266SJeff Kirsher { 4687527a6266SJeff Kirsher struct dentry *ent; 4688527a6266SJeff Kirsher 4689527a6266SJeff Kirsher ent = debugfs_create_dir("sky2", NULL); 4690527a6266SJeff Kirsher if (!ent || IS_ERR(ent)) 4691527a6266SJeff Kirsher return; 4692527a6266SJeff Kirsher 4693527a6266SJeff Kirsher sky2_debug = ent; 4694527a6266SJeff Kirsher register_netdevice_notifier(&sky2_notifier); 4695527a6266SJeff Kirsher } 4696527a6266SJeff Kirsher 4697527a6266SJeff Kirsher static __exit void sky2_debug_cleanup(void) 4698527a6266SJeff Kirsher { 4699527a6266SJeff Kirsher if (sky2_debug) { 4700527a6266SJeff Kirsher unregister_netdevice_notifier(&sky2_notifier); 4701527a6266SJeff Kirsher debugfs_remove(sky2_debug); 4702527a6266SJeff Kirsher sky2_debug = NULL; 4703527a6266SJeff Kirsher } 4704527a6266SJeff Kirsher } 4705527a6266SJeff Kirsher 4706527a6266SJeff Kirsher #else 4707527a6266SJeff Kirsher #define sky2_debug_init() 4708527a6266SJeff Kirsher #define sky2_debug_cleanup() 4709527a6266SJeff Kirsher #endif 4710527a6266SJeff Kirsher 4711527a6266SJeff Kirsher /* Two copies of network device operations to handle special case of 4712527a6266SJeff Kirsher not allowing netpoll on second port */ 4713527a6266SJeff Kirsher static const struct net_device_ops sky2_netdev_ops[2] = { 4714527a6266SJeff Kirsher { 4715926d0977Sstephen hemminger .ndo_open = sky2_open, 4716926d0977Sstephen hemminger .ndo_stop = sky2_close, 4717527a6266SJeff Kirsher .ndo_start_xmit = sky2_xmit_frame, 4718527a6266SJeff Kirsher .ndo_do_ioctl = sky2_ioctl, 4719527a6266SJeff Kirsher .ndo_validate_addr = eth_validate_addr, 4720527a6266SJeff Kirsher .ndo_set_mac_address = sky2_set_mac_address, 4721afc4b13dSJiri Pirko .ndo_set_rx_mode = sky2_set_multicast, 4722527a6266SJeff Kirsher .ndo_change_mtu = sky2_change_mtu, 4723527a6266SJeff Kirsher .ndo_fix_features = sky2_fix_features, 4724527a6266SJeff Kirsher .ndo_set_features = sky2_set_features, 4725527a6266SJeff Kirsher .ndo_tx_timeout = sky2_tx_timeout, 4726527a6266SJeff Kirsher .ndo_get_stats64 = sky2_get_stats, 4727527a6266SJeff Kirsher #ifdef CONFIG_NET_POLL_CONTROLLER 4728527a6266SJeff Kirsher .ndo_poll_controller = sky2_netpoll, 4729527a6266SJeff Kirsher #endif 4730527a6266SJeff Kirsher }, 4731527a6266SJeff Kirsher { 4732926d0977Sstephen hemminger .ndo_open = sky2_open, 4733926d0977Sstephen hemminger .ndo_stop = sky2_close, 4734527a6266SJeff Kirsher .ndo_start_xmit = sky2_xmit_frame, 4735527a6266SJeff Kirsher .ndo_do_ioctl = sky2_ioctl, 4736527a6266SJeff Kirsher .ndo_validate_addr = eth_validate_addr, 4737527a6266SJeff Kirsher .ndo_set_mac_address = sky2_set_mac_address, 4738afc4b13dSJiri Pirko .ndo_set_rx_mode = sky2_set_multicast, 4739527a6266SJeff Kirsher .ndo_change_mtu = sky2_change_mtu, 4740527a6266SJeff Kirsher .ndo_fix_features = sky2_fix_features, 4741527a6266SJeff Kirsher .ndo_set_features = sky2_set_features, 4742527a6266SJeff Kirsher .ndo_tx_timeout = sky2_tx_timeout, 4743527a6266SJeff Kirsher .ndo_get_stats64 = sky2_get_stats, 4744527a6266SJeff Kirsher }, 4745527a6266SJeff Kirsher }; 4746527a6266SJeff Kirsher 4747527a6266SJeff Kirsher /* Initialize network device */ 47481dd06ae8SGreg Kroah-Hartman static struct net_device *sky2_init_netdev(struct sky2_hw *hw, unsigned port, 4749527a6266SJeff Kirsher int highmem, int wol) 4750527a6266SJeff Kirsher { 4751527a6266SJeff Kirsher struct sky2_port *sky2; 4752527a6266SJeff Kirsher struct net_device *dev = alloc_etherdev(sizeof(*sky2)); 47533ee2f8ceSTim Harvey const void *iap; 4754527a6266SJeff Kirsher 475541de8d4cSJoe Perches if (!dev) 4756527a6266SJeff Kirsher return NULL; 4757527a6266SJeff Kirsher 4758527a6266SJeff Kirsher SET_NETDEV_DEV(dev, &hw->pdev->dev); 4759527a6266SJeff Kirsher dev->irq = hw->pdev->irq; 47607ad24ea4SWilfried Klaebe dev->ethtool_ops = &sky2_ethtool_ops; 4761527a6266SJeff Kirsher dev->watchdog_timeo = TX_WATCHDOG; 4762527a6266SJeff Kirsher dev->netdev_ops = &sky2_netdev_ops[port]; 4763527a6266SJeff Kirsher 4764527a6266SJeff Kirsher sky2 = netdev_priv(dev); 4765527a6266SJeff Kirsher sky2->netdev = dev; 4766527a6266SJeff Kirsher sky2->hw = hw; 4767527a6266SJeff Kirsher sky2->msg_enable = netif_msg_init(debug, default_msg); 4768527a6266SJeff Kirsher 4769827da44cSJohn Stultz u64_stats_init(&sky2->tx_stats.syncp); 4770827da44cSJohn Stultz u64_stats_init(&sky2->rx_stats.syncp); 4771827da44cSJohn Stultz 4772527a6266SJeff Kirsher /* Auto speed and flow control */ 4773527a6266SJeff Kirsher sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE; 4774527a6266SJeff Kirsher if (hw->chip_id != CHIP_ID_YUKON_XL) 4775527a6266SJeff Kirsher dev->hw_features |= NETIF_F_RXCSUM; 4776527a6266SJeff Kirsher 4777527a6266SJeff Kirsher sky2->flow_mode = FC_BOTH; 4778527a6266SJeff Kirsher 4779527a6266SJeff Kirsher sky2->duplex = -1; 4780527a6266SJeff Kirsher sky2->speed = -1; 4781527a6266SJeff Kirsher sky2->advertising = sky2_supported_modes(hw); 4782527a6266SJeff Kirsher sky2->wol = wol; 4783527a6266SJeff Kirsher 4784527a6266SJeff Kirsher spin_lock_init(&sky2->phy_lock); 4785527a6266SJeff Kirsher 4786527a6266SJeff Kirsher sky2->tx_pending = TX_DEF_PENDING; 4787738a849cSstephen hemminger sky2->tx_ring_size = roundup_ring_size(TX_DEF_PENDING); 4788527a6266SJeff Kirsher sky2->rx_pending = RX_DEF_PENDING; 4789527a6266SJeff Kirsher 4790527a6266SJeff Kirsher hw->dev[port] = dev; 4791527a6266SJeff Kirsher 4792527a6266SJeff Kirsher sky2->port = port; 4793527a6266SJeff Kirsher 4794527a6266SJeff Kirsher dev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_TSO; 4795527a6266SJeff Kirsher 4796527a6266SJeff Kirsher if (highmem) 4797527a6266SJeff Kirsher dev->features |= NETIF_F_HIGHDMA; 4798527a6266SJeff Kirsher 4799527a6266SJeff Kirsher /* Enable receive hashing unless hardware is known broken */ 4800527a6266SJeff Kirsher if (!(hw->flags & SKY2_HW_RSS_BROKEN)) 4801527a6266SJeff Kirsher dev->hw_features |= NETIF_F_RXHASH; 4802527a6266SJeff Kirsher 4803527a6266SJeff Kirsher if (!(hw->flags & SKY2_HW_VLAN_BROKEN)) { 4804f646968fSPatrick McHardy dev->hw_features |= NETIF_F_HW_VLAN_CTAG_TX | 4805f646968fSPatrick McHardy NETIF_F_HW_VLAN_CTAG_RX; 4806527a6266SJeff Kirsher dev->vlan_features |= SKY2_VLAN_OFFLOADS; 4807527a6266SJeff Kirsher } 4808527a6266SJeff Kirsher 4809527a6266SJeff Kirsher dev->features |= dev->hw_features; 4810527a6266SJeff Kirsher 48113ee2f8ceSTim Harvey /* try to get mac address in the following order: 48123ee2f8ceSTim Harvey * 1) from device tree data 48133ee2f8ceSTim Harvey * 2) from internal registers set by bootloader 48143ee2f8ceSTim Harvey */ 48153ee2f8ceSTim Harvey iap = of_get_mac_address(hw->pdev->dev.of_node); 48163ee2f8ceSTim Harvey if (iap) 48173ee2f8ceSTim Harvey memcpy(dev->dev_addr, iap, ETH_ALEN); 48183ee2f8ceSTim Harvey else 48193ee2f8ceSTim Harvey memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, 48203ee2f8ceSTim Harvey ETH_ALEN); 4821527a6266SJeff Kirsher 48220f50c10dSLiviu Dudau /* if the address is invalid, use a random value */ 48230f50c10dSLiviu Dudau if (!is_valid_ether_addr(dev->dev_addr)) { 48240f50c10dSLiviu Dudau struct sockaddr sa = { AF_UNSPEC }; 48250f50c10dSLiviu Dudau 48260f50c10dSLiviu Dudau netdev_warn(dev, 48270f50c10dSLiviu Dudau "Invalid MAC address, defaulting to random\n"); 48280f50c10dSLiviu Dudau eth_hw_addr_random(dev); 48290f50c10dSLiviu Dudau memcpy(sa.sa_data, dev->dev_addr, ETH_ALEN); 48300f50c10dSLiviu Dudau if (sky2_set_mac_address(dev, &sa)) 48310f50c10dSLiviu Dudau netdev_warn(dev, "Failed to set MAC address.\n"); 48320f50c10dSLiviu Dudau } 48330f50c10dSLiviu Dudau 4834527a6266SJeff Kirsher return dev; 4835527a6266SJeff Kirsher } 4836527a6266SJeff Kirsher 4837853e3f4cSBill Pemberton static void sky2_show_addr(struct net_device *dev) 4838527a6266SJeff Kirsher { 4839527a6266SJeff Kirsher const struct sky2_port *sky2 = netdev_priv(dev); 4840527a6266SJeff Kirsher 4841527a6266SJeff Kirsher netif_info(sky2, probe, dev, "addr %pM\n", dev->dev_addr); 4842527a6266SJeff Kirsher } 4843527a6266SJeff Kirsher 4844527a6266SJeff Kirsher /* Handle software interrupt used during MSI test */ 4845853e3f4cSBill Pemberton static irqreturn_t sky2_test_intr(int irq, void *dev_id) 4846527a6266SJeff Kirsher { 4847527a6266SJeff Kirsher struct sky2_hw *hw = dev_id; 4848527a6266SJeff Kirsher u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2); 4849527a6266SJeff Kirsher 4850527a6266SJeff Kirsher if (status == 0) 4851527a6266SJeff Kirsher return IRQ_NONE; 4852527a6266SJeff Kirsher 4853527a6266SJeff Kirsher if (status & Y2_IS_IRQ_SW) { 4854527a6266SJeff Kirsher hw->flags |= SKY2_HW_USE_MSI; 4855527a6266SJeff Kirsher wake_up(&hw->msi_wait); 4856527a6266SJeff Kirsher sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ); 4857527a6266SJeff Kirsher } 4858527a6266SJeff Kirsher sky2_write32(hw, B0_Y2_SP_ICR, 2); 4859527a6266SJeff Kirsher 4860527a6266SJeff Kirsher return IRQ_HANDLED; 4861527a6266SJeff Kirsher } 4862527a6266SJeff Kirsher 4863527a6266SJeff Kirsher /* Test interrupt path by forcing a a software IRQ */ 4864853e3f4cSBill Pemberton static int sky2_test_msi(struct sky2_hw *hw) 4865527a6266SJeff Kirsher { 4866527a6266SJeff Kirsher struct pci_dev *pdev = hw->pdev; 4867527a6266SJeff Kirsher int err; 4868527a6266SJeff Kirsher 4869527a6266SJeff Kirsher init_waitqueue_head(&hw->msi_wait); 4870527a6266SJeff Kirsher 4871527a6266SJeff Kirsher err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw); 4872527a6266SJeff Kirsher if (err) { 4873527a6266SJeff Kirsher dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq); 4874527a6266SJeff Kirsher return err; 4875527a6266SJeff Kirsher } 4876527a6266SJeff Kirsher 4877ede7193dSLino Sanfilippo sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW); 4878ede7193dSLino Sanfilippo 4879527a6266SJeff Kirsher sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ); 4880527a6266SJeff Kirsher sky2_read8(hw, B0_CTST); 4881527a6266SJeff Kirsher 4882527a6266SJeff Kirsher wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10); 4883527a6266SJeff Kirsher 4884527a6266SJeff Kirsher if (!(hw->flags & SKY2_HW_USE_MSI)) { 4885527a6266SJeff Kirsher /* MSI test failed, go back to INTx mode */ 4886527a6266SJeff Kirsher dev_info(&pdev->dev, "No interrupt generated using MSI, " 4887527a6266SJeff Kirsher "switching to INTx mode.\n"); 4888527a6266SJeff Kirsher 4889527a6266SJeff Kirsher err = -EOPNOTSUPP; 4890527a6266SJeff Kirsher sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ); 4891527a6266SJeff Kirsher } 4892527a6266SJeff Kirsher 4893527a6266SJeff Kirsher sky2_write32(hw, B0_IMSK, 0); 4894527a6266SJeff Kirsher sky2_read32(hw, B0_IMSK); 4895527a6266SJeff Kirsher 4896527a6266SJeff Kirsher free_irq(pdev->irq, hw); 4897527a6266SJeff Kirsher 4898527a6266SJeff Kirsher return err; 4899527a6266SJeff Kirsher } 4900527a6266SJeff Kirsher 4901527a6266SJeff Kirsher /* This driver supports yukon2 chipset only */ 4902527a6266SJeff Kirsher static const char *sky2_name(u8 chipid, char *buf, int sz) 4903527a6266SJeff Kirsher { 4904527a6266SJeff Kirsher const char *name[] = { 4905527a6266SJeff Kirsher "XL", /* 0xb3 */ 4906527a6266SJeff Kirsher "EC Ultra", /* 0xb4 */ 4907527a6266SJeff Kirsher "Extreme", /* 0xb5 */ 4908527a6266SJeff Kirsher "EC", /* 0xb6 */ 4909527a6266SJeff Kirsher "FE", /* 0xb7 */ 4910527a6266SJeff Kirsher "FE+", /* 0xb8 */ 4911527a6266SJeff Kirsher "Supreme", /* 0xb9 */ 4912527a6266SJeff Kirsher "UL 2", /* 0xba */ 4913527a6266SJeff Kirsher "Unknown", /* 0xbb */ 4914527a6266SJeff Kirsher "Optima", /* 0xbc */ 49150e767324SMirko Lindner "OptimaEEE", /* 0xbd */ 4916527a6266SJeff Kirsher "Optima 2", /* 0xbe */ 4917527a6266SJeff Kirsher }; 4918527a6266SJeff Kirsher 4919527a6266SJeff Kirsher if (chipid >= CHIP_ID_YUKON_XL && chipid <= CHIP_ID_YUKON_OP_2) 4920527a6266SJeff Kirsher strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz); 4921527a6266SJeff Kirsher else 4922527a6266SJeff Kirsher snprintf(buf, sz, "(chip %#x)", chipid); 4923527a6266SJeff Kirsher return buf; 4924527a6266SJeff Kirsher } 4925527a6266SJeff Kirsher 49261dd06ae8SGreg Kroah-Hartman static int sky2_probe(struct pci_dev *pdev, const struct pci_device_id *ent) 4927527a6266SJeff Kirsher { 49280bdb0bd0Sstephen hemminger struct net_device *dev, *dev1; 4929527a6266SJeff Kirsher struct sky2_hw *hw; 4930527a6266SJeff Kirsher int err, using_dac = 0, wol_default; 4931527a6266SJeff Kirsher u32 reg; 4932527a6266SJeff Kirsher char buf1[16]; 4933527a6266SJeff Kirsher 4934527a6266SJeff Kirsher err = pci_enable_device(pdev); 4935527a6266SJeff Kirsher if (err) { 4936527a6266SJeff Kirsher dev_err(&pdev->dev, "cannot enable PCI device\n"); 4937527a6266SJeff Kirsher goto err_out; 4938527a6266SJeff Kirsher } 4939527a6266SJeff Kirsher 4940527a6266SJeff Kirsher /* Get configuration information 4941527a6266SJeff Kirsher * Note: only regular PCI config access once to test for HW issues 4942527a6266SJeff Kirsher * other PCI access through shared memory for speed and to 4943527a6266SJeff Kirsher * avoid MMCONFIG problems. 4944527a6266SJeff Kirsher */ 4945527a6266SJeff Kirsher err = pci_read_config_dword(pdev, PCI_DEV_REG2, ®); 4946527a6266SJeff Kirsher if (err) { 4947527a6266SJeff Kirsher dev_err(&pdev->dev, "PCI read config failed\n"); 49481c85382eSLino Sanfilippo goto err_out_disable; 4949527a6266SJeff Kirsher } 4950527a6266SJeff Kirsher 4951527a6266SJeff Kirsher if (~reg == 0) { 4952527a6266SJeff Kirsher dev_err(&pdev->dev, "PCI configuration read error\n"); 49530bd8ba18SPeter Senna Tschudin err = -EIO; 49541c85382eSLino Sanfilippo goto err_out_disable; 4955527a6266SJeff Kirsher } 4956527a6266SJeff Kirsher 4957527a6266SJeff Kirsher err = pci_request_regions(pdev, DRV_NAME); 4958527a6266SJeff Kirsher if (err) { 4959527a6266SJeff Kirsher dev_err(&pdev->dev, "cannot obtain PCI resources\n"); 4960527a6266SJeff Kirsher goto err_out_disable; 4961527a6266SJeff Kirsher } 4962527a6266SJeff Kirsher 4963527a6266SJeff Kirsher pci_set_master(pdev); 4964527a6266SJeff Kirsher 4965527a6266SJeff Kirsher if (sizeof(dma_addr_t) > sizeof(u32) && 4966527a6266SJeff Kirsher !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) { 4967527a6266SJeff Kirsher using_dac = 1; 4968527a6266SJeff Kirsher err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)); 4969527a6266SJeff Kirsher if (err < 0) { 4970527a6266SJeff Kirsher dev_err(&pdev->dev, "unable to obtain 64 bit DMA " 4971527a6266SJeff Kirsher "for consistent allocations\n"); 4972527a6266SJeff Kirsher goto err_out_free_regions; 4973527a6266SJeff Kirsher } 4974527a6266SJeff Kirsher } else { 4975527a6266SJeff Kirsher err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32)); 4976527a6266SJeff Kirsher if (err) { 4977527a6266SJeff Kirsher dev_err(&pdev->dev, "no usable DMA configuration\n"); 4978527a6266SJeff Kirsher goto err_out_free_regions; 4979527a6266SJeff Kirsher } 4980527a6266SJeff Kirsher } 4981527a6266SJeff Kirsher 4982527a6266SJeff Kirsher 4983527a6266SJeff Kirsher #ifdef __BIG_ENDIAN 4984527a6266SJeff Kirsher /* The sk98lin vendor driver uses hardware byte swapping but 4985527a6266SJeff Kirsher * this driver uses software swapping. 4986527a6266SJeff Kirsher */ 4987527a6266SJeff Kirsher reg &= ~PCI_REV_DESC; 4988527a6266SJeff Kirsher err = pci_write_config_dword(pdev, PCI_DEV_REG2, reg); 4989527a6266SJeff Kirsher if (err) { 4990527a6266SJeff Kirsher dev_err(&pdev->dev, "PCI write config failed\n"); 4991527a6266SJeff Kirsher goto err_out_free_regions; 4992527a6266SJeff Kirsher } 4993527a6266SJeff Kirsher #endif 4994527a6266SJeff Kirsher 4995527a6266SJeff Kirsher wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0; 4996527a6266SJeff Kirsher 4997527a6266SJeff Kirsher err = -ENOMEM; 4998527a6266SJeff Kirsher 4999527a6266SJeff Kirsher hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:") 5000527a6266SJeff Kirsher + strlen(pci_name(pdev)) + 1, GFP_KERNEL); 5001b2adaca9SJoe Perches if (!hw) 5002527a6266SJeff Kirsher goto err_out_free_regions; 5003527a6266SJeff Kirsher 5004527a6266SJeff Kirsher hw->pdev = pdev; 5005527a6266SJeff Kirsher sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev)); 5006527a6266SJeff Kirsher 5007527a6266SJeff Kirsher hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000); 5008527a6266SJeff Kirsher if (!hw->regs) { 5009527a6266SJeff Kirsher dev_err(&pdev->dev, "cannot map device registers\n"); 5010527a6266SJeff Kirsher goto err_out_free_hw; 5011527a6266SJeff Kirsher } 5012527a6266SJeff Kirsher 5013527a6266SJeff Kirsher err = sky2_init(hw); 5014527a6266SJeff Kirsher if (err) 5015527a6266SJeff Kirsher goto err_out_iounmap; 5016527a6266SJeff Kirsher 5017527a6266SJeff Kirsher /* ring for status responses */ 5018527a6266SJeff Kirsher hw->st_size = hw->ports * roundup_pow_of_two(3*RX_MAX_PENDING + TX_MAX_PENDING); 5019527a6266SJeff Kirsher hw->st_le = pci_alloc_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le), 5020527a6266SJeff Kirsher &hw->st_dma); 50210bd8ba18SPeter Senna Tschudin if (!hw->st_le) { 50220bd8ba18SPeter Senna Tschudin err = -ENOMEM; 5023527a6266SJeff Kirsher goto err_out_reset; 50240bd8ba18SPeter Senna Tschudin } 5025527a6266SJeff Kirsher 5026527a6266SJeff Kirsher dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n", 5027527a6266SJeff Kirsher sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev); 5028527a6266SJeff Kirsher 5029527a6266SJeff Kirsher sky2_reset(hw); 5030527a6266SJeff Kirsher 5031527a6266SJeff Kirsher dev = sky2_init_netdev(hw, 0, using_dac, wol_default); 5032527a6266SJeff Kirsher if (!dev) { 5033527a6266SJeff Kirsher err = -ENOMEM; 5034527a6266SJeff Kirsher goto err_out_free_pci; 5035527a6266SJeff Kirsher } 5036527a6266SJeff Kirsher 5037527a6266SJeff Kirsher if (!disable_msi && pci_enable_msi(pdev) == 0) { 5038527a6266SJeff Kirsher err = sky2_test_msi(hw); 50391c85382eSLino Sanfilippo if (err) { 5040527a6266SJeff Kirsher pci_disable_msi(pdev); 50411c85382eSLino Sanfilippo if (err != -EOPNOTSUPP) 5042527a6266SJeff Kirsher goto err_out_free_netdev; 5043527a6266SJeff Kirsher } 50441c85382eSLino Sanfilippo } 5045527a6266SJeff Kirsher 5046731073b9SStanislaw Gruszka netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT); 5047731073b9SStanislaw Gruszka 5048527a6266SJeff Kirsher err = register_netdev(dev); 5049527a6266SJeff Kirsher if (err) { 5050527a6266SJeff Kirsher dev_err(&pdev->dev, "cannot register net device\n"); 5051527a6266SJeff Kirsher goto err_out_free_netdev; 5052527a6266SJeff Kirsher } 5053527a6266SJeff Kirsher 5054527a6266SJeff Kirsher netif_carrier_off(dev); 5055527a6266SJeff Kirsher 5056527a6266SJeff Kirsher sky2_show_addr(dev); 5057527a6266SJeff Kirsher 5058527a6266SJeff Kirsher if (hw->ports > 1) { 5059527a6266SJeff Kirsher dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default); 50600bdb0bd0Sstephen hemminger if (!dev1) { 50610bdb0bd0Sstephen hemminger err = -ENOMEM; 50620bdb0bd0Sstephen hemminger goto err_out_unregister; 5063527a6266SJeff Kirsher } 50640bdb0bd0Sstephen hemminger 50650bdb0bd0Sstephen hemminger err = register_netdev(dev1); 50660bdb0bd0Sstephen hemminger if (err) { 50670bdb0bd0Sstephen hemminger dev_err(&pdev->dev, "cannot register second net device\n"); 50680bdb0bd0Sstephen hemminger goto err_out_free_dev1; 50690bdb0bd0Sstephen hemminger } 50700bdb0bd0Sstephen hemminger 50710bdb0bd0Sstephen hemminger err = sky2_setup_irq(hw, hw->irq_name); 50720bdb0bd0Sstephen hemminger if (err) 50730bdb0bd0Sstephen hemminger goto err_out_unregister_dev1; 50740bdb0bd0Sstephen hemminger 50750bdb0bd0Sstephen hemminger sky2_show_addr(dev1); 5076527a6266SJeff Kirsher } 5077527a6266SJeff Kirsher 5078527a6266SJeff Kirsher setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw); 5079527a6266SJeff Kirsher INIT_WORK(&hw->restart_work, sky2_restart); 5080527a6266SJeff Kirsher 5081527a6266SJeff Kirsher pci_set_drvdata(pdev, hw); 5082527a6266SJeff Kirsher pdev->d3_delay = 150; 5083527a6266SJeff Kirsher 5084527a6266SJeff Kirsher return 0; 5085527a6266SJeff Kirsher 50860bdb0bd0Sstephen hemminger err_out_unregister_dev1: 50870bdb0bd0Sstephen hemminger unregister_netdev(dev1); 50880bdb0bd0Sstephen hemminger err_out_free_dev1: 50890bdb0bd0Sstephen hemminger free_netdev(dev1); 5090527a6266SJeff Kirsher err_out_unregister: 5091527a6266SJeff Kirsher unregister_netdev(dev); 5092527a6266SJeff Kirsher err_out_free_netdev: 50931c85382eSLino Sanfilippo if (hw->flags & SKY2_HW_USE_MSI) 50941c85382eSLino Sanfilippo pci_disable_msi(pdev); 5095527a6266SJeff Kirsher free_netdev(dev); 5096527a6266SJeff Kirsher err_out_free_pci: 5097527a6266SJeff Kirsher pci_free_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le), 5098527a6266SJeff Kirsher hw->st_le, hw->st_dma); 5099527a6266SJeff Kirsher err_out_reset: 5100527a6266SJeff Kirsher sky2_write8(hw, B0_CTST, CS_RST_SET); 5101527a6266SJeff Kirsher err_out_iounmap: 5102527a6266SJeff Kirsher iounmap(hw->regs); 5103527a6266SJeff Kirsher err_out_free_hw: 5104527a6266SJeff Kirsher kfree(hw); 5105527a6266SJeff Kirsher err_out_free_regions: 5106527a6266SJeff Kirsher pci_release_regions(pdev); 5107527a6266SJeff Kirsher err_out_disable: 5108527a6266SJeff Kirsher pci_disable_device(pdev); 5109527a6266SJeff Kirsher err_out: 5110527a6266SJeff Kirsher return err; 5111527a6266SJeff Kirsher } 5112527a6266SJeff Kirsher 5113853e3f4cSBill Pemberton static void sky2_remove(struct pci_dev *pdev) 5114527a6266SJeff Kirsher { 5115527a6266SJeff Kirsher struct sky2_hw *hw = pci_get_drvdata(pdev); 5116527a6266SJeff Kirsher int i; 5117527a6266SJeff Kirsher 5118527a6266SJeff Kirsher if (!hw) 5119527a6266SJeff Kirsher return; 5120527a6266SJeff Kirsher 5121527a6266SJeff Kirsher del_timer_sync(&hw->watchdog_timer); 5122527a6266SJeff Kirsher cancel_work_sync(&hw->restart_work); 5123527a6266SJeff Kirsher 5124527a6266SJeff Kirsher for (i = hw->ports-1; i >= 0; --i) 5125527a6266SJeff Kirsher unregister_netdev(hw->dev[i]); 5126527a6266SJeff Kirsher 5127527a6266SJeff Kirsher sky2_write32(hw, B0_IMSK, 0); 51280bdb0bd0Sstephen hemminger sky2_read32(hw, B0_IMSK); 5129527a6266SJeff Kirsher 5130527a6266SJeff Kirsher sky2_power_aux(hw); 5131527a6266SJeff Kirsher 5132527a6266SJeff Kirsher sky2_write8(hw, B0_CTST, CS_RST_SET); 5133527a6266SJeff Kirsher sky2_read8(hw, B0_CTST); 5134527a6266SJeff Kirsher 51350bdb0bd0Sstephen hemminger if (hw->ports > 1) { 51360bdb0bd0Sstephen hemminger napi_disable(&hw->napi); 5137527a6266SJeff Kirsher free_irq(pdev->irq, hw); 51380bdb0bd0Sstephen hemminger } 51390bdb0bd0Sstephen hemminger 5140527a6266SJeff Kirsher if (hw->flags & SKY2_HW_USE_MSI) 5141527a6266SJeff Kirsher pci_disable_msi(pdev); 5142527a6266SJeff Kirsher pci_free_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le), 5143527a6266SJeff Kirsher hw->st_le, hw->st_dma); 5144527a6266SJeff Kirsher pci_release_regions(pdev); 5145527a6266SJeff Kirsher pci_disable_device(pdev); 5146527a6266SJeff Kirsher 5147527a6266SJeff Kirsher for (i = hw->ports-1; i >= 0; --i) 5148527a6266SJeff Kirsher free_netdev(hw->dev[i]); 5149527a6266SJeff Kirsher 5150527a6266SJeff Kirsher iounmap(hw->regs); 5151527a6266SJeff Kirsher kfree(hw); 5152527a6266SJeff Kirsher } 5153527a6266SJeff Kirsher 5154527a6266SJeff Kirsher static int sky2_suspend(struct device *dev) 5155527a6266SJeff Kirsher { 5156527a6266SJeff Kirsher struct pci_dev *pdev = to_pci_dev(dev); 5157527a6266SJeff Kirsher struct sky2_hw *hw = pci_get_drvdata(pdev); 5158527a6266SJeff Kirsher int i; 5159527a6266SJeff Kirsher 5160527a6266SJeff Kirsher if (!hw) 5161527a6266SJeff Kirsher return 0; 5162527a6266SJeff Kirsher 5163527a6266SJeff Kirsher del_timer_sync(&hw->watchdog_timer); 5164527a6266SJeff Kirsher cancel_work_sync(&hw->restart_work); 5165527a6266SJeff Kirsher 5166527a6266SJeff Kirsher rtnl_lock(); 5167527a6266SJeff Kirsher 5168527a6266SJeff Kirsher sky2_all_down(hw); 5169527a6266SJeff Kirsher for (i = 0; i < hw->ports; i++) { 5170527a6266SJeff Kirsher struct net_device *dev = hw->dev[i]; 5171527a6266SJeff Kirsher struct sky2_port *sky2 = netdev_priv(dev); 5172527a6266SJeff Kirsher 5173527a6266SJeff Kirsher if (sky2->wol) 5174527a6266SJeff Kirsher sky2_wol_init(sky2); 5175527a6266SJeff Kirsher } 5176527a6266SJeff Kirsher 5177527a6266SJeff Kirsher sky2_power_aux(hw); 5178527a6266SJeff Kirsher rtnl_unlock(); 5179527a6266SJeff Kirsher 5180527a6266SJeff Kirsher return 0; 5181527a6266SJeff Kirsher } 5182527a6266SJeff Kirsher 5183527a6266SJeff Kirsher #ifdef CONFIG_PM_SLEEP 5184527a6266SJeff Kirsher static int sky2_resume(struct device *dev) 5185527a6266SJeff Kirsher { 5186527a6266SJeff Kirsher struct pci_dev *pdev = to_pci_dev(dev); 5187527a6266SJeff Kirsher struct sky2_hw *hw = pci_get_drvdata(pdev); 5188527a6266SJeff Kirsher int err; 5189527a6266SJeff Kirsher 5190527a6266SJeff Kirsher if (!hw) 5191527a6266SJeff Kirsher return 0; 5192527a6266SJeff Kirsher 5193527a6266SJeff Kirsher /* Re-enable all clocks */ 5194527a6266SJeff Kirsher err = pci_write_config_dword(pdev, PCI_DEV_REG3, 0); 5195527a6266SJeff Kirsher if (err) { 5196527a6266SJeff Kirsher dev_err(&pdev->dev, "PCI write config failed\n"); 5197527a6266SJeff Kirsher goto out; 5198527a6266SJeff Kirsher } 5199527a6266SJeff Kirsher 5200527a6266SJeff Kirsher rtnl_lock(); 5201527a6266SJeff Kirsher sky2_reset(hw); 5202527a6266SJeff Kirsher sky2_all_up(hw); 5203527a6266SJeff Kirsher rtnl_unlock(); 5204527a6266SJeff Kirsher 5205527a6266SJeff Kirsher return 0; 5206527a6266SJeff Kirsher out: 5207527a6266SJeff Kirsher 5208527a6266SJeff Kirsher dev_err(&pdev->dev, "resume failed (%d)\n", err); 5209527a6266SJeff Kirsher pci_disable_device(pdev); 5210527a6266SJeff Kirsher return err; 5211527a6266SJeff Kirsher } 5212527a6266SJeff Kirsher 5213527a6266SJeff Kirsher static SIMPLE_DEV_PM_OPS(sky2_pm_ops, sky2_suspend, sky2_resume); 5214527a6266SJeff Kirsher #define SKY2_PM_OPS (&sky2_pm_ops) 5215527a6266SJeff Kirsher 5216527a6266SJeff Kirsher #else 5217527a6266SJeff Kirsher 5218527a6266SJeff Kirsher #define SKY2_PM_OPS NULL 5219527a6266SJeff Kirsher #endif 5220527a6266SJeff Kirsher 5221527a6266SJeff Kirsher static void sky2_shutdown(struct pci_dev *pdev) 5222527a6266SJeff Kirsher { 5223527a6266SJeff Kirsher sky2_suspend(&pdev->dev); 5224527a6266SJeff Kirsher pci_wake_from_d3(pdev, device_may_wakeup(&pdev->dev)); 5225527a6266SJeff Kirsher pci_set_power_state(pdev, PCI_D3hot); 5226527a6266SJeff Kirsher } 5227527a6266SJeff Kirsher 5228527a6266SJeff Kirsher static struct pci_driver sky2_driver = { 5229527a6266SJeff Kirsher .name = DRV_NAME, 5230527a6266SJeff Kirsher .id_table = sky2_id_table, 5231527a6266SJeff Kirsher .probe = sky2_probe, 5232853e3f4cSBill Pemberton .remove = sky2_remove, 5233527a6266SJeff Kirsher .shutdown = sky2_shutdown, 5234527a6266SJeff Kirsher .driver.pm = SKY2_PM_OPS, 5235527a6266SJeff Kirsher }; 5236527a6266SJeff Kirsher 5237527a6266SJeff Kirsher static int __init sky2_init_module(void) 5238527a6266SJeff Kirsher { 5239527a6266SJeff Kirsher pr_info("driver version " DRV_VERSION "\n"); 5240527a6266SJeff Kirsher 5241527a6266SJeff Kirsher sky2_debug_init(); 5242527a6266SJeff Kirsher return pci_register_driver(&sky2_driver); 5243527a6266SJeff Kirsher } 5244527a6266SJeff Kirsher 5245527a6266SJeff Kirsher static void __exit sky2_cleanup_module(void) 5246527a6266SJeff Kirsher { 5247527a6266SJeff Kirsher pci_unregister_driver(&sky2_driver); 5248527a6266SJeff Kirsher sky2_debug_cleanup(); 5249527a6266SJeff Kirsher } 5250527a6266SJeff Kirsher 5251527a6266SJeff Kirsher module_init(sky2_init_module); 5252527a6266SJeff Kirsher module_exit(sky2_cleanup_module); 5253527a6266SJeff Kirsher 5254527a6266SJeff Kirsher MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver"); 5255527a6266SJeff Kirsher MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>"); 5256527a6266SJeff Kirsher MODULE_LICENSE("GPL"); 5257527a6266SJeff Kirsher MODULE_VERSION(DRV_VERSION); 5258