xref: /openbmc/linux/drivers/net/ethernet/marvell/sky2.c (revision c420c98982fa9e749c99e022845d5f323d098b72)
18fe76f5aSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2527a6266SJeff Kirsher /*
3527a6266SJeff Kirsher  * New driver for Marvell Yukon 2 chipset.
4527a6266SJeff Kirsher  * Based on earlier sk98lin, and skge driver.
5527a6266SJeff Kirsher  *
6527a6266SJeff Kirsher  * This driver intentionally does not support all the features
7527a6266SJeff Kirsher  * of the original driver such as link fail-over and link management because
8527a6266SJeff Kirsher  * those should be done at higher levels.
9527a6266SJeff Kirsher  *
10527a6266SJeff Kirsher  * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
11527a6266SJeff Kirsher  */
12527a6266SJeff Kirsher 
13527a6266SJeff Kirsher #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
14527a6266SJeff Kirsher 
15527a6266SJeff Kirsher #include <linux/crc32.h>
16527a6266SJeff Kirsher #include <linux/kernel.h>
17527a6266SJeff Kirsher #include <linux/module.h>
18527a6266SJeff Kirsher #include <linux/netdevice.h>
19527a6266SJeff Kirsher #include <linux/dma-mapping.h>
20527a6266SJeff Kirsher #include <linux/etherdevice.h>
21527a6266SJeff Kirsher #include <linux/ethtool.h>
22527a6266SJeff Kirsher #include <linux/pci.h>
23527a6266SJeff Kirsher #include <linux/interrupt.h>
24527a6266SJeff Kirsher #include <linux/ip.h>
25527a6266SJeff Kirsher #include <linux/slab.h>
26527a6266SJeff Kirsher #include <net/ip.h>
27527a6266SJeff Kirsher #include <linux/tcp.h>
28527a6266SJeff Kirsher #include <linux/in.h>
29527a6266SJeff Kirsher #include <linux/delay.h>
30527a6266SJeff Kirsher #include <linux/workqueue.h>
31527a6266SJeff Kirsher #include <linux/if_vlan.h>
32527a6266SJeff Kirsher #include <linux/prefetch.h>
33527a6266SJeff Kirsher #include <linux/debugfs.h>
34527a6266SJeff Kirsher #include <linux/mii.h>
353ee2f8ceSTim Harvey #include <linux/of_device.h>
363ee2f8ceSTim Harvey #include <linux/of_net.h>
37b33b7cd6SKai-Heng Feng #include <linux/dmi.h>
38527a6266SJeff Kirsher 
39527a6266SJeff Kirsher #include <asm/irq.h>
40527a6266SJeff Kirsher 
41527a6266SJeff Kirsher #include "sky2.h"
42527a6266SJeff Kirsher 
43527a6266SJeff Kirsher #define DRV_NAME		"sky2"
44d9fa7c86Sstephen hemminger #define DRV_VERSION		"1.30"
45527a6266SJeff Kirsher 
46527a6266SJeff Kirsher /*
47527a6266SJeff Kirsher  * The Yukon II chipset takes 64 bit command blocks (called list elements)
48527a6266SJeff Kirsher  * that are organized into three (receive, transmit, status) different rings
49527a6266SJeff Kirsher  * similar to Tigon3.
50527a6266SJeff Kirsher  */
51527a6266SJeff Kirsher 
52527a6266SJeff Kirsher #define RX_LE_SIZE	    	1024
53527a6266SJeff Kirsher #define RX_LE_BYTES		(RX_LE_SIZE*sizeof(struct sky2_rx_le))
54527a6266SJeff Kirsher #define RX_MAX_PENDING		(RX_LE_SIZE/6 - 2)
55527a6266SJeff Kirsher #define RX_DEF_PENDING		RX_MAX_PENDING
56527a6266SJeff Kirsher 
57527a6266SJeff Kirsher /* This is the worst case number of transmit list elements for a single skb:
58df4a17a9SYangyang Li  * VLAN:GSO + CKSUM + Data + skb_frags * DMA
59df4a17a9SYangyang Li  */
60527a6266SJeff Kirsher #define MAX_SKB_TX_LE	(2 + (sizeof(dma_addr_t)/sizeof(u32))*(MAX_SKB_FRAGS+1))
61527a6266SJeff Kirsher #define TX_MIN_PENDING		(MAX_SKB_TX_LE+1)
62527a6266SJeff Kirsher #define TX_MAX_PENDING		1024
63b1cb8256Sstephen hemminger #define TX_DEF_PENDING		63
64527a6266SJeff Kirsher 
65527a6266SJeff Kirsher #define TX_WATCHDOG		(5 * HZ)
66527a6266SJeff Kirsher #define NAPI_WEIGHT		64
67527a6266SJeff Kirsher #define PHY_RETRIES		1000
68527a6266SJeff Kirsher 
69527a6266SJeff Kirsher #define SKY2_EEPROM_MAGIC	0x9955aabb
70527a6266SJeff Kirsher 
71527a6266SJeff Kirsher #define RING_NEXT(x, s)	(((x)+1) & ((s)-1))
72527a6266SJeff Kirsher 
73527a6266SJeff Kirsher static const u32 default_msg =
74527a6266SJeff Kirsher     NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
75527a6266SJeff Kirsher     | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
76527a6266SJeff Kirsher     | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
77527a6266SJeff Kirsher 
78527a6266SJeff Kirsher static int debug = -1;		/* defaults above */
79527a6266SJeff Kirsher module_param(debug, int, 0);
80527a6266SJeff Kirsher MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
81527a6266SJeff Kirsher 
82527a6266SJeff Kirsher static int copybreak __read_mostly = 128;
83527a6266SJeff Kirsher module_param(copybreak, int, 0);
84527a6266SJeff Kirsher MODULE_PARM_DESC(copybreak, "Receive copy threshold");
85527a6266SJeff Kirsher 
86b33b7cd6SKai-Heng Feng static int disable_msi = -1;
87527a6266SJeff Kirsher module_param(disable_msi, int, 0);
88527a6266SJeff Kirsher MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
89527a6266SJeff Kirsher 
905676cc7bSstephen hemminger static int legacy_pme = 0;
915676cc7bSstephen hemminger module_param(legacy_pme, int, 0);
925676cc7bSstephen hemminger MODULE_PARM_DESC(legacy_pme, "Legacy power management");
935676cc7bSstephen hemminger 
949baa3c34SBenoit Taine static const struct pci_device_id sky2_id_table[] = {
95527a6266SJeff Kirsher 	{ PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
96527a6266SJeff Kirsher 	{ PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
97527a6266SJeff Kirsher 	{ PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E01) }, /* SK-9E21M */
98527a6266SJeff Kirsher 	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) },	/* DGE-560T */
99527a6266SJeff Kirsher 	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, 	/* DGE-550SX */
100527a6266SJeff Kirsher 	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) },	/* DGE-560SX */
101527a6266SJeff Kirsher 	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) },	/* DGE-550T */
102527a6266SJeff Kirsher 	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
103527a6266SJeff Kirsher 	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
104527a6266SJeff Kirsher 	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
105527a6266SJeff Kirsher 	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
106527a6266SJeff Kirsher 	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
107527a6266SJeff Kirsher 	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
108527a6266SJeff Kirsher 	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
109527a6266SJeff Kirsher 	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
110527a6266SJeff Kirsher 	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
111527a6266SJeff Kirsher 	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
112527a6266SJeff Kirsher 	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
113527a6266SJeff Kirsher 	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
114527a6266SJeff Kirsher 	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
115527a6266SJeff Kirsher 	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
116527a6266SJeff Kirsher 	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
117527a6266SJeff Kirsher 	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
118527a6266SJeff Kirsher 	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
119527a6266SJeff Kirsher 	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
120527a6266SJeff Kirsher 	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
121527a6266SJeff Kirsher 	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
122527a6266SJeff Kirsher 	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
123527a6266SJeff Kirsher 	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
124527a6266SJeff Kirsher 	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
125527a6266SJeff Kirsher 	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
126527a6266SJeff Kirsher 	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
127527a6266SJeff Kirsher 	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
128527a6266SJeff Kirsher 	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
129527a6266SJeff Kirsher 	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
130527a6266SJeff Kirsher 	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
131527a6266SJeff Kirsher 	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
132527a6266SJeff Kirsher 	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
133527a6266SJeff Kirsher 	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
134527a6266SJeff Kirsher 	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
135527a6266SJeff Kirsher 	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4381) }, /* 88E8059 */
1360e767324SMirko Lindner 	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4382) }, /* 88E8079 */
137527a6266SJeff Kirsher 	{ 0 }
138527a6266SJeff Kirsher };
139527a6266SJeff Kirsher 
140527a6266SJeff Kirsher MODULE_DEVICE_TABLE(pci, sky2_id_table);
141527a6266SJeff Kirsher 
142527a6266SJeff Kirsher /* Avoid conditionals by using array */
143527a6266SJeff Kirsher static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
144527a6266SJeff Kirsher static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
145527a6266SJeff Kirsher static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
146527a6266SJeff Kirsher 
147527a6266SJeff Kirsher static void sky2_set_multicast(struct net_device *dev);
1480bdb0bd0Sstephen hemminger static irqreturn_t sky2_intr(int irq, void *dev_id);
149527a6266SJeff Kirsher 
150527a6266SJeff Kirsher /* Access to PHY via serial interconnect */
151527a6266SJeff Kirsher static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
152527a6266SJeff Kirsher {
153527a6266SJeff Kirsher 	int i;
154527a6266SJeff Kirsher 
155527a6266SJeff Kirsher 	gma_write16(hw, port, GM_SMI_DATA, val);
156527a6266SJeff Kirsher 	gma_write16(hw, port, GM_SMI_CTRL,
157527a6266SJeff Kirsher 		    GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
158527a6266SJeff Kirsher 
159527a6266SJeff Kirsher 	for (i = 0; i < PHY_RETRIES; i++) {
160527a6266SJeff Kirsher 		u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
161527a6266SJeff Kirsher 		if (ctrl == 0xffff)
162527a6266SJeff Kirsher 			goto io_error;
163527a6266SJeff Kirsher 
164527a6266SJeff Kirsher 		if (!(ctrl & GM_SMI_CT_BUSY))
165527a6266SJeff Kirsher 			return 0;
166527a6266SJeff Kirsher 
167527a6266SJeff Kirsher 		udelay(10);
168527a6266SJeff Kirsher 	}
169527a6266SJeff Kirsher 
170527a6266SJeff Kirsher 	dev_warn(&hw->pdev->dev, "%s: phy write timeout\n", hw->dev[port]->name);
171527a6266SJeff Kirsher 	return -ETIMEDOUT;
172527a6266SJeff Kirsher 
173527a6266SJeff Kirsher io_error:
174527a6266SJeff Kirsher 	dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
175527a6266SJeff Kirsher 	return -EIO;
176527a6266SJeff Kirsher }
177527a6266SJeff Kirsher 
178527a6266SJeff Kirsher static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
179527a6266SJeff Kirsher {
180527a6266SJeff Kirsher 	int i;
181527a6266SJeff Kirsher 
182527a6266SJeff Kirsher 	gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
183527a6266SJeff Kirsher 		    | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
184527a6266SJeff Kirsher 
185527a6266SJeff Kirsher 	for (i = 0; i < PHY_RETRIES; i++) {
186527a6266SJeff Kirsher 		u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
187527a6266SJeff Kirsher 		if (ctrl == 0xffff)
188527a6266SJeff Kirsher 			goto io_error;
189527a6266SJeff Kirsher 
190527a6266SJeff Kirsher 		if (ctrl & GM_SMI_CT_RD_VAL) {
191527a6266SJeff Kirsher 			*val = gma_read16(hw, port, GM_SMI_DATA);
192527a6266SJeff Kirsher 			return 0;
193527a6266SJeff Kirsher 		}
194527a6266SJeff Kirsher 
195527a6266SJeff Kirsher 		udelay(10);
196527a6266SJeff Kirsher 	}
197527a6266SJeff Kirsher 
198527a6266SJeff Kirsher 	dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
199527a6266SJeff Kirsher 	return -ETIMEDOUT;
200527a6266SJeff Kirsher io_error:
201527a6266SJeff Kirsher 	dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
202527a6266SJeff Kirsher 	return -EIO;
203527a6266SJeff Kirsher }
204527a6266SJeff Kirsher 
205527a6266SJeff Kirsher static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
206527a6266SJeff Kirsher {
20728b18e4eSTom Rix 	u16 v = 0;
208527a6266SJeff Kirsher 	__gm_phy_read(hw, port, reg, &v);
209527a6266SJeff Kirsher 	return v;
210527a6266SJeff Kirsher }
211527a6266SJeff Kirsher 
212527a6266SJeff Kirsher 
213527a6266SJeff Kirsher static void sky2_power_on(struct sky2_hw *hw)
214527a6266SJeff Kirsher {
215527a6266SJeff Kirsher 	/* switch power to VCC (WA for VAUX problem) */
216527a6266SJeff Kirsher 	sky2_write8(hw, B0_POWER_CTRL,
217527a6266SJeff Kirsher 		    PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
218527a6266SJeff Kirsher 
219527a6266SJeff Kirsher 	/* disable Core Clock Division, */
220527a6266SJeff Kirsher 	sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
221527a6266SJeff Kirsher 
222527a6266SJeff Kirsher 	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
223527a6266SJeff Kirsher 		/* enable bits are inverted */
224527a6266SJeff Kirsher 		sky2_write8(hw, B2_Y2_CLK_GATE,
225527a6266SJeff Kirsher 			    Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
226527a6266SJeff Kirsher 			    Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
227527a6266SJeff Kirsher 			    Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
228527a6266SJeff Kirsher 	else
229527a6266SJeff Kirsher 		sky2_write8(hw, B2_Y2_CLK_GATE, 0);
230527a6266SJeff Kirsher 
231527a6266SJeff Kirsher 	if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
232527a6266SJeff Kirsher 		u32 reg;
233527a6266SJeff Kirsher 
234527a6266SJeff Kirsher 		sky2_pci_write32(hw, PCI_DEV_REG3, 0);
235527a6266SJeff Kirsher 
236527a6266SJeff Kirsher 		reg = sky2_pci_read32(hw, PCI_DEV_REG4);
237527a6266SJeff Kirsher 		/* set all bits to 0 except bits 15..12 and 8 */
238527a6266SJeff Kirsher 		reg &= P_ASPM_CONTROL_MSK;
239527a6266SJeff Kirsher 		sky2_pci_write32(hw, PCI_DEV_REG4, reg);
240527a6266SJeff Kirsher 
241527a6266SJeff Kirsher 		reg = sky2_pci_read32(hw, PCI_DEV_REG5);
242527a6266SJeff Kirsher 		/* set all bits to 0 except bits 28 & 27 */
243527a6266SJeff Kirsher 		reg &= P_CTL_TIM_VMAIN_AV_MSK;
244527a6266SJeff Kirsher 		sky2_pci_write32(hw, PCI_DEV_REG5, reg);
245527a6266SJeff Kirsher 
246527a6266SJeff Kirsher 		sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
247527a6266SJeff Kirsher 
248527a6266SJeff Kirsher 		sky2_write16(hw, B0_CTST, Y2_HW_WOL_ON);
249527a6266SJeff Kirsher 
250527a6266SJeff Kirsher 		/* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
251527a6266SJeff Kirsher 		reg = sky2_read32(hw, B2_GP_IO);
252527a6266SJeff Kirsher 		reg |= GLB_GPIO_STAT_RACE_DIS;
253527a6266SJeff Kirsher 		sky2_write32(hw, B2_GP_IO, reg);
254527a6266SJeff Kirsher 
255527a6266SJeff Kirsher 		sky2_read32(hw, B2_GP_IO);
256527a6266SJeff Kirsher 	}
257527a6266SJeff Kirsher 
258527a6266SJeff Kirsher 	/* Turn on "driver loaded" LED */
259527a6266SJeff Kirsher 	sky2_write16(hw, B0_CTST, Y2_LED_STAT_ON);
260527a6266SJeff Kirsher }
261527a6266SJeff Kirsher 
262527a6266SJeff Kirsher static void sky2_power_aux(struct sky2_hw *hw)
263527a6266SJeff Kirsher {
264527a6266SJeff Kirsher 	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
265527a6266SJeff Kirsher 		sky2_write8(hw, B2_Y2_CLK_GATE, 0);
266527a6266SJeff Kirsher 	else
267527a6266SJeff Kirsher 		/* enable bits are inverted */
268527a6266SJeff Kirsher 		sky2_write8(hw, B2_Y2_CLK_GATE,
269527a6266SJeff Kirsher 			    Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
270527a6266SJeff Kirsher 			    Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
271527a6266SJeff Kirsher 			    Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
272527a6266SJeff Kirsher 
273527a6266SJeff Kirsher 	/* switch power to VAUX if supported and PME from D3cold */
274527a6266SJeff Kirsher 	if ( (sky2_read32(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
275527a6266SJeff Kirsher 	     pci_pme_capable(hw->pdev, PCI_D3cold))
276527a6266SJeff Kirsher 		sky2_write8(hw, B0_POWER_CTRL,
277527a6266SJeff Kirsher 			    (PC_VAUX_ENA | PC_VCC_ENA |
278527a6266SJeff Kirsher 			     PC_VAUX_ON | PC_VCC_OFF));
279527a6266SJeff Kirsher 
280527a6266SJeff Kirsher 	/* turn off "driver loaded LED" */
281527a6266SJeff Kirsher 	sky2_write16(hw, B0_CTST, Y2_LED_STAT_OFF);
282527a6266SJeff Kirsher }
283527a6266SJeff Kirsher 
284527a6266SJeff Kirsher static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
285527a6266SJeff Kirsher {
286527a6266SJeff Kirsher 	u16 reg;
287527a6266SJeff Kirsher 
288527a6266SJeff Kirsher 	/* disable all GMAC IRQ's */
289527a6266SJeff Kirsher 	sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
290527a6266SJeff Kirsher 
291527a6266SJeff Kirsher 	gma_write16(hw, port, GM_MC_ADDR_H1, 0);	/* clear MC hash */
292527a6266SJeff Kirsher 	gma_write16(hw, port, GM_MC_ADDR_H2, 0);
293527a6266SJeff Kirsher 	gma_write16(hw, port, GM_MC_ADDR_H3, 0);
294527a6266SJeff Kirsher 	gma_write16(hw, port, GM_MC_ADDR_H4, 0);
295527a6266SJeff Kirsher 
296527a6266SJeff Kirsher 	reg = gma_read16(hw, port, GM_RX_CTRL);
297527a6266SJeff Kirsher 	reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
298527a6266SJeff Kirsher 	gma_write16(hw, port, GM_RX_CTRL, reg);
299527a6266SJeff Kirsher }
300527a6266SJeff Kirsher 
301527a6266SJeff Kirsher /* flow control to advertise bits */
302527a6266SJeff Kirsher static const u16 copper_fc_adv[] = {
303527a6266SJeff Kirsher 	[FC_NONE]	= 0,
304527a6266SJeff Kirsher 	[FC_TX]		= PHY_M_AN_ASP,
305527a6266SJeff Kirsher 	[FC_RX]		= PHY_M_AN_PC,
306527a6266SJeff Kirsher 	[FC_BOTH]	= PHY_M_AN_PC | PHY_M_AN_ASP,
307527a6266SJeff Kirsher };
308527a6266SJeff Kirsher 
309527a6266SJeff Kirsher /* flow control to advertise bits when using 1000BaseX */
310527a6266SJeff Kirsher static const u16 fiber_fc_adv[] = {
311527a6266SJeff Kirsher 	[FC_NONE] = PHY_M_P_NO_PAUSE_X,
312527a6266SJeff Kirsher 	[FC_TX]   = PHY_M_P_ASYM_MD_X,
313527a6266SJeff Kirsher 	[FC_RX]	  = PHY_M_P_SYM_MD_X,
314527a6266SJeff Kirsher 	[FC_BOTH] = PHY_M_P_BOTH_MD_X,
315527a6266SJeff Kirsher };
316527a6266SJeff Kirsher 
317527a6266SJeff Kirsher /* flow control to GMA disable bits */
318527a6266SJeff Kirsher static const u16 gm_fc_disable[] = {
319527a6266SJeff Kirsher 	[FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
320527a6266SJeff Kirsher 	[FC_TX]	  = GM_GPCR_FC_RX_DIS,
321527a6266SJeff Kirsher 	[FC_RX]	  = GM_GPCR_FC_TX_DIS,
322527a6266SJeff Kirsher 	[FC_BOTH] = 0,
323527a6266SJeff Kirsher };
324527a6266SJeff Kirsher 
325527a6266SJeff Kirsher 
326527a6266SJeff Kirsher static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
327527a6266SJeff Kirsher {
328527a6266SJeff Kirsher 	struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
329527a6266SJeff Kirsher 	u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
330527a6266SJeff Kirsher 
331527a6266SJeff Kirsher 	if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
332527a6266SJeff Kirsher 	    !(hw->flags & SKY2_HW_NEWER_PHY)) {
333527a6266SJeff Kirsher 		u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
334527a6266SJeff Kirsher 
335527a6266SJeff Kirsher 		ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
336527a6266SJeff Kirsher 			   PHY_M_EC_MAC_S_MSK);
337527a6266SJeff Kirsher 		ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
338527a6266SJeff Kirsher 
339527a6266SJeff Kirsher 		/* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
340527a6266SJeff Kirsher 		if (hw->chip_id == CHIP_ID_YUKON_EC)
341527a6266SJeff Kirsher 			/* set downshift counter to 3x and enable downshift */
342527a6266SJeff Kirsher 			ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
343527a6266SJeff Kirsher 		else
344527a6266SJeff Kirsher 			/* set master & slave downshift counter to 1x */
345527a6266SJeff Kirsher 			ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
346527a6266SJeff Kirsher 
347527a6266SJeff Kirsher 		gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
348527a6266SJeff Kirsher 	}
349527a6266SJeff Kirsher 
350527a6266SJeff Kirsher 	ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
351527a6266SJeff Kirsher 	if (sky2_is_copper(hw)) {
352527a6266SJeff Kirsher 		if (!(hw->flags & SKY2_HW_GIGABIT)) {
353527a6266SJeff Kirsher 			/* enable automatic crossover */
354527a6266SJeff Kirsher 			ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
355527a6266SJeff Kirsher 
356527a6266SJeff Kirsher 			if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
357527a6266SJeff Kirsher 			    hw->chip_rev == CHIP_REV_YU_FE2_A0) {
358527a6266SJeff Kirsher 				u16 spec;
359527a6266SJeff Kirsher 
360527a6266SJeff Kirsher 				/* Enable Class A driver for FE+ A0 */
361527a6266SJeff Kirsher 				spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
362527a6266SJeff Kirsher 				spec |= PHY_M_FESC_SEL_CL_A;
363527a6266SJeff Kirsher 				gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
364527a6266SJeff Kirsher 			}
365527a6266SJeff Kirsher 		} else {
366527a6266SJeff Kirsher 			/* disable energy detect */
367527a6266SJeff Kirsher 			ctrl &= ~PHY_M_PC_EN_DET_MSK;
368527a6266SJeff Kirsher 
369527a6266SJeff Kirsher 			/* enable automatic crossover */
370527a6266SJeff Kirsher 			ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
371527a6266SJeff Kirsher 
372527a6266SJeff Kirsher 			/* downshift on PHY 88E1112 and 88E1149 is changed */
373527a6266SJeff Kirsher 			if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
374527a6266SJeff Kirsher 			     (hw->flags & SKY2_HW_NEWER_PHY)) {
375527a6266SJeff Kirsher 				/* set downshift counter to 3x and enable downshift */
376527a6266SJeff Kirsher 				ctrl &= ~PHY_M_PC_DSC_MSK;
377527a6266SJeff Kirsher 				ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
378527a6266SJeff Kirsher 			}
379527a6266SJeff Kirsher 		}
380527a6266SJeff Kirsher 	} else {
381527a6266SJeff Kirsher 		/* workaround for deviation #4.88 (CRC errors) */
382527a6266SJeff Kirsher 		/* disable Automatic Crossover */
383527a6266SJeff Kirsher 
384527a6266SJeff Kirsher 		ctrl &= ~PHY_M_PC_MDIX_MSK;
385527a6266SJeff Kirsher 	}
386527a6266SJeff Kirsher 
387527a6266SJeff Kirsher 	gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
388527a6266SJeff Kirsher 
389527a6266SJeff Kirsher 	/* special setup for PHY 88E1112 Fiber */
390527a6266SJeff Kirsher 	if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
391527a6266SJeff Kirsher 		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
392527a6266SJeff Kirsher 
393527a6266SJeff Kirsher 		/* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
394527a6266SJeff Kirsher 		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
395527a6266SJeff Kirsher 		ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
396527a6266SJeff Kirsher 		ctrl &= ~PHY_M_MAC_MD_MSK;
397527a6266SJeff Kirsher 		ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
398527a6266SJeff Kirsher 		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
399527a6266SJeff Kirsher 
400527a6266SJeff Kirsher 		if (hw->pmd_type  == 'P') {
401527a6266SJeff Kirsher 			/* select page 1 to access Fiber registers */
402527a6266SJeff Kirsher 			gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
403527a6266SJeff Kirsher 
404527a6266SJeff Kirsher 			/* for SFP-module set SIGDET polarity to low */
405527a6266SJeff Kirsher 			ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
406527a6266SJeff Kirsher 			ctrl |= PHY_M_FIB_SIGD_POL;
407527a6266SJeff Kirsher 			gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
408527a6266SJeff Kirsher 		}
409527a6266SJeff Kirsher 
410527a6266SJeff Kirsher 		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
411527a6266SJeff Kirsher 	}
412527a6266SJeff Kirsher 
413527a6266SJeff Kirsher 	ctrl = PHY_CT_RESET;
414527a6266SJeff Kirsher 	ct1000 = 0;
415527a6266SJeff Kirsher 	adv = PHY_AN_CSMA;
416527a6266SJeff Kirsher 	reg = 0;
417527a6266SJeff Kirsher 
418527a6266SJeff Kirsher 	if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
419527a6266SJeff Kirsher 		if (sky2_is_copper(hw)) {
420527a6266SJeff Kirsher 			if (sky2->advertising & ADVERTISED_1000baseT_Full)
421527a6266SJeff Kirsher 				ct1000 |= PHY_M_1000C_AFD;
422527a6266SJeff Kirsher 			if (sky2->advertising & ADVERTISED_1000baseT_Half)
423527a6266SJeff Kirsher 				ct1000 |= PHY_M_1000C_AHD;
424527a6266SJeff Kirsher 			if (sky2->advertising & ADVERTISED_100baseT_Full)
425527a6266SJeff Kirsher 				adv |= PHY_M_AN_100_FD;
426527a6266SJeff Kirsher 			if (sky2->advertising & ADVERTISED_100baseT_Half)
427527a6266SJeff Kirsher 				adv |= PHY_M_AN_100_HD;
428527a6266SJeff Kirsher 			if (sky2->advertising & ADVERTISED_10baseT_Full)
429527a6266SJeff Kirsher 				adv |= PHY_M_AN_10_FD;
430527a6266SJeff Kirsher 			if (sky2->advertising & ADVERTISED_10baseT_Half)
431527a6266SJeff Kirsher 				adv |= PHY_M_AN_10_HD;
432527a6266SJeff Kirsher 
433527a6266SJeff Kirsher 		} else {	/* special defines for FIBER (88E1040S only) */
434527a6266SJeff Kirsher 			if (sky2->advertising & ADVERTISED_1000baseT_Full)
435527a6266SJeff Kirsher 				adv |= PHY_M_AN_1000X_AFD;
436527a6266SJeff Kirsher 			if (sky2->advertising & ADVERTISED_1000baseT_Half)
437527a6266SJeff Kirsher 				adv |= PHY_M_AN_1000X_AHD;
438527a6266SJeff Kirsher 		}
439527a6266SJeff Kirsher 
440527a6266SJeff Kirsher 		/* Restart Auto-negotiation */
441527a6266SJeff Kirsher 		ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
442527a6266SJeff Kirsher 	} else {
443527a6266SJeff Kirsher 		/* forced speed/duplex settings */
444527a6266SJeff Kirsher 		ct1000 = PHY_M_1000C_MSE;
445527a6266SJeff Kirsher 
446527a6266SJeff Kirsher 		/* Disable auto update for duplex flow control and duplex */
447527a6266SJeff Kirsher 		reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
448527a6266SJeff Kirsher 
449527a6266SJeff Kirsher 		switch (sky2->speed) {
450527a6266SJeff Kirsher 		case SPEED_1000:
451527a6266SJeff Kirsher 			ctrl |= PHY_CT_SP1000;
452527a6266SJeff Kirsher 			reg |= GM_GPCR_SPEED_1000;
453527a6266SJeff Kirsher 			break;
454527a6266SJeff Kirsher 		case SPEED_100:
455527a6266SJeff Kirsher 			ctrl |= PHY_CT_SP100;
456527a6266SJeff Kirsher 			reg |= GM_GPCR_SPEED_100;
457527a6266SJeff Kirsher 			break;
458527a6266SJeff Kirsher 		}
459527a6266SJeff Kirsher 
460527a6266SJeff Kirsher 		if (sky2->duplex == DUPLEX_FULL) {
461527a6266SJeff Kirsher 			reg |= GM_GPCR_DUP_FULL;
462527a6266SJeff Kirsher 			ctrl |= PHY_CT_DUP_MD;
463527a6266SJeff Kirsher 		} else if (sky2->speed < SPEED_1000)
464527a6266SJeff Kirsher 			sky2->flow_mode = FC_NONE;
465527a6266SJeff Kirsher 	}
466527a6266SJeff Kirsher 
467527a6266SJeff Kirsher 	if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
468527a6266SJeff Kirsher 		if (sky2_is_copper(hw))
469527a6266SJeff Kirsher 			adv |= copper_fc_adv[sky2->flow_mode];
470527a6266SJeff Kirsher 		else
471527a6266SJeff Kirsher 			adv |= fiber_fc_adv[sky2->flow_mode];
472527a6266SJeff Kirsher 	} else {
473527a6266SJeff Kirsher 		reg |= GM_GPCR_AU_FCT_DIS;
474527a6266SJeff Kirsher 		reg |= gm_fc_disable[sky2->flow_mode];
475527a6266SJeff Kirsher 
476527a6266SJeff Kirsher 		/* Forward pause packets to GMAC? */
477527a6266SJeff Kirsher 		if (sky2->flow_mode & FC_RX)
478527a6266SJeff Kirsher 			sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
479527a6266SJeff Kirsher 		else
480527a6266SJeff Kirsher 			sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
481527a6266SJeff Kirsher 	}
482527a6266SJeff Kirsher 
483527a6266SJeff Kirsher 	gma_write16(hw, port, GM_GP_CTRL, reg);
484527a6266SJeff Kirsher 
485527a6266SJeff Kirsher 	if (hw->flags & SKY2_HW_GIGABIT)
486527a6266SJeff Kirsher 		gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
487527a6266SJeff Kirsher 
488527a6266SJeff Kirsher 	gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
489527a6266SJeff Kirsher 	gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
490527a6266SJeff Kirsher 
491527a6266SJeff Kirsher 	/* Setup Phy LED's */
492527a6266SJeff Kirsher 	ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
493527a6266SJeff Kirsher 	ledover = 0;
494527a6266SJeff Kirsher 
495527a6266SJeff Kirsher 	switch (hw->chip_id) {
496527a6266SJeff Kirsher 	case CHIP_ID_YUKON_FE:
497527a6266SJeff Kirsher 		/* on 88E3082 these bits are at 11..9 (shifted left) */
498527a6266SJeff Kirsher 		ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
499527a6266SJeff Kirsher 
500527a6266SJeff Kirsher 		ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
501527a6266SJeff Kirsher 
502527a6266SJeff Kirsher 		/* delete ACT LED control bits */
503527a6266SJeff Kirsher 		ctrl &= ~PHY_M_FELP_LED1_MSK;
504527a6266SJeff Kirsher 		/* change ACT LED control to blink mode */
505527a6266SJeff Kirsher 		ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
506527a6266SJeff Kirsher 		gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
507527a6266SJeff Kirsher 		break;
508527a6266SJeff Kirsher 
509527a6266SJeff Kirsher 	case CHIP_ID_YUKON_FE_P:
510527a6266SJeff Kirsher 		/* Enable Link Partner Next Page */
511527a6266SJeff Kirsher 		ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
512527a6266SJeff Kirsher 		ctrl |= PHY_M_PC_ENA_LIP_NP;
513527a6266SJeff Kirsher 
514527a6266SJeff Kirsher 		/* disable Energy Detect and enable scrambler */
515527a6266SJeff Kirsher 		ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
516527a6266SJeff Kirsher 		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
517527a6266SJeff Kirsher 
518527a6266SJeff Kirsher 		/* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
519527a6266SJeff Kirsher 		ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
520527a6266SJeff Kirsher 			PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
521527a6266SJeff Kirsher 			PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
522527a6266SJeff Kirsher 
523527a6266SJeff Kirsher 		gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
524527a6266SJeff Kirsher 		break;
525527a6266SJeff Kirsher 
526527a6266SJeff Kirsher 	case CHIP_ID_YUKON_XL:
527527a6266SJeff Kirsher 		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
528527a6266SJeff Kirsher 
529527a6266SJeff Kirsher 		/* select page 3 to access LED control register */
530527a6266SJeff Kirsher 		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
531527a6266SJeff Kirsher 
532527a6266SJeff Kirsher 		/* set LED Function Control register */
533527a6266SJeff Kirsher 		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
534527a6266SJeff Kirsher 			     (PHY_M_LEDC_LOS_CTRL(1) |	/* LINK/ACT */
535527a6266SJeff Kirsher 			      PHY_M_LEDC_INIT_CTRL(7) |	/* 10 Mbps */
536527a6266SJeff Kirsher 			      PHY_M_LEDC_STA1_CTRL(7) |	/* 100 Mbps */
537527a6266SJeff Kirsher 			      PHY_M_LEDC_STA0_CTRL(7)));	/* 1000 Mbps */
538527a6266SJeff Kirsher 
539527a6266SJeff Kirsher 		/* set Polarity Control register */
540527a6266SJeff Kirsher 		gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
541527a6266SJeff Kirsher 			     (PHY_M_POLC_LS1_P_MIX(4) |
542527a6266SJeff Kirsher 			      PHY_M_POLC_IS0_P_MIX(4) |
543527a6266SJeff Kirsher 			      PHY_M_POLC_LOS_CTRL(2) |
544527a6266SJeff Kirsher 			      PHY_M_POLC_INIT_CTRL(2) |
545527a6266SJeff Kirsher 			      PHY_M_POLC_STA1_CTRL(2) |
546527a6266SJeff Kirsher 			      PHY_M_POLC_STA0_CTRL(2)));
547527a6266SJeff Kirsher 
548527a6266SJeff Kirsher 		/* restore page register */
549527a6266SJeff Kirsher 		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
550527a6266SJeff Kirsher 		break;
551527a6266SJeff Kirsher 
552527a6266SJeff Kirsher 	case CHIP_ID_YUKON_EC_U:
553527a6266SJeff Kirsher 	case CHIP_ID_YUKON_EX:
554527a6266SJeff Kirsher 	case CHIP_ID_YUKON_SUPR:
555527a6266SJeff Kirsher 		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
556527a6266SJeff Kirsher 
557527a6266SJeff Kirsher 		/* select page 3 to access LED control register */
558527a6266SJeff Kirsher 		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
559527a6266SJeff Kirsher 
560527a6266SJeff Kirsher 		/* set LED Function Control register */
561527a6266SJeff Kirsher 		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
562527a6266SJeff Kirsher 			     (PHY_M_LEDC_LOS_CTRL(1) |	/* LINK/ACT */
563527a6266SJeff Kirsher 			      PHY_M_LEDC_INIT_CTRL(8) |	/* 10 Mbps */
564527a6266SJeff Kirsher 			      PHY_M_LEDC_STA1_CTRL(7) |	/* 100 Mbps */
565527a6266SJeff Kirsher 			      PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
566527a6266SJeff Kirsher 
567527a6266SJeff Kirsher 		/* set Blink Rate in LED Timer Control Register */
568527a6266SJeff Kirsher 		gm_phy_write(hw, port, PHY_MARV_INT_MASK,
569527a6266SJeff Kirsher 			     ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
570527a6266SJeff Kirsher 		/* restore page register */
571527a6266SJeff Kirsher 		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
572527a6266SJeff Kirsher 		break;
573527a6266SJeff Kirsher 
574527a6266SJeff Kirsher 	default:
575527a6266SJeff Kirsher 		/* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
576527a6266SJeff Kirsher 		ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
577527a6266SJeff Kirsher 
578527a6266SJeff Kirsher 		/* turn off the Rx LED (LED_RX) */
579527a6266SJeff Kirsher 		ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
580527a6266SJeff Kirsher 	}
581527a6266SJeff Kirsher 
582527a6266SJeff Kirsher 	if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
583527a6266SJeff Kirsher 		/* apply fixes in PHY AFE */
584527a6266SJeff Kirsher 		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
585527a6266SJeff Kirsher 
586527a6266SJeff Kirsher 		/* increase differential signal amplitude in 10BASE-T */
587527a6266SJeff Kirsher 		gm_phy_write(hw, port, 0x18, 0xaa99);
588527a6266SJeff Kirsher 		gm_phy_write(hw, port, 0x17, 0x2011);
589527a6266SJeff Kirsher 
590527a6266SJeff Kirsher 		if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
591527a6266SJeff Kirsher 			/* fix for IEEE A/B Symmetry failure in 1000BASE-T */
592527a6266SJeff Kirsher 			gm_phy_write(hw, port, 0x18, 0xa204);
593527a6266SJeff Kirsher 			gm_phy_write(hw, port, 0x17, 0x2002);
594527a6266SJeff Kirsher 		}
595527a6266SJeff Kirsher 
596527a6266SJeff Kirsher 		/* set page register to 0 */
597527a6266SJeff Kirsher 		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
598527a6266SJeff Kirsher 	} else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
599527a6266SJeff Kirsher 		   hw->chip_rev == CHIP_REV_YU_FE2_A0) {
600527a6266SJeff Kirsher 		/* apply workaround for integrated resistors calibration */
601527a6266SJeff Kirsher 		gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
602527a6266SJeff Kirsher 		gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
603527a6266SJeff Kirsher 	} else if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
604527a6266SJeff Kirsher 		/* apply fixes in PHY AFE */
605527a6266SJeff Kirsher 		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
606527a6266SJeff Kirsher 
607527a6266SJeff Kirsher 		/* apply RDAC termination workaround */
608527a6266SJeff Kirsher 		gm_phy_write(hw, port, 24, 0x2800);
609527a6266SJeff Kirsher 		gm_phy_write(hw, port, 23, 0x2001);
610527a6266SJeff Kirsher 
611527a6266SJeff Kirsher 		/* set page register back to 0 */
612527a6266SJeff Kirsher 		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
613527a6266SJeff Kirsher 	} else if (hw->chip_id != CHIP_ID_YUKON_EX &&
614527a6266SJeff Kirsher 		   hw->chip_id < CHIP_ID_YUKON_SUPR) {
615527a6266SJeff Kirsher 		/* no effect on Yukon-XL */
616527a6266SJeff Kirsher 		gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
617527a6266SJeff Kirsher 
618527a6266SJeff Kirsher 		if (!(sky2->flags & SKY2_FLAG_AUTO_SPEED) ||
619527a6266SJeff Kirsher 		    sky2->speed == SPEED_100) {
620527a6266SJeff Kirsher 			/* turn on 100 Mbps LED (LED_LINK100) */
621527a6266SJeff Kirsher 			ledover |= PHY_M_LED_MO_100(MO_LED_ON);
622527a6266SJeff Kirsher 		}
623527a6266SJeff Kirsher 
624527a6266SJeff Kirsher 		if (ledover)
625527a6266SJeff Kirsher 			gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
626527a6266SJeff Kirsher 
627527a6266SJeff Kirsher 	} else if (hw->chip_id == CHIP_ID_YUKON_PRM &&
628527a6266SJeff Kirsher 		   (sky2_read8(hw, B2_MAC_CFG) & 0xf) == 0x7) {
629527a6266SJeff Kirsher 		int i;
630527a6266SJeff Kirsher 		/* This a phy register setup workaround copied from vendor driver. */
631527a6266SJeff Kirsher 		static const struct {
632527a6266SJeff Kirsher 			u16 reg, val;
633527a6266SJeff Kirsher 		} eee_afe[] = {
634527a6266SJeff Kirsher 			{ 0x156, 0x58ce },
635527a6266SJeff Kirsher 			{ 0x153, 0x99eb },
636527a6266SJeff Kirsher 			{ 0x141, 0x8064 },
637527a6266SJeff Kirsher 			/* { 0x155, 0x130b },*/
638527a6266SJeff Kirsher 			{ 0x000, 0x0000 },
639527a6266SJeff Kirsher 			{ 0x151, 0x8433 },
640527a6266SJeff Kirsher 			{ 0x14b, 0x8c44 },
641527a6266SJeff Kirsher 			{ 0x14c, 0x0f90 },
642527a6266SJeff Kirsher 			{ 0x14f, 0x39aa },
643527a6266SJeff Kirsher 			/* { 0x154, 0x2f39 },*/
644527a6266SJeff Kirsher 			{ 0x14d, 0xba33 },
645527a6266SJeff Kirsher 			{ 0x144, 0x0048 },
646527a6266SJeff Kirsher 			{ 0x152, 0x2010 },
647527a6266SJeff Kirsher 			/* { 0x158, 0x1223 },*/
648527a6266SJeff Kirsher 			{ 0x140, 0x4444 },
649527a6266SJeff Kirsher 			{ 0x154, 0x2f3b },
650527a6266SJeff Kirsher 			{ 0x158, 0xb203 },
651527a6266SJeff Kirsher 			{ 0x157, 0x2029 },
652527a6266SJeff Kirsher 		};
653527a6266SJeff Kirsher 
654527a6266SJeff Kirsher 		/* Start Workaround for OptimaEEE Rev.Z0 */
655527a6266SJeff Kirsher 		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00fb);
656527a6266SJeff Kirsher 
657527a6266SJeff Kirsher 		gm_phy_write(hw, port,  1, 0x4099);
658527a6266SJeff Kirsher 		gm_phy_write(hw, port,  3, 0x1120);
659527a6266SJeff Kirsher 		gm_phy_write(hw, port, 11, 0x113c);
660527a6266SJeff Kirsher 		gm_phy_write(hw, port, 14, 0x8100);
661527a6266SJeff Kirsher 		gm_phy_write(hw, port, 15, 0x112a);
662527a6266SJeff Kirsher 		gm_phy_write(hw, port, 17, 0x1008);
663527a6266SJeff Kirsher 
664527a6266SJeff Kirsher 		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00fc);
665527a6266SJeff Kirsher 		gm_phy_write(hw, port,  1, 0x20b0);
666527a6266SJeff Kirsher 
667527a6266SJeff Kirsher 		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
668527a6266SJeff Kirsher 
669527a6266SJeff Kirsher 		for (i = 0; i < ARRAY_SIZE(eee_afe); i++) {
670527a6266SJeff Kirsher 			/* apply AFE settings */
671527a6266SJeff Kirsher 			gm_phy_write(hw, port, 17, eee_afe[i].val);
672527a6266SJeff Kirsher 			gm_phy_write(hw, port, 16, eee_afe[i].reg | 1u<<13);
673527a6266SJeff Kirsher 		}
674527a6266SJeff Kirsher 
675527a6266SJeff Kirsher 		/* End Workaround for OptimaEEE */
676527a6266SJeff Kirsher 		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
677527a6266SJeff Kirsher 
678527a6266SJeff Kirsher 		/* Enable 10Base-Te (EEE) */
679527a6266SJeff Kirsher 		if (hw->chip_id >= CHIP_ID_YUKON_PRM) {
680527a6266SJeff Kirsher 			reg = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
681527a6266SJeff Kirsher 			gm_phy_write(hw, port, PHY_MARV_EXT_CTRL,
682527a6266SJeff Kirsher 				     reg | PHY_M_10B_TE_ENABLE);
683527a6266SJeff Kirsher 		}
684527a6266SJeff Kirsher 	}
685527a6266SJeff Kirsher 
686527a6266SJeff Kirsher 	/* Enable phy interrupt on auto-negotiation complete (or link up) */
687527a6266SJeff Kirsher 	if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
688527a6266SJeff Kirsher 		gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
689527a6266SJeff Kirsher 	else
690527a6266SJeff Kirsher 		gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
691527a6266SJeff Kirsher }
692527a6266SJeff Kirsher 
693527a6266SJeff Kirsher static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
694527a6266SJeff Kirsher static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
695527a6266SJeff Kirsher 
696527a6266SJeff Kirsher static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
697527a6266SJeff Kirsher {
698527a6266SJeff Kirsher 	u32 reg1;
699527a6266SJeff Kirsher 
700527a6266SJeff Kirsher 	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
701527a6266SJeff Kirsher 	reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
702527a6266SJeff Kirsher 	reg1 &= ~phy_power[port];
703527a6266SJeff Kirsher 
704527a6266SJeff Kirsher 	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
705527a6266SJeff Kirsher 		reg1 |= coma_mode[port];
706527a6266SJeff Kirsher 
707527a6266SJeff Kirsher 	sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
708527a6266SJeff Kirsher 	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
709527a6266SJeff Kirsher 	sky2_pci_read32(hw, PCI_DEV_REG1);
710527a6266SJeff Kirsher 
711527a6266SJeff Kirsher 	if (hw->chip_id == CHIP_ID_YUKON_FE)
712527a6266SJeff Kirsher 		gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
713527a6266SJeff Kirsher 	else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
714527a6266SJeff Kirsher 		sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
715527a6266SJeff Kirsher }
716527a6266SJeff Kirsher 
717527a6266SJeff Kirsher static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
718527a6266SJeff Kirsher {
719527a6266SJeff Kirsher 	u32 reg1;
720527a6266SJeff Kirsher 	u16 ctrl;
721527a6266SJeff Kirsher 
722527a6266SJeff Kirsher 	/* release GPHY Control reset */
723527a6266SJeff Kirsher 	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
724527a6266SJeff Kirsher 
725527a6266SJeff Kirsher 	/* release GMAC reset */
726527a6266SJeff Kirsher 	sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
727527a6266SJeff Kirsher 
728527a6266SJeff Kirsher 	if (hw->flags & SKY2_HW_NEWER_PHY) {
729527a6266SJeff Kirsher 		/* select page 2 to access MAC control register */
730527a6266SJeff Kirsher 		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
731527a6266SJeff Kirsher 
732527a6266SJeff Kirsher 		ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
733527a6266SJeff Kirsher 		/* allow GMII Power Down */
734527a6266SJeff Kirsher 		ctrl &= ~PHY_M_MAC_GMIF_PUP;
735527a6266SJeff Kirsher 		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
736527a6266SJeff Kirsher 
737527a6266SJeff Kirsher 		/* set page register back to 0 */
738527a6266SJeff Kirsher 		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
739527a6266SJeff Kirsher 	}
740527a6266SJeff Kirsher 
741527a6266SJeff Kirsher 	/* setup General Purpose Control Register */
742527a6266SJeff Kirsher 	gma_write16(hw, port, GM_GP_CTRL,
743527a6266SJeff Kirsher 		    GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
744527a6266SJeff Kirsher 		    GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
745527a6266SJeff Kirsher 		    GM_GPCR_AU_SPD_DIS);
746527a6266SJeff Kirsher 
747527a6266SJeff Kirsher 	if (hw->chip_id != CHIP_ID_YUKON_EC) {
748527a6266SJeff Kirsher 		if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
749527a6266SJeff Kirsher 			/* select page 2 to access MAC control register */
750527a6266SJeff Kirsher 			gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
751527a6266SJeff Kirsher 
752527a6266SJeff Kirsher 			ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
753527a6266SJeff Kirsher 			/* enable Power Down */
754527a6266SJeff Kirsher 			ctrl |= PHY_M_PC_POW_D_ENA;
755527a6266SJeff Kirsher 			gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
756527a6266SJeff Kirsher 
757527a6266SJeff Kirsher 			/* set page register back to 0 */
758527a6266SJeff Kirsher 			gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
759527a6266SJeff Kirsher 		}
760527a6266SJeff Kirsher 
761527a6266SJeff Kirsher 		/* set IEEE compatible Power Down Mode (dev. #4.99) */
762527a6266SJeff Kirsher 		gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
763527a6266SJeff Kirsher 	}
764527a6266SJeff Kirsher 
765527a6266SJeff Kirsher 	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
766527a6266SJeff Kirsher 	reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
767527a6266SJeff Kirsher 	reg1 |= phy_power[port];		/* set PHY to PowerDown/COMA Mode */
768527a6266SJeff Kirsher 	sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
769527a6266SJeff Kirsher 	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
770527a6266SJeff Kirsher }
771527a6266SJeff Kirsher 
772527a6266SJeff Kirsher /* configure IPG according to used link speed */
773527a6266SJeff Kirsher static void sky2_set_ipg(struct sky2_port *sky2)
774527a6266SJeff Kirsher {
775527a6266SJeff Kirsher 	u16 reg;
776527a6266SJeff Kirsher 
777527a6266SJeff Kirsher 	reg = gma_read16(sky2->hw, sky2->port, GM_SERIAL_MODE);
778527a6266SJeff Kirsher 	reg &= ~GM_SMOD_IPG_MSK;
779527a6266SJeff Kirsher 	if (sky2->speed > SPEED_100)
780527a6266SJeff Kirsher 		reg |= IPG_DATA_VAL(IPG_DATA_DEF_1000);
781527a6266SJeff Kirsher 	else
782527a6266SJeff Kirsher 		reg |= IPG_DATA_VAL(IPG_DATA_DEF_10_100);
783527a6266SJeff Kirsher 	gma_write16(sky2->hw, sky2->port, GM_SERIAL_MODE, reg);
784527a6266SJeff Kirsher }
785527a6266SJeff Kirsher 
786527a6266SJeff Kirsher /* Enable Rx/Tx */
787527a6266SJeff Kirsher static void sky2_enable_rx_tx(struct sky2_port *sky2)
788527a6266SJeff Kirsher {
789527a6266SJeff Kirsher 	struct sky2_hw *hw = sky2->hw;
790527a6266SJeff Kirsher 	unsigned port = sky2->port;
791527a6266SJeff Kirsher 	u16 reg;
792527a6266SJeff Kirsher 
793527a6266SJeff Kirsher 	reg = gma_read16(hw, port, GM_GP_CTRL);
794527a6266SJeff Kirsher 	reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
795527a6266SJeff Kirsher 	gma_write16(hw, port, GM_GP_CTRL, reg);
796527a6266SJeff Kirsher }
797527a6266SJeff Kirsher 
798527a6266SJeff Kirsher /* Force a renegotiation */
799527a6266SJeff Kirsher static void sky2_phy_reinit(struct sky2_port *sky2)
800527a6266SJeff Kirsher {
801527a6266SJeff Kirsher 	spin_lock_bh(&sky2->phy_lock);
802527a6266SJeff Kirsher 	sky2_phy_init(sky2->hw, sky2->port);
803527a6266SJeff Kirsher 	sky2_enable_rx_tx(sky2);
804527a6266SJeff Kirsher 	spin_unlock_bh(&sky2->phy_lock);
805527a6266SJeff Kirsher }
806527a6266SJeff Kirsher 
807527a6266SJeff Kirsher /* Put device in state to listen for Wake On Lan */
808527a6266SJeff Kirsher static void sky2_wol_init(struct sky2_port *sky2)
809527a6266SJeff Kirsher {
810527a6266SJeff Kirsher 	struct sky2_hw *hw = sky2->hw;
811527a6266SJeff Kirsher 	unsigned port = sky2->port;
812527a6266SJeff Kirsher 	enum flow_control save_mode;
813527a6266SJeff Kirsher 	u16 ctrl;
814527a6266SJeff Kirsher 
815527a6266SJeff Kirsher 	/* Bring hardware out of reset */
816527a6266SJeff Kirsher 	sky2_write16(hw, B0_CTST, CS_RST_CLR);
817527a6266SJeff Kirsher 	sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
818527a6266SJeff Kirsher 
819527a6266SJeff Kirsher 	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
820527a6266SJeff Kirsher 	sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
821527a6266SJeff Kirsher 
822527a6266SJeff Kirsher 	/* Force to 10/100
823527a6266SJeff Kirsher 	 * sky2_reset will re-enable on resume
824527a6266SJeff Kirsher 	 */
825527a6266SJeff Kirsher 	save_mode = sky2->flow_mode;
826527a6266SJeff Kirsher 	ctrl = sky2->advertising;
827527a6266SJeff Kirsher 
828527a6266SJeff Kirsher 	sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
829527a6266SJeff Kirsher 	sky2->flow_mode = FC_NONE;
830527a6266SJeff Kirsher 
831527a6266SJeff Kirsher 	spin_lock_bh(&sky2->phy_lock);
832527a6266SJeff Kirsher 	sky2_phy_power_up(hw, port);
833527a6266SJeff Kirsher 	sky2_phy_init(hw, port);
834527a6266SJeff Kirsher 	spin_unlock_bh(&sky2->phy_lock);
835527a6266SJeff Kirsher 
836527a6266SJeff Kirsher 	sky2->flow_mode = save_mode;
837527a6266SJeff Kirsher 	sky2->advertising = ctrl;
838527a6266SJeff Kirsher 
839527a6266SJeff Kirsher 	/* Set GMAC to no flow control and auto update for speed/duplex */
840527a6266SJeff Kirsher 	gma_write16(hw, port, GM_GP_CTRL,
841527a6266SJeff Kirsher 		    GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
842527a6266SJeff Kirsher 		    GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
843527a6266SJeff Kirsher 
844527a6266SJeff Kirsher 	/* Set WOL address */
845527a6266SJeff Kirsher 	memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
846527a6266SJeff Kirsher 		    sky2->netdev->dev_addr, ETH_ALEN);
847527a6266SJeff Kirsher 
848527a6266SJeff Kirsher 	/* Turn on appropriate WOL control bits */
849527a6266SJeff Kirsher 	sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
850527a6266SJeff Kirsher 	ctrl = 0;
851527a6266SJeff Kirsher 	if (sky2->wol & WAKE_PHY)
852527a6266SJeff Kirsher 		ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
853527a6266SJeff Kirsher 	else
854527a6266SJeff Kirsher 		ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
855527a6266SJeff Kirsher 
856527a6266SJeff Kirsher 	if (sky2->wol & WAKE_MAGIC)
857527a6266SJeff Kirsher 		ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
858527a6266SJeff Kirsher 	else
859527a6266SJeff Kirsher 		ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
860527a6266SJeff Kirsher 
861527a6266SJeff Kirsher 	ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
862527a6266SJeff Kirsher 	sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
863527a6266SJeff Kirsher 
864527a6266SJeff Kirsher 	/* Disable PiG firmware */
865527a6266SJeff Kirsher 	sky2_write16(hw, B0_CTST, Y2_HW_WOL_OFF);
866527a6266SJeff Kirsher 
8675676cc7bSstephen hemminger 	/* Needed by some broken BIOSes, use PCI rather than PCI-e for WOL */
8685676cc7bSstephen hemminger 	if (legacy_pme) {
8695676cc7bSstephen hemminger 		u32 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
8705676cc7bSstephen hemminger 		reg1 |= PCI_Y2_PME_LEGACY;
8715676cc7bSstephen hemminger 		sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
8725676cc7bSstephen hemminger 	}
8735676cc7bSstephen hemminger 
874527a6266SJeff Kirsher 	/* block receiver */
875527a6266SJeff Kirsher 	sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
876f9687c44Sstephen hemminger 	sky2_read32(hw, B0_CTST);
877527a6266SJeff Kirsher }
878527a6266SJeff Kirsher 
879527a6266SJeff Kirsher static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
880527a6266SJeff Kirsher {
881527a6266SJeff Kirsher 	struct net_device *dev = hw->dev[port];
882527a6266SJeff Kirsher 
883527a6266SJeff Kirsher 	if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
884527a6266SJeff Kirsher 	      hw->chip_rev != CHIP_REV_YU_EX_A0) ||
885527a6266SJeff Kirsher 	     hw->chip_id >= CHIP_ID_YUKON_FE_P) {
886527a6266SJeff Kirsher 		/* Yukon-Extreme B0 and further Extreme devices */
887527a6266SJeff Kirsher 		sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
888527a6266SJeff Kirsher 	} else if (dev->mtu > ETH_DATA_LEN) {
889527a6266SJeff Kirsher 		/* set Tx GMAC FIFO Almost Empty Threshold */
890527a6266SJeff Kirsher 		sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
891527a6266SJeff Kirsher 			     (ECU_JUMBO_WM << 16) | ECU_AE_THR);
892527a6266SJeff Kirsher 
893527a6266SJeff Kirsher 		sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
894527a6266SJeff Kirsher 	} else
895527a6266SJeff Kirsher 		sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
896527a6266SJeff Kirsher }
897527a6266SJeff Kirsher 
898527a6266SJeff Kirsher static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
899527a6266SJeff Kirsher {
900527a6266SJeff Kirsher 	struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
901527a6266SJeff Kirsher 	u16 reg;
902527a6266SJeff Kirsher 	u32 rx_reg;
903527a6266SJeff Kirsher 	int i;
904527a6266SJeff Kirsher 	const u8 *addr = hw->dev[port]->dev_addr;
905527a6266SJeff Kirsher 
906527a6266SJeff Kirsher 	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
907527a6266SJeff Kirsher 	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
908527a6266SJeff Kirsher 
909527a6266SJeff Kirsher 	sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
910527a6266SJeff Kirsher 
911527a6266SJeff Kirsher 	if (hw->chip_id == CHIP_ID_YUKON_XL &&
912527a6266SJeff Kirsher 	    hw->chip_rev == CHIP_REV_YU_XL_A0 &&
913527a6266SJeff Kirsher 	    port == 1) {
914527a6266SJeff Kirsher 		/* WA DEV_472 -- looks like crossed wires on port 2 */
915527a6266SJeff Kirsher 		/* clear GMAC 1 Control reset */
916527a6266SJeff Kirsher 		sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
917527a6266SJeff Kirsher 		do {
918527a6266SJeff Kirsher 			sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
919527a6266SJeff Kirsher 			sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
920527a6266SJeff Kirsher 		} while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
921527a6266SJeff Kirsher 			 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
922527a6266SJeff Kirsher 			 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
923527a6266SJeff Kirsher 	}
924527a6266SJeff Kirsher 
925527a6266SJeff Kirsher 	sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
926527a6266SJeff Kirsher 
927527a6266SJeff Kirsher 	/* Enable Transmit FIFO Underrun */
928527a6266SJeff Kirsher 	sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
929527a6266SJeff Kirsher 
930527a6266SJeff Kirsher 	spin_lock_bh(&sky2->phy_lock);
931527a6266SJeff Kirsher 	sky2_phy_power_up(hw, port);
932527a6266SJeff Kirsher 	sky2_phy_init(hw, port);
933527a6266SJeff Kirsher 	spin_unlock_bh(&sky2->phy_lock);
934527a6266SJeff Kirsher 
935527a6266SJeff Kirsher 	/* MIB clear */
936527a6266SJeff Kirsher 	reg = gma_read16(hw, port, GM_PHY_ADDR);
937527a6266SJeff Kirsher 	gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
938527a6266SJeff Kirsher 
939527a6266SJeff Kirsher 	for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
940527a6266SJeff Kirsher 		gma_read16(hw, port, i);
941527a6266SJeff Kirsher 	gma_write16(hw, port, GM_PHY_ADDR, reg);
942527a6266SJeff Kirsher 
943527a6266SJeff Kirsher 	/* transmit control */
944527a6266SJeff Kirsher 	gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
945527a6266SJeff Kirsher 
946527a6266SJeff Kirsher 	/* receive control reg: unicast + multicast + no FCS  */
947527a6266SJeff Kirsher 	gma_write16(hw, port, GM_RX_CTRL,
948527a6266SJeff Kirsher 		    GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
949527a6266SJeff Kirsher 
950527a6266SJeff Kirsher 	/* transmit flow control */
951527a6266SJeff Kirsher 	gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
952527a6266SJeff Kirsher 
953527a6266SJeff Kirsher 	/* transmit parameter */
954527a6266SJeff Kirsher 	gma_write16(hw, port, GM_TX_PARAM,
955527a6266SJeff Kirsher 		    TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
956527a6266SJeff Kirsher 		    TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
957527a6266SJeff Kirsher 		    TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
958527a6266SJeff Kirsher 		    TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
959527a6266SJeff Kirsher 
960527a6266SJeff Kirsher 	/* serial mode register */
961527a6266SJeff Kirsher 	reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
962527a6266SJeff Kirsher 		GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF_1000);
963527a6266SJeff Kirsher 
964527a6266SJeff Kirsher 	if (hw->dev[port]->mtu > ETH_DATA_LEN)
965527a6266SJeff Kirsher 		reg |= GM_SMOD_JUMBO_ENA;
966527a6266SJeff Kirsher 
967527a6266SJeff Kirsher 	if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
968527a6266SJeff Kirsher 	    hw->chip_rev == CHIP_REV_YU_EC_U_B1)
969527a6266SJeff Kirsher 		reg |= GM_NEW_FLOW_CTRL;
970527a6266SJeff Kirsher 
971527a6266SJeff Kirsher 	gma_write16(hw, port, GM_SERIAL_MODE, reg);
972527a6266SJeff Kirsher 
973527a6266SJeff Kirsher 	/* virtual address for data */
974527a6266SJeff Kirsher 	gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
975527a6266SJeff Kirsher 
976527a6266SJeff Kirsher 	/* physical address: used for pause frames */
977527a6266SJeff Kirsher 	gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
978527a6266SJeff Kirsher 
979527a6266SJeff Kirsher 	/* ignore counter overflows */
980527a6266SJeff Kirsher 	gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
981527a6266SJeff Kirsher 	gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
982527a6266SJeff Kirsher 	gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
983527a6266SJeff Kirsher 
984527a6266SJeff Kirsher 	/* Configure Rx MAC FIFO */
985527a6266SJeff Kirsher 	sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
986527a6266SJeff Kirsher 	rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
987527a6266SJeff Kirsher 	if (hw->chip_id == CHIP_ID_YUKON_EX ||
988527a6266SJeff Kirsher 	    hw->chip_id == CHIP_ID_YUKON_FE_P)
989527a6266SJeff Kirsher 		rx_reg |= GMF_RX_OVER_ON;
990527a6266SJeff Kirsher 
991527a6266SJeff Kirsher 	sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
992527a6266SJeff Kirsher 
993527a6266SJeff Kirsher 	if (hw->chip_id == CHIP_ID_YUKON_XL) {
994527a6266SJeff Kirsher 		/* Hardware errata - clear flush mask */
995527a6266SJeff Kirsher 		sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
996527a6266SJeff Kirsher 	} else {
997527a6266SJeff Kirsher 		/* Flush Rx MAC FIFO on any flow control or error */
998527a6266SJeff Kirsher 		sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
999527a6266SJeff Kirsher 	}
1000527a6266SJeff Kirsher 
1001527a6266SJeff Kirsher 	/* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug  */
1002527a6266SJeff Kirsher 	reg = RX_GMF_FL_THR_DEF + 1;
1003527a6266SJeff Kirsher 	/* Another magic mystery workaround from sk98lin */
1004527a6266SJeff Kirsher 	if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
1005527a6266SJeff Kirsher 	    hw->chip_rev == CHIP_REV_YU_FE2_A0)
1006527a6266SJeff Kirsher 		reg = 0x178;
1007527a6266SJeff Kirsher 	sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
1008527a6266SJeff Kirsher 
1009527a6266SJeff Kirsher 	/* Configure Tx MAC FIFO */
1010527a6266SJeff Kirsher 	sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
1011527a6266SJeff Kirsher 	sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
1012527a6266SJeff Kirsher 
1013527a6266SJeff Kirsher 	/* On chips without ram buffer, pause is controlled by MAC level */
1014527a6266SJeff Kirsher 	if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
1015527a6266SJeff Kirsher 		/* Pause threshold is scaled by 8 in bytes */
1016527a6266SJeff Kirsher 		if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
1017527a6266SJeff Kirsher 		    hw->chip_rev == CHIP_REV_YU_FE2_A0)
1018527a6266SJeff Kirsher 			reg = 1568 / 8;
1019527a6266SJeff Kirsher 		else
1020527a6266SJeff Kirsher 			reg = 1024 / 8;
1021527a6266SJeff Kirsher 		sky2_write16(hw, SK_REG(port, RX_GMF_UP_THR), reg);
1022527a6266SJeff Kirsher 		sky2_write16(hw, SK_REG(port, RX_GMF_LP_THR), 768 / 8);
1023527a6266SJeff Kirsher 
1024527a6266SJeff Kirsher 		sky2_set_tx_stfwd(hw, port);
1025527a6266SJeff Kirsher 	}
1026527a6266SJeff Kirsher 
1027527a6266SJeff Kirsher 	if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
1028527a6266SJeff Kirsher 	    hw->chip_rev == CHIP_REV_YU_FE2_A0) {
1029527a6266SJeff Kirsher 		/* disable dynamic watermark */
1030527a6266SJeff Kirsher 		reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
1031527a6266SJeff Kirsher 		reg &= ~TX_DYN_WM_ENA;
1032527a6266SJeff Kirsher 		sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
1033527a6266SJeff Kirsher 	}
1034527a6266SJeff Kirsher }
1035527a6266SJeff Kirsher 
1036527a6266SJeff Kirsher /* Assign Ram Buffer allocation to queue */
1037527a6266SJeff Kirsher static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
1038527a6266SJeff Kirsher {
1039527a6266SJeff Kirsher 	u32 end;
1040527a6266SJeff Kirsher 
1041527a6266SJeff Kirsher 	/* convert from K bytes to qwords used for hw register */
1042527a6266SJeff Kirsher 	start *= 1024/8;
1043527a6266SJeff Kirsher 	space *= 1024/8;
1044527a6266SJeff Kirsher 	end = start + space - 1;
1045527a6266SJeff Kirsher 
1046527a6266SJeff Kirsher 	sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
1047527a6266SJeff Kirsher 	sky2_write32(hw, RB_ADDR(q, RB_START), start);
1048527a6266SJeff Kirsher 	sky2_write32(hw, RB_ADDR(q, RB_END), end);
1049527a6266SJeff Kirsher 	sky2_write32(hw, RB_ADDR(q, RB_WP), start);
1050527a6266SJeff Kirsher 	sky2_write32(hw, RB_ADDR(q, RB_RP), start);
1051527a6266SJeff Kirsher 
1052527a6266SJeff Kirsher 	if (q == Q_R1 || q == Q_R2) {
1053527a6266SJeff Kirsher 		u32 tp = space - space/4;
1054527a6266SJeff Kirsher 
1055527a6266SJeff Kirsher 		/* On receive queue's set the thresholds
1056527a6266SJeff Kirsher 		 * give receiver priority when > 3/4 full
1057527a6266SJeff Kirsher 		 * send pause when down to 2K
1058527a6266SJeff Kirsher 		 */
1059527a6266SJeff Kirsher 		sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
1060527a6266SJeff Kirsher 		sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
1061527a6266SJeff Kirsher 
106274f9f42cSMirko Lindner 		tp = space - 8192/8;
1063527a6266SJeff Kirsher 		sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
1064527a6266SJeff Kirsher 		sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
1065527a6266SJeff Kirsher 	} else {
1066527a6266SJeff Kirsher 		/* Enable store & forward on Tx queue's because
1067527a6266SJeff Kirsher 		 * Tx FIFO is only 1K on Yukon
1068527a6266SJeff Kirsher 		 */
1069527a6266SJeff Kirsher 		sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
1070527a6266SJeff Kirsher 	}
1071527a6266SJeff Kirsher 
1072527a6266SJeff Kirsher 	sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
1073527a6266SJeff Kirsher 	sky2_read8(hw, RB_ADDR(q, RB_CTRL));
1074527a6266SJeff Kirsher }
1075527a6266SJeff Kirsher 
1076527a6266SJeff Kirsher /* Setup Bus Memory Interface */
1077527a6266SJeff Kirsher static void sky2_qset(struct sky2_hw *hw, u16 q)
1078527a6266SJeff Kirsher {
1079527a6266SJeff Kirsher 	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
1080527a6266SJeff Kirsher 	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
1081527a6266SJeff Kirsher 	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
1082527a6266SJeff Kirsher 	sky2_write32(hw, Q_ADDR(q, Q_WM),  BMU_WM_DEFAULT);
1083527a6266SJeff Kirsher }
1084527a6266SJeff Kirsher 
1085527a6266SJeff Kirsher /* Setup prefetch unit registers. This is the interface between
1086527a6266SJeff Kirsher  * hardware and driver list elements
1087527a6266SJeff Kirsher  */
1088527a6266SJeff Kirsher static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
1089527a6266SJeff Kirsher 			       dma_addr_t addr, u32 last)
1090527a6266SJeff Kirsher {
1091527a6266SJeff Kirsher 	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
1092527a6266SJeff Kirsher 	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
1093527a6266SJeff Kirsher 	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
1094527a6266SJeff Kirsher 	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
1095527a6266SJeff Kirsher 	sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
1096527a6266SJeff Kirsher 	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
1097527a6266SJeff Kirsher 
1098527a6266SJeff Kirsher 	sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
1099527a6266SJeff Kirsher }
1100527a6266SJeff Kirsher 
1101527a6266SJeff Kirsher static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
1102527a6266SJeff Kirsher {
1103527a6266SJeff Kirsher 	struct sky2_tx_le *le = sky2->tx_le + *slot;
1104527a6266SJeff Kirsher 
1105527a6266SJeff Kirsher 	*slot = RING_NEXT(*slot, sky2->tx_ring_size);
1106527a6266SJeff Kirsher 	le->ctrl = 0;
1107527a6266SJeff Kirsher 	return le;
1108527a6266SJeff Kirsher }
1109527a6266SJeff Kirsher 
1110527a6266SJeff Kirsher static void tx_init(struct sky2_port *sky2)
1111527a6266SJeff Kirsher {
1112527a6266SJeff Kirsher 	struct sky2_tx_le *le;
1113527a6266SJeff Kirsher 
1114527a6266SJeff Kirsher 	sky2->tx_prod = sky2->tx_cons = 0;
1115527a6266SJeff Kirsher 	sky2->tx_tcpsum = 0;
1116527a6266SJeff Kirsher 	sky2->tx_last_mss = 0;
1117ec2a5466Sstephen hemminger 	netdev_reset_queue(sky2->netdev);
1118527a6266SJeff Kirsher 
1119527a6266SJeff Kirsher 	le = get_tx_le(sky2, &sky2->tx_prod);
1120527a6266SJeff Kirsher 	le->addr = 0;
1121527a6266SJeff Kirsher 	le->opcode = OP_ADDR64 | HW_OWNER;
1122527a6266SJeff Kirsher 	sky2->tx_last_upper = 0;
1123527a6266SJeff Kirsher }
1124527a6266SJeff Kirsher 
1125527a6266SJeff Kirsher /* Update chip's next pointer */
1126527a6266SJeff Kirsher static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
1127527a6266SJeff Kirsher {
1128527a6266SJeff Kirsher 	/* Make sure write' to descriptors are complete before we tell hardware */
1129527a6266SJeff Kirsher 	wmb();
1130527a6266SJeff Kirsher 	sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
1131527a6266SJeff Kirsher }
1132527a6266SJeff Kirsher 
1133527a6266SJeff Kirsher 
1134527a6266SJeff Kirsher static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
1135527a6266SJeff Kirsher {
1136527a6266SJeff Kirsher 	struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
1137527a6266SJeff Kirsher 	sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
1138527a6266SJeff Kirsher 	le->ctrl = 0;
1139527a6266SJeff Kirsher 	return le;
1140527a6266SJeff Kirsher }
1141527a6266SJeff Kirsher 
1142527a6266SJeff Kirsher static unsigned sky2_get_rx_threshold(struct sky2_port *sky2)
1143527a6266SJeff Kirsher {
1144527a6266SJeff Kirsher 	unsigned size;
1145527a6266SJeff Kirsher 
1146527a6266SJeff Kirsher 	/* Space needed for frame data + headers rounded up */
1147527a6266SJeff Kirsher 	size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
1148527a6266SJeff Kirsher 
1149527a6266SJeff Kirsher 	/* Stopping point for hardware truncation */
1150527a6266SJeff Kirsher 	return (size - 8) / sizeof(u32);
1151527a6266SJeff Kirsher }
1152527a6266SJeff Kirsher 
1153527a6266SJeff Kirsher static unsigned sky2_get_rx_data_size(struct sky2_port *sky2)
1154527a6266SJeff Kirsher {
1155527a6266SJeff Kirsher 	struct rx_ring_info *re;
1156527a6266SJeff Kirsher 	unsigned size;
1157527a6266SJeff Kirsher 
1158527a6266SJeff Kirsher 	/* Space needed for frame data + headers rounded up */
1159527a6266SJeff Kirsher 	size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
1160527a6266SJeff Kirsher 
1161527a6266SJeff Kirsher 	sky2->rx_nfrags = size >> PAGE_SHIFT;
1162527a6266SJeff Kirsher 	BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1163527a6266SJeff Kirsher 
1164527a6266SJeff Kirsher 	/* Compute residue after pages */
1165527a6266SJeff Kirsher 	size -= sky2->rx_nfrags << PAGE_SHIFT;
1166527a6266SJeff Kirsher 
1167527a6266SJeff Kirsher 	/* Optimize to handle small packets and headers */
1168527a6266SJeff Kirsher 	if (size < copybreak)
1169527a6266SJeff Kirsher 		size = copybreak;
1170527a6266SJeff Kirsher 	if (size < ETH_HLEN)
1171527a6266SJeff Kirsher 		size = ETH_HLEN;
1172527a6266SJeff Kirsher 
1173527a6266SJeff Kirsher 	return size;
1174527a6266SJeff Kirsher }
1175527a6266SJeff Kirsher 
1176527a6266SJeff Kirsher /* Build description to hardware for one receive segment */
1177527a6266SJeff Kirsher static void sky2_rx_add(struct sky2_port *sky2, u8 op,
1178527a6266SJeff Kirsher 			dma_addr_t map, unsigned len)
1179527a6266SJeff Kirsher {
1180527a6266SJeff Kirsher 	struct sky2_rx_le *le;
1181527a6266SJeff Kirsher 
1182527a6266SJeff Kirsher 	if (sizeof(dma_addr_t) > sizeof(u32)) {
1183527a6266SJeff Kirsher 		le = sky2_next_rx(sky2);
1184527a6266SJeff Kirsher 		le->addr = cpu_to_le32(upper_32_bits(map));
1185527a6266SJeff Kirsher 		le->opcode = OP_ADDR64 | HW_OWNER;
1186527a6266SJeff Kirsher 	}
1187527a6266SJeff Kirsher 
1188527a6266SJeff Kirsher 	le = sky2_next_rx(sky2);
1189527a6266SJeff Kirsher 	le->addr = cpu_to_le32(lower_32_bits(map));
1190527a6266SJeff Kirsher 	le->length = cpu_to_le16(len);
1191527a6266SJeff Kirsher 	le->opcode = op | HW_OWNER;
1192527a6266SJeff Kirsher }
1193527a6266SJeff Kirsher 
1194527a6266SJeff Kirsher /* Build description to hardware for one possibly fragmented skb */
1195527a6266SJeff Kirsher static void sky2_rx_submit(struct sky2_port *sky2,
1196527a6266SJeff Kirsher 			   const struct rx_ring_info *re)
1197527a6266SJeff Kirsher {
1198527a6266SJeff Kirsher 	int i;
1199527a6266SJeff Kirsher 
1200527a6266SJeff Kirsher 	sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
1201527a6266SJeff Kirsher 
1202527a6266SJeff Kirsher 	for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
1203527a6266SJeff Kirsher 		sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
1204527a6266SJeff Kirsher }
1205527a6266SJeff Kirsher 
1206527a6266SJeff Kirsher 
1207527a6266SJeff Kirsher static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
1208527a6266SJeff Kirsher 			    unsigned size)
1209527a6266SJeff Kirsher {
1210527a6266SJeff Kirsher 	struct sk_buff *skb = re->skb;
1211527a6266SJeff Kirsher 	int i;
1212527a6266SJeff Kirsher 
1213c86768cfSChristophe JAILLET 	re->data_addr = dma_map_single(&pdev->dev, skb->data, size,
1214c86768cfSChristophe JAILLET 				       DMA_FROM_DEVICE);
1215c86768cfSChristophe JAILLET 	if (dma_mapping_error(&pdev->dev, re->data_addr))
1216527a6266SJeff Kirsher 		goto mapping_error;
1217527a6266SJeff Kirsher 
1218527a6266SJeff Kirsher 	dma_unmap_len_set(re, data_size, size);
1219527a6266SJeff Kirsher 
1220527a6266SJeff Kirsher 	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
12219e903e08SEric Dumazet 		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1222527a6266SJeff Kirsher 
1223950a5a4fSIan Campbell 		re->frag_addr[i] = skb_frag_dma_map(&pdev->dev, frag, 0,
12249e903e08SEric Dumazet 						    skb_frag_size(frag),
12255d6bcdfeSIan Campbell 						    DMA_FROM_DEVICE);
1226527a6266SJeff Kirsher 
12275d6bcdfeSIan Campbell 		if (dma_mapping_error(&pdev->dev, re->frag_addr[i]))
1228527a6266SJeff Kirsher 			goto map_page_error;
1229527a6266SJeff Kirsher 	}
1230527a6266SJeff Kirsher 	return 0;
1231527a6266SJeff Kirsher 
1232527a6266SJeff Kirsher map_page_error:
1233527a6266SJeff Kirsher 	while (--i >= 0) {
1234c86768cfSChristophe JAILLET 		dma_unmap_page(&pdev->dev, re->frag_addr[i],
12359e903e08SEric Dumazet 			       skb_frag_size(&skb_shinfo(skb)->frags[i]),
1236c86768cfSChristophe JAILLET 			       DMA_FROM_DEVICE);
1237527a6266SJeff Kirsher 	}
1238527a6266SJeff Kirsher 
1239c86768cfSChristophe JAILLET 	dma_unmap_single(&pdev->dev, re->data_addr,
1240c86768cfSChristophe JAILLET 			 dma_unmap_len(re, data_size), DMA_FROM_DEVICE);
1241527a6266SJeff Kirsher 
1242527a6266SJeff Kirsher mapping_error:
1243527a6266SJeff Kirsher 	if (net_ratelimit())
1244527a6266SJeff Kirsher 		dev_warn(&pdev->dev, "%s: rx mapping error\n",
1245527a6266SJeff Kirsher 			 skb->dev->name);
1246527a6266SJeff Kirsher 	return -EIO;
1247527a6266SJeff Kirsher }
1248527a6266SJeff Kirsher 
1249527a6266SJeff Kirsher static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
1250527a6266SJeff Kirsher {
1251527a6266SJeff Kirsher 	struct sk_buff *skb = re->skb;
1252527a6266SJeff Kirsher 	int i;
1253527a6266SJeff Kirsher 
1254c86768cfSChristophe JAILLET 	dma_unmap_single(&pdev->dev, re->data_addr,
1255c86768cfSChristophe JAILLET 			 dma_unmap_len(re, data_size), DMA_FROM_DEVICE);
1256527a6266SJeff Kirsher 
1257527a6266SJeff Kirsher 	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1258c86768cfSChristophe JAILLET 		dma_unmap_page(&pdev->dev, re->frag_addr[i],
12599e903e08SEric Dumazet 			       skb_frag_size(&skb_shinfo(skb)->frags[i]),
1260c86768cfSChristophe JAILLET 			       DMA_FROM_DEVICE);
1261527a6266SJeff Kirsher }
1262527a6266SJeff Kirsher 
1263527a6266SJeff Kirsher /* Tell chip where to start receive checksum.
1264527a6266SJeff Kirsher  * Actually has two checksums, but set both same to avoid possible byte
1265527a6266SJeff Kirsher  * order problems.
1266527a6266SJeff Kirsher  */
1267527a6266SJeff Kirsher static void rx_set_checksum(struct sky2_port *sky2)
1268527a6266SJeff Kirsher {
1269527a6266SJeff Kirsher 	struct sky2_rx_le *le = sky2_next_rx(sky2);
1270527a6266SJeff Kirsher 
1271527a6266SJeff Kirsher 	le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1272527a6266SJeff Kirsher 	le->ctrl = 0;
1273527a6266SJeff Kirsher 	le->opcode = OP_TCPSTART | HW_OWNER;
1274527a6266SJeff Kirsher 
1275527a6266SJeff Kirsher 	sky2_write32(sky2->hw,
1276527a6266SJeff Kirsher 		     Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1277527a6266SJeff Kirsher 		     (sky2->netdev->features & NETIF_F_RXCSUM)
1278527a6266SJeff Kirsher 		     ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
1279527a6266SJeff Kirsher }
1280527a6266SJeff Kirsher 
1281527a6266SJeff Kirsher /* Enable/disable receive hash calculation (RSS) */
1282c8f44affSMichał Mirosław static void rx_set_rss(struct net_device *dev, netdev_features_t features)
1283527a6266SJeff Kirsher {
1284527a6266SJeff Kirsher 	struct sky2_port *sky2 = netdev_priv(dev);
1285527a6266SJeff Kirsher 	struct sky2_hw *hw = sky2->hw;
1286527a6266SJeff Kirsher 	int i, nkeys = 4;
1287527a6266SJeff Kirsher 
1288527a6266SJeff Kirsher 	/* Supports IPv6 and other modes */
1289527a6266SJeff Kirsher 	if (hw->flags & SKY2_HW_NEW_LE) {
1290527a6266SJeff Kirsher 		nkeys = 10;
1291527a6266SJeff Kirsher 		sky2_write32(hw, SK_REG(sky2->port, RSS_CFG), HASH_ALL);
1292527a6266SJeff Kirsher 	}
1293527a6266SJeff Kirsher 
1294527a6266SJeff Kirsher 	/* Program RSS initial values */
1295527a6266SJeff Kirsher 	if (features & NETIF_F_RXHASH) {
12962e95b2a8SIan Morris 		u32 rss_key[10];
12972e95b2a8SIan Morris 
12982e95b2a8SIan Morris 		netdev_rss_key_fill(rss_key, sizeof(rss_key));
1299527a6266SJeff Kirsher 		for (i = 0; i < nkeys; i++)
1300527a6266SJeff Kirsher 			sky2_write32(hw, SK_REG(sky2->port, RSS_KEY + i * 4),
13012e95b2a8SIan Morris 				     rss_key[i]);
1302527a6266SJeff Kirsher 
1303527a6266SJeff Kirsher 		/* Need to turn on (undocumented) flag to make hashing work  */
1304527a6266SJeff Kirsher 		sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T),
1305527a6266SJeff Kirsher 			     RX_STFW_ENA);
1306527a6266SJeff Kirsher 
1307527a6266SJeff Kirsher 		sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1308527a6266SJeff Kirsher 			     BMU_ENA_RX_RSS_HASH);
1309527a6266SJeff Kirsher 	} else
1310527a6266SJeff Kirsher 		sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1311527a6266SJeff Kirsher 			     BMU_DIS_RX_RSS_HASH);
1312527a6266SJeff Kirsher }
1313527a6266SJeff Kirsher 
1314527a6266SJeff Kirsher /*
1315527a6266SJeff Kirsher  * The RX Stop command will not work for Yukon-2 if the BMU does not
1316527a6266SJeff Kirsher  * reach the end of packet and since we can't make sure that we have
1317527a6266SJeff Kirsher  * incoming data, we must reset the BMU while it is not doing a DMA
1318527a6266SJeff Kirsher  * transfer. Since it is possible that the RX path is still active,
1319527a6266SJeff Kirsher  * the RX RAM buffer will be stopped first, so any possible incoming
1320527a6266SJeff Kirsher  * data will not trigger a DMA. After the RAM buffer is stopped, the
1321527a6266SJeff Kirsher  * BMU is polled until any DMA in progress is ended and only then it
1322527a6266SJeff Kirsher  * will be reset.
1323527a6266SJeff Kirsher  */
1324527a6266SJeff Kirsher static void sky2_rx_stop(struct sky2_port *sky2)
1325527a6266SJeff Kirsher {
1326527a6266SJeff Kirsher 	struct sky2_hw *hw = sky2->hw;
1327527a6266SJeff Kirsher 	unsigned rxq = rxqaddr[sky2->port];
1328527a6266SJeff Kirsher 	int i;
1329527a6266SJeff Kirsher 
1330527a6266SJeff Kirsher 	/* disable the RAM Buffer receive queue */
1331527a6266SJeff Kirsher 	sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1332527a6266SJeff Kirsher 
1333527a6266SJeff Kirsher 	for (i = 0; i < 0xffff; i++)
1334527a6266SJeff Kirsher 		if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1335527a6266SJeff Kirsher 		    == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1336527a6266SJeff Kirsher 			goto stopped;
1337527a6266SJeff Kirsher 
1338527a6266SJeff Kirsher 	netdev_warn(sky2->netdev, "receiver stop failed\n");
1339527a6266SJeff Kirsher stopped:
1340527a6266SJeff Kirsher 	sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1341527a6266SJeff Kirsher 
1342527a6266SJeff Kirsher 	/* reset the Rx prefetch unit */
1343527a6266SJeff Kirsher 	sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
1344527a6266SJeff Kirsher }
1345527a6266SJeff Kirsher 
1346527a6266SJeff Kirsher /* Clean out receive buffer area, assumes receiver hardware stopped */
1347527a6266SJeff Kirsher static void sky2_rx_clean(struct sky2_port *sky2)
1348527a6266SJeff Kirsher {
1349527a6266SJeff Kirsher 	unsigned i;
1350527a6266SJeff Kirsher 
1351799d2fffSMirko Lindner 	if (sky2->rx_le)
1352527a6266SJeff Kirsher 		memset(sky2->rx_le, 0, RX_LE_BYTES);
1353799d2fffSMirko Lindner 
1354527a6266SJeff Kirsher 	for (i = 0; i < sky2->rx_pending; i++) {
1355527a6266SJeff Kirsher 		struct rx_ring_info *re = sky2->rx_ring + i;
1356527a6266SJeff Kirsher 
1357527a6266SJeff Kirsher 		if (re->skb) {
1358527a6266SJeff Kirsher 			sky2_rx_unmap_skb(sky2->hw->pdev, re);
1359527a6266SJeff Kirsher 			kfree_skb(re->skb);
1360527a6266SJeff Kirsher 			re->skb = NULL;
1361527a6266SJeff Kirsher 		}
1362527a6266SJeff Kirsher 	}
1363527a6266SJeff Kirsher }
1364527a6266SJeff Kirsher 
1365527a6266SJeff Kirsher /* Basic MII support */
1366527a6266SJeff Kirsher static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1367527a6266SJeff Kirsher {
1368527a6266SJeff Kirsher 	struct mii_ioctl_data *data = if_mii(ifr);
1369527a6266SJeff Kirsher 	struct sky2_port *sky2 = netdev_priv(dev);
1370527a6266SJeff Kirsher 	struct sky2_hw *hw = sky2->hw;
1371527a6266SJeff Kirsher 	int err = -EOPNOTSUPP;
1372527a6266SJeff Kirsher 
1373527a6266SJeff Kirsher 	if (!netif_running(dev))
1374527a6266SJeff Kirsher 		return -ENODEV;	/* Phy still in reset */
1375527a6266SJeff Kirsher 
1376527a6266SJeff Kirsher 	switch (cmd) {
1377527a6266SJeff Kirsher 	case SIOCGMIIPHY:
1378527a6266SJeff Kirsher 		data->phy_id = PHY_ADDR_MARV;
1379527a6266SJeff Kirsher 
1380df561f66SGustavo A. R. Silva 		fallthrough;
1381527a6266SJeff Kirsher 	case SIOCGMIIREG: {
1382527a6266SJeff Kirsher 		u16 val = 0;
1383527a6266SJeff Kirsher 
1384527a6266SJeff Kirsher 		spin_lock_bh(&sky2->phy_lock);
1385527a6266SJeff Kirsher 		err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
1386527a6266SJeff Kirsher 		spin_unlock_bh(&sky2->phy_lock);
1387527a6266SJeff Kirsher 
1388527a6266SJeff Kirsher 		data->val_out = val;
1389527a6266SJeff Kirsher 		break;
1390527a6266SJeff Kirsher 	}
1391527a6266SJeff Kirsher 
1392527a6266SJeff Kirsher 	case SIOCSMIIREG:
1393527a6266SJeff Kirsher 		spin_lock_bh(&sky2->phy_lock);
1394527a6266SJeff Kirsher 		err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1395527a6266SJeff Kirsher 				   data->val_in);
1396527a6266SJeff Kirsher 		spin_unlock_bh(&sky2->phy_lock);
1397527a6266SJeff Kirsher 		break;
1398527a6266SJeff Kirsher 	}
1399527a6266SJeff Kirsher 	return err;
1400527a6266SJeff Kirsher }
1401527a6266SJeff Kirsher 
1402527a6266SJeff Kirsher #define SKY2_VLAN_OFFLOADS (NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_TSO)
1403527a6266SJeff Kirsher 
1404c8f44affSMichał Mirosław static void sky2_vlan_mode(struct net_device *dev, netdev_features_t features)
1405527a6266SJeff Kirsher {
1406527a6266SJeff Kirsher 	struct sky2_port *sky2 = netdev_priv(dev);
1407527a6266SJeff Kirsher 	struct sky2_hw *hw = sky2->hw;
1408527a6266SJeff Kirsher 	u16 port = sky2->port;
1409527a6266SJeff Kirsher 
1410f646968fSPatrick McHardy 	if (features & NETIF_F_HW_VLAN_CTAG_RX)
1411527a6266SJeff Kirsher 		sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1412527a6266SJeff Kirsher 			     RX_VLAN_STRIP_ON);
1413527a6266SJeff Kirsher 	else
1414527a6266SJeff Kirsher 		sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1415527a6266SJeff Kirsher 			     RX_VLAN_STRIP_OFF);
1416527a6266SJeff Kirsher 
1417f646968fSPatrick McHardy 	if (features & NETIF_F_HW_VLAN_CTAG_TX) {
1418527a6266SJeff Kirsher 		sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1419527a6266SJeff Kirsher 			     TX_VLAN_TAG_ON);
1420527a6266SJeff Kirsher 
1421527a6266SJeff Kirsher 		dev->vlan_features |= SKY2_VLAN_OFFLOADS;
1422527a6266SJeff Kirsher 	} else {
1423527a6266SJeff Kirsher 		sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1424527a6266SJeff Kirsher 			     TX_VLAN_TAG_OFF);
1425527a6266SJeff Kirsher 
1426527a6266SJeff Kirsher 		/* Can't do transmit offload of vlan without hw vlan */
1427527a6266SJeff Kirsher 		dev->vlan_features &= ~SKY2_VLAN_OFFLOADS;
1428527a6266SJeff Kirsher 	}
1429527a6266SJeff Kirsher }
1430527a6266SJeff Kirsher 
1431527a6266SJeff Kirsher /* Amount of required worst case padding in rx buffer */
1432527a6266SJeff Kirsher static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
1433527a6266SJeff Kirsher {
1434527a6266SJeff Kirsher 	return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
1435527a6266SJeff Kirsher }
1436527a6266SJeff Kirsher 
1437527a6266SJeff Kirsher /*
1438527a6266SJeff Kirsher  * Allocate an skb for receiving. If the MTU is large enough
1439527a6266SJeff Kirsher  * make the skb non-linear with a fragment list of pages.
1440527a6266SJeff Kirsher  */
1441527a6266SJeff Kirsher static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2, gfp_t gfp)
1442527a6266SJeff Kirsher {
1443527a6266SJeff Kirsher 	struct sk_buff *skb;
1444527a6266SJeff Kirsher 	int i;
1445527a6266SJeff Kirsher 
1446527a6266SJeff Kirsher 	skb = __netdev_alloc_skb(sky2->netdev,
1447527a6266SJeff Kirsher 				 sky2->rx_data_size + sky2_rx_pad(sky2->hw),
1448527a6266SJeff Kirsher 				 gfp);
1449527a6266SJeff Kirsher 	if (!skb)
1450527a6266SJeff Kirsher 		goto nomem;
1451527a6266SJeff Kirsher 
1452527a6266SJeff Kirsher 	if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
1453527a6266SJeff Kirsher 		unsigned char *start;
1454527a6266SJeff Kirsher 		/*
1455527a6266SJeff Kirsher 		 * Workaround for a bug in FIFO that cause hang
1456527a6266SJeff Kirsher 		 * if the FIFO if the receive buffer is not 64 byte aligned.
1457527a6266SJeff Kirsher 		 * The buffer returned from netdev_alloc_skb is
1458527a6266SJeff Kirsher 		 * aligned except if slab debugging is enabled.
1459527a6266SJeff Kirsher 		 */
1460527a6266SJeff Kirsher 		start = PTR_ALIGN(skb->data, 8);
1461527a6266SJeff Kirsher 		skb_reserve(skb, start - skb->data);
1462527a6266SJeff Kirsher 	} else
1463527a6266SJeff Kirsher 		skb_reserve(skb, NET_IP_ALIGN);
1464527a6266SJeff Kirsher 
1465527a6266SJeff Kirsher 	for (i = 0; i < sky2->rx_nfrags; i++) {
1466527a6266SJeff Kirsher 		struct page *page = alloc_page(gfp);
1467527a6266SJeff Kirsher 
1468527a6266SJeff Kirsher 		if (!page)
1469527a6266SJeff Kirsher 			goto free_partial;
1470527a6266SJeff Kirsher 		skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
1471527a6266SJeff Kirsher 	}
1472527a6266SJeff Kirsher 
1473527a6266SJeff Kirsher 	return skb;
1474527a6266SJeff Kirsher free_partial:
1475527a6266SJeff Kirsher 	kfree_skb(skb);
1476527a6266SJeff Kirsher nomem:
1477527a6266SJeff Kirsher 	return NULL;
1478527a6266SJeff Kirsher }
1479527a6266SJeff Kirsher 
1480527a6266SJeff Kirsher static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1481527a6266SJeff Kirsher {
1482527a6266SJeff Kirsher 	sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1483527a6266SJeff Kirsher }
1484527a6266SJeff Kirsher 
1485527a6266SJeff Kirsher static int sky2_alloc_rx_skbs(struct sky2_port *sky2)
1486527a6266SJeff Kirsher {
1487527a6266SJeff Kirsher 	struct sky2_hw *hw = sky2->hw;
1488527a6266SJeff Kirsher 	unsigned i;
1489527a6266SJeff Kirsher 
1490527a6266SJeff Kirsher 	sky2->rx_data_size = sky2_get_rx_data_size(sky2);
1491527a6266SJeff Kirsher 
1492527a6266SJeff Kirsher 	/* Fill Rx ring */
1493527a6266SJeff Kirsher 	for (i = 0; i < sky2->rx_pending; i++) {
1494527a6266SJeff Kirsher 		struct rx_ring_info *re = sky2->rx_ring + i;
1495527a6266SJeff Kirsher 
1496527a6266SJeff Kirsher 		re->skb = sky2_rx_alloc(sky2, GFP_KERNEL);
1497527a6266SJeff Kirsher 		if (!re->skb)
1498527a6266SJeff Kirsher 			return -ENOMEM;
1499527a6266SJeff Kirsher 
1500527a6266SJeff Kirsher 		if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
1501527a6266SJeff Kirsher 			dev_kfree_skb(re->skb);
1502527a6266SJeff Kirsher 			re->skb = NULL;
1503527a6266SJeff Kirsher 			return -ENOMEM;
1504527a6266SJeff Kirsher 		}
1505527a6266SJeff Kirsher 	}
1506527a6266SJeff Kirsher 	return 0;
1507527a6266SJeff Kirsher }
1508527a6266SJeff Kirsher 
1509527a6266SJeff Kirsher /*
1510527a6266SJeff Kirsher  * Setup receiver buffer pool.
1511527a6266SJeff Kirsher  * Normal case this ends up creating one list element for skb
1512527a6266SJeff Kirsher  * in the receive ring. Worst case if using large MTU and each
1513527a6266SJeff Kirsher  * allocation falls on a different 64 bit region, that results
1514527a6266SJeff Kirsher  * in 6 list elements per ring entry.
1515527a6266SJeff Kirsher  * One element is used for checksum enable/disable, and one
1516527a6266SJeff Kirsher  * extra to avoid wrap.
1517527a6266SJeff Kirsher  */
1518527a6266SJeff Kirsher static void sky2_rx_start(struct sky2_port *sky2)
1519527a6266SJeff Kirsher {
1520527a6266SJeff Kirsher 	struct sky2_hw *hw = sky2->hw;
1521527a6266SJeff Kirsher 	struct rx_ring_info *re;
1522527a6266SJeff Kirsher 	unsigned rxq = rxqaddr[sky2->port];
1523527a6266SJeff Kirsher 	unsigned i, thresh;
1524527a6266SJeff Kirsher 
1525527a6266SJeff Kirsher 	sky2->rx_put = sky2->rx_next = 0;
1526527a6266SJeff Kirsher 	sky2_qset(hw, rxq);
1527527a6266SJeff Kirsher 
1528527a6266SJeff Kirsher 	/* On PCI express lowering the watermark gives better performance */
1529527a6266SJeff Kirsher 	if (pci_is_pcie(hw->pdev))
1530527a6266SJeff Kirsher 		sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1531527a6266SJeff Kirsher 
1532527a6266SJeff Kirsher 	/* These chips have no ram buffer?
1533df4a17a9SYangyang Li 	 * MAC Rx RAM Read is controlled by hardware
1534df4a17a9SYangyang Li 	 */
1535527a6266SJeff Kirsher 	if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
1536527a6266SJeff Kirsher 	    hw->chip_rev > CHIP_REV_YU_EC_U_A0)
1537527a6266SJeff Kirsher 		sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
1538527a6266SJeff Kirsher 
1539527a6266SJeff Kirsher 	sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1540527a6266SJeff Kirsher 
1541527a6266SJeff Kirsher 	if (!(hw->flags & SKY2_HW_NEW_LE))
1542527a6266SJeff Kirsher 		rx_set_checksum(sky2);
1543527a6266SJeff Kirsher 
1544527a6266SJeff Kirsher 	if (!(hw->flags & SKY2_HW_RSS_BROKEN))
1545527a6266SJeff Kirsher 		rx_set_rss(sky2->netdev, sky2->netdev->features);
1546527a6266SJeff Kirsher 
1547527a6266SJeff Kirsher 	/* submit Rx ring */
1548527a6266SJeff Kirsher 	for (i = 0; i < sky2->rx_pending; i++) {
1549527a6266SJeff Kirsher 		re = sky2->rx_ring + i;
1550527a6266SJeff Kirsher 		sky2_rx_submit(sky2, re);
1551527a6266SJeff Kirsher 	}
1552527a6266SJeff Kirsher 
1553527a6266SJeff Kirsher 	/*
1554527a6266SJeff Kirsher 	 * The receiver hangs if it receives frames larger than the
1555527a6266SJeff Kirsher 	 * packet buffer. As a workaround, truncate oversize frames, but
1556527a6266SJeff Kirsher 	 * the register is limited to 9 bits, so if you do frames > 2052
1557527a6266SJeff Kirsher 	 * you better get the MTU right!
1558527a6266SJeff Kirsher 	 */
1559527a6266SJeff Kirsher 	thresh = sky2_get_rx_threshold(sky2);
1560527a6266SJeff Kirsher 	if (thresh > 0x1ff)
1561527a6266SJeff Kirsher 		sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1562527a6266SJeff Kirsher 	else {
1563527a6266SJeff Kirsher 		sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1564527a6266SJeff Kirsher 		sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1565527a6266SJeff Kirsher 	}
1566527a6266SJeff Kirsher 
1567527a6266SJeff Kirsher 	/* Tell chip about available buffers */
1568527a6266SJeff Kirsher 	sky2_rx_update(sky2, rxq);
1569527a6266SJeff Kirsher 
1570527a6266SJeff Kirsher 	if (hw->chip_id == CHIP_ID_YUKON_EX ||
1571527a6266SJeff Kirsher 	    hw->chip_id == CHIP_ID_YUKON_SUPR) {
1572527a6266SJeff Kirsher 		/*
1573527a6266SJeff Kirsher 		 * Disable flushing of non ASF packets;
1574527a6266SJeff Kirsher 		 * must be done after initializing the BMUs;
1575527a6266SJeff Kirsher 		 * drivers without ASF support should do this too, otherwise
1576527a6266SJeff Kirsher 		 * it may happen that they cannot run on ASF devices;
1577527a6266SJeff Kirsher 		 * remember that the MAC FIFO isn't reset during initialization.
1578527a6266SJeff Kirsher 		 */
1579527a6266SJeff Kirsher 		sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_MACSEC_FLUSH_OFF);
1580527a6266SJeff Kirsher 	}
1581527a6266SJeff Kirsher 
1582527a6266SJeff Kirsher 	if (hw->chip_id >= CHIP_ID_YUKON_SUPR) {
1583527a6266SJeff Kirsher 		/* Enable RX Home Address & Routing Header checksum fix */
1584527a6266SJeff Kirsher 		sky2_write16(hw, SK_REG(sky2->port, RX_GMF_FL_CTRL),
1585527a6266SJeff Kirsher 			     RX_IPV6_SA_MOB_ENA | RX_IPV6_DA_MOB_ENA);
1586527a6266SJeff Kirsher 
1587527a6266SJeff Kirsher 		/* Enable TX Home Address & Routing Header checksum fix */
1588527a6266SJeff Kirsher 		sky2_write32(hw, Q_ADDR(txqaddr[sky2->port], Q_TEST),
1589527a6266SJeff Kirsher 			     TBMU_TEST_HOME_ADD_FIX_EN | TBMU_TEST_ROUTING_ADD_FIX_EN);
1590527a6266SJeff Kirsher 	}
1591527a6266SJeff Kirsher }
1592527a6266SJeff Kirsher 
1593527a6266SJeff Kirsher static int sky2_alloc_buffers(struct sky2_port *sky2)
1594527a6266SJeff Kirsher {
1595527a6266SJeff Kirsher 	struct sky2_hw *hw = sky2->hw;
1596527a6266SJeff Kirsher 
1597527a6266SJeff Kirsher 	/* must be power of 2 */
1598c86768cfSChristophe JAILLET 	sky2->tx_le = dma_alloc_coherent(&hw->pdev->dev,
1599c86768cfSChristophe JAILLET 					 sky2->tx_ring_size * sizeof(struct sky2_tx_le),
1600c86768cfSChristophe JAILLET 					 &sky2->tx_le_map, GFP_KERNEL);
1601527a6266SJeff Kirsher 	if (!sky2->tx_le)
1602527a6266SJeff Kirsher 		goto nomem;
1603527a6266SJeff Kirsher 
1604527a6266SJeff Kirsher 	sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info),
1605527a6266SJeff Kirsher 				GFP_KERNEL);
1606527a6266SJeff Kirsher 	if (!sky2->tx_ring)
1607527a6266SJeff Kirsher 		goto nomem;
1608527a6266SJeff Kirsher 
1609c86768cfSChristophe JAILLET 	sky2->rx_le = dma_alloc_coherent(&hw->pdev->dev, RX_LE_BYTES,
1610c86768cfSChristophe JAILLET 					 &sky2->rx_le_map, GFP_KERNEL);
1611527a6266SJeff Kirsher 	if (!sky2->rx_le)
1612527a6266SJeff Kirsher 		goto nomem;
1613527a6266SJeff Kirsher 
1614527a6266SJeff Kirsher 	sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
1615527a6266SJeff Kirsher 				GFP_KERNEL);
1616527a6266SJeff Kirsher 	if (!sky2->rx_ring)
1617527a6266SJeff Kirsher 		goto nomem;
1618527a6266SJeff Kirsher 
1619527a6266SJeff Kirsher 	return sky2_alloc_rx_skbs(sky2);
1620527a6266SJeff Kirsher nomem:
1621527a6266SJeff Kirsher 	return -ENOMEM;
1622527a6266SJeff Kirsher }
1623527a6266SJeff Kirsher 
1624527a6266SJeff Kirsher static void sky2_free_buffers(struct sky2_port *sky2)
1625527a6266SJeff Kirsher {
1626527a6266SJeff Kirsher 	struct sky2_hw *hw = sky2->hw;
1627527a6266SJeff Kirsher 
1628527a6266SJeff Kirsher 	sky2_rx_clean(sky2);
1629527a6266SJeff Kirsher 
1630527a6266SJeff Kirsher 	if (sky2->rx_le) {
1631c86768cfSChristophe JAILLET 		dma_free_coherent(&hw->pdev->dev, RX_LE_BYTES, sky2->rx_le,
1632c86768cfSChristophe JAILLET 				  sky2->rx_le_map);
1633527a6266SJeff Kirsher 		sky2->rx_le = NULL;
1634527a6266SJeff Kirsher 	}
1635527a6266SJeff Kirsher 	if (sky2->tx_le) {
1636c86768cfSChristophe JAILLET 		dma_free_coherent(&hw->pdev->dev,
1637527a6266SJeff Kirsher 				  sky2->tx_ring_size * sizeof(struct sky2_tx_le),
1638527a6266SJeff Kirsher 				  sky2->tx_le, sky2->tx_le_map);
1639527a6266SJeff Kirsher 		sky2->tx_le = NULL;
1640527a6266SJeff Kirsher 	}
1641527a6266SJeff Kirsher 	kfree(sky2->tx_ring);
1642527a6266SJeff Kirsher 	kfree(sky2->rx_ring);
1643527a6266SJeff Kirsher 
1644527a6266SJeff Kirsher 	sky2->tx_ring = NULL;
1645527a6266SJeff Kirsher 	sky2->rx_ring = NULL;
1646527a6266SJeff Kirsher }
1647527a6266SJeff Kirsher 
1648527a6266SJeff Kirsher static void sky2_hw_up(struct sky2_port *sky2)
1649527a6266SJeff Kirsher {
1650527a6266SJeff Kirsher 	struct sky2_hw *hw = sky2->hw;
1651527a6266SJeff Kirsher 	unsigned port = sky2->port;
1652527a6266SJeff Kirsher 	u32 ramsize;
1653527a6266SJeff Kirsher 	int cap;
1654527a6266SJeff Kirsher 	struct net_device *otherdev = hw->dev[sky2->port^1];
1655527a6266SJeff Kirsher 
1656527a6266SJeff Kirsher 	tx_init(sky2);
1657527a6266SJeff Kirsher 
1658527a6266SJeff Kirsher 	/*
1659527a6266SJeff Kirsher 	 * On dual port PCI-X card, there is an problem where status
1660527a6266SJeff Kirsher 	 * can be received out of order due to split transactions
1661527a6266SJeff Kirsher 	 */
1662527a6266SJeff Kirsher 	if (otherdev && netif_running(otherdev) &&
1663527a6266SJeff Kirsher 	    (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
1664527a6266SJeff Kirsher 		u16 cmd;
1665527a6266SJeff Kirsher 
1666527a6266SJeff Kirsher 		cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
1667527a6266SJeff Kirsher 		cmd &= ~PCI_X_CMD_MAX_SPLIT;
1668527a6266SJeff Kirsher 		sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1669527a6266SJeff Kirsher 	}
1670527a6266SJeff Kirsher 
1671527a6266SJeff Kirsher 	sky2_mac_init(hw, port);
1672527a6266SJeff Kirsher 
1673527a6266SJeff Kirsher 	/* Register is number of 4K blocks on internal RAM buffer. */
1674527a6266SJeff Kirsher 	ramsize = sky2_read8(hw, B2_E_0) * 4;
1675527a6266SJeff Kirsher 	if (ramsize > 0) {
1676527a6266SJeff Kirsher 		u32 rxspace;
1677527a6266SJeff Kirsher 
1678527a6266SJeff Kirsher 		netdev_dbg(sky2->netdev, "ram buffer %dK\n", ramsize);
1679527a6266SJeff Kirsher 		if (ramsize < 16)
1680527a6266SJeff Kirsher 			rxspace = ramsize / 2;
1681527a6266SJeff Kirsher 		else
1682527a6266SJeff Kirsher 			rxspace = 8 + (2*(ramsize - 16))/3;
1683527a6266SJeff Kirsher 
1684527a6266SJeff Kirsher 		sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1685527a6266SJeff Kirsher 		sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1686527a6266SJeff Kirsher 
1687527a6266SJeff Kirsher 		/* Make sure SyncQ is disabled */
1688527a6266SJeff Kirsher 		sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1689527a6266SJeff Kirsher 			    RB_RST_SET);
1690527a6266SJeff Kirsher 	}
1691527a6266SJeff Kirsher 
1692527a6266SJeff Kirsher 	sky2_qset(hw, txqaddr[port]);
1693527a6266SJeff Kirsher 
1694527a6266SJeff Kirsher 	/* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1695527a6266SJeff Kirsher 	if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1696527a6266SJeff Kirsher 		sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1697527a6266SJeff Kirsher 
1698527a6266SJeff Kirsher 	/* Set almost empty threshold */
1699527a6266SJeff Kirsher 	if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
1700527a6266SJeff Kirsher 	    hw->chip_rev == CHIP_REV_YU_EC_U_A0)
1701527a6266SJeff Kirsher 		sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
1702527a6266SJeff Kirsher 
1703527a6266SJeff Kirsher 	sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1704527a6266SJeff Kirsher 			   sky2->tx_ring_size - 1);
1705527a6266SJeff Kirsher 
1706527a6266SJeff Kirsher 	sky2_vlan_mode(sky2->netdev, sky2->netdev->features);
1707527a6266SJeff Kirsher 	netdev_update_features(sky2->netdev);
1708527a6266SJeff Kirsher 
1709527a6266SJeff Kirsher 	sky2_rx_start(sky2);
1710527a6266SJeff Kirsher }
1711527a6266SJeff Kirsher 
17120bdb0bd0Sstephen hemminger /* Setup device IRQ and enable napi to process */
17130bdb0bd0Sstephen hemminger static int sky2_setup_irq(struct sky2_hw *hw, const char *name)
17140bdb0bd0Sstephen hemminger {
17150bdb0bd0Sstephen hemminger 	struct pci_dev *pdev = hw->pdev;
17160bdb0bd0Sstephen hemminger 	int err;
17170bdb0bd0Sstephen hemminger 
17180bdb0bd0Sstephen hemminger 	err = request_irq(pdev->irq, sky2_intr,
17190bdb0bd0Sstephen hemminger 			  (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
17200bdb0bd0Sstephen hemminger 			  name, hw);
17210bdb0bd0Sstephen hemminger 	if (err)
17220bdb0bd0Sstephen hemminger 		dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
17230bdb0bd0Sstephen hemminger 	else {
1724282edcecSstephen hemminger 		hw->flags |= SKY2_HW_IRQ_SETUP;
1725282edcecSstephen hemminger 
17260bdb0bd0Sstephen hemminger 		napi_enable(&hw->napi);
17270bdb0bd0Sstephen hemminger 		sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
17280bdb0bd0Sstephen hemminger 		sky2_read32(hw, B0_IMSK);
17290bdb0bd0Sstephen hemminger 	}
17300bdb0bd0Sstephen hemminger 
17310bdb0bd0Sstephen hemminger 	return err;
17320bdb0bd0Sstephen hemminger }
17330bdb0bd0Sstephen hemminger 
17340bdb0bd0Sstephen hemminger 
1735527a6266SJeff Kirsher /* Bring up network interface. */
1736926d0977Sstephen hemminger static int sky2_open(struct net_device *dev)
1737527a6266SJeff Kirsher {
1738527a6266SJeff Kirsher 	struct sky2_port *sky2 = netdev_priv(dev);
1739527a6266SJeff Kirsher 	struct sky2_hw *hw = sky2->hw;
1740527a6266SJeff Kirsher 	unsigned port = sky2->port;
1741527a6266SJeff Kirsher 	u32 imask;
1742527a6266SJeff Kirsher 	int err;
1743527a6266SJeff Kirsher 
1744527a6266SJeff Kirsher 	netif_carrier_off(dev);
1745527a6266SJeff Kirsher 
1746527a6266SJeff Kirsher 	err = sky2_alloc_buffers(sky2);
1747527a6266SJeff Kirsher 	if (err)
1748527a6266SJeff Kirsher 		goto err_out;
1749527a6266SJeff Kirsher 
17500bdb0bd0Sstephen hemminger 	/* With single port, IRQ is setup when device is brought up */
17510bdb0bd0Sstephen hemminger 	if (hw->ports == 1 && (err = sky2_setup_irq(hw, dev->name)))
17520bdb0bd0Sstephen hemminger 		goto err_out;
17530bdb0bd0Sstephen hemminger 
1754527a6266SJeff Kirsher 	sky2_hw_up(sky2);
1755527a6266SJeff Kirsher 
17562240eb4aSLino Sanfilippo 	/* Enable interrupts from phy/mac for port */
17572240eb4aSLino Sanfilippo 	imask = sky2_read32(hw, B0_IMSK);
17582240eb4aSLino Sanfilippo 
17591401a800Sstephen hemminger 	if (hw->chip_id == CHIP_ID_YUKON_OPT ||
17601401a800Sstephen hemminger 	    hw->chip_id == CHIP_ID_YUKON_PRM ||
17611401a800Sstephen hemminger 	    hw->chip_id == CHIP_ID_YUKON_OP_2)
17621401a800Sstephen hemminger 		imask |= Y2_IS_PHY_QLNK;	/* enable PHY Quick Link */
17631401a800Sstephen hemminger 
1764527a6266SJeff Kirsher 	imask |= portirq_msk[port];
1765527a6266SJeff Kirsher 	sky2_write32(hw, B0_IMSK, imask);
1766527a6266SJeff Kirsher 	sky2_read32(hw, B0_IMSK);
1767527a6266SJeff Kirsher 
1768527a6266SJeff Kirsher 	netif_info(sky2, ifup, dev, "enabling interface\n");
1769527a6266SJeff Kirsher 
1770527a6266SJeff Kirsher 	return 0;
1771527a6266SJeff Kirsher 
1772527a6266SJeff Kirsher err_out:
1773527a6266SJeff Kirsher 	sky2_free_buffers(sky2);
1774527a6266SJeff Kirsher 	return err;
1775527a6266SJeff Kirsher }
1776527a6266SJeff Kirsher 
1777527a6266SJeff Kirsher /* Modular subtraction in ring */
1778527a6266SJeff Kirsher static inline int tx_inuse(const struct sky2_port *sky2)
1779527a6266SJeff Kirsher {
1780527a6266SJeff Kirsher 	return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1);
1781527a6266SJeff Kirsher }
1782527a6266SJeff Kirsher 
1783527a6266SJeff Kirsher /* Number of list elements available for next tx */
1784527a6266SJeff Kirsher static inline int tx_avail(const struct sky2_port *sky2)
1785527a6266SJeff Kirsher {
1786527a6266SJeff Kirsher 	return sky2->tx_pending - tx_inuse(sky2);
1787527a6266SJeff Kirsher }
1788527a6266SJeff Kirsher 
1789527a6266SJeff Kirsher /* Estimate of number of transmit list elements required */
1790527a6266SJeff Kirsher static unsigned tx_le_req(const struct sk_buff *skb)
1791527a6266SJeff Kirsher {
1792527a6266SJeff Kirsher 	unsigned count;
1793527a6266SJeff Kirsher 
1794527a6266SJeff Kirsher 	count = (skb_shinfo(skb)->nr_frags + 1)
1795527a6266SJeff Kirsher 		* (sizeof(dma_addr_t) / sizeof(u32));
1796527a6266SJeff Kirsher 
1797527a6266SJeff Kirsher 	if (skb_is_gso(skb))
1798527a6266SJeff Kirsher 		++count;
1799527a6266SJeff Kirsher 	else if (sizeof(dma_addr_t) == sizeof(u32))
1800527a6266SJeff Kirsher 		++count;	/* possible vlan */
1801527a6266SJeff Kirsher 
1802527a6266SJeff Kirsher 	if (skb->ip_summed == CHECKSUM_PARTIAL)
1803527a6266SJeff Kirsher 		++count;
1804527a6266SJeff Kirsher 
1805527a6266SJeff Kirsher 	return count;
1806527a6266SJeff Kirsher }
1807527a6266SJeff Kirsher 
1808527a6266SJeff Kirsher static void sky2_tx_unmap(struct pci_dev *pdev, struct tx_ring_info *re)
1809527a6266SJeff Kirsher {
1810527a6266SJeff Kirsher 	if (re->flags & TX_MAP_SINGLE)
1811c86768cfSChristophe JAILLET 		dma_unmap_single(&pdev->dev, dma_unmap_addr(re, mapaddr),
1812c86768cfSChristophe JAILLET 				 dma_unmap_len(re, maplen), DMA_TO_DEVICE);
1813527a6266SJeff Kirsher 	else if (re->flags & TX_MAP_PAGE)
1814c86768cfSChristophe JAILLET 		dma_unmap_page(&pdev->dev, dma_unmap_addr(re, mapaddr),
1815c86768cfSChristophe JAILLET 			       dma_unmap_len(re, maplen), DMA_TO_DEVICE);
1816527a6266SJeff Kirsher 	re->flags = 0;
1817527a6266SJeff Kirsher }
1818527a6266SJeff Kirsher 
1819527a6266SJeff Kirsher /*
1820527a6266SJeff Kirsher  * Put one packet in ring for transmit.
1821527a6266SJeff Kirsher  * A single packet can generate multiple list elements, and
1822527a6266SJeff Kirsher  * the number of ring elements will probably be less than the number
1823527a6266SJeff Kirsher  * of list elements used.
1824527a6266SJeff Kirsher  */
1825527a6266SJeff Kirsher static netdev_tx_t sky2_xmit_frame(struct sk_buff *skb,
1826527a6266SJeff Kirsher 				   struct net_device *dev)
1827527a6266SJeff Kirsher {
1828527a6266SJeff Kirsher 	struct sky2_port *sky2 = netdev_priv(dev);
1829527a6266SJeff Kirsher 	struct sky2_hw *hw = sky2->hw;
1830527a6266SJeff Kirsher 	struct sky2_tx_le *le = NULL;
1831527a6266SJeff Kirsher 	struct tx_ring_info *re;
1832527a6266SJeff Kirsher 	unsigned i, len;
1833527a6266SJeff Kirsher 	dma_addr_t mapping;
1834527a6266SJeff Kirsher 	u32 upper;
1835527a6266SJeff Kirsher 	u16 slot;
1836527a6266SJeff Kirsher 	u16 mss;
1837527a6266SJeff Kirsher 	u8 ctrl;
1838527a6266SJeff Kirsher 
1839527a6266SJeff Kirsher 	if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1840527a6266SJeff Kirsher 		return NETDEV_TX_BUSY;
1841527a6266SJeff Kirsher 
1842527a6266SJeff Kirsher 	len = skb_headlen(skb);
1843c86768cfSChristophe JAILLET 	mapping = dma_map_single(&hw->pdev->dev, skb->data, len,
1844c86768cfSChristophe JAILLET 				 DMA_TO_DEVICE);
1845527a6266SJeff Kirsher 
1846c86768cfSChristophe JAILLET 	if (dma_mapping_error(&hw->pdev->dev, mapping))
1847527a6266SJeff Kirsher 		goto mapping_error;
1848527a6266SJeff Kirsher 
1849527a6266SJeff Kirsher 	slot = sky2->tx_prod;
1850527a6266SJeff Kirsher 	netif_printk(sky2, tx_queued, KERN_DEBUG, dev,
1851527a6266SJeff Kirsher 		     "tx queued, slot %u, len %d\n", slot, skb->len);
1852527a6266SJeff Kirsher 
1853527a6266SJeff Kirsher 	/* Send high bits if needed */
1854527a6266SJeff Kirsher 	upper = upper_32_bits(mapping);
1855527a6266SJeff Kirsher 	if (upper != sky2->tx_last_upper) {
1856527a6266SJeff Kirsher 		le = get_tx_le(sky2, &slot);
1857527a6266SJeff Kirsher 		le->addr = cpu_to_le32(upper);
1858527a6266SJeff Kirsher 		sky2->tx_last_upper = upper;
1859527a6266SJeff Kirsher 		le->opcode = OP_ADDR64 | HW_OWNER;
1860527a6266SJeff Kirsher 	}
1861527a6266SJeff Kirsher 
1862527a6266SJeff Kirsher 	/* Check for TCP Segmentation Offload */
1863527a6266SJeff Kirsher 	mss = skb_shinfo(skb)->gso_size;
1864527a6266SJeff Kirsher 	if (mss != 0) {
1865527a6266SJeff Kirsher 
1866527a6266SJeff Kirsher 		if (!(hw->flags & SKY2_HW_NEW_LE))
1867527a6266SJeff Kirsher 			mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
1868527a6266SJeff Kirsher 
1869527a6266SJeff Kirsher 		if (mss != sky2->tx_last_mss) {
1870527a6266SJeff Kirsher 			le = get_tx_le(sky2, &slot);
1871527a6266SJeff Kirsher 			le->addr = cpu_to_le32(mss);
1872527a6266SJeff Kirsher 
1873527a6266SJeff Kirsher 			if (hw->flags & SKY2_HW_NEW_LE)
1874527a6266SJeff Kirsher 				le->opcode = OP_MSS | HW_OWNER;
1875527a6266SJeff Kirsher 			else
1876527a6266SJeff Kirsher 				le->opcode = OP_LRGLEN | HW_OWNER;
1877527a6266SJeff Kirsher 			sky2->tx_last_mss = mss;
1878527a6266SJeff Kirsher 		}
1879527a6266SJeff Kirsher 	}
1880527a6266SJeff Kirsher 
1881527a6266SJeff Kirsher 	ctrl = 0;
1882527a6266SJeff Kirsher 
1883527a6266SJeff Kirsher 	/* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1884df8a39deSJiri Pirko 	if (skb_vlan_tag_present(skb)) {
1885527a6266SJeff Kirsher 		if (!le) {
1886527a6266SJeff Kirsher 			le = get_tx_le(sky2, &slot);
1887527a6266SJeff Kirsher 			le->addr = 0;
1888527a6266SJeff Kirsher 			le->opcode = OP_VLAN|HW_OWNER;
1889527a6266SJeff Kirsher 		} else
1890527a6266SJeff Kirsher 			le->opcode |= OP_VLAN;
1891df8a39deSJiri Pirko 		le->length = cpu_to_be16(skb_vlan_tag_get(skb));
1892527a6266SJeff Kirsher 		ctrl |= INS_VLAN;
1893527a6266SJeff Kirsher 	}
1894527a6266SJeff Kirsher 
1895527a6266SJeff Kirsher 	/* Handle TCP checksum offload */
1896527a6266SJeff Kirsher 	if (skb->ip_summed == CHECKSUM_PARTIAL) {
1897527a6266SJeff Kirsher 		/* On Yukon EX (some versions) encoding change. */
1898527a6266SJeff Kirsher 		if (hw->flags & SKY2_HW_AUTO_TX_SUM)
1899527a6266SJeff Kirsher 			ctrl |= CALSUM;	/* auto checksum */
1900527a6266SJeff Kirsher 		else {
1901527a6266SJeff Kirsher 			const unsigned offset = skb_transport_offset(skb);
1902527a6266SJeff Kirsher 			u32 tcpsum;
1903527a6266SJeff Kirsher 
1904527a6266SJeff Kirsher 			tcpsum = offset << 16;			/* sum start */
1905527a6266SJeff Kirsher 			tcpsum |= offset + skb->csum_offset;	/* sum write */
1906527a6266SJeff Kirsher 
1907527a6266SJeff Kirsher 			ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1908527a6266SJeff Kirsher 			if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1909527a6266SJeff Kirsher 				ctrl |= UDPTCP;
1910527a6266SJeff Kirsher 
1911527a6266SJeff Kirsher 			if (tcpsum != sky2->tx_tcpsum) {
1912527a6266SJeff Kirsher 				sky2->tx_tcpsum = tcpsum;
1913527a6266SJeff Kirsher 
1914527a6266SJeff Kirsher 				le = get_tx_le(sky2, &slot);
1915527a6266SJeff Kirsher 				le->addr = cpu_to_le32(tcpsum);
1916527a6266SJeff Kirsher 				le->length = 0;	/* initial checksum value */
1917527a6266SJeff Kirsher 				le->ctrl = 1;	/* one packet */
1918527a6266SJeff Kirsher 				le->opcode = OP_TCPLISW | HW_OWNER;
1919527a6266SJeff Kirsher 			}
1920527a6266SJeff Kirsher 		}
1921527a6266SJeff Kirsher 	}
1922527a6266SJeff Kirsher 
1923527a6266SJeff Kirsher 	re = sky2->tx_ring + slot;
1924527a6266SJeff Kirsher 	re->flags = TX_MAP_SINGLE;
1925527a6266SJeff Kirsher 	dma_unmap_addr_set(re, mapaddr, mapping);
1926527a6266SJeff Kirsher 	dma_unmap_len_set(re, maplen, len);
1927527a6266SJeff Kirsher 
1928527a6266SJeff Kirsher 	le = get_tx_le(sky2, &slot);
1929527a6266SJeff Kirsher 	le->addr = cpu_to_le32(lower_32_bits(mapping));
1930527a6266SJeff Kirsher 	le->length = cpu_to_le16(len);
1931527a6266SJeff Kirsher 	le->ctrl = ctrl;
1932527a6266SJeff Kirsher 	le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
1933527a6266SJeff Kirsher 
1934527a6266SJeff Kirsher 
1935527a6266SJeff Kirsher 	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1936527a6266SJeff Kirsher 		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1937527a6266SJeff Kirsher 
1938950a5a4fSIan Campbell 		mapping = skb_frag_dma_map(&hw->pdev->dev, frag, 0,
19399e903e08SEric Dumazet 					   skb_frag_size(frag), DMA_TO_DEVICE);
1940527a6266SJeff Kirsher 
19415d6bcdfeSIan Campbell 		if (dma_mapping_error(&hw->pdev->dev, mapping))
1942527a6266SJeff Kirsher 			goto mapping_unwind;
1943527a6266SJeff Kirsher 
1944527a6266SJeff Kirsher 		upper = upper_32_bits(mapping);
1945527a6266SJeff Kirsher 		if (upper != sky2->tx_last_upper) {
1946527a6266SJeff Kirsher 			le = get_tx_le(sky2, &slot);
1947527a6266SJeff Kirsher 			le->addr = cpu_to_le32(upper);
1948527a6266SJeff Kirsher 			sky2->tx_last_upper = upper;
1949527a6266SJeff Kirsher 			le->opcode = OP_ADDR64 | HW_OWNER;
1950527a6266SJeff Kirsher 		}
1951527a6266SJeff Kirsher 
1952527a6266SJeff Kirsher 		re = sky2->tx_ring + slot;
1953527a6266SJeff Kirsher 		re->flags = TX_MAP_PAGE;
1954527a6266SJeff Kirsher 		dma_unmap_addr_set(re, mapaddr, mapping);
19559e903e08SEric Dumazet 		dma_unmap_len_set(re, maplen, skb_frag_size(frag));
1956527a6266SJeff Kirsher 
1957527a6266SJeff Kirsher 		le = get_tx_le(sky2, &slot);
1958527a6266SJeff Kirsher 		le->addr = cpu_to_le32(lower_32_bits(mapping));
19599e903e08SEric Dumazet 		le->length = cpu_to_le16(skb_frag_size(frag));
1960527a6266SJeff Kirsher 		le->ctrl = ctrl;
1961527a6266SJeff Kirsher 		le->opcode = OP_BUFFER | HW_OWNER;
1962527a6266SJeff Kirsher 	}
1963527a6266SJeff Kirsher 
1964527a6266SJeff Kirsher 	re->skb = skb;
1965527a6266SJeff Kirsher 	le->ctrl |= EOP;
1966527a6266SJeff Kirsher 
1967527a6266SJeff Kirsher 	sky2->tx_prod = slot;
1968527a6266SJeff Kirsher 
1969527a6266SJeff Kirsher 	if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1970527a6266SJeff Kirsher 		netif_stop_queue(dev);
1971527a6266SJeff Kirsher 
1972ec2a5466Sstephen hemminger 	netdev_sent_queue(dev, skb->len);
1973527a6266SJeff Kirsher 	sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
1974527a6266SJeff Kirsher 
1975527a6266SJeff Kirsher 	return NETDEV_TX_OK;
1976527a6266SJeff Kirsher 
1977527a6266SJeff Kirsher mapping_unwind:
1978527a6266SJeff Kirsher 	for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) {
1979527a6266SJeff Kirsher 		re = sky2->tx_ring + i;
1980527a6266SJeff Kirsher 
1981527a6266SJeff Kirsher 		sky2_tx_unmap(hw->pdev, re);
1982527a6266SJeff Kirsher 	}
1983527a6266SJeff Kirsher 
1984527a6266SJeff Kirsher mapping_error:
1985527a6266SJeff Kirsher 	if (net_ratelimit())
1986527a6266SJeff Kirsher 		dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
19872d4186ceSEric W. Biederman 	dev_kfree_skb_any(skb);
1988527a6266SJeff Kirsher 	return NETDEV_TX_OK;
1989527a6266SJeff Kirsher }
1990527a6266SJeff Kirsher 
1991527a6266SJeff Kirsher /*
1992527a6266SJeff Kirsher  * Free ring elements from starting at tx_cons until "done"
1993527a6266SJeff Kirsher  *
1994527a6266SJeff Kirsher  * NB:
1995527a6266SJeff Kirsher  *  1. The hardware will tell us about partial completion of multi-part
1996527a6266SJeff Kirsher  *     buffers so make sure not to free skb to early.
1997527a6266SJeff Kirsher  *  2. This may run in parallel start_xmit because the it only
1998527a6266SJeff Kirsher  *     looks at the tail of the queue of FIFO (tx_cons), not
1999527a6266SJeff Kirsher  *     the head (tx_prod)
2000527a6266SJeff Kirsher  */
2001527a6266SJeff Kirsher static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
2002527a6266SJeff Kirsher {
2003527a6266SJeff Kirsher 	struct net_device *dev = sky2->netdev;
2004ec2a5466Sstephen hemminger 	u16 idx;
2005ec2a5466Sstephen hemminger 	unsigned int bytes_compl = 0, pkts_compl = 0;
2006527a6266SJeff Kirsher 
2007527a6266SJeff Kirsher 	BUG_ON(done >= sky2->tx_ring_size);
2008527a6266SJeff Kirsher 
2009527a6266SJeff Kirsher 	for (idx = sky2->tx_cons; idx != done;
2010527a6266SJeff Kirsher 	     idx = RING_NEXT(idx, sky2->tx_ring_size)) {
2011527a6266SJeff Kirsher 		struct tx_ring_info *re = sky2->tx_ring + idx;
2012527a6266SJeff Kirsher 		struct sk_buff *skb = re->skb;
2013527a6266SJeff Kirsher 
2014527a6266SJeff Kirsher 		sky2_tx_unmap(sky2->hw->pdev, re);
2015527a6266SJeff Kirsher 
2016527a6266SJeff Kirsher 		if (skb) {
2017527a6266SJeff Kirsher 			netif_printk(sky2, tx_done, KERN_DEBUG, dev,
2018527a6266SJeff Kirsher 				     "tx done %u\n", idx);
2019527a6266SJeff Kirsher 
2020ec2a5466Sstephen hemminger 			pkts_compl++;
2021ec2a5466Sstephen hemminger 			bytes_compl += skb->len;
2022527a6266SJeff Kirsher 
2023527a6266SJeff Kirsher 			re->skb = NULL;
2024527a6266SJeff Kirsher 			dev_kfree_skb_any(skb);
2025527a6266SJeff Kirsher 
2026527a6266SJeff Kirsher 			sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size);
2027527a6266SJeff Kirsher 		}
2028527a6266SJeff Kirsher 	}
2029527a6266SJeff Kirsher 
2030527a6266SJeff Kirsher 	sky2->tx_cons = idx;
2031527a6266SJeff Kirsher 	smp_mb();
2032ec2a5466Sstephen hemminger 
2033ec2a5466Sstephen hemminger 	netdev_completed_queue(dev, pkts_compl, bytes_compl);
2034ec2a5466Sstephen hemminger 
2035ec2a5466Sstephen hemminger 	u64_stats_update_begin(&sky2->tx_stats.syncp);
2036ec2a5466Sstephen hemminger 	sky2->tx_stats.packets += pkts_compl;
2037ec2a5466Sstephen hemminger 	sky2->tx_stats.bytes += bytes_compl;
2038ec2a5466Sstephen hemminger 	u64_stats_update_end(&sky2->tx_stats.syncp);
2039527a6266SJeff Kirsher }
2040527a6266SJeff Kirsher 
2041527a6266SJeff Kirsher static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
2042527a6266SJeff Kirsher {
2043527a6266SJeff Kirsher 	/* Disable Force Sync bit and Enable Alloc bit */
2044527a6266SJeff Kirsher 	sky2_write8(hw, SK_REG(port, TXA_CTRL),
2045527a6266SJeff Kirsher 		    TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
2046527a6266SJeff Kirsher 
2047527a6266SJeff Kirsher 	/* Stop Interval Timer and Limit Counter of Tx Arbiter */
2048527a6266SJeff Kirsher 	sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
2049527a6266SJeff Kirsher 	sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
2050527a6266SJeff Kirsher 
2051527a6266SJeff Kirsher 	/* Reset the PCI FIFO of the async Tx queue */
2052527a6266SJeff Kirsher 	sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
2053527a6266SJeff Kirsher 		     BMU_RST_SET | BMU_FIFO_RST);
2054527a6266SJeff Kirsher 
2055527a6266SJeff Kirsher 	/* Reset the Tx prefetch units */
2056527a6266SJeff Kirsher 	sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
2057527a6266SJeff Kirsher 		     PREF_UNIT_RST_SET);
2058527a6266SJeff Kirsher 
2059527a6266SJeff Kirsher 	sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
2060527a6266SJeff Kirsher 	sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
2061f9687c44Sstephen hemminger 
2062f9687c44Sstephen hemminger 	sky2_read32(hw, B0_CTST);
2063527a6266SJeff Kirsher }
2064527a6266SJeff Kirsher 
2065527a6266SJeff Kirsher static void sky2_hw_down(struct sky2_port *sky2)
2066527a6266SJeff Kirsher {
2067527a6266SJeff Kirsher 	struct sky2_hw *hw = sky2->hw;
2068527a6266SJeff Kirsher 	unsigned port = sky2->port;
2069527a6266SJeff Kirsher 	u16 ctrl;
2070527a6266SJeff Kirsher 
2071527a6266SJeff Kirsher 	/* Force flow control off */
2072527a6266SJeff Kirsher 	sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
2073527a6266SJeff Kirsher 
2074527a6266SJeff Kirsher 	/* Stop transmitter */
2075527a6266SJeff Kirsher 	sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
2076527a6266SJeff Kirsher 	sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
2077527a6266SJeff Kirsher 
2078527a6266SJeff Kirsher 	sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
2079527a6266SJeff Kirsher 		     RB_RST_SET | RB_DIS_OP_MD);
2080527a6266SJeff Kirsher 
2081527a6266SJeff Kirsher 	ctrl = gma_read16(hw, port, GM_GP_CTRL);
2082527a6266SJeff Kirsher 	ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
2083527a6266SJeff Kirsher 	gma_write16(hw, port, GM_GP_CTRL, ctrl);
2084527a6266SJeff Kirsher 
2085527a6266SJeff Kirsher 	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
2086527a6266SJeff Kirsher 
2087527a6266SJeff Kirsher 	/* Workaround shared GMAC reset */
2088527a6266SJeff Kirsher 	if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 &&
2089527a6266SJeff Kirsher 	      port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
2090527a6266SJeff Kirsher 		sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
2091527a6266SJeff Kirsher 
2092527a6266SJeff Kirsher 	sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
2093527a6266SJeff Kirsher 
20948a9ea323SLinus Torvalds 	/* Force any delayed status interrupt and NAPI */
2095527a6266SJeff Kirsher 	sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
2096527a6266SJeff Kirsher 	sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
2097527a6266SJeff Kirsher 	sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
2098527a6266SJeff Kirsher 	sky2_read8(hw, STAT_ISR_TIMER_CTRL);
2099527a6266SJeff Kirsher 
2100527a6266SJeff Kirsher 	sky2_rx_stop(sky2);
2101527a6266SJeff Kirsher 
2102527a6266SJeff Kirsher 	spin_lock_bh(&sky2->phy_lock);
2103527a6266SJeff Kirsher 	sky2_phy_power_down(hw, port);
2104527a6266SJeff Kirsher 	spin_unlock_bh(&sky2->phy_lock);
2105527a6266SJeff Kirsher 
2106527a6266SJeff Kirsher 	sky2_tx_reset(hw, port);
2107527a6266SJeff Kirsher 
2108527a6266SJeff Kirsher 	/* Free any pending frames stuck in HW queue */
2109527a6266SJeff Kirsher 	sky2_tx_complete(sky2, sky2->tx_prod);
2110527a6266SJeff Kirsher }
2111527a6266SJeff Kirsher 
2112527a6266SJeff Kirsher /* Network shutdown */
2113926d0977Sstephen hemminger static int sky2_close(struct net_device *dev)
2114527a6266SJeff Kirsher {
2115527a6266SJeff Kirsher 	struct sky2_port *sky2 = netdev_priv(dev);
2116527a6266SJeff Kirsher 	struct sky2_hw *hw = sky2->hw;
2117527a6266SJeff Kirsher 
2118527a6266SJeff Kirsher 	/* Never really got started! */
2119527a6266SJeff Kirsher 	if (!sky2->tx_le)
2120527a6266SJeff Kirsher 		return 0;
2121527a6266SJeff Kirsher 
2122527a6266SJeff Kirsher 	netif_info(sky2, ifdown, dev, "disabling interface\n");
2123527a6266SJeff Kirsher 
21241401a800Sstephen hemminger 	if (hw->ports == 1) {
21251401a800Sstephen hemminger 		sky2_write32(hw, B0_IMSK, 0);
2126527a6266SJeff Kirsher 		sky2_read32(hw, B0_IMSK);
2127527a6266SJeff Kirsher 
21280bdb0bd0Sstephen hemminger 		napi_disable(&hw->napi);
21290bdb0bd0Sstephen hemminger 		free_irq(hw->pdev->irq, hw);
2130282edcecSstephen hemminger 		hw->flags &= ~SKY2_HW_IRQ_SETUP;
21310bdb0bd0Sstephen hemminger 	} else {
21321401a800Sstephen hemminger 		u32 imask;
21331401a800Sstephen hemminger 
21341401a800Sstephen hemminger 		/* Disable port IRQ */
21351401a800Sstephen hemminger 		imask  = sky2_read32(hw, B0_IMSK);
21361401a800Sstephen hemminger 		imask &= ~portirq_msk[sky2->port];
21371401a800Sstephen hemminger 		sky2_write32(hw, B0_IMSK, imask);
21381401a800Sstephen hemminger 		sky2_read32(hw, B0_IMSK);
21391401a800Sstephen hemminger 
2140527a6266SJeff Kirsher 		synchronize_irq(hw->pdev->irq);
2141527a6266SJeff Kirsher 		napi_synchronize(&hw->napi);
21420bdb0bd0Sstephen hemminger 	}
2143527a6266SJeff Kirsher 
2144527a6266SJeff Kirsher 	sky2_hw_down(sky2);
2145527a6266SJeff Kirsher 
2146527a6266SJeff Kirsher 	sky2_free_buffers(sky2);
2147527a6266SJeff Kirsher 
2148527a6266SJeff Kirsher 	return 0;
2149527a6266SJeff Kirsher }
2150527a6266SJeff Kirsher 
2151527a6266SJeff Kirsher static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
2152527a6266SJeff Kirsher {
2153527a6266SJeff Kirsher 	if (hw->flags & SKY2_HW_FIBRE_PHY)
2154527a6266SJeff Kirsher 		return SPEED_1000;
2155527a6266SJeff Kirsher 
2156527a6266SJeff Kirsher 	if (!(hw->flags & SKY2_HW_GIGABIT)) {
2157527a6266SJeff Kirsher 		if (aux & PHY_M_PS_SPEED_100)
2158527a6266SJeff Kirsher 			return SPEED_100;
2159527a6266SJeff Kirsher 		else
2160527a6266SJeff Kirsher 			return SPEED_10;
2161527a6266SJeff Kirsher 	}
2162527a6266SJeff Kirsher 
2163527a6266SJeff Kirsher 	switch (aux & PHY_M_PS_SPEED_MSK) {
2164527a6266SJeff Kirsher 	case PHY_M_PS_SPEED_1000:
2165527a6266SJeff Kirsher 		return SPEED_1000;
2166527a6266SJeff Kirsher 	case PHY_M_PS_SPEED_100:
2167527a6266SJeff Kirsher 		return SPEED_100;
2168527a6266SJeff Kirsher 	default:
2169527a6266SJeff Kirsher 		return SPEED_10;
2170527a6266SJeff Kirsher 	}
2171527a6266SJeff Kirsher }
2172527a6266SJeff Kirsher 
2173527a6266SJeff Kirsher static void sky2_link_up(struct sky2_port *sky2)
2174527a6266SJeff Kirsher {
2175527a6266SJeff Kirsher 	struct sky2_hw *hw = sky2->hw;
2176527a6266SJeff Kirsher 	unsigned port = sky2->port;
2177527a6266SJeff Kirsher 	static const char *fc_name[] = {
2178527a6266SJeff Kirsher 		[FC_NONE]	= "none",
2179527a6266SJeff Kirsher 		[FC_TX]		= "tx",
2180527a6266SJeff Kirsher 		[FC_RX]		= "rx",
2181527a6266SJeff Kirsher 		[FC_BOTH]	= "both",
2182527a6266SJeff Kirsher 	};
2183527a6266SJeff Kirsher 
2184527a6266SJeff Kirsher 	sky2_set_ipg(sky2);
2185527a6266SJeff Kirsher 
2186527a6266SJeff Kirsher 	sky2_enable_rx_tx(sky2);
2187527a6266SJeff Kirsher 
2188527a6266SJeff Kirsher 	gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
2189527a6266SJeff Kirsher 
2190527a6266SJeff Kirsher 	netif_carrier_on(sky2->netdev);
2191527a6266SJeff Kirsher 
2192527a6266SJeff Kirsher 	mod_timer(&hw->watchdog_timer, jiffies + 1);
2193527a6266SJeff Kirsher 
2194527a6266SJeff Kirsher 	/* Turn on link LED */
2195527a6266SJeff Kirsher 	sky2_write8(hw, SK_REG(port, LNK_LED_REG),
2196527a6266SJeff Kirsher 		    LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
2197527a6266SJeff Kirsher 
2198527a6266SJeff Kirsher 	netif_info(sky2, link, sky2->netdev,
2199527a6266SJeff Kirsher 		   "Link is up at %d Mbps, %s duplex, flow control %s\n",
2200527a6266SJeff Kirsher 		   sky2->speed,
2201527a6266SJeff Kirsher 		   sky2->duplex == DUPLEX_FULL ? "full" : "half",
2202527a6266SJeff Kirsher 		   fc_name[sky2->flow_status]);
2203527a6266SJeff Kirsher }
2204527a6266SJeff Kirsher 
2205527a6266SJeff Kirsher static void sky2_link_down(struct sky2_port *sky2)
2206527a6266SJeff Kirsher {
2207527a6266SJeff Kirsher 	struct sky2_hw *hw = sky2->hw;
2208527a6266SJeff Kirsher 	unsigned port = sky2->port;
2209527a6266SJeff Kirsher 	u16 reg;
2210527a6266SJeff Kirsher 
2211527a6266SJeff Kirsher 	gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
2212527a6266SJeff Kirsher 
2213527a6266SJeff Kirsher 	reg = gma_read16(hw, port, GM_GP_CTRL);
2214527a6266SJeff Kirsher 	reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
2215527a6266SJeff Kirsher 	gma_write16(hw, port, GM_GP_CTRL, reg);
2216527a6266SJeff Kirsher 
2217527a6266SJeff Kirsher 	netif_carrier_off(sky2->netdev);
2218527a6266SJeff Kirsher 
2219527a6266SJeff Kirsher 	/* Turn off link LED */
2220527a6266SJeff Kirsher 	sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
2221527a6266SJeff Kirsher 
2222527a6266SJeff Kirsher 	netif_info(sky2, link, sky2->netdev, "Link is down\n");
2223527a6266SJeff Kirsher 
2224527a6266SJeff Kirsher 	sky2_phy_init(hw, port);
2225527a6266SJeff Kirsher }
2226527a6266SJeff Kirsher 
2227527a6266SJeff Kirsher static enum flow_control sky2_flow(int rx, int tx)
2228527a6266SJeff Kirsher {
2229527a6266SJeff Kirsher 	if (rx)
2230527a6266SJeff Kirsher 		return tx ? FC_BOTH : FC_RX;
2231527a6266SJeff Kirsher 	else
2232527a6266SJeff Kirsher 		return tx ? FC_TX : FC_NONE;
2233527a6266SJeff Kirsher }
2234527a6266SJeff Kirsher 
2235527a6266SJeff Kirsher static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
2236527a6266SJeff Kirsher {
2237527a6266SJeff Kirsher 	struct sky2_hw *hw = sky2->hw;
2238527a6266SJeff Kirsher 	unsigned port = sky2->port;
2239527a6266SJeff Kirsher 	u16 advert, lpa;
2240527a6266SJeff Kirsher 
2241527a6266SJeff Kirsher 	advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
2242527a6266SJeff Kirsher 	lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
2243527a6266SJeff Kirsher 	if (lpa & PHY_M_AN_RF) {
2244527a6266SJeff Kirsher 		netdev_err(sky2->netdev, "remote fault\n");
2245527a6266SJeff Kirsher 		return -1;
2246527a6266SJeff Kirsher 	}
2247527a6266SJeff Kirsher 
2248527a6266SJeff Kirsher 	if (!(aux & PHY_M_PS_SPDUP_RES)) {
2249527a6266SJeff Kirsher 		netdev_err(sky2->netdev, "speed/duplex mismatch\n");
2250527a6266SJeff Kirsher 		return -1;
2251527a6266SJeff Kirsher 	}
2252527a6266SJeff Kirsher 
2253527a6266SJeff Kirsher 	sky2->speed = sky2_phy_speed(hw, aux);
2254527a6266SJeff Kirsher 	sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2255527a6266SJeff Kirsher 
2256527a6266SJeff Kirsher 	/* Since the pause result bits seem to in different positions on
2257527a6266SJeff Kirsher 	 * different chips. look at registers.
2258527a6266SJeff Kirsher 	 */
2259527a6266SJeff Kirsher 	if (hw->flags & SKY2_HW_FIBRE_PHY) {
2260527a6266SJeff Kirsher 		/* Shift for bits in fiber PHY */
2261527a6266SJeff Kirsher 		advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
2262527a6266SJeff Kirsher 		lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
2263527a6266SJeff Kirsher 
2264527a6266SJeff Kirsher 		if (advert & ADVERTISE_1000XPAUSE)
2265527a6266SJeff Kirsher 			advert |= ADVERTISE_PAUSE_CAP;
2266527a6266SJeff Kirsher 		if (advert & ADVERTISE_1000XPSE_ASYM)
2267527a6266SJeff Kirsher 			advert |= ADVERTISE_PAUSE_ASYM;
2268527a6266SJeff Kirsher 		if (lpa & LPA_1000XPAUSE)
2269527a6266SJeff Kirsher 			lpa |= LPA_PAUSE_CAP;
2270527a6266SJeff Kirsher 		if (lpa & LPA_1000XPAUSE_ASYM)
2271527a6266SJeff Kirsher 			lpa |= LPA_PAUSE_ASYM;
2272527a6266SJeff Kirsher 	}
2273527a6266SJeff Kirsher 
2274527a6266SJeff Kirsher 	sky2->flow_status = FC_NONE;
2275527a6266SJeff Kirsher 	if (advert & ADVERTISE_PAUSE_CAP) {
2276527a6266SJeff Kirsher 		if (lpa & LPA_PAUSE_CAP)
2277527a6266SJeff Kirsher 			sky2->flow_status = FC_BOTH;
2278527a6266SJeff Kirsher 		else if (advert & ADVERTISE_PAUSE_ASYM)
2279527a6266SJeff Kirsher 			sky2->flow_status = FC_RX;
2280527a6266SJeff Kirsher 	} else if (advert & ADVERTISE_PAUSE_ASYM) {
2281527a6266SJeff Kirsher 		if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
2282527a6266SJeff Kirsher 			sky2->flow_status = FC_TX;
2283527a6266SJeff Kirsher 	}
2284527a6266SJeff Kirsher 
2285527a6266SJeff Kirsher 	if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000 &&
2286527a6266SJeff Kirsher 	    !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
2287527a6266SJeff Kirsher 		sky2->flow_status = FC_NONE;
2288527a6266SJeff Kirsher 
2289527a6266SJeff Kirsher 	if (sky2->flow_status & FC_TX)
2290527a6266SJeff Kirsher 		sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
2291527a6266SJeff Kirsher 	else
2292527a6266SJeff Kirsher 		sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
2293527a6266SJeff Kirsher 
2294527a6266SJeff Kirsher 	return 0;
2295527a6266SJeff Kirsher }
2296527a6266SJeff Kirsher 
2297527a6266SJeff Kirsher /* Interrupt from PHY */
2298527a6266SJeff Kirsher static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
2299527a6266SJeff Kirsher {
2300527a6266SJeff Kirsher 	struct net_device *dev = hw->dev[port];
2301527a6266SJeff Kirsher 	struct sky2_port *sky2 = netdev_priv(dev);
2302527a6266SJeff Kirsher 	u16 istatus, phystat;
2303527a6266SJeff Kirsher 
2304527a6266SJeff Kirsher 	if (!netif_running(dev))
2305527a6266SJeff Kirsher 		return;
2306527a6266SJeff Kirsher 
2307527a6266SJeff Kirsher 	spin_lock(&sky2->phy_lock);
2308527a6266SJeff Kirsher 	istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
2309527a6266SJeff Kirsher 	phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
2310527a6266SJeff Kirsher 
2311527a6266SJeff Kirsher 	netif_info(sky2, intr, sky2->netdev, "phy interrupt status 0x%x 0x%x\n",
2312527a6266SJeff Kirsher 		   istatus, phystat);
2313527a6266SJeff Kirsher 
2314527a6266SJeff Kirsher 	if (istatus & PHY_M_IS_AN_COMPL) {
2315527a6266SJeff Kirsher 		if (sky2_autoneg_done(sky2, phystat) == 0 &&
2316527a6266SJeff Kirsher 		    !netif_carrier_ok(dev))
2317527a6266SJeff Kirsher 			sky2_link_up(sky2);
2318527a6266SJeff Kirsher 		goto out;
2319527a6266SJeff Kirsher 	}
2320527a6266SJeff Kirsher 
2321527a6266SJeff Kirsher 	if (istatus & PHY_M_IS_LSP_CHANGE)
2322527a6266SJeff Kirsher 		sky2->speed = sky2_phy_speed(hw, phystat);
2323527a6266SJeff Kirsher 
2324527a6266SJeff Kirsher 	if (istatus & PHY_M_IS_DUP_CHANGE)
2325527a6266SJeff Kirsher 		sky2->duplex =
2326527a6266SJeff Kirsher 		    (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2327527a6266SJeff Kirsher 
2328527a6266SJeff Kirsher 	if (istatus & PHY_M_IS_LST_CHANGE) {
2329527a6266SJeff Kirsher 		if (phystat & PHY_M_PS_LINK_UP)
2330527a6266SJeff Kirsher 			sky2_link_up(sky2);
2331527a6266SJeff Kirsher 		else
2332527a6266SJeff Kirsher 			sky2_link_down(sky2);
2333527a6266SJeff Kirsher 	}
2334527a6266SJeff Kirsher out:
2335527a6266SJeff Kirsher 	spin_unlock(&sky2->phy_lock);
2336527a6266SJeff Kirsher }
2337527a6266SJeff Kirsher 
2338527a6266SJeff Kirsher /* Special quick link interrupt (Yukon-2 Optima only) */
2339527a6266SJeff Kirsher static void sky2_qlink_intr(struct sky2_hw *hw)
2340527a6266SJeff Kirsher {
2341527a6266SJeff Kirsher 	struct sky2_port *sky2 = netdev_priv(hw->dev[0]);
2342527a6266SJeff Kirsher 	u32 imask;
2343527a6266SJeff Kirsher 	u16 phy;
2344527a6266SJeff Kirsher 
2345527a6266SJeff Kirsher 	/* disable irq */
2346527a6266SJeff Kirsher 	imask = sky2_read32(hw, B0_IMSK);
2347527a6266SJeff Kirsher 	imask &= ~Y2_IS_PHY_QLNK;
2348527a6266SJeff Kirsher 	sky2_write32(hw, B0_IMSK, imask);
2349527a6266SJeff Kirsher 
2350527a6266SJeff Kirsher 	/* reset PHY Link Detect */
2351527a6266SJeff Kirsher 	phy = sky2_pci_read16(hw, PSM_CONFIG_REG4);
2352527a6266SJeff Kirsher 	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2353527a6266SJeff Kirsher 	sky2_pci_write16(hw, PSM_CONFIG_REG4, phy | 1);
2354527a6266SJeff Kirsher 	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2355527a6266SJeff Kirsher 
2356527a6266SJeff Kirsher 	sky2_link_up(sky2);
2357527a6266SJeff Kirsher }
2358527a6266SJeff Kirsher 
2359527a6266SJeff Kirsher /* Transmit timeout is only called if we are running, carrier is up
2360527a6266SJeff Kirsher  * and tx queue is full (stopped).
2361527a6266SJeff Kirsher  */
23620290bd29SMichael S. Tsirkin static void sky2_tx_timeout(struct net_device *dev, unsigned int txqueue)
2363527a6266SJeff Kirsher {
2364527a6266SJeff Kirsher 	struct sky2_port *sky2 = netdev_priv(dev);
2365527a6266SJeff Kirsher 	struct sky2_hw *hw = sky2->hw;
2366527a6266SJeff Kirsher 
2367527a6266SJeff Kirsher 	netif_err(sky2, timer, dev, "tx timeout\n");
2368527a6266SJeff Kirsher 
2369527a6266SJeff Kirsher 	netdev_printk(KERN_DEBUG, dev, "transmit ring %u .. %u report=%u done=%u\n",
2370527a6266SJeff Kirsher 		      sky2->tx_cons, sky2->tx_prod,
2371527a6266SJeff Kirsher 		      sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
2372527a6266SJeff Kirsher 		      sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
2373527a6266SJeff Kirsher 
2374527a6266SJeff Kirsher 	/* can't restart safely under softirq */
2375527a6266SJeff Kirsher 	schedule_work(&hw->restart_work);
2376527a6266SJeff Kirsher }
2377527a6266SJeff Kirsher 
2378527a6266SJeff Kirsher static int sky2_change_mtu(struct net_device *dev, int new_mtu)
2379527a6266SJeff Kirsher {
2380527a6266SJeff Kirsher 	struct sky2_port *sky2 = netdev_priv(dev);
2381527a6266SJeff Kirsher 	struct sky2_hw *hw = sky2->hw;
2382527a6266SJeff Kirsher 	unsigned port = sky2->port;
2383527a6266SJeff Kirsher 	int err;
2384527a6266SJeff Kirsher 	u16 ctl, mode;
2385527a6266SJeff Kirsher 	u32 imask;
2386527a6266SJeff Kirsher 
2387527a6266SJeff Kirsher 	if (!netif_running(dev)) {
2388527a6266SJeff Kirsher 		dev->mtu = new_mtu;
2389527a6266SJeff Kirsher 		netdev_update_features(dev);
2390527a6266SJeff Kirsher 		return 0;
2391527a6266SJeff Kirsher 	}
2392527a6266SJeff Kirsher 
2393527a6266SJeff Kirsher 	imask = sky2_read32(hw, B0_IMSK);
2394527a6266SJeff Kirsher 	sky2_write32(hw, B0_IMSK, 0);
2395ea589e9bSLino Sanfilippo 	sky2_read32(hw, B0_IMSK);
2396527a6266SJeff Kirsher 
2397860e9538SFlorian Westphal 	netif_trans_update(dev);	/* prevent tx timeout */
2398527a6266SJeff Kirsher 	napi_disable(&hw->napi);
2399527a6266SJeff Kirsher 	netif_tx_disable(dev);
2400527a6266SJeff Kirsher 
2401527a6266SJeff Kirsher 	synchronize_irq(hw->pdev->irq);
2402527a6266SJeff Kirsher 
2403527a6266SJeff Kirsher 	if (!(hw->flags & SKY2_HW_RAM_BUFFER))
2404527a6266SJeff Kirsher 		sky2_set_tx_stfwd(hw, port);
2405527a6266SJeff Kirsher 
2406527a6266SJeff Kirsher 	ctl = gma_read16(hw, port, GM_GP_CTRL);
2407527a6266SJeff Kirsher 	gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
2408527a6266SJeff Kirsher 	sky2_rx_stop(sky2);
2409527a6266SJeff Kirsher 	sky2_rx_clean(sky2);
2410527a6266SJeff Kirsher 
2411527a6266SJeff Kirsher 	dev->mtu = new_mtu;
2412527a6266SJeff Kirsher 	netdev_update_features(dev);
2413527a6266SJeff Kirsher 
2414527a6266SJeff Kirsher 	mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |	GM_SMOD_VLAN_ENA;
2415527a6266SJeff Kirsher 	if (sky2->speed > SPEED_100)
2416527a6266SJeff Kirsher 		mode |= IPG_DATA_VAL(IPG_DATA_DEF_1000);
2417527a6266SJeff Kirsher 	else
2418527a6266SJeff Kirsher 		mode |= IPG_DATA_VAL(IPG_DATA_DEF_10_100);
2419527a6266SJeff Kirsher 
2420527a6266SJeff Kirsher 	if (dev->mtu > ETH_DATA_LEN)
2421527a6266SJeff Kirsher 		mode |= GM_SMOD_JUMBO_ENA;
2422527a6266SJeff Kirsher 
2423527a6266SJeff Kirsher 	gma_write16(hw, port, GM_SERIAL_MODE, mode);
2424527a6266SJeff Kirsher 
2425527a6266SJeff Kirsher 	sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
2426527a6266SJeff Kirsher 
2427527a6266SJeff Kirsher 	err = sky2_alloc_rx_skbs(sky2);
2428527a6266SJeff Kirsher 	if (!err)
2429527a6266SJeff Kirsher 		sky2_rx_start(sky2);
2430527a6266SJeff Kirsher 	else
2431527a6266SJeff Kirsher 		sky2_rx_clean(sky2);
2432527a6266SJeff Kirsher 	sky2_write32(hw, B0_IMSK, imask);
2433527a6266SJeff Kirsher 
2434527a6266SJeff Kirsher 	sky2_read32(hw, B0_Y2_SP_LISR);
2435527a6266SJeff Kirsher 	napi_enable(&hw->napi);
2436527a6266SJeff Kirsher 
2437527a6266SJeff Kirsher 	if (err)
2438527a6266SJeff Kirsher 		dev_close(dev);
2439527a6266SJeff Kirsher 	else {
2440527a6266SJeff Kirsher 		gma_write16(hw, port, GM_GP_CTRL, ctl);
2441527a6266SJeff Kirsher 
2442527a6266SJeff Kirsher 		netif_wake_queue(dev);
2443527a6266SJeff Kirsher 	}
2444527a6266SJeff Kirsher 
2445527a6266SJeff Kirsher 	return err;
2446527a6266SJeff Kirsher }
2447527a6266SJeff Kirsher 
2448857504d0Sstephen hemminger static inline bool needs_copy(const struct rx_ring_info *re,
2449857504d0Sstephen hemminger 			      unsigned length)
2450857504d0Sstephen hemminger {
2451857504d0Sstephen hemminger #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
2452857504d0Sstephen hemminger 	/* Some architectures need the IP header to be aligned */
2453857504d0Sstephen hemminger 	if (!IS_ALIGNED(re->data_addr + ETH_HLEN, sizeof(u32)))
2454857504d0Sstephen hemminger 		return true;
2455857504d0Sstephen hemminger #endif
2456857504d0Sstephen hemminger 	return length < copybreak;
2457857504d0Sstephen hemminger }
2458857504d0Sstephen hemminger 
2459527a6266SJeff Kirsher /* For small just reuse existing skb for next receive */
2460527a6266SJeff Kirsher static struct sk_buff *receive_copy(struct sky2_port *sky2,
2461527a6266SJeff Kirsher 				    const struct rx_ring_info *re,
2462527a6266SJeff Kirsher 				    unsigned length)
2463527a6266SJeff Kirsher {
2464527a6266SJeff Kirsher 	struct sk_buff *skb;
2465527a6266SJeff Kirsher 
2466527a6266SJeff Kirsher 	skb = netdev_alloc_skb_ip_align(sky2->netdev, length);
2467527a6266SJeff Kirsher 	if (likely(skb)) {
2468c86768cfSChristophe JAILLET 		dma_sync_single_for_cpu(&sky2->hw->pdev->dev, re->data_addr,
2469c86768cfSChristophe JAILLET 					length, DMA_FROM_DEVICE);
2470527a6266SJeff Kirsher 		skb_copy_from_linear_data(re->skb, skb->data, length);
2471527a6266SJeff Kirsher 		skb->ip_summed = re->skb->ip_summed;
2472527a6266SJeff Kirsher 		skb->csum = re->skb->csum;
2473b408f94dSTom Herbert 		skb_copy_hash(skb, re->skb);
24743149a271SMichał Mirosław 		__vlan_hwaccel_copy_tag(skb, re->skb);
24753f42941bSstephen hemminger 
2476c86768cfSChristophe JAILLET 		dma_sync_single_for_device(&sky2->hw->pdev->dev,
2477c86768cfSChristophe JAILLET 					   re->data_addr, length,
2478c86768cfSChristophe JAILLET 					   DMA_FROM_DEVICE);
24793149a271SMichał Mirosław 		__vlan_hwaccel_clear_tag(re->skb);
2480b408f94dSTom Herbert 		skb_clear_hash(re->skb);
2481527a6266SJeff Kirsher 		re->skb->ip_summed = CHECKSUM_NONE;
2482527a6266SJeff Kirsher 		skb_put(skb, length);
2483527a6266SJeff Kirsher 	}
2484527a6266SJeff Kirsher 	return skb;
2485527a6266SJeff Kirsher }
2486527a6266SJeff Kirsher 
2487527a6266SJeff Kirsher /* Adjust length of skb with fragments to match received data */
2488527a6266SJeff Kirsher static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2489527a6266SJeff Kirsher 			  unsigned int length)
2490527a6266SJeff Kirsher {
2491527a6266SJeff Kirsher 	int i, num_frags;
2492527a6266SJeff Kirsher 	unsigned int size;
2493527a6266SJeff Kirsher 
2494527a6266SJeff Kirsher 	/* put header into skb */
2495527a6266SJeff Kirsher 	size = min(length, hdr_space);
2496527a6266SJeff Kirsher 	skb->tail += size;
2497527a6266SJeff Kirsher 	skb->len += size;
2498527a6266SJeff Kirsher 	length -= size;
2499527a6266SJeff Kirsher 
2500527a6266SJeff Kirsher 	num_frags = skb_shinfo(skb)->nr_frags;
2501527a6266SJeff Kirsher 	for (i = 0; i < num_frags; i++) {
2502527a6266SJeff Kirsher 		skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2503527a6266SJeff Kirsher 
2504527a6266SJeff Kirsher 		if (length == 0) {
2505527a6266SJeff Kirsher 			/* don't need this page */
2506*c420c989SMatteo Croce 			__skb_frag_unref(frag, false);
2507527a6266SJeff Kirsher 			--skb_shinfo(skb)->nr_frags;
2508527a6266SJeff Kirsher 		} else {
2509527a6266SJeff Kirsher 			size = min(length, (unsigned) PAGE_SIZE);
2510527a6266SJeff Kirsher 
25119e903e08SEric Dumazet 			skb_frag_size_set(frag, size);
2512527a6266SJeff Kirsher 			skb->data_len += size;
25137ae60b3fSEric Dumazet 			skb->truesize += PAGE_SIZE;
2514527a6266SJeff Kirsher 			skb->len += size;
2515527a6266SJeff Kirsher 			length -= size;
2516527a6266SJeff Kirsher 		}
2517527a6266SJeff Kirsher 	}
2518527a6266SJeff Kirsher }
2519527a6266SJeff Kirsher 
2520527a6266SJeff Kirsher /* Normal packet - take skb from ring element and put in a new one  */
2521527a6266SJeff Kirsher static struct sk_buff *receive_new(struct sky2_port *sky2,
2522527a6266SJeff Kirsher 				   struct rx_ring_info *re,
2523527a6266SJeff Kirsher 				   unsigned int length)
2524527a6266SJeff Kirsher {
2525527a6266SJeff Kirsher 	struct sk_buff *skb;
2526527a6266SJeff Kirsher 	struct rx_ring_info nre;
2527527a6266SJeff Kirsher 	unsigned hdr_space = sky2->rx_data_size;
2528527a6266SJeff Kirsher 
2529527a6266SJeff Kirsher 	nre.skb = sky2_rx_alloc(sky2, GFP_ATOMIC);
2530527a6266SJeff Kirsher 	if (unlikely(!nre.skb))
2531527a6266SJeff Kirsher 		goto nobuf;
2532527a6266SJeff Kirsher 
2533527a6266SJeff Kirsher 	if (sky2_rx_map_skb(sky2->hw->pdev, &nre, hdr_space))
2534527a6266SJeff Kirsher 		goto nomap;
2535527a6266SJeff Kirsher 
2536527a6266SJeff Kirsher 	skb = re->skb;
2537527a6266SJeff Kirsher 	sky2_rx_unmap_skb(sky2->hw->pdev, re);
2538527a6266SJeff Kirsher 	prefetch(skb->data);
2539527a6266SJeff Kirsher 	*re = nre;
2540527a6266SJeff Kirsher 
2541527a6266SJeff Kirsher 	if (skb_shinfo(skb)->nr_frags)
2542527a6266SJeff Kirsher 		skb_put_frags(skb, hdr_space, length);
2543527a6266SJeff Kirsher 	else
2544527a6266SJeff Kirsher 		skb_put(skb, length);
2545527a6266SJeff Kirsher 	return skb;
2546527a6266SJeff Kirsher 
2547527a6266SJeff Kirsher nomap:
2548527a6266SJeff Kirsher 	dev_kfree_skb(nre.skb);
2549527a6266SJeff Kirsher nobuf:
2550527a6266SJeff Kirsher 	return NULL;
2551527a6266SJeff Kirsher }
2552527a6266SJeff Kirsher 
2553527a6266SJeff Kirsher /*
2554527a6266SJeff Kirsher  * Receive one packet.
2555527a6266SJeff Kirsher  * For larger packets, get new buffer.
2556527a6266SJeff Kirsher  */
2557527a6266SJeff Kirsher static struct sk_buff *sky2_receive(struct net_device *dev,
2558527a6266SJeff Kirsher 				    u16 length, u32 status)
2559527a6266SJeff Kirsher {
2560527a6266SJeff Kirsher 	struct sky2_port *sky2 = netdev_priv(dev);
2561527a6266SJeff Kirsher 	struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
2562527a6266SJeff Kirsher 	struct sk_buff *skb = NULL;
2563527a6266SJeff Kirsher 	u16 count = (status & GMR_FS_LEN) >> 16;
2564527a6266SJeff Kirsher 
2565527a6266SJeff Kirsher 	netif_printk(sky2, rx_status, KERN_DEBUG, dev,
2566527a6266SJeff Kirsher 		     "rx slot %u status 0x%x len %d\n",
2567527a6266SJeff Kirsher 		     sky2->rx_next, status, length);
2568527a6266SJeff Kirsher 
2569527a6266SJeff Kirsher 	sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
2570527a6266SJeff Kirsher 	prefetch(sky2->rx_ring + sky2->rx_next);
2571527a6266SJeff Kirsher 
2572df8a39deSJiri Pirko 	if (skb_vlan_tag_present(re->skb))
2573e072b3faSstephen hemminger 		count -= VLAN_HLEN;	/* Account for vlan tag */
2574e072b3faSstephen hemminger 
2575527a6266SJeff Kirsher 	/* This chip has hardware problems that generates bogus status.
2576527a6266SJeff Kirsher 	 * So do only marginal checking and expect higher level protocols
2577527a6266SJeff Kirsher 	 * to handle crap frames.
2578527a6266SJeff Kirsher 	 */
2579527a6266SJeff Kirsher 	if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
2580527a6266SJeff Kirsher 	    sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
2581527a6266SJeff Kirsher 	    length != count)
2582527a6266SJeff Kirsher 		goto okay;
2583527a6266SJeff Kirsher 
2584527a6266SJeff Kirsher 	if (status & GMR_FS_ANY_ERR)
2585527a6266SJeff Kirsher 		goto error;
2586527a6266SJeff Kirsher 
2587527a6266SJeff Kirsher 	if (!(status & GMR_FS_RX_OK))
2588527a6266SJeff Kirsher 		goto resubmit;
2589527a6266SJeff Kirsher 
2590527a6266SJeff Kirsher 	/* if length reported by DMA does not match PHY, packet was truncated */
2591527a6266SJeff Kirsher 	if (length != count)
2592527a6266SJeff Kirsher 		goto error;
2593527a6266SJeff Kirsher 
2594527a6266SJeff Kirsher okay:
2595857504d0Sstephen hemminger 	if (needs_copy(re, length))
2596527a6266SJeff Kirsher 		skb = receive_copy(sky2, re, length);
2597527a6266SJeff Kirsher 	else
2598527a6266SJeff Kirsher 		skb = receive_new(sky2, re, length);
2599527a6266SJeff Kirsher 
2600527a6266SJeff Kirsher 	dev->stats.rx_dropped += (skb == NULL);
2601527a6266SJeff Kirsher 
2602527a6266SJeff Kirsher resubmit:
2603527a6266SJeff Kirsher 	sky2_rx_submit(sky2, re);
2604527a6266SJeff Kirsher 
2605527a6266SJeff Kirsher 	return skb;
2606527a6266SJeff Kirsher 
2607527a6266SJeff Kirsher error:
2608527a6266SJeff Kirsher 	++dev->stats.rx_errors;
2609527a6266SJeff Kirsher 
2610527a6266SJeff Kirsher 	if (net_ratelimit())
2611527a6266SJeff Kirsher 		netif_info(sky2, rx_err, dev,
2612527a6266SJeff Kirsher 			   "rx error, status 0x%x length %d\n", status, length);
2613527a6266SJeff Kirsher 
2614527a6266SJeff Kirsher 	goto resubmit;
2615527a6266SJeff Kirsher }
2616527a6266SJeff Kirsher 
2617527a6266SJeff Kirsher /* Transmit complete */
2618527a6266SJeff Kirsher static inline void sky2_tx_done(struct net_device *dev, u16 last)
2619527a6266SJeff Kirsher {
2620527a6266SJeff Kirsher 	struct sky2_port *sky2 = netdev_priv(dev);
2621527a6266SJeff Kirsher 
2622527a6266SJeff Kirsher 	if (netif_running(dev)) {
2623527a6266SJeff Kirsher 		sky2_tx_complete(sky2, last);
2624527a6266SJeff Kirsher 
2625926d0977Sstephen hemminger 		/* Wake unless it's detached, and called e.g. from sky2_close() */
2626527a6266SJeff Kirsher 		if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
2627527a6266SJeff Kirsher 			netif_wake_queue(dev);
2628527a6266SJeff Kirsher 	}
2629527a6266SJeff Kirsher }
2630527a6266SJeff Kirsher 
2631527a6266SJeff Kirsher static inline void sky2_skb_rx(const struct sky2_port *sky2,
2632e072b3faSstephen hemminger 			       struct sk_buff *skb)
2633527a6266SJeff Kirsher {
2634527a6266SJeff Kirsher 	if (skb->ip_summed == CHECKSUM_NONE)
2635527a6266SJeff Kirsher 		netif_receive_skb(skb);
2636527a6266SJeff Kirsher 	else
2637527a6266SJeff Kirsher 		napi_gro_receive(&sky2->hw->napi, skb);
2638527a6266SJeff Kirsher }
2639527a6266SJeff Kirsher 
2640527a6266SJeff Kirsher static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
2641527a6266SJeff Kirsher 				unsigned packets, unsigned bytes)
2642527a6266SJeff Kirsher {
2643527a6266SJeff Kirsher 	struct net_device *dev = hw->dev[port];
2644527a6266SJeff Kirsher 	struct sky2_port *sky2 = netdev_priv(dev);
2645527a6266SJeff Kirsher 
2646527a6266SJeff Kirsher 	if (packets == 0)
2647527a6266SJeff Kirsher 		return;
2648527a6266SJeff Kirsher 
2649527a6266SJeff Kirsher 	u64_stats_update_begin(&sky2->rx_stats.syncp);
2650527a6266SJeff Kirsher 	sky2->rx_stats.packets += packets;
2651527a6266SJeff Kirsher 	sky2->rx_stats.bytes += bytes;
2652527a6266SJeff Kirsher 	u64_stats_update_end(&sky2->rx_stats.syncp);
2653527a6266SJeff Kirsher 
26544a7c9726STobias Klauser 	sky2->last_rx = jiffies;
2655527a6266SJeff Kirsher 	sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
2656527a6266SJeff Kirsher }
2657527a6266SJeff Kirsher 
2658527a6266SJeff Kirsher static void sky2_rx_checksum(struct sky2_port *sky2, u32 status)
2659527a6266SJeff Kirsher {
2660527a6266SJeff Kirsher 	/* If this happens then driver assuming wrong format for chip type */
2661527a6266SJeff Kirsher 	BUG_ON(sky2->hw->flags & SKY2_HW_NEW_LE);
2662527a6266SJeff Kirsher 
2663527a6266SJeff Kirsher 	/* Both checksum counters are programmed to start at
2664527a6266SJeff Kirsher 	 * the same offset, so unless there is a problem they
2665527a6266SJeff Kirsher 	 * should match. This failure is an early indication that
2666527a6266SJeff Kirsher 	 * hardware receive checksumming won't work.
2667527a6266SJeff Kirsher 	 */
2668527a6266SJeff Kirsher 	if (likely((u16)(status >> 16) == (u16)status)) {
2669527a6266SJeff Kirsher 		struct sk_buff *skb = sky2->rx_ring[sky2->rx_next].skb;
2670527a6266SJeff Kirsher 		skb->ip_summed = CHECKSUM_COMPLETE;
2671527a6266SJeff Kirsher 		skb->csum = le16_to_cpu(status);
2672527a6266SJeff Kirsher 	} else {
2673527a6266SJeff Kirsher 		dev_notice(&sky2->hw->pdev->dev,
2674527a6266SJeff Kirsher 			   "%s: receive checksum problem (status = %#x)\n",
2675527a6266SJeff Kirsher 			   sky2->netdev->name, status);
2676527a6266SJeff Kirsher 
2677527a6266SJeff Kirsher 		/* Disable checksum offload
2678527a6266SJeff Kirsher 		 * It will be reenabled on next ndo_set_features, but if it's
2679527a6266SJeff Kirsher 		 * really broken, will get disabled again
2680527a6266SJeff Kirsher 		 */
2681527a6266SJeff Kirsher 		sky2->netdev->features &= ~NETIF_F_RXCSUM;
2682527a6266SJeff Kirsher 		sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
2683527a6266SJeff Kirsher 			     BMU_DIS_RX_CHKSUM);
2684527a6266SJeff Kirsher 	}
2685527a6266SJeff Kirsher }
2686527a6266SJeff Kirsher 
2687e072b3faSstephen hemminger static void sky2_rx_tag(struct sky2_port *sky2, u16 length)
2688e072b3faSstephen hemminger {
2689e072b3faSstephen hemminger 	struct sk_buff *skb;
2690e072b3faSstephen hemminger 
2691e072b3faSstephen hemminger 	skb = sky2->rx_ring[sky2->rx_next].skb;
269286a9bad3SPatrick McHardy 	__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), be16_to_cpu(length));
2693e072b3faSstephen hemminger }
2694e072b3faSstephen hemminger 
2695527a6266SJeff Kirsher static void sky2_rx_hash(struct sky2_port *sky2, u32 status)
2696527a6266SJeff Kirsher {
2697527a6266SJeff Kirsher 	struct sk_buff *skb;
2698527a6266SJeff Kirsher 
2699527a6266SJeff Kirsher 	skb = sky2->rx_ring[sky2->rx_next].skb;
2700b408f94dSTom Herbert 	skb_set_hash(skb, le32_to_cpu(status), PKT_HASH_TYPE_L3);
2701527a6266SJeff Kirsher }
2702527a6266SJeff Kirsher 
2703527a6266SJeff Kirsher /* Process status response ring */
2704527a6266SJeff Kirsher static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
2705527a6266SJeff Kirsher {
2706527a6266SJeff Kirsher 	int work_done = 0;
2707527a6266SJeff Kirsher 	unsigned int total_bytes[2] = { 0 };
2708527a6266SJeff Kirsher 	unsigned int total_packets[2] = { 0 };
2709527a6266SJeff Kirsher 
271021ceda26SEric W. Biederman 	if (to_do <= 0)
271121ceda26SEric W. Biederman 		return work_done;
271221ceda26SEric W. Biederman 
2713527a6266SJeff Kirsher 	rmb();
2714527a6266SJeff Kirsher 	do {
2715527a6266SJeff Kirsher 		struct sky2_port *sky2;
2716527a6266SJeff Kirsher 		struct sky2_status_le *le  = hw->st_le + hw->st_idx;
2717527a6266SJeff Kirsher 		unsigned port;
2718527a6266SJeff Kirsher 		struct net_device *dev;
2719527a6266SJeff Kirsher 		struct sk_buff *skb;
2720527a6266SJeff Kirsher 		u32 status;
2721527a6266SJeff Kirsher 		u16 length;
2722527a6266SJeff Kirsher 		u8 opcode = le->opcode;
2723527a6266SJeff Kirsher 
2724527a6266SJeff Kirsher 		if (!(opcode & HW_OWNER))
2725527a6266SJeff Kirsher 			break;
2726527a6266SJeff Kirsher 
2727527a6266SJeff Kirsher 		hw->st_idx = RING_NEXT(hw->st_idx, hw->st_size);
2728527a6266SJeff Kirsher 
2729527a6266SJeff Kirsher 		port = le->css & CSS_LINK_BIT;
2730527a6266SJeff Kirsher 		dev = hw->dev[port];
2731527a6266SJeff Kirsher 		sky2 = netdev_priv(dev);
2732527a6266SJeff Kirsher 		length = le16_to_cpu(le->length);
2733527a6266SJeff Kirsher 		status = le32_to_cpu(le->status);
2734527a6266SJeff Kirsher 
2735527a6266SJeff Kirsher 		le->opcode = 0;
2736527a6266SJeff Kirsher 		switch (opcode & ~HW_OWNER) {
2737527a6266SJeff Kirsher 		case OP_RXSTAT:
2738527a6266SJeff Kirsher 			total_packets[port]++;
2739527a6266SJeff Kirsher 			total_bytes[port] += length;
2740527a6266SJeff Kirsher 
2741527a6266SJeff Kirsher 			skb = sky2_receive(dev, length, status);
2742527a6266SJeff Kirsher 			if (!skb)
2743527a6266SJeff Kirsher 				break;
2744527a6266SJeff Kirsher 
2745527a6266SJeff Kirsher 			/* This chip reports checksum status differently */
2746527a6266SJeff Kirsher 			if (hw->flags & SKY2_HW_NEW_LE) {
2747527a6266SJeff Kirsher 				if ((dev->features & NETIF_F_RXCSUM) &&
2748527a6266SJeff Kirsher 				    (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2749527a6266SJeff Kirsher 				    (le->css & CSS_TCPUDPCSOK))
2750527a6266SJeff Kirsher 					skb->ip_summed = CHECKSUM_UNNECESSARY;
2751527a6266SJeff Kirsher 				else
2752527a6266SJeff Kirsher 					skb->ip_summed = CHECKSUM_NONE;
2753527a6266SJeff Kirsher 			}
2754527a6266SJeff Kirsher 
2755527a6266SJeff Kirsher 			skb->protocol = eth_type_trans(skb, dev);
2756e072b3faSstephen hemminger 			sky2_skb_rx(sky2, skb);
2757527a6266SJeff Kirsher 
2758527a6266SJeff Kirsher 			/* Stop after net poll weight */
2759527a6266SJeff Kirsher 			if (++work_done >= to_do)
2760527a6266SJeff Kirsher 				goto exit_loop;
2761527a6266SJeff Kirsher 			break;
2762527a6266SJeff Kirsher 
2763527a6266SJeff Kirsher 		case OP_RXVLAN:
2764e072b3faSstephen hemminger 			sky2_rx_tag(sky2, length);
2765527a6266SJeff Kirsher 			break;
2766527a6266SJeff Kirsher 
2767527a6266SJeff Kirsher 		case OP_RXCHKSVLAN:
2768e072b3faSstephen hemminger 			sky2_rx_tag(sky2, length);
2769df561f66SGustavo A. R. Silva 			fallthrough;
2770527a6266SJeff Kirsher 		case OP_RXCHKS:
2771527a6266SJeff Kirsher 			if (likely(dev->features & NETIF_F_RXCSUM))
2772527a6266SJeff Kirsher 				sky2_rx_checksum(sky2, status);
2773527a6266SJeff Kirsher 			break;
2774527a6266SJeff Kirsher 
2775527a6266SJeff Kirsher 		case OP_RSS_HASH:
2776527a6266SJeff Kirsher 			sky2_rx_hash(sky2, status);
2777527a6266SJeff Kirsher 			break;
2778527a6266SJeff Kirsher 
2779527a6266SJeff Kirsher 		case OP_TXINDEXLE:
2780527a6266SJeff Kirsher 			/* TX index reports status for both ports */
2781527a6266SJeff Kirsher 			sky2_tx_done(hw->dev[0], status & 0xfff);
2782527a6266SJeff Kirsher 			if (hw->dev[1])
2783527a6266SJeff Kirsher 				sky2_tx_done(hw->dev[1],
2784527a6266SJeff Kirsher 				     ((status >> 24) & 0xff)
2785527a6266SJeff Kirsher 					     | (u16)(length & 0xf) << 8);
2786527a6266SJeff Kirsher 			break;
2787527a6266SJeff Kirsher 
2788527a6266SJeff Kirsher 		default:
2789527a6266SJeff Kirsher 			if (net_ratelimit())
2790fe3881cfSJoe Perches 				pr_warn("unknown status opcode 0x%x\n", opcode);
2791527a6266SJeff Kirsher 		}
2792527a6266SJeff Kirsher 	} while (hw->st_idx != idx);
2793527a6266SJeff Kirsher 
2794527a6266SJeff Kirsher 	/* Fully processed status ring so clear irq */
2795527a6266SJeff Kirsher 	sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2796527a6266SJeff Kirsher 
2797527a6266SJeff Kirsher exit_loop:
2798527a6266SJeff Kirsher 	sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
2799527a6266SJeff Kirsher 	sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
2800527a6266SJeff Kirsher 
2801527a6266SJeff Kirsher 	return work_done;
2802527a6266SJeff Kirsher }
2803527a6266SJeff Kirsher 
2804527a6266SJeff Kirsher static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2805527a6266SJeff Kirsher {
2806527a6266SJeff Kirsher 	struct net_device *dev = hw->dev[port];
2807527a6266SJeff Kirsher 
2808527a6266SJeff Kirsher 	if (net_ratelimit())
2809527a6266SJeff Kirsher 		netdev_info(dev, "hw error interrupt status 0x%x\n", status);
2810527a6266SJeff Kirsher 
2811527a6266SJeff Kirsher 	if (status & Y2_IS_PAR_RD1) {
2812527a6266SJeff Kirsher 		if (net_ratelimit())
2813527a6266SJeff Kirsher 			netdev_err(dev, "ram data read parity error\n");
2814527a6266SJeff Kirsher 		/* Clear IRQ */
2815527a6266SJeff Kirsher 		sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2816527a6266SJeff Kirsher 	}
2817527a6266SJeff Kirsher 
2818527a6266SJeff Kirsher 	if (status & Y2_IS_PAR_WR1) {
2819527a6266SJeff Kirsher 		if (net_ratelimit())
2820527a6266SJeff Kirsher 			netdev_err(dev, "ram data write parity error\n");
2821527a6266SJeff Kirsher 
2822527a6266SJeff Kirsher 		sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2823527a6266SJeff Kirsher 	}
2824527a6266SJeff Kirsher 
2825527a6266SJeff Kirsher 	if (status & Y2_IS_PAR_MAC1) {
2826527a6266SJeff Kirsher 		if (net_ratelimit())
2827527a6266SJeff Kirsher 			netdev_err(dev, "MAC parity error\n");
2828527a6266SJeff Kirsher 		sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2829527a6266SJeff Kirsher 	}
2830527a6266SJeff Kirsher 
2831527a6266SJeff Kirsher 	if (status & Y2_IS_PAR_RX1) {
2832527a6266SJeff Kirsher 		if (net_ratelimit())
2833527a6266SJeff Kirsher 			netdev_err(dev, "RX parity error\n");
2834527a6266SJeff Kirsher 		sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2835527a6266SJeff Kirsher 	}
2836527a6266SJeff Kirsher 
2837527a6266SJeff Kirsher 	if (status & Y2_IS_TCP_TXA1) {
2838527a6266SJeff Kirsher 		if (net_ratelimit())
2839527a6266SJeff Kirsher 			netdev_err(dev, "TCP segmentation error\n");
2840527a6266SJeff Kirsher 		sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2841527a6266SJeff Kirsher 	}
2842527a6266SJeff Kirsher }
2843527a6266SJeff Kirsher 
2844527a6266SJeff Kirsher static void sky2_hw_intr(struct sky2_hw *hw)
2845527a6266SJeff Kirsher {
2846527a6266SJeff Kirsher 	struct pci_dev *pdev = hw->pdev;
2847527a6266SJeff Kirsher 	u32 status = sky2_read32(hw, B0_HWE_ISRC);
2848527a6266SJeff Kirsher 	u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2849527a6266SJeff Kirsher 
2850527a6266SJeff Kirsher 	status &= hwmsk;
2851527a6266SJeff Kirsher 
2852527a6266SJeff Kirsher 	if (status & Y2_IS_TIST_OV)
2853527a6266SJeff Kirsher 		sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
2854527a6266SJeff Kirsher 
2855527a6266SJeff Kirsher 	if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
2856527a6266SJeff Kirsher 		u16 pci_err;
2857527a6266SJeff Kirsher 
2858527a6266SJeff Kirsher 		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2859527a6266SJeff Kirsher 		pci_err = sky2_pci_read16(hw, PCI_STATUS);
2860527a6266SJeff Kirsher 		if (net_ratelimit())
2861527a6266SJeff Kirsher 			dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
2862527a6266SJeff Kirsher 			        pci_err);
2863527a6266SJeff Kirsher 
2864527a6266SJeff Kirsher 		sky2_pci_write16(hw, PCI_STATUS,
2865527a6266SJeff Kirsher 				      pci_err | PCI_STATUS_ERROR_BITS);
2866527a6266SJeff Kirsher 		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2867527a6266SJeff Kirsher 	}
2868527a6266SJeff Kirsher 
2869527a6266SJeff Kirsher 	if (status & Y2_IS_PCI_EXP) {
2870527a6266SJeff Kirsher 		/* PCI-Express uncorrectable Error occurred */
2871527a6266SJeff Kirsher 		u32 err;
2872527a6266SJeff Kirsher 
2873527a6266SJeff Kirsher 		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2874527a6266SJeff Kirsher 		err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2875527a6266SJeff Kirsher 		sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2876527a6266SJeff Kirsher 			     0xfffffffful);
2877527a6266SJeff Kirsher 		if (net_ratelimit())
2878527a6266SJeff Kirsher 			dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
2879527a6266SJeff Kirsher 
2880527a6266SJeff Kirsher 		sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2881527a6266SJeff Kirsher 		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2882527a6266SJeff Kirsher 	}
2883527a6266SJeff Kirsher 
2884527a6266SJeff Kirsher 	if (status & Y2_HWE_L1_MASK)
2885527a6266SJeff Kirsher 		sky2_hw_error(hw, 0, status);
2886527a6266SJeff Kirsher 	status >>= 8;
2887527a6266SJeff Kirsher 	if (status & Y2_HWE_L1_MASK)
2888527a6266SJeff Kirsher 		sky2_hw_error(hw, 1, status);
2889527a6266SJeff Kirsher }
2890527a6266SJeff Kirsher 
2891527a6266SJeff Kirsher static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2892527a6266SJeff Kirsher {
2893527a6266SJeff Kirsher 	struct net_device *dev = hw->dev[port];
2894527a6266SJeff Kirsher 	struct sky2_port *sky2 = netdev_priv(dev);
2895527a6266SJeff Kirsher 	u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2896527a6266SJeff Kirsher 
2897527a6266SJeff Kirsher 	netif_info(sky2, intr, dev, "mac interrupt status 0x%x\n", status);
2898527a6266SJeff Kirsher 
2899527a6266SJeff Kirsher 	if (status & GM_IS_RX_CO_OV)
2900527a6266SJeff Kirsher 		gma_read16(hw, port, GM_RX_IRQ_SRC);
2901527a6266SJeff Kirsher 
2902527a6266SJeff Kirsher 	if (status & GM_IS_TX_CO_OV)
2903527a6266SJeff Kirsher 		gma_read16(hw, port, GM_TX_IRQ_SRC);
2904527a6266SJeff Kirsher 
2905527a6266SJeff Kirsher 	if (status & GM_IS_RX_FF_OR) {
2906527a6266SJeff Kirsher 		++dev->stats.rx_fifo_errors;
2907527a6266SJeff Kirsher 		sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2908527a6266SJeff Kirsher 	}
2909527a6266SJeff Kirsher 
2910527a6266SJeff Kirsher 	if (status & GM_IS_TX_FF_UR) {
2911527a6266SJeff Kirsher 		++dev->stats.tx_fifo_errors;
2912527a6266SJeff Kirsher 		sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2913527a6266SJeff Kirsher 	}
2914527a6266SJeff Kirsher }
2915527a6266SJeff Kirsher 
2916527a6266SJeff Kirsher /* This should never happen it is a bug. */
2917527a6266SJeff Kirsher static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q)
2918527a6266SJeff Kirsher {
2919527a6266SJeff Kirsher 	struct net_device *dev = hw->dev[port];
2920527a6266SJeff Kirsher 	u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
2921527a6266SJeff Kirsher 
2922527a6266SJeff Kirsher 	dev_err(&hw->pdev->dev, "%s: descriptor error q=%#x get=%u put=%u\n",
2923527a6266SJeff Kirsher 		dev->name, (unsigned) q, (unsigned) idx,
2924527a6266SJeff Kirsher 		(unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
2925527a6266SJeff Kirsher 
2926527a6266SJeff Kirsher 	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
2927527a6266SJeff Kirsher }
2928527a6266SJeff Kirsher 
2929527a6266SJeff Kirsher static int sky2_rx_hung(struct net_device *dev)
2930527a6266SJeff Kirsher {
2931527a6266SJeff Kirsher 	struct sky2_port *sky2 = netdev_priv(dev);
2932527a6266SJeff Kirsher 	struct sky2_hw *hw = sky2->hw;
2933527a6266SJeff Kirsher 	unsigned port = sky2->port;
2934527a6266SJeff Kirsher 	unsigned rxq = rxqaddr[port];
2935527a6266SJeff Kirsher 	u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2936527a6266SJeff Kirsher 	u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2937527a6266SJeff Kirsher 	u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2938527a6266SJeff Kirsher 	u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2939527a6266SJeff Kirsher 
2940527a6266SJeff Kirsher 	/* If idle and MAC or PCI is stuck */
29414a7c9726STobias Klauser 	if (sky2->check.last == sky2->last_rx &&
2942527a6266SJeff Kirsher 	    ((mac_rp == sky2->check.mac_rp &&
2943527a6266SJeff Kirsher 	      mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2944527a6266SJeff Kirsher 	     /* Check if the PCI RX hang */
2945527a6266SJeff Kirsher 	     (fifo_rp == sky2->check.fifo_rp &&
2946527a6266SJeff Kirsher 	      fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
2947527a6266SJeff Kirsher 		netdev_printk(KERN_DEBUG, dev,
2948527a6266SJeff Kirsher 			      "hung mac %d:%d fifo %d (%d:%d)\n",
2949527a6266SJeff Kirsher 			      mac_lev, mac_rp, fifo_lev,
2950527a6266SJeff Kirsher 			      fifo_rp, sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
2951527a6266SJeff Kirsher 		return 1;
2952527a6266SJeff Kirsher 	} else {
29534a7c9726STobias Klauser 		sky2->check.last = sky2->last_rx;
2954527a6266SJeff Kirsher 		sky2->check.mac_rp = mac_rp;
2955527a6266SJeff Kirsher 		sky2->check.mac_lev = mac_lev;
2956527a6266SJeff Kirsher 		sky2->check.fifo_rp = fifo_rp;
2957527a6266SJeff Kirsher 		sky2->check.fifo_lev = fifo_lev;
2958527a6266SJeff Kirsher 		return 0;
2959527a6266SJeff Kirsher 	}
2960527a6266SJeff Kirsher }
2961527a6266SJeff Kirsher 
2962e99e88a9SKees Cook static void sky2_watchdog(struct timer_list *t)
2963527a6266SJeff Kirsher {
2964e99e88a9SKees Cook 	struct sky2_hw *hw = from_timer(hw, t, watchdog_timer);
2965527a6266SJeff Kirsher 
2966527a6266SJeff Kirsher 	/* Check for lost IRQ once a second */
2967527a6266SJeff Kirsher 	if (sky2_read32(hw, B0_ISRC)) {
2968527a6266SJeff Kirsher 		napi_schedule(&hw->napi);
2969527a6266SJeff Kirsher 	} else {
2970527a6266SJeff Kirsher 		int i, active = 0;
2971527a6266SJeff Kirsher 
2972527a6266SJeff Kirsher 		for (i = 0; i < hw->ports; i++) {
2973527a6266SJeff Kirsher 			struct net_device *dev = hw->dev[i];
2974527a6266SJeff Kirsher 			if (!netif_running(dev))
2975527a6266SJeff Kirsher 				continue;
2976527a6266SJeff Kirsher 			++active;
2977527a6266SJeff Kirsher 
2978527a6266SJeff Kirsher 			/* For chips with Rx FIFO, check if stuck */
2979527a6266SJeff Kirsher 			if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
2980527a6266SJeff Kirsher 			     sky2_rx_hung(dev)) {
2981527a6266SJeff Kirsher 				netdev_info(dev, "receiver hang detected\n");
2982527a6266SJeff Kirsher 				schedule_work(&hw->restart_work);
2983527a6266SJeff Kirsher 				return;
2984527a6266SJeff Kirsher 			}
2985527a6266SJeff Kirsher 		}
2986527a6266SJeff Kirsher 
2987527a6266SJeff Kirsher 		if (active == 0)
2988527a6266SJeff Kirsher 			return;
2989527a6266SJeff Kirsher 	}
2990527a6266SJeff Kirsher 
2991527a6266SJeff Kirsher 	mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
2992527a6266SJeff Kirsher }
2993527a6266SJeff Kirsher 
2994527a6266SJeff Kirsher /* Hardware/software error handling */
2995527a6266SJeff Kirsher static void sky2_err_intr(struct sky2_hw *hw, u32 status)
2996527a6266SJeff Kirsher {
2997527a6266SJeff Kirsher 	if (net_ratelimit())
2998527a6266SJeff Kirsher 		dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
2999527a6266SJeff Kirsher 
3000527a6266SJeff Kirsher 	if (status & Y2_IS_HW_ERR)
3001527a6266SJeff Kirsher 		sky2_hw_intr(hw);
3002527a6266SJeff Kirsher 
3003527a6266SJeff Kirsher 	if (status & Y2_IS_IRQ_MAC1)
3004527a6266SJeff Kirsher 		sky2_mac_intr(hw, 0);
3005527a6266SJeff Kirsher 
3006527a6266SJeff Kirsher 	if (status & Y2_IS_IRQ_MAC2)
3007527a6266SJeff Kirsher 		sky2_mac_intr(hw, 1);
3008527a6266SJeff Kirsher 
3009527a6266SJeff Kirsher 	if (status & Y2_IS_CHK_RX1)
3010527a6266SJeff Kirsher 		sky2_le_error(hw, 0, Q_R1);
3011527a6266SJeff Kirsher 
3012527a6266SJeff Kirsher 	if (status & Y2_IS_CHK_RX2)
3013527a6266SJeff Kirsher 		sky2_le_error(hw, 1, Q_R2);
3014527a6266SJeff Kirsher 
3015527a6266SJeff Kirsher 	if (status & Y2_IS_CHK_TXA1)
3016527a6266SJeff Kirsher 		sky2_le_error(hw, 0, Q_XA1);
3017527a6266SJeff Kirsher 
3018527a6266SJeff Kirsher 	if (status & Y2_IS_CHK_TXA2)
3019527a6266SJeff Kirsher 		sky2_le_error(hw, 1, Q_XA2);
3020527a6266SJeff Kirsher }
3021527a6266SJeff Kirsher 
3022527a6266SJeff Kirsher static int sky2_poll(struct napi_struct *napi, int work_limit)
3023527a6266SJeff Kirsher {
3024527a6266SJeff Kirsher 	struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
3025527a6266SJeff Kirsher 	u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
3026527a6266SJeff Kirsher 	int work_done = 0;
3027527a6266SJeff Kirsher 	u16 idx;
3028527a6266SJeff Kirsher 
3029527a6266SJeff Kirsher 	if (unlikely(status & Y2_IS_ERROR))
3030527a6266SJeff Kirsher 		sky2_err_intr(hw, status);
3031527a6266SJeff Kirsher 
3032527a6266SJeff Kirsher 	if (status & Y2_IS_IRQ_PHY1)
3033527a6266SJeff Kirsher 		sky2_phy_intr(hw, 0);
3034527a6266SJeff Kirsher 
3035527a6266SJeff Kirsher 	if (status & Y2_IS_IRQ_PHY2)
3036527a6266SJeff Kirsher 		sky2_phy_intr(hw, 1);
3037527a6266SJeff Kirsher 
3038527a6266SJeff Kirsher 	if (status & Y2_IS_PHY_QLNK)
3039527a6266SJeff Kirsher 		sky2_qlink_intr(hw);
3040527a6266SJeff Kirsher 
3041527a6266SJeff Kirsher 	while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
3042527a6266SJeff Kirsher 		work_done += sky2_status_intr(hw, work_limit - work_done, idx);
3043527a6266SJeff Kirsher 
3044527a6266SJeff Kirsher 		if (work_done >= work_limit)
3045527a6266SJeff Kirsher 			goto done;
3046527a6266SJeff Kirsher 	}
3047527a6266SJeff Kirsher 
3048f4b63ea0Sstephen hemminger 	napi_complete_done(napi, work_done);
3049527a6266SJeff Kirsher 	sky2_read32(hw, B0_Y2_SP_LISR);
3050527a6266SJeff Kirsher done:
3051527a6266SJeff Kirsher 
3052527a6266SJeff Kirsher 	return work_done;
3053527a6266SJeff Kirsher }
3054527a6266SJeff Kirsher 
3055527a6266SJeff Kirsher static irqreturn_t sky2_intr(int irq, void *dev_id)
3056527a6266SJeff Kirsher {
3057527a6266SJeff Kirsher 	struct sky2_hw *hw = dev_id;
3058527a6266SJeff Kirsher 	u32 status;
3059527a6266SJeff Kirsher 
3060527a6266SJeff Kirsher 	/* Reading this mask interrupts as side effect */
3061527a6266SJeff Kirsher 	status = sky2_read32(hw, B0_Y2_SP_ISRC2);
3062d663d181SMirko Lindner 	if (status == 0 || status == ~0) {
3063d663d181SMirko Lindner 		sky2_write32(hw, B0_Y2_SP_ICR, 2);
3064527a6266SJeff Kirsher 		return IRQ_NONE;
3065d663d181SMirko Lindner 	}
3066527a6266SJeff Kirsher 
3067527a6266SJeff Kirsher 	prefetch(&hw->st_le[hw->st_idx]);
3068527a6266SJeff Kirsher 
3069527a6266SJeff Kirsher 	napi_schedule(&hw->napi);
3070527a6266SJeff Kirsher 
3071527a6266SJeff Kirsher 	return IRQ_HANDLED;
3072527a6266SJeff Kirsher }
3073527a6266SJeff Kirsher 
3074527a6266SJeff Kirsher #ifdef CONFIG_NET_POLL_CONTROLLER
3075527a6266SJeff Kirsher static void sky2_netpoll(struct net_device *dev)
3076527a6266SJeff Kirsher {
3077527a6266SJeff Kirsher 	struct sky2_port *sky2 = netdev_priv(dev);
3078527a6266SJeff Kirsher 
3079527a6266SJeff Kirsher 	napi_schedule(&sky2->hw->napi);
3080527a6266SJeff Kirsher }
3081527a6266SJeff Kirsher #endif
3082527a6266SJeff Kirsher 
3083527a6266SJeff Kirsher /* Chip internal frequency for clock calculations */
3084527a6266SJeff Kirsher static u32 sky2_mhz(const struct sky2_hw *hw)
3085527a6266SJeff Kirsher {
3086527a6266SJeff Kirsher 	switch (hw->chip_id) {
3087527a6266SJeff Kirsher 	case CHIP_ID_YUKON_EC:
3088527a6266SJeff Kirsher 	case CHIP_ID_YUKON_EC_U:
3089527a6266SJeff Kirsher 	case CHIP_ID_YUKON_EX:
3090527a6266SJeff Kirsher 	case CHIP_ID_YUKON_SUPR:
3091527a6266SJeff Kirsher 	case CHIP_ID_YUKON_UL_2:
3092527a6266SJeff Kirsher 	case CHIP_ID_YUKON_OPT:
3093527a6266SJeff Kirsher 	case CHIP_ID_YUKON_PRM:
3094527a6266SJeff Kirsher 	case CHIP_ID_YUKON_OP_2:
3095527a6266SJeff Kirsher 		return 125;
3096527a6266SJeff Kirsher 
3097527a6266SJeff Kirsher 	case CHIP_ID_YUKON_FE:
3098527a6266SJeff Kirsher 		return 100;
3099527a6266SJeff Kirsher 
3100527a6266SJeff Kirsher 	case CHIP_ID_YUKON_FE_P:
3101527a6266SJeff Kirsher 		return 50;
3102527a6266SJeff Kirsher 
3103527a6266SJeff Kirsher 	case CHIP_ID_YUKON_XL:
3104527a6266SJeff Kirsher 		return 156;
3105527a6266SJeff Kirsher 
3106527a6266SJeff Kirsher 	default:
3107527a6266SJeff Kirsher 		BUG();
3108527a6266SJeff Kirsher 	}
3109527a6266SJeff Kirsher }
3110527a6266SJeff Kirsher 
3111527a6266SJeff Kirsher static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
3112527a6266SJeff Kirsher {
3113527a6266SJeff Kirsher 	return sky2_mhz(hw) * us;
3114527a6266SJeff Kirsher }
3115527a6266SJeff Kirsher 
3116527a6266SJeff Kirsher static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
3117527a6266SJeff Kirsher {
3118527a6266SJeff Kirsher 	return clk / sky2_mhz(hw);
3119527a6266SJeff Kirsher }
3120527a6266SJeff Kirsher 
3121527a6266SJeff Kirsher 
3122853e3f4cSBill Pemberton static int sky2_init(struct sky2_hw *hw)
3123527a6266SJeff Kirsher {
3124527a6266SJeff Kirsher 	u8 t8;
3125527a6266SJeff Kirsher 
3126527a6266SJeff Kirsher 	/* Enable all clocks and check for bad PCI access */
3127527a6266SJeff Kirsher 	sky2_pci_write32(hw, PCI_DEV_REG3, 0);
3128527a6266SJeff Kirsher 
3129527a6266SJeff Kirsher 	sky2_write8(hw, B0_CTST, CS_RST_CLR);
3130527a6266SJeff Kirsher 
3131527a6266SJeff Kirsher 	hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
3132527a6266SJeff Kirsher 	hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
3133527a6266SJeff Kirsher 
3134527a6266SJeff Kirsher 	switch (hw->chip_id) {
3135527a6266SJeff Kirsher 	case CHIP_ID_YUKON_XL:
3136527a6266SJeff Kirsher 		hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
3137527a6266SJeff Kirsher 		if (hw->chip_rev < CHIP_REV_YU_XL_A2)
3138527a6266SJeff Kirsher 			hw->flags |= SKY2_HW_RSS_BROKEN;
3139527a6266SJeff Kirsher 		break;
3140527a6266SJeff Kirsher 
3141527a6266SJeff Kirsher 	case CHIP_ID_YUKON_EC_U:
3142527a6266SJeff Kirsher 		hw->flags = SKY2_HW_GIGABIT
3143527a6266SJeff Kirsher 			| SKY2_HW_NEWER_PHY
3144527a6266SJeff Kirsher 			| SKY2_HW_ADV_POWER_CTL;
3145527a6266SJeff Kirsher 		break;
3146527a6266SJeff Kirsher 
3147527a6266SJeff Kirsher 	case CHIP_ID_YUKON_EX:
3148527a6266SJeff Kirsher 		hw->flags = SKY2_HW_GIGABIT
3149527a6266SJeff Kirsher 			| SKY2_HW_NEWER_PHY
3150527a6266SJeff Kirsher 			| SKY2_HW_NEW_LE
3151527a6266SJeff Kirsher 			| SKY2_HW_ADV_POWER_CTL
3152527a6266SJeff Kirsher 			| SKY2_HW_RSS_CHKSUM;
3153527a6266SJeff Kirsher 
3154527a6266SJeff Kirsher 		/* New transmit checksum */
3155527a6266SJeff Kirsher 		if (hw->chip_rev != CHIP_REV_YU_EX_B0)
3156527a6266SJeff Kirsher 			hw->flags |= SKY2_HW_AUTO_TX_SUM;
3157527a6266SJeff Kirsher 		break;
3158527a6266SJeff Kirsher 
3159527a6266SJeff Kirsher 	case CHIP_ID_YUKON_EC:
3160527a6266SJeff Kirsher 		/* This rev is really old, and requires untested workarounds */
3161527a6266SJeff Kirsher 		if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
3162527a6266SJeff Kirsher 			dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
3163527a6266SJeff Kirsher 			return -EOPNOTSUPP;
3164527a6266SJeff Kirsher 		}
3165527a6266SJeff Kirsher 		hw->flags = SKY2_HW_GIGABIT | SKY2_HW_RSS_BROKEN;
3166527a6266SJeff Kirsher 		break;
3167527a6266SJeff Kirsher 
3168527a6266SJeff Kirsher 	case CHIP_ID_YUKON_FE:
3169527a6266SJeff Kirsher 		hw->flags = SKY2_HW_RSS_BROKEN;
3170527a6266SJeff Kirsher 		break;
3171527a6266SJeff Kirsher 
3172527a6266SJeff Kirsher 	case CHIP_ID_YUKON_FE_P:
3173527a6266SJeff Kirsher 		hw->flags = SKY2_HW_NEWER_PHY
3174527a6266SJeff Kirsher 			| SKY2_HW_NEW_LE
3175527a6266SJeff Kirsher 			| SKY2_HW_AUTO_TX_SUM
3176527a6266SJeff Kirsher 			| SKY2_HW_ADV_POWER_CTL;
3177527a6266SJeff Kirsher 
3178527a6266SJeff Kirsher 		/* The workaround for status conflicts VLAN tag detection. */
3179527a6266SJeff Kirsher 		if (hw->chip_rev == CHIP_REV_YU_FE2_A0)
3180527a6266SJeff Kirsher 			hw->flags |= SKY2_HW_VLAN_BROKEN | SKY2_HW_RSS_CHKSUM;
3181527a6266SJeff Kirsher 		break;
3182527a6266SJeff Kirsher 
3183527a6266SJeff Kirsher 	case CHIP_ID_YUKON_SUPR:
3184527a6266SJeff Kirsher 		hw->flags = SKY2_HW_GIGABIT
3185527a6266SJeff Kirsher 			| SKY2_HW_NEWER_PHY
3186527a6266SJeff Kirsher 			| SKY2_HW_NEW_LE
3187527a6266SJeff Kirsher 			| SKY2_HW_AUTO_TX_SUM
3188527a6266SJeff Kirsher 			| SKY2_HW_ADV_POWER_CTL;
3189527a6266SJeff Kirsher 
3190527a6266SJeff Kirsher 		if (hw->chip_rev == CHIP_REV_YU_SU_A0)
3191527a6266SJeff Kirsher 			hw->flags |= SKY2_HW_RSS_CHKSUM;
3192527a6266SJeff Kirsher 		break;
3193527a6266SJeff Kirsher 
3194527a6266SJeff Kirsher 	case CHIP_ID_YUKON_UL_2:
3195527a6266SJeff Kirsher 		hw->flags = SKY2_HW_GIGABIT
3196527a6266SJeff Kirsher 			| SKY2_HW_ADV_POWER_CTL;
3197527a6266SJeff Kirsher 		break;
3198527a6266SJeff Kirsher 
3199527a6266SJeff Kirsher 	case CHIP_ID_YUKON_OPT:
3200527a6266SJeff Kirsher 	case CHIP_ID_YUKON_PRM:
3201527a6266SJeff Kirsher 	case CHIP_ID_YUKON_OP_2:
3202527a6266SJeff Kirsher 		hw->flags = SKY2_HW_GIGABIT
3203527a6266SJeff Kirsher 			| SKY2_HW_NEW_LE
3204527a6266SJeff Kirsher 			| SKY2_HW_ADV_POWER_CTL;
3205527a6266SJeff Kirsher 		break;
3206527a6266SJeff Kirsher 
3207527a6266SJeff Kirsher 	default:
3208527a6266SJeff Kirsher 		dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
3209527a6266SJeff Kirsher 			hw->chip_id);
3210527a6266SJeff Kirsher 		return -EOPNOTSUPP;
3211527a6266SJeff Kirsher 	}
3212527a6266SJeff Kirsher 
3213527a6266SJeff Kirsher 	hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
3214527a6266SJeff Kirsher 	if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
3215527a6266SJeff Kirsher 		hw->flags |= SKY2_HW_FIBRE_PHY;
3216527a6266SJeff Kirsher 
3217527a6266SJeff Kirsher 	hw->ports = 1;
3218527a6266SJeff Kirsher 	t8 = sky2_read8(hw, B2_Y2_HW_RES);
3219527a6266SJeff Kirsher 	if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
3220527a6266SJeff Kirsher 		if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
3221527a6266SJeff Kirsher 			++hw->ports;
3222527a6266SJeff Kirsher 	}
3223527a6266SJeff Kirsher 
3224527a6266SJeff Kirsher 	if (sky2_read8(hw, B2_E_0))
3225527a6266SJeff Kirsher 		hw->flags |= SKY2_HW_RAM_BUFFER;
3226527a6266SJeff Kirsher 
3227527a6266SJeff Kirsher 	return 0;
3228527a6266SJeff Kirsher }
3229527a6266SJeff Kirsher 
3230527a6266SJeff Kirsher static void sky2_reset(struct sky2_hw *hw)
3231527a6266SJeff Kirsher {
3232527a6266SJeff Kirsher 	struct pci_dev *pdev = hw->pdev;
3233527a6266SJeff Kirsher 	u16 status;
3234527a6266SJeff Kirsher 	int i;
3235527a6266SJeff Kirsher 	u32 hwe_mask = Y2_HWE_ALL_MASK;
3236527a6266SJeff Kirsher 
3237527a6266SJeff Kirsher 	/* disable ASF */
3238527a6266SJeff Kirsher 	if (hw->chip_id == CHIP_ID_YUKON_EX
3239527a6266SJeff Kirsher 	    || hw->chip_id == CHIP_ID_YUKON_SUPR) {
3240527a6266SJeff Kirsher 		sky2_write32(hw, CPU_WDOG, 0);
3241527a6266SJeff Kirsher 		status = sky2_read16(hw, HCU_CCSR);
3242527a6266SJeff Kirsher 		status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
3243527a6266SJeff Kirsher 			    HCU_CCSR_UC_STATE_MSK);
3244527a6266SJeff Kirsher 		/*
3245527a6266SJeff Kirsher 		 * CPU clock divider shouldn't be used because
3246527a6266SJeff Kirsher 		 * - ASF firmware may malfunction
3247527a6266SJeff Kirsher 		 * - Yukon-Supreme: Parallel FLASH doesn't support divided clocks
3248527a6266SJeff Kirsher 		 */
3249527a6266SJeff Kirsher 		status &= ~HCU_CCSR_CPU_CLK_DIVIDE_MSK;
3250527a6266SJeff Kirsher 		sky2_write16(hw, HCU_CCSR, status);
3251527a6266SJeff Kirsher 		sky2_write32(hw, CPU_WDOG, 0);
3252527a6266SJeff Kirsher 	} else
3253527a6266SJeff Kirsher 		sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
3254527a6266SJeff Kirsher 	sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
3255527a6266SJeff Kirsher 
3256527a6266SJeff Kirsher 	/* do a SW reset */
3257527a6266SJeff Kirsher 	sky2_write8(hw, B0_CTST, CS_RST_SET);
3258527a6266SJeff Kirsher 	sky2_write8(hw, B0_CTST, CS_RST_CLR);
3259527a6266SJeff Kirsher 
3260527a6266SJeff Kirsher 	/* allow writes to PCI config */
3261527a6266SJeff Kirsher 	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3262527a6266SJeff Kirsher 
3263527a6266SJeff Kirsher 	/* clear PCI errors, if any */
3264527a6266SJeff Kirsher 	status = sky2_pci_read16(hw, PCI_STATUS);
3265527a6266SJeff Kirsher 	status |= PCI_STATUS_ERROR_BITS;
3266527a6266SJeff Kirsher 	sky2_pci_write16(hw, PCI_STATUS, status);
3267527a6266SJeff Kirsher 
3268527a6266SJeff Kirsher 	sky2_write8(hw, B0_CTST, CS_MRST_CLR);
3269527a6266SJeff Kirsher 
3270527a6266SJeff Kirsher 	if (pci_is_pcie(pdev)) {
3271527a6266SJeff Kirsher 		sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
3272527a6266SJeff Kirsher 			     0xfffffffful);
3273527a6266SJeff Kirsher 
3274527a6266SJeff Kirsher 		/* If error bit is stuck on ignore it */
3275527a6266SJeff Kirsher 		if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
3276527a6266SJeff Kirsher 			dev_info(&pdev->dev, "ignoring stuck error report bit\n");
3277527a6266SJeff Kirsher 		else
3278527a6266SJeff Kirsher 			hwe_mask |= Y2_IS_PCI_EXP;
3279527a6266SJeff Kirsher 	}
3280527a6266SJeff Kirsher 
3281527a6266SJeff Kirsher 	sky2_power_on(hw);
3282527a6266SJeff Kirsher 	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
3283527a6266SJeff Kirsher 
3284527a6266SJeff Kirsher 	for (i = 0; i < hw->ports; i++) {
3285527a6266SJeff Kirsher 		sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
3286527a6266SJeff Kirsher 		sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
3287527a6266SJeff Kirsher 
3288527a6266SJeff Kirsher 		if (hw->chip_id == CHIP_ID_YUKON_EX ||
3289527a6266SJeff Kirsher 		    hw->chip_id == CHIP_ID_YUKON_SUPR)
3290527a6266SJeff Kirsher 			sky2_write16(hw, SK_REG(i, GMAC_CTRL),
3291527a6266SJeff Kirsher 				     GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
3292527a6266SJeff Kirsher 				     | GMC_BYP_RETR_ON);
3293527a6266SJeff Kirsher 
3294527a6266SJeff Kirsher 	}
3295527a6266SJeff Kirsher 
3296527a6266SJeff Kirsher 	if (hw->chip_id == CHIP_ID_YUKON_SUPR && hw->chip_rev > CHIP_REV_YU_SU_B0) {
3297527a6266SJeff Kirsher 		/* enable MACSec clock gating */
3298527a6266SJeff Kirsher 		sky2_pci_write32(hw, PCI_DEV_REG3, P_CLK_MACSEC_DIS);
3299527a6266SJeff Kirsher 	}
3300527a6266SJeff Kirsher 
3301527a6266SJeff Kirsher 	if (hw->chip_id == CHIP_ID_YUKON_OPT ||
3302527a6266SJeff Kirsher 	    hw->chip_id == CHIP_ID_YUKON_PRM ||
3303527a6266SJeff Kirsher 	    hw->chip_id == CHIP_ID_YUKON_OP_2) {
3304527a6266SJeff Kirsher 		u16 reg;
3305527a6266SJeff Kirsher 
3306527a6266SJeff Kirsher 		if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
3307527a6266SJeff Kirsher 			/* disable PCI-E PHY power down (set PHY reg 0x80, bit 7 */
3308527a6266SJeff Kirsher 			sky2_write32(hw, Y2_PEX_PHY_DATA, (0x80UL << 16) | (1 << 7));
3309527a6266SJeff Kirsher 
3310527a6266SJeff Kirsher 			/* set PHY Link Detect Timer to 1.1 second (11x 100ms) */
3311527a6266SJeff Kirsher 			reg = 10;
3312527a6266SJeff Kirsher 
3313527a6266SJeff Kirsher 			/* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
3314527a6266SJeff Kirsher 			sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
3315527a6266SJeff Kirsher 		} else {
3316527a6266SJeff Kirsher 			/* set PHY Link Detect Timer to 0.4 second (4x 100ms) */
3317527a6266SJeff Kirsher 			reg = 3;
3318527a6266SJeff Kirsher 		}
3319527a6266SJeff Kirsher 
3320527a6266SJeff Kirsher 		reg <<= PSM_CONFIG_REG4_TIMER_PHY_LINK_DETECT_BASE;
3321527a6266SJeff Kirsher 		reg |= PSM_CONFIG_REG4_RST_PHY_LINK_DETECT;
3322527a6266SJeff Kirsher 
3323527a6266SJeff Kirsher 		/* reset PHY Link Detect */
3324527a6266SJeff Kirsher 		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3325527a6266SJeff Kirsher 		sky2_pci_write16(hw, PSM_CONFIG_REG4, reg);
3326527a6266SJeff Kirsher 
3327527a6266SJeff Kirsher 		/* check if PSMv2 was running before */
3328527a6266SJeff Kirsher 		reg = sky2_pci_read16(hw, PSM_CONFIG_REG3);
3329527a6266SJeff Kirsher 		if (reg & PCI_EXP_LNKCTL_ASPMC)
3330527a6266SJeff Kirsher 			/* restore the PCIe Link Control register */
3331527a6266SJeff Kirsher 			sky2_pci_write16(hw, pdev->pcie_cap + PCI_EXP_LNKCTL,
3332527a6266SJeff Kirsher 					 reg);
3333527a6266SJeff Kirsher 
33340e767324SMirko Lindner 		if (hw->chip_id == CHIP_ID_YUKON_PRM &&
33350e767324SMirko Lindner 			hw->chip_rev == CHIP_REV_YU_PRM_A0) {
33360e767324SMirko Lindner 			/* change PHY Interrupt polarity to low active */
33370e767324SMirko Lindner 			reg = sky2_read16(hw, GPHY_CTRL);
33380e767324SMirko Lindner 			sky2_write16(hw, GPHY_CTRL, reg | GPC_INTPOL);
33390e767324SMirko Lindner 
33400e767324SMirko Lindner 			/* adapt HW for low active PHY Interrupt */
33410e767324SMirko Lindner 			reg = sky2_read16(hw, Y2_CFG_SPC + PCI_LDO_CTRL);
33420e767324SMirko Lindner 			sky2_write16(hw, Y2_CFG_SPC + PCI_LDO_CTRL, reg | PHY_M_UNDOC1);
33430e767324SMirko Lindner 		}
33440e767324SMirko Lindner 
3345527a6266SJeff Kirsher 		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
3346527a6266SJeff Kirsher 
3347527a6266SJeff Kirsher 		/* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
3348527a6266SJeff Kirsher 		sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
3349527a6266SJeff Kirsher 	}
3350527a6266SJeff Kirsher 
3351527a6266SJeff Kirsher 	/* Clear I2C IRQ noise */
3352527a6266SJeff Kirsher 	sky2_write32(hw, B2_I2C_IRQ, 1);
3353527a6266SJeff Kirsher 
3354527a6266SJeff Kirsher 	/* turn off hardware timer (unused) */
3355527a6266SJeff Kirsher 	sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
3356527a6266SJeff Kirsher 	sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
3357527a6266SJeff Kirsher 
3358527a6266SJeff Kirsher 	/* Turn off descriptor polling */
3359527a6266SJeff Kirsher 	sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
3360527a6266SJeff Kirsher 
3361527a6266SJeff Kirsher 	/* Turn off receive timestamp */
3362527a6266SJeff Kirsher 	sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
3363527a6266SJeff Kirsher 	sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
3364527a6266SJeff Kirsher 
3365527a6266SJeff Kirsher 	/* enable the Tx Arbiters */
3366527a6266SJeff Kirsher 	for (i = 0; i < hw->ports; i++)
3367527a6266SJeff Kirsher 		sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
3368527a6266SJeff Kirsher 
3369527a6266SJeff Kirsher 	/* Initialize ram interface */
3370527a6266SJeff Kirsher 	for (i = 0; i < hw->ports; i++) {
3371527a6266SJeff Kirsher 		sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
3372527a6266SJeff Kirsher 
3373527a6266SJeff Kirsher 		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
3374527a6266SJeff Kirsher 		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
3375527a6266SJeff Kirsher 		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
3376527a6266SJeff Kirsher 		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
3377527a6266SJeff Kirsher 		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
3378527a6266SJeff Kirsher 		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
3379527a6266SJeff Kirsher 		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
3380527a6266SJeff Kirsher 		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
3381527a6266SJeff Kirsher 		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
3382527a6266SJeff Kirsher 		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
3383527a6266SJeff Kirsher 		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
3384527a6266SJeff Kirsher 		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
3385527a6266SJeff Kirsher 	}
3386527a6266SJeff Kirsher 
3387527a6266SJeff Kirsher 	sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
3388527a6266SJeff Kirsher 
3389527a6266SJeff Kirsher 	for (i = 0; i < hw->ports; i++)
3390527a6266SJeff Kirsher 		sky2_gmac_reset(hw, i);
3391527a6266SJeff Kirsher 
3392527a6266SJeff Kirsher 	memset(hw->st_le, 0, hw->st_size * sizeof(struct sky2_status_le));
3393527a6266SJeff Kirsher 	hw->st_idx = 0;
3394527a6266SJeff Kirsher 
3395527a6266SJeff Kirsher 	sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
3396527a6266SJeff Kirsher 	sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
3397527a6266SJeff Kirsher 
3398527a6266SJeff Kirsher 	sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
3399527a6266SJeff Kirsher 	sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
3400527a6266SJeff Kirsher 
3401527a6266SJeff Kirsher 	/* Set the list last index */
3402527a6266SJeff Kirsher 	sky2_write16(hw, STAT_LAST_IDX, hw->st_size - 1);
3403527a6266SJeff Kirsher 
3404527a6266SJeff Kirsher 	sky2_write16(hw, STAT_TX_IDX_TH, 10);
3405527a6266SJeff Kirsher 	sky2_write8(hw, STAT_FIFO_WM, 16);
3406527a6266SJeff Kirsher 
3407527a6266SJeff Kirsher 	/* set Status-FIFO ISR watermark */
3408527a6266SJeff Kirsher 	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
3409527a6266SJeff Kirsher 		sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
3410527a6266SJeff Kirsher 	else
3411527a6266SJeff Kirsher 		sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
3412527a6266SJeff Kirsher 
3413527a6266SJeff Kirsher 	sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
3414527a6266SJeff Kirsher 	sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
3415527a6266SJeff Kirsher 	sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
3416527a6266SJeff Kirsher 
3417527a6266SJeff Kirsher 	/* enable status unit */
3418527a6266SJeff Kirsher 	sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
3419527a6266SJeff Kirsher 
3420527a6266SJeff Kirsher 	sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3421527a6266SJeff Kirsher 	sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3422527a6266SJeff Kirsher 	sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3423527a6266SJeff Kirsher }
3424527a6266SJeff Kirsher 
3425527a6266SJeff Kirsher /* Take device down (offline).
3426527a6266SJeff Kirsher  * Equivalent to doing dev_stop() but this does not
3427527a6266SJeff Kirsher  * inform upper layers of the transition.
3428527a6266SJeff Kirsher  */
3429527a6266SJeff Kirsher static void sky2_detach(struct net_device *dev)
3430527a6266SJeff Kirsher {
3431527a6266SJeff Kirsher 	if (netif_running(dev)) {
3432527a6266SJeff Kirsher 		netif_tx_lock(dev);
3433527a6266SJeff Kirsher 		netif_device_detach(dev);	/* stop txq */
3434527a6266SJeff Kirsher 		netif_tx_unlock(dev);
3435926d0977Sstephen hemminger 		sky2_close(dev);
3436527a6266SJeff Kirsher 	}
3437527a6266SJeff Kirsher }
3438527a6266SJeff Kirsher 
3439527a6266SJeff Kirsher /* Bring device back after doing sky2_detach */
3440527a6266SJeff Kirsher static int sky2_reattach(struct net_device *dev)
3441527a6266SJeff Kirsher {
3442527a6266SJeff Kirsher 	int err = 0;
3443527a6266SJeff Kirsher 
3444527a6266SJeff Kirsher 	if (netif_running(dev)) {
3445926d0977Sstephen hemminger 		err = sky2_open(dev);
3446527a6266SJeff Kirsher 		if (err) {
3447527a6266SJeff Kirsher 			netdev_info(dev, "could not restart %d\n", err);
3448527a6266SJeff Kirsher 			dev_close(dev);
3449527a6266SJeff Kirsher 		} else {
3450527a6266SJeff Kirsher 			netif_device_attach(dev);
3451527a6266SJeff Kirsher 			sky2_set_multicast(dev);
3452527a6266SJeff Kirsher 		}
3453527a6266SJeff Kirsher 	}
3454527a6266SJeff Kirsher 
3455527a6266SJeff Kirsher 	return err;
3456527a6266SJeff Kirsher }
3457527a6266SJeff Kirsher 
3458527a6266SJeff Kirsher static void sky2_all_down(struct sky2_hw *hw)
3459527a6266SJeff Kirsher {
3460527a6266SJeff Kirsher 	int i;
3461527a6266SJeff Kirsher 
3462282edcecSstephen hemminger 	if (hw->flags & SKY2_HW_IRQ_SETUP) {
3463527a6266SJeff Kirsher 		sky2_write32(hw, B0_IMSK, 0);
3464ea589e9bSLino Sanfilippo 		sky2_read32(hw, B0_IMSK);
34651401a800Sstephen hemminger 
3466527a6266SJeff Kirsher 		synchronize_irq(hw->pdev->irq);
3467527a6266SJeff Kirsher 		napi_disable(&hw->napi);
3468282edcecSstephen hemminger 	}
3469527a6266SJeff Kirsher 
3470527a6266SJeff Kirsher 	for (i = 0; i < hw->ports; i++) {
3471527a6266SJeff Kirsher 		struct net_device *dev = hw->dev[i];
3472527a6266SJeff Kirsher 		struct sky2_port *sky2 = netdev_priv(dev);
3473527a6266SJeff Kirsher 
3474527a6266SJeff Kirsher 		if (!netif_running(dev))
3475527a6266SJeff Kirsher 			continue;
3476527a6266SJeff Kirsher 
3477527a6266SJeff Kirsher 		netif_carrier_off(dev);
3478527a6266SJeff Kirsher 		netif_tx_disable(dev);
3479527a6266SJeff Kirsher 		sky2_hw_down(sky2);
3480527a6266SJeff Kirsher 	}
3481527a6266SJeff Kirsher }
3482527a6266SJeff Kirsher 
3483527a6266SJeff Kirsher static void sky2_all_up(struct sky2_hw *hw)
3484527a6266SJeff Kirsher {
3485527a6266SJeff Kirsher 	u32 imask = Y2_IS_BASE;
3486527a6266SJeff Kirsher 	int i;
3487527a6266SJeff Kirsher 
3488527a6266SJeff Kirsher 	for (i = 0; i < hw->ports; i++) {
3489527a6266SJeff Kirsher 		struct net_device *dev = hw->dev[i];
3490527a6266SJeff Kirsher 		struct sky2_port *sky2 = netdev_priv(dev);
3491527a6266SJeff Kirsher 
3492527a6266SJeff Kirsher 		if (!netif_running(dev))
3493527a6266SJeff Kirsher 			continue;
3494527a6266SJeff Kirsher 
3495527a6266SJeff Kirsher 		sky2_hw_up(sky2);
3496527a6266SJeff Kirsher 		sky2_set_multicast(dev);
3497527a6266SJeff Kirsher 		imask |= portirq_msk[i];
3498527a6266SJeff Kirsher 		netif_wake_queue(dev);
3499527a6266SJeff Kirsher 	}
3500527a6266SJeff Kirsher 
3501282edcecSstephen hemminger 	if (hw->flags & SKY2_HW_IRQ_SETUP) {
3502527a6266SJeff Kirsher 		sky2_write32(hw, B0_IMSK, imask);
3503527a6266SJeff Kirsher 		sky2_read32(hw, B0_IMSK);
3504527a6266SJeff Kirsher 		sky2_read32(hw, B0_Y2_SP_LISR);
3505527a6266SJeff Kirsher 		napi_enable(&hw->napi);
3506527a6266SJeff Kirsher 	}
35071401a800Sstephen hemminger }
3508527a6266SJeff Kirsher 
3509527a6266SJeff Kirsher static void sky2_restart(struct work_struct *work)
3510527a6266SJeff Kirsher {
3511527a6266SJeff Kirsher 	struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
3512527a6266SJeff Kirsher 
3513527a6266SJeff Kirsher 	rtnl_lock();
3514527a6266SJeff Kirsher 
3515527a6266SJeff Kirsher 	sky2_all_down(hw);
3516527a6266SJeff Kirsher 	sky2_reset(hw);
3517527a6266SJeff Kirsher 	sky2_all_up(hw);
3518527a6266SJeff Kirsher 
3519527a6266SJeff Kirsher 	rtnl_unlock();
3520527a6266SJeff Kirsher }
3521527a6266SJeff Kirsher 
3522527a6266SJeff Kirsher static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
3523527a6266SJeff Kirsher {
3524527a6266SJeff Kirsher 	return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
3525527a6266SJeff Kirsher }
3526527a6266SJeff Kirsher 
3527527a6266SJeff Kirsher static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3528527a6266SJeff Kirsher {
3529527a6266SJeff Kirsher 	const struct sky2_port *sky2 = netdev_priv(dev);
3530527a6266SJeff Kirsher 
3531527a6266SJeff Kirsher 	wol->supported = sky2_wol_supported(sky2->hw);
3532527a6266SJeff Kirsher 	wol->wolopts = sky2->wol;
3533527a6266SJeff Kirsher }
3534527a6266SJeff Kirsher 
3535527a6266SJeff Kirsher static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3536527a6266SJeff Kirsher {
3537527a6266SJeff Kirsher 	struct sky2_port *sky2 = netdev_priv(dev);
3538527a6266SJeff Kirsher 	struct sky2_hw *hw = sky2->hw;
3539527a6266SJeff Kirsher 	bool enable_wakeup = false;
3540527a6266SJeff Kirsher 	int i;
3541527a6266SJeff Kirsher 
3542527a6266SJeff Kirsher 	if ((wol->wolopts & ~sky2_wol_supported(sky2->hw)) ||
3543527a6266SJeff Kirsher 	    !device_can_wakeup(&hw->pdev->dev))
3544527a6266SJeff Kirsher 		return -EOPNOTSUPP;
3545527a6266SJeff Kirsher 
3546527a6266SJeff Kirsher 	sky2->wol = wol->wolopts;
3547527a6266SJeff Kirsher 
3548527a6266SJeff Kirsher 	for (i = 0; i < hw->ports; i++) {
3549527a6266SJeff Kirsher 		struct net_device *dev = hw->dev[i];
3550527a6266SJeff Kirsher 		struct sky2_port *sky2 = netdev_priv(dev);
3551527a6266SJeff Kirsher 
3552527a6266SJeff Kirsher 		if (sky2->wol)
3553527a6266SJeff Kirsher 			enable_wakeup = true;
3554527a6266SJeff Kirsher 	}
3555527a6266SJeff Kirsher 	device_set_wakeup_enable(&hw->pdev->dev, enable_wakeup);
3556527a6266SJeff Kirsher 
3557527a6266SJeff Kirsher 	return 0;
3558527a6266SJeff Kirsher }
3559527a6266SJeff Kirsher 
3560527a6266SJeff Kirsher static u32 sky2_supported_modes(const struct sky2_hw *hw)
3561527a6266SJeff Kirsher {
3562527a6266SJeff Kirsher 	if (sky2_is_copper(hw)) {
3563527a6266SJeff Kirsher 		u32 modes = SUPPORTED_10baseT_Half
3564527a6266SJeff Kirsher 			| SUPPORTED_10baseT_Full
3565527a6266SJeff Kirsher 			| SUPPORTED_100baseT_Half
3566527a6266SJeff Kirsher 			| SUPPORTED_100baseT_Full;
3567527a6266SJeff Kirsher 
3568527a6266SJeff Kirsher 		if (hw->flags & SKY2_HW_GIGABIT)
3569527a6266SJeff Kirsher 			modes |= SUPPORTED_1000baseT_Half
3570527a6266SJeff Kirsher 				| SUPPORTED_1000baseT_Full;
3571527a6266SJeff Kirsher 		return modes;
3572527a6266SJeff Kirsher 	} else
3573527a6266SJeff Kirsher 		return SUPPORTED_1000baseT_Half
3574527a6266SJeff Kirsher 			| SUPPORTED_1000baseT_Full;
3575527a6266SJeff Kirsher }
3576527a6266SJeff Kirsher 
357755f78fcdSPhilippe Reynes static int sky2_get_link_ksettings(struct net_device *dev,
357855f78fcdSPhilippe Reynes 				   struct ethtool_link_ksettings *cmd)
3579527a6266SJeff Kirsher {
3580527a6266SJeff Kirsher 	struct sky2_port *sky2 = netdev_priv(dev);
3581527a6266SJeff Kirsher 	struct sky2_hw *hw = sky2->hw;
358255f78fcdSPhilippe Reynes 	u32 supported, advertising;
3583527a6266SJeff Kirsher 
358455f78fcdSPhilippe Reynes 	supported = sky2_supported_modes(hw);
358555f78fcdSPhilippe Reynes 	cmd->base.phy_address = PHY_ADDR_MARV;
3586527a6266SJeff Kirsher 	if (sky2_is_copper(hw)) {
358755f78fcdSPhilippe Reynes 		cmd->base.port = PORT_TP;
358855f78fcdSPhilippe Reynes 		cmd->base.speed = sky2->speed;
358955f78fcdSPhilippe Reynes 		supported |=  SUPPORTED_Autoneg | SUPPORTED_TP;
3590527a6266SJeff Kirsher 	} else {
359155f78fcdSPhilippe Reynes 		cmd->base.speed = SPEED_1000;
359255f78fcdSPhilippe Reynes 		cmd->base.port = PORT_FIBRE;
359355f78fcdSPhilippe Reynes 		supported |=  SUPPORTED_Autoneg | SUPPORTED_FIBRE;
3594527a6266SJeff Kirsher 	}
3595527a6266SJeff Kirsher 
359655f78fcdSPhilippe Reynes 	advertising = sky2->advertising;
359755f78fcdSPhilippe Reynes 	cmd->base.autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
3598527a6266SJeff Kirsher 		? AUTONEG_ENABLE : AUTONEG_DISABLE;
359955f78fcdSPhilippe Reynes 	cmd->base.duplex = sky2->duplex;
360055f78fcdSPhilippe Reynes 
360155f78fcdSPhilippe Reynes 	ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
360255f78fcdSPhilippe Reynes 						supported);
360355f78fcdSPhilippe Reynes 	ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
360455f78fcdSPhilippe Reynes 						advertising);
360555f78fcdSPhilippe Reynes 
3606527a6266SJeff Kirsher 	return 0;
3607527a6266SJeff Kirsher }
3608527a6266SJeff Kirsher 
360955f78fcdSPhilippe Reynes static int sky2_set_link_ksettings(struct net_device *dev,
361055f78fcdSPhilippe Reynes 				   const struct ethtool_link_ksettings *cmd)
3611527a6266SJeff Kirsher {
3612527a6266SJeff Kirsher 	struct sky2_port *sky2 = netdev_priv(dev);
3613527a6266SJeff Kirsher 	const struct sky2_hw *hw = sky2->hw;
3614527a6266SJeff Kirsher 	u32 supported = sky2_supported_modes(hw);
361555f78fcdSPhilippe Reynes 	u32 new_advertising;
3616527a6266SJeff Kirsher 
361755f78fcdSPhilippe Reynes 	ethtool_convert_link_mode_to_legacy_u32(&new_advertising,
361855f78fcdSPhilippe Reynes 						cmd->link_modes.advertising);
361955f78fcdSPhilippe Reynes 
362055f78fcdSPhilippe Reynes 	if (cmd->base.autoneg == AUTONEG_ENABLE) {
362155f78fcdSPhilippe Reynes 		if (new_advertising & ~supported)
3622527a6266SJeff Kirsher 			return -EINVAL;
3623527a6266SJeff Kirsher 
3624527a6266SJeff Kirsher 		if (sky2_is_copper(hw))
362555f78fcdSPhilippe Reynes 			sky2->advertising = new_advertising |
3626527a6266SJeff Kirsher 					    ADVERTISED_TP |
3627527a6266SJeff Kirsher 					    ADVERTISED_Autoneg;
3628527a6266SJeff Kirsher 		else
362955f78fcdSPhilippe Reynes 			sky2->advertising = new_advertising |
3630527a6266SJeff Kirsher 					    ADVERTISED_FIBRE |
3631527a6266SJeff Kirsher 					    ADVERTISED_Autoneg;
3632527a6266SJeff Kirsher 
3633527a6266SJeff Kirsher 		sky2->flags |= SKY2_FLAG_AUTO_SPEED;
3634527a6266SJeff Kirsher 		sky2->duplex = -1;
3635527a6266SJeff Kirsher 		sky2->speed = -1;
3636527a6266SJeff Kirsher 	} else {
3637527a6266SJeff Kirsher 		u32 setting;
363855f78fcdSPhilippe Reynes 		u32 speed = cmd->base.speed;
3639527a6266SJeff Kirsher 
3640527a6266SJeff Kirsher 		switch (speed) {
3641527a6266SJeff Kirsher 		case SPEED_1000:
364255f78fcdSPhilippe Reynes 			if (cmd->base.duplex == DUPLEX_FULL)
3643527a6266SJeff Kirsher 				setting = SUPPORTED_1000baseT_Full;
364455f78fcdSPhilippe Reynes 			else if (cmd->base.duplex == DUPLEX_HALF)
3645527a6266SJeff Kirsher 				setting = SUPPORTED_1000baseT_Half;
3646527a6266SJeff Kirsher 			else
3647527a6266SJeff Kirsher 				return -EINVAL;
3648527a6266SJeff Kirsher 			break;
3649527a6266SJeff Kirsher 		case SPEED_100:
365055f78fcdSPhilippe Reynes 			if (cmd->base.duplex == DUPLEX_FULL)
3651527a6266SJeff Kirsher 				setting = SUPPORTED_100baseT_Full;
365255f78fcdSPhilippe Reynes 			else if (cmd->base.duplex == DUPLEX_HALF)
3653527a6266SJeff Kirsher 				setting = SUPPORTED_100baseT_Half;
3654527a6266SJeff Kirsher 			else
3655527a6266SJeff Kirsher 				return -EINVAL;
3656527a6266SJeff Kirsher 			break;
3657527a6266SJeff Kirsher 
3658527a6266SJeff Kirsher 		case SPEED_10:
365955f78fcdSPhilippe Reynes 			if (cmd->base.duplex == DUPLEX_FULL)
3660527a6266SJeff Kirsher 				setting = SUPPORTED_10baseT_Full;
366155f78fcdSPhilippe Reynes 			else if (cmd->base.duplex == DUPLEX_HALF)
3662527a6266SJeff Kirsher 				setting = SUPPORTED_10baseT_Half;
3663527a6266SJeff Kirsher 			else
3664527a6266SJeff Kirsher 				return -EINVAL;
3665527a6266SJeff Kirsher 			break;
3666527a6266SJeff Kirsher 		default:
3667527a6266SJeff Kirsher 			return -EINVAL;
3668527a6266SJeff Kirsher 		}
3669527a6266SJeff Kirsher 
3670527a6266SJeff Kirsher 		if ((setting & supported) == 0)
3671527a6266SJeff Kirsher 			return -EINVAL;
3672527a6266SJeff Kirsher 
3673527a6266SJeff Kirsher 		sky2->speed = speed;
367455f78fcdSPhilippe Reynes 		sky2->duplex = cmd->base.duplex;
3675527a6266SJeff Kirsher 		sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
3676527a6266SJeff Kirsher 	}
3677527a6266SJeff Kirsher 
3678527a6266SJeff Kirsher 	if (netif_running(dev)) {
3679527a6266SJeff Kirsher 		sky2_phy_reinit(sky2);
3680527a6266SJeff Kirsher 		sky2_set_multicast(dev);
3681527a6266SJeff Kirsher 	}
3682527a6266SJeff Kirsher 
3683527a6266SJeff Kirsher 	return 0;
3684527a6266SJeff Kirsher }
3685527a6266SJeff Kirsher 
3686527a6266SJeff Kirsher static void sky2_get_drvinfo(struct net_device *dev,
3687527a6266SJeff Kirsher 			     struct ethtool_drvinfo *info)
3688527a6266SJeff Kirsher {
3689527a6266SJeff Kirsher 	struct sky2_port *sky2 = netdev_priv(dev);
3690527a6266SJeff Kirsher 
369168aad78cSRick Jones 	strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
369268aad78cSRick Jones 	strlcpy(info->version, DRV_VERSION, sizeof(info->version));
369368aad78cSRick Jones 	strlcpy(info->bus_info, pci_name(sky2->hw->pdev),
369468aad78cSRick Jones 		sizeof(info->bus_info));
3695527a6266SJeff Kirsher }
3696527a6266SJeff Kirsher 
3697527a6266SJeff Kirsher static const struct sky2_stat {
3698527a6266SJeff Kirsher 	char name[ETH_GSTRING_LEN];
3699527a6266SJeff Kirsher 	u16 offset;
3700527a6266SJeff Kirsher } sky2_stats[] = {
3701527a6266SJeff Kirsher 	{ "tx_bytes",	   GM_TXO_OK_HI },
3702527a6266SJeff Kirsher 	{ "rx_bytes",	   GM_RXO_OK_HI },
3703527a6266SJeff Kirsher 	{ "tx_broadcast",  GM_TXF_BC_OK },
3704527a6266SJeff Kirsher 	{ "rx_broadcast",  GM_RXF_BC_OK },
3705527a6266SJeff Kirsher 	{ "tx_multicast",  GM_TXF_MC_OK },
3706527a6266SJeff Kirsher 	{ "rx_multicast",  GM_RXF_MC_OK },
3707527a6266SJeff Kirsher 	{ "tx_unicast",    GM_TXF_UC_OK },
3708527a6266SJeff Kirsher 	{ "rx_unicast",    GM_RXF_UC_OK },
3709527a6266SJeff Kirsher 	{ "tx_mac_pause",  GM_TXF_MPAUSE },
3710527a6266SJeff Kirsher 	{ "rx_mac_pause",  GM_RXF_MPAUSE },
3711527a6266SJeff Kirsher 	{ "collisions",    GM_TXF_COL },
3712527a6266SJeff Kirsher 	{ "late_collision",GM_TXF_LAT_COL },
3713527a6266SJeff Kirsher 	{ "aborted", 	   GM_TXF_ABO_COL },
3714527a6266SJeff Kirsher 	{ "single_collisions", GM_TXF_SNG_COL },
3715527a6266SJeff Kirsher 	{ "multi_collisions", GM_TXF_MUL_COL },
3716527a6266SJeff Kirsher 
3717527a6266SJeff Kirsher 	{ "rx_short",      GM_RXF_SHT },
3718527a6266SJeff Kirsher 	{ "rx_runt", 	   GM_RXE_FRAG },
3719527a6266SJeff Kirsher 	{ "rx_64_byte_packets", GM_RXF_64B },
3720527a6266SJeff Kirsher 	{ "rx_65_to_127_byte_packets", GM_RXF_127B },
3721527a6266SJeff Kirsher 	{ "rx_128_to_255_byte_packets", GM_RXF_255B },
3722527a6266SJeff Kirsher 	{ "rx_256_to_511_byte_packets", GM_RXF_511B },
3723527a6266SJeff Kirsher 	{ "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3724527a6266SJeff Kirsher 	{ "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3725527a6266SJeff Kirsher 	{ "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
3726527a6266SJeff Kirsher 	{ "rx_too_long",   GM_RXF_LNG_ERR },
3727527a6266SJeff Kirsher 	{ "rx_fifo_overflow", GM_RXE_FIFO_OV },
3728527a6266SJeff Kirsher 	{ "rx_jabber",     GM_RXF_JAB_PKT },
3729527a6266SJeff Kirsher 	{ "rx_fcs_error",   GM_RXF_FCS_ERR },
3730527a6266SJeff Kirsher 
3731527a6266SJeff Kirsher 	{ "tx_64_byte_packets", GM_TXF_64B },
3732527a6266SJeff Kirsher 	{ "tx_65_to_127_byte_packets", GM_TXF_127B },
3733527a6266SJeff Kirsher 	{ "tx_128_to_255_byte_packets", GM_TXF_255B },
3734527a6266SJeff Kirsher 	{ "tx_256_to_511_byte_packets", GM_TXF_511B },
3735527a6266SJeff Kirsher 	{ "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3736527a6266SJeff Kirsher 	{ "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3737527a6266SJeff Kirsher 	{ "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3738527a6266SJeff Kirsher 	{ "tx_fifo_underrun", GM_TXE_FIFO_UR },
3739527a6266SJeff Kirsher };
3740527a6266SJeff Kirsher 
3741527a6266SJeff Kirsher static u32 sky2_get_msglevel(struct net_device *netdev)
3742527a6266SJeff Kirsher {
3743527a6266SJeff Kirsher 	struct sky2_port *sky2 = netdev_priv(netdev);
3744527a6266SJeff Kirsher 	return sky2->msg_enable;
3745527a6266SJeff Kirsher }
3746527a6266SJeff Kirsher 
3747527a6266SJeff Kirsher static int sky2_nway_reset(struct net_device *dev)
3748527a6266SJeff Kirsher {
3749527a6266SJeff Kirsher 	struct sky2_port *sky2 = netdev_priv(dev);
3750527a6266SJeff Kirsher 
3751527a6266SJeff Kirsher 	if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
3752527a6266SJeff Kirsher 		return -EINVAL;
3753527a6266SJeff Kirsher 
3754527a6266SJeff Kirsher 	sky2_phy_reinit(sky2);
3755527a6266SJeff Kirsher 	sky2_set_multicast(dev);
3756527a6266SJeff Kirsher 
3757527a6266SJeff Kirsher 	return 0;
3758527a6266SJeff Kirsher }
3759527a6266SJeff Kirsher 
3760527a6266SJeff Kirsher static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
3761527a6266SJeff Kirsher {
3762527a6266SJeff Kirsher 	struct sky2_hw *hw = sky2->hw;
3763527a6266SJeff Kirsher 	unsigned port = sky2->port;
3764527a6266SJeff Kirsher 	int i;
3765527a6266SJeff Kirsher 
3766527a6266SJeff Kirsher 	data[0] = get_stats64(hw, port, GM_TXO_OK_LO);
3767527a6266SJeff Kirsher 	data[1] = get_stats64(hw, port, GM_RXO_OK_LO);
3768527a6266SJeff Kirsher 
3769527a6266SJeff Kirsher 	for (i = 2; i < count; i++)
3770527a6266SJeff Kirsher 		data[i] = get_stats32(hw, port, sky2_stats[i].offset);
3771527a6266SJeff Kirsher }
3772527a6266SJeff Kirsher 
3773527a6266SJeff Kirsher static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3774527a6266SJeff Kirsher {
3775527a6266SJeff Kirsher 	struct sky2_port *sky2 = netdev_priv(netdev);
3776527a6266SJeff Kirsher 	sky2->msg_enable = value;
3777527a6266SJeff Kirsher }
3778527a6266SJeff Kirsher 
3779527a6266SJeff Kirsher static int sky2_get_sset_count(struct net_device *dev, int sset)
3780527a6266SJeff Kirsher {
3781527a6266SJeff Kirsher 	switch (sset) {
3782527a6266SJeff Kirsher 	case ETH_SS_STATS:
3783527a6266SJeff Kirsher 		return ARRAY_SIZE(sky2_stats);
3784527a6266SJeff Kirsher 	default:
3785527a6266SJeff Kirsher 		return -EOPNOTSUPP;
3786527a6266SJeff Kirsher 	}
3787527a6266SJeff Kirsher }
3788527a6266SJeff Kirsher 
3789527a6266SJeff Kirsher static void sky2_get_ethtool_stats(struct net_device *dev,
3790527a6266SJeff Kirsher 				   struct ethtool_stats *stats, u64 * data)
3791527a6266SJeff Kirsher {
3792527a6266SJeff Kirsher 	struct sky2_port *sky2 = netdev_priv(dev);
3793527a6266SJeff Kirsher 
3794527a6266SJeff Kirsher 	sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
3795527a6266SJeff Kirsher }
3796527a6266SJeff Kirsher 
3797527a6266SJeff Kirsher static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
3798527a6266SJeff Kirsher {
3799527a6266SJeff Kirsher 	int i;
3800527a6266SJeff Kirsher 
3801527a6266SJeff Kirsher 	switch (stringset) {
3802527a6266SJeff Kirsher 	case ETH_SS_STATS:
3803527a6266SJeff Kirsher 		for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3804527a6266SJeff Kirsher 			memcpy(data + i * ETH_GSTRING_LEN,
3805527a6266SJeff Kirsher 			       sky2_stats[i].name, ETH_GSTRING_LEN);
3806527a6266SJeff Kirsher 		break;
3807527a6266SJeff Kirsher 	}
3808527a6266SJeff Kirsher }
3809527a6266SJeff Kirsher 
3810527a6266SJeff Kirsher static int sky2_set_mac_address(struct net_device *dev, void *p)
3811527a6266SJeff Kirsher {
3812527a6266SJeff Kirsher 	struct sky2_port *sky2 = netdev_priv(dev);
3813527a6266SJeff Kirsher 	struct sky2_hw *hw = sky2->hw;
3814527a6266SJeff Kirsher 	unsigned port = sky2->port;
3815527a6266SJeff Kirsher 	const struct sockaddr *addr = p;
3816527a6266SJeff Kirsher 
3817527a6266SJeff Kirsher 	if (!is_valid_ether_addr(addr->sa_data))
3818527a6266SJeff Kirsher 		return -EADDRNOTAVAIL;
3819527a6266SJeff Kirsher 
3820527a6266SJeff Kirsher 	memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
3821527a6266SJeff Kirsher 	memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
3822527a6266SJeff Kirsher 		    dev->dev_addr, ETH_ALEN);
3823527a6266SJeff Kirsher 	memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
3824527a6266SJeff Kirsher 		    dev->dev_addr, ETH_ALEN);
3825527a6266SJeff Kirsher 
3826527a6266SJeff Kirsher 	/* virtual address for data */
3827527a6266SJeff Kirsher 	gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3828527a6266SJeff Kirsher 
3829527a6266SJeff Kirsher 	/* physical address: used for pause frames */
3830527a6266SJeff Kirsher 	gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
3831527a6266SJeff Kirsher 
3832527a6266SJeff Kirsher 	return 0;
3833527a6266SJeff Kirsher }
3834527a6266SJeff Kirsher 
3835527a6266SJeff Kirsher static inline void sky2_add_filter(u8 filter[8], const u8 *addr)
3836527a6266SJeff Kirsher {
3837527a6266SJeff Kirsher 	u32 bit;
3838527a6266SJeff Kirsher 
3839527a6266SJeff Kirsher 	bit = ether_crc(ETH_ALEN, addr) & 63;
3840527a6266SJeff Kirsher 	filter[bit >> 3] |= 1 << (bit & 7);
3841527a6266SJeff Kirsher }
3842527a6266SJeff Kirsher 
3843527a6266SJeff Kirsher static void sky2_set_multicast(struct net_device *dev)
3844527a6266SJeff Kirsher {
3845527a6266SJeff Kirsher 	struct sky2_port *sky2 = netdev_priv(dev);
3846527a6266SJeff Kirsher 	struct sky2_hw *hw = sky2->hw;
3847527a6266SJeff Kirsher 	unsigned port = sky2->port;
3848527a6266SJeff Kirsher 	struct netdev_hw_addr *ha;
3849527a6266SJeff Kirsher 	u16 reg;
3850527a6266SJeff Kirsher 	u8 filter[8];
3851527a6266SJeff Kirsher 	int rx_pause;
3852527a6266SJeff Kirsher 	static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
3853527a6266SJeff Kirsher 
3854527a6266SJeff Kirsher 	rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
3855527a6266SJeff Kirsher 	memset(filter, 0, sizeof(filter));
3856527a6266SJeff Kirsher 
3857527a6266SJeff Kirsher 	reg = gma_read16(hw, port, GM_RX_CTRL);
3858527a6266SJeff Kirsher 	reg |= GM_RXCR_UCF_ENA;
3859527a6266SJeff Kirsher 
3860527a6266SJeff Kirsher 	if (dev->flags & IFF_PROMISC)	/* promiscuous */
3861527a6266SJeff Kirsher 		reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
3862527a6266SJeff Kirsher 	else if (dev->flags & IFF_ALLMULTI)
3863527a6266SJeff Kirsher 		memset(filter, 0xff, sizeof(filter));
3864527a6266SJeff Kirsher 	else if (netdev_mc_empty(dev) && !rx_pause)
3865527a6266SJeff Kirsher 		reg &= ~GM_RXCR_MCF_ENA;
3866527a6266SJeff Kirsher 	else {
3867527a6266SJeff Kirsher 		reg |= GM_RXCR_MCF_ENA;
3868527a6266SJeff Kirsher 
3869527a6266SJeff Kirsher 		if (rx_pause)
3870527a6266SJeff Kirsher 			sky2_add_filter(filter, pause_mc_addr);
3871527a6266SJeff Kirsher 
3872527a6266SJeff Kirsher 		netdev_for_each_mc_addr(ha, dev)
3873527a6266SJeff Kirsher 			sky2_add_filter(filter, ha->addr);
3874527a6266SJeff Kirsher 	}
3875527a6266SJeff Kirsher 
3876527a6266SJeff Kirsher 	gma_write16(hw, port, GM_MC_ADDR_H1,
3877527a6266SJeff Kirsher 		    (u16) filter[0] | ((u16) filter[1] << 8));
3878527a6266SJeff Kirsher 	gma_write16(hw, port, GM_MC_ADDR_H2,
3879527a6266SJeff Kirsher 		    (u16) filter[2] | ((u16) filter[3] << 8));
3880527a6266SJeff Kirsher 	gma_write16(hw, port, GM_MC_ADDR_H3,
3881527a6266SJeff Kirsher 		    (u16) filter[4] | ((u16) filter[5] << 8));
3882527a6266SJeff Kirsher 	gma_write16(hw, port, GM_MC_ADDR_H4,
3883527a6266SJeff Kirsher 		    (u16) filter[6] | ((u16) filter[7] << 8));
3884527a6266SJeff Kirsher 
3885527a6266SJeff Kirsher 	gma_write16(hw, port, GM_RX_CTRL, reg);
3886527a6266SJeff Kirsher }
3887527a6266SJeff Kirsher 
3888bc1f4470Sstephen hemminger static void sky2_get_stats(struct net_device *dev,
3889527a6266SJeff Kirsher 			   struct rtnl_link_stats64 *stats)
3890527a6266SJeff Kirsher {
3891527a6266SJeff Kirsher 	struct sky2_port *sky2 = netdev_priv(dev);
3892527a6266SJeff Kirsher 	struct sky2_hw *hw = sky2->hw;
3893527a6266SJeff Kirsher 	unsigned port = sky2->port;
3894527a6266SJeff Kirsher 	unsigned int start;
3895527a6266SJeff Kirsher 	u64 _bytes, _packets;
3896527a6266SJeff Kirsher 
3897527a6266SJeff Kirsher 	do {
389857a7744eSEric W. Biederman 		start = u64_stats_fetch_begin_irq(&sky2->rx_stats.syncp);
3899527a6266SJeff Kirsher 		_bytes = sky2->rx_stats.bytes;
3900527a6266SJeff Kirsher 		_packets = sky2->rx_stats.packets;
390157a7744eSEric W. Biederman 	} while (u64_stats_fetch_retry_irq(&sky2->rx_stats.syncp, start));
3902527a6266SJeff Kirsher 
3903527a6266SJeff Kirsher 	stats->rx_packets = _packets;
3904527a6266SJeff Kirsher 	stats->rx_bytes = _bytes;
3905527a6266SJeff Kirsher 
3906527a6266SJeff Kirsher 	do {
390757a7744eSEric W. Biederman 		start = u64_stats_fetch_begin_irq(&sky2->tx_stats.syncp);
3908527a6266SJeff Kirsher 		_bytes = sky2->tx_stats.bytes;
3909527a6266SJeff Kirsher 		_packets = sky2->tx_stats.packets;
391057a7744eSEric W. Biederman 	} while (u64_stats_fetch_retry_irq(&sky2->tx_stats.syncp, start));
3911527a6266SJeff Kirsher 
3912527a6266SJeff Kirsher 	stats->tx_packets = _packets;
3913527a6266SJeff Kirsher 	stats->tx_bytes = _bytes;
3914527a6266SJeff Kirsher 
3915527a6266SJeff Kirsher 	stats->multicast = get_stats32(hw, port, GM_RXF_MC_OK)
3916527a6266SJeff Kirsher 		+ get_stats32(hw, port, GM_RXF_BC_OK);
3917527a6266SJeff Kirsher 
3918527a6266SJeff Kirsher 	stats->collisions = get_stats32(hw, port, GM_TXF_COL);
3919527a6266SJeff Kirsher 
3920527a6266SJeff Kirsher 	stats->rx_length_errors = get_stats32(hw, port, GM_RXF_LNG_ERR);
3921527a6266SJeff Kirsher 	stats->rx_crc_errors = get_stats32(hw, port, GM_RXF_FCS_ERR);
3922527a6266SJeff Kirsher 	stats->rx_frame_errors = get_stats32(hw, port, GM_RXF_SHT)
3923527a6266SJeff Kirsher 		+ get_stats32(hw, port, GM_RXE_FRAG);
3924527a6266SJeff Kirsher 	stats->rx_over_errors = get_stats32(hw, port, GM_RXE_FIFO_OV);
3925527a6266SJeff Kirsher 
3926527a6266SJeff Kirsher 	stats->rx_dropped = dev->stats.rx_dropped;
3927527a6266SJeff Kirsher 	stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
3928527a6266SJeff Kirsher 	stats->tx_fifo_errors = dev->stats.tx_fifo_errors;
3929527a6266SJeff Kirsher }
3930527a6266SJeff Kirsher 
3931527a6266SJeff Kirsher /* Can have one global because blinking is controlled by
3932527a6266SJeff Kirsher  * ethtool and that is always under RTNL mutex
3933527a6266SJeff Kirsher  */
3934527a6266SJeff Kirsher static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
3935527a6266SJeff Kirsher {
3936527a6266SJeff Kirsher 	struct sky2_hw *hw = sky2->hw;
3937527a6266SJeff Kirsher 	unsigned port = sky2->port;
3938527a6266SJeff Kirsher 
3939527a6266SJeff Kirsher 	spin_lock_bh(&sky2->phy_lock);
3940527a6266SJeff Kirsher 	if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3941527a6266SJeff Kirsher 	    hw->chip_id == CHIP_ID_YUKON_EX ||
3942527a6266SJeff Kirsher 	    hw->chip_id == CHIP_ID_YUKON_SUPR) {
3943527a6266SJeff Kirsher 		u16 pg;
3944527a6266SJeff Kirsher 		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3945527a6266SJeff Kirsher 		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3946527a6266SJeff Kirsher 
3947527a6266SJeff Kirsher 		switch (mode) {
3948527a6266SJeff Kirsher 		case MO_LED_OFF:
3949527a6266SJeff Kirsher 			gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3950527a6266SJeff Kirsher 				     PHY_M_LEDC_LOS_CTRL(8) |
3951527a6266SJeff Kirsher 				     PHY_M_LEDC_INIT_CTRL(8) |
3952527a6266SJeff Kirsher 				     PHY_M_LEDC_STA1_CTRL(8) |
3953527a6266SJeff Kirsher 				     PHY_M_LEDC_STA0_CTRL(8));
3954527a6266SJeff Kirsher 			break;
3955527a6266SJeff Kirsher 		case MO_LED_ON:
3956527a6266SJeff Kirsher 			gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3957527a6266SJeff Kirsher 				     PHY_M_LEDC_LOS_CTRL(9) |
3958527a6266SJeff Kirsher 				     PHY_M_LEDC_INIT_CTRL(9) |
3959527a6266SJeff Kirsher 				     PHY_M_LEDC_STA1_CTRL(9) |
3960527a6266SJeff Kirsher 				     PHY_M_LEDC_STA0_CTRL(9));
3961527a6266SJeff Kirsher 			break;
3962527a6266SJeff Kirsher 		case MO_LED_BLINK:
3963527a6266SJeff Kirsher 			gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3964527a6266SJeff Kirsher 				     PHY_M_LEDC_LOS_CTRL(0xa) |
3965527a6266SJeff Kirsher 				     PHY_M_LEDC_INIT_CTRL(0xa) |
3966527a6266SJeff Kirsher 				     PHY_M_LEDC_STA1_CTRL(0xa) |
3967527a6266SJeff Kirsher 				     PHY_M_LEDC_STA0_CTRL(0xa));
3968527a6266SJeff Kirsher 			break;
3969527a6266SJeff Kirsher 		case MO_LED_NORM:
3970527a6266SJeff Kirsher 			gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3971527a6266SJeff Kirsher 				     PHY_M_LEDC_LOS_CTRL(1) |
3972527a6266SJeff Kirsher 				     PHY_M_LEDC_INIT_CTRL(8) |
3973527a6266SJeff Kirsher 				     PHY_M_LEDC_STA1_CTRL(7) |
3974527a6266SJeff Kirsher 				     PHY_M_LEDC_STA0_CTRL(7));
3975527a6266SJeff Kirsher 		}
3976527a6266SJeff Kirsher 
3977527a6266SJeff Kirsher 		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3978527a6266SJeff Kirsher 	} else
3979527a6266SJeff Kirsher 		gm_phy_write(hw, port, PHY_MARV_LED_OVER,
3980527a6266SJeff Kirsher 				     PHY_M_LED_MO_DUP(mode) |
3981527a6266SJeff Kirsher 				     PHY_M_LED_MO_10(mode) |
3982527a6266SJeff Kirsher 				     PHY_M_LED_MO_100(mode) |
3983527a6266SJeff Kirsher 				     PHY_M_LED_MO_1000(mode) |
3984527a6266SJeff Kirsher 				     PHY_M_LED_MO_RX(mode) |
3985527a6266SJeff Kirsher 				     PHY_M_LED_MO_TX(mode));
3986527a6266SJeff Kirsher 
3987527a6266SJeff Kirsher 	spin_unlock_bh(&sky2->phy_lock);
3988527a6266SJeff Kirsher }
3989527a6266SJeff Kirsher 
3990527a6266SJeff Kirsher /* blink LED's for finding board */
3991527a6266SJeff Kirsher static int sky2_set_phys_id(struct net_device *dev,
3992527a6266SJeff Kirsher 			    enum ethtool_phys_id_state state)
3993527a6266SJeff Kirsher {
3994527a6266SJeff Kirsher 	struct sky2_port *sky2 = netdev_priv(dev);
3995527a6266SJeff Kirsher 
3996527a6266SJeff Kirsher 	switch (state) {
3997527a6266SJeff Kirsher 	case ETHTOOL_ID_ACTIVE:
3998527a6266SJeff Kirsher 		return 1;	/* cycle on/off once per second */
3999527a6266SJeff Kirsher 	case ETHTOOL_ID_INACTIVE:
4000527a6266SJeff Kirsher 		sky2_led(sky2, MO_LED_NORM);
4001527a6266SJeff Kirsher 		break;
4002527a6266SJeff Kirsher 	case ETHTOOL_ID_ON:
4003527a6266SJeff Kirsher 		sky2_led(sky2, MO_LED_ON);
4004527a6266SJeff Kirsher 		break;
4005527a6266SJeff Kirsher 	case ETHTOOL_ID_OFF:
4006527a6266SJeff Kirsher 		sky2_led(sky2, MO_LED_OFF);
4007527a6266SJeff Kirsher 		break;
4008527a6266SJeff Kirsher 	}
4009527a6266SJeff Kirsher 
4010527a6266SJeff Kirsher 	return 0;
4011527a6266SJeff Kirsher }
4012527a6266SJeff Kirsher 
4013527a6266SJeff Kirsher static void sky2_get_pauseparam(struct net_device *dev,
4014527a6266SJeff Kirsher 				struct ethtool_pauseparam *ecmd)
4015527a6266SJeff Kirsher {
4016527a6266SJeff Kirsher 	struct sky2_port *sky2 = netdev_priv(dev);
4017527a6266SJeff Kirsher 
4018527a6266SJeff Kirsher 	switch (sky2->flow_mode) {
4019527a6266SJeff Kirsher 	case FC_NONE:
4020527a6266SJeff Kirsher 		ecmd->tx_pause = ecmd->rx_pause = 0;
4021527a6266SJeff Kirsher 		break;
4022527a6266SJeff Kirsher 	case FC_TX:
4023527a6266SJeff Kirsher 		ecmd->tx_pause = 1, ecmd->rx_pause = 0;
4024527a6266SJeff Kirsher 		break;
4025527a6266SJeff Kirsher 	case FC_RX:
4026527a6266SJeff Kirsher 		ecmd->tx_pause = 0, ecmd->rx_pause = 1;
4027527a6266SJeff Kirsher 		break;
4028527a6266SJeff Kirsher 	case FC_BOTH:
4029527a6266SJeff Kirsher 		ecmd->tx_pause = ecmd->rx_pause = 1;
4030527a6266SJeff Kirsher 	}
4031527a6266SJeff Kirsher 
4032527a6266SJeff Kirsher 	ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
4033527a6266SJeff Kirsher 		? AUTONEG_ENABLE : AUTONEG_DISABLE;
4034527a6266SJeff Kirsher }
4035527a6266SJeff Kirsher 
4036527a6266SJeff Kirsher static int sky2_set_pauseparam(struct net_device *dev,
4037527a6266SJeff Kirsher 			       struct ethtool_pauseparam *ecmd)
4038527a6266SJeff Kirsher {
4039527a6266SJeff Kirsher 	struct sky2_port *sky2 = netdev_priv(dev);
4040527a6266SJeff Kirsher 
4041527a6266SJeff Kirsher 	if (ecmd->autoneg == AUTONEG_ENABLE)
4042527a6266SJeff Kirsher 		sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
4043527a6266SJeff Kirsher 	else
4044527a6266SJeff Kirsher 		sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;
4045527a6266SJeff Kirsher 
4046527a6266SJeff Kirsher 	sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
4047527a6266SJeff Kirsher 
4048527a6266SJeff Kirsher 	if (netif_running(dev))
4049527a6266SJeff Kirsher 		sky2_phy_reinit(sky2);
4050527a6266SJeff Kirsher 
4051527a6266SJeff Kirsher 	return 0;
4052527a6266SJeff Kirsher }
4053527a6266SJeff Kirsher 
4054527a6266SJeff Kirsher static int sky2_get_coalesce(struct net_device *dev,
4055527a6266SJeff Kirsher 			     struct ethtool_coalesce *ecmd)
4056527a6266SJeff Kirsher {
4057527a6266SJeff Kirsher 	struct sky2_port *sky2 = netdev_priv(dev);
4058527a6266SJeff Kirsher 	struct sky2_hw *hw = sky2->hw;
4059527a6266SJeff Kirsher 
4060527a6266SJeff Kirsher 	if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
4061527a6266SJeff Kirsher 		ecmd->tx_coalesce_usecs = 0;
4062527a6266SJeff Kirsher 	else {
4063527a6266SJeff Kirsher 		u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
4064527a6266SJeff Kirsher 		ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
4065527a6266SJeff Kirsher 	}
4066527a6266SJeff Kirsher 	ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
4067527a6266SJeff Kirsher 
4068527a6266SJeff Kirsher 	if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
4069527a6266SJeff Kirsher 		ecmd->rx_coalesce_usecs = 0;
4070527a6266SJeff Kirsher 	else {
4071527a6266SJeff Kirsher 		u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
4072527a6266SJeff Kirsher 		ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
4073527a6266SJeff Kirsher 	}
4074527a6266SJeff Kirsher 	ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
4075527a6266SJeff Kirsher 
4076527a6266SJeff Kirsher 	if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
4077527a6266SJeff Kirsher 		ecmd->rx_coalesce_usecs_irq = 0;
4078527a6266SJeff Kirsher 	else {
4079527a6266SJeff Kirsher 		u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
4080527a6266SJeff Kirsher 		ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
4081527a6266SJeff Kirsher 	}
4082527a6266SJeff Kirsher 
4083527a6266SJeff Kirsher 	ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
4084527a6266SJeff Kirsher 
4085527a6266SJeff Kirsher 	return 0;
4086527a6266SJeff Kirsher }
4087527a6266SJeff Kirsher 
4088527a6266SJeff Kirsher /* Note: this affect both ports */
4089527a6266SJeff Kirsher static int sky2_set_coalesce(struct net_device *dev,
4090527a6266SJeff Kirsher 			     struct ethtool_coalesce *ecmd)
4091527a6266SJeff Kirsher {
4092527a6266SJeff Kirsher 	struct sky2_port *sky2 = netdev_priv(dev);
4093527a6266SJeff Kirsher 	struct sky2_hw *hw = sky2->hw;
4094527a6266SJeff Kirsher 	const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
4095527a6266SJeff Kirsher 
4096527a6266SJeff Kirsher 	if (ecmd->tx_coalesce_usecs > tmax ||
4097527a6266SJeff Kirsher 	    ecmd->rx_coalesce_usecs > tmax ||
4098527a6266SJeff Kirsher 	    ecmd->rx_coalesce_usecs_irq > tmax)
4099527a6266SJeff Kirsher 		return -EINVAL;
4100527a6266SJeff Kirsher 
4101527a6266SJeff Kirsher 	if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1)
4102527a6266SJeff Kirsher 		return -EINVAL;
4103527a6266SJeff Kirsher 	if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
4104527a6266SJeff Kirsher 		return -EINVAL;
4105527a6266SJeff Kirsher 	if (ecmd->rx_max_coalesced_frames_irq > RX_MAX_PENDING)
4106527a6266SJeff Kirsher 		return -EINVAL;
4107527a6266SJeff Kirsher 
4108527a6266SJeff Kirsher 	if (ecmd->tx_coalesce_usecs == 0)
4109527a6266SJeff Kirsher 		sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
4110527a6266SJeff Kirsher 	else {
4111527a6266SJeff Kirsher 		sky2_write32(hw, STAT_TX_TIMER_INI,
4112527a6266SJeff Kirsher 			     sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
4113527a6266SJeff Kirsher 		sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
4114527a6266SJeff Kirsher 	}
4115527a6266SJeff Kirsher 	sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
4116527a6266SJeff Kirsher 
4117527a6266SJeff Kirsher 	if (ecmd->rx_coalesce_usecs == 0)
4118527a6266SJeff Kirsher 		sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
4119527a6266SJeff Kirsher 	else {
4120527a6266SJeff Kirsher 		sky2_write32(hw, STAT_LEV_TIMER_INI,
4121527a6266SJeff Kirsher 			     sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
4122527a6266SJeff Kirsher 		sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
4123527a6266SJeff Kirsher 	}
4124527a6266SJeff Kirsher 	sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
4125527a6266SJeff Kirsher 
4126527a6266SJeff Kirsher 	if (ecmd->rx_coalesce_usecs_irq == 0)
4127527a6266SJeff Kirsher 		sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
4128527a6266SJeff Kirsher 	else {
4129527a6266SJeff Kirsher 		sky2_write32(hw, STAT_ISR_TIMER_INI,
4130527a6266SJeff Kirsher 			     sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
4131527a6266SJeff Kirsher 		sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
4132527a6266SJeff Kirsher 	}
4133527a6266SJeff Kirsher 	sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
4134527a6266SJeff Kirsher 	return 0;
4135527a6266SJeff Kirsher }
4136527a6266SJeff Kirsher 
4137738a849cSstephen hemminger /*
4138738a849cSstephen hemminger  * Hardware is limited to min of 128 and max of 2048 for ring size
4139738a849cSstephen hemminger  * and  rounded up to next power of two
414065c7bc1bSBhaskar Chowdhury  * to avoid division in modulus calculation
4141738a849cSstephen hemminger  */
4142738a849cSstephen hemminger static unsigned long roundup_ring_size(unsigned long pending)
4143738a849cSstephen hemminger {
4144738a849cSstephen hemminger 	return max(128ul, roundup_pow_of_two(pending+1));
4145738a849cSstephen hemminger }
4146738a849cSstephen hemminger 
4147527a6266SJeff Kirsher static void sky2_get_ringparam(struct net_device *dev,
4148527a6266SJeff Kirsher 			       struct ethtool_ringparam *ering)
4149527a6266SJeff Kirsher {
4150527a6266SJeff Kirsher 	struct sky2_port *sky2 = netdev_priv(dev);
4151527a6266SJeff Kirsher 
4152527a6266SJeff Kirsher 	ering->rx_max_pending = RX_MAX_PENDING;
4153527a6266SJeff Kirsher 	ering->tx_max_pending = TX_MAX_PENDING;
4154527a6266SJeff Kirsher 
4155527a6266SJeff Kirsher 	ering->rx_pending = sky2->rx_pending;
4156527a6266SJeff Kirsher 	ering->tx_pending = sky2->tx_pending;
4157527a6266SJeff Kirsher }
4158527a6266SJeff Kirsher 
4159527a6266SJeff Kirsher static int sky2_set_ringparam(struct net_device *dev,
4160527a6266SJeff Kirsher 			      struct ethtool_ringparam *ering)
4161527a6266SJeff Kirsher {
4162527a6266SJeff Kirsher 	struct sky2_port *sky2 = netdev_priv(dev);
4163527a6266SJeff Kirsher 
4164527a6266SJeff Kirsher 	if (ering->rx_pending > RX_MAX_PENDING ||
4165527a6266SJeff Kirsher 	    ering->rx_pending < 8 ||
4166527a6266SJeff Kirsher 	    ering->tx_pending < TX_MIN_PENDING ||
4167527a6266SJeff Kirsher 	    ering->tx_pending > TX_MAX_PENDING)
4168527a6266SJeff Kirsher 		return -EINVAL;
4169527a6266SJeff Kirsher 
4170527a6266SJeff Kirsher 	sky2_detach(dev);
4171527a6266SJeff Kirsher 
4172527a6266SJeff Kirsher 	sky2->rx_pending = ering->rx_pending;
4173527a6266SJeff Kirsher 	sky2->tx_pending = ering->tx_pending;
4174738a849cSstephen hemminger 	sky2->tx_ring_size = roundup_ring_size(sky2->tx_pending);
4175527a6266SJeff Kirsher 
4176527a6266SJeff Kirsher 	return sky2_reattach(dev);
4177527a6266SJeff Kirsher }
4178527a6266SJeff Kirsher 
4179527a6266SJeff Kirsher static int sky2_get_regs_len(struct net_device *dev)
4180527a6266SJeff Kirsher {
4181527a6266SJeff Kirsher 	return 0x4000;
4182527a6266SJeff Kirsher }
4183527a6266SJeff Kirsher 
4184527a6266SJeff Kirsher static int sky2_reg_access_ok(struct sky2_hw *hw, unsigned int b)
4185527a6266SJeff Kirsher {
4186527a6266SJeff Kirsher 	/* This complicated switch statement is to make sure and
4187527a6266SJeff Kirsher 	 * only access regions that are unreserved.
4188527a6266SJeff Kirsher 	 * Some blocks are only valid on dual port cards.
4189527a6266SJeff Kirsher 	 */
4190527a6266SJeff Kirsher 	switch (b) {
4191527a6266SJeff Kirsher 	/* second port */
4192527a6266SJeff Kirsher 	case 5:		/* Tx Arbiter 2 */
4193527a6266SJeff Kirsher 	case 9:		/* RX2 */
4194527a6266SJeff Kirsher 	case 14 ... 15:	/* TX2 */
4195527a6266SJeff Kirsher 	case 17: case 19: /* Ram Buffer 2 */
4196527a6266SJeff Kirsher 	case 22 ... 23: /* Tx Ram Buffer 2 */
4197527a6266SJeff Kirsher 	case 25:	/* Rx MAC Fifo 1 */
4198527a6266SJeff Kirsher 	case 27:	/* Tx MAC Fifo 2 */
4199527a6266SJeff Kirsher 	case 31:	/* GPHY 2 */
4200527a6266SJeff Kirsher 	case 40 ... 47: /* Pattern Ram 2 */
4201527a6266SJeff Kirsher 	case 52: case 54: /* TCP Segmentation 2 */
4202527a6266SJeff Kirsher 	case 112 ... 116: /* GMAC 2 */
4203527a6266SJeff Kirsher 		return hw->ports > 1;
4204527a6266SJeff Kirsher 
4205527a6266SJeff Kirsher 	case 0:		/* Control */
4206527a6266SJeff Kirsher 	case 2:		/* Mac address */
4207527a6266SJeff Kirsher 	case 4:		/* Tx Arbiter 1 */
4208527a6266SJeff Kirsher 	case 7:		/* PCI express reg */
4209527a6266SJeff Kirsher 	case 8:		/* RX1 */
4210527a6266SJeff Kirsher 	case 12 ... 13: /* TX1 */
4211527a6266SJeff Kirsher 	case 16: case 18:/* Rx Ram Buffer 1 */
4212527a6266SJeff Kirsher 	case 20 ... 21: /* Tx Ram Buffer 1 */
4213527a6266SJeff Kirsher 	case 24:	/* Rx MAC Fifo 1 */
4214527a6266SJeff Kirsher 	case 26:	/* Tx MAC Fifo 1 */
4215527a6266SJeff Kirsher 	case 28 ... 29: /* Descriptor and status unit */
4216527a6266SJeff Kirsher 	case 30:	/* GPHY 1*/
4217527a6266SJeff Kirsher 	case 32 ... 39: /* Pattern Ram 1 */
4218527a6266SJeff Kirsher 	case 48: case 50: /* TCP Segmentation 1 */
4219527a6266SJeff Kirsher 	case 56 ... 60:	/* PCI space */
4220527a6266SJeff Kirsher 	case 80 ... 84:	/* GMAC 1 */
4221527a6266SJeff Kirsher 		return 1;
4222527a6266SJeff Kirsher 
4223527a6266SJeff Kirsher 	default:
4224527a6266SJeff Kirsher 		return 0;
4225527a6266SJeff Kirsher 	}
4226527a6266SJeff Kirsher }
4227527a6266SJeff Kirsher 
4228527a6266SJeff Kirsher /*
4229527a6266SJeff Kirsher  * Returns copy of control register region
4230527a6266SJeff Kirsher  * Note: ethtool_get_regs always provides full size (16k) buffer
4231527a6266SJeff Kirsher  */
4232527a6266SJeff Kirsher static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
4233527a6266SJeff Kirsher 			  void *p)
4234527a6266SJeff Kirsher {
4235527a6266SJeff Kirsher 	const struct sky2_port *sky2 = netdev_priv(dev);
4236527a6266SJeff Kirsher 	const void __iomem *io = sky2->hw->regs;
4237527a6266SJeff Kirsher 	unsigned int b;
4238527a6266SJeff Kirsher 
4239527a6266SJeff Kirsher 	regs->version = 1;
4240527a6266SJeff Kirsher 
4241527a6266SJeff Kirsher 	for (b = 0; b < 128; b++) {
4242527a6266SJeff Kirsher 		/* skip poisonous diagnostic ram region in block 3 */
4243527a6266SJeff Kirsher 		if (b == 3)
4244527a6266SJeff Kirsher 			memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
4245527a6266SJeff Kirsher 		else if (sky2_reg_access_ok(sky2->hw, b))
4246527a6266SJeff Kirsher 			memcpy_fromio(p, io, 128);
4247527a6266SJeff Kirsher 		else
4248527a6266SJeff Kirsher 			memset(p, 0, 128);
4249527a6266SJeff Kirsher 
4250527a6266SJeff Kirsher 		p += 128;
4251527a6266SJeff Kirsher 		io += 128;
4252527a6266SJeff Kirsher 	}
4253527a6266SJeff Kirsher }
4254527a6266SJeff Kirsher 
4255527a6266SJeff Kirsher static int sky2_get_eeprom_len(struct net_device *dev)
4256527a6266SJeff Kirsher {
4257527a6266SJeff Kirsher 	struct sky2_port *sky2 = netdev_priv(dev);
4258527a6266SJeff Kirsher 	struct sky2_hw *hw = sky2->hw;
4259527a6266SJeff Kirsher 	u16 reg2;
4260527a6266SJeff Kirsher 
4261527a6266SJeff Kirsher 	reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
4262527a6266SJeff Kirsher 	return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
4263527a6266SJeff Kirsher }
4264527a6266SJeff Kirsher 
4265527a6266SJeff Kirsher static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
4266527a6266SJeff Kirsher {
4267527a6266SJeff Kirsher 	unsigned long start = jiffies;
4268527a6266SJeff Kirsher 
4269527a6266SJeff Kirsher 	while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
4270527a6266SJeff Kirsher 		/* Can take up to 10.6 ms for write */
4271527a6266SJeff Kirsher 		if (time_after(jiffies, start + HZ/4)) {
4272527a6266SJeff Kirsher 			dev_err(&hw->pdev->dev, "VPD cycle timed out\n");
4273527a6266SJeff Kirsher 			return -ETIMEDOUT;
4274527a6266SJeff Kirsher 		}
427575ce7191SJia-Ju Bai 		msleep(1);
4276527a6266SJeff Kirsher 	}
4277527a6266SJeff Kirsher 
4278527a6266SJeff Kirsher 	return 0;
4279527a6266SJeff Kirsher }
4280527a6266SJeff Kirsher 
4281527a6266SJeff Kirsher static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
4282527a6266SJeff Kirsher 			 u16 offset, size_t length)
4283527a6266SJeff Kirsher {
4284527a6266SJeff Kirsher 	int rc = 0;
4285527a6266SJeff Kirsher 
4286527a6266SJeff Kirsher 	while (length > 0) {
4287527a6266SJeff Kirsher 		u32 val;
4288527a6266SJeff Kirsher 
4289527a6266SJeff Kirsher 		sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
4290527a6266SJeff Kirsher 		rc = sky2_vpd_wait(hw, cap, 0);
4291527a6266SJeff Kirsher 		if (rc)
4292527a6266SJeff Kirsher 			break;
4293527a6266SJeff Kirsher 
4294527a6266SJeff Kirsher 		val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
4295527a6266SJeff Kirsher 
4296527a6266SJeff Kirsher 		memcpy(data, &val, min(sizeof(val), length));
4297527a6266SJeff Kirsher 		offset += sizeof(u32);
4298527a6266SJeff Kirsher 		data += sizeof(u32);
4299527a6266SJeff Kirsher 		length -= sizeof(u32);
4300527a6266SJeff Kirsher 	}
4301527a6266SJeff Kirsher 
4302527a6266SJeff Kirsher 	return rc;
4303527a6266SJeff Kirsher }
4304527a6266SJeff Kirsher 
4305527a6266SJeff Kirsher static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
4306527a6266SJeff Kirsher 			  u16 offset, unsigned int length)
4307527a6266SJeff Kirsher {
4308527a6266SJeff Kirsher 	unsigned int i;
4309527a6266SJeff Kirsher 	int rc = 0;
4310527a6266SJeff Kirsher 
4311527a6266SJeff Kirsher 	for (i = 0; i < length; i += sizeof(u32)) {
4312527a6266SJeff Kirsher 		u32 val = *(u32 *)(data + i);
4313527a6266SJeff Kirsher 
4314527a6266SJeff Kirsher 		sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
4315527a6266SJeff Kirsher 		sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
4316527a6266SJeff Kirsher 
4317527a6266SJeff Kirsher 		rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
4318527a6266SJeff Kirsher 		if (rc)
4319527a6266SJeff Kirsher 			break;
4320527a6266SJeff Kirsher 	}
4321527a6266SJeff Kirsher 	return rc;
4322527a6266SJeff Kirsher }
4323527a6266SJeff Kirsher 
4324527a6266SJeff Kirsher static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
4325527a6266SJeff Kirsher 			   u8 *data)
4326527a6266SJeff Kirsher {
4327527a6266SJeff Kirsher 	struct sky2_port *sky2 = netdev_priv(dev);
4328527a6266SJeff Kirsher 	int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
4329527a6266SJeff Kirsher 
4330527a6266SJeff Kirsher 	if (!cap)
4331527a6266SJeff Kirsher 		return -EINVAL;
4332527a6266SJeff Kirsher 
4333527a6266SJeff Kirsher 	eeprom->magic = SKY2_EEPROM_MAGIC;
4334527a6266SJeff Kirsher 
4335527a6266SJeff Kirsher 	return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
4336527a6266SJeff Kirsher }
4337527a6266SJeff Kirsher 
4338527a6266SJeff Kirsher static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
4339527a6266SJeff Kirsher 			   u8 *data)
4340527a6266SJeff Kirsher {
4341527a6266SJeff Kirsher 	struct sky2_port *sky2 = netdev_priv(dev);
4342527a6266SJeff Kirsher 	int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
4343527a6266SJeff Kirsher 
4344527a6266SJeff Kirsher 	if (!cap)
4345527a6266SJeff Kirsher 		return -EINVAL;
4346527a6266SJeff Kirsher 
4347527a6266SJeff Kirsher 	if (eeprom->magic != SKY2_EEPROM_MAGIC)
4348527a6266SJeff Kirsher 		return -EINVAL;
4349527a6266SJeff Kirsher 
4350527a6266SJeff Kirsher 	/* Partial writes not supported */
4351527a6266SJeff Kirsher 	if ((eeprom->offset & 3) || (eeprom->len & 3))
4352527a6266SJeff Kirsher 		return -EINVAL;
4353527a6266SJeff Kirsher 
4354527a6266SJeff Kirsher 	return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
4355527a6266SJeff Kirsher }
4356527a6266SJeff Kirsher 
4357c8f44affSMichał Mirosław static netdev_features_t sky2_fix_features(struct net_device *dev,
4358c8f44affSMichał Mirosław 	netdev_features_t features)
4359527a6266SJeff Kirsher {
4360527a6266SJeff Kirsher 	const struct sky2_port *sky2 = netdev_priv(dev);
4361527a6266SJeff Kirsher 	const struct sky2_hw *hw = sky2->hw;
4362527a6266SJeff Kirsher 
4363527a6266SJeff Kirsher 	/* In order to do Jumbo packets on these chips, need to turn off the
4364527a6266SJeff Kirsher 	 * transmit store/forward. Therefore checksum offload won't work.
4365527a6266SJeff Kirsher 	 */
4366527a6266SJeff Kirsher 	if (dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U) {
4367527a6266SJeff Kirsher 		netdev_info(dev, "checksum offload not possible with jumbo frames\n");
4368a188222bSTom Herbert 		features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_CSUM_MASK);
4369527a6266SJeff Kirsher 	}
4370527a6266SJeff Kirsher 
4371527a6266SJeff Kirsher 	/* Some hardware requires receive checksum for RSS to work. */
4372527a6266SJeff Kirsher 	if ( (features & NETIF_F_RXHASH) &&
4373527a6266SJeff Kirsher 	     !(features & NETIF_F_RXCSUM) &&
4374527a6266SJeff Kirsher 	     (sky2->hw->flags & SKY2_HW_RSS_CHKSUM)) {
4375527a6266SJeff Kirsher 		netdev_info(dev, "receive hashing forces receive checksum\n");
4376527a6266SJeff Kirsher 		features |= NETIF_F_RXCSUM;
4377527a6266SJeff Kirsher 	}
4378527a6266SJeff Kirsher 
4379527a6266SJeff Kirsher 	return features;
4380527a6266SJeff Kirsher }
4381527a6266SJeff Kirsher 
4382c8f44affSMichał Mirosław static int sky2_set_features(struct net_device *dev, netdev_features_t features)
4383527a6266SJeff Kirsher {
4384527a6266SJeff Kirsher 	struct sky2_port *sky2 = netdev_priv(dev);
4385c8f44affSMichał Mirosław 	netdev_features_t changed = dev->features ^ features;
4386527a6266SJeff Kirsher 
43875ff0feacSstephen hemminger 	if ((changed & NETIF_F_RXCSUM) &&
43885ff0feacSstephen hemminger 	    !(sky2->hw->flags & SKY2_HW_NEW_LE)) {
43895ff0feacSstephen hemminger 		sky2_write32(sky2->hw,
43905ff0feacSstephen hemminger 			     Q_ADDR(rxqaddr[sky2->port], Q_CSR),
43915ff0feacSstephen hemminger 			     (features & NETIF_F_RXCSUM)
43925ff0feacSstephen hemminger 			     ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
4393527a6266SJeff Kirsher 	}
4394527a6266SJeff Kirsher 
4395527a6266SJeff Kirsher 	if (changed & NETIF_F_RXHASH)
4396527a6266SJeff Kirsher 		rx_set_rss(dev, features);
4397527a6266SJeff Kirsher 
4398f646968fSPatrick McHardy 	if (changed & (NETIF_F_HW_VLAN_CTAG_TX|NETIF_F_HW_VLAN_CTAG_RX))
4399527a6266SJeff Kirsher 		sky2_vlan_mode(dev, features);
4400527a6266SJeff Kirsher 
4401527a6266SJeff Kirsher 	return 0;
4402527a6266SJeff Kirsher }
4403527a6266SJeff Kirsher 
4404527a6266SJeff Kirsher static const struct ethtool_ops sky2_ethtool_ops = {
4405a1edda36SJakub Kicinski 	.supported_coalesce_params = ETHTOOL_COALESCE_USECS |
4406a1edda36SJakub Kicinski 				     ETHTOOL_COALESCE_MAX_FRAMES |
4407a1edda36SJakub Kicinski 				     ETHTOOL_COALESCE_RX_USECS_IRQ |
4408a1edda36SJakub Kicinski 				     ETHTOOL_COALESCE_RX_MAX_FRAMES_IRQ,
4409527a6266SJeff Kirsher 	.get_drvinfo	= sky2_get_drvinfo,
4410527a6266SJeff Kirsher 	.get_wol	= sky2_get_wol,
4411527a6266SJeff Kirsher 	.set_wol	= sky2_set_wol,
4412527a6266SJeff Kirsher 	.get_msglevel	= sky2_get_msglevel,
4413527a6266SJeff Kirsher 	.set_msglevel	= sky2_set_msglevel,
4414527a6266SJeff Kirsher 	.nway_reset	= sky2_nway_reset,
4415527a6266SJeff Kirsher 	.get_regs_len	= sky2_get_regs_len,
4416527a6266SJeff Kirsher 	.get_regs	= sky2_get_regs,
4417527a6266SJeff Kirsher 	.get_link	= ethtool_op_get_link,
4418527a6266SJeff Kirsher 	.get_eeprom_len	= sky2_get_eeprom_len,
4419527a6266SJeff Kirsher 	.get_eeprom	= sky2_get_eeprom,
4420527a6266SJeff Kirsher 	.set_eeprom	= sky2_set_eeprom,
4421527a6266SJeff Kirsher 	.get_strings	= sky2_get_strings,
4422527a6266SJeff Kirsher 	.get_coalesce	= sky2_get_coalesce,
4423527a6266SJeff Kirsher 	.set_coalesce	= sky2_set_coalesce,
4424527a6266SJeff Kirsher 	.get_ringparam	= sky2_get_ringparam,
4425527a6266SJeff Kirsher 	.set_ringparam	= sky2_set_ringparam,
4426527a6266SJeff Kirsher 	.get_pauseparam = sky2_get_pauseparam,
4427527a6266SJeff Kirsher 	.set_pauseparam = sky2_set_pauseparam,
4428527a6266SJeff Kirsher 	.set_phys_id	= sky2_set_phys_id,
4429527a6266SJeff Kirsher 	.get_sset_count = sky2_get_sset_count,
4430527a6266SJeff Kirsher 	.get_ethtool_stats = sky2_get_ethtool_stats,
443155f78fcdSPhilippe Reynes 	.get_link_ksettings = sky2_get_link_ksettings,
443255f78fcdSPhilippe Reynes 	.set_link_ksettings = sky2_set_link_ksettings,
4433527a6266SJeff Kirsher };
4434527a6266SJeff Kirsher 
4435527a6266SJeff Kirsher #ifdef CONFIG_SKY2_DEBUG
4436527a6266SJeff Kirsher 
4437527a6266SJeff Kirsher static struct dentry *sky2_debug;
4438527a6266SJeff Kirsher 
4439527a6266SJeff Kirsher 
4440527a6266SJeff Kirsher /*
4441527a6266SJeff Kirsher  * Read and parse the first part of Vital Product Data
4442527a6266SJeff Kirsher  */
4443527a6266SJeff Kirsher #define VPD_SIZE	128
4444527a6266SJeff Kirsher #define VPD_MAGIC	0x82
4445527a6266SJeff Kirsher 
4446527a6266SJeff Kirsher static const struct vpd_tag {
4447527a6266SJeff Kirsher 	char tag[2];
4448527a6266SJeff Kirsher 	char *label;
4449527a6266SJeff Kirsher } vpd_tags[] = {
4450527a6266SJeff Kirsher 	{ "PN",	"Part Number" },
4451527a6266SJeff Kirsher 	{ "EC", "Engineering Level" },
4452527a6266SJeff Kirsher 	{ "MN", "Manufacturer" },
4453527a6266SJeff Kirsher 	{ "SN", "Serial Number" },
4454527a6266SJeff Kirsher 	{ "YA", "Asset Tag" },
4455527a6266SJeff Kirsher 	{ "VL", "First Error Log Message" },
4456527a6266SJeff Kirsher 	{ "VF", "Second Error Log Message" },
4457527a6266SJeff Kirsher 	{ "VB", "Boot Agent ROM Configuration" },
4458527a6266SJeff Kirsher 	{ "VE", "EFI UNDI Configuration" },
4459527a6266SJeff Kirsher };
4460527a6266SJeff Kirsher 
4461527a6266SJeff Kirsher static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
4462527a6266SJeff Kirsher {
4463527a6266SJeff Kirsher 	size_t vpd_size;
4464527a6266SJeff Kirsher 	loff_t offs;
4465527a6266SJeff Kirsher 	u8 len;
4466527a6266SJeff Kirsher 	unsigned char *buf;
4467527a6266SJeff Kirsher 	u16 reg2;
4468527a6266SJeff Kirsher 
4469527a6266SJeff Kirsher 	reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
4470527a6266SJeff Kirsher 	vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
4471527a6266SJeff Kirsher 
4472527a6266SJeff Kirsher 	seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
4473527a6266SJeff Kirsher 	buf = kmalloc(vpd_size, GFP_KERNEL);
4474527a6266SJeff Kirsher 	if (!buf) {
4475527a6266SJeff Kirsher 		seq_puts(seq, "no memory!\n");
4476527a6266SJeff Kirsher 		return;
4477527a6266SJeff Kirsher 	}
4478527a6266SJeff Kirsher 
4479527a6266SJeff Kirsher 	if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
4480527a6266SJeff Kirsher 		seq_puts(seq, "VPD read failed\n");
4481527a6266SJeff Kirsher 		goto out;
4482527a6266SJeff Kirsher 	}
4483527a6266SJeff Kirsher 
4484527a6266SJeff Kirsher 	if (buf[0] != VPD_MAGIC) {
4485527a6266SJeff Kirsher 		seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
4486527a6266SJeff Kirsher 		goto out;
4487527a6266SJeff Kirsher 	}
4488527a6266SJeff Kirsher 	len = buf[1];
4489527a6266SJeff Kirsher 	if (len == 0 || len > vpd_size - 4) {
4490527a6266SJeff Kirsher 		seq_printf(seq, "Invalid id length: %d\n", len);
4491527a6266SJeff Kirsher 		goto out;
4492527a6266SJeff Kirsher 	}
4493527a6266SJeff Kirsher 
4494527a6266SJeff Kirsher 	seq_printf(seq, "%.*s\n", len, buf + 3);
4495527a6266SJeff Kirsher 	offs = len + 3;
4496527a6266SJeff Kirsher 
4497527a6266SJeff Kirsher 	while (offs < vpd_size - 4) {
4498527a6266SJeff Kirsher 		int i;
4499527a6266SJeff Kirsher 
4500527a6266SJeff Kirsher 		if (!memcmp("RW", buf + offs, 2))	/* end marker */
4501527a6266SJeff Kirsher 			break;
4502527a6266SJeff Kirsher 		len = buf[offs + 2];
4503527a6266SJeff Kirsher 		if (offs + len + 3 >= vpd_size)
4504527a6266SJeff Kirsher 			break;
4505527a6266SJeff Kirsher 
4506527a6266SJeff Kirsher 		for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
4507527a6266SJeff Kirsher 			if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
4508527a6266SJeff Kirsher 				seq_printf(seq, " %s: %.*s\n",
4509527a6266SJeff Kirsher 					   vpd_tags[i].label, len, buf + offs + 3);
4510527a6266SJeff Kirsher 				break;
4511527a6266SJeff Kirsher 			}
4512527a6266SJeff Kirsher 		}
4513527a6266SJeff Kirsher 		offs += len + 3;
4514527a6266SJeff Kirsher 	}
4515527a6266SJeff Kirsher out:
4516527a6266SJeff Kirsher 	kfree(buf);
4517527a6266SJeff Kirsher }
4518527a6266SJeff Kirsher 
4519527a6266SJeff Kirsher static int sky2_debug_show(struct seq_file *seq, void *v)
4520527a6266SJeff Kirsher {
4521527a6266SJeff Kirsher 	struct net_device *dev = seq->private;
4522527a6266SJeff Kirsher 	const struct sky2_port *sky2 = netdev_priv(dev);
4523527a6266SJeff Kirsher 	struct sky2_hw *hw = sky2->hw;
4524527a6266SJeff Kirsher 	unsigned port = sky2->port;
4525527a6266SJeff Kirsher 	unsigned idx, last;
4526527a6266SJeff Kirsher 	int sop;
4527527a6266SJeff Kirsher 
4528527a6266SJeff Kirsher 	sky2_show_vpd(seq, hw);
4529527a6266SJeff Kirsher 
4530527a6266SJeff Kirsher 	seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
4531527a6266SJeff Kirsher 		   sky2_read32(hw, B0_ISRC),
4532527a6266SJeff Kirsher 		   sky2_read32(hw, B0_IMSK),
4533527a6266SJeff Kirsher 		   sky2_read32(hw, B0_Y2_SP_ICR));
4534527a6266SJeff Kirsher 
4535527a6266SJeff Kirsher 	if (!netif_running(dev)) {
4536a0c51cf1SMarkus Elfring 		seq_puts(seq, "network not running\n");
4537527a6266SJeff Kirsher 		return 0;
4538527a6266SJeff Kirsher 	}
4539527a6266SJeff Kirsher 
4540527a6266SJeff Kirsher 	napi_disable(&hw->napi);
4541527a6266SJeff Kirsher 	last = sky2_read16(hw, STAT_PUT_IDX);
4542527a6266SJeff Kirsher 
4543527a6266SJeff Kirsher 	seq_printf(seq, "Status ring %u\n", hw->st_size);
4544527a6266SJeff Kirsher 	if (hw->st_idx == last)
4545527a6266SJeff Kirsher 		seq_puts(seq, "Status ring (empty)\n");
4546527a6266SJeff Kirsher 	else {
4547527a6266SJeff Kirsher 		seq_puts(seq, "Status ring\n");
4548527a6266SJeff Kirsher 		for (idx = hw->st_idx; idx != last && idx < hw->st_size;
4549527a6266SJeff Kirsher 		     idx = RING_NEXT(idx, hw->st_size)) {
4550527a6266SJeff Kirsher 			const struct sky2_status_le *le = hw->st_le + idx;
4551527a6266SJeff Kirsher 			seq_printf(seq, "[%d] %#x %d %#x\n",
4552527a6266SJeff Kirsher 				   idx, le->opcode, le->length, le->status);
4553527a6266SJeff Kirsher 		}
4554527a6266SJeff Kirsher 		seq_puts(seq, "\n");
4555527a6266SJeff Kirsher 	}
4556527a6266SJeff Kirsher 
4557527a6266SJeff Kirsher 	seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
4558527a6266SJeff Kirsher 		   sky2->tx_cons, sky2->tx_prod,
4559527a6266SJeff Kirsher 		   sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
4560527a6266SJeff Kirsher 		   sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
4561527a6266SJeff Kirsher 
4562527a6266SJeff Kirsher 	/* Dump contents of tx ring */
4563527a6266SJeff Kirsher 	sop = 1;
4564527a6266SJeff Kirsher 	for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size;
4565527a6266SJeff Kirsher 	     idx = RING_NEXT(idx, sky2->tx_ring_size)) {
4566527a6266SJeff Kirsher 		const struct sky2_tx_le *le = sky2->tx_le + idx;
4567527a6266SJeff Kirsher 		u32 a = le32_to_cpu(le->addr);
4568527a6266SJeff Kirsher 
4569527a6266SJeff Kirsher 		if (sop)
4570527a6266SJeff Kirsher 			seq_printf(seq, "%u:", idx);
4571527a6266SJeff Kirsher 		sop = 0;
4572527a6266SJeff Kirsher 
4573527a6266SJeff Kirsher 		switch (le->opcode & ~HW_OWNER) {
4574527a6266SJeff Kirsher 		case OP_ADDR64:
4575527a6266SJeff Kirsher 			seq_printf(seq, " %#x:", a);
4576527a6266SJeff Kirsher 			break;
4577527a6266SJeff Kirsher 		case OP_LRGLEN:
4578527a6266SJeff Kirsher 			seq_printf(seq, " mtu=%d", a);
4579527a6266SJeff Kirsher 			break;
4580527a6266SJeff Kirsher 		case OP_VLAN:
4581527a6266SJeff Kirsher 			seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
4582527a6266SJeff Kirsher 			break;
4583527a6266SJeff Kirsher 		case OP_TCPLISW:
4584527a6266SJeff Kirsher 			seq_printf(seq, " csum=%#x", a);
4585527a6266SJeff Kirsher 			break;
4586527a6266SJeff Kirsher 		case OP_LARGESEND:
4587527a6266SJeff Kirsher 			seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
4588527a6266SJeff Kirsher 			break;
4589527a6266SJeff Kirsher 		case OP_PACKET:
4590527a6266SJeff Kirsher 			seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
4591527a6266SJeff Kirsher 			break;
4592527a6266SJeff Kirsher 		case OP_BUFFER:
4593527a6266SJeff Kirsher 			seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
4594527a6266SJeff Kirsher 			break;
4595527a6266SJeff Kirsher 		default:
4596527a6266SJeff Kirsher 			seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
4597527a6266SJeff Kirsher 				   a, le16_to_cpu(le->length));
4598527a6266SJeff Kirsher 		}
4599527a6266SJeff Kirsher 
4600527a6266SJeff Kirsher 		if (le->ctrl & EOP) {
4601527a6266SJeff Kirsher 			seq_putc(seq, '\n');
4602527a6266SJeff Kirsher 			sop = 1;
4603527a6266SJeff Kirsher 		}
4604527a6266SJeff Kirsher 	}
4605527a6266SJeff Kirsher 
4606527a6266SJeff Kirsher 	seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
4607527a6266SJeff Kirsher 		   sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
4608527a6266SJeff Kirsher 		   sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
4609527a6266SJeff Kirsher 		   sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
4610527a6266SJeff Kirsher 
4611527a6266SJeff Kirsher 	sky2_read32(hw, B0_Y2_SP_LISR);
4612527a6266SJeff Kirsher 	napi_enable(&hw->napi);
4613527a6266SJeff Kirsher 	return 0;
4614527a6266SJeff Kirsher }
4615d9bbd6a1SYangtao Li DEFINE_SHOW_ATTRIBUTE(sky2_debug);
4616527a6266SJeff Kirsher 
4617527a6266SJeff Kirsher /*
4618527a6266SJeff Kirsher  * Use network device events to create/remove/rename
4619527a6266SJeff Kirsher  * debugfs file entries
4620527a6266SJeff Kirsher  */
4621527a6266SJeff Kirsher static int sky2_device_event(struct notifier_block *unused,
4622527a6266SJeff Kirsher 			     unsigned long event, void *ptr)
4623527a6266SJeff Kirsher {
4624351638e7SJiri Pirko 	struct net_device *dev = netdev_notifier_info_to_dev(ptr);
4625527a6266SJeff Kirsher 	struct sky2_port *sky2 = netdev_priv(dev);
4626527a6266SJeff Kirsher 
4627926d0977Sstephen hemminger 	if (dev->netdev_ops->ndo_open != sky2_open || !sky2_debug)
4628527a6266SJeff Kirsher 		return NOTIFY_DONE;
4629527a6266SJeff Kirsher 
4630527a6266SJeff Kirsher 	switch (event) {
4631527a6266SJeff Kirsher 	case NETDEV_CHANGENAME:
4632527a6266SJeff Kirsher 		if (sky2->debugfs) {
4633527a6266SJeff Kirsher 			sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
4634527a6266SJeff Kirsher 						       sky2_debug, dev->name);
4635527a6266SJeff Kirsher 		}
4636527a6266SJeff Kirsher 		break;
4637527a6266SJeff Kirsher 
4638527a6266SJeff Kirsher 	case NETDEV_GOING_DOWN:
4639527a6266SJeff Kirsher 		if (sky2->debugfs) {
4640527a6266SJeff Kirsher 			netdev_printk(KERN_DEBUG, dev, "remove debugfs\n");
4641527a6266SJeff Kirsher 			debugfs_remove(sky2->debugfs);
4642527a6266SJeff Kirsher 			sky2->debugfs = NULL;
4643527a6266SJeff Kirsher 		}
4644527a6266SJeff Kirsher 		break;
4645527a6266SJeff Kirsher 
4646527a6266SJeff Kirsher 	case NETDEV_UP:
4647d3757ba4SJoe Perches 		sky2->debugfs = debugfs_create_file(dev->name, 0444,
4648527a6266SJeff Kirsher 						    sky2_debug, dev,
4649527a6266SJeff Kirsher 						    &sky2_debug_fops);
4650527a6266SJeff Kirsher 		if (IS_ERR(sky2->debugfs))
4651527a6266SJeff Kirsher 			sky2->debugfs = NULL;
4652527a6266SJeff Kirsher 	}
4653527a6266SJeff Kirsher 
4654527a6266SJeff Kirsher 	return NOTIFY_DONE;
4655527a6266SJeff Kirsher }
4656527a6266SJeff Kirsher 
4657527a6266SJeff Kirsher static struct notifier_block sky2_notifier = {
4658527a6266SJeff Kirsher 	.notifier_call = sky2_device_event,
4659527a6266SJeff Kirsher };
4660527a6266SJeff Kirsher 
4661527a6266SJeff Kirsher 
4662527a6266SJeff Kirsher static __init void sky2_debug_init(void)
4663527a6266SJeff Kirsher {
4664527a6266SJeff Kirsher 	struct dentry *ent;
4665527a6266SJeff Kirsher 
4666527a6266SJeff Kirsher 	ent = debugfs_create_dir("sky2", NULL);
4667527a6266SJeff Kirsher 	if (!ent || IS_ERR(ent))
4668527a6266SJeff Kirsher 		return;
4669527a6266SJeff Kirsher 
4670527a6266SJeff Kirsher 	sky2_debug = ent;
4671527a6266SJeff Kirsher 	register_netdevice_notifier(&sky2_notifier);
4672527a6266SJeff Kirsher }
4673527a6266SJeff Kirsher 
4674527a6266SJeff Kirsher static __exit void sky2_debug_cleanup(void)
4675527a6266SJeff Kirsher {
4676527a6266SJeff Kirsher 	if (sky2_debug) {
4677527a6266SJeff Kirsher 		unregister_netdevice_notifier(&sky2_notifier);
4678527a6266SJeff Kirsher 		debugfs_remove(sky2_debug);
4679527a6266SJeff Kirsher 		sky2_debug = NULL;
4680527a6266SJeff Kirsher 	}
4681527a6266SJeff Kirsher }
4682527a6266SJeff Kirsher 
4683527a6266SJeff Kirsher #else
4684527a6266SJeff Kirsher #define sky2_debug_init()
4685527a6266SJeff Kirsher #define sky2_debug_cleanup()
4686527a6266SJeff Kirsher #endif
4687527a6266SJeff Kirsher 
4688527a6266SJeff Kirsher /* Two copies of network device operations to handle special case of
4689df4a17a9SYangyang Li  * not allowing netpoll on second port
4690df4a17a9SYangyang Li  */
4691527a6266SJeff Kirsher static const struct net_device_ops sky2_netdev_ops[2] = {
4692527a6266SJeff Kirsher   {
4693926d0977Sstephen hemminger 	.ndo_open		= sky2_open,
4694926d0977Sstephen hemminger 	.ndo_stop		= sky2_close,
4695527a6266SJeff Kirsher 	.ndo_start_xmit		= sky2_xmit_frame,
4696527a6266SJeff Kirsher 	.ndo_do_ioctl		= sky2_ioctl,
4697527a6266SJeff Kirsher 	.ndo_validate_addr	= eth_validate_addr,
4698527a6266SJeff Kirsher 	.ndo_set_mac_address	= sky2_set_mac_address,
4699afc4b13dSJiri Pirko 	.ndo_set_rx_mode	= sky2_set_multicast,
4700527a6266SJeff Kirsher 	.ndo_change_mtu		= sky2_change_mtu,
4701527a6266SJeff Kirsher 	.ndo_fix_features	= sky2_fix_features,
4702527a6266SJeff Kirsher 	.ndo_set_features	= sky2_set_features,
4703527a6266SJeff Kirsher 	.ndo_tx_timeout		= sky2_tx_timeout,
4704527a6266SJeff Kirsher 	.ndo_get_stats64	= sky2_get_stats,
4705527a6266SJeff Kirsher #ifdef CONFIG_NET_POLL_CONTROLLER
4706527a6266SJeff Kirsher 	.ndo_poll_controller	= sky2_netpoll,
4707527a6266SJeff Kirsher #endif
4708527a6266SJeff Kirsher   },
4709527a6266SJeff Kirsher   {
4710926d0977Sstephen hemminger 	.ndo_open		= sky2_open,
4711926d0977Sstephen hemminger 	.ndo_stop		= sky2_close,
4712527a6266SJeff Kirsher 	.ndo_start_xmit		= sky2_xmit_frame,
4713527a6266SJeff Kirsher 	.ndo_do_ioctl		= sky2_ioctl,
4714527a6266SJeff Kirsher 	.ndo_validate_addr	= eth_validate_addr,
4715527a6266SJeff Kirsher 	.ndo_set_mac_address	= sky2_set_mac_address,
4716afc4b13dSJiri Pirko 	.ndo_set_rx_mode	= sky2_set_multicast,
4717527a6266SJeff Kirsher 	.ndo_change_mtu		= sky2_change_mtu,
4718527a6266SJeff Kirsher 	.ndo_fix_features	= sky2_fix_features,
4719527a6266SJeff Kirsher 	.ndo_set_features	= sky2_set_features,
4720527a6266SJeff Kirsher 	.ndo_tx_timeout		= sky2_tx_timeout,
4721527a6266SJeff Kirsher 	.ndo_get_stats64	= sky2_get_stats,
4722527a6266SJeff Kirsher   },
4723527a6266SJeff Kirsher };
4724527a6266SJeff Kirsher 
4725527a6266SJeff Kirsher /* Initialize network device */
47261dd06ae8SGreg Kroah-Hartman static struct net_device *sky2_init_netdev(struct sky2_hw *hw, unsigned port,
4727527a6266SJeff Kirsher 					   int highmem, int wol)
4728527a6266SJeff Kirsher {
4729527a6266SJeff Kirsher 	struct sky2_port *sky2;
4730527a6266SJeff Kirsher 	struct net_device *dev = alloc_etherdev(sizeof(*sky2));
473183216e39SMichael Walle 	int ret;
4732527a6266SJeff Kirsher 
473341de8d4cSJoe Perches 	if (!dev)
4734527a6266SJeff Kirsher 		return NULL;
4735527a6266SJeff Kirsher 
4736527a6266SJeff Kirsher 	SET_NETDEV_DEV(dev, &hw->pdev->dev);
4737527a6266SJeff Kirsher 	dev->irq = hw->pdev->irq;
47387ad24ea4SWilfried Klaebe 	dev->ethtool_ops = &sky2_ethtool_ops;
4739527a6266SJeff Kirsher 	dev->watchdog_timeo = TX_WATCHDOG;
4740527a6266SJeff Kirsher 	dev->netdev_ops = &sky2_netdev_ops[port];
4741527a6266SJeff Kirsher 
4742527a6266SJeff Kirsher 	sky2 = netdev_priv(dev);
4743527a6266SJeff Kirsher 	sky2->netdev = dev;
4744527a6266SJeff Kirsher 	sky2->hw = hw;
4745527a6266SJeff Kirsher 	sky2->msg_enable = netif_msg_init(debug, default_msg);
4746527a6266SJeff Kirsher 
4747827da44cSJohn Stultz 	u64_stats_init(&sky2->tx_stats.syncp);
4748827da44cSJohn Stultz 	u64_stats_init(&sky2->rx_stats.syncp);
4749827da44cSJohn Stultz 
4750527a6266SJeff Kirsher 	/* Auto speed and flow control */
4751527a6266SJeff Kirsher 	sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
4752527a6266SJeff Kirsher 	if (hw->chip_id != CHIP_ID_YUKON_XL)
4753527a6266SJeff Kirsher 		dev->hw_features |= NETIF_F_RXCSUM;
4754527a6266SJeff Kirsher 
4755527a6266SJeff Kirsher 	sky2->flow_mode = FC_BOTH;
4756527a6266SJeff Kirsher 
4757527a6266SJeff Kirsher 	sky2->duplex = -1;
4758527a6266SJeff Kirsher 	sky2->speed = -1;
4759527a6266SJeff Kirsher 	sky2->advertising = sky2_supported_modes(hw);
4760527a6266SJeff Kirsher 	sky2->wol = wol;
4761527a6266SJeff Kirsher 
4762527a6266SJeff Kirsher 	spin_lock_init(&sky2->phy_lock);
4763527a6266SJeff Kirsher 
4764527a6266SJeff Kirsher 	sky2->tx_pending = TX_DEF_PENDING;
4765738a849cSstephen hemminger 	sky2->tx_ring_size = roundup_ring_size(TX_DEF_PENDING);
4766527a6266SJeff Kirsher 	sky2->rx_pending = RX_DEF_PENDING;
4767527a6266SJeff Kirsher 
4768527a6266SJeff Kirsher 	hw->dev[port] = dev;
4769527a6266SJeff Kirsher 
4770527a6266SJeff Kirsher 	sky2->port = port;
4771527a6266SJeff Kirsher 
4772527a6266SJeff Kirsher 	dev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_TSO;
4773527a6266SJeff Kirsher 
4774527a6266SJeff Kirsher 	if (highmem)
4775527a6266SJeff Kirsher 		dev->features |= NETIF_F_HIGHDMA;
4776527a6266SJeff Kirsher 
4777527a6266SJeff Kirsher 	/* Enable receive hashing unless hardware is known broken */
4778527a6266SJeff Kirsher 	if (!(hw->flags & SKY2_HW_RSS_BROKEN))
4779527a6266SJeff Kirsher 		dev->hw_features |= NETIF_F_RXHASH;
4780527a6266SJeff Kirsher 
4781527a6266SJeff Kirsher 	if (!(hw->flags & SKY2_HW_VLAN_BROKEN)) {
4782f646968fSPatrick McHardy 		dev->hw_features |= NETIF_F_HW_VLAN_CTAG_TX |
4783f646968fSPatrick McHardy 				    NETIF_F_HW_VLAN_CTAG_RX;
4784527a6266SJeff Kirsher 		dev->vlan_features |= SKY2_VLAN_OFFLOADS;
4785527a6266SJeff Kirsher 	}
4786527a6266SJeff Kirsher 
4787527a6266SJeff Kirsher 	dev->features |= dev->hw_features;
4788527a6266SJeff Kirsher 
47895777987eSJarod Wilson 	/* MTU range: 60 - 1500 or 9000 */
47905777987eSJarod Wilson 	dev->min_mtu = ETH_ZLEN;
47915777987eSJarod Wilson 	if (hw->chip_id == CHIP_ID_YUKON_FE ||
47925777987eSJarod Wilson 	    hw->chip_id == CHIP_ID_YUKON_FE_P)
47935777987eSJarod Wilson 		dev->max_mtu = ETH_DATA_LEN;
47945777987eSJarod Wilson 	else
47955777987eSJarod Wilson 		dev->max_mtu = ETH_JUMBO_MTU;
47965777987eSJarod Wilson 
47973ee2f8ceSTim Harvey 	/* try to get mac address in the following order:
47983ee2f8ceSTim Harvey 	 * 1) from device tree data
47993ee2f8ceSTim Harvey 	 * 2) from internal registers set by bootloader
48003ee2f8ceSTim Harvey 	 */
480183216e39SMichael Walle 	ret = of_get_mac_address(hw->pdev->dev.of_node, dev->dev_addr);
480283216e39SMichael Walle 	if (ret)
48033ee2f8ceSTim Harvey 		memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8,
48043ee2f8ceSTim Harvey 			      ETH_ALEN);
4805527a6266SJeff Kirsher 
48060f50c10dSLiviu Dudau 	/* if the address is invalid, use a random value */
48070f50c10dSLiviu Dudau 	if (!is_valid_ether_addr(dev->dev_addr)) {
48080f50c10dSLiviu Dudau 		struct sockaddr sa = { AF_UNSPEC };
48090f50c10dSLiviu Dudau 
481018755e27SKrzysztof Halasa 		dev_warn(&hw->pdev->dev, "Invalid MAC address, defaulting to random\n");
48110f50c10dSLiviu Dudau 		eth_hw_addr_random(dev);
48120f50c10dSLiviu Dudau 		memcpy(sa.sa_data, dev->dev_addr, ETH_ALEN);
48130f50c10dSLiviu Dudau 		if (sky2_set_mac_address(dev, &sa))
481418755e27SKrzysztof Halasa 			dev_warn(&hw->pdev->dev, "Failed to set MAC address.\n");
48150f50c10dSLiviu Dudau 	}
48160f50c10dSLiviu Dudau 
4817527a6266SJeff Kirsher 	return dev;
4818527a6266SJeff Kirsher }
4819527a6266SJeff Kirsher 
4820853e3f4cSBill Pemberton static void sky2_show_addr(struct net_device *dev)
4821527a6266SJeff Kirsher {
4822527a6266SJeff Kirsher 	const struct sky2_port *sky2 = netdev_priv(dev);
4823527a6266SJeff Kirsher 
4824527a6266SJeff Kirsher 	netif_info(sky2, probe, dev, "addr %pM\n", dev->dev_addr);
4825527a6266SJeff Kirsher }
4826527a6266SJeff Kirsher 
4827527a6266SJeff Kirsher /* Handle software interrupt used during MSI test */
4828853e3f4cSBill Pemberton static irqreturn_t sky2_test_intr(int irq, void *dev_id)
4829527a6266SJeff Kirsher {
4830527a6266SJeff Kirsher 	struct sky2_hw *hw = dev_id;
4831527a6266SJeff Kirsher 	u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
4832527a6266SJeff Kirsher 
4833527a6266SJeff Kirsher 	if (status == 0)
4834527a6266SJeff Kirsher 		return IRQ_NONE;
4835527a6266SJeff Kirsher 
4836527a6266SJeff Kirsher 	if (status & Y2_IS_IRQ_SW) {
4837527a6266SJeff Kirsher 		hw->flags |= SKY2_HW_USE_MSI;
4838527a6266SJeff Kirsher 		wake_up(&hw->msi_wait);
4839527a6266SJeff Kirsher 		sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4840527a6266SJeff Kirsher 	}
4841527a6266SJeff Kirsher 	sky2_write32(hw, B0_Y2_SP_ICR, 2);
4842527a6266SJeff Kirsher 
4843527a6266SJeff Kirsher 	return IRQ_HANDLED;
4844527a6266SJeff Kirsher }
4845527a6266SJeff Kirsher 
4846527a6266SJeff Kirsher /* Test interrupt path by forcing a a software IRQ */
4847853e3f4cSBill Pemberton static int sky2_test_msi(struct sky2_hw *hw)
4848527a6266SJeff Kirsher {
4849527a6266SJeff Kirsher 	struct pci_dev *pdev = hw->pdev;
4850527a6266SJeff Kirsher 	int err;
4851527a6266SJeff Kirsher 
4852527a6266SJeff Kirsher 	init_waitqueue_head(&hw->msi_wait);
4853527a6266SJeff Kirsher 
4854527a6266SJeff Kirsher 	err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
4855527a6266SJeff Kirsher 	if (err) {
4856527a6266SJeff Kirsher 		dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
4857527a6266SJeff Kirsher 		return err;
4858527a6266SJeff Kirsher 	}
4859527a6266SJeff Kirsher 
4860ede7193dSLino Sanfilippo 	sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4861ede7193dSLino Sanfilippo 
4862527a6266SJeff Kirsher 	sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
4863527a6266SJeff Kirsher 	sky2_read8(hw, B0_CTST);
4864527a6266SJeff Kirsher 
4865527a6266SJeff Kirsher 	wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
4866527a6266SJeff Kirsher 
4867527a6266SJeff Kirsher 	if (!(hw->flags & SKY2_HW_USE_MSI)) {
4868527a6266SJeff Kirsher 		/* MSI test failed, go back to INTx mode */
4869527a6266SJeff Kirsher 		dev_info(&pdev->dev, "No interrupt generated using MSI, "
4870527a6266SJeff Kirsher 			 "switching to INTx mode.\n");
4871527a6266SJeff Kirsher 
4872527a6266SJeff Kirsher 		err = -EOPNOTSUPP;
4873527a6266SJeff Kirsher 		sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4874527a6266SJeff Kirsher 	}
4875527a6266SJeff Kirsher 
4876527a6266SJeff Kirsher 	sky2_write32(hw, B0_IMSK, 0);
4877527a6266SJeff Kirsher 	sky2_read32(hw, B0_IMSK);
4878527a6266SJeff Kirsher 
4879527a6266SJeff Kirsher 	free_irq(pdev->irq, hw);
4880527a6266SJeff Kirsher 
4881527a6266SJeff Kirsher 	return err;
4882527a6266SJeff Kirsher }
4883527a6266SJeff Kirsher 
4884527a6266SJeff Kirsher /* This driver supports yukon2 chipset only */
4885527a6266SJeff Kirsher static const char *sky2_name(u8 chipid, char *buf, int sz)
4886527a6266SJeff Kirsher {
4887527a6266SJeff Kirsher 	const char *name[] = {
4888527a6266SJeff Kirsher 		"XL",		/* 0xb3 */
4889527a6266SJeff Kirsher 		"EC Ultra", 	/* 0xb4 */
4890527a6266SJeff Kirsher 		"Extreme",	/* 0xb5 */
4891527a6266SJeff Kirsher 		"EC",		/* 0xb6 */
4892527a6266SJeff Kirsher 		"FE",		/* 0xb7 */
4893527a6266SJeff Kirsher 		"FE+",		/* 0xb8 */
4894527a6266SJeff Kirsher 		"Supreme",	/* 0xb9 */
4895527a6266SJeff Kirsher 		"UL 2",		/* 0xba */
4896527a6266SJeff Kirsher 		"Unknown",	/* 0xbb */
4897527a6266SJeff Kirsher 		"Optima",	/* 0xbc */
48980e767324SMirko Lindner 		"OptimaEEE",    /* 0xbd */
4899527a6266SJeff Kirsher 		"Optima 2",	/* 0xbe */
4900527a6266SJeff Kirsher 	};
4901527a6266SJeff Kirsher 
4902527a6266SJeff Kirsher 	if (chipid >= CHIP_ID_YUKON_XL && chipid <= CHIP_ID_YUKON_OP_2)
49030575beddSAndrew Lunn 		snprintf(buf, sz, "%s", name[chipid - CHIP_ID_YUKON_XL]);
4904527a6266SJeff Kirsher 	else
4905527a6266SJeff Kirsher 		snprintf(buf, sz, "(chip %#x)", chipid);
4906527a6266SJeff Kirsher 	return buf;
4907527a6266SJeff Kirsher }
4908527a6266SJeff Kirsher 
4909b33b7cd6SKai-Heng Feng static const struct dmi_system_id msi_blacklist[] = {
4910b33b7cd6SKai-Heng Feng 	{
4911b33b7cd6SKai-Heng Feng 		.ident = "Dell Inspiron 1545",
4912b33b7cd6SKai-Heng Feng 		.matches = {
4913b33b7cd6SKai-Heng Feng 			DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
4914b33b7cd6SKai-Heng Feng 			DMI_MATCH(DMI_PRODUCT_NAME, "Inspiron 1545"),
4915b33b7cd6SKai-Heng Feng 		},
4916b33b7cd6SKai-Heng Feng 	},
4917b33b7cd6SKai-Heng Feng 	{
4918b33b7cd6SKai-Heng Feng 		.ident = "Gateway P-79",
4919b33b7cd6SKai-Heng Feng 		.matches = {
4920b33b7cd6SKai-Heng Feng 			DMI_MATCH(DMI_SYS_VENDOR, "Gateway"),
4921b33b7cd6SKai-Heng Feng 			DMI_MATCH(DMI_PRODUCT_NAME, "P-79"),
4922b33b7cd6SKai-Heng Feng 		},
4923b33b7cd6SKai-Heng Feng 	},
492476104862STasos Sahanidis 	{
492576104862STasos Sahanidis 		.ident = "ASUS P5W DH Deluxe",
492676104862STasos Sahanidis 		.matches = {
492776104862STasos Sahanidis 			DMI_MATCH(DMI_SYS_VENDOR, "ASUSTEK COMPUTER INC"),
492876104862STasos Sahanidis 			DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
492976104862STasos Sahanidis 		},
493076104862STasos Sahanidis 	},
4931a261e379STakashi Iwai 	{
4932a261e379STakashi Iwai 		.ident = "ASUS P6T",
4933a261e379STakashi Iwai 		.matches = {
4934a261e379STakashi Iwai 			DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
4935a261e379STakashi Iwai 			DMI_MATCH(DMI_BOARD_NAME, "P6T"),
4936a261e379STakashi Iwai 		},
4937a261e379STakashi Iwai 	},
4938189308d5STakashi Iwai 	{
4939189308d5STakashi Iwai 		.ident = "ASUS P6X",
4940189308d5STakashi Iwai 		.matches = {
4941189308d5STakashi Iwai 			DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
4942189308d5STakashi Iwai 			DMI_MATCH(DMI_BOARD_NAME, "P6X"),
4943189308d5STakashi Iwai 		},
4944189308d5STakashi Iwai 	},
4945b33b7cd6SKai-Heng Feng 	{}
4946b33b7cd6SKai-Heng Feng };
4947b33b7cd6SKai-Heng Feng 
49481dd06ae8SGreg Kroah-Hartman static int sky2_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
4949527a6266SJeff Kirsher {
49500bdb0bd0Sstephen hemminger 	struct net_device *dev, *dev1;
4951527a6266SJeff Kirsher 	struct sky2_hw *hw;
4952527a6266SJeff Kirsher 	int err, using_dac = 0, wol_default;
4953527a6266SJeff Kirsher 	u32 reg;
4954527a6266SJeff Kirsher 	char buf1[16];
4955527a6266SJeff Kirsher 
4956527a6266SJeff Kirsher 	err = pci_enable_device(pdev);
4957527a6266SJeff Kirsher 	if (err) {
4958527a6266SJeff Kirsher 		dev_err(&pdev->dev, "cannot enable PCI device\n");
4959527a6266SJeff Kirsher 		goto err_out;
4960527a6266SJeff Kirsher 	}
4961527a6266SJeff Kirsher 
4962527a6266SJeff Kirsher 	/* Get configuration information
4963527a6266SJeff Kirsher 	 * Note: only regular PCI config access once to test for HW issues
4964527a6266SJeff Kirsher 	 *       other PCI access through shared memory for speed and to
4965527a6266SJeff Kirsher 	 *	 avoid MMCONFIG problems.
4966527a6266SJeff Kirsher 	 */
4967527a6266SJeff Kirsher 	err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
4968527a6266SJeff Kirsher 	if (err) {
4969527a6266SJeff Kirsher 		dev_err(&pdev->dev, "PCI read config failed\n");
49701c85382eSLino Sanfilippo 		goto err_out_disable;
4971527a6266SJeff Kirsher 	}
4972527a6266SJeff Kirsher 
4973527a6266SJeff Kirsher 	if (~reg == 0) {
4974527a6266SJeff Kirsher 		dev_err(&pdev->dev, "PCI configuration read error\n");
49750bd8ba18SPeter Senna Tschudin 		err = -EIO;
49761c85382eSLino Sanfilippo 		goto err_out_disable;
4977527a6266SJeff Kirsher 	}
4978527a6266SJeff Kirsher 
4979527a6266SJeff Kirsher 	err = pci_request_regions(pdev, DRV_NAME);
4980527a6266SJeff Kirsher 	if (err) {
4981527a6266SJeff Kirsher 		dev_err(&pdev->dev, "cannot obtain PCI resources\n");
4982527a6266SJeff Kirsher 		goto err_out_disable;
4983527a6266SJeff Kirsher 	}
4984527a6266SJeff Kirsher 
4985527a6266SJeff Kirsher 	pci_set_master(pdev);
4986527a6266SJeff Kirsher 
4987527a6266SJeff Kirsher 	if (sizeof(dma_addr_t) > sizeof(u32) &&
4988c86768cfSChristophe JAILLET 	    !(err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)))) {
4989527a6266SJeff Kirsher 		using_dac = 1;
4990c86768cfSChristophe JAILLET 		err = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64));
4991527a6266SJeff Kirsher 		if (err < 0) {
4992527a6266SJeff Kirsher 			dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4993527a6266SJeff Kirsher 				"for consistent allocations\n");
4994527a6266SJeff Kirsher 			goto err_out_free_regions;
4995527a6266SJeff Kirsher 		}
4996527a6266SJeff Kirsher 	} else {
4997c86768cfSChristophe JAILLET 		err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
4998527a6266SJeff Kirsher 		if (err) {
4999527a6266SJeff Kirsher 			dev_err(&pdev->dev, "no usable DMA configuration\n");
5000527a6266SJeff Kirsher 			goto err_out_free_regions;
5001527a6266SJeff Kirsher 		}
5002527a6266SJeff Kirsher 	}
5003527a6266SJeff Kirsher 
5004527a6266SJeff Kirsher 
5005527a6266SJeff Kirsher #ifdef __BIG_ENDIAN
5006527a6266SJeff Kirsher 	/* The sk98lin vendor driver uses hardware byte swapping but
5007527a6266SJeff Kirsher 	 * this driver uses software swapping.
5008527a6266SJeff Kirsher 	 */
5009527a6266SJeff Kirsher 	reg &= ~PCI_REV_DESC;
5010527a6266SJeff Kirsher 	err = pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
5011527a6266SJeff Kirsher 	if (err) {
5012527a6266SJeff Kirsher 		dev_err(&pdev->dev, "PCI write config failed\n");
5013527a6266SJeff Kirsher 		goto err_out_free_regions;
5014527a6266SJeff Kirsher 	}
5015527a6266SJeff Kirsher #endif
5016527a6266SJeff Kirsher 
5017527a6266SJeff Kirsher 	wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
5018527a6266SJeff Kirsher 
5019527a6266SJeff Kirsher 	err = -ENOMEM;
5020527a6266SJeff Kirsher 
5021527a6266SJeff Kirsher 	hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
5022527a6266SJeff Kirsher 		     + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
5023b2adaca9SJoe Perches 	if (!hw)
5024527a6266SJeff Kirsher 		goto err_out_free_regions;
5025527a6266SJeff Kirsher 
5026527a6266SJeff Kirsher 	hw->pdev = pdev;
5027527a6266SJeff Kirsher 	sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
5028527a6266SJeff Kirsher 
50294bdc0d67SChristoph Hellwig 	hw->regs = ioremap(pci_resource_start(pdev, 0), 0x4000);
5030527a6266SJeff Kirsher 	if (!hw->regs) {
5031527a6266SJeff Kirsher 		dev_err(&pdev->dev, "cannot map device registers\n");
5032527a6266SJeff Kirsher 		goto err_out_free_hw;
5033527a6266SJeff Kirsher 	}
5034527a6266SJeff Kirsher 
5035527a6266SJeff Kirsher 	err = sky2_init(hw);
5036527a6266SJeff Kirsher 	if (err)
5037527a6266SJeff Kirsher 		goto err_out_iounmap;
5038527a6266SJeff Kirsher 
5039527a6266SJeff Kirsher 	/* ring for status responses */
5040527a6266SJeff Kirsher 	hw->st_size = hw->ports * roundup_pow_of_two(3*RX_MAX_PENDING + TX_MAX_PENDING);
5041c86768cfSChristophe JAILLET 	hw->st_le = dma_alloc_coherent(&pdev->dev,
5042c86768cfSChristophe JAILLET 				       hw->st_size * sizeof(struct sky2_status_le),
5043c86768cfSChristophe JAILLET 				       &hw->st_dma, GFP_KERNEL);
50440bd8ba18SPeter Senna Tschudin 	if (!hw->st_le) {
50450bd8ba18SPeter Senna Tschudin 		err = -ENOMEM;
5046527a6266SJeff Kirsher 		goto err_out_reset;
50470bd8ba18SPeter Senna Tschudin 	}
5048527a6266SJeff Kirsher 
5049527a6266SJeff Kirsher 	dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
5050527a6266SJeff Kirsher 		 sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
5051527a6266SJeff Kirsher 
5052527a6266SJeff Kirsher 	sky2_reset(hw);
5053527a6266SJeff Kirsher 
5054527a6266SJeff Kirsher 	dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
5055527a6266SJeff Kirsher 	if (!dev) {
5056527a6266SJeff Kirsher 		err = -ENOMEM;
5057527a6266SJeff Kirsher 		goto err_out_free_pci;
5058527a6266SJeff Kirsher 	}
5059527a6266SJeff Kirsher 
5060b33b7cd6SKai-Heng Feng 	if (disable_msi == -1)
5061b33b7cd6SKai-Heng Feng 		disable_msi = !!dmi_check_system(msi_blacklist);
5062b33b7cd6SKai-Heng Feng 
5063527a6266SJeff Kirsher 	if (!disable_msi && pci_enable_msi(pdev) == 0) {
5064527a6266SJeff Kirsher 		err = sky2_test_msi(hw);
50651c85382eSLino Sanfilippo 		if (err) {
5066527a6266SJeff Kirsher 			pci_disable_msi(pdev);
50671c85382eSLino Sanfilippo 			if (err != -EOPNOTSUPP)
5068527a6266SJeff Kirsher 				goto err_out_free_netdev;
5069527a6266SJeff Kirsher 		}
50701c85382eSLino Sanfilippo 	}
5071527a6266SJeff Kirsher 
5072731073b9SStanislaw Gruszka 	netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
5073731073b9SStanislaw Gruszka 
5074527a6266SJeff Kirsher 	err = register_netdev(dev);
5075527a6266SJeff Kirsher 	if (err) {
5076527a6266SJeff Kirsher 		dev_err(&pdev->dev, "cannot register net device\n");
5077527a6266SJeff Kirsher 		goto err_out_free_netdev;
5078527a6266SJeff Kirsher 	}
5079527a6266SJeff Kirsher 
5080527a6266SJeff Kirsher 	netif_carrier_off(dev);
5081527a6266SJeff Kirsher 
5082527a6266SJeff Kirsher 	sky2_show_addr(dev);
5083527a6266SJeff Kirsher 
5084527a6266SJeff Kirsher 	if (hw->ports > 1) {
5085527a6266SJeff Kirsher 		dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
50860bdb0bd0Sstephen hemminger 		if (!dev1) {
50870bdb0bd0Sstephen hemminger 			err = -ENOMEM;
50880bdb0bd0Sstephen hemminger 			goto err_out_unregister;
5089527a6266SJeff Kirsher 		}
50900bdb0bd0Sstephen hemminger 
50910bdb0bd0Sstephen hemminger 		err = register_netdev(dev1);
50920bdb0bd0Sstephen hemminger 		if (err) {
50930bdb0bd0Sstephen hemminger 			dev_err(&pdev->dev, "cannot register second net device\n");
50940bdb0bd0Sstephen hemminger 			goto err_out_free_dev1;
50950bdb0bd0Sstephen hemminger 		}
50960bdb0bd0Sstephen hemminger 
50970bdb0bd0Sstephen hemminger 		err = sky2_setup_irq(hw, hw->irq_name);
50980bdb0bd0Sstephen hemminger 		if (err)
50990bdb0bd0Sstephen hemminger 			goto err_out_unregister_dev1;
51000bdb0bd0Sstephen hemminger 
51010bdb0bd0Sstephen hemminger 		sky2_show_addr(dev1);
5102527a6266SJeff Kirsher 	}
5103527a6266SJeff Kirsher 
5104e99e88a9SKees Cook 	timer_setup(&hw->watchdog_timer, sky2_watchdog, 0);
5105527a6266SJeff Kirsher 	INIT_WORK(&hw->restart_work, sky2_restart);
5106527a6266SJeff Kirsher 
5107527a6266SJeff Kirsher 	pci_set_drvdata(pdev, hw);
51083789af9aSKrzysztof Wilczyński 	pdev->d3hot_delay = 300;
5109527a6266SJeff Kirsher 
5110527a6266SJeff Kirsher 	return 0;
5111527a6266SJeff Kirsher 
51120bdb0bd0Sstephen hemminger err_out_unregister_dev1:
51130bdb0bd0Sstephen hemminger 	unregister_netdev(dev1);
51140bdb0bd0Sstephen hemminger err_out_free_dev1:
51150bdb0bd0Sstephen hemminger 	free_netdev(dev1);
5116527a6266SJeff Kirsher err_out_unregister:
5117527a6266SJeff Kirsher 	unregister_netdev(dev);
5118527a6266SJeff Kirsher err_out_free_netdev:
51191c85382eSLino Sanfilippo 	if (hw->flags & SKY2_HW_USE_MSI)
51201c85382eSLino Sanfilippo 		pci_disable_msi(pdev);
5121527a6266SJeff Kirsher 	free_netdev(dev);
5122527a6266SJeff Kirsher err_out_free_pci:
5123c86768cfSChristophe JAILLET 	dma_free_coherent(&pdev->dev,
5124c86768cfSChristophe JAILLET 			  hw->st_size * sizeof(struct sky2_status_le),
5125527a6266SJeff Kirsher 			  hw->st_le, hw->st_dma);
5126527a6266SJeff Kirsher err_out_reset:
5127527a6266SJeff Kirsher 	sky2_write8(hw, B0_CTST, CS_RST_SET);
5128527a6266SJeff Kirsher err_out_iounmap:
5129527a6266SJeff Kirsher 	iounmap(hw->regs);
5130527a6266SJeff Kirsher err_out_free_hw:
5131527a6266SJeff Kirsher 	kfree(hw);
5132527a6266SJeff Kirsher err_out_free_regions:
5133527a6266SJeff Kirsher 	pci_release_regions(pdev);
5134527a6266SJeff Kirsher err_out_disable:
5135527a6266SJeff Kirsher 	pci_disable_device(pdev);
5136527a6266SJeff Kirsher err_out:
5137527a6266SJeff Kirsher 	return err;
5138527a6266SJeff Kirsher }
5139527a6266SJeff Kirsher 
5140853e3f4cSBill Pemberton static void sky2_remove(struct pci_dev *pdev)
5141527a6266SJeff Kirsher {
5142527a6266SJeff Kirsher 	struct sky2_hw *hw = pci_get_drvdata(pdev);
5143527a6266SJeff Kirsher 	int i;
5144527a6266SJeff Kirsher 
5145527a6266SJeff Kirsher 	if (!hw)
5146527a6266SJeff Kirsher 		return;
5147527a6266SJeff Kirsher 
5148527a6266SJeff Kirsher 	del_timer_sync(&hw->watchdog_timer);
5149527a6266SJeff Kirsher 	cancel_work_sync(&hw->restart_work);
5150527a6266SJeff Kirsher 
5151527a6266SJeff Kirsher 	for (i = hw->ports-1; i >= 0; --i)
5152527a6266SJeff Kirsher 		unregister_netdev(hw->dev[i]);
5153527a6266SJeff Kirsher 
5154527a6266SJeff Kirsher 	sky2_write32(hw, B0_IMSK, 0);
51550bdb0bd0Sstephen hemminger 	sky2_read32(hw, B0_IMSK);
5156527a6266SJeff Kirsher 
5157527a6266SJeff Kirsher 	sky2_power_aux(hw);
5158527a6266SJeff Kirsher 
5159527a6266SJeff Kirsher 	sky2_write8(hw, B0_CTST, CS_RST_SET);
5160527a6266SJeff Kirsher 	sky2_read8(hw, B0_CTST);
5161527a6266SJeff Kirsher 
51620bdb0bd0Sstephen hemminger 	if (hw->ports > 1) {
51630bdb0bd0Sstephen hemminger 		napi_disable(&hw->napi);
5164527a6266SJeff Kirsher 		free_irq(pdev->irq, hw);
51650bdb0bd0Sstephen hemminger 	}
51660bdb0bd0Sstephen hemminger 
5167527a6266SJeff Kirsher 	if (hw->flags & SKY2_HW_USE_MSI)
5168527a6266SJeff Kirsher 		pci_disable_msi(pdev);
5169c86768cfSChristophe JAILLET 	dma_free_coherent(&pdev->dev,
5170c86768cfSChristophe JAILLET 			  hw->st_size * sizeof(struct sky2_status_le),
5171527a6266SJeff Kirsher 			  hw->st_le, hw->st_dma);
5172527a6266SJeff Kirsher 	pci_release_regions(pdev);
5173527a6266SJeff Kirsher 	pci_disable_device(pdev);
5174527a6266SJeff Kirsher 
5175527a6266SJeff Kirsher 	for (i = hw->ports-1; i >= 0; --i)
5176527a6266SJeff Kirsher 		free_netdev(hw->dev[i]);
5177527a6266SJeff Kirsher 
5178527a6266SJeff Kirsher 	iounmap(hw->regs);
5179527a6266SJeff Kirsher 	kfree(hw);
5180527a6266SJeff Kirsher }
5181527a6266SJeff Kirsher 
5182527a6266SJeff Kirsher static int sky2_suspend(struct device *dev)
5183527a6266SJeff Kirsher {
51847bdb9234SChuhong Yuan 	struct sky2_hw *hw = dev_get_drvdata(dev);
5185527a6266SJeff Kirsher 	int i;
5186527a6266SJeff Kirsher 
5187527a6266SJeff Kirsher 	if (!hw)
5188527a6266SJeff Kirsher 		return 0;
5189527a6266SJeff Kirsher 
5190527a6266SJeff Kirsher 	del_timer_sync(&hw->watchdog_timer);
5191527a6266SJeff Kirsher 	cancel_work_sync(&hw->restart_work);
5192527a6266SJeff Kirsher 
5193527a6266SJeff Kirsher 	rtnl_lock();
5194527a6266SJeff Kirsher 
5195527a6266SJeff Kirsher 	sky2_all_down(hw);
5196527a6266SJeff Kirsher 	for (i = 0; i < hw->ports; i++) {
5197527a6266SJeff Kirsher 		struct net_device *dev = hw->dev[i];
5198527a6266SJeff Kirsher 		struct sky2_port *sky2 = netdev_priv(dev);
5199527a6266SJeff Kirsher 
5200527a6266SJeff Kirsher 		if (sky2->wol)
5201527a6266SJeff Kirsher 			sky2_wol_init(sky2);
5202527a6266SJeff Kirsher 	}
5203527a6266SJeff Kirsher 
5204527a6266SJeff Kirsher 	sky2_power_aux(hw);
5205527a6266SJeff Kirsher 	rtnl_unlock();
5206527a6266SJeff Kirsher 
5207527a6266SJeff Kirsher 	return 0;
5208527a6266SJeff Kirsher }
5209527a6266SJeff Kirsher 
5210527a6266SJeff Kirsher #ifdef CONFIG_PM_SLEEP
5211527a6266SJeff Kirsher static int sky2_resume(struct device *dev)
5212527a6266SJeff Kirsher {
5213527a6266SJeff Kirsher 	struct pci_dev *pdev = to_pci_dev(dev);
5214527a6266SJeff Kirsher 	struct sky2_hw *hw = pci_get_drvdata(pdev);
5215527a6266SJeff Kirsher 	int err;
5216527a6266SJeff Kirsher 
5217527a6266SJeff Kirsher 	if (!hw)
5218527a6266SJeff Kirsher 		return 0;
5219527a6266SJeff Kirsher 
5220527a6266SJeff Kirsher 	/* Re-enable all clocks */
5221527a6266SJeff Kirsher 	err = pci_write_config_dword(pdev, PCI_DEV_REG3, 0);
5222527a6266SJeff Kirsher 	if (err) {
5223527a6266SJeff Kirsher 		dev_err(&pdev->dev, "PCI write config failed\n");
5224527a6266SJeff Kirsher 		goto out;
5225527a6266SJeff Kirsher 	}
5226527a6266SJeff Kirsher 
5227527a6266SJeff Kirsher 	rtnl_lock();
5228527a6266SJeff Kirsher 	sky2_reset(hw);
5229527a6266SJeff Kirsher 	sky2_all_up(hw);
5230527a6266SJeff Kirsher 	rtnl_unlock();
5231527a6266SJeff Kirsher 
5232527a6266SJeff Kirsher 	return 0;
5233527a6266SJeff Kirsher out:
5234527a6266SJeff Kirsher 
5235527a6266SJeff Kirsher 	dev_err(&pdev->dev, "resume failed (%d)\n", err);
5236527a6266SJeff Kirsher 	pci_disable_device(pdev);
5237527a6266SJeff Kirsher 	return err;
5238527a6266SJeff Kirsher }
5239527a6266SJeff Kirsher 
5240527a6266SJeff Kirsher static SIMPLE_DEV_PM_OPS(sky2_pm_ops, sky2_suspend, sky2_resume);
5241527a6266SJeff Kirsher #define SKY2_PM_OPS (&sky2_pm_ops)
5242527a6266SJeff Kirsher 
5243527a6266SJeff Kirsher #else
5244527a6266SJeff Kirsher 
5245527a6266SJeff Kirsher #define SKY2_PM_OPS NULL
5246527a6266SJeff Kirsher #endif
5247527a6266SJeff Kirsher 
5248527a6266SJeff Kirsher static void sky2_shutdown(struct pci_dev *pdev)
5249527a6266SJeff Kirsher {
525006ba3b21SJeremy Linton 	struct sky2_hw *hw = pci_get_drvdata(pdev);
525106ba3b21SJeremy Linton 	int port;
525206ba3b21SJeremy Linton 
525306ba3b21SJeremy Linton 	for (port = 0; port < hw->ports; port++) {
525406ba3b21SJeremy Linton 		struct net_device *ndev = hw->dev[port];
525506ba3b21SJeremy Linton 
525606ba3b21SJeremy Linton 		rtnl_lock();
525706ba3b21SJeremy Linton 		if (netif_running(ndev)) {
525806ba3b21SJeremy Linton 			dev_close(ndev);
525906ba3b21SJeremy Linton 			netif_device_detach(ndev);
526006ba3b21SJeremy Linton 		}
526106ba3b21SJeremy Linton 		rtnl_unlock();
526206ba3b21SJeremy Linton 	}
5263527a6266SJeff Kirsher 	sky2_suspend(&pdev->dev);
5264527a6266SJeff Kirsher 	pci_wake_from_d3(pdev, device_may_wakeup(&pdev->dev));
5265527a6266SJeff Kirsher 	pci_set_power_state(pdev, PCI_D3hot);
5266527a6266SJeff Kirsher }
5267527a6266SJeff Kirsher 
5268527a6266SJeff Kirsher static struct pci_driver sky2_driver = {
5269527a6266SJeff Kirsher 	.name = DRV_NAME,
5270527a6266SJeff Kirsher 	.id_table = sky2_id_table,
5271527a6266SJeff Kirsher 	.probe = sky2_probe,
5272853e3f4cSBill Pemberton 	.remove = sky2_remove,
5273527a6266SJeff Kirsher 	.shutdown = sky2_shutdown,
5274527a6266SJeff Kirsher 	.driver.pm = SKY2_PM_OPS,
5275527a6266SJeff Kirsher };
5276527a6266SJeff Kirsher 
5277527a6266SJeff Kirsher static int __init sky2_init_module(void)
5278527a6266SJeff Kirsher {
5279527a6266SJeff Kirsher 	pr_info("driver version " DRV_VERSION "\n");
5280527a6266SJeff Kirsher 
5281527a6266SJeff Kirsher 	sky2_debug_init();
5282527a6266SJeff Kirsher 	return pci_register_driver(&sky2_driver);
5283527a6266SJeff Kirsher }
5284527a6266SJeff Kirsher 
5285527a6266SJeff Kirsher static void __exit sky2_cleanup_module(void)
5286527a6266SJeff Kirsher {
5287527a6266SJeff Kirsher 	pci_unregister_driver(&sky2_driver);
5288527a6266SJeff Kirsher 	sky2_debug_cleanup();
5289527a6266SJeff Kirsher }
5290527a6266SJeff Kirsher 
5291527a6266SJeff Kirsher module_init(sky2_init_module);
5292527a6266SJeff Kirsher module_exit(sky2_cleanup_module);
5293527a6266SJeff Kirsher 
5294527a6266SJeff Kirsher MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
5295527a6266SJeff Kirsher MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
5296527a6266SJeff Kirsher MODULE_LICENSE("GPL");
5297527a6266SJeff Kirsher MODULE_VERSION(DRV_VERSION);
5298