xref: /openbmc/linux/drivers/net/ethernet/marvell/octeontx2/af/rvu_reg.c (revision d0c44de2d8ffd2e4780d360b34ee6614aa4af080)
1b279bbb3SSunil Goutham // SPDX-License-Identifier: GPL-2.0
2c7cd6c5aSSunil Goutham /* Marvell RVU Admin Function driver
3b279bbb3SSunil Goutham  *
4c7cd6c5aSSunil Goutham  * Copyright (C) 2018 Marvell.
5b279bbb3SSunil Goutham  *
6b279bbb3SSunil Goutham  */
7b279bbb3SSunil Goutham 
8b279bbb3SSunil Goutham #include <linux/module.h>
9b279bbb3SSunil Goutham #include <linux/pci.h>
10b279bbb3SSunil Goutham 
11b279bbb3SSunil Goutham #include "rvu_struct.h"
12b279bbb3SSunil Goutham #include "common.h"
13b279bbb3SSunil Goutham #include "mbox.h"
14b279bbb3SSunil Goutham #include "rvu.h"
15b279bbb3SSunil Goutham 
16b279bbb3SSunil Goutham struct reg_range {
17b279bbb3SSunil Goutham 	u64  start;
18b279bbb3SSunil Goutham 	u64  end;
19b279bbb3SSunil Goutham };
20b279bbb3SSunil Goutham 
21b279bbb3SSunil Goutham struct hw_reg_map {
22b279bbb3SSunil Goutham 	u8	regblk;
23b279bbb3SSunil Goutham 	u8	num_ranges;
24b279bbb3SSunil Goutham 	u64	mask;
25b279bbb3SSunil Goutham #define	 MAX_REG_RANGES	8
26b279bbb3SSunil Goutham 	struct reg_range range[MAX_REG_RANGES];
27b279bbb3SSunil Goutham };
28b279bbb3SSunil Goutham 
29b279bbb3SSunil Goutham static struct hw_reg_map txsch_reg_map[NIX_TXSCH_LVL_CNT] = {
30b279bbb3SSunil Goutham 	{NIX_TXSCH_LVL_SMQ, 2, 0xFFFF, {{0x0700, 0x0708}, {0x1400, 0x14C8} } },
31b279bbb3SSunil Goutham 	{NIX_TXSCH_LVL_TL4, 3, 0xFFFF, {{0x0B00, 0x0B08}, {0x0B10, 0x0B18},
32b279bbb3SSunil Goutham 			      {0x1200, 0x12E0} } },
33d0641163SNithin Dabilpuram 	{NIX_TXSCH_LVL_TL3, 4, 0xFFFF, {{0x1000, 0x10E0}, {0x1600, 0x1608},
34*b710b35eSRahul Bhansali 			      {0x1610, 0x1618}, {0x1700, 0x17C8} } },
35*b710b35eSRahul Bhansali 	{NIX_TXSCH_LVL_TL2, 2, 0xFFFF, {{0x0E00, 0x0EE0}, {0x1700, 0x17C8} } },
36b279bbb3SSunil Goutham 	{NIX_TXSCH_LVL_TL1, 1, 0xFFFF, {{0x0C00, 0x0D98} } },
37b279bbb3SSunil Goutham };
38b279bbb3SSunil Goutham 
rvu_check_valid_reg(int regmap,int regblk,u64 reg)39b279bbb3SSunil Goutham bool rvu_check_valid_reg(int regmap, int regblk, u64 reg)
40b279bbb3SSunil Goutham {
41b279bbb3SSunil Goutham 	int idx;
42b279bbb3SSunil Goutham 	struct hw_reg_map *map;
43b279bbb3SSunil Goutham 
44b279bbb3SSunil Goutham 	/* Only 64bit offsets */
45b279bbb3SSunil Goutham 	if (reg & 0x07)
46b279bbb3SSunil Goutham 		return false;
47b279bbb3SSunil Goutham 
48b279bbb3SSunil Goutham 	if (regmap == TXSCHQ_HWREGMAP) {
49b279bbb3SSunil Goutham 		if (regblk >= NIX_TXSCH_LVL_CNT)
50b279bbb3SSunil Goutham 			return false;
51b279bbb3SSunil Goutham 		map = &txsch_reg_map[regblk];
52b279bbb3SSunil Goutham 	} else {
53b279bbb3SSunil Goutham 		return false;
54b279bbb3SSunil Goutham 	}
55b279bbb3SSunil Goutham 
56b279bbb3SSunil Goutham 	/* Should never happen */
57b279bbb3SSunil Goutham 	if (map->regblk != regblk)
58b279bbb3SSunil Goutham 		return false;
59b279bbb3SSunil Goutham 
60b279bbb3SSunil Goutham 	reg &= map->mask;
61b279bbb3SSunil Goutham 
62b279bbb3SSunil Goutham 	for (idx = 0; idx < map->num_ranges; idx++) {
63b279bbb3SSunil Goutham 		if (reg >= map->range[idx].start &&
64b279bbb3SSunil Goutham 		    reg < map->range[idx].end)
65b279bbb3SSunil Goutham 			return true;
66b279bbb3SSunil Goutham 	}
67b279bbb3SSunil Goutham 	return false;
68b279bbb3SSunil Goutham }
69