xref: /openbmc/linux/drivers/net/ethernet/marvell/octeontx2/af/rpm.c (revision ecc23d0a422a3118fcf6e4f0a46e17a6c2047b02)
191c6945eSHariprasad Kelam // SPDX-License-Identifier: GPL-2.0
2c7cd6c5aSSunil Goutham /* Marvell CN10K RPM driver
391c6945eSHariprasad Kelam  *
491c6945eSHariprasad Kelam  * Copyright (C) 2020 Marvell.
591c6945eSHariprasad Kelam  *
691c6945eSHariprasad Kelam  */
791c6945eSHariprasad Kelam 
891c6945eSHariprasad Kelam #include "cgx.h"
991c6945eSHariprasad Kelam #include "lmac_common.h"
1091c6945eSHariprasad Kelam 
1191c6945eSHariprasad Kelam static struct mac_ops		rpm_mac_ops   = {
1291c6945eSHariprasad Kelam 	.name		=       "rpm",
1391c6945eSHariprasad Kelam 	.csr_offset     =       0x4e00,
1491c6945eSHariprasad Kelam 	.lmac_offset    =       20,
1591c6945eSHariprasad Kelam 	.int_register	=       RPMX_CMRX_SW_INT,
1691c6945eSHariprasad Kelam 	.int_set_reg    =       RPMX_CMRX_SW_INT_ENA_W1S,
1791c6945eSHariprasad Kelam 	.irq_offset     =       1,
1891c6945eSHariprasad Kelam 	.int_ena_bit    =       BIT_ULL(0),
1991c6945eSHariprasad Kelam 	.lmac_fwi	=	RPM_LMAC_FWI,
2091c6945eSHariprasad Kelam 	.non_contiguous_serdes_lane = true,
21ce7a6c31SHariprasad Kelam 	.rx_stats_cnt   =       43,
22ce7a6c31SHariprasad Kelam 	.tx_stats_cnt   =       34,
23b9d0fedcSHariprasad Kelam 	.dmac_filter_count =	32,
2491c6945eSHariprasad Kelam 	.get_nr_lmacs	=	rpm_get_nr_lmacs,
253ad3f8f9SHariprasad Kelam 	.get_lmac_type  =       rpm_get_lmac_type,
26459f326eSSunil Goutham 	.lmac_fifo_len	=	rpm_get_lmac_fifo_len,
273ad3f8f9SHariprasad Kelam 	.mac_lmac_intl_lbk =    rpm_lmac_internal_loopback,
28ce7a6c31SHariprasad Kelam 	.mac_get_rx_stats  =	rpm_get_rx_stats,
29ce7a6c31SHariprasad Kelam 	.mac_get_tx_stats  =	rpm_get_tx_stats,
3084ad3642SHariprasad Kelam 	.get_fec_stats	   =	rpm_get_fec_stats,
311845ada4SRakesh Babu 	.mac_enadis_rx_pause_fwding =	rpm_lmac_enadis_rx_pause_fwding,
321845ada4SRakesh Babu 	.mac_get_pause_frm_status =	rpm_lmac_get_pause_frm_status,
331845ada4SRakesh Babu 	.mac_enadis_pause_frm =		rpm_lmac_enadis_pause_frm,
341845ada4SRakesh Babu 	.mac_pause_frm_config =		rpm_lmac_pause_frm_config,
35d1489208SHariprasad Kelam 	.mac_enadis_ptp_config =	rpm_lmac_ptp_config,
36fae80edeSGeetha sowjanya 	.mac_rx_tx_enable =		rpm_lmac_rx_tx_enable,
37fae80edeSGeetha sowjanya 	.mac_tx_enable =		rpm_lmac_tx_enable,
381121f6b0SSunil Kumar Kori 	.pfc_config =                   rpm_lmac_pfc_config,
39e7400038SHariprasad Kelam 	.mac_get_pfc_frm_cfg   =        rpm_lmac_get_pfc_frm_cfg,
402e3e94c2SHariprasad Kelam 	.mac_reset   =			rpm_lmac_reset,
4192ada6dfSSai Krishna 	.mac_stats_reset		 =	  rpm_stats_reset,
42*fed89cfaSHariprasad Kelam 	.mac_x2p_reset                   =        rpm_x2p_reset,
43*fed89cfaSHariprasad Kelam 	.mac_enadis_rx			 =        rpm_enadis_rx,
4491c6945eSHariprasad Kelam };
4591c6945eSHariprasad Kelam 
46b9d0fedcSHariprasad Kelam static struct mac_ops		rpm2_mac_ops   = {
47b9d0fedcSHariprasad Kelam 	.name		=       "rpm",
48b9d0fedcSHariprasad Kelam 	.csr_offset     =       RPM2_CSR_OFFSET,
49b9d0fedcSHariprasad Kelam 	.lmac_offset    =       20,
50b9d0fedcSHariprasad Kelam 	.int_register	=       RPM2_CMRX_SW_INT,
51b9d0fedcSHariprasad Kelam 	.int_set_reg    =       RPM2_CMRX_SW_INT_ENA_W1S,
52b9d0fedcSHariprasad Kelam 	.irq_offset     =       1,
53b9d0fedcSHariprasad Kelam 	.int_ena_bit    =       BIT_ULL(0),
544c5a331cSHariprasad Kelam 	.lmac_fwi	=	RPM2_LMAC_FWI,
55b9d0fedcSHariprasad Kelam 	.non_contiguous_serdes_lane = true,
56b9d0fedcSHariprasad Kelam 	.rx_stats_cnt   =       43,
57b9d0fedcSHariprasad Kelam 	.tx_stats_cnt   =       34,
58b9d0fedcSHariprasad Kelam 	.dmac_filter_count =	64,
59b9d0fedcSHariprasad Kelam 	.get_nr_lmacs	=	rpm2_get_nr_lmacs,
60b9d0fedcSHariprasad Kelam 	.get_lmac_type  =       rpm_get_lmac_type,
61b9d0fedcSHariprasad Kelam 	.lmac_fifo_len	=	rpm2_get_lmac_fifo_len,
62b9d0fedcSHariprasad Kelam 	.mac_lmac_intl_lbk =    rpm_lmac_internal_loopback,
63b9d0fedcSHariprasad Kelam 	.mac_get_rx_stats  =	rpm_get_rx_stats,
64b9d0fedcSHariprasad Kelam 	.mac_get_tx_stats  =	rpm_get_tx_stats,
6584ad3642SHariprasad Kelam 	.get_fec_stats	   =	rpm_get_fec_stats,
66b9d0fedcSHariprasad Kelam 	.mac_enadis_rx_pause_fwding =	rpm_lmac_enadis_rx_pause_fwding,
67b9d0fedcSHariprasad Kelam 	.mac_get_pause_frm_status =	rpm_lmac_get_pause_frm_status,
68b9d0fedcSHariprasad Kelam 	.mac_enadis_pause_frm =		rpm_lmac_enadis_pause_frm,
69b9d0fedcSHariprasad Kelam 	.mac_pause_frm_config =		rpm_lmac_pause_frm_config,
70b9d0fedcSHariprasad Kelam 	.mac_enadis_ptp_config =	rpm_lmac_ptp_config,
71b9d0fedcSHariprasad Kelam 	.mac_rx_tx_enable =		rpm_lmac_rx_tx_enable,
72b9d0fedcSHariprasad Kelam 	.mac_tx_enable =		rpm_lmac_tx_enable,
73b9d0fedcSHariprasad Kelam 	.pfc_config =                   rpm_lmac_pfc_config,
74b9d0fedcSHariprasad Kelam 	.mac_get_pfc_frm_cfg   =        rpm_lmac_get_pfc_frm_cfg,
752e3e94c2SHariprasad Kelam 	.mac_reset   =			rpm_lmac_reset,
7692ada6dfSSai Krishna 	.mac_stats_reset	    =	rpm_stats_reset,
77*fed89cfaSHariprasad Kelam 	.mac_x2p_reset              =   rpm_x2p_reset,
78*fed89cfaSHariprasad Kelam 	.mac_enadis_rx		    =   rpm_enadis_rx,
79b9d0fedcSHariprasad Kelam };
80b9d0fedcSHariprasad Kelam 
is_dev_rpm2(void * rpmd)81b9d0fedcSHariprasad Kelam bool is_dev_rpm2(void *rpmd)
8291c6945eSHariprasad Kelam {
83b9d0fedcSHariprasad Kelam 	rpm_t *rpm = rpmd;
84b9d0fedcSHariprasad Kelam 
85b9d0fedcSHariprasad Kelam 	return (rpm->pdev->device == PCI_DEVID_CN10KB_RPM);
86b9d0fedcSHariprasad Kelam }
87b9d0fedcSHariprasad Kelam 
rpm_get_mac_ops(rpm_t * rpm)88b9d0fedcSHariprasad Kelam struct mac_ops *rpm_get_mac_ops(rpm_t *rpm)
89b9d0fedcSHariprasad Kelam {
90b9d0fedcSHariprasad Kelam 	if (is_dev_rpm2(rpm))
91b9d0fedcSHariprasad Kelam 		return &rpm2_mac_ops;
92b9d0fedcSHariprasad Kelam 	else
9391c6945eSHariprasad Kelam 		return &rpm_mac_ops;
9491c6945eSHariprasad Kelam }
9591c6945eSHariprasad Kelam 
rpm_write(rpm_t * rpm,u64 lmac,u64 offset,u64 val)961845ada4SRakesh Babu static void rpm_write(rpm_t *rpm, u64 lmac, u64 offset, u64 val)
971845ada4SRakesh Babu {
981845ada4SRakesh Babu 	cgx_write(rpm, lmac, offset, val);
991845ada4SRakesh Babu }
1001845ada4SRakesh Babu 
rpm_read(rpm_t * rpm,u64 lmac,u64 offset)10191c6945eSHariprasad Kelam static u64 rpm_read(rpm_t *rpm, u64 lmac, u64 offset)
10291c6945eSHariprasad Kelam {
10391c6945eSHariprasad Kelam 	return	cgx_read(rpm, lmac, offset);
10491c6945eSHariprasad Kelam }
10591c6945eSHariprasad Kelam 
106b9d0fedcSHariprasad Kelam /* Read HW major version to determine RPM
107b9d0fedcSHariprasad Kelam  * MAC type 100/USX
108b9d0fedcSHariprasad Kelam  */
is_mac_rpmusx(void * rpmd)109b9d0fedcSHariprasad Kelam static bool is_mac_rpmusx(void *rpmd)
110b9d0fedcSHariprasad Kelam {
111b9d0fedcSHariprasad Kelam 	rpm_t *rpm = rpmd;
112b9d0fedcSHariprasad Kelam 
113b9d0fedcSHariprasad Kelam 	return rpm_read(rpm, 0, RPMX_CONST1) & 0x700ULL;
114b9d0fedcSHariprasad Kelam }
115b9d0fedcSHariprasad Kelam 
rpm_get_nr_lmacs(void * rpmd)11691c6945eSHariprasad Kelam int rpm_get_nr_lmacs(void *rpmd)
11791c6945eSHariprasad Kelam {
11891c6945eSHariprasad Kelam 	rpm_t *rpm = rpmd;
11991c6945eSHariprasad Kelam 
12091c6945eSHariprasad Kelam 	return hweight8(rpm_read(rpm, 0, CGXX_CMRX_RX_LMACS) & 0xFULL);
12191c6945eSHariprasad Kelam }
1221845ada4SRakesh Babu 
rpm2_get_nr_lmacs(void * rpmd)123b9d0fedcSHariprasad Kelam int rpm2_get_nr_lmacs(void *rpmd)
124b9d0fedcSHariprasad Kelam {
125b9d0fedcSHariprasad Kelam 	rpm_t *rpm = rpmd;
126b9d0fedcSHariprasad Kelam 
127b9d0fedcSHariprasad Kelam 	return hweight8(rpm_read(rpm, 0, RPM2_CMRX_RX_LMACS) & 0xFFULL);
128b9d0fedcSHariprasad Kelam }
129b9d0fedcSHariprasad Kelam 
rpm_lmac_tx_enable(void * rpmd,int lmac_id,bool enable)130fae80edeSGeetha sowjanya int rpm_lmac_tx_enable(void *rpmd, int lmac_id, bool enable)
131fae80edeSGeetha sowjanya {
132fae80edeSGeetha sowjanya 	rpm_t *rpm = rpmd;
133fae80edeSGeetha sowjanya 	u64 cfg, last;
134fae80edeSGeetha sowjanya 
135fae80edeSGeetha sowjanya 	if (!is_lmac_valid(rpm, lmac_id))
136fae80edeSGeetha sowjanya 		return -ENODEV;
137fae80edeSGeetha sowjanya 
138fae80edeSGeetha sowjanya 	cfg = rpm_read(rpm, lmac_id, RPMX_MTI_MAC100X_COMMAND_CONFIG);
139fae80edeSGeetha sowjanya 	last = cfg;
140fae80edeSGeetha sowjanya 	if (enable)
141fae80edeSGeetha sowjanya 		cfg |= RPM_TX_EN;
142fae80edeSGeetha sowjanya 	else
143fae80edeSGeetha sowjanya 		cfg &= ~(RPM_TX_EN);
144fae80edeSGeetha sowjanya 
145fae80edeSGeetha sowjanya 	if (cfg != last)
146fae80edeSGeetha sowjanya 		rpm_write(rpm, lmac_id, RPMX_MTI_MAC100X_COMMAND_CONFIG, cfg);
147fae80edeSGeetha sowjanya 	return !!(last & RPM_TX_EN);
148fae80edeSGeetha sowjanya }
149fae80edeSGeetha sowjanya 
rpm_lmac_rx_tx_enable(void * rpmd,int lmac_id,bool enable)150fae80edeSGeetha sowjanya int rpm_lmac_rx_tx_enable(void *rpmd, int lmac_id, bool enable)
151fae80edeSGeetha sowjanya {
152fae80edeSGeetha sowjanya 	rpm_t *rpm = rpmd;
153fae80edeSGeetha sowjanya 	u64 cfg;
154fae80edeSGeetha sowjanya 
155fae80edeSGeetha sowjanya 	if (!is_lmac_valid(rpm, lmac_id))
156fae80edeSGeetha sowjanya 		return -ENODEV;
157fae80edeSGeetha sowjanya 
158fae80edeSGeetha sowjanya 	cfg = rpm_read(rpm, lmac_id, RPMX_MTI_MAC100X_COMMAND_CONFIG);
159fae80edeSGeetha sowjanya 	if (enable)
160fae80edeSGeetha sowjanya 		cfg |= RPM_RX_EN | RPM_TX_EN;
161fae80edeSGeetha sowjanya 	else
162fae80edeSGeetha sowjanya 		cfg &= ~(RPM_RX_EN | RPM_TX_EN);
163fae80edeSGeetha sowjanya 	rpm_write(rpm, lmac_id, RPMX_MTI_MAC100X_COMMAND_CONFIG, cfg);
164fae80edeSGeetha sowjanya 	return 0;
165fae80edeSGeetha sowjanya }
166fae80edeSGeetha sowjanya 
rpm_lmac_enadis_rx_pause_fwding(void * rpmd,int lmac_id,bool enable)1671845ada4SRakesh Babu void rpm_lmac_enadis_rx_pause_fwding(void *rpmd, int lmac_id, bool enable)
1681845ada4SRakesh Babu {
169ce7a6c31SHariprasad Kelam 	rpm_t *rpm = rpmd;
170e7400038SHariprasad Kelam 	struct lmac *lmac;
1711845ada4SRakesh Babu 	u64 cfg;
1721845ada4SRakesh Babu 
1731845ada4SRakesh Babu 	if (!rpm)
1741845ada4SRakesh Babu 		return;
1751845ada4SRakesh Babu 
176e7400038SHariprasad Kelam 	lmac = lmac_pdata(lmac_id, rpm);
177e7400038SHariprasad Kelam 	if (!lmac)
178e7400038SHariprasad Kelam 		return;
179e7400038SHariprasad Kelam 
180e7400038SHariprasad Kelam 	/* Pause frames are not enabled just return */
181e7400038SHariprasad Kelam 	if (!bitmap_weight(lmac->rx_fc_pfvf_bmap.bmap, lmac->rx_fc_pfvf_bmap.max))
182e7400038SHariprasad Kelam 		return;
183e7400038SHariprasad Kelam 
1841845ada4SRakesh Babu 	if (enable) {
1851845ada4SRakesh Babu 		cfg = rpm_read(rpm, lmac_id, RPMX_MTI_MAC100X_COMMAND_CONFIG);
1861845ada4SRakesh Babu 		cfg &= ~RPMX_MTI_MAC100X_COMMAND_CONFIG_PAUSE_IGNORE;
1871845ada4SRakesh Babu 		rpm_write(rpm, lmac_id, RPMX_MTI_MAC100X_COMMAND_CONFIG, cfg);
1881845ada4SRakesh Babu 	} else {
1891845ada4SRakesh Babu 		cfg = rpm_read(rpm, lmac_id, RPMX_MTI_MAC100X_COMMAND_CONFIG);
1901845ada4SRakesh Babu 		cfg |= RPMX_MTI_MAC100X_COMMAND_CONFIG_PAUSE_IGNORE;
1911845ada4SRakesh Babu 		rpm_write(rpm, lmac_id, RPMX_MTI_MAC100X_COMMAND_CONFIG, cfg);
1921845ada4SRakesh Babu 	}
1931845ada4SRakesh Babu }
1941845ada4SRakesh Babu 
rpm_lmac_get_pause_frm_status(void * rpmd,int lmac_id,u8 * tx_pause,u8 * rx_pause)1951845ada4SRakesh Babu int rpm_lmac_get_pause_frm_status(void *rpmd, int lmac_id,
1961845ada4SRakesh Babu 				  u8 *tx_pause, u8 *rx_pause)
1971845ada4SRakesh Babu {
1981845ada4SRakesh Babu 	rpm_t *rpm = rpmd;
1991845ada4SRakesh Babu 	u64 cfg;
2001845ada4SRakesh Babu 
2011845ada4SRakesh Babu 	if (!is_lmac_valid(rpm, lmac_id))
2021845ada4SRakesh Babu 		return -ENODEV;
2031845ada4SRakesh Babu 
2041845ada4SRakesh Babu 	cfg = rpm_read(rpm, lmac_id, RPMX_MTI_MAC100X_COMMAND_CONFIG);
205e7400038SHariprasad Kelam 	if (!(cfg & RPMX_MTI_MAC100X_COMMAND_CONFIG_PFC_MODE)) {
2061845ada4SRakesh Babu 		*rx_pause = !(cfg & RPMX_MTI_MAC100X_COMMAND_CONFIG_RX_P_DISABLE);
2071845ada4SRakesh Babu 		*tx_pause = !(cfg & RPMX_MTI_MAC100X_COMMAND_CONFIG_TX_P_DISABLE);
208e7400038SHariprasad Kelam 	}
209e7400038SHariprasad Kelam 
2101845ada4SRakesh Babu 	return 0;
2111845ada4SRakesh Babu }
2121845ada4SRakesh Babu 
rpm_cfg_pfc_quanta_thresh(rpm_t * rpm,int lmac_id,unsigned long pfc_en,bool enable)2135f7dc7d4SHariprasad Kelam static void rpm_cfg_pfc_quanta_thresh(rpm_t *rpm, int lmac_id,
2145f7dc7d4SHariprasad Kelam 				      unsigned long pfc_en,
2151121f6b0SSunil Kumar Kori 				      bool enable)
2161121f6b0SSunil Kumar Kori {
2171121f6b0SSunil Kumar Kori 	u64 quanta_offset = 0, quanta_thresh = 0, cfg;
2181121f6b0SSunil Kumar Kori 	int i, shift;
2191121f6b0SSunil Kumar Kori 
2201121f6b0SSunil Kumar Kori 	/* Set pause time and interval */
2215f7dc7d4SHariprasad Kelam 	for_each_set_bit(i, &pfc_en, 16) {
2221121f6b0SSunil Kumar Kori 		switch (i) {
2231121f6b0SSunil Kumar Kori 		case 0:
2241121f6b0SSunil Kumar Kori 		case 1:
2251121f6b0SSunil Kumar Kori 			quanta_offset = RPMX_MTI_MAC100X_CL01_PAUSE_QUANTA;
2261121f6b0SSunil Kumar Kori 			quanta_thresh = RPMX_MTI_MAC100X_CL01_QUANTA_THRESH;
2271121f6b0SSunil Kumar Kori 			break;
2281121f6b0SSunil Kumar Kori 		case 2:
2291121f6b0SSunil Kumar Kori 		case 3:
2301121f6b0SSunil Kumar Kori 			quanta_offset = RPMX_MTI_MAC100X_CL23_PAUSE_QUANTA;
2311121f6b0SSunil Kumar Kori 			quanta_thresh = RPMX_MTI_MAC100X_CL23_QUANTA_THRESH;
2321121f6b0SSunil Kumar Kori 			break;
2331121f6b0SSunil Kumar Kori 		case 4:
2341121f6b0SSunil Kumar Kori 		case 5:
2351121f6b0SSunil Kumar Kori 			quanta_offset = RPMX_MTI_MAC100X_CL45_PAUSE_QUANTA;
2361121f6b0SSunil Kumar Kori 			quanta_thresh = RPMX_MTI_MAC100X_CL45_QUANTA_THRESH;
2371121f6b0SSunil Kumar Kori 			break;
2381121f6b0SSunil Kumar Kori 		case 6:
2391121f6b0SSunil Kumar Kori 		case 7:
2401121f6b0SSunil Kumar Kori 			quanta_offset = RPMX_MTI_MAC100X_CL67_PAUSE_QUANTA;
2411121f6b0SSunil Kumar Kori 			quanta_thresh = RPMX_MTI_MAC100X_CL67_QUANTA_THRESH;
2421121f6b0SSunil Kumar Kori 			break;
2431121f6b0SSunil Kumar Kori 		case 8:
2441121f6b0SSunil Kumar Kori 		case 9:
2451121f6b0SSunil Kumar Kori 			quanta_offset = RPMX_MTI_MAC100X_CL89_PAUSE_QUANTA;
2461121f6b0SSunil Kumar Kori 			quanta_thresh = RPMX_MTI_MAC100X_CL89_QUANTA_THRESH;
2471121f6b0SSunil Kumar Kori 			break;
2481121f6b0SSunil Kumar Kori 		case 10:
2491121f6b0SSunil Kumar Kori 		case 11:
2501121f6b0SSunil Kumar Kori 			quanta_offset = RPMX_MTI_MAC100X_CL1011_PAUSE_QUANTA;
2511121f6b0SSunil Kumar Kori 			quanta_thresh = RPMX_MTI_MAC100X_CL1011_QUANTA_THRESH;
2521121f6b0SSunil Kumar Kori 			break;
2531121f6b0SSunil Kumar Kori 		case 12:
2541121f6b0SSunil Kumar Kori 		case 13:
2551121f6b0SSunil Kumar Kori 			quanta_offset = RPMX_MTI_MAC100X_CL1213_PAUSE_QUANTA;
2561121f6b0SSunil Kumar Kori 			quanta_thresh = RPMX_MTI_MAC100X_CL1213_QUANTA_THRESH;
2571121f6b0SSunil Kumar Kori 			break;
2581121f6b0SSunil Kumar Kori 		case 14:
2591121f6b0SSunil Kumar Kori 		case 15:
2601121f6b0SSunil Kumar Kori 			quanta_offset = RPMX_MTI_MAC100X_CL1415_PAUSE_QUANTA;
2611121f6b0SSunil Kumar Kori 			quanta_thresh = RPMX_MTI_MAC100X_CL1415_QUANTA_THRESH;
2621121f6b0SSunil Kumar Kori 			break;
2631121f6b0SSunil Kumar Kori 		}
2641121f6b0SSunil Kumar Kori 
2651121f6b0SSunil Kumar Kori 		if (!quanta_offset || !quanta_thresh)
2661121f6b0SSunil Kumar Kori 			continue;
2671121f6b0SSunil Kumar Kori 
2681121f6b0SSunil Kumar Kori 		shift = (i % 2) ? 1 : 0;
2691121f6b0SSunil Kumar Kori 		cfg = rpm_read(rpm, lmac_id, quanta_offset);
2701121f6b0SSunil Kumar Kori 		if (enable) {
2711121f6b0SSunil Kumar Kori 			cfg |= ((u64)RPM_DEFAULT_PAUSE_TIME <<  shift * 16);
2721121f6b0SSunil Kumar Kori 		} else {
2731121f6b0SSunil Kumar Kori 			if (!shift)
2741121f6b0SSunil Kumar Kori 				cfg &= ~GENMASK_ULL(15, 0);
2751121f6b0SSunil Kumar Kori 			else
2761121f6b0SSunil Kumar Kori 				cfg &= ~GENMASK_ULL(31, 16);
2771121f6b0SSunil Kumar Kori 		}
2781121f6b0SSunil Kumar Kori 		rpm_write(rpm, lmac_id, quanta_offset, cfg);
2791121f6b0SSunil Kumar Kori 
2801121f6b0SSunil Kumar Kori 		cfg = rpm_read(rpm, lmac_id, quanta_thresh);
2811121f6b0SSunil Kumar Kori 		if (enable) {
2821121f6b0SSunil Kumar Kori 			cfg |= ((u64)(RPM_DEFAULT_PAUSE_TIME / 2) <<  shift * 16);
2831121f6b0SSunil Kumar Kori 		} else {
2841121f6b0SSunil Kumar Kori 			if (!shift)
2851121f6b0SSunil Kumar Kori 				cfg &= ~GENMASK_ULL(15, 0);
2861121f6b0SSunil Kumar Kori 			else
2871121f6b0SSunil Kumar Kori 				cfg &= ~GENMASK_ULL(31, 16);
2881121f6b0SSunil Kumar Kori 		}
2891121f6b0SSunil Kumar Kori 		rpm_write(rpm, lmac_id, quanta_thresh, cfg);
2901121f6b0SSunil Kumar Kori 	}
2911121f6b0SSunil Kumar Kori }
2921121f6b0SSunil Kumar Kori 
rpm2_lmac_cfg_bp(rpm_t * rpm,int lmac_id,u8 tx_pause,u8 rx_pause)293b9d0fedcSHariprasad Kelam static void rpm2_lmac_cfg_bp(rpm_t *rpm, int lmac_id, u8 tx_pause, u8 rx_pause)
294b9d0fedcSHariprasad Kelam {
295b9d0fedcSHariprasad Kelam 	u64 cfg;
296b9d0fedcSHariprasad Kelam 
297b9d0fedcSHariprasad Kelam 	cfg = rpm_read(rpm, lmac_id, RPM2_CMR_RX_OVR_BP);
298b9d0fedcSHariprasad Kelam 	if (tx_pause) {
299b9d0fedcSHariprasad Kelam 		/* Configure CL0 Pause Quanta & threshold
300b9d0fedcSHariprasad Kelam 		 * for 802.3X frames
301b9d0fedcSHariprasad Kelam 		 */
302b9d0fedcSHariprasad Kelam 		rpm_cfg_pfc_quanta_thresh(rpm, lmac_id, 1, true);
303b9d0fedcSHariprasad Kelam 		cfg &= ~RPM2_CMR_RX_OVR_BP_EN;
304b9d0fedcSHariprasad Kelam 	} else {
305b9d0fedcSHariprasad Kelam 		/* Disable all Pause Quanta & threshold values */
306b9d0fedcSHariprasad Kelam 		rpm_cfg_pfc_quanta_thresh(rpm, lmac_id, 0xffff, false);
307b9d0fedcSHariprasad Kelam 		cfg |= RPM2_CMR_RX_OVR_BP_EN;
308b9d0fedcSHariprasad Kelam 		cfg &= ~RPM2_CMR_RX_OVR_BP_BP;
309b9d0fedcSHariprasad Kelam 	}
310b9d0fedcSHariprasad Kelam 	rpm_write(rpm, lmac_id, RPM2_CMR_RX_OVR_BP, cfg);
311b9d0fedcSHariprasad Kelam }
312b9d0fedcSHariprasad Kelam 
rpm_lmac_cfg_bp(rpm_t * rpm,int lmac_id,u8 tx_pause,u8 rx_pause)313b9d0fedcSHariprasad Kelam static void rpm_lmac_cfg_bp(rpm_t *rpm, int lmac_id, u8 tx_pause, u8 rx_pause)
314b9d0fedcSHariprasad Kelam {
315b9d0fedcSHariprasad Kelam 	u64 cfg;
316b9d0fedcSHariprasad Kelam 
317b9d0fedcSHariprasad Kelam 	cfg = rpm_read(rpm, 0, RPMX_CMR_RX_OVR_BP);
318b9d0fedcSHariprasad Kelam 	if (tx_pause) {
319b9d0fedcSHariprasad Kelam 		/* Configure CL0 Pause Quanta & threshold for
320b9d0fedcSHariprasad Kelam 		 * 802.3X frames
321b9d0fedcSHariprasad Kelam 		 */
322b9d0fedcSHariprasad Kelam 		rpm_cfg_pfc_quanta_thresh(rpm, lmac_id, 1, true);
323b9d0fedcSHariprasad Kelam 		cfg &= ~RPMX_CMR_RX_OVR_BP_EN(lmac_id);
324b9d0fedcSHariprasad Kelam 	} else {
325b9d0fedcSHariprasad Kelam 		/* Disable all Pause Quanta & threshold values */
326b9d0fedcSHariprasad Kelam 		rpm_cfg_pfc_quanta_thresh(rpm, lmac_id, 0xffff, false);
327b9d0fedcSHariprasad Kelam 		cfg |= RPMX_CMR_RX_OVR_BP_EN(lmac_id);
328b9d0fedcSHariprasad Kelam 		cfg &= ~RPMX_CMR_RX_OVR_BP_BP(lmac_id);
329b9d0fedcSHariprasad Kelam 	}
330b9d0fedcSHariprasad Kelam 	rpm_write(rpm, 0, RPMX_CMR_RX_OVR_BP, cfg);
331b9d0fedcSHariprasad Kelam }
332b9d0fedcSHariprasad Kelam 
rpm_lmac_enadis_pause_frm(void * rpmd,int lmac_id,u8 tx_pause,u8 rx_pause)3331845ada4SRakesh Babu int rpm_lmac_enadis_pause_frm(void *rpmd, int lmac_id, u8 tx_pause,
3341845ada4SRakesh Babu 			      u8 rx_pause)
3351845ada4SRakesh Babu {
3361845ada4SRakesh Babu 	rpm_t *rpm = rpmd;
3371845ada4SRakesh Babu 	u64 cfg;
3381845ada4SRakesh Babu 
3391845ada4SRakesh Babu 	if (!is_lmac_valid(rpm, lmac_id))
3401845ada4SRakesh Babu 		return -ENODEV;
3411845ada4SRakesh Babu 
3421845ada4SRakesh Babu 	cfg = rpm_read(rpm, lmac_id, RPMX_MTI_MAC100X_COMMAND_CONFIG);
3431845ada4SRakesh Babu 	cfg &= ~RPMX_MTI_MAC100X_COMMAND_CONFIG_RX_P_DISABLE;
3441845ada4SRakesh Babu 	cfg |= rx_pause ? 0x0 : RPMX_MTI_MAC100X_COMMAND_CONFIG_RX_P_DISABLE;
3451845ada4SRakesh Babu 	cfg &= ~RPMX_MTI_MAC100X_COMMAND_CONFIG_PAUSE_IGNORE;
3461845ada4SRakesh Babu 	cfg |= rx_pause ? 0x0 : RPMX_MTI_MAC100X_COMMAND_CONFIG_PAUSE_IGNORE;
3471845ada4SRakesh Babu 	rpm_write(rpm, lmac_id, RPMX_MTI_MAC100X_COMMAND_CONFIG, cfg);
3481845ada4SRakesh Babu 
3491845ada4SRakesh Babu 	cfg = rpm_read(rpm, lmac_id, RPMX_MTI_MAC100X_COMMAND_CONFIG);
3501845ada4SRakesh Babu 	cfg &= ~RPMX_MTI_MAC100X_COMMAND_CONFIG_TX_P_DISABLE;
3511845ada4SRakesh Babu 	cfg |= tx_pause ? 0x0 : RPMX_MTI_MAC100X_COMMAND_CONFIG_TX_P_DISABLE;
3521845ada4SRakesh Babu 	rpm_write(rpm, lmac_id, RPMX_MTI_MAC100X_COMMAND_CONFIG, cfg);
3531845ada4SRakesh Babu 
354b9d0fedcSHariprasad Kelam 	if (is_dev_rpm2(rpm))
355b9d0fedcSHariprasad Kelam 		rpm2_lmac_cfg_bp(rpm, lmac_id, tx_pause, rx_pause);
356b9d0fedcSHariprasad Kelam 	else
357b9d0fedcSHariprasad Kelam 		rpm_lmac_cfg_bp(rpm, lmac_id, tx_pause, rx_pause);
358b9d0fedcSHariprasad Kelam 
3591845ada4SRakesh Babu 	return 0;
3601845ada4SRakesh Babu }
3611845ada4SRakesh Babu 
rpm_lmac_pause_frm_config(void * rpmd,int lmac_id,bool enable)3621845ada4SRakesh Babu void rpm_lmac_pause_frm_config(void *rpmd, int lmac_id, bool enable)
3631845ada4SRakesh Babu {
36447bcc9c1SHariprasad Kelam 	u64 cfg, pfc_class_mask_cfg;
3651845ada4SRakesh Babu 	rpm_t *rpm = rpmd;
3661845ada4SRakesh Babu 
3671845ada4SRakesh Babu 	/* ALL pause frames received are completely ignored */
3681845ada4SRakesh Babu 	cfg = rpm_read(rpm, lmac_id, RPMX_MTI_MAC100X_COMMAND_CONFIG);
3691845ada4SRakesh Babu 	cfg |= RPMX_MTI_MAC100X_COMMAND_CONFIG_RX_P_DISABLE;
3701845ada4SRakesh Babu 	rpm_write(rpm, lmac_id, RPMX_MTI_MAC100X_COMMAND_CONFIG, cfg);
3711845ada4SRakesh Babu 
3721845ada4SRakesh Babu 	/* Disable forward pause to TX block */
3731845ada4SRakesh Babu 	cfg = rpm_read(rpm, lmac_id, RPMX_MTI_MAC100X_COMMAND_CONFIG);
3741845ada4SRakesh Babu 	cfg |= RPMX_MTI_MAC100X_COMMAND_CONFIG_PAUSE_IGNORE;
3751845ada4SRakesh Babu 	rpm_write(rpm, lmac_id, RPMX_MTI_MAC100X_COMMAND_CONFIG, cfg);
3761845ada4SRakesh Babu 
3771845ada4SRakesh Babu 	/* Disable pause frames transmission */
3781845ada4SRakesh Babu 	cfg = rpm_read(rpm, lmac_id, RPMX_MTI_MAC100X_COMMAND_CONFIG);
3791845ada4SRakesh Babu 	cfg |= RPMX_MTI_MAC100X_COMMAND_CONFIG_TX_P_DISABLE;
3801845ada4SRakesh Babu 	rpm_write(rpm, lmac_id, RPMX_MTI_MAC100X_COMMAND_CONFIG, cfg);
3818e151457SHariprasad Kelam 
382f115b31dSHariprasad Kelam 	/* Disable forward pause to driver */
383f115b31dSHariprasad Kelam 	cfg = rpm_read(rpm, lmac_id, RPMX_MTI_MAC100X_COMMAND_CONFIG);
384f115b31dSHariprasad Kelam 	cfg &= ~RPMX_MTI_MAC100X_COMMAND_CONFIG_PAUSE_FWD;
385f115b31dSHariprasad Kelam 	rpm_write(rpm, lmac_id, RPMX_MTI_MAC100X_COMMAND_CONFIG, cfg);
386f115b31dSHariprasad Kelam 
387b9d0fedcSHariprasad Kelam 	/* Enable channel mask for all LMACS */
388b9d0fedcSHariprasad Kelam 	if (is_dev_rpm2(rpm))
389b9d0fedcSHariprasad Kelam 		rpm_write(rpm, lmac_id, RPM2_CMR_CHAN_MSK_OR, 0xffff);
390b9d0fedcSHariprasad Kelam 	else
391b9d0fedcSHariprasad Kelam 		rpm_write(rpm, 0, RPMX_CMR_CHAN_MSK_OR, ~0ULL);
392b9d0fedcSHariprasad Kelam 
3938e151457SHariprasad Kelam 	/* Disable all PFC classes */
39447bcc9c1SHariprasad Kelam 	pfc_class_mask_cfg = is_dev_rpm2(rpm) ? RPM2_CMRX_PRT_CBFC_CTL :
39547bcc9c1SHariprasad Kelam 						RPMX_CMRX_PRT_CBFC_CTL;
39647bcc9c1SHariprasad Kelam 	cfg = rpm_read(rpm, lmac_id, pfc_class_mask_cfg);
3978e151457SHariprasad Kelam 	cfg = FIELD_SET(RPM_PFC_CLASS_MASK, 0, cfg);
39847bcc9c1SHariprasad Kelam 	rpm_write(rpm, lmac_id, pfc_class_mask_cfg, cfg);
3991845ada4SRakesh Babu }
400ce7a6c31SHariprasad Kelam 
rpm_get_rx_stats(void * rpmd,int lmac_id,int idx,u64 * rx_stat)401ce7a6c31SHariprasad Kelam int rpm_get_rx_stats(void *rpmd, int lmac_id, int idx, u64 *rx_stat)
402ce7a6c31SHariprasad Kelam {
403ce7a6c31SHariprasad Kelam 	rpm_t *rpm = rpmd;
404ce7a6c31SHariprasad Kelam 	u64 val_lo, val_hi;
405ce7a6c31SHariprasad Kelam 
406b9d0fedcSHariprasad Kelam 	if (!is_lmac_valid(rpm, lmac_id))
407ce7a6c31SHariprasad Kelam 		return -ENODEV;
408ce7a6c31SHariprasad Kelam 
409ce7a6c31SHariprasad Kelam 	mutex_lock(&rpm->lock);
410ce7a6c31SHariprasad Kelam 
411ce7a6c31SHariprasad Kelam 	/* Update idx to point per lmac Rx statistics page */
412ce7a6c31SHariprasad Kelam 	idx += lmac_id * rpm->mac_ops->rx_stats_cnt;
413ce7a6c31SHariprasad Kelam 
414ce7a6c31SHariprasad Kelam 	/* Read lower 32 bits of counter */
415ce7a6c31SHariprasad Kelam 	val_lo = rpm_read(rpm, 0, RPMX_MTI_STAT_RX_STAT_PAGES_COUNTERX +
416ce7a6c31SHariprasad Kelam 			  (idx * 8));
417ce7a6c31SHariprasad Kelam 
418ce7a6c31SHariprasad Kelam 	/* upon read of lower 32 bits, higher 32 bits are written
419ce7a6c31SHariprasad Kelam 	 * to RPMX_MTI_STAT_DATA_HI_CDC
420ce7a6c31SHariprasad Kelam 	 */
421ce7a6c31SHariprasad Kelam 	val_hi = rpm_read(rpm, 0, RPMX_MTI_STAT_DATA_HI_CDC);
422ce7a6c31SHariprasad Kelam 
423ce7a6c31SHariprasad Kelam 	*rx_stat = (val_hi << 32 | val_lo);
424ce7a6c31SHariprasad Kelam 
425ce7a6c31SHariprasad Kelam 	mutex_unlock(&rpm->lock);
426ce7a6c31SHariprasad Kelam 	return 0;
427ce7a6c31SHariprasad Kelam }
428ce7a6c31SHariprasad Kelam 
rpm_get_tx_stats(void * rpmd,int lmac_id,int idx,u64 * tx_stat)429ce7a6c31SHariprasad Kelam int rpm_get_tx_stats(void *rpmd, int lmac_id, int idx, u64 *tx_stat)
430ce7a6c31SHariprasad Kelam {
431ce7a6c31SHariprasad Kelam 	rpm_t *rpm = rpmd;
432ce7a6c31SHariprasad Kelam 	u64 val_lo, val_hi;
433ce7a6c31SHariprasad Kelam 
434b9d0fedcSHariprasad Kelam 	if (!is_lmac_valid(rpm, lmac_id))
435ce7a6c31SHariprasad Kelam 		return -ENODEV;
436ce7a6c31SHariprasad Kelam 
437ce7a6c31SHariprasad Kelam 	mutex_lock(&rpm->lock);
438ce7a6c31SHariprasad Kelam 
439ce7a6c31SHariprasad Kelam 	/* Update idx to point per lmac Tx statistics page */
440ce7a6c31SHariprasad Kelam 	idx += lmac_id * rpm->mac_ops->tx_stats_cnt;
441ce7a6c31SHariprasad Kelam 
442ce7a6c31SHariprasad Kelam 	val_lo = rpm_read(rpm, 0, RPMX_MTI_STAT_TX_STAT_PAGES_COUNTERX +
443ce7a6c31SHariprasad Kelam 			    (idx * 8));
444ce7a6c31SHariprasad Kelam 	val_hi = rpm_read(rpm, 0, RPMX_MTI_STAT_DATA_HI_CDC);
445ce7a6c31SHariprasad Kelam 
446ce7a6c31SHariprasad Kelam 	*tx_stat = (val_hi << 32 | val_lo);
447ce7a6c31SHariprasad Kelam 
448ce7a6c31SHariprasad Kelam 	mutex_unlock(&rpm->lock);
449ce7a6c31SHariprasad Kelam 	return 0;
450ce7a6c31SHariprasad Kelam }
4513ad3f8f9SHariprasad Kelam 
rpm_stats_reset(void * rpmd,int lmac_id)45292ada6dfSSai Krishna int rpm_stats_reset(void *rpmd, int lmac_id)
45392ada6dfSSai Krishna {
45492ada6dfSSai Krishna 	rpm_t *rpm = rpmd;
45592ada6dfSSai Krishna 	u64 cfg;
45692ada6dfSSai Krishna 
45792ada6dfSSai Krishna 	if (!is_lmac_valid(rpm, lmac_id))
45892ada6dfSSai Krishna 		return -ENODEV;
45992ada6dfSSai Krishna 
46092ada6dfSSai Krishna 	cfg = rpm_read(rpm, 0, RPMX_MTI_STAT_STATN_CONTROL);
46192ada6dfSSai Krishna 	cfg |= RPMX_CMD_CLEAR_TX | RPMX_CMD_CLEAR_RX | BIT_ULL(lmac_id);
46292ada6dfSSai Krishna 	rpm_write(rpm, 0, RPMX_MTI_STAT_STATN_CONTROL, cfg);
46392ada6dfSSai Krishna 
46492ada6dfSSai Krishna 	return 0;
46592ada6dfSSai Krishna }
46692ada6dfSSai Krishna 
rpm_get_lmac_type(void * rpmd,int lmac_id)4673ad3f8f9SHariprasad Kelam u8 rpm_get_lmac_type(void *rpmd, int lmac_id)
4683ad3f8f9SHariprasad Kelam {
4693ad3f8f9SHariprasad Kelam 	rpm_t *rpm = rpmd;
4703ad3f8f9SHariprasad Kelam 	u64 req = 0, resp;
4713ad3f8f9SHariprasad Kelam 	int err;
4723ad3f8f9SHariprasad Kelam 
4733ad3f8f9SHariprasad Kelam 	req = FIELD_SET(CMDREG_ID, CGX_CMD_GET_LINK_STS, req);
4746030d66aSHariprasad Kelam 	err = cgx_fwi_cmd_generic(req, &resp, rpm, lmac_id);
4753ad3f8f9SHariprasad Kelam 	if (!err)
4763ad3f8f9SHariprasad Kelam 		return FIELD_GET(RESP_LINKSTAT_LMAC_TYPE, resp);
4773ad3f8f9SHariprasad Kelam 	return err;
4783ad3f8f9SHariprasad Kelam }
4793ad3f8f9SHariprasad Kelam 
rpm_get_lmac_fifo_len(void * rpmd,int lmac_id)480459f326eSSunil Goutham u32 rpm_get_lmac_fifo_len(void *rpmd, int lmac_id)
481459f326eSSunil Goutham {
482459f326eSSunil Goutham 	rpm_t *rpm = rpmd;
483459f326eSSunil Goutham 	u64 hi_perf_lmac;
484459f326eSSunil Goutham 	u8 num_lmacs;
485459f326eSSunil Goutham 	u32 fifo_len;
486459f326eSSunil Goutham 
4873eda3da8SHariprasad Kelam 	fifo_len = rpm->fifo_len;
488459f326eSSunil Goutham 	num_lmacs = rpm->mac_ops->get_nr_lmacs(rpm);
489459f326eSSunil Goutham 
490459f326eSSunil Goutham 	switch (num_lmacs) {
491459f326eSSunil Goutham 	case 1:
492459f326eSSunil Goutham 		return fifo_len;
493459f326eSSunil Goutham 	case 2:
494459f326eSSunil Goutham 		return fifo_len / 2;
495459f326eSSunil Goutham 	case 3:
496459f326eSSunil Goutham 		/* LMAC marked as hi_perf gets half of the FIFO and rest 1/4th */
497459f326eSSunil Goutham 		hi_perf_lmac = rpm_read(rpm, 0, CGXX_CMRX_RX_LMACS);
498459f326eSSunil Goutham 		hi_perf_lmac = (hi_perf_lmac >> 4) & 0x3ULL;
499459f326eSSunil Goutham 		if (lmac_id == hi_perf_lmac)
500459f326eSSunil Goutham 			return fifo_len / 2;
501459f326eSSunil Goutham 		return fifo_len / 4;
502459f326eSSunil Goutham 	case 4:
503459f326eSSunil Goutham 	default:
504459f326eSSunil Goutham 		return fifo_len / 4;
505459f326eSSunil Goutham 	}
506459f326eSSunil Goutham 	return 0;
507459f326eSSunil Goutham }
508459f326eSSunil Goutham 
rpmusx_lmac_internal_loopback(rpm_t * rpm,int lmac_id,bool enable)509b9d0fedcSHariprasad Kelam static int rpmusx_lmac_internal_loopback(rpm_t *rpm, int lmac_id, bool enable)
510b9d0fedcSHariprasad Kelam {
511b9d0fedcSHariprasad Kelam 	u64 cfg;
512b9d0fedcSHariprasad Kelam 
513b9d0fedcSHariprasad Kelam 	cfg = rpm_read(rpm, lmac_id, RPM2_USX_PCSX_CONTROL1);
514b9d0fedcSHariprasad Kelam 
515b9d0fedcSHariprasad Kelam 	if (enable)
516b9d0fedcSHariprasad Kelam 		cfg |= RPM2_USX_PCS_LBK;
517b9d0fedcSHariprasad Kelam 	else
518b9d0fedcSHariprasad Kelam 		cfg &= ~RPM2_USX_PCS_LBK;
519b9d0fedcSHariprasad Kelam 	rpm_write(rpm, lmac_id, RPM2_USX_PCSX_CONTROL1, cfg);
520b9d0fedcSHariprasad Kelam 
521b9d0fedcSHariprasad Kelam 	return 0;
522b9d0fedcSHariprasad Kelam }
523b9d0fedcSHariprasad Kelam 
rpm2_get_lmac_fifo_len(void * rpmd,int lmac_id)524b9d0fedcSHariprasad Kelam u32 rpm2_get_lmac_fifo_len(void *rpmd, int lmac_id)
525b9d0fedcSHariprasad Kelam {
526b9d0fedcSHariprasad Kelam 	u64 hi_perf_lmac, lmac_info;
527b9d0fedcSHariprasad Kelam 	rpm_t *rpm = rpmd;
528b9d0fedcSHariprasad Kelam 	u8 num_lmacs;
529b9d0fedcSHariprasad Kelam 	u32 fifo_len;
530fcaa3a2cSNithin Dabilpuram 	u16 max_lmac;
531b9d0fedcSHariprasad Kelam 
532b9d0fedcSHariprasad Kelam 	lmac_info = rpm_read(rpm, 0, RPM2_CMRX_RX_LMACS);
533b9d0fedcSHariprasad Kelam 	/* LMACs are divided into two groups and each group
534b9d0fedcSHariprasad Kelam 	 * gets half of the FIFO
535b9d0fedcSHariprasad Kelam 	 * Group0 lmac_id range {0..3}
536b9d0fedcSHariprasad Kelam 	 * Group1 lmac_id range {4..7}
537b9d0fedcSHariprasad Kelam 	 */
538fcaa3a2cSNithin Dabilpuram 	max_lmac = (rpm_read(rpm, 0, CGX_CONST) >> 24) & 0xFF;
539fcaa3a2cSNithin Dabilpuram 	if (max_lmac > 4)
5403eda3da8SHariprasad Kelam 		fifo_len = rpm->fifo_len / 2;
541fcaa3a2cSNithin Dabilpuram 	else
5423eda3da8SHariprasad Kelam 		fifo_len = rpm->fifo_len;
543b9d0fedcSHariprasad Kelam 
544b9d0fedcSHariprasad Kelam 	if (lmac_id < 4) {
545b9d0fedcSHariprasad Kelam 		num_lmacs = hweight8(lmac_info & 0xF);
546b9d0fedcSHariprasad Kelam 		hi_perf_lmac = (lmac_info >> 8) & 0x3ULL;
547b9d0fedcSHariprasad Kelam 	} else {
548b9d0fedcSHariprasad Kelam 		num_lmacs = hweight8(lmac_info & 0xF0);
549b9d0fedcSHariprasad Kelam 		hi_perf_lmac = (lmac_info >> 10) & 0x3ULL;
550b9d0fedcSHariprasad Kelam 		hi_perf_lmac += 4;
551b9d0fedcSHariprasad Kelam 	}
552b9d0fedcSHariprasad Kelam 
553b9d0fedcSHariprasad Kelam 	switch (num_lmacs) {
554b9d0fedcSHariprasad Kelam 	case 1:
555b9d0fedcSHariprasad Kelam 		return fifo_len;
556b9d0fedcSHariprasad Kelam 	case 2:
557b9d0fedcSHariprasad Kelam 		return fifo_len / 2;
558b9d0fedcSHariprasad Kelam 	case 3:
559b9d0fedcSHariprasad Kelam 		/* LMAC marked as hi_perf gets half of the FIFO
560b9d0fedcSHariprasad Kelam 		 * and rest 1/4th
561b9d0fedcSHariprasad Kelam 		 */
562b9d0fedcSHariprasad Kelam 		if (lmac_id == hi_perf_lmac)
563b9d0fedcSHariprasad Kelam 			return fifo_len / 2;
564b9d0fedcSHariprasad Kelam 		return fifo_len / 4;
565b9d0fedcSHariprasad Kelam 	case 4:
566b9d0fedcSHariprasad Kelam 	default:
567b9d0fedcSHariprasad Kelam 		return fifo_len / 4;
568b9d0fedcSHariprasad Kelam 	}
569b9d0fedcSHariprasad Kelam 	return 0;
570b9d0fedcSHariprasad Kelam }
571b9d0fedcSHariprasad Kelam 
rpm_lmac_internal_loopback(void * rpmd,int lmac_id,bool enable)5723ad3f8f9SHariprasad Kelam int rpm_lmac_internal_loopback(void *rpmd, int lmac_id, bool enable)
5733ad3f8f9SHariprasad Kelam {
5743ad3f8f9SHariprasad Kelam 	rpm_t *rpm = rpmd;
5752e3e94c2SHariprasad Kelam 	struct lmac *lmac;
5763ad3f8f9SHariprasad Kelam 	u64 cfg;
5773ad3f8f9SHariprasad Kelam 
578b9d0fedcSHariprasad Kelam 	if (!is_lmac_valid(rpm, lmac_id))
5793ad3f8f9SHariprasad Kelam 		return -ENODEV;
580df66b6ebSGeetha sowjanya 
5812e3e94c2SHariprasad Kelam 	lmac = lmac_pdata(lmac_id, rpm);
5822e3e94c2SHariprasad Kelam 	if (lmac->lmac_type == LMAC_MODE_QSGMII ||
5832e3e94c2SHariprasad Kelam 	    lmac->lmac_type == LMAC_MODE_SGMII) {
584df66b6ebSGeetha sowjanya 		dev_err(&rpm->pdev->dev, "loopback not supported for LPC mode\n");
585df66b6ebSGeetha sowjanya 		return 0;
586df66b6ebSGeetha sowjanya 	}
587df66b6ebSGeetha sowjanya 
588b9d0fedcSHariprasad Kelam 	if (is_dev_rpm2(rpm) && is_mac_rpmusx(rpm))
589b9d0fedcSHariprasad Kelam 		return rpmusx_lmac_internal_loopback(rpm, lmac_id, enable);
590b9d0fedcSHariprasad Kelam 
5913ad3f8f9SHariprasad Kelam 	cfg = rpm_read(rpm, lmac_id, RPMX_MTI_PCS100X_CONTROL1);
5923ad3f8f9SHariprasad Kelam 
5933ad3f8f9SHariprasad Kelam 	if (enable)
5943ad3f8f9SHariprasad Kelam 		cfg |= RPMX_MTI_PCS_LBK;
5953ad3f8f9SHariprasad Kelam 	else
5963ad3f8f9SHariprasad Kelam 		cfg &= ~RPMX_MTI_PCS_LBK;
5973ad3f8f9SHariprasad Kelam 	rpm_write(rpm, lmac_id, RPMX_MTI_PCS100X_CONTROL1, cfg);
5983ad3f8f9SHariprasad Kelam 
5993ad3f8f9SHariprasad Kelam 	return 0;
6003ad3f8f9SHariprasad Kelam }
601d1489208SHariprasad Kelam 
rpm_lmac_ptp_config(void * rpmd,int lmac_id,bool enable)602d1489208SHariprasad Kelam void rpm_lmac_ptp_config(void *rpmd, int lmac_id, bool enable)
603d1489208SHariprasad Kelam {
604d1489208SHariprasad Kelam 	rpm_t *rpm = rpmd;
605d1489208SHariprasad Kelam 	u64 cfg;
606d1489208SHariprasad Kelam 
607d1489208SHariprasad Kelam 	if (!is_lmac_valid(rpm, lmac_id))
608d1489208SHariprasad Kelam 		return;
609d1489208SHariprasad Kelam 
610d1489208SHariprasad Kelam 	cfg = rpm_read(rpm, lmac_id, RPMX_CMRX_CFG);
6112958d17aSHariprasad Kelam 	if (enable) {
612d1489208SHariprasad Kelam 		cfg |= RPMX_RX_TS_PREPEND;
6132958d17aSHariprasad Kelam 		cfg |= RPMX_TX_PTP_1S_SUPPORT;
6142958d17aSHariprasad Kelam 	} else {
615d1489208SHariprasad Kelam 		cfg &= ~RPMX_RX_TS_PREPEND;
6162958d17aSHariprasad Kelam 		cfg &= ~RPMX_TX_PTP_1S_SUPPORT;
6172958d17aSHariprasad Kelam 	}
6182958d17aSHariprasad Kelam 
619d1489208SHariprasad Kelam 	rpm_write(rpm, lmac_id, RPMX_CMRX_CFG, cfg);
6202958d17aSHariprasad Kelam 
6212958d17aSHariprasad Kelam 	cfg = rpm_read(rpm, lmac_id, RPMX_MTI_MAC100X_XIF_MODE);
6222958d17aSHariprasad Kelam 
6232958d17aSHariprasad Kelam 	if (enable) {
6242958d17aSHariprasad Kelam 		cfg |= RPMX_ONESTEP_ENABLE;
6252958d17aSHariprasad Kelam 		cfg &= ~RPMX_TS_BINARY_MODE;
6262958d17aSHariprasad Kelam 	} else {
6272958d17aSHariprasad Kelam 		cfg &= ~RPMX_ONESTEP_ENABLE;
6282958d17aSHariprasad Kelam 	}
6292958d17aSHariprasad Kelam 
6302958d17aSHariprasad Kelam 	rpm_write(rpm, lmac_id, RPMX_MTI_MAC100X_XIF_MODE, cfg);
631d1489208SHariprasad Kelam }
6321121f6b0SSunil Kumar Kori 
rpm_lmac_pfc_config(void * rpmd,int lmac_id,u8 tx_pause,u8 rx_pause,u16 pfc_en)6331121f6b0SSunil Kumar Kori int rpm_lmac_pfc_config(void *rpmd, int lmac_id, u8 tx_pause, u8 rx_pause, u16 pfc_en)
6341121f6b0SSunil Kumar Kori {
635b9d0fedcSHariprasad Kelam 	u64 cfg, class_en, pfc_class_mask_cfg;
6361121f6b0SSunil Kumar Kori 	rpm_t *rpm = rpmd;
6371121f6b0SSunil Kumar Kori 
6381121f6b0SSunil Kumar Kori 	if (!is_lmac_valid(rpm, lmac_id))
6391121f6b0SSunil Kumar Kori 		return -ENODEV;
6401121f6b0SSunil Kumar Kori 
64147bcc9c1SHariprasad Kelam 	pfc_class_mask_cfg = is_dev_rpm2(rpm) ? RPM2_CMRX_PRT_CBFC_CTL :
64247bcc9c1SHariprasad Kelam 						RPMX_CMRX_PRT_CBFC_CTL;
64347bcc9c1SHariprasad Kelam 
6441121f6b0SSunil Kumar Kori 	cfg = rpm_read(rpm, lmac_id, RPMX_MTI_MAC100X_COMMAND_CONFIG);
64547bcc9c1SHariprasad Kelam 	class_en = rpm_read(rpm, lmac_id, pfc_class_mask_cfg);
6468e151457SHariprasad Kelam 	pfc_en |= FIELD_GET(RPM_PFC_CLASS_MASK, class_en);
6471121f6b0SSunil Kumar Kori 
6481121f6b0SSunil Kumar Kori 	if (rx_pause) {
6491121f6b0SSunil Kumar Kori 		cfg &= ~(RPMX_MTI_MAC100X_COMMAND_CONFIG_RX_P_DISABLE |
650f115b31dSHariprasad Kelam 			 RPMX_MTI_MAC100X_COMMAND_CONFIG_PAUSE_IGNORE);
6511121f6b0SSunil Kumar Kori 	} else {
6521121f6b0SSunil Kumar Kori 		cfg |= (RPMX_MTI_MAC100X_COMMAND_CONFIG_RX_P_DISABLE |
653f115b31dSHariprasad Kelam 			RPMX_MTI_MAC100X_COMMAND_CONFIG_PAUSE_IGNORE);
6541121f6b0SSunil Kumar Kori 	}
6551121f6b0SSunil Kumar Kori 
6561121f6b0SSunil Kumar Kori 	if (tx_pause) {
6571121f6b0SSunil Kumar Kori 		rpm_cfg_pfc_quanta_thresh(rpm, lmac_id, pfc_en, true);
6581121f6b0SSunil Kumar Kori 		cfg &= ~RPMX_MTI_MAC100X_COMMAND_CONFIG_TX_P_DISABLE;
6598e151457SHariprasad Kelam 		class_en = FIELD_SET(RPM_PFC_CLASS_MASK, pfc_en, class_en);
6601121f6b0SSunil Kumar Kori 	} else {
6611121f6b0SSunil Kumar Kori 		rpm_cfg_pfc_quanta_thresh(rpm, lmac_id, 0xfff, false);
6621121f6b0SSunil Kumar Kori 		cfg |= RPMX_MTI_MAC100X_COMMAND_CONFIG_TX_P_DISABLE;
6638e151457SHariprasad Kelam 		class_en = FIELD_SET(RPM_PFC_CLASS_MASK, 0, class_en);
6641121f6b0SSunil Kumar Kori 	}
6651121f6b0SSunil Kumar Kori 
6661121f6b0SSunil Kumar Kori 	if (!rx_pause && !tx_pause)
6671121f6b0SSunil Kumar Kori 		cfg &= ~RPMX_MTI_MAC100X_COMMAND_CONFIG_PFC_MODE;
6681121f6b0SSunil Kumar Kori 	else
6691121f6b0SSunil Kumar Kori 		cfg |= RPMX_MTI_MAC100X_COMMAND_CONFIG_PFC_MODE;
6701121f6b0SSunil Kumar Kori 
6711121f6b0SSunil Kumar Kori 	rpm_write(rpm, lmac_id, RPMX_MTI_MAC100X_COMMAND_CONFIG, cfg);
672b9d0fedcSHariprasad Kelam 	rpm_write(rpm, lmac_id, pfc_class_mask_cfg, class_en);
6731121f6b0SSunil Kumar Kori 
6741121f6b0SSunil Kumar Kori 	return 0;
6751121f6b0SSunil Kumar Kori }
676e7400038SHariprasad Kelam 
rpm_lmac_get_pfc_frm_cfg(void * rpmd,int lmac_id,u8 * tx_pause,u8 * rx_pause)677e7400038SHariprasad Kelam int  rpm_lmac_get_pfc_frm_cfg(void *rpmd, int lmac_id, u8 *tx_pause, u8 *rx_pause)
678e7400038SHariprasad Kelam {
679e7400038SHariprasad Kelam 	rpm_t *rpm = rpmd;
680e7400038SHariprasad Kelam 	u64 cfg;
681e7400038SHariprasad Kelam 
682e7400038SHariprasad Kelam 	if (!is_lmac_valid(rpm, lmac_id))
683e7400038SHariprasad Kelam 		return -ENODEV;
684e7400038SHariprasad Kelam 
685e7400038SHariprasad Kelam 	cfg = rpm_read(rpm, lmac_id, RPMX_MTI_MAC100X_COMMAND_CONFIG);
686e7400038SHariprasad Kelam 	if (cfg & RPMX_MTI_MAC100X_COMMAND_CONFIG_PFC_MODE) {
687e7400038SHariprasad Kelam 		*rx_pause = !(cfg & RPMX_MTI_MAC100X_COMMAND_CONFIG_RX_P_DISABLE);
688e7400038SHariprasad Kelam 		*tx_pause = !(cfg & RPMX_MTI_MAC100X_COMMAND_CONFIG_TX_P_DISABLE);
689e7400038SHariprasad Kelam 	}
690e7400038SHariprasad Kelam 
691e7400038SHariprasad Kelam 	return 0;
692e7400038SHariprasad Kelam }
69384ad3642SHariprasad Kelam 
rpm_get_fec_stats(void * rpmd,int lmac_id,struct cgx_fec_stats_rsp * rsp)69484ad3642SHariprasad Kelam int rpm_get_fec_stats(void *rpmd, int lmac_id, struct cgx_fec_stats_rsp *rsp)
69584ad3642SHariprasad Kelam {
69684ad3642SHariprasad Kelam 	u64 val_lo, val_hi;
69784ad3642SHariprasad Kelam 	rpm_t *rpm = rpmd;
69884ad3642SHariprasad Kelam 	u64 cfg;
69984ad3642SHariprasad Kelam 
70084ad3642SHariprasad Kelam 	if (!is_lmac_valid(rpm, lmac_id))
70184ad3642SHariprasad Kelam 		return -ENODEV;
70284ad3642SHariprasad Kelam 
70384ad3642SHariprasad Kelam 	if (rpm->lmac_idmap[lmac_id]->link_info.fec == OTX2_FEC_NONE)
70484ad3642SHariprasad Kelam 		return 0;
70584ad3642SHariprasad Kelam 
706f002f21cSHariprasad Kelam 	/* latched registers FCFECX_CW_HI/RSFEC_STAT_FAST_DATA_HI_CDC are common
707f002f21cSHariprasad Kelam 	 * for all counters. Acquire lock to ensure serialized reads
708f002f21cSHariprasad Kelam 	 */
709f002f21cSHariprasad Kelam 	mutex_lock(&rpm->lock);
71084ad3642SHariprasad Kelam 	if (rpm->lmac_idmap[lmac_id]->link_info.fec == OTX2_FEC_BASER) {
7110bbba28dSHariprasad Kelam 		val_lo = rpm_read(rpm, 0, RPMX_MTI_FCFECX_VL0_CCW_LO(lmac_id));
7120bbba28dSHariprasad Kelam 		val_hi = rpm_read(rpm, 0, RPMX_MTI_FCFECX_CW_HI(lmac_id));
71384ad3642SHariprasad Kelam 		rsp->fec_corr_blks = (val_hi << 16 | val_lo);
71484ad3642SHariprasad Kelam 
7150bbba28dSHariprasad Kelam 		val_lo = rpm_read(rpm, 0, RPMX_MTI_FCFECX_VL0_NCCW_LO(lmac_id));
7160bbba28dSHariprasad Kelam 		val_hi = rpm_read(rpm, 0, RPMX_MTI_FCFECX_CW_HI(lmac_id));
71784ad3642SHariprasad Kelam 		rsp->fec_uncorr_blks = (val_hi << 16 | val_lo);
71884ad3642SHariprasad Kelam 
71984ad3642SHariprasad Kelam 		/* 50G uses 2 Physical serdes lines */
72084ad3642SHariprasad Kelam 		if (rpm->lmac_idmap[lmac_id]->link_info.lmac_type_id ==
72184ad3642SHariprasad Kelam 		    LMAC_MODE_50G_R) {
7220bbba28dSHariprasad Kelam 			val_lo = rpm_read(rpm, 0,
7230bbba28dSHariprasad Kelam 					  RPMX_MTI_FCFECX_VL1_CCW_LO(lmac_id));
7240bbba28dSHariprasad Kelam 			val_hi = rpm_read(rpm, 0,
7250bbba28dSHariprasad Kelam 					  RPMX_MTI_FCFECX_CW_HI(lmac_id));
72684ad3642SHariprasad Kelam 			rsp->fec_corr_blks += (val_hi << 16 | val_lo);
72784ad3642SHariprasad Kelam 
7280bbba28dSHariprasad Kelam 			val_lo = rpm_read(rpm, 0,
7290bbba28dSHariprasad Kelam 					  RPMX_MTI_FCFECX_VL1_NCCW_LO(lmac_id));
7300bbba28dSHariprasad Kelam 			val_hi = rpm_read(rpm, 0,
7310bbba28dSHariprasad Kelam 					  RPMX_MTI_FCFECX_CW_HI(lmac_id));
73284ad3642SHariprasad Kelam 			rsp->fec_uncorr_blks += (val_hi << 16 | val_lo);
73384ad3642SHariprasad Kelam 		}
73484ad3642SHariprasad Kelam 	} else {
73584ad3642SHariprasad Kelam 		/* enable RS-FEC capture */
736f002f21cSHariprasad Kelam 		cfg = rpm_read(rpm, 0, RPMX_MTI_RSFEC_STAT_STATN_CONTROL);
73784ad3642SHariprasad Kelam 		cfg |= RPMX_RSFEC_RX_CAPTURE | BIT(lmac_id);
738f002f21cSHariprasad Kelam 		rpm_write(rpm, 0, RPMX_MTI_RSFEC_STAT_STATN_CONTROL, cfg);
73984ad3642SHariprasad Kelam 
74084ad3642SHariprasad Kelam 		val_lo = rpm_read(rpm, 0,
74184ad3642SHariprasad Kelam 				  RPMX_MTI_RSFEC_STAT_COUNTER_CAPTURE_2);
742f002f21cSHariprasad Kelam 		val_hi = rpm_read(rpm, 0, RPMX_MTI_RSFEC_STAT_FAST_DATA_HI_CDC);
74384ad3642SHariprasad Kelam 		rsp->fec_corr_blks = (val_hi << 32 | val_lo);
74484ad3642SHariprasad Kelam 
74584ad3642SHariprasad Kelam 		val_lo = rpm_read(rpm, 0,
74684ad3642SHariprasad Kelam 				  RPMX_MTI_RSFEC_STAT_COUNTER_CAPTURE_3);
747f002f21cSHariprasad Kelam 		val_hi = rpm_read(rpm, 0, RPMX_MTI_RSFEC_STAT_FAST_DATA_HI_CDC);
74884ad3642SHariprasad Kelam 		rsp->fec_uncorr_blks = (val_hi << 32 | val_lo);
74984ad3642SHariprasad Kelam 	}
750f002f21cSHariprasad Kelam 	mutex_unlock(&rpm->lock);
75184ad3642SHariprasad Kelam 
75284ad3642SHariprasad Kelam 	return 0;
75384ad3642SHariprasad Kelam }
7542e3e94c2SHariprasad Kelam 
rpm_lmac_reset(void * rpmd,int lmac_id,u8 pf_req_flr)7552e3e94c2SHariprasad Kelam int rpm_lmac_reset(void *rpmd, int lmac_id, u8 pf_req_flr)
7562e3e94c2SHariprasad Kelam {
7572e3e94c2SHariprasad Kelam 	u64 rx_logl_xon, cfg;
7582e3e94c2SHariprasad Kelam 	rpm_t *rpm = rpmd;
7592e3e94c2SHariprasad Kelam 
7602e3e94c2SHariprasad Kelam 	if (!is_lmac_valid(rpm, lmac_id))
7612e3e94c2SHariprasad Kelam 		return -ENODEV;
7622e3e94c2SHariprasad Kelam 
7632e3e94c2SHariprasad Kelam 	/* Resetting PFC related CSRs */
7642e3e94c2SHariprasad Kelam 	rx_logl_xon = is_dev_rpm2(rpm) ? RPM2_CMRX_RX_LOGL_XON :
7652e3e94c2SHariprasad Kelam 					 RPMX_CMRX_RX_LOGL_XON;
7662e3e94c2SHariprasad Kelam 	cfg = 0xff;
7672e3e94c2SHariprasad Kelam 
7682e3e94c2SHariprasad Kelam 	rpm_write(rpm, lmac_id, rx_logl_xon, cfg);
7692e3e94c2SHariprasad Kelam 
7702e3e94c2SHariprasad Kelam 	if (pf_req_flr)
7712e3e94c2SHariprasad Kelam 		rpm_lmac_internal_loopback(rpm, lmac_id, false);
7722e3e94c2SHariprasad Kelam 
7732e3e94c2SHariprasad Kelam 	return 0;
7742e3e94c2SHariprasad Kelam }
775*fed89cfaSHariprasad Kelam 
rpm_x2p_reset(void * rpmd,bool enable)776*fed89cfaSHariprasad Kelam void rpm_x2p_reset(void *rpmd, bool enable)
777*fed89cfaSHariprasad Kelam {
778*fed89cfaSHariprasad Kelam 	rpm_t *rpm = rpmd;
779*fed89cfaSHariprasad Kelam 	int lmac_id;
780*fed89cfaSHariprasad Kelam 	u64 cfg;
781*fed89cfaSHariprasad Kelam 
782*fed89cfaSHariprasad Kelam 	if (enable) {
783*fed89cfaSHariprasad Kelam 		for_each_set_bit(lmac_id, &rpm->lmac_bmap, rpm->max_lmac_per_mac)
784*fed89cfaSHariprasad Kelam 			rpm->mac_ops->mac_enadis_rx(rpm, lmac_id, false);
785*fed89cfaSHariprasad Kelam 
786*fed89cfaSHariprasad Kelam 		usleep_range(1000, 2000);
787*fed89cfaSHariprasad Kelam 
788*fed89cfaSHariprasad Kelam 		cfg = rpm_read(rpm, 0, RPMX_CMR_GLOBAL_CFG);
789*fed89cfaSHariprasad Kelam 		rpm_write(rpm, 0, RPMX_CMR_GLOBAL_CFG, cfg | RPM_NIX0_RESET);
790*fed89cfaSHariprasad Kelam 	} else {
791*fed89cfaSHariprasad Kelam 		cfg = rpm_read(rpm, 0, RPMX_CMR_GLOBAL_CFG);
792*fed89cfaSHariprasad Kelam 		cfg &= ~RPM_NIX0_RESET;
793*fed89cfaSHariprasad Kelam 		rpm_write(rpm, 0, RPMX_CMR_GLOBAL_CFG, cfg);
794*fed89cfaSHariprasad Kelam 	}
795*fed89cfaSHariprasad Kelam }
796*fed89cfaSHariprasad Kelam 
rpm_enadis_rx(void * rpmd,int lmac_id,bool enable)797*fed89cfaSHariprasad Kelam int rpm_enadis_rx(void *rpmd, int lmac_id, bool enable)
798*fed89cfaSHariprasad Kelam {
799*fed89cfaSHariprasad Kelam 	rpm_t *rpm = rpmd;
800*fed89cfaSHariprasad Kelam 	u64 cfg;
801*fed89cfaSHariprasad Kelam 
802*fed89cfaSHariprasad Kelam 	if (!is_lmac_valid(rpm, lmac_id))
803*fed89cfaSHariprasad Kelam 		return -ENODEV;
804*fed89cfaSHariprasad Kelam 
805*fed89cfaSHariprasad Kelam 	cfg = rpm_read(rpm, lmac_id, RPMX_MTI_MAC100X_COMMAND_CONFIG);
806*fed89cfaSHariprasad Kelam 	if (enable)
807*fed89cfaSHariprasad Kelam 		cfg |= RPM_RX_EN;
808*fed89cfaSHariprasad Kelam 	else
809*fed89cfaSHariprasad Kelam 		cfg &= ~RPM_RX_EN;
810*fed89cfaSHariprasad Kelam 	rpm_write(rpm, lmac_id, RPMX_MTI_MAC100X_COMMAND_CONFIG, cfg);
811*fed89cfaSHariprasad Kelam 	return 0;
812*fed89cfaSHariprasad Kelam }
813