xref: /openbmc/linux/drivers/net/ethernet/intel/ixgbe/ixgbe_phy.h (revision 87832e937c808a7ebc41254b408362e3255c87c9)
1ae06c70bSJeff Kirsher /* SPDX-License-Identifier: GPL-2.0 */
251dce24bSJeff Kirsher /* Copyright(c) 1999 - 2018 Intel Corporation. */
3dee1ad47SJeff Kirsher 
4dee1ad47SJeff Kirsher #ifndef _IXGBE_PHY_H_
5dee1ad47SJeff Kirsher #define _IXGBE_PHY_H_
6dee1ad47SJeff Kirsher 
7dee1ad47SJeff Kirsher #include "ixgbe_type.h"
8dee1ad47SJeff Kirsher #define IXGBE_I2C_EEPROM_DEV_ADDR    0xA0
907ce870bSEmil Tantilov #define IXGBE_I2C_EEPROM_DEV_ADDR2   0xA2
10dee1ad47SJeff Kirsher 
11dee1ad47SJeff Kirsher /* EEPROM byte offsets */
12dee1ad47SJeff Kirsher #define IXGBE_SFF_IDENTIFIER		0x0
13dee1ad47SJeff Kirsher #define IXGBE_SFF_IDENTIFIER_SFP	0x3
14dee1ad47SJeff Kirsher #define IXGBE_SFF_VENDOR_OUI_BYTE0	0x25
15dee1ad47SJeff Kirsher #define IXGBE_SFF_VENDOR_OUI_BYTE1	0x26
16dee1ad47SJeff Kirsher #define IXGBE_SFF_VENDOR_OUI_BYTE2	0x27
17dee1ad47SJeff Kirsher #define IXGBE_SFF_1GBE_COMP_CODES	0x6
18dee1ad47SJeff Kirsher #define IXGBE_SFF_10GBE_COMP_CODES	0x3
19dee1ad47SJeff Kirsher #define IXGBE_SFF_CABLE_TECHNOLOGY	0x8
20dee1ad47SJeff Kirsher #define IXGBE_SFF_CABLE_SPEC_COMP	0x3C
2107ce870bSEmil Tantilov #define IXGBE_SFF_SFF_8472_SWAP		0x5C
2207ce870bSEmil Tantilov #define IXGBE_SFF_SFF_8472_COMP		0x5E
234e8e1bcaSDon Skidmore #define IXGBE_SFF_SFF_8472_OSCB		0x6E
244e8e1bcaSDon Skidmore #define IXGBE_SFF_SFF_8472_ESCB		0x76
258f58332bSDon Skidmore #define IXGBE_SFF_IDENTIFIER_QSFP_PLUS	0xD
268f58332bSDon Skidmore #define IXGBE_SFF_QSFP_VENDOR_OUI_BYTE0	0xA5
278f58332bSDon Skidmore #define IXGBE_SFF_QSFP_VENDOR_OUI_BYTE1	0xA6
288f58332bSDon Skidmore #define IXGBE_SFF_QSFP_VENDOR_OUI_BYTE2	0xA7
299a84fea2SEmil Tantilov #define IXGBE_SFF_QSFP_CONNECTOR	0x82
308f58332bSDon Skidmore #define IXGBE_SFF_QSFP_10GBE_COMP	0x83
318f58332bSDon Skidmore #define IXGBE_SFF_QSFP_1GBE_COMP	0x86
329a84fea2SEmil Tantilov #define IXGBE_SFF_QSFP_CABLE_LENGTH	0x92
339a84fea2SEmil Tantilov #define IXGBE_SFF_QSFP_DEVICE_TECH	0x93
34dee1ad47SJeff Kirsher 
35dee1ad47SJeff Kirsher /* Bitmasks */
36dee1ad47SJeff Kirsher #define IXGBE_SFF_DA_PASSIVE_CABLE		0x4
37dee1ad47SJeff Kirsher #define IXGBE_SFF_DA_ACTIVE_CABLE		0x8
38dee1ad47SJeff Kirsher #define IXGBE_SFF_DA_SPEC_ACTIVE_LIMITING	0x4
39dee1ad47SJeff Kirsher #define IXGBE_SFF_1GBASESX_CAPABLE		0x1
40dee1ad47SJeff Kirsher #define IXGBE_SFF_1GBASELX_CAPABLE		0x2
41dee1ad47SJeff Kirsher #define IXGBE_SFF_1GBASET_CAPABLE		0x8
42dee1ad47SJeff Kirsher #define IXGBE_SFF_10GBASESR_CAPABLE		0x10
43dee1ad47SJeff Kirsher #define IXGBE_SFF_10GBASELR_CAPABLE		0x20
446d373a1bSMark Rustad #define IXGBE_SFF_SOFT_RS_SELECT_MASK		0x8
456d373a1bSMark Rustad #define IXGBE_SFF_SOFT_RS_SELECT_10G		0x8
466d373a1bSMark Rustad #define IXGBE_SFF_SOFT_RS_SELECT_1G		0x0
4707ce870bSEmil Tantilov #define IXGBE_SFF_ADDRESSING_MODE		0x4
48655c9141SMauro S. M. Rodrigues #define IXGBE_SFF_DDM_IMPLEMENTED		0x40
498f58332bSDon Skidmore #define IXGBE_SFF_QSFP_DA_ACTIVE_CABLE		0x1
508f58332bSDon Skidmore #define IXGBE_SFF_QSFP_DA_PASSIVE_CABLE		0x8
519a84fea2SEmil Tantilov #define IXGBE_SFF_QSFP_CONNECTOR_NOT_SEPARABLE	0x23
529a84fea2SEmil Tantilov #define IXGBE_SFF_QSFP_TRANSMITER_850NM_VCSEL	0x0
53dee1ad47SJeff Kirsher #define IXGBE_I2C_EEPROM_READ_MASK		0x100
54dee1ad47SJeff Kirsher #define IXGBE_I2C_EEPROM_STATUS_MASK		0x3
55dee1ad47SJeff Kirsher #define IXGBE_I2C_EEPROM_STATUS_NO_OPERATION	0x0
56dee1ad47SJeff Kirsher #define IXGBE_I2C_EEPROM_STATUS_PASS		0x1
57dee1ad47SJeff Kirsher #define IXGBE_I2C_EEPROM_STATUS_FAIL		0x2
58dee1ad47SJeff Kirsher #define IXGBE_I2C_EEPROM_STATUS_IN_PROGRESS	0x3
596a14ee0cSDon Skidmore #define IXGBE_CS4227				0xBE    /* CS4227 address */
602d40cd17SMark Rustad #define IXGBE_CS4227_GLOBAL_ID_LSB		0
612d40cd17SMark Rustad #define IXGBE_CS4227_GLOBAL_ID_MSB		1
62542b6eecSMark Rustad #define IXGBE_CS4227_SCRATCH			2
63cc1de78cSEmil Tantilov #define IXGBE_CS4227_EFUSE_PDF_SKU		0x19F
64cc1de78cSEmil Tantilov #define IXGBE_CS4223_SKU_ID			0x0010  /* Quad port */
65cc1de78cSEmil Tantilov #define IXGBE_CS4227_SKU_ID			0x0014  /* Dual port */
66542b6eecSMark Rustad #define IXGBE_CS4227_RESET_PENDING		0x1357
67542b6eecSMark Rustad #define IXGBE_CS4227_RESET_COMPLETE		0x5AA5
68542b6eecSMark Rustad #define IXGBE_CS4227_RETRIES			15
69542b6eecSMark Rustad #define IXGBE_CS4227_EFUSE_STATUS		0x0181
70e23f3336SMark Rustad #define IXGBE_CS4227_LINE_SPARE22_MSB		0x12AD	/* Reg to set speed */
71e23f3336SMark Rustad #define IXGBE_CS4227_LINE_SPARE24_LSB		0x12B0	/* Reg to set EDC */
72e23f3336SMark Rustad #define IXGBE_CS4227_HOST_SPARE22_MSB		0x1AAD	/* Reg to set speed */
73e23f3336SMark Rustad #define IXGBE_CS4227_HOST_SPARE24_LSB		0x1AB0	/* Reg to program EDC */
74542b6eecSMark Rustad #define IXGBE_CS4227_EEPROM_STATUS		0x5001
75542b6eecSMark Rustad #define IXGBE_CS4227_EEPROM_LOAD_OK		0x0001
76e23f3336SMark Rustad #define IXGBE_CS4227_SPEED_1G			0x8000
77e23f3336SMark Rustad #define IXGBE_CS4227_SPEED_10G			0
786a14ee0cSDon Skidmore #define IXGBE_CS4227_EDC_MODE_CX1		0x0002
796a14ee0cSDon Skidmore #define IXGBE_CS4227_EDC_MODE_SR		0x0004
80542b6eecSMark Rustad #define IXGBE_CS4227_EDC_MODE_DIAG		0x0008
81542b6eecSMark Rustad #define IXGBE_CS4227_RESET_HOLD			500	/* microseconds */
82542b6eecSMark Rustad #define IXGBE_CS4227_RESET_DELAY		500	/* milliseconds */
83542b6eecSMark Rustad #define IXGBE_CS4227_CHECK_DELAY		30	/* milliseconds */
84542b6eecSMark Rustad #define IXGBE_PE				0xE0	/* Port expander addr */
85542b6eecSMark Rustad #define IXGBE_PE_OUTPUT				1	/* Output reg offset */
86542b6eecSMark Rustad #define IXGBE_PE_CONFIG				3	/* Config reg offset */
87b4f47a48SJacob Keller #define IXGBE_PE_BIT1				BIT(1)
886a14ee0cSDon Skidmore 
89dee1ad47SJeff Kirsher /* Flow control defines */
90dee1ad47SJeff Kirsher #define IXGBE_TAF_SYM_PAUSE                  0x400
91dee1ad47SJeff Kirsher #define IXGBE_TAF_ASM_PAUSE                  0x800
92dee1ad47SJeff Kirsher 
93dee1ad47SJeff Kirsher /* Bit-shift macros */
94dee1ad47SJeff Kirsher #define IXGBE_SFF_VENDOR_OUI_BYTE0_SHIFT    24
95dee1ad47SJeff Kirsher #define IXGBE_SFF_VENDOR_OUI_BYTE1_SHIFT    16
96dee1ad47SJeff Kirsher #define IXGBE_SFF_VENDOR_OUI_BYTE2_SHIFT    8
97dee1ad47SJeff Kirsher 
98dee1ad47SJeff Kirsher /* Vendor OUIs: format of OUI is 0x[byte0][byte1][byte2][00] */
99dee1ad47SJeff Kirsher #define IXGBE_SFF_VENDOR_OUI_TYCO     0x00407600
100dee1ad47SJeff Kirsher #define IXGBE_SFF_VENDOR_OUI_FTL      0x00906500
101dee1ad47SJeff Kirsher #define IXGBE_SFF_VENDOR_OUI_AVAGO    0x00176A00
102dee1ad47SJeff Kirsher #define IXGBE_SFF_VENDOR_OUI_INTEL    0x001B2100
103dee1ad47SJeff Kirsher 
104dee1ad47SJeff Kirsher /* I2C SDA and SCL timing parameters for standard mode */
105dee1ad47SJeff Kirsher #define IXGBE_I2C_T_HD_STA  4
106dee1ad47SJeff Kirsher #define IXGBE_I2C_T_LOW     5
107dee1ad47SJeff Kirsher #define IXGBE_I2C_T_HIGH    4
108dee1ad47SJeff Kirsher #define IXGBE_I2C_T_SU_STA  5
109dee1ad47SJeff Kirsher #define IXGBE_I2C_T_HD_DATA 5
110dee1ad47SJeff Kirsher #define IXGBE_I2C_T_SU_DATA 1
111dee1ad47SJeff Kirsher #define IXGBE_I2C_T_RISE    1
112dee1ad47SJeff Kirsher #define IXGBE_I2C_T_FALL    1
113dee1ad47SJeff Kirsher #define IXGBE_I2C_T_SU_STO  4
114dee1ad47SJeff Kirsher #define IXGBE_I2C_T_BUF     5
115dee1ad47SJeff Kirsher 
11656f6ed1cSMark Rustad #define IXGBE_SFP_DETECT_RETRIES	2
11756f6ed1cSMark Rustad 
118dee1ad47SJeff Kirsher #define IXGBE_TN_LASI_STATUS_REG        0x9005
119dee1ad47SJeff Kirsher #define IXGBE_TN_LASI_STATUS_TEMP_ALARM 0x0008
120dee1ad47SJeff Kirsher 
12107ce870bSEmil Tantilov /* SFP+ SFF-8472 Compliance code */
12207ce870bSEmil Tantilov #define IXGBE_SFF_SFF_8472_UNSUP      0x00
12307ce870bSEmil Tantilov 
1248fa10ef0SSteve Douthit s32 ixgbe_mii_bus_init(struct ixgbe_hw *hw);
1258fa10ef0SSteve Douthit 
126dee1ad47SJeff Kirsher s32 ixgbe_identify_phy_generic(struct ixgbe_hw *hw);
127dee1ad47SJeff Kirsher s32 ixgbe_reset_phy_generic(struct ixgbe_hw *hw);
128dee1ad47SJeff Kirsher s32 ixgbe_read_phy_reg_generic(struct ixgbe_hw *hw, u32 reg_addr,
129dee1ad47SJeff Kirsher 			       u32 device_type, u16 *phy_data);
130dee1ad47SJeff Kirsher s32 ixgbe_write_phy_reg_generic(struct ixgbe_hw *hw, u32 reg_addr,
131dee1ad47SJeff Kirsher 				u32 device_type, u16 phy_data);
1323dcc2f41SEmil Tantilov s32 ixgbe_read_phy_reg_mdi(struct ixgbe_hw *hw, u32 reg_addr,
1333dcc2f41SEmil Tantilov 			   u32 device_type, u16 *phy_data);
1343dcc2f41SEmil Tantilov s32 ixgbe_write_phy_reg_mdi(struct ixgbe_hw *hw, u32 reg_addr,
1353dcc2f41SEmil Tantilov 			    u32 device_type, u16 phy_data);
136dee1ad47SJeff Kirsher s32 ixgbe_setup_phy_link_generic(struct ixgbe_hw *hw);
137dee1ad47SJeff Kirsher s32 ixgbe_setup_phy_link_speed_generic(struct ixgbe_hw *hw,
138dee1ad47SJeff Kirsher 				       ixgbe_link_speed speed,
139dee1ad47SJeff Kirsher 				       bool autoneg_wait_to_complete);
140dee1ad47SJeff Kirsher s32 ixgbe_get_copper_link_capabilities_generic(struct ixgbe_hw *hw,
141dee1ad47SJeff Kirsher 					       ixgbe_link_speed *speed,
142dee1ad47SJeff Kirsher 					       bool *autoneg);
1436425f0f3SJean Sacren bool ixgbe_check_reset_blocked(struct ixgbe_hw *hw);
144dee1ad47SJeff Kirsher 
145dee1ad47SJeff Kirsher /* PHY specific */
146dee1ad47SJeff Kirsher s32 ixgbe_check_phy_link_tnx(struct ixgbe_hw *hw,
147dee1ad47SJeff Kirsher 			     ixgbe_link_speed *speed,
148dee1ad47SJeff Kirsher 			     bool *link_up);
149dee1ad47SJeff Kirsher s32 ixgbe_setup_phy_link_tnx(struct ixgbe_hw *hw);
150dee1ad47SJeff Kirsher 
151dee1ad47SJeff Kirsher s32 ixgbe_reset_phy_nl(struct ixgbe_hw *hw);
152961fac88SDon Skidmore s32 ixgbe_set_copper_phy_power(struct ixgbe_hw *hw, bool on);
1538f58332bSDon Skidmore s32 ixgbe_identify_module_generic(struct ixgbe_hw *hw);
154dee1ad47SJeff Kirsher s32 ixgbe_identify_sfp_module_generic(struct ixgbe_hw *hw);
155dee1ad47SJeff Kirsher s32 ixgbe_get_sfp_init_sequence_offsets(struct ixgbe_hw *hw,
156dee1ad47SJeff Kirsher 					u16 *list_offset,
157dee1ad47SJeff Kirsher 					u16 *data_offset);
158*09943985SJedrzej Jagielski bool ixgbe_tn_check_overtemp(struct ixgbe_hw *hw);
159dee1ad47SJeff Kirsher s32 ixgbe_read_i2c_byte_generic(struct ixgbe_hw *hw, u8 byte_offset,
160dee1ad47SJeff Kirsher 				u8 dev_addr, u8 *data);
161bb5ce9a5SMark Rustad s32 ixgbe_read_i2c_byte_generic_unlocked(struct ixgbe_hw *hw, u8 byte_offset,
162bb5ce9a5SMark Rustad 					 u8 dev_addr, u8 *data);
163dee1ad47SJeff Kirsher s32 ixgbe_write_i2c_byte_generic(struct ixgbe_hw *hw, u8 byte_offset,
164dee1ad47SJeff Kirsher 				 u8 dev_addr, u8 data);
165bb5ce9a5SMark Rustad s32 ixgbe_write_i2c_byte_generic_unlocked(struct ixgbe_hw *hw, u8 byte_offset,
166bb5ce9a5SMark Rustad 					  u8 dev_addr, u8 data);
167dee1ad47SJeff Kirsher s32 ixgbe_read_i2c_eeprom_generic(struct ixgbe_hw *hw, u8 byte_offset,
168dee1ad47SJeff Kirsher 				  u8 *eeprom_data);
16907ce870bSEmil Tantilov s32 ixgbe_read_i2c_sff8472_generic(struct ixgbe_hw *hw, u8 byte_offset,
17007ce870bSEmil Tantilov 				   u8 *sff8472_data);
171dee1ad47SJeff Kirsher s32 ixgbe_write_i2c_eeprom_generic(struct ixgbe_hw *hw, u8 byte_offset,
172dee1ad47SJeff Kirsher 				   u8 eeprom_data);
173b71f6c40SEmil Tantilov s32 ixgbe_read_i2c_combined_generic_int(struct ixgbe_hw *, u8 addr, u16 reg,
174b71f6c40SEmil Tantilov 					u16 *val, bool lock);
175b71f6c40SEmil Tantilov s32 ixgbe_write_i2c_combined_generic_int(struct ixgbe_hw *, u8 addr, u16 reg,
176b71f6c40SEmil Tantilov 					 u16 val, bool lock);
177dee1ad47SJeff Kirsher #endif /* _IXGBE_PHY_H_ */
178