xref: /openbmc/linux/drivers/net/ethernet/intel/ixgbe/ixgbe.h (revision d7bbcd32adafee94e965d9ca188ddeede4c94597)
1dee1ad47SJeff Kirsher /*******************************************************************************
2dee1ad47SJeff Kirsher 
3dee1ad47SJeff Kirsher   Intel 10 Gigabit PCI Express Linux driver
494971820SDon Skidmore   Copyright(c) 1999 - 2012 Intel Corporation.
5dee1ad47SJeff Kirsher 
6dee1ad47SJeff Kirsher   This program is free software; you can redistribute it and/or modify it
7dee1ad47SJeff Kirsher   under the terms and conditions of the GNU General Public License,
8dee1ad47SJeff Kirsher   version 2, as published by the Free Software Foundation.
9dee1ad47SJeff Kirsher 
10dee1ad47SJeff Kirsher   This program is distributed in the hope it will be useful, but WITHOUT
11dee1ad47SJeff Kirsher   ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12dee1ad47SJeff Kirsher   FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
13dee1ad47SJeff Kirsher   more details.
14dee1ad47SJeff Kirsher 
15dee1ad47SJeff Kirsher   You should have received a copy of the GNU General Public License along with
16dee1ad47SJeff Kirsher   this program; if not, write to the Free Software Foundation, Inc.,
17dee1ad47SJeff Kirsher   51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18dee1ad47SJeff Kirsher 
19dee1ad47SJeff Kirsher   The full GNU General Public License is included in this distribution in
20dee1ad47SJeff Kirsher   the file called "COPYING".
21dee1ad47SJeff Kirsher 
22dee1ad47SJeff Kirsher   Contact Information:
23dee1ad47SJeff Kirsher   e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24dee1ad47SJeff Kirsher   Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25dee1ad47SJeff Kirsher 
26dee1ad47SJeff Kirsher *******************************************************************************/
27dee1ad47SJeff Kirsher 
28dee1ad47SJeff Kirsher #ifndef _IXGBE_H_
29dee1ad47SJeff Kirsher #define _IXGBE_H_
30dee1ad47SJeff Kirsher 
31dee1ad47SJeff Kirsher #include <linux/bitops.h>
32dee1ad47SJeff Kirsher #include <linux/types.h>
33dee1ad47SJeff Kirsher #include <linux/pci.h>
34dee1ad47SJeff Kirsher #include <linux/netdevice.h>
35dee1ad47SJeff Kirsher #include <linux/cpumask.h>
36dee1ad47SJeff Kirsher #include <linux/aer.h>
37dee1ad47SJeff Kirsher #include <linux/if_vlan.h>
38dee1ad47SJeff Kirsher 
393a6a4edaSJacob Keller #ifdef CONFIG_IXGBE_PTP
403a6a4edaSJacob Keller #include <linux/clocksource.h>
413a6a4edaSJacob Keller #include <linux/net_tstamp.h>
423a6a4edaSJacob Keller #include <linux/ptp_clock_kernel.h>
433a6a4edaSJacob Keller #endif /* CONFIG_IXGBE_PTP */
443a6a4edaSJacob Keller 
45dee1ad47SJeff Kirsher #include "ixgbe_type.h"
46dee1ad47SJeff Kirsher #include "ixgbe_common.h"
47dee1ad47SJeff Kirsher #include "ixgbe_dcb.h"
48dee1ad47SJeff Kirsher #if defined(CONFIG_FCOE) || defined(CONFIG_FCOE_MODULE)
49dee1ad47SJeff Kirsher #define IXGBE_FCOE
50dee1ad47SJeff Kirsher #include "ixgbe_fcoe.h"
51dee1ad47SJeff Kirsher #endif /* CONFIG_FCOE or CONFIG_FCOE_MODULE */
52dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCA
53dee1ad47SJeff Kirsher #include <linux/dca.h>
54dee1ad47SJeff Kirsher #endif
55dee1ad47SJeff Kirsher 
56dee1ad47SJeff Kirsher /* common prefix used by pr_<> macros */
57dee1ad47SJeff Kirsher #undef pr_fmt
58dee1ad47SJeff Kirsher #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
59dee1ad47SJeff Kirsher 
60dee1ad47SJeff Kirsher /* TX/RX descriptor defines */
61dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_TXD		    512
6259224555SAlexander Duyck #define IXGBE_DEFAULT_TX_WORK		    256
63dee1ad47SJeff Kirsher #define IXGBE_MAX_TXD			   4096
64dee1ad47SJeff Kirsher #define IXGBE_MIN_TXD			     64
65dee1ad47SJeff Kirsher 
66dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_RXD		    512
67dee1ad47SJeff Kirsher #define IXGBE_MAX_RXD			   4096
68dee1ad47SJeff Kirsher #define IXGBE_MIN_RXD			     64
69dee1ad47SJeff Kirsher 
70dee1ad47SJeff Kirsher /* flow control */
71dee1ad47SJeff Kirsher #define IXGBE_MIN_FCRTL			   0x40
72dee1ad47SJeff Kirsher #define IXGBE_MAX_FCRTL			0x7FF80
73dee1ad47SJeff Kirsher #define IXGBE_MIN_FCRTH			  0x600
74dee1ad47SJeff Kirsher #define IXGBE_MAX_FCRTH			0x7FFF0
75dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_FCPAUSE		 0xFFFF
76dee1ad47SJeff Kirsher #define IXGBE_MIN_FCPAUSE		      0
77dee1ad47SJeff Kirsher #define IXGBE_MAX_FCPAUSE		 0xFFFF
78dee1ad47SJeff Kirsher 
79dee1ad47SJeff Kirsher /* Supported Rx Buffer Sizes */
80252562c2SAlexander Duyck #define IXGBE_RXBUFFER_256    256  /* Used for skb receive header */
8109816fbeSAlexander Duyck #define IXGBE_RXBUFFER_2K    2048
8209816fbeSAlexander Duyck #define IXGBE_RXBUFFER_3K    3072
8309816fbeSAlexander Duyck #define IXGBE_RXBUFFER_4K    4096
84dee1ad47SJeff Kirsher #define IXGBE_MAX_RXBUFFER  16384  /* largest size for a single descriptor */
85dee1ad47SJeff Kirsher 
86dee1ad47SJeff Kirsher /*
87252562c2SAlexander Duyck  * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we
88252562c2SAlexander Duyck  * reserve 64 more, and skb_shared_info adds an additional 320 bytes more,
89252562c2SAlexander Duyck  * this adds up to 448 bytes of extra data.
90252562c2SAlexander Duyck  *
91252562c2SAlexander Duyck  * Since netdev_alloc_skb now allocates a page fragment we can use a value
92252562c2SAlexander Duyck  * of 256 and the resultant skb will have a truesize of 960 or less.
93dee1ad47SJeff Kirsher  */
94252562c2SAlexander Duyck #define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_256
95dee1ad47SJeff Kirsher 
96dee1ad47SJeff Kirsher #define MAXIMUM_ETHERNET_VLAN_SIZE (ETH_FRAME_LEN + ETH_FCS_LEN + VLAN_HLEN)
97dee1ad47SJeff Kirsher 
98dee1ad47SJeff Kirsher /* How many Rx Buffers do we bundle into one write to the hardware ? */
99dee1ad47SJeff Kirsher #define IXGBE_RX_BUFFER_WRITE	16	/* Must be power of 2 */
100dee1ad47SJeff Kirsher 
101dee1ad47SJeff Kirsher #define IXGBE_TX_FLAGS_CSUM		(u32)(1)
10266f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_HW_VLAN		(u32)(1 << 1)
10366f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_SW_VLAN		(u32)(1 << 2)
10466f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_TSO		(u32)(1 << 3)
10566f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_IPV4		(u32)(1 << 4)
10666f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_FCOE		(u32)(1 << 5)
10766f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_FSO		(u32)(1 << 6)
1087f9643fdSAlexander Duyck #define IXGBE_TX_FLAGS_TXSW		(u32)(1 << 7)
1093a6a4edaSJacob Keller #define IXGBE_TX_FLAGS_TSTAMP		(u32)(1 << 8)
11062748b7bSAlexander Duyck #define IXGBE_TX_FLAGS_NO_IFCS		(u32)(1 << 9)
111dee1ad47SJeff Kirsher #define IXGBE_TX_FLAGS_VLAN_MASK	0xffff0000
11266f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_VLAN_PRIO_MASK	0xe0000000
11366f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT  29
114dee1ad47SJeff Kirsher #define IXGBE_TX_FLAGS_VLAN_SHIFT	16
115dee1ad47SJeff Kirsher 
116dee1ad47SJeff Kirsher #define IXGBE_MAX_VF_MC_ENTRIES         30
117dee1ad47SJeff Kirsher #define IXGBE_MAX_VF_FUNCTIONS          64
118dee1ad47SJeff Kirsher #define IXGBE_MAX_VFTA_ENTRIES          128
119dee1ad47SJeff Kirsher #define MAX_EMULATION_MAC_ADDRS         16
120dee1ad47SJeff Kirsher #define IXGBE_MAX_PF_MACVLANS           15
1211d9c0bfdSAlexander Duyck #define VMDQ_P(p)   ((p) + adapter->ring_feature[RING_F_VMDQ].offset)
12283c61fa9SGreg Rose #define IXGBE_82599_VF_DEVICE_ID        0x10ED
12383c61fa9SGreg Rose #define IXGBE_X540_VF_DEVICE_ID         0x1515
124dee1ad47SJeff Kirsher 
125dee1ad47SJeff Kirsher struct vf_data_storage {
126dee1ad47SJeff Kirsher 	unsigned char vf_mac_addresses[ETH_ALEN];
127dee1ad47SJeff Kirsher 	u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES];
128dee1ad47SJeff Kirsher 	u16 num_vf_mc_hashes;
129dee1ad47SJeff Kirsher 	u16 default_vf_vlan_id;
130dee1ad47SJeff Kirsher 	u16 vlans_enabled;
131dee1ad47SJeff Kirsher 	bool clear_to_send;
132dee1ad47SJeff Kirsher 	bool pf_set_mac;
133dee1ad47SJeff Kirsher 	u16 pf_vlan; /* When set, guest VLAN config not allowed. */
134dee1ad47SJeff Kirsher 	u16 pf_qos;
135dee1ad47SJeff Kirsher 	u16 tx_rate;
136de4c7f65SGreg Rose 	u16 vlan_count;
137de4c7f65SGreg Rose 	u8 spoofchk_enabled;
138374c65d6SAlexander Duyck 	unsigned int vf_api;
139dee1ad47SJeff Kirsher };
140dee1ad47SJeff Kirsher 
141dee1ad47SJeff Kirsher struct vf_macvlans {
142dee1ad47SJeff Kirsher 	struct list_head l;
143dee1ad47SJeff Kirsher 	int vf;
144dee1ad47SJeff Kirsher 	int rar_entry;
145dee1ad47SJeff Kirsher 	bool free;
146dee1ad47SJeff Kirsher 	bool is_macvlan;
147dee1ad47SJeff Kirsher 	u8 vf_macvlan[ETH_ALEN];
148dee1ad47SJeff Kirsher };
149dee1ad47SJeff Kirsher 
150dee1ad47SJeff Kirsher #define IXGBE_MAX_TXD_PWR	14
151dee1ad47SJeff Kirsher #define IXGBE_MAX_DATA_PER_TXD	(1 << IXGBE_MAX_TXD_PWR)
152dee1ad47SJeff Kirsher 
153dee1ad47SJeff Kirsher /* Tx Descriptors needed, worst case */
154dee1ad47SJeff Kirsher #define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD)
155dee1ad47SJeff Kirsher #define DESC_NEEDED ((MAX_SKB_FRAGS * TXD_USE_COUNT(PAGE_SIZE)) + 4)
156dee1ad47SJeff Kirsher 
157dee1ad47SJeff Kirsher /* wrapper around a pointer to a socket buffer,
158dee1ad47SJeff Kirsher  * so a DMA handle can be stored along with the buffer */
159dee1ad47SJeff Kirsher struct ixgbe_tx_buffer {
160d3d00239SAlexander Duyck 	union ixgbe_adv_tx_desc *next_to_watch;
161dee1ad47SJeff Kirsher 	unsigned long time_stamp;
162d3d00239SAlexander Duyck 	struct sk_buff *skb;
163fd0db0edSAlexander Duyck 	unsigned int bytecount;
164fd0db0edSAlexander Duyck 	unsigned short gso_segs;
165244e27adSAlexander Duyck 	__be16 protocol;
166729739b7SAlexander Duyck 	DEFINE_DMA_UNMAP_ADDR(dma);
167729739b7SAlexander Duyck 	DEFINE_DMA_UNMAP_LEN(len);
168fd0db0edSAlexander Duyck 	u32 tx_flags;
169dee1ad47SJeff Kirsher };
170dee1ad47SJeff Kirsher 
171dee1ad47SJeff Kirsher struct ixgbe_rx_buffer {
172dee1ad47SJeff Kirsher 	struct sk_buff *skb;
173dee1ad47SJeff Kirsher 	dma_addr_t dma;
174dee1ad47SJeff Kirsher 	struct page *page;
175dee1ad47SJeff Kirsher 	unsigned int page_offset;
176dee1ad47SJeff Kirsher };
177dee1ad47SJeff Kirsher 
178dee1ad47SJeff Kirsher struct ixgbe_queue_stats {
179dee1ad47SJeff Kirsher 	u64 packets;
180dee1ad47SJeff Kirsher 	u64 bytes;
181dee1ad47SJeff Kirsher };
182dee1ad47SJeff Kirsher 
183dee1ad47SJeff Kirsher struct ixgbe_tx_queue_stats {
184dee1ad47SJeff Kirsher 	u64 restart_queue;
185dee1ad47SJeff Kirsher 	u64 tx_busy;
186dee1ad47SJeff Kirsher 	u64 tx_done_old;
187dee1ad47SJeff Kirsher };
188dee1ad47SJeff Kirsher 
189dee1ad47SJeff Kirsher struct ixgbe_rx_queue_stats {
190dee1ad47SJeff Kirsher 	u64 rsc_count;
191dee1ad47SJeff Kirsher 	u64 rsc_flush;
192dee1ad47SJeff Kirsher 	u64 non_eop_descs;
193dee1ad47SJeff Kirsher 	u64 alloc_rx_page_failed;
194dee1ad47SJeff Kirsher 	u64 alloc_rx_buff_failed;
1958a0da21bSAlexander Duyck 	u64 csum_err;
196dee1ad47SJeff Kirsher };
197dee1ad47SJeff Kirsher 
198f800326dSAlexander Duyck enum ixgbe_ring_state_t {
199dee1ad47SJeff Kirsher 	__IXGBE_TX_FDIR_INIT_DONE,
200dee1ad47SJeff Kirsher 	__IXGBE_TX_DETECT_HANG,
201dee1ad47SJeff Kirsher 	__IXGBE_HANG_CHECK_ARMED,
202dee1ad47SJeff Kirsher 	__IXGBE_RX_RSC_ENABLED,
2038a0da21bSAlexander Duyck 	__IXGBE_RX_CSUM_UDP_ZERO_ERR,
20457efd44cSAlexander Duyck 	__IXGBE_RX_FCOE,
205dee1ad47SJeff Kirsher };
206dee1ad47SJeff Kirsher 
207dee1ad47SJeff Kirsher #define check_for_tx_hang(ring) \
208dee1ad47SJeff Kirsher 	test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
209dee1ad47SJeff Kirsher #define set_check_for_tx_hang(ring) \
210dee1ad47SJeff Kirsher 	set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
211dee1ad47SJeff Kirsher #define clear_check_for_tx_hang(ring) \
212dee1ad47SJeff Kirsher 	clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
213dee1ad47SJeff Kirsher #define ring_is_rsc_enabled(ring) \
214dee1ad47SJeff Kirsher 	test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
215dee1ad47SJeff Kirsher #define set_ring_rsc_enabled(ring) \
216dee1ad47SJeff Kirsher 	set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
217dee1ad47SJeff Kirsher #define clear_ring_rsc_enabled(ring) \
218dee1ad47SJeff Kirsher 	clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
219dee1ad47SJeff Kirsher struct ixgbe_ring {
220efe3d3c8SAlexander Duyck 	struct ixgbe_ring *next;	/* pointer to next ring in q_vector */
221d3ee4294SAlexander Duyck 	struct ixgbe_q_vector *q_vector; /* backpointer to host q_vector */
222dee1ad47SJeff Kirsher 	struct net_device *netdev;	/* netdev ring belongs to */
223d3ee4294SAlexander Duyck 	struct device *dev;		/* device for DMA mapping */
224d3ee4294SAlexander Duyck 	void *desc;			/* descriptor ring memory */
225dee1ad47SJeff Kirsher 	union {
226dee1ad47SJeff Kirsher 		struct ixgbe_tx_buffer *tx_buffer_info;
227dee1ad47SJeff Kirsher 		struct ixgbe_rx_buffer *rx_buffer_info;
228dee1ad47SJeff Kirsher 	};
229dee1ad47SJeff Kirsher 	unsigned long state;
230dee1ad47SJeff Kirsher 	u8 __iomem *tail;
231d3ee4294SAlexander Duyck 	dma_addr_t dma;			/* phys. address of descriptor ring */
232d3ee4294SAlexander Duyck 	unsigned int size;		/* length in bytes */
233dee1ad47SJeff Kirsher 
234dee1ad47SJeff Kirsher 	u16 count;			/* amount of descriptors */
235dee1ad47SJeff Kirsher 
236dee1ad47SJeff Kirsher 	u8 queue_index; /* needed for multiqueue queue management */
237dee1ad47SJeff Kirsher 	u8 reg_idx;			/* holds the special value that gets
238dee1ad47SJeff Kirsher 					 * the hardware register offset
239dee1ad47SJeff Kirsher 					 * associated with this ring, which is
240dee1ad47SJeff Kirsher 					 * different for DCB and RSS modes
241dee1ad47SJeff Kirsher 					 */
242d3ee4294SAlexander Duyck 	u16 next_to_use;
243d3ee4294SAlexander Duyck 	u16 next_to_clean;
244d3ee4294SAlexander Duyck 
245f800326dSAlexander Duyck 	union {
246d3ee4294SAlexander Duyck 		u16 next_to_alloc;
247f800326dSAlexander Duyck 		struct {
248dee1ad47SJeff Kirsher 			u8 atr_sample_rate;
249dee1ad47SJeff Kirsher 			u8 atr_count;
250f800326dSAlexander Duyck 		};
251f800326dSAlexander Duyck 	};
252dee1ad47SJeff Kirsher 
253dee1ad47SJeff Kirsher 	u8 dcb_tc;
254dee1ad47SJeff Kirsher 	struct ixgbe_queue_stats stats;
255dee1ad47SJeff Kirsher 	struct u64_stats_sync syncp;
256dee1ad47SJeff Kirsher 	union {
257dee1ad47SJeff Kirsher 		struct ixgbe_tx_queue_stats tx_stats;
258dee1ad47SJeff Kirsher 		struct ixgbe_rx_queue_stats rx_stats;
259dee1ad47SJeff Kirsher 	};
260dee1ad47SJeff Kirsher } ____cacheline_internodealigned_in_smp;
261dee1ad47SJeff Kirsher 
262dee1ad47SJeff Kirsher enum ixgbe_ring_f_enum {
263dee1ad47SJeff Kirsher 	RING_F_NONE = 0,
264dee1ad47SJeff Kirsher 	RING_F_VMDQ,  /* SR-IOV uses the same ring feature */
265dee1ad47SJeff Kirsher 	RING_F_RSS,
266dee1ad47SJeff Kirsher 	RING_F_FDIR,
267dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE
268dee1ad47SJeff Kirsher 	RING_F_FCOE,
269dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */
270dee1ad47SJeff Kirsher 
271dee1ad47SJeff Kirsher 	RING_F_ARRAY_SIZE      /* must be last in enum set */
272dee1ad47SJeff Kirsher };
273dee1ad47SJeff Kirsher 
274dee1ad47SJeff Kirsher #define IXGBE_MAX_RSS_INDICES  16
275dee1ad47SJeff Kirsher #define IXGBE_MAX_VMDQ_INDICES 64
276dee1ad47SJeff Kirsher #define IXGBE_MAX_FDIR_INDICES 64
277dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE
278dee1ad47SJeff Kirsher #define IXGBE_MAX_FCOE_INDICES  8
279dee1ad47SJeff Kirsher #define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + IXGBE_MAX_FCOE_INDICES)
280dee1ad47SJeff Kirsher #define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + IXGBE_MAX_FCOE_INDICES)
281dee1ad47SJeff Kirsher #else
282dee1ad47SJeff Kirsher #define MAX_RX_QUEUES IXGBE_MAX_FDIR_INDICES
283dee1ad47SJeff Kirsher #define MAX_TX_QUEUES IXGBE_MAX_FDIR_INDICES
284dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */
285dee1ad47SJeff Kirsher struct ixgbe_ring_feature {
286c087663eSAlexander Duyck 	u16 limit;	/* upper limit on feature indices */
287c087663eSAlexander Duyck 	u16 indices;	/* current value of indices */
288e4b317e9SAlexander Duyck 	u16 mask;	/* Mask used for feature to ring mapping */
289e4b317e9SAlexander Duyck 	u16 offset;	/* offset to start of feature */
290dee1ad47SJeff Kirsher } ____cacheline_internodealigned_in_smp;
291dee1ad47SJeff Kirsher 
29273079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_8Q_MASK 0x78
29373079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_4Q_MASK 0x7C
29473079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_2Q_MASK 0x7E
29573079ea0SAlexander Duyck 
296f800326dSAlexander Duyck /*
297f800326dSAlexander Duyck  * FCoE requires that all Rx buffers be over 2200 bytes in length.  Since
298f800326dSAlexander Duyck  * this is twice the size of a half page we need to double the page order
299f800326dSAlexander Duyck  * for FCoE enabled Rx queues.
300f800326dSAlexander Duyck  */
30109816fbeSAlexander Duyck static inline unsigned int ixgbe_rx_bufsz(struct ixgbe_ring *ring)
30209816fbeSAlexander Duyck {
30309816fbeSAlexander Duyck #ifdef IXGBE_FCOE
30409816fbeSAlexander Duyck 	if (test_bit(__IXGBE_RX_FCOE, &ring->state))
30509816fbeSAlexander Duyck 		return (PAGE_SIZE < 8192) ? IXGBE_RXBUFFER_4K :
30609816fbeSAlexander Duyck 					    IXGBE_RXBUFFER_3K;
30709816fbeSAlexander Duyck #endif
30809816fbeSAlexander Duyck 	return IXGBE_RXBUFFER_2K;
30909816fbeSAlexander Duyck }
31009816fbeSAlexander Duyck 
311f800326dSAlexander Duyck static inline unsigned int ixgbe_rx_pg_order(struct ixgbe_ring *ring)
312f800326dSAlexander Duyck {
31309816fbeSAlexander Duyck #ifdef IXGBE_FCOE
31409816fbeSAlexander Duyck 	if (test_bit(__IXGBE_RX_FCOE, &ring->state))
31509816fbeSAlexander Duyck 		return (PAGE_SIZE < 8192) ? 1 : 0;
316f800326dSAlexander Duyck #endif
31709816fbeSAlexander Duyck 	return 0;
31809816fbeSAlexander Duyck }
319f800326dSAlexander Duyck #define ixgbe_rx_pg_size(_ring) (PAGE_SIZE << ixgbe_rx_pg_order(_ring))
320f800326dSAlexander Duyck 
321dee1ad47SJeff Kirsher struct ixgbe_ring_container {
322efe3d3c8SAlexander Duyck 	struct ixgbe_ring *ring;	/* pointer to linked list of rings */
323dee1ad47SJeff Kirsher 	unsigned int total_bytes;	/* total bytes processed this int */
324dee1ad47SJeff Kirsher 	unsigned int total_packets;	/* total packets processed this int */
325dee1ad47SJeff Kirsher 	u16 work_limit;			/* total work allowed per interrupt */
326dee1ad47SJeff Kirsher 	u8 count;			/* total number of rings in vector */
327dee1ad47SJeff Kirsher 	u8 itr;				/* current ITR setting for ring */
328dee1ad47SJeff Kirsher };
329dee1ad47SJeff Kirsher 
330a557928eSAlexander Duyck /* iterator for handling rings in ring container */
331a557928eSAlexander Duyck #define ixgbe_for_each_ring(pos, head) \
332a557928eSAlexander Duyck 	for (pos = (head).ring; pos != NULL; pos = pos->next)
333a557928eSAlexander Duyck 
334dee1ad47SJeff Kirsher #define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \
335dee1ad47SJeff Kirsher                               ? 8 : 1)
336dee1ad47SJeff Kirsher #define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS
337dee1ad47SJeff Kirsher 
33849c7ffbeSAlexander Duyck /* MAX_Q_VECTORS of these are allocated,
339dee1ad47SJeff Kirsher  * but we only use one per queue-specific vector.
340dee1ad47SJeff Kirsher  */
341dee1ad47SJeff Kirsher struct ixgbe_q_vector {
342dee1ad47SJeff Kirsher 	struct ixgbe_adapter *adapter;
343dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCA
344dee1ad47SJeff Kirsher 	int cpu;	    /* CPU for DCA */
345dee1ad47SJeff Kirsher #endif
346d5bf4f67SEmil Tantilov 	u16 v_idx;		/* index of q_vector within array, also used for
347d5bf4f67SEmil Tantilov 				 * finding the bit in EICR and friends that
348d5bf4f67SEmil Tantilov 				 * represents the vector for this ring */
349d5bf4f67SEmil Tantilov 	u16 itr;		/* Interrupt throttle rate written to EITR */
350dee1ad47SJeff Kirsher 	struct ixgbe_ring_container rx, tx;
351d5bf4f67SEmil Tantilov 
352d5bf4f67SEmil Tantilov 	struct napi_struct napi;
353de88eeebSAlexander Duyck 	cpumask_t affinity_mask;
354de88eeebSAlexander Duyck 	int numa_node;
355de88eeebSAlexander Duyck 	struct rcu_head rcu;	/* to avoid race with update stats on free */
356dee1ad47SJeff Kirsher 	char name[IFNAMSIZ + 9];
357de88eeebSAlexander Duyck 
358de88eeebSAlexander Duyck 	/* for dynamic allocation of rings associated with this q_vector */
359de88eeebSAlexander Duyck 	struct ixgbe_ring ring[0] ____cacheline_internodealigned_in_smp;
360dee1ad47SJeff Kirsher };
3613ca8bc6dSDon Skidmore #ifdef CONFIG_IXGBE_HWMON
3623ca8bc6dSDon Skidmore 
3633ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_LOC		0
3643ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_TEMP		1
3653ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_CAUTION	2
3663ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_MAX		3
3673ca8bc6dSDon Skidmore 
3683ca8bc6dSDon Skidmore struct hwmon_attr {
3693ca8bc6dSDon Skidmore 	struct device_attribute dev_attr;
3703ca8bc6dSDon Skidmore 	struct ixgbe_hw *hw;
3713ca8bc6dSDon Skidmore 	struct ixgbe_thermal_diode_data *sensor;
3723ca8bc6dSDon Skidmore 	char name[12];
3733ca8bc6dSDon Skidmore };
3743ca8bc6dSDon Skidmore 
3753ca8bc6dSDon Skidmore struct hwmon_buff {
3763ca8bc6dSDon Skidmore 	struct device *device;
3773ca8bc6dSDon Skidmore 	struct hwmon_attr *hwmon_list;
3783ca8bc6dSDon Skidmore 	unsigned int n_hwmon;
3793ca8bc6dSDon Skidmore };
3803ca8bc6dSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */
381dee1ad47SJeff Kirsher 
382d5bf4f67SEmil Tantilov /*
383d5bf4f67SEmil Tantilov  * microsecond values for various ITR rates shifted by 2 to fit itr register
384d5bf4f67SEmil Tantilov  * with the first 3 bits reserved 0
385dee1ad47SJeff Kirsher  */
386d5bf4f67SEmil Tantilov #define IXGBE_MIN_RSC_ITR	24
387d5bf4f67SEmil Tantilov #define IXGBE_100K_ITR		40
388d5bf4f67SEmil Tantilov #define IXGBE_20K_ITR		200
389d5bf4f67SEmil Tantilov #define IXGBE_10K_ITR		400
390d5bf4f67SEmil Tantilov #define IXGBE_8K_ITR		500
391dee1ad47SJeff Kirsher 
392f56e0cb1SAlexander Duyck /* ixgbe_test_staterr - tests bits in Rx descriptor status and error fields */
393f56e0cb1SAlexander Duyck static inline __le32 ixgbe_test_staterr(union ixgbe_adv_rx_desc *rx_desc,
394f56e0cb1SAlexander Duyck 					const u32 stat_err_bits)
395f56e0cb1SAlexander Duyck {
396f56e0cb1SAlexander Duyck 	return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
397f56e0cb1SAlexander Duyck }
398f56e0cb1SAlexander Duyck 
399dee1ad47SJeff Kirsher static inline u16 ixgbe_desc_unused(struct ixgbe_ring *ring)
400dee1ad47SJeff Kirsher {
401dee1ad47SJeff Kirsher 	u16 ntc = ring->next_to_clean;
402dee1ad47SJeff Kirsher 	u16 ntu = ring->next_to_use;
403dee1ad47SJeff Kirsher 
404dee1ad47SJeff Kirsher 	return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1;
405dee1ad47SJeff Kirsher }
406dee1ad47SJeff Kirsher 
407e4f74028SAlexander Duyck #define IXGBE_RX_DESC(R, i)	    \
408dee1ad47SJeff Kirsher 	(&(((union ixgbe_adv_rx_desc *)((R)->desc))[i]))
409e4f74028SAlexander Duyck #define IXGBE_TX_DESC(R, i)	    \
410dee1ad47SJeff Kirsher 	(&(((union ixgbe_adv_tx_desc *)((R)->desc))[i]))
411e4f74028SAlexander Duyck #define IXGBE_TX_CTXTDESC(R, i)	    \
412dee1ad47SJeff Kirsher 	(&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i]))
413dee1ad47SJeff Kirsher 
414c88887e0SAlexander Duyck #define IXGBE_MAX_JUMBO_FRAME_SIZE	9728 /* Maximum Supported Size 9.5KB */
415dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE
416dee1ad47SJeff Kirsher /* Use 3K as the baby jumbo frame size for FCoE */
417dee1ad47SJeff Kirsher #define IXGBE_FCOE_JUMBO_FRAME_SIZE       3072
418dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */
419dee1ad47SJeff Kirsher 
420dee1ad47SJeff Kirsher #define OTHER_VECTOR 1
421dee1ad47SJeff Kirsher #define NON_Q_VECTORS (OTHER_VECTOR)
422dee1ad47SJeff Kirsher 
423dee1ad47SJeff Kirsher #define MAX_MSIX_VECTORS_82599 64
42449c7ffbeSAlexander Duyck #define MAX_Q_VECTORS_82599 64
425dee1ad47SJeff Kirsher #define MAX_MSIX_VECTORS_82598 18
42649c7ffbeSAlexander Duyck #define MAX_Q_VECTORS_82598 16
427dee1ad47SJeff Kirsher 
42849c7ffbeSAlexander Duyck #define MAX_Q_VECTORS MAX_Q_VECTORS_82599
429dee1ad47SJeff Kirsher #define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599
430dee1ad47SJeff Kirsher 
4318f15486dSAlexander Duyck #define MIN_MSIX_Q_VECTORS 1
432dee1ad47SJeff Kirsher #define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)
433dee1ad47SJeff Kirsher 
43446646e61SAlexander Duyck /* default to trying for four seconds */
43546646e61SAlexander Duyck #define IXGBE_TRY_LINK_TIMEOUT (4 * HZ)
43646646e61SAlexander Duyck 
437dee1ad47SJeff Kirsher /* board specific private data structure */
438dee1ad47SJeff Kirsher struct ixgbe_adapter {
43946646e61SAlexander Duyck 	unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
44046646e61SAlexander Duyck 	/* OS defined structs */
44146646e61SAlexander Duyck 	struct net_device *netdev;
44246646e61SAlexander Duyck 	struct pci_dev *pdev;
44346646e61SAlexander Duyck 
444dee1ad47SJeff Kirsher 	unsigned long state;
445dee1ad47SJeff Kirsher 
446dee1ad47SJeff Kirsher 	/* Some features need tri-state capability,
447dee1ad47SJeff Kirsher 	 * thus the additional *_CAPABLE flags.
448dee1ad47SJeff Kirsher 	 */
449dee1ad47SJeff Kirsher 	u32 flags;
450a16a0d2fSAlexander Duyck #define IXGBE_FLAG_MSI_CAPABLE                  (u32)(1 << 0)
451a16a0d2fSAlexander Duyck #define IXGBE_FLAG_MSI_ENABLED                  (u32)(1 << 1)
452a16a0d2fSAlexander Duyck #define IXGBE_FLAG_MSIX_CAPABLE                 (u32)(1 << 2)
453a16a0d2fSAlexander Duyck #define IXGBE_FLAG_MSIX_ENABLED                 (u32)(1 << 3)
454a16a0d2fSAlexander Duyck #define IXGBE_FLAG_RX_1BUF_CAPABLE              (u32)(1 << 4)
455a16a0d2fSAlexander Duyck #define IXGBE_FLAG_RX_PS_CAPABLE                (u32)(1 << 5)
456a16a0d2fSAlexander Duyck #define IXGBE_FLAG_RX_PS_ENABLED                (u32)(1 << 6)
457a16a0d2fSAlexander Duyck #define IXGBE_FLAG_IN_NETPOLL                   (u32)(1 << 7)
458a16a0d2fSAlexander Duyck #define IXGBE_FLAG_DCA_ENABLED                  (u32)(1 << 8)
459a16a0d2fSAlexander Duyck #define IXGBE_FLAG_DCA_CAPABLE                  (u32)(1 << 9)
460a16a0d2fSAlexander Duyck #define IXGBE_FLAG_IMIR_ENABLED                 (u32)(1 << 10)
461a16a0d2fSAlexander Duyck #define IXGBE_FLAG_MQ_CAPABLE                   (u32)(1 << 11)
462a16a0d2fSAlexander Duyck #define IXGBE_FLAG_DCB_ENABLED                  (u32)(1 << 12)
463a16a0d2fSAlexander Duyck #define IXGBE_FLAG_VMDQ_CAPABLE                 (u32)(1 << 13)
464a16a0d2fSAlexander Duyck #define IXGBE_FLAG_VMDQ_ENABLED                 (u32)(1 << 14)
465a16a0d2fSAlexander Duyck #define IXGBE_FLAG_FAN_FAIL_CAPABLE             (u32)(1 << 15)
466a16a0d2fSAlexander Duyck #define IXGBE_FLAG_NEED_LINK_UPDATE             (u32)(1 << 16)
467a16a0d2fSAlexander Duyck #define IXGBE_FLAG_NEED_LINK_CONFIG             (u32)(1 << 17)
468a16a0d2fSAlexander Duyck #define IXGBE_FLAG_FDIR_HASH_CAPABLE            (u32)(1 << 18)
469a16a0d2fSAlexander Duyck #define IXGBE_FLAG_FDIR_PERFECT_CAPABLE         (u32)(1 << 19)
470a16a0d2fSAlexander Duyck #define IXGBE_FLAG_FCOE_CAPABLE                 (u32)(1 << 20)
471a16a0d2fSAlexander Duyck #define IXGBE_FLAG_FCOE_ENABLED                 (u32)(1 << 21)
472a16a0d2fSAlexander Duyck #define IXGBE_FLAG_SRIOV_CAPABLE                (u32)(1 << 22)
473a16a0d2fSAlexander Duyck #define IXGBE_FLAG_SRIOV_ENABLED                (u32)(1 << 23)
474dee1ad47SJeff Kirsher 
475dee1ad47SJeff Kirsher 	u32 flags2;
476a16a0d2fSAlexander Duyck #define IXGBE_FLAG2_RSC_CAPABLE                 (u32)(1 << 0)
477dee1ad47SJeff Kirsher #define IXGBE_FLAG2_RSC_ENABLED                 (u32)(1 << 1)
478dee1ad47SJeff Kirsher #define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE         (u32)(1 << 2)
479dee1ad47SJeff Kirsher #define IXGBE_FLAG2_TEMP_SENSOR_EVENT           (u32)(1 << 3)
480dee1ad47SJeff Kirsher #define IXGBE_FLAG2_SEARCH_FOR_SFP              (u32)(1 << 4)
481dee1ad47SJeff Kirsher #define IXGBE_FLAG2_SFP_NEEDS_RESET             (u32)(1 << 5)
482dee1ad47SJeff Kirsher #define IXGBE_FLAG2_RESET_REQUESTED             (u32)(1 << 6)
483dee1ad47SJeff Kirsher #define IXGBE_FLAG2_FDIR_REQUIRES_REINIT        (u32)(1 << 7)
484ef6afc0cSAlexander Duyck #define IXGBE_FLAG2_RSS_FIELD_IPV4_UDP		(u32)(1 << 8)
485ef6afc0cSAlexander Duyck #define IXGBE_FLAG2_RSS_FIELD_IPV6_UDP		(u32)(1 << 9)
4861a71ab24SJacob Keller #define IXGBE_FLAG2_PTP_ENABLED			(u32)(1 << 10)
487681ae1adSJacob E Keller #define IXGBE_FLAG2_PTP_PPS_ENABLED		(u32)(1 << 11)
48846646e61SAlexander Duyck 
48946646e61SAlexander Duyck 	/* Tx fast path data */
49046646e61SAlexander Duyck 	int num_tx_queues;
49146646e61SAlexander Duyck 	u16 tx_itr_setting;
49246646e61SAlexander Duyck 	u16 tx_work_limit;
49346646e61SAlexander Duyck 
49446646e61SAlexander Duyck 	/* Rx fast path data */
49546646e61SAlexander Duyck 	int num_rx_queues;
49646646e61SAlexander Duyck 	u16 rx_itr_setting;
49746646e61SAlexander Duyck 
49846646e61SAlexander Duyck 	/* TX */
49946646e61SAlexander Duyck 	struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp;
50046646e61SAlexander Duyck 
50146646e61SAlexander Duyck 	u64 restart_queue;
50246646e61SAlexander Duyck 	u64 lsc_int;
50346646e61SAlexander Duyck 	u32 tx_timeout_count;
50446646e61SAlexander Duyck 
50546646e61SAlexander Duyck 	/* RX */
50646646e61SAlexander Duyck 	struct ixgbe_ring *rx_ring[MAX_RX_QUEUES];
50746646e61SAlexander Duyck 	int num_rx_pools;		/* == num_rx_queues in 82598 */
50846646e61SAlexander Duyck 	int num_rx_queues_per_pool;	/* 1 if 82598, can be many if 82599 */
50946646e61SAlexander Duyck 	u64 hw_csum_rx_error;
51046646e61SAlexander Duyck 	u64 hw_rx_no_dma_resources;
51146646e61SAlexander Duyck 	u64 rsc_total_count;
51246646e61SAlexander Duyck 	u64 rsc_total_flush;
51346646e61SAlexander Duyck 	u64 non_eop_descs;
51446646e61SAlexander Duyck 	u32 alloc_rx_page_failed;
51546646e61SAlexander Duyck 	u32 alloc_rx_buff_failed;
51646646e61SAlexander Duyck 
51749c7ffbeSAlexander Duyck 	struct ixgbe_q_vector *q_vector[MAX_Q_VECTORS];
518dee1ad47SJeff Kirsher 
519dee1ad47SJeff Kirsher 	/* DCB parameters */
520dee1ad47SJeff Kirsher 	struct ieee_pfc *ixgbe_ieee_pfc;
521dee1ad47SJeff Kirsher 	struct ieee_ets *ixgbe_ieee_ets;
522dee1ad47SJeff Kirsher 	struct ixgbe_dcb_config dcb_cfg;
523dee1ad47SJeff Kirsher 	struct ixgbe_dcb_config temp_dcb_cfg;
524dee1ad47SJeff Kirsher 	u8 dcb_set_bitmap;
525dee1ad47SJeff Kirsher 	u8 dcbx_cap;
526dee1ad47SJeff Kirsher 	enum ixgbe_fc_mode last_lfc_mode;
527dee1ad47SJeff Kirsher 
52849c7ffbeSAlexander Duyck 	int num_q_vectors;	/* current number of q_vectors for device */
52949c7ffbeSAlexander Duyck 	int max_q_vectors;	/* true count of q_vectors for device */
530dee1ad47SJeff Kirsher 	struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE];
531dee1ad47SJeff Kirsher 	struct msix_entry *msix_entries;
532dee1ad47SJeff Kirsher 
533dee1ad47SJeff Kirsher 	u32 test_icr;
534dee1ad47SJeff Kirsher 	struct ixgbe_ring test_tx_ring;
535dee1ad47SJeff Kirsher 	struct ixgbe_ring test_rx_ring;
536dee1ad47SJeff Kirsher 
537dee1ad47SJeff Kirsher 	/* structs defined in ixgbe_hw.h */
538dee1ad47SJeff Kirsher 	struct ixgbe_hw hw;
539dee1ad47SJeff Kirsher 	u16 msg_enable;
540dee1ad47SJeff Kirsher 	struct ixgbe_hw_stats stats;
541dee1ad47SJeff Kirsher 
542dee1ad47SJeff Kirsher 	u64 tx_busy;
543dee1ad47SJeff Kirsher 	unsigned int tx_ring_count;
544dee1ad47SJeff Kirsher 	unsigned int rx_ring_count;
545dee1ad47SJeff Kirsher 
546dee1ad47SJeff Kirsher 	u32 link_speed;
547dee1ad47SJeff Kirsher 	bool link_up;
548dee1ad47SJeff Kirsher 	unsigned long link_check_timeout;
549dee1ad47SJeff Kirsher 
550dee1ad47SJeff Kirsher 	struct timer_list service_timer;
55146646e61SAlexander Duyck 	struct work_struct service_task;
55246646e61SAlexander Duyck 
55346646e61SAlexander Duyck 	struct hlist_head fdir_filter_list;
55446646e61SAlexander Duyck 	unsigned long fdir_overflow; /* number of times ATR was backed off */
55546646e61SAlexander Duyck 	union ixgbe_atr_input fdir_mask;
55646646e61SAlexander Duyck 	int fdir_filter_count;
557dee1ad47SJeff Kirsher 	u32 fdir_pballoc;
558dee1ad47SJeff Kirsher 	u32 atr_sample_rate;
559dee1ad47SJeff Kirsher 	spinlock_t fdir_perfect_lock;
56046646e61SAlexander Duyck 
561dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE
562dee1ad47SJeff Kirsher 	struct ixgbe_fcoe fcoe;
563dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */
564dee1ad47SJeff Kirsher 	u32 wol;
56546646e61SAlexander Duyck 
56646646e61SAlexander Duyck 	u16 bd_number;
56746646e61SAlexander Duyck 
56815e5209fSEmil Tantilov 	u16 eeprom_verh;
56915e5209fSEmil Tantilov 	u16 eeprom_verl;
570c23f5b6bSEmil Tantilov 	u16 eeprom_cap;
571dee1ad47SJeff Kirsher 
572dee1ad47SJeff Kirsher 	u32 interrupt_event;
57346646e61SAlexander Duyck 	u32 led_reg;
574dee1ad47SJeff Kirsher 
5753a6a4edaSJacob Keller #ifdef CONFIG_IXGBE_PTP
5763a6a4edaSJacob Keller 	struct ptp_clock *ptp_clock;
5773a6a4edaSJacob Keller 	struct ptp_clock_info ptp_caps;
5783a6a4edaSJacob Keller 	unsigned long last_overflow_check;
5793a6a4edaSJacob Keller 	spinlock_t tmreg_lock;
5803a6a4edaSJacob Keller 	struct cyclecounter cc;
5813a6a4edaSJacob Keller 	struct timecounter tc;
5821d1a79b5SJacob Keller 	int rx_hwtstamp_filter;
5833a6a4edaSJacob Keller 	u32 base_incval;
5843a6a4edaSJacob Keller #endif /* CONFIG_IXGBE_PTP */
5853a6a4edaSJacob Keller 
586dee1ad47SJeff Kirsher 	/* SR-IOV */
587dee1ad47SJeff Kirsher 	DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS);
588dee1ad47SJeff Kirsher 	unsigned int num_vfs;
589dee1ad47SJeff Kirsher 	struct vf_data_storage *vfinfo;
590dee1ad47SJeff Kirsher 	int vf_rate_link_speed;
591dee1ad47SJeff Kirsher 	struct vf_macvlans vf_mvs;
592dee1ad47SJeff Kirsher 	struct vf_macvlans *mv_list;
593dee1ad47SJeff Kirsher 
59483c61fa9SGreg Rose 	u32 timer_event_accumulator;
59583c61fa9SGreg Rose 	u32 vferr_refcount;
5963ca8bc6dSDon Skidmore 	struct kobject *info_kobj;
5973ca8bc6dSDon Skidmore #ifdef CONFIG_IXGBE_HWMON
5983ca8bc6dSDon Skidmore 	struct hwmon_buff ixgbe_hwmon_buff;
5993ca8bc6dSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */
60000949167SCatherine Sullivan #ifdef CONFIG_DEBUG_FS
60100949167SCatherine Sullivan 	struct dentry *ixgbe_dbg_adapter;
60200949167SCatherine Sullivan #endif /*CONFIG_DEBUG_FS*/
603107d3018SAlexander Duyck 
604107d3018SAlexander Duyck 	u8 default_up;
605dee1ad47SJeff Kirsher };
606dee1ad47SJeff Kirsher 
607dee1ad47SJeff Kirsher struct ixgbe_fdir_filter {
608dee1ad47SJeff Kirsher 	struct hlist_node fdir_node;
609dee1ad47SJeff Kirsher 	union ixgbe_atr_input filter;
610dee1ad47SJeff Kirsher 	u16 sw_idx;
611dee1ad47SJeff Kirsher 	u16 action;
612dee1ad47SJeff Kirsher };
613dee1ad47SJeff Kirsher 
61470e5576cSDon Skidmore enum ixgbe_state_t {
615dee1ad47SJeff Kirsher 	__IXGBE_TESTING,
616dee1ad47SJeff Kirsher 	__IXGBE_RESETTING,
617dee1ad47SJeff Kirsher 	__IXGBE_DOWN,
618dee1ad47SJeff Kirsher 	__IXGBE_SERVICE_SCHED,
619dee1ad47SJeff Kirsher 	__IXGBE_IN_SFP_INIT,
620dee1ad47SJeff Kirsher };
621dee1ad47SJeff Kirsher 
6224c1975d7SAlexander Duyck struct ixgbe_cb {
6234c1975d7SAlexander Duyck 	union {				/* Union defining head/tail partner */
6244c1975d7SAlexander Duyck 		struct sk_buff *head;
6254c1975d7SAlexander Duyck 		struct sk_buff *tail;
6264c1975d7SAlexander Duyck 	};
627dee1ad47SJeff Kirsher 	dma_addr_t dma;
6284c1975d7SAlexander Duyck 	u16 append_cnt;
629f800326dSAlexander Duyck 	bool page_released;
630dee1ad47SJeff Kirsher };
6314c1975d7SAlexander Duyck #define IXGBE_CB(skb) ((struct ixgbe_cb *)(skb)->cb)
632dee1ad47SJeff Kirsher 
633dee1ad47SJeff Kirsher enum ixgbe_boards {
634dee1ad47SJeff Kirsher 	board_82598,
635dee1ad47SJeff Kirsher 	board_82599,
636dee1ad47SJeff Kirsher 	board_X540,
637dee1ad47SJeff Kirsher };
638dee1ad47SJeff Kirsher 
639dee1ad47SJeff Kirsher extern struct ixgbe_info ixgbe_82598_info;
640dee1ad47SJeff Kirsher extern struct ixgbe_info ixgbe_82599_info;
641dee1ad47SJeff Kirsher extern struct ixgbe_info ixgbe_X540_info;
642dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCB
643dee1ad47SJeff Kirsher extern const struct dcbnl_rtnl_ops dcbnl_ops;
644dee1ad47SJeff Kirsher #endif
645dee1ad47SJeff Kirsher 
646dee1ad47SJeff Kirsher extern char ixgbe_driver_name[];
647dee1ad47SJeff Kirsher extern const char ixgbe_driver_version[];
6488af3c33fSJeff Kirsher #ifdef IXGBE_FCOE
649ea81875aSNeerav Parikh extern char ixgbe_default_device_descr[];
6508af3c33fSJeff Kirsher #endif /* IXGBE_FCOE */
651dee1ad47SJeff Kirsher 
652c7ccde0fSAlexander Duyck extern void ixgbe_up(struct ixgbe_adapter *adapter);
653dee1ad47SJeff Kirsher extern void ixgbe_down(struct ixgbe_adapter *adapter);
654dee1ad47SJeff Kirsher extern void ixgbe_reinit_locked(struct ixgbe_adapter *adapter);
655dee1ad47SJeff Kirsher extern void ixgbe_reset(struct ixgbe_adapter *adapter);
656dee1ad47SJeff Kirsher extern void ixgbe_set_ethtool_ops(struct net_device *netdev);
657dee1ad47SJeff Kirsher extern int ixgbe_setup_rx_resources(struct ixgbe_ring *);
658dee1ad47SJeff Kirsher extern int ixgbe_setup_tx_resources(struct ixgbe_ring *);
659dee1ad47SJeff Kirsher extern void ixgbe_free_rx_resources(struct ixgbe_ring *);
660dee1ad47SJeff Kirsher extern void ixgbe_free_tx_resources(struct ixgbe_ring *);
661dee1ad47SJeff Kirsher extern void ixgbe_configure_rx_ring(struct ixgbe_adapter *,struct ixgbe_ring *);
662dee1ad47SJeff Kirsher extern void ixgbe_configure_tx_ring(struct ixgbe_adapter *,struct ixgbe_ring *);
663dee1ad47SJeff Kirsher extern void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
664dee1ad47SJeff Kirsher 				   struct ixgbe_ring *);
665dee1ad47SJeff Kirsher extern void ixgbe_update_stats(struct ixgbe_adapter *adapter);
666dee1ad47SJeff Kirsher extern int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter);
6678e2813f5SJacob Keller extern int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
6688e2813f5SJacob Keller 			       u16 subdevice_id);
669dee1ad47SJeff Kirsher extern void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter);
670dee1ad47SJeff Kirsher extern netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *,
671dee1ad47SJeff Kirsher 					 struct ixgbe_adapter *,
672dee1ad47SJeff Kirsher 					 struct ixgbe_ring *);
673dee1ad47SJeff Kirsher extern void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *,
674dee1ad47SJeff Kirsher                                              struct ixgbe_tx_buffer *);
675dee1ad47SJeff Kirsher extern void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16);
676dee1ad47SJeff Kirsher extern void ixgbe_write_eitr(struct ixgbe_q_vector *);
6778af3c33fSJeff Kirsher extern int ixgbe_poll(struct napi_struct *napi, int budget);
678dee1ad47SJeff Kirsher extern int ethtool_ioctl(struct ifreq *ifr);
679dee1ad47SJeff Kirsher extern s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw);
680dee1ad47SJeff Kirsher extern s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl);
681dee1ad47SJeff Kirsher extern s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl);
682dee1ad47SJeff Kirsher extern s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
683dee1ad47SJeff Kirsher 						 union ixgbe_atr_hash_dword input,
684dee1ad47SJeff Kirsher 						 union ixgbe_atr_hash_dword common,
685dee1ad47SJeff Kirsher                                                  u8 queue);
686dee1ad47SJeff Kirsher extern s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
687dee1ad47SJeff Kirsher 					   union ixgbe_atr_input *input_mask);
688dee1ad47SJeff Kirsher extern s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
689dee1ad47SJeff Kirsher 						 union ixgbe_atr_input *input,
690dee1ad47SJeff Kirsher 						 u16 soft_id, u8 queue);
691dee1ad47SJeff Kirsher extern s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
692dee1ad47SJeff Kirsher 						 union ixgbe_atr_input *input,
693dee1ad47SJeff Kirsher 						 u16 soft_id);
694dee1ad47SJeff Kirsher extern void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
695dee1ad47SJeff Kirsher 						 union ixgbe_atr_input *mask);
696*d7bbcd32SDon Skidmore extern bool ixgbe_verify_lesm_fw_enabled_82599(struct ixgbe_hw *hw);
697dee1ad47SJeff Kirsher extern void ixgbe_set_rx_mode(struct net_device *netdev);
6988af3c33fSJeff Kirsher #ifdef CONFIG_IXGBE_DCB
6993ebe8fdeSAlexander Duyck extern void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter);
700dee1ad47SJeff Kirsher extern int ixgbe_setup_tc(struct net_device *dev, u8 tc);
7018af3c33fSJeff Kirsher #endif
702dee1ad47SJeff Kirsher extern void ixgbe_tx_ctxtdesc(struct ixgbe_ring *, u32, u32, u32, u32);
703dee1ad47SJeff Kirsher extern void ixgbe_do_reset(struct net_device *netdev);
7041210982bSDon Skidmore #ifdef CONFIG_IXGBE_HWMON
7053ca8bc6dSDon Skidmore extern void ixgbe_sysfs_exit(struct ixgbe_adapter *adapter);
7063ca8bc6dSDon Skidmore extern int ixgbe_sysfs_init(struct ixgbe_adapter *adapter);
7071210982bSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */
708dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE
709dee1ad47SJeff Kirsher extern void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter);
710fd0db0edSAlexander Duyck extern int ixgbe_fso(struct ixgbe_ring *tx_ring,
711fd0db0edSAlexander Duyck 		     struct ixgbe_tx_buffer *first,
712244e27adSAlexander Duyck 		     u8 *hdr_len);
713dee1ad47SJeff Kirsher extern int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter,
714dee1ad47SJeff Kirsher 			  union ixgbe_adv_rx_desc *rx_desc,
715f56e0cb1SAlexander Duyck 			  struct sk_buff *skb);
716dee1ad47SJeff Kirsher extern int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid,
717dee1ad47SJeff Kirsher                               struct scatterlist *sgl, unsigned int sgc);
718dee1ad47SJeff Kirsher extern int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid,
719dee1ad47SJeff Kirsher 				 struct scatterlist *sgl, unsigned int sgc);
720dee1ad47SJeff Kirsher extern int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid);
7217c8ae65aSAlexander Duyck extern int ixgbe_setup_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
7227c8ae65aSAlexander Duyck extern void ixgbe_free_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
723dee1ad47SJeff Kirsher extern int ixgbe_fcoe_enable(struct net_device *netdev);
724dee1ad47SJeff Kirsher extern int ixgbe_fcoe_disable(struct net_device *netdev);
725dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCB
726dee1ad47SJeff Kirsher extern u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter);
727dee1ad47SJeff Kirsher extern u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up);
728dee1ad47SJeff Kirsher #endif /* CONFIG_IXGBE_DCB */
729dee1ad47SJeff Kirsher extern int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type);
730ea81875aSNeerav Parikh extern int ixgbe_fcoe_get_hbainfo(struct net_device *netdev,
731ea81875aSNeerav Parikh 				  struct netdev_fcoe_hbainfo *info);
732800bd607SAlexander Duyck extern u8 ixgbe_fcoe_get_tc(struct ixgbe_adapter *adapter);
733dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */
73400949167SCatherine Sullivan #ifdef CONFIG_DEBUG_FS
73500949167SCatherine Sullivan extern void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter);
73600949167SCatherine Sullivan extern void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter);
73700949167SCatherine Sullivan extern void ixgbe_dbg_init(void);
73800949167SCatherine Sullivan extern void ixgbe_dbg_exit(void);
73900949167SCatherine Sullivan #endif /* CONFIG_DEBUG_FS */
740b2d96e0aSAlexander Duyck static inline struct netdev_queue *txring_txq(const struct ixgbe_ring *ring)
741b2d96e0aSAlexander Duyck {
742b2d96e0aSAlexander Duyck 	return netdev_get_tx_queue(ring->netdev, ring->queue_index);
743b2d96e0aSAlexander Duyck }
744b2d96e0aSAlexander Duyck 
7453a6a4edaSJacob Keller #ifdef CONFIG_IXGBE_PTP
7463a6a4edaSJacob Keller extern void ixgbe_ptp_init(struct ixgbe_adapter *adapter);
7473a6a4edaSJacob Keller extern void ixgbe_ptp_stop(struct ixgbe_adapter *adapter);
7483a6a4edaSJacob Keller extern void ixgbe_ptp_overflow_check(struct ixgbe_adapter *adapter);
7493a6a4edaSJacob Keller extern void ixgbe_ptp_tx_hwtstamp(struct ixgbe_q_vector *q_vector,
7503a6a4edaSJacob Keller 				  struct sk_buff *skb);
7513a6a4edaSJacob Keller extern void ixgbe_ptp_rx_hwtstamp(struct ixgbe_q_vector *q_vector,
7521d1a79b5SJacob Keller 				  union ixgbe_adv_rx_desc *rx_desc,
7533a6a4edaSJacob Keller 				  struct sk_buff *skb);
7543a6a4edaSJacob Keller extern int ixgbe_ptp_hwtstamp_ioctl(struct ixgbe_adapter *adapter,
7553a6a4edaSJacob Keller 				    struct ifreq *ifr, int cmd);
7563a6a4edaSJacob Keller extern void ixgbe_ptp_start_cyclecounter(struct ixgbe_adapter *adapter);
7571a71ab24SJacob Keller extern void ixgbe_ptp_reset(struct ixgbe_adapter *adapter);
758681ae1adSJacob E Keller extern void ixgbe_ptp_check_pps_event(struct ixgbe_adapter *adapter, u32 eicr);
7593a6a4edaSJacob Keller #endif /* CONFIG_IXGBE_PTP */
7603a6a4edaSJacob Keller 
761dee1ad47SJeff Kirsher #endif /* _IXGBE_H_ */
762