1ae06c70bSJeff Kirsher /* SPDX-License-Identifier: GPL-2.0 */ 251dce24bSJeff Kirsher /* Copyright(c) 1999 - 2018 Intel Corporation. */ 3dee1ad47SJeff Kirsher 4dee1ad47SJeff Kirsher #ifndef _IXGBE_H_ 5dee1ad47SJeff Kirsher #define _IXGBE_H_ 6dee1ad47SJeff Kirsher 7dee1ad47SJeff Kirsher #include <linux/bitops.h> 8dee1ad47SJeff Kirsher #include <linux/types.h> 9dee1ad47SJeff Kirsher #include <linux/pci.h> 10dee1ad47SJeff Kirsher #include <linux/netdevice.h> 11dee1ad47SJeff Kirsher #include <linux/cpumask.h> 12dee1ad47SJeff Kirsher #include <linux/aer.h> 13dee1ad47SJeff Kirsher #include <linux/if_vlan.h> 146cb562d6SJacob Keller #include <linux/jiffies.h> 158fa10ef0SSteve Douthit #include <linux/phy.h> 16dee1ad47SJeff Kirsher 1774d23cc7SRichard Cochran #include <linux/timecounter.h> 183a6a4edaSJacob Keller #include <linux/net_tstamp.h> 193a6a4edaSJacob Keller #include <linux/ptp_clock_kernel.h> 203a6a4edaSJacob Keller 21dee1ad47SJeff Kirsher #include "ixgbe_type.h" 22dee1ad47SJeff Kirsher #include "ixgbe_common.h" 23dee1ad47SJeff Kirsher #include "ixgbe_dcb.h" 24ee58c114SJavier Martinez Canillas #if IS_ENABLED(CONFIG_FCOE) 25dee1ad47SJeff Kirsher #define IXGBE_FCOE 26dee1ad47SJeff Kirsher #include "ixgbe_fcoe.h" 27ee58c114SJavier Martinez Canillas #endif /* IS_ENABLED(CONFIG_FCOE) */ 28dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCA 29dee1ad47SJeff Kirsher #include <linux/dca.h> 30dee1ad47SJeff Kirsher #endif 318bbbc5e9SShannon Nelson #include "ixgbe_ipsec.h" 32dee1ad47SJeff Kirsher 3399ffc5adSJesper Dangaard Brouer #include <net/xdp.h> 345a85e737SEliezer Tamir 35dee1ad47SJeff Kirsher /* common prefix used by pr_<> macros */ 36dee1ad47SJeff Kirsher #undef pr_fmt 37dee1ad47SJeff Kirsher #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 38dee1ad47SJeff Kirsher 39dee1ad47SJeff Kirsher /* TX/RX descriptor defines */ 40dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_TXD 512 4159224555SAlexander Duyck #define IXGBE_DEFAULT_TX_WORK 256 42dee1ad47SJeff Kirsher #define IXGBE_MAX_TXD 4096 43dee1ad47SJeff Kirsher #define IXGBE_MIN_TXD 64 44dee1ad47SJeff Kirsher 45fb44519dSAnton Blanchard #if (PAGE_SIZE < 8192) 46dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_RXD 512 47fb44519dSAnton Blanchard #else 48fb44519dSAnton Blanchard #define IXGBE_DEFAULT_RXD 128 49fb44519dSAnton Blanchard #endif 50dee1ad47SJeff Kirsher #define IXGBE_MAX_RXD 4096 51dee1ad47SJeff Kirsher #define IXGBE_MIN_RXD 64 52dee1ad47SJeff Kirsher 535b7f000fSDon Skidmore #define IXGBE_ETH_P_LLDP 0x88CC 545b7f000fSDon Skidmore 55dee1ad47SJeff Kirsher /* flow control */ 56dee1ad47SJeff Kirsher #define IXGBE_MIN_FCRTL 0x40 57dee1ad47SJeff Kirsher #define IXGBE_MAX_FCRTL 0x7FF80 58dee1ad47SJeff Kirsher #define IXGBE_MIN_FCRTH 0x600 59dee1ad47SJeff Kirsher #define IXGBE_MAX_FCRTH 0x7FFF0 60dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_FCPAUSE 0xFFFF 61dee1ad47SJeff Kirsher #define IXGBE_MIN_FCPAUSE 0 62dee1ad47SJeff Kirsher #define IXGBE_MAX_FCPAUSE 0xFFFF 63dee1ad47SJeff Kirsher 64dee1ad47SJeff Kirsher /* Supported Rx Buffer Sizes */ 65252562c2SAlexander Duyck #define IXGBE_RXBUFFER_256 256 /* Used for skb receive header */ 66541ea69aSAlexander Duyck #define IXGBE_RXBUFFER_1536 1536 6709816fbeSAlexander Duyck #define IXGBE_RXBUFFER_2K 2048 6809816fbeSAlexander Duyck #define IXGBE_RXBUFFER_3K 3072 6909816fbeSAlexander Duyck #define IXGBE_RXBUFFER_4K 4096 70dee1ad47SJeff Kirsher #define IXGBE_MAX_RXBUFFER 16384 /* largest size for a single descriptor */ 71dee1ad47SJeff Kirsher 72541ea69aSAlexander Duyck /* Attempt to maximize the headroom available for incoming frames. We 73541ea69aSAlexander Duyck * use a 2K buffer for receives and need 1536/1534 to store the data for 74541ea69aSAlexander Duyck * the frame. This leaves us with 512 bytes of room. From that we need 75541ea69aSAlexander Duyck * to deduct the space needed for the shared info and the padding needed 76541ea69aSAlexander Duyck * to IP align the frame. 77541ea69aSAlexander Duyck * 78541ea69aSAlexander Duyck * Note: For cache line sizes 256 or larger this value is going to end 79541ea69aSAlexander Duyck * up negative. In these cases we should fall back to the 3K 80541ea69aSAlexander Duyck * buffers. 81541ea69aSAlexander Duyck */ 822de6aa3aSAlexander Duyck #if (PAGE_SIZE < 8192) 83541ea69aSAlexander Duyck #define IXGBE_MAX_2K_FRAME_BUILD_SKB (IXGBE_RXBUFFER_1536 - NET_IP_ALIGN) 84541ea69aSAlexander Duyck #define IXGBE_2K_TOO_SMALL_WITH_PADDING \ 85541ea69aSAlexander Duyck ((NET_SKB_PAD + IXGBE_RXBUFFER_1536) > SKB_WITH_OVERHEAD(IXGBE_RXBUFFER_2K)) 86541ea69aSAlexander Duyck 87541ea69aSAlexander Duyck static inline int ixgbe_compute_pad(int rx_buf_len) 88541ea69aSAlexander Duyck { 89541ea69aSAlexander Duyck int page_size, pad_size; 90541ea69aSAlexander Duyck 91541ea69aSAlexander Duyck page_size = ALIGN(rx_buf_len, PAGE_SIZE / 2); 92541ea69aSAlexander Duyck pad_size = SKB_WITH_OVERHEAD(page_size) - rx_buf_len; 93541ea69aSAlexander Duyck 94541ea69aSAlexander Duyck return pad_size; 95541ea69aSAlexander Duyck } 96541ea69aSAlexander Duyck 97541ea69aSAlexander Duyck static inline int ixgbe_skb_pad(void) 98541ea69aSAlexander Duyck { 99541ea69aSAlexander Duyck int rx_buf_len; 100541ea69aSAlexander Duyck 101541ea69aSAlexander Duyck /* If a 2K buffer cannot handle a standard Ethernet frame then 102541ea69aSAlexander Duyck * optimize padding for a 3K buffer instead of a 1.5K buffer. 103541ea69aSAlexander Duyck * 104541ea69aSAlexander Duyck * For a 3K buffer we need to add enough padding to allow for 105541ea69aSAlexander Duyck * tailroom due to NET_IP_ALIGN possibly shifting us out of 106541ea69aSAlexander Duyck * cache-line alignment. 107541ea69aSAlexander Duyck */ 108541ea69aSAlexander Duyck if (IXGBE_2K_TOO_SMALL_WITH_PADDING) 109541ea69aSAlexander Duyck rx_buf_len = IXGBE_RXBUFFER_3K + SKB_DATA_ALIGN(NET_IP_ALIGN); 110541ea69aSAlexander Duyck else 111541ea69aSAlexander Duyck rx_buf_len = IXGBE_RXBUFFER_1536; 112541ea69aSAlexander Duyck 113541ea69aSAlexander Duyck /* if needed make room for NET_IP_ALIGN */ 114541ea69aSAlexander Duyck rx_buf_len -= NET_IP_ALIGN; 115541ea69aSAlexander Duyck 116541ea69aSAlexander Duyck return ixgbe_compute_pad(rx_buf_len); 117541ea69aSAlexander Duyck } 118541ea69aSAlexander Duyck 119541ea69aSAlexander Duyck #define IXGBE_SKB_PAD ixgbe_skb_pad() 1202de6aa3aSAlexander Duyck #else 121541ea69aSAlexander Duyck #define IXGBE_SKB_PAD (NET_SKB_PAD + NET_IP_ALIGN) 1222de6aa3aSAlexander Duyck #endif 1232de6aa3aSAlexander Duyck 124dee1ad47SJeff Kirsher /* 125252562c2SAlexander Duyck * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we 126252562c2SAlexander Duyck * reserve 64 more, and skb_shared_info adds an additional 320 bytes more, 127252562c2SAlexander Duyck * this adds up to 448 bytes of extra data. 128252562c2SAlexander Duyck * 129252562c2SAlexander Duyck * Since netdev_alloc_skb now allocates a page fragment we can use a value 130252562c2SAlexander Duyck * of 256 and the resultant skb will have a truesize of 960 or less. 131dee1ad47SJeff Kirsher */ 132252562c2SAlexander Duyck #define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_256 133dee1ad47SJeff Kirsher 134dee1ad47SJeff Kirsher /* How many Rx Buffers do we bundle into one write to the hardware ? */ 135dee1ad47SJeff Kirsher #define IXGBE_RX_BUFFER_WRITE 16 /* Must be power of 2 */ 136dee1ad47SJeff Kirsher 137f3213d93SAlexander Duyck #define IXGBE_RX_DMA_ATTR \ 138f3213d93SAlexander Duyck (DMA_ATTR_SKIP_CPU_SYNC | DMA_ATTR_WEAK_ORDERING) 139f3213d93SAlexander Duyck 140472148c3SAlexander Duyck enum ixgbe_tx_flags { 141472148c3SAlexander Duyck /* cmd_type flags */ 142472148c3SAlexander Duyck IXGBE_TX_FLAGS_HW_VLAN = 0x01, 143472148c3SAlexander Duyck IXGBE_TX_FLAGS_TSO = 0x02, 144472148c3SAlexander Duyck IXGBE_TX_FLAGS_TSTAMP = 0x04, 145472148c3SAlexander Duyck 146472148c3SAlexander Duyck /* olinfo flags */ 147472148c3SAlexander Duyck IXGBE_TX_FLAGS_CC = 0x08, 148472148c3SAlexander Duyck IXGBE_TX_FLAGS_IPV4 = 0x10, 149472148c3SAlexander Duyck IXGBE_TX_FLAGS_CSUM = 0x20, 15059259470SShannon Nelson IXGBE_TX_FLAGS_IPSEC = 0x40, 151472148c3SAlexander Duyck 152472148c3SAlexander Duyck /* software defined flags */ 15359259470SShannon Nelson IXGBE_TX_FLAGS_SW_VLAN = 0x80, 15459259470SShannon Nelson IXGBE_TX_FLAGS_FCOE = 0x100, 155472148c3SAlexander Duyck }; 156472148c3SAlexander Duyck 157472148c3SAlexander Duyck /* VLAN info */ 158dee1ad47SJeff Kirsher #define IXGBE_TX_FLAGS_VLAN_MASK 0xffff0000 15966f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_VLAN_PRIO_MASK 0xe0000000 16066f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT 29 161dee1ad47SJeff Kirsher #define IXGBE_TX_FLAGS_VLAN_SHIFT 16 162dee1ad47SJeff Kirsher 163dee1ad47SJeff Kirsher #define IXGBE_MAX_VF_MC_ENTRIES 30 164dee1ad47SJeff Kirsher #define IXGBE_MAX_VF_FUNCTIONS 64 165dee1ad47SJeff Kirsher #define IXGBE_MAX_VFTA_ENTRIES 128 166dee1ad47SJeff Kirsher #define MAX_EMULATION_MAC_ADDRS 16 167dee1ad47SJeff Kirsher #define IXGBE_MAX_PF_MACVLANS 15 1681d9c0bfdSAlexander Duyck #define VMDQ_P(p) ((p) + adapter->ring_feature[RING_F_VMDQ].offset) 16983c61fa9SGreg Rose #define IXGBE_82599_VF_DEVICE_ID 0x10ED 17083c61fa9SGreg Rose #define IXGBE_X540_VF_DEVICE_ID 0x1515 171dee1ad47SJeff Kirsher 172dee1ad47SJeff Kirsher struct vf_data_storage { 173988d1307SMark Rustad struct pci_dev *vfdev; 174dee1ad47SJeff Kirsher unsigned char vf_mac_addresses[ETH_ALEN]; 175dee1ad47SJeff Kirsher u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES]; 176dee1ad47SJeff Kirsher u16 num_vf_mc_hashes; 177dee1ad47SJeff Kirsher bool clear_to_send; 178dee1ad47SJeff Kirsher bool pf_set_mac; 179dee1ad47SJeff Kirsher u16 pf_vlan; /* When set, guest VLAN config not allowed. */ 180dee1ad47SJeff Kirsher u16 pf_qos; 181dee1ad47SJeff Kirsher u16 tx_rate; 182de4c7f65SGreg Rose u8 spoofchk_enabled; 183e65ce0d3SVlad Zolotarov bool rss_query_enabled; 18454011e4dSHiroshi Shimamoto u8 trusted; 1858443c1a4SHiroshi Shimamoto int xcast_mode; 186374c65d6SAlexander Duyck unsigned int vf_api; 187dee1ad47SJeff Kirsher }; 188dee1ad47SJeff Kirsher 1898443c1a4SHiroshi Shimamoto enum ixgbevf_xcast_modes { 1908443c1a4SHiroshi Shimamoto IXGBEVF_XCAST_MODE_NONE = 0, 1918443c1a4SHiroshi Shimamoto IXGBEVF_XCAST_MODE_MULTI, 1928443c1a4SHiroshi Shimamoto IXGBEVF_XCAST_MODE_ALLMULTI, 19307eea570SDon Skidmore IXGBEVF_XCAST_MODE_PROMISC, 1948443c1a4SHiroshi Shimamoto }; 1958443c1a4SHiroshi Shimamoto 196dee1ad47SJeff Kirsher struct vf_macvlans { 197dee1ad47SJeff Kirsher struct list_head l; 198dee1ad47SJeff Kirsher int vf; 199dee1ad47SJeff Kirsher bool free; 200dee1ad47SJeff Kirsher bool is_macvlan; 201dee1ad47SJeff Kirsher u8 vf_macvlan[ETH_ALEN]; 202dee1ad47SJeff Kirsher }; 203dee1ad47SJeff Kirsher 204dee1ad47SJeff Kirsher #define IXGBE_MAX_TXD_PWR 14 205b4f47a48SJacob Keller #define IXGBE_MAX_DATA_PER_TXD (1u << IXGBE_MAX_TXD_PWR) 206dee1ad47SJeff Kirsher 207dee1ad47SJeff Kirsher /* Tx Descriptors needed, worst case */ 208dee1ad47SJeff Kirsher #define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD) 209990a3158SAlexander Duyck #define DESC_NEEDED (MAX_SKB_FRAGS + 4) 210dee1ad47SJeff Kirsher 211dee1ad47SJeff Kirsher /* wrapper around a pointer to a socket buffer, 212dee1ad47SJeff Kirsher * so a DMA handle can be stored along with the buffer */ 213dee1ad47SJeff Kirsher struct ixgbe_tx_buffer { 214d3d00239SAlexander Duyck union ixgbe_adv_tx_desc *next_to_watch; 215dee1ad47SJeff Kirsher unsigned long time_stamp; 21633fdc82fSJohn Fastabend union { 217d3d00239SAlexander Duyck struct sk_buff *skb; 21803993094SJesper Dangaard Brouer struct xdp_frame *xdpf; 21933fdc82fSJohn Fastabend }; 220fd0db0edSAlexander Duyck unsigned int bytecount; 221fd0db0edSAlexander Duyck unsigned short gso_segs; 222244e27adSAlexander Duyck __be16 protocol; 223729739b7SAlexander Duyck DEFINE_DMA_UNMAP_ADDR(dma); 224729739b7SAlexander Duyck DEFINE_DMA_UNMAP_LEN(len); 225fd0db0edSAlexander Duyck u32 tx_flags; 226dee1ad47SJeff Kirsher }; 227dee1ad47SJeff Kirsher 228dee1ad47SJeff Kirsher struct ixgbe_rx_buffer { 229dee1ad47SJeff Kirsher struct sk_buff *skb; 230dee1ad47SJeff Kirsher dma_addr_t dma; 231d0bcacd0SBjörn Töpel union { 232d0bcacd0SBjörn Töpel struct { 233dee1ad47SJeff Kirsher struct page *page; 2341b56cf49SAlexander Duyck __u32 page_offset; 2351b56cf49SAlexander Duyck __u16 pagecnt_bias; 236dee1ad47SJeff Kirsher }; 237d0bcacd0SBjörn Töpel struct { 238d0bcacd0SBjörn Töpel void *addr; 239d0bcacd0SBjörn Töpel u64 handle; 240d0bcacd0SBjörn Töpel }; 241d0bcacd0SBjörn Töpel }; 242d0bcacd0SBjörn Töpel }; 243dee1ad47SJeff Kirsher 244dee1ad47SJeff Kirsher struct ixgbe_queue_stats { 245dee1ad47SJeff Kirsher u64 packets; 246dee1ad47SJeff Kirsher u64 bytes; 247dee1ad47SJeff Kirsher }; 248dee1ad47SJeff Kirsher 249dee1ad47SJeff Kirsher struct ixgbe_tx_queue_stats { 250dee1ad47SJeff Kirsher u64 restart_queue; 251dee1ad47SJeff Kirsher u64 tx_busy; 252dee1ad47SJeff Kirsher u64 tx_done_old; 253dee1ad47SJeff Kirsher }; 254dee1ad47SJeff Kirsher 255dee1ad47SJeff Kirsher struct ixgbe_rx_queue_stats { 256dee1ad47SJeff Kirsher u64 rsc_count; 257dee1ad47SJeff Kirsher u64 rsc_flush; 258dee1ad47SJeff Kirsher u64 non_eop_descs; 25986e23494SJesper Dangaard Brouer u64 alloc_rx_page; 260dee1ad47SJeff Kirsher u64 alloc_rx_page_failed; 261dee1ad47SJeff Kirsher u64 alloc_rx_buff_failed; 2628a0da21bSAlexander Duyck u64 csum_err; 263dee1ad47SJeff Kirsher }; 264dee1ad47SJeff Kirsher 265a9763f3cSMark Rustad #define IXGBE_TS_HDR_LEN 8 266a9763f3cSMark Rustad 267f800326dSAlexander Duyck enum ixgbe_ring_state_t { 2684f4542bfSAlexander Duyck __IXGBE_RX_3K_BUFFER, 2692de6aa3aSAlexander Duyck __IXGBE_RX_BUILD_SKB_ENABLED, 2704f4542bfSAlexander Duyck __IXGBE_RX_RSC_ENABLED, 2714f4542bfSAlexander Duyck __IXGBE_RX_CSUM_UDP_ZERO_ERR, 2724f4542bfSAlexander Duyck __IXGBE_RX_FCOE, 273dee1ad47SJeff Kirsher __IXGBE_TX_FDIR_INIT_DONE, 274fd786b7bSAlexander Duyck __IXGBE_TX_XPS_INIT_DONE, 275dee1ad47SJeff Kirsher __IXGBE_TX_DETECT_HANG, 276dee1ad47SJeff Kirsher __IXGBE_HANG_CHECK_ARMED, 27733fdc82fSJohn Fastabend __IXGBE_TX_XDP_RING, 278024aa580SBjörn Töpel __IXGBE_TX_DISABLED, 279dee1ad47SJeff Kirsher }; 280dee1ad47SJeff Kirsher 2812de6aa3aSAlexander Duyck #define ring_uses_build_skb(ring) \ 2822de6aa3aSAlexander Duyck test_bit(__IXGBE_RX_BUILD_SKB_ENABLED, &(ring)->state) 2832de6aa3aSAlexander Duyck 2842a47fa45SJohn Fastabend struct ixgbe_fwd_adapter { 2852a47fa45SJohn Fastabend unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)]; 2862a47fa45SJohn Fastabend struct net_device *netdev; 2872a47fa45SJohn Fastabend unsigned int tx_base_queue; 2882a47fa45SJohn Fastabend unsigned int rx_base_queue; 2892a47fa45SJohn Fastabend int pool; 2902a47fa45SJohn Fastabend }; 2912a47fa45SJohn Fastabend 292dee1ad47SJeff Kirsher #define check_for_tx_hang(ring) \ 293dee1ad47SJeff Kirsher test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state) 294dee1ad47SJeff Kirsher #define set_check_for_tx_hang(ring) \ 295dee1ad47SJeff Kirsher set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state) 296dee1ad47SJeff Kirsher #define clear_check_for_tx_hang(ring) \ 297dee1ad47SJeff Kirsher clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state) 298dee1ad47SJeff Kirsher #define ring_is_rsc_enabled(ring) \ 299dee1ad47SJeff Kirsher test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state) 300dee1ad47SJeff Kirsher #define set_ring_rsc_enabled(ring) \ 301dee1ad47SJeff Kirsher set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state) 302dee1ad47SJeff Kirsher #define clear_ring_rsc_enabled(ring) \ 303dee1ad47SJeff Kirsher clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state) 30433fdc82fSJohn Fastabend #define ring_is_xdp(ring) \ 30533fdc82fSJohn Fastabend test_bit(__IXGBE_TX_XDP_RING, &(ring)->state) 30633fdc82fSJohn Fastabend #define set_ring_xdp(ring) \ 30733fdc82fSJohn Fastabend set_bit(__IXGBE_TX_XDP_RING, &(ring)->state) 30833fdc82fSJohn Fastabend #define clear_ring_xdp(ring) \ 30933fdc82fSJohn Fastabend clear_bit(__IXGBE_TX_XDP_RING, &(ring)->state) 310dee1ad47SJeff Kirsher struct ixgbe_ring { 311efe3d3c8SAlexander Duyck struct ixgbe_ring *next; /* pointer to next ring in q_vector */ 312d3ee4294SAlexander Duyck struct ixgbe_q_vector *q_vector; /* backpointer to host q_vector */ 313dee1ad47SJeff Kirsher struct net_device *netdev; /* netdev ring belongs to */ 31492470808SJohn Fastabend struct bpf_prog *xdp_prog; 315d3ee4294SAlexander Duyck struct device *dev; /* device for DMA mapping */ 316d3ee4294SAlexander Duyck void *desc; /* descriptor ring memory */ 317dee1ad47SJeff Kirsher union { 318dee1ad47SJeff Kirsher struct ixgbe_tx_buffer *tx_buffer_info; 319dee1ad47SJeff Kirsher struct ixgbe_rx_buffer *rx_buffer_info; 320dee1ad47SJeff Kirsher }; 321dee1ad47SJeff Kirsher unsigned long state; 322dee1ad47SJeff Kirsher u8 __iomem *tail; 323d3ee4294SAlexander Duyck dma_addr_t dma; /* phys. address of descriptor ring */ 324d3ee4294SAlexander Duyck unsigned int size; /* length in bytes */ 325dee1ad47SJeff Kirsher 326dee1ad47SJeff Kirsher u16 count; /* amount of descriptors */ 327dee1ad47SJeff Kirsher 328dee1ad47SJeff Kirsher u8 queue_index; /* needed for multiqueue queue management */ 329dee1ad47SJeff Kirsher u8 reg_idx; /* holds the special value that gets 330dee1ad47SJeff Kirsher * the hardware register offset 331dee1ad47SJeff Kirsher * associated with this ring, which is 332dee1ad47SJeff Kirsher * different for DCB and RSS modes 333dee1ad47SJeff Kirsher */ 334d3ee4294SAlexander Duyck u16 next_to_use; 335d3ee4294SAlexander Duyck u16 next_to_clean; 336d3ee4294SAlexander Duyck 337a9763f3cSMark Rustad unsigned long last_rx_timestamp; 338a9763f3cSMark Rustad 339f800326dSAlexander Duyck union { 340d3ee4294SAlexander Duyck u16 next_to_alloc; 341f800326dSAlexander Duyck struct { 342dee1ad47SJeff Kirsher u8 atr_sample_rate; 343dee1ad47SJeff Kirsher u8 atr_count; 344f800326dSAlexander Duyck }; 345f800326dSAlexander Duyck }; 346dee1ad47SJeff Kirsher 347dee1ad47SJeff Kirsher u8 dcb_tc; 348dee1ad47SJeff Kirsher struct ixgbe_queue_stats stats; 349dee1ad47SJeff Kirsher struct u64_stats_sync syncp; 350dee1ad47SJeff Kirsher union { 351dee1ad47SJeff Kirsher struct ixgbe_tx_queue_stats tx_stats; 352dee1ad47SJeff Kirsher struct ixgbe_rx_queue_stats rx_stats; 353dee1ad47SJeff Kirsher }; 35499ffc5adSJesper Dangaard Brouer struct xdp_rxq_info xdp_rxq; 355d0bcacd0SBjörn Töpel struct xdp_umem *xsk_umem; 356d0bcacd0SBjörn Töpel struct zero_copy_allocator zca; /* ZC allocator anchor */ 357d0bcacd0SBjörn Töpel u16 ring_idx; /* {rx,tx,xdp}_ring back reference idx */ 358d0bcacd0SBjörn Töpel u16 rx_buf_len; 359dee1ad47SJeff Kirsher } ____cacheline_internodealigned_in_smp; 360dee1ad47SJeff Kirsher 361dee1ad47SJeff Kirsher enum ixgbe_ring_f_enum { 362dee1ad47SJeff Kirsher RING_F_NONE = 0, 363dee1ad47SJeff Kirsher RING_F_VMDQ, /* SR-IOV uses the same ring feature */ 364dee1ad47SJeff Kirsher RING_F_RSS, 365dee1ad47SJeff Kirsher RING_F_FDIR, 366dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE 367dee1ad47SJeff Kirsher RING_F_FCOE, 368dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */ 369dee1ad47SJeff Kirsher 370dee1ad47SJeff Kirsher RING_F_ARRAY_SIZE /* must be last in enum set */ 371dee1ad47SJeff Kirsher }; 372dee1ad47SJeff Kirsher 373dee1ad47SJeff Kirsher #define IXGBE_MAX_RSS_INDICES 16 374e9ee3238SEmil Tantilov #define IXGBE_MAX_RSS_INDICES_X550 63 375dee1ad47SJeff Kirsher #define IXGBE_MAX_VMDQ_INDICES 64 376d3cb9869SAlexander Duyck #define IXGBE_MAX_FDIR_INDICES 63 /* based on q_vector limit */ 377dee1ad47SJeff Kirsher #define IXGBE_MAX_FCOE_INDICES 8 378d3cb9869SAlexander Duyck #define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1) 379d3cb9869SAlexander Duyck #define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1) 38033fdc82fSJohn Fastabend #define MAX_XDP_QUEUES (IXGBE_MAX_FDIR_INDICES + 1) 3812a47fa45SJohn Fastabend #define IXGBE_MAX_L2A_QUEUES 4 3822a47fa45SJohn Fastabend #define IXGBE_BAD_L2A_QUEUE 3 3834e039c16SAlexander Duyck #define IXGBE_MAX_MACVLANS 63 3842a47fa45SJohn Fastabend 385dee1ad47SJeff Kirsher struct ixgbe_ring_feature { 386c087663eSAlexander Duyck u16 limit; /* upper limit on feature indices */ 387c087663eSAlexander Duyck u16 indices; /* current value of indices */ 388e4b317e9SAlexander Duyck u16 mask; /* Mask used for feature to ring mapping */ 389e4b317e9SAlexander Duyck u16 offset; /* offset to start of feature */ 390dee1ad47SJeff Kirsher } ____cacheline_internodealigned_in_smp; 391dee1ad47SJeff Kirsher 39273079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_8Q_MASK 0x78 39373079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_4Q_MASK 0x7C 39473079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_2Q_MASK 0x7E 39573079ea0SAlexander Duyck 396f800326dSAlexander Duyck /* 397f800326dSAlexander Duyck * FCoE requires that all Rx buffers be over 2200 bytes in length. Since 398f800326dSAlexander Duyck * this is twice the size of a half page we need to double the page order 399f800326dSAlexander Duyck * for FCoE enabled Rx queues. 400f800326dSAlexander Duyck */ 40109816fbeSAlexander Duyck static inline unsigned int ixgbe_rx_bufsz(struct ixgbe_ring *ring) 40209816fbeSAlexander Duyck { 4034f4542bfSAlexander Duyck if (test_bit(__IXGBE_RX_3K_BUFFER, &ring->state)) 4044f4542bfSAlexander Duyck return IXGBE_RXBUFFER_3K; 4052de6aa3aSAlexander Duyck #if (PAGE_SIZE < 8192) 4062de6aa3aSAlexander Duyck if (ring_uses_build_skb(ring)) 407541ea69aSAlexander Duyck return IXGBE_MAX_2K_FRAME_BUILD_SKB; 4082de6aa3aSAlexander Duyck #endif 40909816fbeSAlexander Duyck return IXGBE_RXBUFFER_2K; 41009816fbeSAlexander Duyck } 41109816fbeSAlexander Duyck 412f800326dSAlexander Duyck static inline unsigned int ixgbe_rx_pg_order(struct ixgbe_ring *ring) 413f800326dSAlexander Duyck { 4144f4542bfSAlexander Duyck #if (PAGE_SIZE < 8192) 4154f4542bfSAlexander Duyck if (test_bit(__IXGBE_RX_3K_BUFFER, &ring->state)) 4164f4542bfSAlexander Duyck return 1; 417f800326dSAlexander Duyck #endif 41809816fbeSAlexander Duyck return 0; 41909816fbeSAlexander Duyck } 420f800326dSAlexander Duyck #define ixgbe_rx_pg_size(_ring) (PAGE_SIZE << ixgbe_rx_pg_order(_ring)) 421f800326dSAlexander Duyck 422b4ded832SAlexander Duyck #define IXGBE_ITR_ADAPTIVE_MIN_INC 2 423b4ded832SAlexander Duyck #define IXGBE_ITR_ADAPTIVE_MIN_USECS 10 424b4ded832SAlexander Duyck #define IXGBE_ITR_ADAPTIVE_MAX_USECS 126 425b4ded832SAlexander Duyck #define IXGBE_ITR_ADAPTIVE_LATENCY 0x80 426b4ded832SAlexander Duyck #define IXGBE_ITR_ADAPTIVE_BULK 0x00 427b4ded832SAlexander Duyck 428dee1ad47SJeff Kirsher struct ixgbe_ring_container { 429efe3d3c8SAlexander Duyck struct ixgbe_ring *ring; /* pointer to linked list of rings */ 430b4ded832SAlexander Duyck unsigned long next_update; /* jiffies value of last update */ 431dee1ad47SJeff Kirsher unsigned int total_bytes; /* total bytes processed this int */ 432dee1ad47SJeff Kirsher unsigned int total_packets; /* total packets processed this int */ 433dee1ad47SJeff Kirsher u16 work_limit; /* total work allowed per interrupt */ 434dee1ad47SJeff Kirsher u8 count; /* total number of rings in vector */ 435dee1ad47SJeff Kirsher u8 itr; /* current ITR setting for ring */ 436dee1ad47SJeff Kirsher }; 437dee1ad47SJeff Kirsher 438a557928eSAlexander Duyck /* iterator for handling rings in ring container */ 439a557928eSAlexander Duyck #define ixgbe_for_each_ring(pos, head) \ 440a557928eSAlexander Duyck for (pos = (head).ring; pos != NULL; pos = pos->next) 441a557928eSAlexander Duyck 442dee1ad47SJeff Kirsher #define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \ 443dee1ad47SJeff Kirsher ? 8 : 1) 444dee1ad47SJeff Kirsher #define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS 445dee1ad47SJeff Kirsher 44649c7ffbeSAlexander Duyck /* MAX_Q_VECTORS of these are allocated, 447dee1ad47SJeff Kirsher * but we only use one per queue-specific vector. 448dee1ad47SJeff Kirsher */ 449dee1ad47SJeff Kirsher struct ixgbe_q_vector { 450dee1ad47SJeff Kirsher struct ixgbe_adapter *adapter; 451dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCA 452dee1ad47SJeff Kirsher int cpu; /* CPU for DCA */ 453dee1ad47SJeff Kirsher #endif 454d5bf4f67SEmil Tantilov u16 v_idx; /* index of q_vector within array, also used for 455d5bf4f67SEmil Tantilov * finding the bit in EICR and friends that 456d5bf4f67SEmil Tantilov * represents the vector for this ring */ 457d5bf4f67SEmil Tantilov u16 itr; /* Interrupt throttle rate written to EITR */ 458dee1ad47SJeff Kirsher struct ixgbe_ring_container rx, tx; 459d5bf4f67SEmil Tantilov 460d5bf4f67SEmil Tantilov struct napi_struct napi; 461de88eeebSAlexander Duyck cpumask_t affinity_mask; 462de88eeebSAlexander Duyck int numa_node; 463de88eeebSAlexander Duyck struct rcu_head rcu; /* to avoid race with update stats on free */ 464dee1ad47SJeff Kirsher char name[IFNAMSIZ + 9]; 465de88eeebSAlexander Duyck 466de88eeebSAlexander Duyck /* for dynamic allocation of rings associated with this q_vector */ 467de88eeebSAlexander Duyck struct ixgbe_ring ring[0] ____cacheline_internodealigned_in_smp; 468dee1ad47SJeff Kirsher }; 469adc81090SAlexander Duyck 4703ca8bc6dSDon Skidmore #ifdef CONFIG_IXGBE_HWMON 4713ca8bc6dSDon Skidmore 4723ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_LOC 0 4733ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_TEMP 1 4743ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_CAUTION 2 4753ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_MAX 3 4763ca8bc6dSDon Skidmore 4773ca8bc6dSDon Skidmore struct hwmon_attr { 4783ca8bc6dSDon Skidmore struct device_attribute dev_attr; 4793ca8bc6dSDon Skidmore struct ixgbe_hw *hw; 4803ca8bc6dSDon Skidmore struct ixgbe_thermal_diode_data *sensor; 4813ca8bc6dSDon Skidmore char name[12]; 4823ca8bc6dSDon Skidmore }; 4833ca8bc6dSDon Skidmore 4843ca8bc6dSDon Skidmore struct hwmon_buff { 48503b77d81SGuenter Roeck struct attribute_group group; 48603b77d81SGuenter Roeck const struct attribute_group *groups[2]; 48703b77d81SGuenter Roeck struct attribute *attrs[IXGBE_MAX_SENSORS * 4 + 1]; 48803b77d81SGuenter Roeck struct hwmon_attr hwmon_list[IXGBE_MAX_SENSORS * 4]; 4893ca8bc6dSDon Skidmore unsigned int n_hwmon; 4903ca8bc6dSDon Skidmore }; 4913ca8bc6dSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */ 492dee1ad47SJeff Kirsher 493d5bf4f67SEmil Tantilov /* 494d5bf4f67SEmil Tantilov * microsecond values for various ITR rates shifted by 2 to fit itr register 495d5bf4f67SEmil Tantilov * with the first 3 bits reserved 0 496dee1ad47SJeff Kirsher */ 497d5bf4f67SEmil Tantilov #define IXGBE_MIN_RSC_ITR 24 498d5bf4f67SEmil Tantilov #define IXGBE_100K_ITR 40 499d5bf4f67SEmil Tantilov #define IXGBE_20K_ITR 200 5008ac34f10SAlexander Duyck #define IXGBE_12K_ITR 336 501dee1ad47SJeff Kirsher 502f56e0cb1SAlexander Duyck /* ixgbe_test_staterr - tests bits in Rx descriptor status and error fields */ 503f56e0cb1SAlexander Duyck static inline __le32 ixgbe_test_staterr(union ixgbe_adv_rx_desc *rx_desc, 504f56e0cb1SAlexander Duyck const u32 stat_err_bits) 505f56e0cb1SAlexander Duyck { 506f56e0cb1SAlexander Duyck return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits); 507f56e0cb1SAlexander Duyck } 508f56e0cb1SAlexander Duyck 509dee1ad47SJeff Kirsher static inline u16 ixgbe_desc_unused(struct ixgbe_ring *ring) 510dee1ad47SJeff Kirsher { 511dee1ad47SJeff Kirsher u16 ntc = ring->next_to_clean; 512dee1ad47SJeff Kirsher u16 ntu = ring->next_to_use; 513dee1ad47SJeff Kirsher 514dee1ad47SJeff Kirsher return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1; 515dee1ad47SJeff Kirsher } 516dee1ad47SJeff Kirsher 517e4f74028SAlexander Duyck #define IXGBE_RX_DESC(R, i) \ 518dee1ad47SJeff Kirsher (&(((union ixgbe_adv_rx_desc *)((R)->desc))[i])) 519e4f74028SAlexander Duyck #define IXGBE_TX_DESC(R, i) \ 520dee1ad47SJeff Kirsher (&(((union ixgbe_adv_tx_desc *)((R)->desc))[i])) 521e4f74028SAlexander Duyck #define IXGBE_TX_CTXTDESC(R, i) \ 522dee1ad47SJeff Kirsher (&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i])) 523dee1ad47SJeff Kirsher 524c88887e0SAlexander Duyck #define IXGBE_MAX_JUMBO_FRAME_SIZE 9728 /* Maximum Supported Size 9.5KB */ 525dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE 526dee1ad47SJeff Kirsher /* Use 3K as the baby jumbo frame size for FCoE */ 527dee1ad47SJeff Kirsher #define IXGBE_FCOE_JUMBO_FRAME_SIZE 3072 528dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */ 529dee1ad47SJeff Kirsher 530dee1ad47SJeff Kirsher #define OTHER_VECTOR 1 531dee1ad47SJeff Kirsher #define NON_Q_VECTORS (OTHER_VECTOR) 532dee1ad47SJeff Kirsher 533dee1ad47SJeff Kirsher #define MAX_MSIX_VECTORS_82599 64 53449c7ffbeSAlexander Duyck #define MAX_Q_VECTORS_82599 64 535dee1ad47SJeff Kirsher #define MAX_MSIX_VECTORS_82598 18 53649c7ffbeSAlexander Duyck #define MAX_Q_VECTORS_82598 16 537dee1ad47SJeff Kirsher 5385d7daa35SJacob Keller struct ixgbe_mac_addr { 5395d7daa35SJacob Keller u8 addr[ETH_ALEN]; 540c9f53e63SAlexander Duyck u16 pool; 5415d7daa35SJacob Keller u16 state; /* bitmask */ 5425d7daa35SJacob Keller }; 543c9f53e63SAlexander Duyck 5445d7daa35SJacob Keller #define IXGBE_MAC_STATE_DEFAULT 0x1 5455d7daa35SJacob Keller #define IXGBE_MAC_STATE_MODIFIED 0x2 5465d7daa35SJacob Keller #define IXGBE_MAC_STATE_IN_USE 0x4 5475d7daa35SJacob Keller 54849c7ffbeSAlexander Duyck #define MAX_Q_VECTORS MAX_Q_VECTORS_82599 549dee1ad47SJeff Kirsher #define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599 550dee1ad47SJeff Kirsher 5518f15486dSAlexander Duyck #define MIN_MSIX_Q_VECTORS 1 552dee1ad47SJeff Kirsher #define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS) 553dee1ad47SJeff Kirsher 55446646e61SAlexander Duyck /* default to trying for four seconds */ 55546646e61SAlexander Duyck #define IXGBE_TRY_LINK_TIMEOUT (4 * HZ) 55658e7cd24SMark Rustad #define IXGBE_SFP_POLL_JIFFIES (2 * HZ) /* SFP poll every 2 seconds */ 55746646e61SAlexander Duyck 558dee1ad47SJeff Kirsher /* board specific private data structure */ 559dee1ad47SJeff Kirsher struct ixgbe_adapter { 56046646e61SAlexander Duyck unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)]; 56146646e61SAlexander Duyck /* OS defined structs */ 56246646e61SAlexander Duyck struct net_device *netdev; 56392470808SJohn Fastabend struct bpf_prog *xdp_prog; 56446646e61SAlexander Duyck struct pci_dev *pdev; 5658fa10ef0SSteve Douthit struct mii_bus *mii_bus; 56646646e61SAlexander Duyck 567dee1ad47SJeff Kirsher unsigned long state; 568dee1ad47SJeff Kirsher 569dee1ad47SJeff Kirsher /* Some features need tri-state capability, 570dee1ad47SJeff Kirsher * thus the additional *_CAPABLE flags. 571dee1ad47SJeff Kirsher */ 572dee1ad47SJeff Kirsher u32 flags; 573b4f47a48SJacob Keller #define IXGBE_FLAG_MSI_ENABLED BIT(1) 574b4f47a48SJacob Keller #define IXGBE_FLAG_MSIX_ENABLED BIT(3) 575b4f47a48SJacob Keller #define IXGBE_FLAG_RX_1BUF_CAPABLE BIT(4) 576b4f47a48SJacob Keller #define IXGBE_FLAG_RX_PS_CAPABLE BIT(5) 577b4f47a48SJacob Keller #define IXGBE_FLAG_RX_PS_ENABLED BIT(6) 578b4f47a48SJacob Keller #define IXGBE_FLAG_DCA_ENABLED BIT(8) 579b4f47a48SJacob Keller #define IXGBE_FLAG_DCA_CAPABLE BIT(9) 580b4f47a48SJacob Keller #define IXGBE_FLAG_IMIR_ENABLED BIT(10) 581b4f47a48SJacob Keller #define IXGBE_FLAG_MQ_CAPABLE BIT(11) 582b4f47a48SJacob Keller #define IXGBE_FLAG_DCB_ENABLED BIT(12) 583b4f47a48SJacob Keller #define IXGBE_FLAG_VMDQ_CAPABLE BIT(13) 584b4f47a48SJacob Keller #define IXGBE_FLAG_VMDQ_ENABLED BIT(14) 585b4f47a48SJacob Keller #define IXGBE_FLAG_FAN_FAIL_CAPABLE BIT(15) 586b4f47a48SJacob Keller #define IXGBE_FLAG_NEED_LINK_UPDATE BIT(16) 587b4f47a48SJacob Keller #define IXGBE_FLAG_NEED_LINK_CONFIG BIT(17) 588b4f47a48SJacob Keller #define IXGBE_FLAG_FDIR_HASH_CAPABLE BIT(18) 589b4f47a48SJacob Keller #define IXGBE_FLAG_FDIR_PERFECT_CAPABLE BIT(19) 590b4f47a48SJacob Keller #define IXGBE_FLAG_FCOE_CAPABLE BIT(20) 591b4f47a48SJacob Keller #define IXGBE_FLAG_FCOE_ENABLED BIT(21) 592b4f47a48SJacob Keller #define IXGBE_FLAG_SRIOV_CAPABLE BIT(22) 593b4f47a48SJacob Keller #define IXGBE_FLAG_SRIOV_ENABLED BIT(23) 59467359c3cSMark Rustad #define IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE BIT(24) 595a9763f3cSMark Rustad #define IXGBE_FLAG_RX_HWTSTAMP_ENABLED BIT(25) 596a9763f3cSMark Rustad #define IXGBE_FLAG_RX_HWTSTAMP_IN_REGISTER BIT(26) 5978829009dSUsha Ketineni #define IXGBE_FLAG_DCB_CAPABLE BIT(27) 598a21d0822SEmil Tantilov #define IXGBE_FLAG_GENEVE_OFFLOAD_CAPABLE BIT(28) 599dee1ad47SJeff Kirsher 600dee1ad47SJeff Kirsher u32 flags2; 601b4f47a48SJacob Keller #define IXGBE_FLAG2_RSC_CAPABLE BIT(0) 602b4f47a48SJacob Keller #define IXGBE_FLAG2_RSC_ENABLED BIT(1) 603b4f47a48SJacob Keller #define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE BIT(2) 604b4f47a48SJacob Keller #define IXGBE_FLAG2_TEMP_SENSOR_EVENT BIT(3) 605b4f47a48SJacob Keller #define IXGBE_FLAG2_SEARCH_FOR_SFP BIT(4) 606b4f47a48SJacob Keller #define IXGBE_FLAG2_SFP_NEEDS_RESET BIT(5) 607b4f47a48SJacob Keller #define IXGBE_FLAG2_FDIR_REQUIRES_REINIT BIT(7) 608b4f47a48SJacob Keller #define IXGBE_FLAG2_RSS_FIELD_IPV4_UDP BIT(8) 609b4f47a48SJacob Keller #define IXGBE_FLAG2_RSS_FIELD_IPV6_UDP BIT(9) 610b4f47a48SJacob Keller #define IXGBE_FLAG2_PTP_PPS_ENABLED BIT(10) 611b4f47a48SJacob Keller #define IXGBE_FLAG2_PHY_INTERRUPT BIT(11) 612a21d0822SEmil Tantilov #define IXGBE_FLAG2_UDP_TUN_REREG_NEEDED BIT(12) 61316369564SAlexander Duyck #define IXGBE_FLAG2_VLAN_PROMISC BIT(13) 614b3eb4e18SMark Rustad #define IXGBE_FLAG2_EEE_CAPABLE BIT(14) 615b3eb4e18SMark Rustad #define IXGBE_FLAG2_EEE_ENABLED BIT(15) 6162de6aa3aSAlexander Duyck #define IXGBE_FLAG2_RX_LEGACY BIT(16) 61734c822e2SShannon Nelson #define IXGBE_FLAG2_IPSEC_ENABLED BIT(17) 6189e4e30ccSShannon Nelson #define IXGBE_FLAG2_VF_IPSEC_ENABLED BIT(18) 61946646e61SAlexander Duyck 62046646e61SAlexander Duyck /* Tx fast path data */ 62146646e61SAlexander Duyck int num_tx_queues; 62246646e61SAlexander Duyck u16 tx_itr_setting; 62346646e61SAlexander Duyck u16 tx_work_limit; 624a8a43fdaSShannon Nelson u64 tx_ipsec; 62546646e61SAlexander Duyck 62646646e61SAlexander Duyck /* Rx fast path data */ 62746646e61SAlexander Duyck int num_rx_queues; 62846646e61SAlexander Duyck u16 rx_itr_setting; 629a8a43fdaSShannon Nelson u64 rx_ipsec; 63046646e61SAlexander Duyck 6319f12df90SAlexander Duyck /* Port number used to identify VXLAN traffic */ 6329f12df90SAlexander Duyck __be16 vxlan_port; 633a21d0822SEmil Tantilov __be16 geneve_port; 6349f12df90SAlexander Duyck 63533fdc82fSJohn Fastabend /* XDP */ 63633fdc82fSJohn Fastabend int num_xdp_queues; 63733fdc82fSJohn Fastabend struct ixgbe_ring *xdp_ring[MAX_XDP_QUEUES]; 638*d49e286dSJan Sokolowski unsigned long *af_xdp_zc_qps; /* tracks AF_XDP ZC enabled rings */ 63933fdc82fSJohn Fastabend 64046646e61SAlexander Duyck /* TX */ 64146646e61SAlexander Duyck struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp; 64246646e61SAlexander Duyck 64346646e61SAlexander Duyck u64 restart_queue; 64446646e61SAlexander Duyck u64 lsc_int; 64546646e61SAlexander Duyck u32 tx_timeout_count; 64646646e61SAlexander Duyck 64746646e61SAlexander Duyck /* RX */ 64846646e61SAlexander Duyck struct ixgbe_ring *rx_ring[MAX_RX_QUEUES]; 64946646e61SAlexander Duyck int num_rx_pools; /* == num_rx_queues in 82598 */ 65046646e61SAlexander Duyck int num_rx_queues_per_pool; /* 1 if 82598, can be many if 82599 */ 65146646e61SAlexander Duyck u64 hw_csum_rx_error; 65246646e61SAlexander Duyck u64 hw_rx_no_dma_resources; 65346646e61SAlexander Duyck u64 rsc_total_count; 65446646e61SAlexander Duyck u64 rsc_total_flush; 65546646e61SAlexander Duyck u64 non_eop_descs; 65686e23494SJesper Dangaard Brouer u32 alloc_rx_page; 65746646e61SAlexander Duyck u32 alloc_rx_page_failed; 65846646e61SAlexander Duyck u32 alloc_rx_buff_failed; 65946646e61SAlexander Duyck 66049c7ffbeSAlexander Duyck struct ixgbe_q_vector *q_vector[MAX_Q_VECTORS]; 661dee1ad47SJeff Kirsher 662dee1ad47SJeff Kirsher /* DCB parameters */ 663dee1ad47SJeff Kirsher struct ieee_pfc *ixgbe_ieee_pfc; 664dee1ad47SJeff Kirsher struct ieee_ets *ixgbe_ieee_ets; 665dee1ad47SJeff Kirsher struct ixgbe_dcb_config dcb_cfg; 666dee1ad47SJeff Kirsher struct ixgbe_dcb_config temp_dcb_cfg; 6670efbf12bSAlexander Duyck u8 hw_tcs; 668dee1ad47SJeff Kirsher u8 dcb_set_bitmap; 669dee1ad47SJeff Kirsher u8 dcbx_cap; 670dee1ad47SJeff Kirsher enum ixgbe_fc_mode last_lfc_mode; 671dee1ad47SJeff Kirsher 67249c7ffbeSAlexander Duyck int num_q_vectors; /* current number of q_vectors for device */ 67349c7ffbeSAlexander Duyck int max_q_vectors; /* true count of q_vectors for device */ 674dee1ad47SJeff Kirsher struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE]; 675dee1ad47SJeff Kirsher struct msix_entry *msix_entries; 676dee1ad47SJeff Kirsher 677dee1ad47SJeff Kirsher u32 test_icr; 678dee1ad47SJeff Kirsher struct ixgbe_ring test_tx_ring; 679dee1ad47SJeff Kirsher struct ixgbe_ring test_rx_ring; 680dee1ad47SJeff Kirsher 681dee1ad47SJeff Kirsher /* structs defined in ixgbe_hw.h */ 682dee1ad47SJeff Kirsher struct ixgbe_hw hw; 683dee1ad47SJeff Kirsher u16 msg_enable; 684dee1ad47SJeff Kirsher struct ixgbe_hw_stats stats; 685dee1ad47SJeff Kirsher 686dee1ad47SJeff Kirsher u64 tx_busy; 687dee1ad47SJeff Kirsher unsigned int tx_ring_count; 68833fdc82fSJohn Fastabend unsigned int xdp_ring_count; 689dee1ad47SJeff Kirsher unsigned int rx_ring_count; 690dee1ad47SJeff Kirsher 691dee1ad47SJeff Kirsher u32 link_speed; 692dee1ad47SJeff Kirsher bool link_up; 69358e7cd24SMark Rustad unsigned long sfp_poll_time; 694dee1ad47SJeff Kirsher unsigned long link_check_timeout; 695dee1ad47SJeff Kirsher 696dee1ad47SJeff Kirsher struct timer_list service_timer; 69746646e61SAlexander Duyck struct work_struct service_task; 69846646e61SAlexander Duyck 69946646e61SAlexander Duyck struct hlist_head fdir_filter_list; 70046646e61SAlexander Duyck unsigned long fdir_overflow; /* number of times ATR was backed off */ 70146646e61SAlexander Duyck union ixgbe_atr_input fdir_mask; 70246646e61SAlexander Duyck int fdir_filter_count; 703dee1ad47SJeff Kirsher u32 fdir_pballoc; 704dee1ad47SJeff Kirsher u32 atr_sample_rate; 705dee1ad47SJeff Kirsher spinlock_t fdir_perfect_lock; 70646646e61SAlexander Duyck 707dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE 708dee1ad47SJeff Kirsher struct ixgbe_fcoe fcoe; 709dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */ 7102a1a091cSMark Rustad u8 __iomem *io_addr; /* Mainly for iounmap use */ 711dee1ad47SJeff Kirsher u32 wol; 71246646e61SAlexander Duyck 713aa2bacb6SDon Skidmore u16 bridge_mode; 714aa2bacb6SDon Skidmore 71573834aecSPaul Greenwalt char eeprom_id[NVM_VER_SIZE]; 716c23f5b6bSEmil Tantilov u16 eeprom_cap; 717dee1ad47SJeff Kirsher 718dee1ad47SJeff Kirsher u32 interrupt_event; 71946646e61SAlexander Duyck u32 led_reg; 720dee1ad47SJeff Kirsher 7213a6a4edaSJacob Keller struct ptp_clock *ptp_clock; 7223a6a4edaSJacob Keller struct ptp_clock_info ptp_caps; 723891dc082SJacob Keller struct work_struct ptp_tx_work; 724891dc082SJacob Keller struct sk_buff *ptp_tx_skb; 72593501d48SJacob Keller struct hwtstamp_config tstamp_config; 726891dc082SJacob Keller unsigned long ptp_tx_start; 7273a6a4edaSJacob Keller unsigned long last_overflow_check; 7286cb562d6SJacob Keller unsigned long last_rx_ptp_check; 729eda183c2SJakub Kicinski unsigned long last_rx_timestamp; 7303a6a4edaSJacob Keller spinlock_t tmreg_lock; 731a9763f3cSMark Rustad struct cyclecounter hw_cc; 732a9763f3cSMark Rustad struct timecounter hw_tc; 7333a6a4edaSJacob Keller u32 base_incval; 734a9763f3cSMark Rustad u32 tx_hwtstamp_timeouts; 7354cc74c01SJacob Keller u32 tx_hwtstamp_skipped; 736a9763f3cSMark Rustad u32 rx_hwtstamp_cleared; 737a9763f3cSMark Rustad void (*ptp_setup_sdp)(struct ixgbe_adapter *); 7383a6a4edaSJacob Keller 739dee1ad47SJeff Kirsher /* SR-IOV */ 740dee1ad47SJeff Kirsher DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS); 741dee1ad47SJeff Kirsher unsigned int num_vfs; 742dee1ad47SJeff Kirsher struct vf_data_storage *vfinfo; 743dee1ad47SJeff Kirsher int vf_rate_link_speed; 744dee1ad47SJeff Kirsher struct vf_macvlans vf_mvs; 745dee1ad47SJeff Kirsher struct vf_macvlans *mv_list; 746dee1ad47SJeff Kirsher 74783c61fa9SGreg Rose u32 timer_event_accumulator; 74883c61fa9SGreg Rose u32 vferr_refcount; 7495d7daa35SJacob Keller struct ixgbe_mac_addr *mac_table; 7503ca8bc6dSDon Skidmore struct kobject *info_kobj; 7513ca8bc6dSDon Skidmore #ifdef CONFIG_IXGBE_HWMON 75203b77d81SGuenter Roeck struct hwmon_buff *ixgbe_hwmon_buff; 7533ca8bc6dSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */ 75400949167SCatherine Sullivan #ifdef CONFIG_DEBUG_FS 75500949167SCatherine Sullivan struct dentry *ixgbe_dbg_adapter; 75600949167SCatherine Sullivan #endif /*CONFIG_DEBUG_FS*/ 757107d3018SAlexander Duyck 758107d3018SAlexander Duyck u8 default_up; 7594e039c16SAlexander Duyck /* Bitmask indicating in use pools */ 7604e039c16SAlexander Duyck DECLARE_BITMAP(fwd_bitmask, IXGBE_MAX_MACVLANS + 1); 761dfaf891dSVlad Zolotarov 762b82b17d9SJohn Fastabend #define IXGBE_MAX_LINK_HANDLE 10 7631cdaaf54SAmritha Nambiar struct ixgbe_jump_table *jump_tables[IXGBE_MAX_LINK_HANDLE]; 764db956ae8SJohn Fastabend unsigned long tables; 765b82b17d9SJohn Fastabend 766dfaf891dSVlad Zolotarov /* maximum number of RETA entries among all devices supported by ixgbe 767dfaf891dSVlad Zolotarov * driver: currently it's x550 device in non-SRIOV mode 768dfaf891dSVlad Zolotarov */ 769dfaf891dSVlad Zolotarov #define IXGBE_MAX_RETA_ENTRIES 512 770dfaf891dSVlad Zolotarov u8 rss_indir_tbl[IXGBE_MAX_RETA_ENTRIES]; 771dfaf891dSVlad Zolotarov 772dfaf891dSVlad Zolotarov #define IXGBE_RSS_KEY_SIZE 40 /* size of RSS Hash Key in bytes */ 7733dfbfc7eSTony Nguyen u32 *rss_key; 77434c822e2SShannon Nelson 77548e01e00SJeff Kirsher #ifdef CONFIG_IXGBE_IPSEC 77634c822e2SShannon Nelson struct ixgbe_ipsec *ipsec; 77748e01e00SJeff Kirsher #endif /* CONFIG_IXGBE_IPSEC */ 778d0bcacd0SBjörn Töpel 779d0bcacd0SBjörn Töpel /* AF_XDP zero-copy */ 780d0bcacd0SBjörn Töpel struct xdp_umem **xsk_umems; 781d0bcacd0SBjörn Töpel u16 num_xsk_umems_used; 782d0bcacd0SBjörn Töpel u16 num_xsk_umems; 783dee1ad47SJeff Kirsher }; 784dee1ad47SJeff Kirsher 7850f9b232bSDon Skidmore static inline u8 ixgbe_max_rss_indices(struct ixgbe_adapter *adapter) 7860f9b232bSDon Skidmore { 7870f9b232bSDon Skidmore switch (adapter->hw.mac.type) { 7880f9b232bSDon Skidmore case ixgbe_mac_82598EB: 7890f9b232bSDon Skidmore case ixgbe_mac_82599EB: 7900f9b232bSDon Skidmore case ixgbe_mac_X540: 7910f9b232bSDon Skidmore return IXGBE_MAX_RSS_INDICES; 7920f9b232bSDon Skidmore case ixgbe_mac_X550: 7930f9b232bSDon Skidmore case ixgbe_mac_X550EM_x: 79449425dfcSMark Rustad case ixgbe_mac_x550em_a: 7950f9b232bSDon Skidmore return IXGBE_MAX_RSS_INDICES_X550; 7960f9b232bSDon Skidmore default: 7970f9b232bSDon Skidmore return 0; 7980f9b232bSDon Skidmore } 7990f9b232bSDon Skidmore } 8000f9b232bSDon Skidmore 801dee1ad47SJeff Kirsher struct ixgbe_fdir_filter { 802dee1ad47SJeff Kirsher struct hlist_node fdir_node; 803dee1ad47SJeff Kirsher union ixgbe_atr_input filter; 804dee1ad47SJeff Kirsher u16 sw_idx; 8052a9ed5d1SSridhar Samudrala u64 action; 806dee1ad47SJeff Kirsher }; 807dee1ad47SJeff Kirsher 80870e5576cSDon Skidmore enum ixgbe_state_t { 809dee1ad47SJeff Kirsher __IXGBE_TESTING, 810dee1ad47SJeff Kirsher __IXGBE_RESETTING, 811dee1ad47SJeff Kirsher __IXGBE_DOWN, 81241c62843SMark Rustad __IXGBE_DISABLED, 81309f40aedSMark Rustad __IXGBE_REMOVING, 814dee1ad47SJeff Kirsher __IXGBE_SERVICE_SCHED, 81558cf663fSMark Rustad __IXGBE_SERVICE_INITED, 816dee1ad47SJeff Kirsher __IXGBE_IN_SFP_INIT, 8178fecf67cSJacob Keller __IXGBE_PTP_RUNNING, 818151b260cSJakub Kicinski __IXGBE_PTP_TX_IN_PROGRESS, 81957ca2a4fSEmil Tantilov __IXGBE_RESET_REQUESTED, 820dee1ad47SJeff Kirsher }; 821dee1ad47SJeff Kirsher 8224c1975d7SAlexander Duyck struct ixgbe_cb { 8234c1975d7SAlexander Duyck union { /* Union defining head/tail partner */ 8244c1975d7SAlexander Duyck struct sk_buff *head; 8254c1975d7SAlexander Duyck struct sk_buff *tail; 8264c1975d7SAlexander Duyck }; 827dee1ad47SJeff Kirsher dma_addr_t dma; 8284c1975d7SAlexander Duyck u16 append_cnt; 829f800326dSAlexander Duyck bool page_released; 830dee1ad47SJeff Kirsher }; 8314c1975d7SAlexander Duyck #define IXGBE_CB(skb) ((struct ixgbe_cb *)(skb)->cb) 832dee1ad47SJeff Kirsher 833dee1ad47SJeff Kirsher enum ixgbe_boards { 834dee1ad47SJeff Kirsher board_82598, 835dee1ad47SJeff Kirsher board_82599, 836dee1ad47SJeff Kirsher board_X540, 8376a14ee0cSDon Skidmore board_X550, 8386a14ee0cSDon Skidmore board_X550EM_x, 8398dc963e1SPaul Greenwalt board_x550em_x_fw, 84049425dfcSMark Rustad board_x550em_a, 841b3eb4e18SMark Rustad board_x550em_a_fw, 842dee1ad47SJeff Kirsher }; 843dee1ad47SJeff Kirsher 84437689010SMark Rustad extern const struct ixgbe_info ixgbe_82598_info; 84537689010SMark Rustad extern const struct ixgbe_info ixgbe_82599_info; 84637689010SMark Rustad extern const struct ixgbe_info ixgbe_X540_info; 84737689010SMark Rustad extern const struct ixgbe_info ixgbe_X550_info; 84837689010SMark Rustad extern const struct ixgbe_info ixgbe_X550EM_x_info; 8498dc963e1SPaul Greenwalt extern const struct ixgbe_info ixgbe_x550em_x_fw_info; 85049425dfcSMark Rustad extern const struct ixgbe_info ixgbe_x550em_a_info; 851b3eb4e18SMark Rustad extern const struct ixgbe_info ixgbe_x550em_a_fw_info; 852dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCB 8533f40c74cSStephen Hemminger extern const struct dcbnl_rtnl_ops ixgbe_dcbnl_ops; 854dee1ad47SJeff Kirsher #endif 855dee1ad47SJeff Kirsher 856dee1ad47SJeff Kirsher extern char ixgbe_driver_name[]; 857dee1ad47SJeff Kirsher extern const char ixgbe_driver_version[]; 8588af3c33fSJeff Kirsher #ifdef IXGBE_FCOE 859ea81875aSNeerav Parikh extern char ixgbe_default_device_descr[]; 8608af3c33fSJeff Kirsher #endif /* IXGBE_FCOE */ 861dee1ad47SJeff Kirsher 8626c211fe1SStefan Assmann int ixgbe_open(struct net_device *netdev); 8636c211fe1SStefan Assmann int ixgbe_close(struct net_device *netdev); 8645ccc921aSJoe Perches void ixgbe_up(struct ixgbe_adapter *adapter); 8655ccc921aSJoe Perches void ixgbe_down(struct ixgbe_adapter *adapter); 8665ccc921aSJoe Perches void ixgbe_reinit_locked(struct ixgbe_adapter *adapter); 8675ccc921aSJoe Perches void ixgbe_reset(struct ixgbe_adapter *adapter); 8685ccc921aSJoe Perches void ixgbe_set_ethtool_ops(struct net_device *netdev); 86992470808SJohn Fastabend int ixgbe_setup_rx_resources(struct ixgbe_adapter *, struct ixgbe_ring *); 8705ccc921aSJoe Perches int ixgbe_setup_tx_resources(struct ixgbe_ring *); 8715ccc921aSJoe Perches void ixgbe_free_rx_resources(struct ixgbe_ring *); 8725ccc921aSJoe Perches void ixgbe_free_tx_resources(struct ixgbe_ring *); 8735ccc921aSJoe Perches void ixgbe_configure_rx_ring(struct ixgbe_adapter *, struct ixgbe_ring *); 8745ccc921aSJoe Perches void ixgbe_configure_tx_ring(struct ixgbe_adapter *, struct ixgbe_ring *); 8751918e937SAlexander Duyck void ixgbe_disable_rx(struct ixgbe_adapter *adapter); 8761918e937SAlexander Duyck void ixgbe_disable_tx(struct ixgbe_adapter *adapter); 8775ccc921aSJoe Perches void ixgbe_update_stats(struct ixgbe_adapter *adapter); 8785ccc921aSJoe Perches int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter); 879740234f0SEmil Tantilov bool ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id, 8808e2813f5SJacob Keller u16 subdevice_id); 8815d7daa35SJacob Keller #ifdef CONFIG_PCI_IOV 8825d7daa35SJacob Keller void ixgbe_full_sync_mac_table(struct ixgbe_adapter *adapter); 8835d7daa35SJacob Keller #endif 8845d7daa35SJacob Keller int ixgbe_add_mac_filter(struct ixgbe_adapter *adapter, 885c9f53e63SAlexander Duyck const u8 *addr, u16 queue); 8865d7daa35SJacob Keller int ixgbe_del_mac_filter(struct ixgbe_adapter *adapter, 887c9f53e63SAlexander Duyck const u8 *addr, u16 queue); 888e1d0a2afSAlexander Duyck void ixgbe_update_pf_promisc_vlvf(struct ixgbe_adapter *adapter, u32 vid); 8895ccc921aSJoe Perches void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter); 8905ccc921aSJoe Perches netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *, struct ixgbe_adapter *, 891dee1ad47SJeff Kirsher struct ixgbe_ring *); 8925ccc921aSJoe Perches void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *, 893dee1ad47SJeff Kirsher struct ixgbe_tx_buffer *); 8945ccc921aSJoe Perches void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16); 8955ccc921aSJoe Perches void ixgbe_write_eitr(struct ixgbe_q_vector *); 8965ccc921aSJoe Perches int ixgbe_poll(struct napi_struct *napi, int budget); 8975ccc921aSJoe Perches int ethtool_ioctl(struct ifreq *ifr); 8985ccc921aSJoe Perches s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw); 8995ccc921aSJoe Perches s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl); 9005ccc921aSJoe Perches s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl); 9015ccc921aSJoe Perches s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw, 902dee1ad47SJeff Kirsher union ixgbe_atr_hash_dword input, 903dee1ad47SJeff Kirsher union ixgbe_atr_hash_dword common, 904dee1ad47SJeff Kirsher u8 queue); 9055ccc921aSJoe Perches s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw, 906dee1ad47SJeff Kirsher union ixgbe_atr_input *input_mask); 9075ccc921aSJoe Perches s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw, 908dee1ad47SJeff Kirsher union ixgbe_atr_input *input, 909dee1ad47SJeff Kirsher u16 soft_id, u8 queue); 9105ccc921aSJoe Perches s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw, 911dee1ad47SJeff Kirsher union ixgbe_atr_input *input, 912dee1ad47SJeff Kirsher u16 soft_id); 9135ccc921aSJoe Perches void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input, 914dee1ad47SJeff Kirsher union ixgbe_atr_input *mask); 915b82b17d9SJohn Fastabend int ixgbe_update_ethtool_fdir_entry(struct ixgbe_adapter *adapter, 916b82b17d9SJohn Fastabend struct ixgbe_fdir_filter *input, 917b82b17d9SJohn Fastabend u16 sw_idx); 9185ccc921aSJoe Perches void ixgbe_set_rx_mode(struct net_device *netdev); 9198af3c33fSJeff Kirsher #ifdef CONFIG_IXGBE_DCB 9205ccc921aSJoe Perches void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter); 9218af3c33fSJeff Kirsher #endif 9225ccc921aSJoe Perches int ixgbe_setup_tc(struct net_device *dev, u8 tc); 9235ccc921aSJoe Perches void ixgbe_tx_ctxtdesc(struct ixgbe_ring *, u32, u32, u32, u32); 9245ccc921aSJoe Perches void ixgbe_do_reset(struct net_device *netdev); 9251210982bSDon Skidmore #ifdef CONFIG_IXGBE_HWMON 9265ccc921aSJoe Perches void ixgbe_sysfs_exit(struct ixgbe_adapter *adapter); 9275ccc921aSJoe Perches int ixgbe_sysfs_init(struct ixgbe_adapter *adapter); 9281210982bSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */ 929dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE 9305ccc921aSJoe Perches void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter); 9315ccc921aSJoe Perches int ixgbe_fso(struct ixgbe_ring *tx_ring, struct ixgbe_tx_buffer *first, 932244e27adSAlexander Duyck u8 *hdr_len); 9335ccc921aSJoe Perches int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter, 9345ccc921aSJoe Perches union ixgbe_adv_rx_desc *rx_desc, struct sk_buff *skb); 9355ccc921aSJoe Perches int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid, 936dee1ad47SJeff Kirsher struct scatterlist *sgl, unsigned int sgc); 9375ccc921aSJoe Perches int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid, 938dee1ad47SJeff Kirsher struct scatterlist *sgl, unsigned int sgc); 9395ccc921aSJoe Perches int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid); 9405ccc921aSJoe Perches int ixgbe_setup_fcoe_ddp_resources(struct ixgbe_adapter *adapter); 9415ccc921aSJoe Perches void ixgbe_free_fcoe_ddp_resources(struct ixgbe_adapter *adapter); 9425ccc921aSJoe Perches int ixgbe_fcoe_enable(struct net_device *netdev); 9435ccc921aSJoe Perches int ixgbe_fcoe_disable(struct net_device *netdev); 944dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCB 9455ccc921aSJoe Perches u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter); 9465ccc921aSJoe Perches u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up); 947dee1ad47SJeff Kirsher #endif /* CONFIG_IXGBE_DCB */ 9485ccc921aSJoe Perches int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type); 9495ccc921aSJoe Perches int ixgbe_fcoe_get_hbainfo(struct net_device *netdev, 950ea81875aSNeerav Parikh struct netdev_fcoe_hbainfo *info); 9515ccc921aSJoe Perches u8 ixgbe_fcoe_get_tc(struct ixgbe_adapter *adapter); 952dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */ 95300949167SCatherine Sullivan #ifdef CONFIG_DEBUG_FS 9545ccc921aSJoe Perches void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter); 9555ccc921aSJoe Perches void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter); 9565ccc921aSJoe Perches void ixgbe_dbg_init(void); 9575ccc921aSJoe Perches void ixgbe_dbg_exit(void); 95833243fb0SJoe Perches #else 95933243fb0SJoe Perches static inline void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter) {} 96033243fb0SJoe Perches static inline void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter) {} 96133243fb0SJoe Perches static inline void ixgbe_dbg_init(void) {} 96233243fb0SJoe Perches static inline void ixgbe_dbg_exit(void) {} 96300949167SCatherine Sullivan #endif /* CONFIG_DEBUG_FS */ 964b2d96e0aSAlexander Duyck static inline struct netdev_queue *txring_txq(const struct ixgbe_ring *ring) 965b2d96e0aSAlexander Duyck { 966b2d96e0aSAlexander Duyck return netdev_get_tx_queue(ring->netdev, ring->queue_index); 967b2d96e0aSAlexander Duyck } 968b2d96e0aSAlexander Duyck 9695ccc921aSJoe Perches void ixgbe_ptp_init(struct ixgbe_adapter *adapter); 9709966d1eeSJacob Keller void ixgbe_ptp_suspend(struct ixgbe_adapter *adapter); 9715ccc921aSJoe Perches void ixgbe_ptp_stop(struct ixgbe_adapter *adapter); 9725ccc921aSJoe Perches void ixgbe_ptp_overflow_check(struct ixgbe_adapter *adapter); 9735ccc921aSJoe Perches void ixgbe_ptp_rx_hang(struct ixgbe_adapter *adapter); 974622a2ef5SJacob Keller void ixgbe_ptp_tx_hang(struct ixgbe_adapter *adapter); 975a9763f3cSMark Rustad void ixgbe_ptp_rx_pktstamp(struct ixgbe_q_vector *, struct sk_buff *); 976a9763f3cSMark Rustad void ixgbe_ptp_rx_rgtstamp(struct ixgbe_q_vector *, struct sk_buff *skb); 977a9763f3cSMark Rustad static inline void ixgbe_ptp_rx_hwtstamp(struct ixgbe_ring *rx_ring, 978a9763f3cSMark Rustad union ixgbe_adv_rx_desc *rx_desc, 979a9763f3cSMark Rustad struct sk_buff *skb) 980a9763f3cSMark Rustad { 981a9763f3cSMark Rustad if (unlikely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_TSIP))) { 982a9763f3cSMark Rustad ixgbe_ptp_rx_pktstamp(rx_ring->q_vector, skb); 983a9763f3cSMark Rustad return; 984a9763f3cSMark Rustad } 985a9763f3cSMark Rustad 986a9763f3cSMark Rustad if (unlikely(!ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_STAT_TS))) 987a9763f3cSMark Rustad return; 988a9763f3cSMark Rustad 989a9763f3cSMark Rustad ixgbe_ptp_rx_rgtstamp(rx_ring->q_vector, skb); 990a9763f3cSMark Rustad 991a9763f3cSMark Rustad /* Update the last_rx_timestamp timer in order to enable watchdog check 992a9763f3cSMark Rustad * for error case of latched timestamp on a dropped packet. 993a9763f3cSMark Rustad */ 994a9763f3cSMark Rustad rx_ring->last_rx_timestamp = jiffies; 995a9763f3cSMark Rustad } 996a9763f3cSMark Rustad 99793501d48SJacob Keller int ixgbe_ptp_set_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr); 99893501d48SJacob Keller int ixgbe_ptp_get_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr); 9995ccc921aSJoe Perches void ixgbe_ptp_start_cyclecounter(struct ixgbe_adapter *adapter); 10005ccc921aSJoe Perches void ixgbe_ptp_reset(struct ixgbe_adapter *adapter); 1001a9763f3cSMark Rustad void ixgbe_ptp_check_pps_event(struct ixgbe_adapter *adapter); 1002da36b647SGreg Rose #ifdef CONFIG_PCI_IOV 1003da36b647SGreg Rose void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter); 1004da36b647SGreg Rose #endif 10053a6a4edaSJacob Keller 10062a47fa45SJohn Fastabend netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb, 10072a47fa45SJohn Fastabend struct ixgbe_adapter *adapter, 10082a47fa45SJohn Fastabend struct ixgbe_ring *tx_ring); 10097f276efbSVlad Zolotarov u32 ixgbe_rss_indir_tbl_entries(struct ixgbe_adapter *adapter); 1010d3aa9c9fSPaolo Abeni void ixgbe_store_key(struct ixgbe_adapter *adapter); 10111c7cf078STom Barbette void ixgbe_store_reta(struct ixgbe_adapter *adapter); 10122916500dSDon Skidmore s32 ixgbe_negotiate_fc(struct ixgbe_hw *hw, u32 adv_reg, u32 lp_reg, 10132916500dSDon Skidmore u32 adv_sym, u32 adv_asm, u32 lp_sym, u32 lp_asm); 101448e01e00SJeff Kirsher #ifdef CONFIG_IXGBE_IPSEC 10158bbbc5e9SShannon Nelson void ixgbe_init_ipsec_offload(struct ixgbe_adapter *adapter); 101663a67fe2SShannon Nelson void ixgbe_stop_ipsec_offload(struct ixgbe_adapter *adapter); 10176d73a154SShannon Nelson void ixgbe_ipsec_restore(struct ixgbe_adapter *adapter); 101892103199SShannon Nelson void ixgbe_ipsec_rx(struct ixgbe_ring *rx_ring, 101992103199SShannon Nelson union ixgbe_adv_rx_desc *rx_desc, 102092103199SShannon Nelson struct sk_buff *skb); 102159259470SShannon Nelson int ixgbe_ipsec_tx(struct ixgbe_ring *tx_ring, struct ixgbe_tx_buffer *first, 102259259470SShannon Nelson struct ixgbe_ipsec_tx_data *itd); 102372698240SShannon Nelson void ixgbe_ipsec_vf_clear(struct ixgbe_adapter *adapter, u32 vf); 102472698240SShannon Nelson int ixgbe_ipsec_vf_add_sa(struct ixgbe_adapter *adapter, u32 *mbuf, u32 vf); 102572698240SShannon Nelson int ixgbe_ipsec_vf_del_sa(struct ixgbe_adapter *adapter, u32 *mbuf, u32 vf); 10268bbbc5e9SShannon Nelson #else 102772698240SShannon Nelson static inline void ixgbe_init_ipsec_offload(struct ixgbe_adapter *adapter) { } 102872698240SShannon Nelson static inline void ixgbe_stop_ipsec_offload(struct ixgbe_adapter *adapter) { } 102972698240SShannon Nelson static inline void ixgbe_ipsec_restore(struct ixgbe_adapter *adapter) { } 103092103199SShannon Nelson static inline void ixgbe_ipsec_rx(struct ixgbe_ring *rx_ring, 103192103199SShannon Nelson union ixgbe_adv_rx_desc *rx_desc, 103272698240SShannon Nelson struct sk_buff *skb) { } 103359259470SShannon Nelson static inline int ixgbe_ipsec_tx(struct ixgbe_ring *tx_ring, 103459259470SShannon Nelson struct ixgbe_tx_buffer *first, 103572698240SShannon Nelson struct ixgbe_ipsec_tx_data *itd) { return 0; } 103672698240SShannon Nelson static inline void ixgbe_ipsec_vf_clear(struct ixgbe_adapter *adapter, 103772698240SShannon Nelson u32 vf) { } 103872698240SShannon Nelson static inline int ixgbe_ipsec_vf_add_sa(struct ixgbe_adapter *adapter, 103972698240SShannon Nelson u32 *mbuf, u32 vf) { return -EACCES; } 104072698240SShannon Nelson static inline int ixgbe_ipsec_vf_del_sa(struct ixgbe_adapter *adapter, 104172698240SShannon Nelson u32 *mbuf, u32 vf) { return -EACCES; } 104248e01e00SJeff Kirsher #endif /* CONFIG_IXGBE_IPSEC */ 1043dee1ad47SJeff Kirsher #endif /* _IXGBE_H_ */ 1044