1dee1ad47SJeff Kirsher /******************************************************************************* 2dee1ad47SJeff Kirsher 3dee1ad47SJeff Kirsher Intel 10 Gigabit PCI Express Linux driver 4434c5e39SDon Skidmore Copyright(c) 1999 - 2013 Intel Corporation. 5dee1ad47SJeff Kirsher 6dee1ad47SJeff Kirsher This program is free software; you can redistribute it and/or modify it 7dee1ad47SJeff Kirsher under the terms and conditions of the GNU General Public License, 8dee1ad47SJeff Kirsher version 2, as published by the Free Software Foundation. 9dee1ad47SJeff Kirsher 10dee1ad47SJeff Kirsher This program is distributed in the hope it will be useful, but WITHOUT 11dee1ad47SJeff Kirsher ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 12dee1ad47SJeff Kirsher FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 13dee1ad47SJeff Kirsher more details. 14dee1ad47SJeff Kirsher 15dee1ad47SJeff Kirsher You should have received a copy of the GNU General Public License along with 16dee1ad47SJeff Kirsher this program; if not, write to the Free Software Foundation, Inc., 17dee1ad47SJeff Kirsher 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA. 18dee1ad47SJeff Kirsher 19dee1ad47SJeff Kirsher The full GNU General Public License is included in this distribution in 20dee1ad47SJeff Kirsher the file called "COPYING". 21dee1ad47SJeff Kirsher 22dee1ad47SJeff Kirsher Contact Information: 23dee1ad47SJeff Kirsher e1000-devel Mailing List <e1000-devel@lists.sourceforge.net> 24dee1ad47SJeff Kirsher Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 25dee1ad47SJeff Kirsher 26dee1ad47SJeff Kirsher *******************************************************************************/ 27dee1ad47SJeff Kirsher 28dee1ad47SJeff Kirsher #ifndef _IXGBE_H_ 29dee1ad47SJeff Kirsher #define _IXGBE_H_ 30dee1ad47SJeff Kirsher 31dee1ad47SJeff Kirsher #include <linux/bitops.h> 32dee1ad47SJeff Kirsher #include <linux/types.h> 33dee1ad47SJeff Kirsher #include <linux/pci.h> 34dee1ad47SJeff Kirsher #include <linux/netdevice.h> 35dee1ad47SJeff Kirsher #include <linux/cpumask.h> 36dee1ad47SJeff Kirsher #include <linux/aer.h> 37dee1ad47SJeff Kirsher #include <linux/if_vlan.h> 386cb562d6SJacob Keller #include <linux/jiffies.h> 39dee1ad47SJeff Kirsher 403a6a4edaSJacob Keller #include <linux/clocksource.h> 413a6a4edaSJacob Keller #include <linux/net_tstamp.h> 423a6a4edaSJacob Keller #include <linux/ptp_clock_kernel.h> 433a6a4edaSJacob Keller 44dee1ad47SJeff Kirsher #include "ixgbe_type.h" 45dee1ad47SJeff Kirsher #include "ixgbe_common.h" 46dee1ad47SJeff Kirsher #include "ixgbe_dcb.h" 47dee1ad47SJeff Kirsher #if defined(CONFIG_FCOE) || defined(CONFIG_FCOE_MODULE) 48dee1ad47SJeff Kirsher #define IXGBE_FCOE 49dee1ad47SJeff Kirsher #include "ixgbe_fcoe.h" 50dee1ad47SJeff Kirsher #endif /* CONFIG_FCOE or CONFIG_FCOE_MODULE */ 51dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCA 52dee1ad47SJeff Kirsher #include <linux/dca.h> 53dee1ad47SJeff Kirsher #endif 54dee1ad47SJeff Kirsher 55dee1ad47SJeff Kirsher /* common prefix used by pr_<> macros */ 56dee1ad47SJeff Kirsher #undef pr_fmt 57dee1ad47SJeff Kirsher #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 58dee1ad47SJeff Kirsher 59dee1ad47SJeff Kirsher /* TX/RX descriptor defines */ 60dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_TXD 512 6159224555SAlexander Duyck #define IXGBE_DEFAULT_TX_WORK 256 62dee1ad47SJeff Kirsher #define IXGBE_MAX_TXD 4096 63dee1ad47SJeff Kirsher #define IXGBE_MIN_TXD 64 64dee1ad47SJeff Kirsher 65dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_RXD 512 66dee1ad47SJeff Kirsher #define IXGBE_MAX_RXD 4096 67dee1ad47SJeff Kirsher #define IXGBE_MIN_RXD 64 68dee1ad47SJeff Kirsher 69dee1ad47SJeff Kirsher /* flow control */ 70dee1ad47SJeff Kirsher #define IXGBE_MIN_FCRTL 0x40 71dee1ad47SJeff Kirsher #define IXGBE_MAX_FCRTL 0x7FF80 72dee1ad47SJeff Kirsher #define IXGBE_MIN_FCRTH 0x600 73dee1ad47SJeff Kirsher #define IXGBE_MAX_FCRTH 0x7FFF0 74dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_FCPAUSE 0xFFFF 75dee1ad47SJeff Kirsher #define IXGBE_MIN_FCPAUSE 0 76dee1ad47SJeff Kirsher #define IXGBE_MAX_FCPAUSE 0xFFFF 77dee1ad47SJeff Kirsher 78dee1ad47SJeff Kirsher /* Supported Rx Buffer Sizes */ 79252562c2SAlexander Duyck #define IXGBE_RXBUFFER_256 256 /* Used for skb receive header */ 8009816fbeSAlexander Duyck #define IXGBE_RXBUFFER_2K 2048 8109816fbeSAlexander Duyck #define IXGBE_RXBUFFER_3K 3072 8209816fbeSAlexander Duyck #define IXGBE_RXBUFFER_4K 4096 83dee1ad47SJeff Kirsher #define IXGBE_MAX_RXBUFFER 16384 /* largest size for a single descriptor */ 84dee1ad47SJeff Kirsher 85dee1ad47SJeff Kirsher /* 86252562c2SAlexander Duyck * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we 87252562c2SAlexander Duyck * reserve 64 more, and skb_shared_info adds an additional 320 bytes more, 88252562c2SAlexander Duyck * this adds up to 448 bytes of extra data. 89252562c2SAlexander Duyck * 90252562c2SAlexander Duyck * Since netdev_alloc_skb now allocates a page fragment we can use a value 91252562c2SAlexander Duyck * of 256 and the resultant skb will have a truesize of 960 or less. 92dee1ad47SJeff Kirsher */ 93252562c2SAlexander Duyck #define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_256 94dee1ad47SJeff Kirsher 95dee1ad47SJeff Kirsher /* How many Rx Buffers do we bundle into one write to the hardware ? */ 96dee1ad47SJeff Kirsher #define IXGBE_RX_BUFFER_WRITE 16 /* Must be power of 2 */ 97dee1ad47SJeff Kirsher 98472148c3SAlexander Duyck enum ixgbe_tx_flags { 99472148c3SAlexander Duyck /* cmd_type flags */ 100472148c3SAlexander Duyck IXGBE_TX_FLAGS_HW_VLAN = 0x01, 101472148c3SAlexander Duyck IXGBE_TX_FLAGS_TSO = 0x02, 102472148c3SAlexander Duyck IXGBE_TX_FLAGS_TSTAMP = 0x04, 103472148c3SAlexander Duyck 104472148c3SAlexander Duyck /* olinfo flags */ 105472148c3SAlexander Duyck IXGBE_TX_FLAGS_CC = 0x08, 106472148c3SAlexander Duyck IXGBE_TX_FLAGS_IPV4 = 0x10, 107472148c3SAlexander Duyck IXGBE_TX_FLAGS_CSUM = 0x20, 108472148c3SAlexander Duyck 109472148c3SAlexander Duyck /* software defined flags */ 110472148c3SAlexander Duyck IXGBE_TX_FLAGS_SW_VLAN = 0x40, 111472148c3SAlexander Duyck IXGBE_TX_FLAGS_FCOE = 0x80, 112472148c3SAlexander Duyck }; 113472148c3SAlexander Duyck 114472148c3SAlexander Duyck /* VLAN info */ 115dee1ad47SJeff Kirsher #define IXGBE_TX_FLAGS_VLAN_MASK 0xffff0000 11666f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_VLAN_PRIO_MASK 0xe0000000 11766f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT 29 118dee1ad47SJeff Kirsher #define IXGBE_TX_FLAGS_VLAN_SHIFT 16 119dee1ad47SJeff Kirsher 120dee1ad47SJeff Kirsher #define IXGBE_MAX_VF_MC_ENTRIES 30 121dee1ad47SJeff Kirsher #define IXGBE_MAX_VF_FUNCTIONS 64 122dee1ad47SJeff Kirsher #define IXGBE_MAX_VFTA_ENTRIES 128 123dee1ad47SJeff Kirsher #define MAX_EMULATION_MAC_ADDRS 16 124dee1ad47SJeff Kirsher #define IXGBE_MAX_PF_MACVLANS 15 1251d9c0bfdSAlexander Duyck #define VMDQ_P(p) ((p) + adapter->ring_feature[RING_F_VMDQ].offset) 12683c61fa9SGreg Rose #define IXGBE_82599_VF_DEVICE_ID 0x10ED 12783c61fa9SGreg Rose #define IXGBE_X540_VF_DEVICE_ID 0x1515 128dee1ad47SJeff Kirsher 129dee1ad47SJeff Kirsher struct vf_data_storage { 130dee1ad47SJeff Kirsher unsigned char vf_mac_addresses[ETH_ALEN]; 131dee1ad47SJeff Kirsher u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES]; 132dee1ad47SJeff Kirsher u16 num_vf_mc_hashes; 133dee1ad47SJeff Kirsher u16 default_vf_vlan_id; 134dee1ad47SJeff Kirsher u16 vlans_enabled; 135dee1ad47SJeff Kirsher bool clear_to_send; 136dee1ad47SJeff Kirsher bool pf_set_mac; 137dee1ad47SJeff Kirsher u16 pf_vlan; /* When set, guest VLAN config not allowed. */ 138dee1ad47SJeff Kirsher u16 pf_qos; 139dee1ad47SJeff Kirsher u16 tx_rate; 140de4c7f65SGreg Rose u16 vlan_count; 141de4c7f65SGreg Rose u8 spoofchk_enabled; 142374c65d6SAlexander Duyck unsigned int vf_api; 143dee1ad47SJeff Kirsher }; 144dee1ad47SJeff Kirsher 145dee1ad47SJeff Kirsher struct vf_macvlans { 146dee1ad47SJeff Kirsher struct list_head l; 147dee1ad47SJeff Kirsher int vf; 148dee1ad47SJeff Kirsher int rar_entry; 149dee1ad47SJeff Kirsher bool free; 150dee1ad47SJeff Kirsher bool is_macvlan; 151dee1ad47SJeff Kirsher u8 vf_macvlan[ETH_ALEN]; 152dee1ad47SJeff Kirsher }; 153dee1ad47SJeff Kirsher 154dee1ad47SJeff Kirsher #define IXGBE_MAX_TXD_PWR 14 155dee1ad47SJeff Kirsher #define IXGBE_MAX_DATA_PER_TXD (1 << IXGBE_MAX_TXD_PWR) 156dee1ad47SJeff Kirsher 157dee1ad47SJeff Kirsher /* Tx Descriptors needed, worst case */ 158dee1ad47SJeff Kirsher #define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD) 159dee1ad47SJeff Kirsher #define DESC_NEEDED ((MAX_SKB_FRAGS * TXD_USE_COUNT(PAGE_SIZE)) + 4) 160dee1ad47SJeff Kirsher 161dee1ad47SJeff Kirsher /* wrapper around a pointer to a socket buffer, 162dee1ad47SJeff Kirsher * so a DMA handle can be stored along with the buffer */ 163dee1ad47SJeff Kirsher struct ixgbe_tx_buffer { 164d3d00239SAlexander Duyck union ixgbe_adv_tx_desc *next_to_watch; 165dee1ad47SJeff Kirsher unsigned long time_stamp; 166d3d00239SAlexander Duyck struct sk_buff *skb; 167fd0db0edSAlexander Duyck unsigned int bytecount; 168fd0db0edSAlexander Duyck unsigned short gso_segs; 169244e27adSAlexander Duyck __be16 protocol; 170729739b7SAlexander Duyck DEFINE_DMA_UNMAP_ADDR(dma); 171729739b7SAlexander Duyck DEFINE_DMA_UNMAP_LEN(len); 172fd0db0edSAlexander Duyck u32 tx_flags; 173dee1ad47SJeff Kirsher }; 174dee1ad47SJeff Kirsher 175dee1ad47SJeff Kirsher struct ixgbe_rx_buffer { 176dee1ad47SJeff Kirsher struct sk_buff *skb; 177dee1ad47SJeff Kirsher dma_addr_t dma; 178dee1ad47SJeff Kirsher struct page *page; 179dee1ad47SJeff Kirsher unsigned int page_offset; 180dee1ad47SJeff Kirsher }; 181dee1ad47SJeff Kirsher 182dee1ad47SJeff Kirsher struct ixgbe_queue_stats { 183dee1ad47SJeff Kirsher u64 packets; 184dee1ad47SJeff Kirsher u64 bytes; 185dee1ad47SJeff Kirsher }; 186dee1ad47SJeff Kirsher 187dee1ad47SJeff Kirsher struct ixgbe_tx_queue_stats { 188dee1ad47SJeff Kirsher u64 restart_queue; 189dee1ad47SJeff Kirsher u64 tx_busy; 190dee1ad47SJeff Kirsher u64 tx_done_old; 191dee1ad47SJeff Kirsher }; 192dee1ad47SJeff Kirsher 193dee1ad47SJeff Kirsher struct ixgbe_rx_queue_stats { 194dee1ad47SJeff Kirsher u64 rsc_count; 195dee1ad47SJeff Kirsher u64 rsc_flush; 196dee1ad47SJeff Kirsher u64 non_eop_descs; 197dee1ad47SJeff Kirsher u64 alloc_rx_page_failed; 198dee1ad47SJeff Kirsher u64 alloc_rx_buff_failed; 1998a0da21bSAlexander Duyck u64 csum_err; 200dee1ad47SJeff Kirsher }; 201dee1ad47SJeff Kirsher 202f800326dSAlexander Duyck enum ixgbe_ring_state_t { 203dee1ad47SJeff Kirsher __IXGBE_TX_FDIR_INIT_DONE, 204dee1ad47SJeff Kirsher __IXGBE_TX_DETECT_HANG, 205dee1ad47SJeff Kirsher __IXGBE_HANG_CHECK_ARMED, 206dee1ad47SJeff Kirsher __IXGBE_RX_RSC_ENABLED, 2078a0da21bSAlexander Duyck __IXGBE_RX_CSUM_UDP_ZERO_ERR, 20857efd44cSAlexander Duyck __IXGBE_RX_FCOE, 209dee1ad47SJeff Kirsher }; 210dee1ad47SJeff Kirsher 211dee1ad47SJeff Kirsher #define check_for_tx_hang(ring) \ 212dee1ad47SJeff Kirsher test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state) 213dee1ad47SJeff Kirsher #define set_check_for_tx_hang(ring) \ 214dee1ad47SJeff Kirsher set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state) 215dee1ad47SJeff Kirsher #define clear_check_for_tx_hang(ring) \ 216dee1ad47SJeff Kirsher clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state) 217dee1ad47SJeff Kirsher #define ring_is_rsc_enabled(ring) \ 218dee1ad47SJeff Kirsher test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state) 219dee1ad47SJeff Kirsher #define set_ring_rsc_enabled(ring) \ 220dee1ad47SJeff Kirsher set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state) 221dee1ad47SJeff Kirsher #define clear_ring_rsc_enabled(ring) \ 222dee1ad47SJeff Kirsher clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state) 223dee1ad47SJeff Kirsher struct ixgbe_ring { 224efe3d3c8SAlexander Duyck struct ixgbe_ring *next; /* pointer to next ring in q_vector */ 225d3ee4294SAlexander Duyck struct ixgbe_q_vector *q_vector; /* backpointer to host q_vector */ 226dee1ad47SJeff Kirsher struct net_device *netdev; /* netdev ring belongs to */ 227d3ee4294SAlexander Duyck struct device *dev; /* device for DMA mapping */ 228d3ee4294SAlexander Duyck void *desc; /* descriptor ring memory */ 229dee1ad47SJeff Kirsher union { 230dee1ad47SJeff Kirsher struct ixgbe_tx_buffer *tx_buffer_info; 231dee1ad47SJeff Kirsher struct ixgbe_rx_buffer *rx_buffer_info; 232dee1ad47SJeff Kirsher }; 2336cb562d6SJacob Keller unsigned long last_rx_timestamp; 234dee1ad47SJeff Kirsher unsigned long state; 235dee1ad47SJeff Kirsher u8 __iomem *tail; 236d3ee4294SAlexander Duyck dma_addr_t dma; /* phys. address of descriptor ring */ 237d3ee4294SAlexander Duyck unsigned int size; /* length in bytes */ 238dee1ad47SJeff Kirsher 239dee1ad47SJeff Kirsher u16 count; /* amount of descriptors */ 240dee1ad47SJeff Kirsher 241dee1ad47SJeff Kirsher u8 queue_index; /* needed for multiqueue queue management */ 242dee1ad47SJeff Kirsher u8 reg_idx; /* holds the special value that gets 243dee1ad47SJeff Kirsher * the hardware register offset 244dee1ad47SJeff Kirsher * associated with this ring, which is 245dee1ad47SJeff Kirsher * different for DCB and RSS modes 246dee1ad47SJeff Kirsher */ 247d3ee4294SAlexander Duyck u16 next_to_use; 248d3ee4294SAlexander Duyck u16 next_to_clean; 249d3ee4294SAlexander Duyck 250f800326dSAlexander Duyck union { 251d3ee4294SAlexander Duyck u16 next_to_alloc; 252f800326dSAlexander Duyck struct { 253dee1ad47SJeff Kirsher u8 atr_sample_rate; 254dee1ad47SJeff Kirsher u8 atr_count; 255f800326dSAlexander Duyck }; 256f800326dSAlexander Duyck }; 257dee1ad47SJeff Kirsher 258dee1ad47SJeff Kirsher u8 dcb_tc; 259dee1ad47SJeff Kirsher struct ixgbe_queue_stats stats; 260dee1ad47SJeff Kirsher struct u64_stats_sync syncp; 261dee1ad47SJeff Kirsher union { 262dee1ad47SJeff Kirsher struct ixgbe_tx_queue_stats tx_stats; 263dee1ad47SJeff Kirsher struct ixgbe_rx_queue_stats rx_stats; 264dee1ad47SJeff Kirsher }; 265dee1ad47SJeff Kirsher } ____cacheline_internodealigned_in_smp; 266dee1ad47SJeff Kirsher 267dee1ad47SJeff Kirsher enum ixgbe_ring_f_enum { 268dee1ad47SJeff Kirsher RING_F_NONE = 0, 269dee1ad47SJeff Kirsher RING_F_VMDQ, /* SR-IOV uses the same ring feature */ 270dee1ad47SJeff Kirsher RING_F_RSS, 271dee1ad47SJeff Kirsher RING_F_FDIR, 272dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE 273dee1ad47SJeff Kirsher RING_F_FCOE, 274dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */ 275dee1ad47SJeff Kirsher 276dee1ad47SJeff Kirsher RING_F_ARRAY_SIZE /* must be last in enum set */ 277dee1ad47SJeff Kirsher }; 278dee1ad47SJeff Kirsher 279dee1ad47SJeff Kirsher #define IXGBE_MAX_RSS_INDICES 16 280dee1ad47SJeff Kirsher #define IXGBE_MAX_VMDQ_INDICES 64 281*d3cb9869SAlexander Duyck #define IXGBE_MAX_FDIR_INDICES 63 /* based on q_vector limit */ 282dee1ad47SJeff Kirsher #define IXGBE_MAX_FCOE_INDICES 8 283*d3cb9869SAlexander Duyck #define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1) 284*d3cb9869SAlexander Duyck #define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1) 285dee1ad47SJeff Kirsher struct ixgbe_ring_feature { 286c087663eSAlexander Duyck u16 limit; /* upper limit on feature indices */ 287c087663eSAlexander Duyck u16 indices; /* current value of indices */ 288e4b317e9SAlexander Duyck u16 mask; /* Mask used for feature to ring mapping */ 289e4b317e9SAlexander Duyck u16 offset; /* offset to start of feature */ 290dee1ad47SJeff Kirsher } ____cacheline_internodealigned_in_smp; 291dee1ad47SJeff Kirsher 29273079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_8Q_MASK 0x78 29373079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_4Q_MASK 0x7C 29473079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_2Q_MASK 0x7E 29573079ea0SAlexander Duyck 296f800326dSAlexander Duyck /* 297f800326dSAlexander Duyck * FCoE requires that all Rx buffers be over 2200 bytes in length. Since 298f800326dSAlexander Duyck * this is twice the size of a half page we need to double the page order 299f800326dSAlexander Duyck * for FCoE enabled Rx queues. 300f800326dSAlexander Duyck */ 30109816fbeSAlexander Duyck static inline unsigned int ixgbe_rx_bufsz(struct ixgbe_ring *ring) 30209816fbeSAlexander Duyck { 30309816fbeSAlexander Duyck #ifdef IXGBE_FCOE 30409816fbeSAlexander Duyck if (test_bit(__IXGBE_RX_FCOE, &ring->state)) 30509816fbeSAlexander Duyck return (PAGE_SIZE < 8192) ? IXGBE_RXBUFFER_4K : 30609816fbeSAlexander Duyck IXGBE_RXBUFFER_3K; 30709816fbeSAlexander Duyck #endif 30809816fbeSAlexander Duyck return IXGBE_RXBUFFER_2K; 30909816fbeSAlexander Duyck } 31009816fbeSAlexander Duyck 311f800326dSAlexander Duyck static inline unsigned int ixgbe_rx_pg_order(struct ixgbe_ring *ring) 312f800326dSAlexander Duyck { 31309816fbeSAlexander Duyck #ifdef IXGBE_FCOE 31409816fbeSAlexander Duyck if (test_bit(__IXGBE_RX_FCOE, &ring->state)) 31509816fbeSAlexander Duyck return (PAGE_SIZE < 8192) ? 1 : 0; 316f800326dSAlexander Duyck #endif 31709816fbeSAlexander Duyck return 0; 31809816fbeSAlexander Duyck } 319f800326dSAlexander Duyck #define ixgbe_rx_pg_size(_ring) (PAGE_SIZE << ixgbe_rx_pg_order(_ring)) 320f800326dSAlexander Duyck 321dee1ad47SJeff Kirsher struct ixgbe_ring_container { 322efe3d3c8SAlexander Duyck struct ixgbe_ring *ring; /* pointer to linked list of rings */ 323dee1ad47SJeff Kirsher unsigned int total_bytes; /* total bytes processed this int */ 324dee1ad47SJeff Kirsher unsigned int total_packets; /* total packets processed this int */ 325dee1ad47SJeff Kirsher u16 work_limit; /* total work allowed per interrupt */ 326dee1ad47SJeff Kirsher u8 count; /* total number of rings in vector */ 327dee1ad47SJeff Kirsher u8 itr; /* current ITR setting for ring */ 328dee1ad47SJeff Kirsher }; 329dee1ad47SJeff Kirsher 330a557928eSAlexander Duyck /* iterator for handling rings in ring container */ 331a557928eSAlexander Duyck #define ixgbe_for_each_ring(pos, head) \ 332a557928eSAlexander Duyck for (pos = (head).ring; pos != NULL; pos = pos->next) 333a557928eSAlexander Duyck 334dee1ad47SJeff Kirsher #define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \ 335dee1ad47SJeff Kirsher ? 8 : 1) 336dee1ad47SJeff Kirsher #define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS 337dee1ad47SJeff Kirsher 33849c7ffbeSAlexander Duyck /* MAX_Q_VECTORS of these are allocated, 339dee1ad47SJeff Kirsher * but we only use one per queue-specific vector. 340dee1ad47SJeff Kirsher */ 341dee1ad47SJeff Kirsher struct ixgbe_q_vector { 342dee1ad47SJeff Kirsher struct ixgbe_adapter *adapter; 343dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCA 344dee1ad47SJeff Kirsher int cpu; /* CPU for DCA */ 345dee1ad47SJeff Kirsher #endif 346d5bf4f67SEmil Tantilov u16 v_idx; /* index of q_vector within array, also used for 347d5bf4f67SEmil Tantilov * finding the bit in EICR and friends that 348d5bf4f67SEmil Tantilov * represents the vector for this ring */ 349d5bf4f67SEmil Tantilov u16 itr; /* Interrupt throttle rate written to EITR */ 350dee1ad47SJeff Kirsher struct ixgbe_ring_container rx, tx; 351d5bf4f67SEmil Tantilov 352d5bf4f67SEmil Tantilov struct napi_struct napi; 353de88eeebSAlexander Duyck cpumask_t affinity_mask; 354de88eeebSAlexander Duyck int numa_node; 355de88eeebSAlexander Duyck struct rcu_head rcu; /* to avoid race with update stats on free */ 356dee1ad47SJeff Kirsher char name[IFNAMSIZ + 9]; 357de88eeebSAlexander Duyck 358de88eeebSAlexander Duyck /* for dynamic allocation of rings associated with this q_vector */ 359de88eeebSAlexander Duyck struct ixgbe_ring ring[0] ____cacheline_internodealigned_in_smp; 360dee1ad47SJeff Kirsher }; 3613ca8bc6dSDon Skidmore #ifdef CONFIG_IXGBE_HWMON 3623ca8bc6dSDon Skidmore 3633ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_LOC 0 3643ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_TEMP 1 3653ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_CAUTION 2 3663ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_MAX 3 3673ca8bc6dSDon Skidmore 3683ca8bc6dSDon Skidmore struct hwmon_attr { 3693ca8bc6dSDon Skidmore struct device_attribute dev_attr; 3703ca8bc6dSDon Skidmore struct ixgbe_hw *hw; 3713ca8bc6dSDon Skidmore struct ixgbe_thermal_diode_data *sensor; 3723ca8bc6dSDon Skidmore char name[12]; 3733ca8bc6dSDon Skidmore }; 3743ca8bc6dSDon Skidmore 3753ca8bc6dSDon Skidmore struct hwmon_buff { 3763ca8bc6dSDon Skidmore struct device *device; 3773ca8bc6dSDon Skidmore struct hwmon_attr *hwmon_list; 3783ca8bc6dSDon Skidmore unsigned int n_hwmon; 3793ca8bc6dSDon Skidmore }; 3803ca8bc6dSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */ 381dee1ad47SJeff Kirsher 382d5bf4f67SEmil Tantilov /* 383d5bf4f67SEmil Tantilov * microsecond values for various ITR rates shifted by 2 to fit itr register 384d5bf4f67SEmil Tantilov * with the first 3 bits reserved 0 385dee1ad47SJeff Kirsher */ 386d5bf4f67SEmil Tantilov #define IXGBE_MIN_RSC_ITR 24 387d5bf4f67SEmil Tantilov #define IXGBE_100K_ITR 40 388d5bf4f67SEmil Tantilov #define IXGBE_20K_ITR 200 389d5bf4f67SEmil Tantilov #define IXGBE_10K_ITR 400 390d5bf4f67SEmil Tantilov #define IXGBE_8K_ITR 500 391dee1ad47SJeff Kirsher 392f56e0cb1SAlexander Duyck /* ixgbe_test_staterr - tests bits in Rx descriptor status and error fields */ 393f56e0cb1SAlexander Duyck static inline __le32 ixgbe_test_staterr(union ixgbe_adv_rx_desc *rx_desc, 394f56e0cb1SAlexander Duyck const u32 stat_err_bits) 395f56e0cb1SAlexander Duyck { 396f56e0cb1SAlexander Duyck return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits); 397f56e0cb1SAlexander Duyck } 398f56e0cb1SAlexander Duyck 399dee1ad47SJeff Kirsher static inline u16 ixgbe_desc_unused(struct ixgbe_ring *ring) 400dee1ad47SJeff Kirsher { 401dee1ad47SJeff Kirsher u16 ntc = ring->next_to_clean; 402dee1ad47SJeff Kirsher u16 ntu = ring->next_to_use; 403dee1ad47SJeff Kirsher 404dee1ad47SJeff Kirsher return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1; 405dee1ad47SJeff Kirsher } 406dee1ad47SJeff Kirsher 407e4f74028SAlexander Duyck #define IXGBE_RX_DESC(R, i) \ 408dee1ad47SJeff Kirsher (&(((union ixgbe_adv_rx_desc *)((R)->desc))[i])) 409e4f74028SAlexander Duyck #define IXGBE_TX_DESC(R, i) \ 410dee1ad47SJeff Kirsher (&(((union ixgbe_adv_tx_desc *)((R)->desc))[i])) 411e4f74028SAlexander Duyck #define IXGBE_TX_CTXTDESC(R, i) \ 412dee1ad47SJeff Kirsher (&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i])) 413dee1ad47SJeff Kirsher 414c88887e0SAlexander Duyck #define IXGBE_MAX_JUMBO_FRAME_SIZE 9728 /* Maximum Supported Size 9.5KB */ 415dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE 416dee1ad47SJeff Kirsher /* Use 3K as the baby jumbo frame size for FCoE */ 417dee1ad47SJeff Kirsher #define IXGBE_FCOE_JUMBO_FRAME_SIZE 3072 418dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */ 419dee1ad47SJeff Kirsher 420dee1ad47SJeff Kirsher #define OTHER_VECTOR 1 421dee1ad47SJeff Kirsher #define NON_Q_VECTORS (OTHER_VECTOR) 422dee1ad47SJeff Kirsher 423dee1ad47SJeff Kirsher #define MAX_MSIX_VECTORS_82599 64 42449c7ffbeSAlexander Duyck #define MAX_Q_VECTORS_82599 64 425dee1ad47SJeff Kirsher #define MAX_MSIX_VECTORS_82598 18 42649c7ffbeSAlexander Duyck #define MAX_Q_VECTORS_82598 16 427dee1ad47SJeff Kirsher 42849c7ffbeSAlexander Duyck #define MAX_Q_VECTORS MAX_Q_VECTORS_82599 429dee1ad47SJeff Kirsher #define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599 430dee1ad47SJeff Kirsher 4318f15486dSAlexander Duyck #define MIN_MSIX_Q_VECTORS 1 432dee1ad47SJeff Kirsher #define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS) 433dee1ad47SJeff Kirsher 43446646e61SAlexander Duyck /* default to trying for four seconds */ 43546646e61SAlexander Duyck #define IXGBE_TRY_LINK_TIMEOUT (4 * HZ) 43646646e61SAlexander Duyck 437dee1ad47SJeff Kirsher /* board specific private data structure */ 438dee1ad47SJeff Kirsher struct ixgbe_adapter { 43946646e61SAlexander Duyck unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)]; 44046646e61SAlexander Duyck /* OS defined structs */ 44146646e61SAlexander Duyck struct net_device *netdev; 44246646e61SAlexander Duyck struct pci_dev *pdev; 44346646e61SAlexander Duyck 444dee1ad47SJeff Kirsher unsigned long state; 445dee1ad47SJeff Kirsher 446dee1ad47SJeff Kirsher /* Some features need tri-state capability, 447dee1ad47SJeff Kirsher * thus the additional *_CAPABLE flags. 448dee1ad47SJeff Kirsher */ 449dee1ad47SJeff Kirsher u32 flags; 450a16a0d2fSAlexander Duyck #define IXGBE_FLAG_MSI_CAPABLE (u32)(1 << 0) 451a16a0d2fSAlexander Duyck #define IXGBE_FLAG_MSI_ENABLED (u32)(1 << 1) 452a16a0d2fSAlexander Duyck #define IXGBE_FLAG_MSIX_CAPABLE (u32)(1 << 2) 453a16a0d2fSAlexander Duyck #define IXGBE_FLAG_MSIX_ENABLED (u32)(1 << 3) 454a16a0d2fSAlexander Duyck #define IXGBE_FLAG_RX_1BUF_CAPABLE (u32)(1 << 4) 455a16a0d2fSAlexander Duyck #define IXGBE_FLAG_RX_PS_CAPABLE (u32)(1 << 5) 456a16a0d2fSAlexander Duyck #define IXGBE_FLAG_RX_PS_ENABLED (u32)(1 << 6) 457a16a0d2fSAlexander Duyck #define IXGBE_FLAG_IN_NETPOLL (u32)(1 << 7) 458a16a0d2fSAlexander Duyck #define IXGBE_FLAG_DCA_ENABLED (u32)(1 << 8) 459a16a0d2fSAlexander Duyck #define IXGBE_FLAG_DCA_CAPABLE (u32)(1 << 9) 460a16a0d2fSAlexander Duyck #define IXGBE_FLAG_IMIR_ENABLED (u32)(1 << 10) 461a16a0d2fSAlexander Duyck #define IXGBE_FLAG_MQ_CAPABLE (u32)(1 << 11) 462a16a0d2fSAlexander Duyck #define IXGBE_FLAG_DCB_ENABLED (u32)(1 << 12) 463a16a0d2fSAlexander Duyck #define IXGBE_FLAG_VMDQ_CAPABLE (u32)(1 << 13) 464a16a0d2fSAlexander Duyck #define IXGBE_FLAG_VMDQ_ENABLED (u32)(1 << 14) 465a16a0d2fSAlexander Duyck #define IXGBE_FLAG_FAN_FAIL_CAPABLE (u32)(1 << 15) 466a16a0d2fSAlexander Duyck #define IXGBE_FLAG_NEED_LINK_UPDATE (u32)(1 << 16) 467a16a0d2fSAlexander Duyck #define IXGBE_FLAG_NEED_LINK_CONFIG (u32)(1 << 17) 468a16a0d2fSAlexander Duyck #define IXGBE_FLAG_FDIR_HASH_CAPABLE (u32)(1 << 18) 469a16a0d2fSAlexander Duyck #define IXGBE_FLAG_FDIR_PERFECT_CAPABLE (u32)(1 << 19) 470a16a0d2fSAlexander Duyck #define IXGBE_FLAG_FCOE_CAPABLE (u32)(1 << 20) 471a16a0d2fSAlexander Duyck #define IXGBE_FLAG_FCOE_ENABLED (u32)(1 << 21) 472a16a0d2fSAlexander Duyck #define IXGBE_FLAG_SRIOV_CAPABLE (u32)(1 << 22) 473a16a0d2fSAlexander Duyck #define IXGBE_FLAG_SRIOV_ENABLED (u32)(1 << 23) 474dee1ad47SJeff Kirsher 475dee1ad47SJeff Kirsher u32 flags2; 476a16a0d2fSAlexander Duyck #define IXGBE_FLAG2_RSC_CAPABLE (u32)(1 << 0) 477dee1ad47SJeff Kirsher #define IXGBE_FLAG2_RSC_ENABLED (u32)(1 << 1) 478dee1ad47SJeff Kirsher #define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE (u32)(1 << 2) 479dee1ad47SJeff Kirsher #define IXGBE_FLAG2_TEMP_SENSOR_EVENT (u32)(1 << 3) 480dee1ad47SJeff Kirsher #define IXGBE_FLAG2_SEARCH_FOR_SFP (u32)(1 << 4) 481dee1ad47SJeff Kirsher #define IXGBE_FLAG2_SFP_NEEDS_RESET (u32)(1 << 5) 482dee1ad47SJeff Kirsher #define IXGBE_FLAG2_RESET_REQUESTED (u32)(1 << 6) 483dee1ad47SJeff Kirsher #define IXGBE_FLAG2_FDIR_REQUIRES_REINIT (u32)(1 << 7) 484ef6afc0cSAlexander Duyck #define IXGBE_FLAG2_RSS_FIELD_IPV4_UDP (u32)(1 << 8) 485ef6afc0cSAlexander Duyck #define IXGBE_FLAG2_RSS_FIELD_IPV6_UDP (u32)(1 << 9) 4861a71ab24SJacob Keller #define IXGBE_FLAG2_PTP_ENABLED (u32)(1 << 10) 487681ae1adSJacob E Keller #define IXGBE_FLAG2_PTP_PPS_ENABLED (u32)(1 << 11) 4889b735984SGreg Rose #define IXGBE_FLAG2_BRIDGE_MODE_VEB (u32)(1 << 12) 48946646e61SAlexander Duyck 49046646e61SAlexander Duyck /* Tx fast path data */ 49146646e61SAlexander Duyck int num_tx_queues; 49246646e61SAlexander Duyck u16 tx_itr_setting; 49346646e61SAlexander Duyck u16 tx_work_limit; 49446646e61SAlexander Duyck 49546646e61SAlexander Duyck /* Rx fast path data */ 49646646e61SAlexander Duyck int num_rx_queues; 49746646e61SAlexander Duyck u16 rx_itr_setting; 49846646e61SAlexander Duyck 49946646e61SAlexander Duyck /* TX */ 50046646e61SAlexander Duyck struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp; 50146646e61SAlexander Duyck 50246646e61SAlexander Duyck u64 restart_queue; 50346646e61SAlexander Duyck u64 lsc_int; 50446646e61SAlexander Duyck u32 tx_timeout_count; 50546646e61SAlexander Duyck 50646646e61SAlexander Duyck /* RX */ 50746646e61SAlexander Duyck struct ixgbe_ring *rx_ring[MAX_RX_QUEUES]; 50846646e61SAlexander Duyck int num_rx_pools; /* == num_rx_queues in 82598 */ 50946646e61SAlexander Duyck int num_rx_queues_per_pool; /* 1 if 82598, can be many if 82599 */ 51046646e61SAlexander Duyck u64 hw_csum_rx_error; 51146646e61SAlexander Duyck u64 hw_rx_no_dma_resources; 51246646e61SAlexander Duyck u64 rsc_total_count; 51346646e61SAlexander Duyck u64 rsc_total_flush; 51446646e61SAlexander Duyck u64 non_eop_descs; 51546646e61SAlexander Duyck u32 alloc_rx_page_failed; 51646646e61SAlexander Duyck u32 alloc_rx_buff_failed; 51746646e61SAlexander Duyck 51849c7ffbeSAlexander Duyck struct ixgbe_q_vector *q_vector[MAX_Q_VECTORS]; 519dee1ad47SJeff Kirsher 520dee1ad47SJeff Kirsher /* DCB parameters */ 521dee1ad47SJeff Kirsher struct ieee_pfc *ixgbe_ieee_pfc; 522dee1ad47SJeff Kirsher struct ieee_ets *ixgbe_ieee_ets; 523dee1ad47SJeff Kirsher struct ixgbe_dcb_config dcb_cfg; 524dee1ad47SJeff Kirsher struct ixgbe_dcb_config temp_dcb_cfg; 525dee1ad47SJeff Kirsher u8 dcb_set_bitmap; 526dee1ad47SJeff Kirsher u8 dcbx_cap; 527dee1ad47SJeff Kirsher enum ixgbe_fc_mode last_lfc_mode; 528dee1ad47SJeff Kirsher 52949c7ffbeSAlexander Duyck int num_q_vectors; /* current number of q_vectors for device */ 53049c7ffbeSAlexander Duyck int max_q_vectors; /* true count of q_vectors for device */ 531dee1ad47SJeff Kirsher struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE]; 532dee1ad47SJeff Kirsher struct msix_entry *msix_entries; 533dee1ad47SJeff Kirsher 534dee1ad47SJeff Kirsher u32 test_icr; 535dee1ad47SJeff Kirsher struct ixgbe_ring test_tx_ring; 536dee1ad47SJeff Kirsher struct ixgbe_ring test_rx_ring; 537dee1ad47SJeff Kirsher 538dee1ad47SJeff Kirsher /* structs defined in ixgbe_hw.h */ 539dee1ad47SJeff Kirsher struct ixgbe_hw hw; 540dee1ad47SJeff Kirsher u16 msg_enable; 541dee1ad47SJeff Kirsher struct ixgbe_hw_stats stats; 542dee1ad47SJeff Kirsher 543dee1ad47SJeff Kirsher u64 tx_busy; 544dee1ad47SJeff Kirsher unsigned int tx_ring_count; 545dee1ad47SJeff Kirsher unsigned int rx_ring_count; 546dee1ad47SJeff Kirsher 547dee1ad47SJeff Kirsher u32 link_speed; 548dee1ad47SJeff Kirsher bool link_up; 549dee1ad47SJeff Kirsher unsigned long link_check_timeout; 550dee1ad47SJeff Kirsher 551dee1ad47SJeff Kirsher struct timer_list service_timer; 55246646e61SAlexander Duyck struct work_struct service_task; 55346646e61SAlexander Duyck 55446646e61SAlexander Duyck struct hlist_head fdir_filter_list; 55546646e61SAlexander Duyck unsigned long fdir_overflow; /* number of times ATR was backed off */ 55646646e61SAlexander Duyck union ixgbe_atr_input fdir_mask; 55746646e61SAlexander Duyck int fdir_filter_count; 558dee1ad47SJeff Kirsher u32 fdir_pballoc; 559dee1ad47SJeff Kirsher u32 atr_sample_rate; 560dee1ad47SJeff Kirsher spinlock_t fdir_perfect_lock; 56146646e61SAlexander Duyck 562dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE 563dee1ad47SJeff Kirsher struct ixgbe_fcoe fcoe; 564dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */ 565dee1ad47SJeff Kirsher u32 wol; 56646646e61SAlexander Duyck 56746646e61SAlexander Duyck u16 bd_number; 56846646e61SAlexander Duyck 56915e5209fSEmil Tantilov u16 eeprom_verh; 57015e5209fSEmil Tantilov u16 eeprom_verl; 571c23f5b6bSEmil Tantilov u16 eeprom_cap; 572dee1ad47SJeff Kirsher 573dee1ad47SJeff Kirsher u32 interrupt_event; 57446646e61SAlexander Duyck u32 led_reg; 575dee1ad47SJeff Kirsher 5763a6a4edaSJacob Keller struct ptp_clock *ptp_clock; 5773a6a4edaSJacob Keller struct ptp_clock_info ptp_caps; 578891dc082SJacob Keller struct work_struct ptp_tx_work; 579891dc082SJacob Keller struct sk_buff *ptp_tx_skb; 580891dc082SJacob Keller unsigned long ptp_tx_start; 5813a6a4edaSJacob Keller unsigned long last_overflow_check; 5826cb562d6SJacob Keller unsigned long last_rx_ptp_check; 5833a6a4edaSJacob Keller spinlock_t tmreg_lock; 5843a6a4edaSJacob Keller struct cyclecounter cc; 5853a6a4edaSJacob Keller struct timecounter tc; 5863a6a4edaSJacob Keller u32 base_incval; 5873a6a4edaSJacob Keller 588dee1ad47SJeff Kirsher /* SR-IOV */ 589dee1ad47SJeff Kirsher DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS); 590dee1ad47SJeff Kirsher unsigned int num_vfs; 591dee1ad47SJeff Kirsher struct vf_data_storage *vfinfo; 592dee1ad47SJeff Kirsher int vf_rate_link_speed; 593dee1ad47SJeff Kirsher struct vf_macvlans vf_mvs; 594dee1ad47SJeff Kirsher struct vf_macvlans *mv_list; 595dee1ad47SJeff Kirsher 59683c61fa9SGreg Rose u32 timer_event_accumulator; 59783c61fa9SGreg Rose u32 vferr_refcount; 5983ca8bc6dSDon Skidmore struct kobject *info_kobj; 5993ca8bc6dSDon Skidmore #ifdef CONFIG_IXGBE_HWMON 6003ca8bc6dSDon Skidmore struct hwmon_buff ixgbe_hwmon_buff; 6013ca8bc6dSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */ 60200949167SCatherine Sullivan #ifdef CONFIG_DEBUG_FS 60300949167SCatherine Sullivan struct dentry *ixgbe_dbg_adapter; 60400949167SCatherine Sullivan #endif /*CONFIG_DEBUG_FS*/ 605107d3018SAlexander Duyck 606107d3018SAlexander Duyck u8 default_up; 607dee1ad47SJeff Kirsher }; 608dee1ad47SJeff Kirsher 609dee1ad47SJeff Kirsher struct ixgbe_fdir_filter { 610dee1ad47SJeff Kirsher struct hlist_node fdir_node; 611dee1ad47SJeff Kirsher union ixgbe_atr_input filter; 612dee1ad47SJeff Kirsher u16 sw_idx; 613dee1ad47SJeff Kirsher u16 action; 614dee1ad47SJeff Kirsher }; 615dee1ad47SJeff Kirsher 61670e5576cSDon Skidmore enum ixgbe_state_t { 617dee1ad47SJeff Kirsher __IXGBE_TESTING, 618dee1ad47SJeff Kirsher __IXGBE_RESETTING, 619dee1ad47SJeff Kirsher __IXGBE_DOWN, 620dee1ad47SJeff Kirsher __IXGBE_SERVICE_SCHED, 621dee1ad47SJeff Kirsher __IXGBE_IN_SFP_INIT, 622dee1ad47SJeff Kirsher }; 623dee1ad47SJeff Kirsher 6244c1975d7SAlexander Duyck struct ixgbe_cb { 6254c1975d7SAlexander Duyck union { /* Union defining head/tail partner */ 6264c1975d7SAlexander Duyck struct sk_buff *head; 6274c1975d7SAlexander Duyck struct sk_buff *tail; 6284c1975d7SAlexander Duyck }; 629dee1ad47SJeff Kirsher dma_addr_t dma; 6304c1975d7SAlexander Duyck u16 append_cnt; 631f800326dSAlexander Duyck bool page_released; 632dee1ad47SJeff Kirsher }; 6334c1975d7SAlexander Duyck #define IXGBE_CB(skb) ((struct ixgbe_cb *)(skb)->cb) 634dee1ad47SJeff Kirsher 635dee1ad47SJeff Kirsher enum ixgbe_boards { 636dee1ad47SJeff Kirsher board_82598, 637dee1ad47SJeff Kirsher board_82599, 638dee1ad47SJeff Kirsher board_X540, 639dee1ad47SJeff Kirsher }; 640dee1ad47SJeff Kirsher 641dee1ad47SJeff Kirsher extern struct ixgbe_info ixgbe_82598_info; 642dee1ad47SJeff Kirsher extern struct ixgbe_info ixgbe_82599_info; 643dee1ad47SJeff Kirsher extern struct ixgbe_info ixgbe_X540_info; 644dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCB 645dee1ad47SJeff Kirsher extern const struct dcbnl_rtnl_ops dcbnl_ops; 646dee1ad47SJeff Kirsher #endif 647dee1ad47SJeff Kirsher 648dee1ad47SJeff Kirsher extern char ixgbe_driver_name[]; 649dee1ad47SJeff Kirsher extern const char ixgbe_driver_version[]; 6508af3c33fSJeff Kirsher #ifdef IXGBE_FCOE 651ea81875aSNeerav Parikh extern char ixgbe_default_device_descr[]; 6528af3c33fSJeff Kirsher #endif /* IXGBE_FCOE */ 653dee1ad47SJeff Kirsher 654c7ccde0fSAlexander Duyck extern void ixgbe_up(struct ixgbe_adapter *adapter); 655dee1ad47SJeff Kirsher extern void ixgbe_down(struct ixgbe_adapter *adapter); 656dee1ad47SJeff Kirsher extern void ixgbe_reinit_locked(struct ixgbe_adapter *adapter); 657dee1ad47SJeff Kirsher extern void ixgbe_reset(struct ixgbe_adapter *adapter); 658dee1ad47SJeff Kirsher extern void ixgbe_set_ethtool_ops(struct net_device *netdev); 659dee1ad47SJeff Kirsher extern int ixgbe_setup_rx_resources(struct ixgbe_ring *); 660dee1ad47SJeff Kirsher extern int ixgbe_setup_tx_resources(struct ixgbe_ring *); 661dee1ad47SJeff Kirsher extern void ixgbe_free_rx_resources(struct ixgbe_ring *); 662dee1ad47SJeff Kirsher extern void ixgbe_free_tx_resources(struct ixgbe_ring *); 663dee1ad47SJeff Kirsher extern void ixgbe_configure_rx_ring(struct ixgbe_adapter *,struct ixgbe_ring *); 664dee1ad47SJeff Kirsher extern void ixgbe_configure_tx_ring(struct ixgbe_adapter *,struct ixgbe_ring *); 665dee1ad47SJeff Kirsher extern void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter, 666dee1ad47SJeff Kirsher struct ixgbe_ring *); 667dee1ad47SJeff Kirsher extern void ixgbe_update_stats(struct ixgbe_adapter *adapter); 668dee1ad47SJeff Kirsher extern int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter); 6698e2813f5SJacob Keller extern int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id, 6708e2813f5SJacob Keller u16 subdevice_id); 671dee1ad47SJeff Kirsher extern void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter); 672dee1ad47SJeff Kirsher extern netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *, 673dee1ad47SJeff Kirsher struct ixgbe_adapter *, 674dee1ad47SJeff Kirsher struct ixgbe_ring *); 675dee1ad47SJeff Kirsher extern void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *, 676dee1ad47SJeff Kirsher struct ixgbe_tx_buffer *); 677dee1ad47SJeff Kirsher extern void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16); 678dee1ad47SJeff Kirsher extern void ixgbe_write_eitr(struct ixgbe_q_vector *); 6798af3c33fSJeff Kirsher extern int ixgbe_poll(struct napi_struct *napi, int budget); 680dee1ad47SJeff Kirsher extern int ethtool_ioctl(struct ifreq *ifr); 681dee1ad47SJeff Kirsher extern s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw); 682dee1ad47SJeff Kirsher extern s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl); 683dee1ad47SJeff Kirsher extern s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl); 684dee1ad47SJeff Kirsher extern s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw, 685dee1ad47SJeff Kirsher union ixgbe_atr_hash_dword input, 686dee1ad47SJeff Kirsher union ixgbe_atr_hash_dword common, 687dee1ad47SJeff Kirsher u8 queue); 688dee1ad47SJeff Kirsher extern s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw, 689dee1ad47SJeff Kirsher union ixgbe_atr_input *input_mask); 690dee1ad47SJeff Kirsher extern s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw, 691dee1ad47SJeff Kirsher union ixgbe_atr_input *input, 692dee1ad47SJeff Kirsher u16 soft_id, u8 queue); 693dee1ad47SJeff Kirsher extern s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw, 694dee1ad47SJeff Kirsher union ixgbe_atr_input *input, 695dee1ad47SJeff Kirsher u16 soft_id); 696dee1ad47SJeff Kirsher extern void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input, 697dee1ad47SJeff Kirsher union ixgbe_atr_input *mask); 698d7bbcd32SDon Skidmore extern bool ixgbe_verify_lesm_fw_enabled_82599(struct ixgbe_hw *hw); 699dee1ad47SJeff Kirsher extern void ixgbe_set_rx_mode(struct net_device *netdev); 7008af3c33fSJeff Kirsher #ifdef CONFIG_IXGBE_DCB 7013ebe8fdeSAlexander Duyck extern void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter); 702dee1ad47SJeff Kirsher extern int ixgbe_setup_tc(struct net_device *dev, u8 tc); 7038af3c33fSJeff Kirsher #endif 704dee1ad47SJeff Kirsher extern void ixgbe_tx_ctxtdesc(struct ixgbe_ring *, u32, u32, u32, u32); 705dee1ad47SJeff Kirsher extern void ixgbe_do_reset(struct net_device *netdev); 7061210982bSDon Skidmore #ifdef CONFIG_IXGBE_HWMON 7073ca8bc6dSDon Skidmore extern void ixgbe_sysfs_exit(struct ixgbe_adapter *adapter); 7083ca8bc6dSDon Skidmore extern int ixgbe_sysfs_init(struct ixgbe_adapter *adapter); 7091210982bSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */ 710dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE 711dee1ad47SJeff Kirsher extern void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter); 712fd0db0edSAlexander Duyck extern int ixgbe_fso(struct ixgbe_ring *tx_ring, 713fd0db0edSAlexander Duyck struct ixgbe_tx_buffer *first, 714244e27adSAlexander Duyck u8 *hdr_len); 715dee1ad47SJeff Kirsher extern int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter, 716dee1ad47SJeff Kirsher union ixgbe_adv_rx_desc *rx_desc, 717f56e0cb1SAlexander Duyck struct sk_buff *skb); 718dee1ad47SJeff Kirsher extern int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid, 719dee1ad47SJeff Kirsher struct scatterlist *sgl, unsigned int sgc); 720dee1ad47SJeff Kirsher extern int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid, 721dee1ad47SJeff Kirsher struct scatterlist *sgl, unsigned int sgc); 722dee1ad47SJeff Kirsher extern int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid); 7237c8ae65aSAlexander Duyck extern int ixgbe_setup_fcoe_ddp_resources(struct ixgbe_adapter *adapter); 7247c8ae65aSAlexander Duyck extern void ixgbe_free_fcoe_ddp_resources(struct ixgbe_adapter *adapter); 725dee1ad47SJeff Kirsher extern int ixgbe_fcoe_enable(struct net_device *netdev); 726dee1ad47SJeff Kirsher extern int ixgbe_fcoe_disable(struct net_device *netdev); 727dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCB 728dee1ad47SJeff Kirsher extern u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter); 729dee1ad47SJeff Kirsher extern u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up); 730dee1ad47SJeff Kirsher #endif /* CONFIG_IXGBE_DCB */ 731dee1ad47SJeff Kirsher extern int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type); 732ea81875aSNeerav Parikh extern int ixgbe_fcoe_get_hbainfo(struct net_device *netdev, 733ea81875aSNeerav Parikh struct netdev_fcoe_hbainfo *info); 734800bd607SAlexander Duyck extern u8 ixgbe_fcoe_get_tc(struct ixgbe_adapter *adapter); 735dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */ 73600949167SCatherine Sullivan #ifdef CONFIG_DEBUG_FS 73700949167SCatherine Sullivan extern void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter); 73800949167SCatherine Sullivan extern void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter); 73900949167SCatherine Sullivan extern void ixgbe_dbg_init(void); 74000949167SCatherine Sullivan extern void ixgbe_dbg_exit(void); 74100949167SCatherine Sullivan #endif /* CONFIG_DEBUG_FS */ 742b2d96e0aSAlexander Duyck static inline struct netdev_queue *txring_txq(const struct ixgbe_ring *ring) 743b2d96e0aSAlexander Duyck { 744b2d96e0aSAlexander Duyck return netdev_get_tx_queue(ring->netdev, ring->queue_index); 745b2d96e0aSAlexander Duyck } 746b2d96e0aSAlexander Duyck 7473a6a4edaSJacob Keller extern void ixgbe_ptp_init(struct ixgbe_adapter *adapter); 7483a6a4edaSJacob Keller extern void ixgbe_ptp_stop(struct ixgbe_adapter *adapter); 7493a6a4edaSJacob Keller extern void ixgbe_ptp_overflow_check(struct ixgbe_adapter *adapter); 7506cb562d6SJacob Keller extern void ixgbe_ptp_rx_hang(struct ixgbe_adapter *adapter); 75139dfb71bSAlexander Duyck extern void __ixgbe_ptp_rx_hwtstamp(struct ixgbe_q_vector *q_vector, 7523a6a4edaSJacob Keller struct sk_buff *skb); 75339dfb71bSAlexander Duyck static inline void ixgbe_ptp_rx_hwtstamp(struct ixgbe_ring *rx_ring, 75439dfb71bSAlexander Duyck union ixgbe_adv_rx_desc *rx_desc, 75539dfb71bSAlexander Duyck struct sk_buff *skb) 75639dfb71bSAlexander Duyck { 75739dfb71bSAlexander Duyck if (unlikely(!ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_STAT_TS))) 75839dfb71bSAlexander Duyck return; 75939dfb71bSAlexander Duyck 76039dfb71bSAlexander Duyck __ixgbe_ptp_rx_hwtstamp(rx_ring->q_vector, skb); 76139dfb71bSAlexander Duyck 76239dfb71bSAlexander Duyck /* 76339dfb71bSAlexander Duyck * Update the last_rx_timestamp timer in order to enable watchdog check 76439dfb71bSAlexander Duyck * for error case of latched timestamp on a dropped packet. 76539dfb71bSAlexander Duyck */ 76639dfb71bSAlexander Duyck rx_ring->last_rx_timestamp = jiffies; 76739dfb71bSAlexander Duyck } 76839dfb71bSAlexander Duyck 7693a6a4edaSJacob Keller extern int ixgbe_ptp_hwtstamp_ioctl(struct ixgbe_adapter *adapter, 7703a6a4edaSJacob Keller struct ifreq *ifr, int cmd); 7713a6a4edaSJacob Keller extern void ixgbe_ptp_start_cyclecounter(struct ixgbe_adapter *adapter); 7721a71ab24SJacob Keller extern void ixgbe_ptp_reset(struct ixgbe_adapter *adapter); 773681ae1adSJacob E Keller extern void ixgbe_ptp_check_pps_event(struct ixgbe_adapter *adapter, u32 eicr); 774da36b647SGreg Rose #ifdef CONFIG_PCI_IOV 775da36b647SGreg Rose void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter); 776da36b647SGreg Rose #endif 7773a6a4edaSJacob Keller 778dee1ad47SJeff Kirsher #endif /* _IXGBE_H_ */ 779