1dee1ad47SJeff Kirsher /******************************************************************************* 2dee1ad47SJeff Kirsher 3dee1ad47SJeff Kirsher Intel 10 Gigabit PCI Express Linux driver 437689010SMark Rustad Copyright(c) 1999 - 2016 Intel Corporation. 5dee1ad47SJeff Kirsher 6dee1ad47SJeff Kirsher This program is free software; you can redistribute it and/or modify it 7dee1ad47SJeff Kirsher under the terms and conditions of the GNU General Public License, 8dee1ad47SJeff Kirsher version 2, as published by the Free Software Foundation. 9dee1ad47SJeff Kirsher 10dee1ad47SJeff Kirsher This program is distributed in the hope it will be useful, but WITHOUT 11dee1ad47SJeff Kirsher ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 12dee1ad47SJeff Kirsher FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 13dee1ad47SJeff Kirsher more details. 14dee1ad47SJeff Kirsher 15dee1ad47SJeff Kirsher You should have received a copy of the GNU General Public License along with 16dee1ad47SJeff Kirsher this program; if not, write to the Free Software Foundation, Inc., 17dee1ad47SJeff Kirsher 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA. 18dee1ad47SJeff Kirsher 19dee1ad47SJeff Kirsher The full GNU General Public License is included in this distribution in 20dee1ad47SJeff Kirsher the file called "COPYING". 21dee1ad47SJeff Kirsher 22dee1ad47SJeff Kirsher Contact Information: 23b89aae71SJacob Keller Linux NICS <linux.nics@intel.com> 24dee1ad47SJeff Kirsher e1000-devel Mailing List <e1000-devel@lists.sourceforge.net> 25dee1ad47SJeff Kirsher Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 26dee1ad47SJeff Kirsher 27dee1ad47SJeff Kirsher *******************************************************************************/ 28dee1ad47SJeff Kirsher 29dee1ad47SJeff Kirsher #ifndef _IXGBE_H_ 30dee1ad47SJeff Kirsher #define _IXGBE_H_ 31dee1ad47SJeff Kirsher 32dee1ad47SJeff Kirsher #include <linux/bitops.h> 33dee1ad47SJeff Kirsher #include <linux/types.h> 34dee1ad47SJeff Kirsher #include <linux/pci.h> 35dee1ad47SJeff Kirsher #include <linux/netdevice.h> 36dee1ad47SJeff Kirsher #include <linux/cpumask.h> 37dee1ad47SJeff Kirsher #include <linux/aer.h> 38dee1ad47SJeff Kirsher #include <linux/if_vlan.h> 396cb562d6SJacob Keller #include <linux/jiffies.h> 40dee1ad47SJeff Kirsher 4174d23cc7SRichard Cochran #include <linux/timecounter.h> 423a6a4edaSJacob Keller #include <linux/net_tstamp.h> 433a6a4edaSJacob Keller #include <linux/ptp_clock_kernel.h> 443a6a4edaSJacob Keller 45dee1ad47SJeff Kirsher #include "ixgbe_type.h" 46dee1ad47SJeff Kirsher #include "ixgbe_common.h" 47dee1ad47SJeff Kirsher #include "ixgbe_dcb.h" 48ee58c114SJavier Martinez Canillas #if IS_ENABLED(CONFIG_FCOE) 49dee1ad47SJeff Kirsher #define IXGBE_FCOE 50dee1ad47SJeff Kirsher #include "ixgbe_fcoe.h" 51ee58c114SJavier Martinez Canillas #endif /* IS_ENABLED(CONFIG_FCOE) */ 52dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCA 53dee1ad47SJeff Kirsher #include <linux/dca.h> 54dee1ad47SJeff Kirsher #endif 55dee1ad47SJeff Kirsher 56076bb0c8SEliezer Tamir #include <net/busy_poll.h> 575a85e737SEliezer Tamir 58dee1ad47SJeff Kirsher /* common prefix used by pr_<> macros */ 59dee1ad47SJeff Kirsher #undef pr_fmt 60dee1ad47SJeff Kirsher #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 61dee1ad47SJeff Kirsher 62dee1ad47SJeff Kirsher /* TX/RX descriptor defines */ 63dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_TXD 512 6459224555SAlexander Duyck #define IXGBE_DEFAULT_TX_WORK 256 65dee1ad47SJeff Kirsher #define IXGBE_MAX_TXD 4096 66dee1ad47SJeff Kirsher #define IXGBE_MIN_TXD 64 67dee1ad47SJeff Kirsher 68fb44519dSAnton Blanchard #if (PAGE_SIZE < 8192) 69dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_RXD 512 70fb44519dSAnton Blanchard #else 71fb44519dSAnton Blanchard #define IXGBE_DEFAULT_RXD 128 72fb44519dSAnton Blanchard #endif 73dee1ad47SJeff Kirsher #define IXGBE_MAX_RXD 4096 74dee1ad47SJeff Kirsher #define IXGBE_MIN_RXD 64 75dee1ad47SJeff Kirsher 765b7f000fSDon Skidmore #define IXGBE_ETH_P_LLDP 0x88CC 775b7f000fSDon Skidmore 78dee1ad47SJeff Kirsher /* flow control */ 79dee1ad47SJeff Kirsher #define IXGBE_MIN_FCRTL 0x40 80dee1ad47SJeff Kirsher #define IXGBE_MAX_FCRTL 0x7FF80 81dee1ad47SJeff Kirsher #define IXGBE_MIN_FCRTH 0x600 82dee1ad47SJeff Kirsher #define IXGBE_MAX_FCRTH 0x7FFF0 83dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_FCPAUSE 0xFFFF 84dee1ad47SJeff Kirsher #define IXGBE_MIN_FCPAUSE 0 85dee1ad47SJeff Kirsher #define IXGBE_MAX_FCPAUSE 0xFFFF 86dee1ad47SJeff Kirsher 87dee1ad47SJeff Kirsher /* Supported Rx Buffer Sizes */ 88252562c2SAlexander Duyck #define IXGBE_RXBUFFER_256 256 /* Used for skb receive header */ 8909816fbeSAlexander Duyck #define IXGBE_RXBUFFER_2K 2048 9009816fbeSAlexander Duyck #define IXGBE_RXBUFFER_3K 3072 9109816fbeSAlexander Duyck #define IXGBE_RXBUFFER_4K 4096 92dee1ad47SJeff Kirsher #define IXGBE_MAX_RXBUFFER 16384 /* largest size for a single descriptor */ 93dee1ad47SJeff Kirsher 942de6aa3aSAlexander Duyck #define IXGBE_SKB_PAD (NET_SKB_PAD + NET_IP_ALIGN) 952de6aa3aSAlexander Duyck #if (PAGE_SIZE < 8192) 962de6aa3aSAlexander Duyck #define IXGBE_MAX_FRAME_BUILD_SKB \ 972de6aa3aSAlexander Duyck (SKB_WITH_OVERHEAD(IXGBE_RXBUFFER_2K) - IXGBE_SKB_PAD) 982de6aa3aSAlexander Duyck #else 992de6aa3aSAlexander Duyck #define IGB_MAX_FRAME_BUILD_SKB IXGBE_RXBUFFER_2K 1002de6aa3aSAlexander Duyck #endif 1012de6aa3aSAlexander Duyck 102dee1ad47SJeff Kirsher /* 103252562c2SAlexander Duyck * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we 104252562c2SAlexander Duyck * reserve 64 more, and skb_shared_info adds an additional 320 bytes more, 105252562c2SAlexander Duyck * this adds up to 448 bytes of extra data. 106252562c2SAlexander Duyck * 107252562c2SAlexander Duyck * Since netdev_alloc_skb now allocates a page fragment we can use a value 108252562c2SAlexander Duyck * of 256 and the resultant skb will have a truesize of 960 or less. 109dee1ad47SJeff Kirsher */ 110252562c2SAlexander Duyck #define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_256 111dee1ad47SJeff Kirsher 112dee1ad47SJeff Kirsher /* How many Rx Buffers do we bundle into one write to the hardware ? */ 113dee1ad47SJeff Kirsher #define IXGBE_RX_BUFFER_WRITE 16 /* Must be power of 2 */ 114dee1ad47SJeff Kirsher 115f3213d93SAlexander Duyck #define IXGBE_RX_DMA_ATTR \ 116f3213d93SAlexander Duyck (DMA_ATTR_SKIP_CPU_SYNC | DMA_ATTR_WEAK_ORDERING) 117f3213d93SAlexander Duyck 118472148c3SAlexander Duyck enum ixgbe_tx_flags { 119472148c3SAlexander Duyck /* cmd_type flags */ 120472148c3SAlexander Duyck IXGBE_TX_FLAGS_HW_VLAN = 0x01, 121472148c3SAlexander Duyck IXGBE_TX_FLAGS_TSO = 0x02, 122472148c3SAlexander Duyck IXGBE_TX_FLAGS_TSTAMP = 0x04, 123472148c3SAlexander Duyck 124472148c3SAlexander Duyck /* olinfo flags */ 125472148c3SAlexander Duyck IXGBE_TX_FLAGS_CC = 0x08, 126472148c3SAlexander Duyck IXGBE_TX_FLAGS_IPV4 = 0x10, 127472148c3SAlexander Duyck IXGBE_TX_FLAGS_CSUM = 0x20, 128472148c3SAlexander Duyck 129472148c3SAlexander Duyck /* software defined flags */ 130472148c3SAlexander Duyck IXGBE_TX_FLAGS_SW_VLAN = 0x40, 131472148c3SAlexander Duyck IXGBE_TX_FLAGS_FCOE = 0x80, 132472148c3SAlexander Duyck }; 133472148c3SAlexander Duyck 134472148c3SAlexander Duyck /* VLAN info */ 135dee1ad47SJeff Kirsher #define IXGBE_TX_FLAGS_VLAN_MASK 0xffff0000 13666f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_VLAN_PRIO_MASK 0xe0000000 13766f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT 29 138dee1ad47SJeff Kirsher #define IXGBE_TX_FLAGS_VLAN_SHIFT 16 139dee1ad47SJeff Kirsher 140dee1ad47SJeff Kirsher #define IXGBE_MAX_VF_MC_ENTRIES 30 141dee1ad47SJeff Kirsher #define IXGBE_MAX_VF_FUNCTIONS 64 142dee1ad47SJeff Kirsher #define IXGBE_MAX_VFTA_ENTRIES 128 143dee1ad47SJeff Kirsher #define MAX_EMULATION_MAC_ADDRS 16 144dee1ad47SJeff Kirsher #define IXGBE_MAX_PF_MACVLANS 15 1451d9c0bfdSAlexander Duyck #define VMDQ_P(p) ((p) + adapter->ring_feature[RING_F_VMDQ].offset) 14683c61fa9SGreg Rose #define IXGBE_82599_VF_DEVICE_ID 0x10ED 14783c61fa9SGreg Rose #define IXGBE_X540_VF_DEVICE_ID 0x1515 148dee1ad47SJeff Kirsher 149dee1ad47SJeff Kirsher struct vf_data_storage { 150988d1307SMark Rustad struct pci_dev *vfdev; 151dee1ad47SJeff Kirsher unsigned char vf_mac_addresses[ETH_ALEN]; 152dee1ad47SJeff Kirsher u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES]; 153dee1ad47SJeff Kirsher u16 num_vf_mc_hashes; 154dee1ad47SJeff Kirsher bool clear_to_send; 155dee1ad47SJeff Kirsher bool pf_set_mac; 156dee1ad47SJeff Kirsher u16 pf_vlan; /* When set, guest VLAN config not allowed. */ 157dee1ad47SJeff Kirsher u16 pf_qos; 158dee1ad47SJeff Kirsher u16 tx_rate; 159de4c7f65SGreg Rose u8 spoofchk_enabled; 160e65ce0d3SVlad Zolotarov bool rss_query_enabled; 16154011e4dSHiroshi Shimamoto u8 trusted; 1628443c1a4SHiroshi Shimamoto int xcast_mode; 163374c65d6SAlexander Duyck unsigned int vf_api; 164dee1ad47SJeff Kirsher }; 165dee1ad47SJeff Kirsher 1668443c1a4SHiroshi Shimamoto enum ixgbevf_xcast_modes { 1678443c1a4SHiroshi Shimamoto IXGBEVF_XCAST_MODE_NONE = 0, 1688443c1a4SHiroshi Shimamoto IXGBEVF_XCAST_MODE_MULTI, 1698443c1a4SHiroshi Shimamoto IXGBEVF_XCAST_MODE_ALLMULTI, 17007eea570SDon Skidmore IXGBEVF_XCAST_MODE_PROMISC, 1718443c1a4SHiroshi Shimamoto }; 1728443c1a4SHiroshi Shimamoto 173dee1ad47SJeff Kirsher struct vf_macvlans { 174dee1ad47SJeff Kirsher struct list_head l; 175dee1ad47SJeff Kirsher int vf; 176dee1ad47SJeff Kirsher bool free; 177dee1ad47SJeff Kirsher bool is_macvlan; 178dee1ad47SJeff Kirsher u8 vf_macvlan[ETH_ALEN]; 179dee1ad47SJeff Kirsher }; 180dee1ad47SJeff Kirsher 181dee1ad47SJeff Kirsher #define IXGBE_MAX_TXD_PWR 14 182b4f47a48SJacob Keller #define IXGBE_MAX_DATA_PER_TXD (1u << IXGBE_MAX_TXD_PWR) 183dee1ad47SJeff Kirsher 184dee1ad47SJeff Kirsher /* Tx Descriptors needed, worst case */ 185dee1ad47SJeff Kirsher #define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD) 186990a3158SAlexander Duyck #define DESC_NEEDED (MAX_SKB_FRAGS + 4) 187dee1ad47SJeff Kirsher 188dee1ad47SJeff Kirsher /* wrapper around a pointer to a socket buffer, 189dee1ad47SJeff Kirsher * so a DMA handle can be stored along with the buffer */ 190dee1ad47SJeff Kirsher struct ixgbe_tx_buffer { 191d3d00239SAlexander Duyck union ixgbe_adv_tx_desc *next_to_watch; 192dee1ad47SJeff Kirsher unsigned long time_stamp; 193d3d00239SAlexander Duyck struct sk_buff *skb; 194fd0db0edSAlexander Duyck unsigned int bytecount; 195fd0db0edSAlexander Duyck unsigned short gso_segs; 196244e27adSAlexander Duyck __be16 protocol; 197729739b7SAlexander Duyck DEFINE_DMA_UNMAP_ADDR(dma); 198729739b7SAlexander Duyck DEFINE_DMA_UNMAP_LEN(len); 199fd0db0edSAlexander Duyck u32 tx_flags; 200dee1ad47SJeff Kirsher }; 201dee1ad47SJeff Kirsher 202dee1ad47SJeff Kirsher struct ixgbe_rx_buffer { 203dee1ad47SJeff Kirsher struct sk_buff *skb; 204dee1ad47SJeff Kirsher dma_addr_t dma; 205dee1ad47SJeff Kirsher struct page *page; 2061b56cf49SAlexander Duyck #if (BITS_PER_LONG > 32) || (PAGE_SIZE >= 65536) 2071b56cf49SAlexander Duyck __u32 page_offset; 2081b56cf49SAlexander Duyck #else 2091b56cf49SAlexander Duyck __u16 page_offset; 2101b56cf49SAlexander Duyck #endif 2111b56cf49SAlexander Duyck __u16 pagecnt_bias; 212dee1ad47SJeff Kirsher }; 213dee1ad47SJeff Kirsher 214dee1ad47SJeff Kirsher struct ixgbe_queue_stats { 215dee1ad47SJeff Kirsher u64 packets; 216dee1ad47SJeff Kirsher u64 bytes; 217dee1ad47SJeff Kirsher }; 218dee1ad47SJeff Kirsher 219dee1ad47SJeff Kirsher struct ixgbe_tx_queue_stats { 220dee1ad47SJeff Kirsher u64 restart_queue; 221dee1ad47SJeff Kirsher u64 tx_busy; 222dee1ad47SJeff Kirsher u64 tx_done_old; 223dee1ad47SJeff Kirsher }; 224dee1ad47SJeff Kirsher 225dee1ad47SJeff Kirsher struct ixgbe_rx_queue_stats { 226dee1ad47SJeff Kirsher u64 rsc_count; 227dee1ad47SJeff Kirsher u64 rsc_flush; 228dee1ad47SJeff Kirsher u64 non_eop_descs; 229dee1ad47SJeff Kirsher u64 alloc_rx_page_failed; 230dee1ad47SJeff Kirsher u64 alloc_rx_buff_failed; 2318a0da21bSAlexander Duyck u64 csum_err; 232dee1ad47SJeff Kirsher }; 233dee1ad47SJeff Kirsher 234a9763f3cSMark Rustad #define IXGBE_TS_HDR_LEN 8 235a9763f3cSMark Rustad 236f800326dSAlexander Duyck enum ixgbe_ring_state_t { 2374f4542bfSAlexander Duyck __IXGBE_RX_3K_BUFFER, 2382de6aa3aSAlexander Duyck __IXGBE_RX_BUILD_SKB_ENABLED, 2394f4542bfSAlexander Duyck __IXGBE_RX_RSC_ENABLED, 2404f4542bfSAlexander Duyck __IXGBE_RX_CSUM_UDP_ZERO_ERR, 2414f4542bfSAlexander Duyck __IXGBE_RX_FCOE, 242dee1ad47SJeff Kirsher __IXGBE_TX_FDIR_INIT_DONE, 243fd786b7bSAlexander Duyck __IXGBE_TX_XPS_INIT_DONE, 244dee1ad47SJeff Kirsher __IXGBE_TX_DETECT_HANG, 245dee1ad47SJeff Kirsher __IXGBE_HANG_CHECK_ARMED, 246dee1ad47SJeff Kirsher }; 247dee1ad47SJeff Kirsher 2482de6aa3aSAlexander Duyck #define ring_uses_build_skb(ring) \ 2492de6aa3aSAlexander Duyck test_bit(__IXGBE_RX_BUILD_SKB_ENABLED, &(ring)->state) 2502de6aa3aSAlexander Duyck 2512a47fa45SJohn Fastabend struct ixgbe_fwd_adapter { 2522a47fa45SJohn Fastabend unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)]; 2532a47fa45SJohn Fastabend struct net_device *netdev; 2542a47fa45SJohn Fastabend struct ixgbe_adapter *real_adapter; 2552a47fa45SJohn Fastabend unsigned int tx_base_queue; 2562a47fa45SJohn Fastabend unsigned int rx_base_queue; 2572a47fa45SJohn Fastabend int pool; 2582a47fa45SJohn Fastabend }; 2592a47fa45SJohn Fastabend 260dee1ad47SJeff Kirsher #define check_for_tx_hang(ring) \ 261dee1ad47SJeff Kirsher test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state) 262dee1ad47SJeff Kirsher #define set_check_for_tx_hang(ring) \ 263dee1ad47SJeff Kirsher set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state) 264dee1ad47SJeff Kirsher #define clear_check_for_tx_hang(ring) \ 265dee1ad47SJeff Kirsher clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state) 266dee1ad47SJeff Kirsher #define ring_is_rsc_enabled(ring) \ 267dee1ad47SJeff Kirsher test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state) 268dee1ad47SJeff Kirsher #define set_ring_rsc_enabled(ring) \ 269dee1ad47SJeff Kirsher set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state) 270dee1ad47SJeff Kirsher #define clear_ring_rsc_enabled(ring) \ 271dee1ad47SJeff Kirsher clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state) 272dee1ad47SJeff Kirsher struct ixgbe_ring { 273efe3d3c8SAlexander Duyck struct ixgbe_ring *next; /* pointer to next ring in q_vector */ 274d3ee4294SAlexander Duyck struct ixgbe_q_vector *q_vector; /* backpointer to host q_vector */ 275dee1ad47SJeff Kirsher struct net_device *netdev; /* netdev ring belongs to */ 276d3ee4294SAlexander Duyck struct device *dev; /* device for DMA mapping */ 2772a47fa45SJohn Fastabend struct ixgbe_fwd_adapter *l2_accel_priv; 278d3ee4294SAlexander Duyck void *desc; /* descriptor ring memory */ 279dee1ad47SJeff Kirsher union { 280dee1ad47SJeff Kirsher struct ixgbe_tx_buffer *tx_buffer_info; 281dee1ad47SJeff Kirsher struct ixgbe_rx_buffer *rx_buffer_info; 282dee1ad47SJeff Kirsher }; 283dee1ad47SJeff Kirsher unsigned long state; 284dee1ad47SJeff Kirsher u8 __iomem *tail; 285d3ee4294SAlexander Duyck dma_addr_t dma; /* phys. address of descriptor ring */ 286d3ee4294SAlexander Duyck unsigned int size; /* length in bytes */ 287dee1ad47SJeff Kirsher 288dee1ad47SJeff Kirsher u16 count; /* amount of descriptors */ 289dee1ad47SJeff Kirsher 290dee1ad47SJeff Kirsher u8 queue_index; /* needed for multiqueue queue management */ 291dee1ad47SJeff Kirsher u8 reg_idx; /* holds the special value that gets 292dee1ad47SJeff Kirsher * the hardware register offset 293dee1ad47SJeff Kirsher * associated with this ring, which is 294dee1ad47SJeff Kirsher * different for DCB and RSS modes 295dee1ad47SJeff Kirsher */ 296d3ee4294SAlexander Duyck u16 next_to_use; 297d3ee4294SAlexander Duyck u16 next_to_clean; 298d3ee4294SAlexander Duyck 299a9763f3cSMark Rustad unsigned long last_rx_timestamp; 300a9763f3cSMark Rustad 301f800326dSAlexander Duyck union { 302d3ee4294SAlexander Duyck u16 next_to_alloc; 303f800326dSAlexander Duyck struct { 304dee1ad47SJeff Kirsher u8 atr_sample_rate; 305dee1ad47SJeff Kirsher u8 atr_count; 306f800326dSAlexander Duyck }; 307f800326dSAlexander Duyck }; 308dee1ad47SJeff Kirsher 309dee1ad47SJeff Kirsher u8 dcb_tc; 310dee1ad47SJeff Kirsher struct ixgbe_queue_stats stats; 311dee1ad47SJeff Kirsher struct u64_stats_sync syncp; 312dee1ad47SJeff Kirsher union { 313dee1ad47SJeff Kirsher struct ixgbe_tx_queue_stats tx_stats; 314dee1ad47SJeff Kirsher struct ixgbe_rx_queue_stats rx_stats; 315dee1ad47SJeff Kirsher }; 316dee1ad47SJeff Kirsher } ____cacheline_internodealigned_in_smp; 317dee1ad47SJeff Kirsher 318dee1ad47SJeff Kirsher enum ixgbe_ring_f_enum { 319dee1ad47SJeff Kirsher RING_F_NONE = 0, 320dee1ad47SJeff Kirsher RING_F_VMDQ, /* SR-IOV uses the same ring feature */ 321dee1ad47SJeff Kirsher RING_F_RSS, 322dee1ad47SJeff Kirsher RING_F_FDIR, 323dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE 324dee1ad47SJeff Kirsher RING_F_FCOE, 325dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */ 326dee1ad47SJeff Kirsher 327dee1ad47SJeff Kirsher RING_F_ARRAY_SIZE /* must be last in enum set */ 328dee1ad47SJeff Kirsher }; 329dee1ad47SJeff Kirsher 330dee1ad47SJeff Kirsher #define IXGBE_MAX_RSS_INDICES 16 331e9ee3238SEmil Tantilov #define IXGBE_MAX_RSS_INDICES_X550 63 332dee1ad47SJeff Kirsher #define IXGBE_MAX_VMDQ_INDICES 64 333d3cb9869SAlexander Duyck #define IXGBE_MAX_FDIR_INDICES 63 /* based on q_vector limit */ 334dee1ad47SJeff Kirsher #define IXGBE_MAX_FCOE_INDICES 8 335d3cb9869SAlexander Duyck #define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1) 336d3cb9869SAlexander Duyck #define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1) 3372a47fa45SJohn Fastabend #define IXGBE_MAX_L2A_QUEUES 4 3382a47fa45SJohn Fastabend #define IXGBE_BAD_L2A_QUEUE 3 3392a47fa45SJohn Fastabend #define IXGBE_MAX_MACVLANS 31 3402a47fa45SJohn Fastabend #define IXGBE_MAX_DCBMACVLANS 8 3412a47fa45SJohn Fastabend 342dee1ad47SJeff Kirsher struct ixgbe_ring_feature { 343c087663eSAlexander Duyck u16 limit; /* upper limit on feature indices */ 344c087663eSAlexander Duyck u16 indices; /* current value of indices */ 345e4b317e9SAlexander Duyck u16 mask; /* Mask used for feature to ring mapping */ 346e4b317e9SAlexander Duyck u16 offset; /* offset to start of feature */ 347dee1ad47SJeff Kirsher } ____cacheline_internodealigned_in_smp; 348dee1ad47SJeff Kirsher 34973079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_8Q_MASK 0x78 35073079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_4Q_MASK 0x7C 35173079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_2Q_MASK 0x7E 35273079ea0SAlexander Duyck 353f800326dSAlexander Duyck /* 354f800326dSAlexander Duyck * FCoE requires that all Rx buffers be over 2200 bytes in length. Since 355f800326dSAlexander Duyck * this is twice the size of a half page we need to double the page order 356f800326dSAlexander Duyck * for FCoE enabled Rx queues. 357f800326dSAlexander Duyck */ 35809816fbeSAlexander Duyck static inline unsigned int ixgbe_rx_bufsz(struct ixgbe_ring *ring) 35909816fbeSAlexander Duyck { 3604f4542bfSAlexander Duyck if (test_bit(__IXGBE_RX_3K_BUFFER, &ring->state)) 3614f4542bfSAlexander Duyck return IXGBE_RXBUFFER_3K; 3622de6aa3aSAlexander Duyck #if (PAGE_SIZE < 8192) 3632de6aa3aSAlexander Duyck if (ring_uses_build_skb(ring)) 3642de6aa3aSAlexander Duyck return IXGBE_MAX_FRAME_BUILD_SKB; 3652de6aa3aSAlexander Duyck #endif 36609816fbeSAlexander Duyck return IXGBE_RXBUFFER_2K; 36709816fbeSAlexander Duyck } 36809816fbeSAlexander Duyck 369f800326dSAlexander Duyck static inline unsigned int ixgbe_rx_pg_order(struct ixgbe_ring *ring) 370f800326dSAlexander Duyck { 3714f4542bfSAlexander Duyck #if (PAGE_SIZE < 8192) 3724f4542bfSAlexander Duyck if (test_bit(__IXGBE_RX_3K_BUFFER, &ring->state)) 3734f4542bfSAlexander Duyck return 1; 374f800326dSAlexander Duyck #endif 37509816fbeSAlexander Duyck return 0; 37609816fbeSAlexander Duyck } 377f800326dSAlexander Duyck #define ixgbe_rx_pg_size(_ring) (PAGE_SIZE << ixgbe_rx_pg_order(_ring)) 378f800326dSAlexander Duyck 379dee1ad47SJeff Kirsher struct ixgbe_ring_container { 380efe3d3c8SAlexander Duyck struct ixgbe_ring *ring; /* pointer to linked list of rings */ 381dee1ad47SJeff Kirsher unsigned int total_bytes; /* total bytes processed this int */ 382dee1ad47SJeff Kirsher unsigned int total_packets; /* total packets processed this int */ 383dee1ad47SJeff Kirsher u16 work_limit; /* total work allowed per interrupt */ 384dee1ad47SJeff Kirsher u8 count; /* total number of rings in vector */ 385dee1ad47SJeff Kirsher u8 itr; /* current ITR setting for ring */ 386dee1ad47SJeff Kirsher }; 387dee1ad47SJeff Kirsher 388a557928eSAlexander Duyck /* iterator for handling rings in ring container */ 389a557928eSAlexander Duyck #define ixgbe_for_each_ring(pos, head) \ 390a557928eSAlexander Duyck for (pos = (head).ring; pos != NULL; pos = pos->next) 391a557928eSAlexander Duyck 392dee1ad47SJeff Kirsher #define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \ 393dee1ad47SJeff Kirsher ? 8 : 1) 394dee1ad47SJeff Kirsher #define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS 395dee1ad47SJeff Kirsher 39649c7ffbeSAlexander Duyck /* MAX_Q_VECTORS of these are allocated, 397dee1ad47SJeff Kirsher * but we only use one per queue-specific vector. 398dee1ad47SJeff Kirsher */ 399dee1ad47SJeff Kirsher struct ixgbe_q_vector { 400dee1ad47SJeff Kirsher struct ixgbe_adapter *adapter; 401dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCA 402dee1ad47SJeff Kirsher int cpu; /* CPU for DCA */ 403dee1ad47SJeff Kirsher #endif 404d5bf4f67SEmil Tantilov u16 v_idx; /* index of q_vector within array, also used for 405d5bf4f67SEmil Tantilov * finding the bit in EICR and friends that 406d5bf4f67SEmil Tantilov * represents the vector for this ring */ 407d5bf4f67SEmil Tantilov u16 itr; /* Interrupt throttle rate written to EITR */ 408dee1ad47SJeff Kirsher struct ixgbe_ring_container rx, tx; 409d5bf4f67SEmil Tantilov 410d5bf4f67SEmil Tantilov struct napi_struct napi; 411de88eeebSAlexander Duyck cpumask_t affinity_mask; 412de88eeebSAlexander Duyck int numa_node; 413de88eeebSAlexander Duyck struct rcu_head rcu; /* to avoid race with update stats on free */ 414dee1ad47SJeff Kirsher char name[IFNAMSIZ + 9]; 415de88eeebSAlexander Duyck 416de88eeebSAlexander Duyck /* for dynamic allocation of rings associated with this q_vector */ 417de88eeebSAlexander Duyck struct ixgbe_ring ring[0] ____cacheline_internodealigned_in_smp; 418dee1ad47SJeff Kirsher }; 419adc81090SAlexander Duyck 4203ca8bc6dSDon Skidmore #ifdef CONFIG_IXGBE_HWMON 4213ca8bc6dSDon Skidmore 4223ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_LOC 0 4233ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_TEMP 1 4243ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_CAUTION 2 4253ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_MAX 3 4263ca8bc6dSDon Skidmore 4273ca8bc6dSDon Skidmore struct hwmon_attr { 4283ca8bc6dSDon Skidmore struct device_attribute dev_attr; 4293ca8bc6dSDon Skidmore struct ixgbe_hw *hw; 4303ca8bc6dSDon Skidmore struct ixgbe_thermal_diode_data *sensor; 4313ca8bc6dSDon Skidmore char name[12]; 4323ca8bc6dSDon Skidmore }; 4333ca8bc6dSDon Skidmore 4343ca8bc6dSDon Skidmore struct hwmon_buff { 43503b77d81SGuenter Roeck struct attribute_group group; 43603b77d81SGuenter Roeck const struct attribute_group *groups[2]; 43703b77d81SGuenter Roeck struct attribute *attrs[IXGBE_MAX_SENSORS * 4 + 1]; 43803b77d81SGuenter Roeck struct hwmon_attr hwmon_list[IXGBE_MAX_SENSORS * 4]; 4393ca8bc6dSDon Skidmore unsigned int n_hwmon; 4403ca8bc6dSDon Skidmore }; 4413ca8bc6dSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */ 442dee1ad47SJeff Kirsher 443d5bf4f67SEmil Tantilov /* 444d5bf4f67SEmil Tantilov * microsecond values for various ITR rates shifted by 2 to fit itr register 445d5bf4f67SEmil Tantilov * with the first 3 bits reserved 0 446dee1ad47SJeff Kirsher */ 447d5bf4f67SEmil Tantilov #define IXGBE_MIN_RSC_ITR 24 448d5bf4f67SEmil Tantilov #define IXGBE_100K_ITR 40 449d5bf4f67SEmil Tantilov #define IXGBE_20K_ITR 200 4508ac34f10SAlexander Duyck #define IXGBE_12K_ITR 336 451dee1ad47SJeff Kirsher 452f56e0cb1SAlexander Duyck /* ixgbe_test_staterr - tests bits in Rx descriptor status and error fields */ 453f56e0cb1SAlexander Duyck static inline __le32 ixgbe_test_staterr(union ixgbe_adv_rx_desc *rx_desc, 454f56e0cb1SAlexander Duyck const u32 stat_err_bits) 455f56e0cb1SAlexander Duyck { 456f56e0cb1SAlexander Duyck return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits); 457f56e0cb1SAlexander Duyck } 458f56e0cb1SAlexander Duyck 459dee1ad47SJeff Kirsher static inline u16 ixgbe_desc_unused(struct ixgbe_ring *ring) 460dee1ad47SJeff Kirsher { 461dee1ad47SJeff Kirsher u16 ntc = ring->next_to_clean; 462dee1ad47SJeff Kirsher u16 ntu = ring->next_to_use; 463dee1ad47SJeff Kirsher 464dee1ad47SJeff Kirsher return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1; 465dee1ad47SJeff Kirsher } 466dee1ad47SJeff Kirsher 467e4f74028SAlexander Duyck #define IXGBE_RX_DESC(R, i) \ 468dee1ad47SJeff Kirsher (&(((union ixgbe_adv_rx_desc *)((R)->desc))[i])) 469e4f74028SAlexander Duyck #define IXGBE_TX_DESC(R, i) \ 470dee1ad47SJeff Kirsher (&(((union ixgbe_adv_tx_desc *)((R)->desc))[i])) 471e4f74028SAlexander Duyck #define IXGBE_TX_CTXTDESC(R, i) \ 472dee1ad47SJeff Kirsher (&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i])) 473dee1ad47SJeff Kirsher 474c88887e0SAlexander Duyck #define IXGBE_MAX_JUMBO_FRAME_SIZE 9728 /* Maximum Supported Size 9.5KB */ 475dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE 476dee1ad47SJeff Kirsher /* Use 3K as the baby jumbo frame size for FCoE */ 477dee1ad47SJeff Kirsher #define IXGBE_FCOE_JUMBO_FRAME_SIZE 3072 478dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */ 479dee1ad47SJeff Kirsher 480dee1ad47SJeff Kirsher #define OTHER_VECTOR 1 481dee1ad47SJeff Kirsher #define NON_Q_VECTORS (OTHER_VECTOR) 482dee1ad47SJeff Kirsher 483dee1ad47SJeff Kirsher #define MAX_MSIX_VECTORS_82599 64 48449c7ffbeSAlexander Duyck #define MAX_Q_VECTORS_82599 64 485dee1ad47SJeff Kirsher #define MAX_MSIX_VECTORS_82598 18 48649c7ffbeSAlexander Duyck #define MAX_Q_VECTORS_82598 16 487dee1ad47SJeff Kirsher 4885d7daa35SJacob Keller struct ixgbe_mac_addr { 4895d7daa35SJacob Keller u8 addr[ETH_ALEN]; 490c9f53e63SAlexander Duyck u16 pool; 4915d7daa35SJacob Keller u16 state; /* bitmask */ 4925d7daa35SJacob Keller }; 493c9f53e63SAlexander Duyck 4945d7daa35SJacob Keller #define IXGBE_MAC_STATE_DEFAULT 0x1 4955d7daa35SJacob Keller #define IXGBE_MAC_STATE_MODIFIED 0x2 4965d7daa35SJacob Keller #define IXGBE_MAC_STATE_IN_USE 0x4 4975d7daa35SJacob Keller 49849c7ffbeSAlexander Duyck #define MAX_Q_VECTORS MAX_Q_VECTORS_82599 499dee1ad47SJeff Kirsher #define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599 500dee1ad47SJeff Kirsher 5018f15486dSAlexander Duyck #define MIN_MSIX_Q_VECTORS 1 502dee1ad47SJeff Kirsher #define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS) 503dee1ad47SJeff Kirsher 50446646e61SAlexander Duyck /* default to trying for four seconds */ 50546646e61SAlexander Duyck #define IXGBE_TRY_LINK_TIMEOUT (4 * HZ) 50658e7cd24SMark Rustad #define IXGBE_SFP_POLL_JIFFIES (2 * HZ) /* SFP poll every 2 seconds */ 50746646e61SAlexander Duyck 508dee1ad47SJeff Kirsher /* board specific private data structure */ 509dee1ad47SJeff Kirsher struct ixgbe_adapter { 51046646e61SAlexander Duyck unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)]; 51146646e61SAlexander Duyck /* OS defined structs */ 51246646e61SAlexander Duyck struct net_device *netdev; 51346646e61SAlexander Duyck struct pci_dev *pdev; 51446646e61SAlexander Duyck 515dee1ad47SJeff Kirsher unsigned long state; 516dee1ad47SJeff Kirsher 517dee1ad47SJeff Kirsher /* Some features need tri-state capability, 518dee1ad47SJeff Kirsher * thus the additional *_CAPABLE flags. 519dee1ad47SJeff Kirsher */ 520dee1ad47SJeff Kirsher u32 flags; 521b4f47a48SJacob Keller #define IXGBE_FLAG_MSI_ENABLED BIT(1) 522b4f47a48SJacob Keller #define IXGBE_FLAG_MSIX_ENABLED BIT(3) 523b4f47a48SJacob Keller #define IXGBE_FLAG_RX_1BUF_CAPABLE BIT(4) 524b4f47a48SJacob Keller #define IXGBE_FLAG_RX_PS_CAPABLE BIT(5) 525b4f47a48SJacob Keller #define IXGBE_FLAG_RX_PS_ENABLED BIT(6) 526b4f47a48SJacob Keller #define IXGBE_FLAG_DCA_ENABLED BIT(8) 527b4f47a48SJacob Keller #define IXGBE_FLAG_DCA_CAPABLE BIT(9) 528b4f47a48SJacob Keller #define IXGBE_FLAG_IMIR_ENABLED BIT(10) 529b4f47a48SJacob Keller #define IXGBE_FLAG_MQ_CAPABLE BIT(11) 530b4f47a48SJacob Keller #define IXGBE_FLAG_DCB_ENABLED BIT(12) 531b4f47a48SJacob Keller #define IXGBE_FLAG_VMDQ_CAPABLE BIT(13) 532b4f47a48SJacob Keller #define IXGBE_FLAG_VMDQ_ENABLED BIT(14) 533b4f47a48SJacob Keller #define IXGBE_FLAG_FAN_FAIL_CAPABLE BIT(15) 534b4f47a48SJacob Keller #define IXGBE_FLAG_NEED_LINK_UPDATE BIT(16) 535b4f47a48SJacob Keller #define IXGBE_FLAG_NEED_LINK_CONFIG BIT(17) 536b4f47a48SJacob Keller #define IXGBE_FLAG_FDIR_HASH_CAPABLE BIT(18) 537b4f47a48SJacob Keller #define IXGBE_FLAG_FDIR_PERFECT_CAPABLE BIT(19) 538b4f47a48SJacob Keller #define IXGBE_FLAG_FCOE_CAPABLE BIT(20) 539b4f47a48SJacob Keller #define IXGBE_FLAG_FCOE_ENABLED BIT(21) 540b4f47a48SJacob Keller #define IXGBE_FLAG_SRIOV_CAPABLE BIT(22) 541b4f47a48SJacob Keller #define IXGBE_FLAG_SRIOV_ENABLED BIT(23) 54267359c3cSMark Rustad #define IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE BIT(24) 543a9763f3cSMark Rustad #define IXGBE_FLAG_RX_HWTSTAMP_ENABLED BIT(25) 544a9763f3cSMark Rustad #define IXGBE_FLAG_RX_HWTSTAMP_IN_REGISTER BIT(26) 5458829009dSUsha Ketineni #define IXGBE_FLAG_DCB_CAPABLE BIT(27) 546a21d0822SEmil Tantilov #define IXGBE_FLAG_GENEVE_OFFLOAD_CAPABLE BIT(28) 547dee1ad47SJeff Kirsher 548dee1ad47SJeff Kirsher u32 flags2; 549b4f47a48SJacob Keller #define IXGBE_FLAG2_RSC_CAPABLE BIT(0) 550b4f47a48SJacob Keller #define IXGBE_FLAG2_RSC_ENABLED BIT(1) 551b4f47a48SJacob Keller #define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE BIT(2) 552b4f47a48SJacob Keller #define IXGBE_FLAG2_TEMP_SENSOR_EVENT BIT(3) 553b4f47a48SJacob Keller #define IXGBE_FLAG2_SEARCH_FOR_SFP BIT(4) 554b4f47a48SJacob Keller #define IXGBE_FLAG2_SFP_NEEDS_RESET BIT(5) 555b4f47a48SJacob Keller #define IXGBE_FLAG2_FDIR_REQUIRES_REINIT BIT(7) 556b4f47a48SJacob Keller #define IXGBE_FLAG2_RSS_FIELD_IPV4_UDP BIT(8) 557b4f47a48SJacob Keller #define IXGBE_FLAG2_RSS_FIELD_IPV6_UDP BIT(9) 558b4f47a48SJacob Keller #define IXGBE_FLAG2_PTP_PPS_ENABLED BIT(10) 559b4f47a48SJacob Keller #define IXGBE_FLAG2_PHY_INTERRUPT BIT(11) 560a21d0822SEmil Tantilov #define IXGBE_FLAG2_UDP_TUN_REREG_NEEDED BIT(12) 56116369564SAlexander Duyck #define IXGBE_FLAG2_VLAN_PROMISC BIT(13) 562b3eb4e18SMark Rustad #define IXGBE_FLAG2_EEE_CAPABLE BIT(14) 563b3eb4e18SMark Rustad #define IXGBE_FLAG2_EEE_ENABLED BIT(15) 5642de6aa3aSAlexander Duyck #define IXGBE_FLAG2_RX_LEGACY BIT(16) 56546646e61SAlexander Duyck 56646646e61SAlexander Duyck /* Tx fast path data */ 56746646e61SAlexander Duyck int num_tx_queues; 56846646e61SAlexander Duyck u16 tx_itr_setting; 56946646e61SAlexander Duyck u16 tx_work_limit; 57046646e61SAlexander Duyck 57146646e61SAlexander Duyck /* Rx fast path data */ 57246646e61SAlexander Duyck int num_rx_queues; 57346646e61SAlexander Duyck u16 rx_itr_setting; 57446646e61SAlexander Duyck 5759f12df90SAlexander Duyck /* Port number used to identify VXLAN traffic */ 5769f12df90SAlexander Duyck __be16 vxlan_port; 577a21d0822SEmil Tantilov __be16 geneve_port; 5789f12df90SAlexander Duyck 57946646e61SAlexander Duyck /* TX */ 58046646e61SAlexander Duyck struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp; 58146646e61SAlexander Duyck 58246646e61SAlexander Duyck u64 restart_queue; 58346646e61SAlexander Duyck u64 lsc_int; 58446646e61SAlexander Duyck u32 tx_timeout_count; 58546646e61SAlexander Duyck 58646646e61SAlexander Duyck /* RX */ 58746646e61SAlexander Duyck struct ixgbe_ring *rx_ring[MAX_RX_QUEUES]; 58846646e61SAlexander Duyck int num_rx_pools; /* == num_rx_queues in 82598 */ 58946646e61SAlexander Duyck int num_rx_queues_per_pool; /* 1 if 82598, can be many if 82599 */ 59046646e61SAlexander Duyck u64 hw_csum_rx_error; 59146646e61SAlexander Duyck u64 hw_rx_no_dma_resources; 59246646e61SAlexander Duyck u64 rsc_total_count; 59346646e61SAlexander Duyck u64 rsc_total_flush; 59446646e61SAlexander Duyck u64 non_eop_descs; 59546646e61SAlexander Duyck u32 alloc_rx_page_failed; 59646646e61SAlexander Duyck u32 alloc_rx_buff_failed; 59746646e61SAlexander Duyck 59849c7ffbeSAlexander Duyck struct ixgbe_q_vector *q_vector[MAX_Q_VECTORS]; 599dee1ad47SJeff Kirsher 600dee1ad47SJeff Kirsher /* DCB parameters */ 601dee1ad47SJeff Kirsher struct ieee_pfc *ixgbe_ieee_pfc; 602dee1ad47SJeff Kirsher struct ieee_ets *ixgbe_ieee_ets; 603dee1ad47SJeff Kirsher struct ixgbe_dcb_config dcb_cfg; 604dee1ad47SJeff Kirsher struct ixgbe_dcb_config temp_dcb_cfg; 605dee1ad47SJeff Kirsher u8 dcb_set_bitmap; 606dee1ad47SJeff Kirsher u8 dcbx_cap; 607dee1ad47SJeff Kirsher enum ixgbe_fc_mode last_lfc_mode; 608dee1ad47SJeff Kirsher 60949c7ffbeSAlexander Duyck int num_q_vectors; /* current number of q_vectors for device */ 61049c7ffbeSAlexander Duyck int max_q_vectors; /* true count of q_vectors for device */ 611dee1ad47SJeff Kirsher struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE]; 612dee1ad47SJeff Kirsher struct msix_entry *msix_entries; 613dee1ad47SJeff Kirsher 614dee1ad47SJeff Kirsher u32 test_icr; 615dee1ad47SJeff Kirsher struct ixgbe_ring test_tx_ring; 616dee1ad47SJeff Kirsher struct ixgbe_ring test_rx_ring; 617dee1ad47SJeff Kirsher 618dee1ad47SJeff Kirsher /* structs defined in ixgbe_hw.h */ 619dee1ad47SJeff Kirsher struct ixgbe_hw hw; 620dee1ad47SJeff Kirsher u16 msg_enable; 621dee1ad47SJeff Kirsher struct ixgbe_hw_stats stats; 622dee1ad47SJeff Kirsher 623dee1ad47SJeff Kirsher u64 tx_busy; 624dee1ad47SJeff Kirsher unsigned int tx_ring_count; 625dee1ad47SJeff Kirsher unsigned int rx_ring_count; 626dee1ad47SJeff Kirsher 627dee1ad47SJeff Kirsher u32 link_speed; 628dee1ad47SJeff Kirsher bool link_up; 62958e7cd24SMark Rustad unsigned long sfp_poll_time; 630dee1ad47SJeff Kirsher unsigned long link_check_timeout; 631dee1ad47SJeff Kirsher 632dee1ad47SJeff Kirsher struct timer_list service_timer; 63346646e61SAlexander Duyck struct work_struct service_task; 63446646e61SAlexander Duyck 63546646e61SAlexander Duyck struct hlist_head fdir_filter_list; 63646646e61SAlexander Duyck unsigned long fdir_overflow; /* number of times ATR was backed off */ 63746646e61SAlexander Duyck union ixgbe_atr_input fdir_mask; 63846646e61SAlexander Duyck int fdir_filter_count; 639dee1ad47SJeff Kirsher u32 fdir_pballoc; 640dee1ad47SJeff Kirsher u32 atr_sample_rate; 641dee1ad47SJeff Kirsher spinlock_t fdir_perfect_lock; 64246646e61SAlexander Duyck 643dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE 644dee1ad47SJeff Kirsher struct ixgbe_fcoe fcoe; 645dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */ 6462a1a091cSMark Rustad u8 __iomem *io_addr; /* Mainly for iounmap use */ 647dee1ad47SJeff Kirsher u32 wol; 64846646e61SAlexander Duyck 649aa2bacb6SDon Skidmore u16 bridge_mode; 650aa2bacb6SDon Skidmore 65115e5209fSEmil Tantilov u16 eeprom_verh; 65215e5209fSEmil Tantilov u16 eeprom_verl; 653c23f5b6bSEmil Tantilov u16 eeprom_cap; 654dee1ad47SJeff Kirsher 655dee1ad47SJeff Kirsher u32 interrupt_event; 65646646e61SAlexander Duyck u32 led_reg; 657dee1ad47SJeff Kirsher 6583a6a4edaSJacob Keller struct ptp_clock *ptp_clock; 6593a6a4edaSJacob Keller struct ptp_clock_info ptp_caps; 660891dc082SJacob Keller struct work_struct ptp_tx_work; 661891dc082SJacob Keller struct sk_buff *ptp_tx_skb; 66293501d48SJacob Keller struct hwtstamp_config tstamp_config; 663891dc082SJacob Keller unsigned long ptp_tx_start; 6643a6a4edaSJacob Keller unsigned long last_overflow_check; 6656cb562d6SJacob Keller unsigned long last_rx_ptp_check; 666eda183c2SJakub Kicinski unsigned long last_rx_timestamp; 6673a6a4edaSJacob Keller spinlock_t tmreg_lock; 668a9763f3cSMark Rustad struct cyclecounter hw_cc; 669a9763f3cSMark Rustad struct timecounter hw_tc; 6703a6a4edaSJacob Keller u32 base_incval; 671a9763f3cSMark Rustad u32 tx_hwtstamp_timeouts; 672a9763f3cSMark Rustad u32 rx_hwtstamp_cleared; 673a9763f3cSMark Rustad void (*ptp_setup_sdp)(struct ixgbe_adapter *); 6743a6a4edaSJacob Keller 675dee1ad47SJeff Kirsher /* SR-IOV */ 676dee1ad47SJeff Kirsher DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS); 677dee1ad47SJeff Kirsher unsigned int num_vfs; 678dee1ad47SJeff Kirsher struct vf_data_storage *vfinfo; 679dee1ad47SJeff Kirsher int vf_rate_link_speed; 680dee1ad47SJeff Kirsher struct vf_macvlans vf_mvs; 681dee1ad47SJeff Kirsher struct vf_macvlans *mv_list; 682dee1ad47SJeff Kirsher 68383c61fa9SGreg Rose u32 timer_event_accumulator; 68483c61fa9SGreg Rose u32 vferr_refcount; 6855d7daa35SJacob Keller struct ixgbe_mac_addr *mac_table; 6863ca8bc6dSDon Skidmore struct kobject *info_kobj; 6873ca8bc6dSDon Skidmore #ifdef CONFIG_IXGBE_HWMON 68803b77d81SGuenter Roeck struct hwmon_buff *ixgbe_hwmon_buff; 6893ca8bc6dSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */ 69000949167SCatherine Sullivan #ifdef CONFIG_DEBUG_FS 69100949167SCatherine Sullivan struct dentry *ixgbe_dbg_adapter; 69200949167SCatherine Sullivan #endif /*CONFIG_DEBUG_FS*/ 693107d3018SAlexander Duyck 694107d3018SAlexander Duyck u8 default_up; 6952a47fa45SJohn Fastabend unsigned long fwd_bitmask; /* Bitmask indicating in use pools */ 696dfaf891dSVlad Zolotarov 697b82b17d9SJohn Fastabend #define IXGBE_MAX_LINK_HANDLE 10 6981cdaaf54SAmritha Nambiar struct ixgbe_jump_table *jump_tables[IXGBE_MAX_LINK_HANDLE]; 699db956ae8SJohn Fastabend unsigned long tables; 700b82b17d9SJohn Fastabend 701dfaf891dSVlad Zolotarov /* maximum number of RETA entries among all devices supported by ixgbe 702dfaf891dSVlad Zolotarov * driver: currently it's x550 device in non-SRIOV mode 703dfaf891dSVlad Zolotarov */ 704dfaf891dSVlad Zolotarov #define IXGBE_MAX_RETA_ENTRIES 512 705dfaf891dSVlad Zolotarov u8 rss_indir_tbl[IXGBE_MAX_RETA_ENTRIES]; 706dfaf891dSVlad Zolotarov 707dfaf891dSVlad Zolotarov #define IXGBE_RSS_KEY_SIZE 40 /* size of RSS Hash Key in bytes */ 708dfaf891dSVlad Zolotarov u32 rss_key[IXGBE_RSS_KEY_SIZE / sizeof(u32)]; 709dee1ad47SJeff Kirsher }; 710dee1ad47SJeff Kirsher 7110f9b232bSDon Skidmore static inline u8 ixgbe_max_rss_indices(struct ixgbe_adapter *adapter) 7120f9b232bSDon Skidmore { 7130f9b232bSDon Skidmore switch (adapter->hw.mac.type) { 7140f9b232bSDon Skidmore case ixgbe_mac_82598EB: 7150f9b232bSDon Skidmore case ixgbe_mac_82599EB: 7160f9b232bSDon Skidmore case ixgbe_mac_X540: 7170f9b232bSDon Skidmore return IXGBE_MAX_RSS_INDICES; 7180f9b232bSDon Skidmore case ixgbe_mac_X550: 7190f9b232bSDon Skidmore case ixgbe_mac_X550EM_x: 72049425dfcSMark Rustad case ixgbe_mac_x550em_a: 7210f9b232bSDon Skidmore return IXGBE_MAX_RSS_INDICES_X550; 7220f9b232bSDon Skidmore default: 7230f9b232bSDon Skidmore return 0; 7240f9b232bSDon Skidmore } 7250f9b232bSDon Skidmore } 7260f9b232bSDon Skidmore 727dee1ad47SJeff Kirsher struct ixgbe_fdir_filter { 728dee1ad47SJeff Kirsher struct hlist_node fdir_node; 729dee1ad47SJeff Kirsher union ixgbe_atr_input filter; 730dee1ad47SJeff Kirsher u16 sw_idx; 7312a9ed5d1SSridhar Samudrala u64 action; 732dee1ad47SJeff Kirsher }; 733dee1ad47SJeff Kirsher 73470e5576cSDon Skidmore enum ixgbe_state_t { 735dee1ad47SJeff Kirsher __IXGBE_TESTING, 736dee1ad47SJeff Kirsher __IXGBE_RESETTING, 737dee1ad47SJeff Kirsher __IXGBE_DOWN, 73841c62843SMark Rustad __IXGBE_DISABLED, 73909f40aedSMark Rustad __IXGBE_REMOVING, 740dee1ad47SJeff Kirsher __IXGBE_SERVICE_SCHED, 74158cf663fSMark Rustad __IXGBE_SERVICE_INITED, 742dee1ad47SJeff Kirsher __IXGBE_IN_SFP_INIT, 7438fecf67cSJacob Keller __IXGBE_PTP_RUNNING, 744151b260cSJakub Kicinski __IXGBE_PTP_TX_IN_PROGRESS, 74557ca2a4fSEmil Tantilov __IXGBE_RESET_REQUESTED, 746dee1ad47SJeff Kirsher }; 747dee1ad47SJeff Kirsher 7484c1975d7SAlexander Duyck struct ixgbe_cb { 7494c1975d7SAlexander Duyck union { /* Union defining head/tail partner */ 7504c1975d7SAlexander Duyck struct sk_buff *head; 7514c1975d7SAlexander Duyck struct sk_buff *tail; 7524c1975d7SAlexander Duyck }; 753dee1ad47SJeff Kirsher dma_addr_t dma; 7544c1975d7SAlexander Duyck u16 append_cnt; 755f800326dSAlexander Duyck bool page_released; 756dee1ad47SJeff Kirsher }; 7574c1975d7SAlexander Duyck #define IXGBE_CB(skb) ((struct ixgbe_cb *)(skb)->cb) 758dee1ad47SJeff Kirsher 759dee1ad47SJeff Kirsher enum ixgbe_boards { 760dee1ad47SJeff Kirsher board_82598, 761dee1ad47SJeff Kirsher board_82599, 762dee1ad47SJeff Kirsher board_X540, 7636a14ee0cSDon Skidmore board_X550, 7646a14ee0cSDon Skidmore board_X550EM_x, 76549425dfcSMark Rustad board_x550em_a, 766b3eb4e18SMark Rustad board_x550em_a_fw, 767dee1ad47SJeff Kirsher }; 768dee1ad47SJeff Kirsher 76937689010SMark Rustad extern const struct ixgbe_info ixgbe_82598_info; 77037689010SMark Rustad extern const struct ixgbe_info ixgbe_82599_info; 77137689010SMark Rustad extern const struct ixgbe_info ixgbe_X540_info; 77237689010SMark Rustad extern const struct ixgbe_info ixgbe_X550_info; 77337689010SMark Rustad extern const struct ixgbe_info ixgbe_X550EM_x_info; 77449425dfcSMark Rustad extern const struct ixgbe_info ixgbe_x550em_a_info; 775b3eb4e18SMark Rustad extern const struct ixgbe_info ixgbe_x550em_a_fw_info; 776dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCB 7773f40c74cSStephen Hemminger extern const struct dcbnl_rtnl_ops ixgbe_dcbnl_ops; 778dee1ad47SJeff Kirsher #endif 779dee1ad47SJeff Kirsher 780dee1ad47SJeff Kirsher extern char ixgbe_driver_name[]; 781dee1ad47SJeff Kirsher extern const char ixgbe_driver_version[]; 7828af3c33fSJeff Kirsher #ifdef IXGBE_FCOE 783ea81875aSNeerav Parikh extern char ixgbe_default_device_descr[]; 7848af3c33fSJeff Kirsher #endif /* IXGBE_FCOE */ 785dee1ad47SJeff Kirsher 7866c211fe1SStefan Assmann int ixgbe_open(struct net_device *netdev); 7876c211fe1SStefan Assmann int ixgbe_close(struct net_device *netdev); 7885ccc921aSJoe Perches void ixgbe_up(struct ixgbe_adapter *adapter); 7895ccc921aSJoe Perches void ixgbe_down(struct ixgbe_adapter *adapter); 7905ccc921aSJoe Perches void ixgbe_reinit_locked(struct ixgbe_adapter *adapter); 7915ccc921aSJoe Perches void ixgbe_reset(struct ixgbe_adapter *adapter); 7925ccc921aSJoe Perches void ixgbe_set_ethtool_ops(struct net_device *netdev); 7935ccc921aSJoe Perches int ixgbe_setup_rx_resources(struct ixgbe_ring *); 7945ccc921aSJoe Perches int ixgbe_setup_tx_resources(struct ixgbe_ring *); 7955ccc921aSJoe Perches void ixgbe_free_rx_resources(struct ixgbe_ring *); 7965ccc921aSJoe Perches void ixgbe_free_tx_resources(struct ixgbe_ring *); 7975ccc921aSJoe Perches void ixgbe_configure_rx_ring(struct ixgbe_adapter *, struct ixgbe_ring *); 7985ccc921aSJoe Perches void ixgbe_configure_tx_ring(struct ixgbe_adapter *, struct ixgbe_ring *); 7995ccc921aSJoe Perches void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter, struct ixgbe_ring *); 8005ccc921aSJoe Perches void ixgbe_update_stats(struct ixgbe_adapter *adapter); 8015ccc921aSJoe Perches int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter); 802740234f0SEmil Tantilov bool ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id, 8038e2813f5SJacob Keller u16 subdevice_id); 8045d7daa35SJacob Keller #ifdef CONFIG_PCI_IOV 8055d7daa35SJacob Keller void ixgbe_full_sync_mac_table(struct ixgbe_adapter *adapter); 8065d7daa35SJacob Keller #endif 8075d7daa35SJacob Keller int ixgbe_add_mac_filter(struct ixgbe_adapter *adapter, 808c9f53e63SAlexander Duyck const u8 *addr, u16 queue); 8095d7daa35SJacob Keller int ixgbe_del_mac_filter(struct ixgbe_adapter *adapter, 810c9f53e63SAlexander Duyck const u8 *addr, u16 queue); 811e1d0a2afSAlexander Duyck void ixgbe_update_pf_promisc_vlvf(struct ixgbe_adapter *adapter, u32 vid); 8125ccc921aSJoe Perches void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter); 8135ccc921aSJoe Perches netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *, struct ixgbe_adapter *, 814dee1ad47SJeff Kirsher struct ixgbe_ring *); 8155ccc921aSJoe Perches void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *, 816dee1ad47SJeff Kirsher struct ixgbe_tx_buffer *); 8175ccc921aSJoe Perches void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16); 8185ccc921aSJoe Perches void ixgbe_write_eitr(struct ixgbe_q_vector *); 8195ccc921aSJoe Perches int ixgbe_poll(struct napi_struct *napi, int budget); 8205ccc921aSJoe Perches int ethtool_ioctl(struct ifreq *ifr); 8215ccc921aSJoe Perches s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw); 8225ccc921aSJoe Perches s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl); 8235ccc921aSJoe Perches s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl); 8245ccc921aSJoe Perches s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw, 825dee1ad47SJeff Kirsher union ixgbe_atr_hash_dword input, 826dee1ad47SJeff Kirsher union ixgbe_atr_hash_dword common, 827dee1ad47SJeff Kirsher u8 queue); 8285ccc921aSJoe Perches s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw, 829dee1ad47SJeff Kirsher union ixgbe_atr_input *input_mask); 8305ccc921aSJoe Perches s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw, 831dee1ad47SJeff Kirsher union ixgbe_atr_input *input, 832dee1ad47SJeff Kirsher u16 soft_id, u8 queue); 8335ccc921aSJoe Perches s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw, 834dee1ad47SJeff Kirsher union ixgbe_atr_input *input, 835dee1ad47SJeff Kirsher u16 soft_id); 8365ccc921aSJoe Perches void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input, 837dee1ad47SJeff Kirsher union ixgbe_atr_input *mask); 838b82b17d9SJohn Fastabend int ixgbe_update_ethtool_fdir_entry(struct ixgbe_adapter *adapter, 839b82b17d9SJohn Fastabend struct ixgbe_fdir_filter *input, 840b82b17d9SJohn Fastabend u16 sw_idx); 8415ccc921aSJoe Perches void ixgbe_set_rx_mode(struct net_device *netdev); 8428af3c33fSJeff Kirsher #ifdef CONFIG_IXGBE_DCB 8435ccc921aSJoe Perches void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter); 8448af3c33fSJeff Kirsher #endif 8455ccc921aSJoe Perches int ixgbe_setup_tc(struct net_device *dev, u8 tc); 8465ccc921aSJoe Perches void ixgbe_tx_ctxtdesc(struct ixgbe_ring *, u32, u32, u32, u32); 8475ccc921aSJoe Perches void ixgbe_do_reset(struct net_device *netdev); 8481210982bSDon Skidmore #ifdef CONFIG_IXGBE_HWMON 8495ccc921aSJoe Perches void ixgbe_sysfs_exit(struct ixgbe_adapter *adapter); 8505ccc921aSJoe Perches int ixgbe_sysfs_init(struct ixgbe_adapter *adapter); 8511210982bSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */ 852dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE 8535ccc921aSJoe Perches void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter); 8545ccc921aSJoe Perches int ixgbe_fso(struct ixgbe_ring *tx_ring, struct ixgbe_tx_buffer *first, 855244e27adSAlexander Duyck u8 *hdr_len); 8565ccc921aSJoe Perches int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter, 8575ccc921aSJoe Perches union ixgbe_adv_rx_desc *rx_desc, struct sk_buff *skb); 8585ccc921aSJoe Perches int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid, 859dee1ad47SJeff Kirsher struct scatterlist *sgl, unsigned int sgc); 8605ccc921aSJoe Perches int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid, 861dee1ad47SJeff Kirsher struct scatterlist *sgl, unsigned int sgc); 8625ccc921aSJoe Perches int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid); 8635ccc921aSJoe Perches int ixgbe_setup_fcoe_ddp_resources(struct ixgbe_adapter *adapter); 8645ccc921aSJoe Perches void ixgbe_free_fcoe_ddp_resources(struct ixgbe_adapter *adapter); 8655ccc921aSJoe Perches int ixgbe_fcoe_enable(struct net_device *netdev); 8665ccc921aSJoe Perches int ixgbe_fcoe_disable(struct net_device *netdev); 867dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCB 8685ccc921aSJoe Perches u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter); 8695ccc921aSJoe Perches u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up); 870dee1ad47SJeff Kirsher #endif /* CONFIG_IXGBE_DCB */ 8715ccc921aSJoe Perches int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type); 8725ccc921aSJoe Perches int ixgbe_fcoe_get_hbainfo(struct net_device *netdev, 873ea81875aSNeerav Parikh struct netdev_fcoe_hbainfo *info); 8745ccc921aSJoe Perches u8 ixgbe_fcoe_get_tc(struct ixgbe_adapter *adapter); 875dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */ 87600949167SCatherine Sullivan #ifdef CONFIG_DEBUG_FS 8775ccc921aSJoe Perches void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter); 8785ccc921aSJoe Perches void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter); 8795ccc921aSJoe Perches void ixgbe_dbg_init(void); 8805ccc921aSJoe Perches void ixgbe_dbg_exit(void); 88133243fb0SJoe Perches #else 88233243fb0SJoe Perches static inline void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter) {} 88333243fb0SJoe Perches static inline void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter) {} 88433243fb0SJoe Perches static inline void ixgbe_dbg_init(void) {} 88533243fb0SJoe Perches static inline void ixgbe_dbg_exit(void) {} 88600949167SCatherine Sullivan #endif /* CONFIG_DEBUG_FS */ 887b2d96e0aSAlexander Duyck static inline struct netdev_queue *txring_txq(const struct ixgbe_ring *ring) 888b2d96e0aSAlexander Duyck { 889b2d96e0aSAlexander Duyck return netdev_get_tx_queue(ring->netdev, ring->queue_index); 890b2d96e0aSAlexander Duyck } 891b2d96e0aSAlexander Duyck 8925ccc921aSJoe Perches void ixgbe_ptp_init(struct ixgbe_adapter *adapter); 8939966d1eeSJacob Keller void ixgbe_ptp_suspend(struct ixgbe_adapter *adapter); 8945ccc921aSJoe Perches void ixgbe_ptp_stop(struct ixgbe_adapter *adapter); 8955ccc921aSJoe Perches void ixgbe_ptp_overflow_check(struct ixgbe_adapter *adapter); 8965ccc921aSJoe Perches void ixgbe_ptp_rx_hang(struct ixgbe_adapter *adapter); 897a9763f3cSMark Rustad void ixgbe_ptp_rx_pktstamp(struct ixgbe_q_vector *, struct sk_buff *); 898a9763f3cSMark Rustad void ixgbe_ptp_rx_rgtstamp(struct ixgbe_q_vector *, struct sk_buff *skb); 899a9763f3cSMark Rustad static inline void ixgbe_ptp_rx_hwtstamp(struct ixgbe_ring *rx_ring, 900a9763f3cSMark Rustad union ixgbe_adv_rx_desc *rx_desc, 901a9763f3cSMark Rustad struct sk_buff *skb) 902a9763f3cSMark Rustad { 903a9763f3cSMark Rustad if (unlikely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_TSIP))) { 904a9763f3cSMark Rustad ixgbe_ptp_rx_pktstamp(rx_ring->q_vector, skb); 905a9763f3cSMark Rustad return; 906a9763f3cSMark Rustad } 907a9763f3cSMark Rustad 908a9763f3cSMark Rustad if (unlikely(!ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_STAT_TS))) 909a9763f3cSMark Rustad return; 910a9763f3cSMark Rustad 911a9763f3cSMark Rustad ixgbe_ptp_rx_rgtstamp(rx_ring->q_vector, skb); 912a9763f3cSMark Rustad 913a9763f3cSMark Rustad /* Update the last_rx_timestamp timer in order to enable watchdog check 914a9763f3cSMark Rustad * for error case of latched timestamp on a dropped packet. 915a9763f3cSMark Rustad */ 916a9763f3cSMark Rustad rx_ring->last_rx_timestamp = jiffies; 917a9763f3cSMark Rustad } 918a9763f3cSMark Rustad 91993501d48SJacob Keller int ixgbe_ptp_set_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr); 92093501d48SJacob Keller int ixgbe_ptp_get_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr); 9215ccc921aSJoe Perches void ixgbe_ptp_start_cyclecounter(struct ixgbe_adapter *adapter); 9225ccc921aSJoe Perches void ixgbe_ptp_reset(struct ixgbe_adapter *adapter); 923a9763f3cSMark Rustad void ixgbe_ptp_check_pps_event(struct ixgbe_adapter *adapter); 924da36b647SGreg Rose #ifdef CONFIG_PCI_IOV 925da36b647SGreg Rose void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter); 926da36b647SGreg Rose #endif 9273a6a4edaSJacob Keller 9282a47fa45SJohn Fastabend netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb, 9292a47fa45SJohn Fastabend struct ixgbe_adapter *adapter, 9302a47fa45SJohn Fastabend struct ixgbe_ring *tx_ring); 9317f276efbSVlad Zolotarov u32 ixgbe_rss_indir_tbl_entries(struct ixgbe_adapter *adapter); 932*d3aa9c9fSPaolo Abeni void ixgbe_store_key(struct ixgbe_adapter *adapter); 9331c7cf078STom Barbette void ixgbe_store_reta(struct ixgbe_adapter *adapter); 9342916500dSDon Skidmore s32 ixgbe_negotiate_fc(struct ixgbe_hw *hw, u32 adv_reg, u32 lp_reg, 9352916500dSDon Skidmore u32 adv_sym, u32 adv_asm, u32 lp_sym, u32 lp_asm); 936dee1ad47SJeff Kirsher #endif /* _IXGBE_H_ */ 937