xref: /openbmc/linux/drivers/net/ethernet/intel/ixgbe/ixgbe.h (revision b89aae71db90248dcadba10d07fc57460fb3c4df)
1dee1ad47SJeff Kirsher /*******************************************************************************
2dee1ad47SJeff Kirsher 
3dee1ad47SJeff Kirsher   Intel 10 Gigabit PCI Express Linux driver
4434c5e39SDon Skidmore   Copyright(c) 1999 - 2013 Intel Corporation.
5dee1ad47SJeff Kirsher 
6dee1ad47SJeff Kirsher   This program is free software; you can redistribute it and/or modify it
7dee1ad47SJeff Kirsher   under the terms and conditions of the GNU General Public License,
8dee1ad47SJeff Kirsher   version 2, as published by the Free Software Foundation.
9dee1ad47SJeff Kirsher 
10dee1ad47SJeff Kirsher   This program is distributed in the hope it will be useful, but WITHOUT
11dee1ad47SJeff Kirsher   ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12dee1ad47SJeff Kirsher   FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
13dee1ad47SJeff Kirsher   more details.
14dee1ad47SJeff Kirsher 
15dee1ad47SJeff Kirsher   You should have received a copy of the GNU General Public License along with
16dee1ad47SJeff Kirsher   this program; if not, write to the Free Software Foundation, Inc.,
17dee1ad47SJeff Kirsher   51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18dee1ad47SJeff Kirsher 
19dee1ad47SJeff Kirsher   The full GNU General Public License is included in this distribution in
20dee1ad47SJeff Kirsher   the file called "COPYING".
21dee1ad47SJeff Kirsher 
22dee1ad47SJeff Kirsher   Contact Information:
23*b89aae71SJacob Keller   Linux NICS <linux.nics@intel.com>
24dee1ad47SJeff Kirsher   e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25dee1ad47SJeff Kirsher   Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26dee1ad47SJeff Kirsher 
27dee1ad47SJeff Kirsher *******************************************************************************/
28dee1ad47SJeff Kirsher 
29dee1ad47SJeff Kirsher #ifndef _IXGBE_H_
30dee1ad47SJeff Kirsher #define _IXGBE_H_
31dee1ad47SJeff Kirsher 
32dee1ad47SJeff Kirsher #include <linux/bitops.h>
33dee1ad47SJeff Kirsher #include <linux/types.h>
34dee1ad47SJeff Kirsher #include <linux/pci.h>
35dee1ad47SJeff Kirsher #include <linux/netdevice.h>
36dee1ad47SJeff Kirsher #include <linux/cpumask.h>
37dee1ad47SJeff Kirsher #include <linux/aer.h>
38dee1ad47SJeff Kirsher #include <linux/if_vlan.h>
396cb562d6SJacob Keller #include <linux/jiffies.h>
40dee1ad47SJeff Kirsher 
413a6a4edaSJacob Keller #include <linux/clocksource.h>
423a6a4edaSJacob Keller #include <linux/net_tstamp.h>
433a6a4edaSJacob Keller #include <linux/ptp_clock_kernel.h>
443a6a4edaSJacob Keller 
45dee1ad47SJeff Kirsher #include "ixgbe_type.h"
46dee1ad47SJeff Kirsher #include "ixgbe_common.h"
47dee1ad47SJeff Kirsher #include "ixgbe_dcb.h"
48dee1ad47SJeff Kirsher #if defined(CONFIG_FCOE) || defined(CONFIG_FCOE_MODULE)
49dee1ad47SJeff Kirsher #define IXGBE_FCOE
50dee1ad47SJeff Kirsher #include "ixgbe_fcoe.h"
51dee1ad47SJeff Kirsher #endif /* CONFIG_FCOE or CONFIG_FCOE_MODULE */
52dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCA
53dee1ad47SJeff Kirsher #include <linux/dca.h>
54dee1ad47SJeff Kirsher #endif
55dee1ad47SJeff Kirsher 
56076bb0c8SEliezer Tamir #include <net/busy_poll.h>
575a85e737SEliezer Tamir 
58e0d1095aSCong Wang #ifdef CONFIG_NET_RX_BUSY_POLL
59b4640030SJacob Keller #define BP_EXTENDED_STATS
607e15b90fSEliezer Tamir #endif
61dee1ad47SJeff Kirsher /* common prefix used by pr_<> macros */
62dee1ad47SJeff Kirsher #undef pr_fmt
63dee1ad47SJeff Kirsher #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
64dee1ad47SJeff Kirsher 
65dee1ad47SJeff Kirsher /* TX/RX descriptor defines */
66dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_TXD		    512
6759224555SAlexander Duyck #define IXGBE_DEFAULT_TX_WORK		    256
68dee1ad47SJeff Kirsher #define IXGBE_MAX_TXD			   4096
69dee1ad47SJeff Kirsher #define IXGBE_MIN_TXD			     64
70dee1ad47SJeff Kirsher 
71fb44519dSAnton Blanchard #if (PAGE_SIZE < 8192)
72dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_RXD		    512
73fb44519dSAnton Blanchard #else
74fb44519dSAnton Blanchard #define IXGBE_DEFAULT_RXD		    128
75fb44519dSAnton Blanchard #endif
76dee1ad47SJeff Kirsher #define IXGBE_MAX_RXD			   4096
77dee1ad47SJeff Kirsher #define IXGBE_MIN_RXD			     64
78dee1ad47SJeff Kirsher 
79dee1ad47SJeff Kirsher /* flow control */
80dee1ad47SJeff Kirsher #define IXGBE_MIN_FCRTL			   0x40
81dee1ad47SJeff Kirsher #define IXGBE_MAX_FCRTL			0x7FF80
82dee1ad47SJeff Kirsher #define IXGBE_MIN_FCRTH			  0x600
83dee1ad47SJeff Kirsher #define IXGBE_MAX_FCRTH			0x7FFF0
84dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_FCPAUSE		 0xFFFF
85dee1ad47SJeff Kirsher #define IXGBE_MIN_FCPAUSE		      0
86dee1ad47SJeff Kirsher #define IXGBE_MAX_FCPAUSE		 0xFFFF
87dee1ad47SJeff Kirsher 
88dee1ad47SJeff Kirsher /* Supported Rx Buffer Sizes */
89252562c2SAlexander Duyck #define IXGBE_RXBUFFER_256    256  /* Used for skb receive header */
9009816fbeSAlexander Duyck #define IXGBE_RXBUFFER_2K    2048
9109816fbeSAlexander Duyck #define IXGBE_RXBUFFER_3K    3072
9209816fbeSAlexander Duyck #define IXGBE_RXBUFFER_4K    4096
93dee1ad47SJeff Kirsher #define IXGBE_MAX_RXBUFFER  16384  /* largest size for a single descriptor */
94dee1ad47SJeff Kirsher 
95dee1ad47SJeff Kirsher /*
96252562c2SAlexander Duyck  * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we
97252562c2SAlexander Duyck  * reserve 64 more, and skb_shared_info adds an additional 320 bytes more,
98252562c2SAlexander Duyck  * this adds up to 448 bytes of extra data.
99252562c2SAlexander Duyck  *
100252562c2SAlexander Duyck  * Since netdev_alloc_skb now allocates a page fragment we can use a value
101252562c2SAlexander Duyck  * of 256 and the resultant skb will have a truesize of 960 or less.
102dee1ad47SJeff Kirsher  */
103252562c2SAlexander Duyck #define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_256
104dee1ad47SJeff Kirsher 
105dee1ad47SJeff Kirsher /* How many Rx Buffers do we bundle into one write to the hardware ? */
106dee1ad47SJeff Kirsher #define IXGBE_RX_BUFFER_WRITE	16	/* Must be power of 2 */
107dee1ad47SJeff Kirsher 
108472148c3SAlexander Duyck enum ixgbe_tx_flags {
109472148c3SAlexander Duyck 	/* cmd_type flags */
110472148c3SAlexander Duyck 	IXGBE_TX_FLAGS_HW_VLAN	= 0x01,
111472148c3SAlexander Duyck 	IXGBE_TX_FLAGS_TSO	= 0x02,
112472148c3SAlexander Duyck 	IXGBE_TX_FLAGS_TSTAMP	= 0x04,
113472148c3SAlexander Duyck 
114472148c3SAlexander Duyck 	/* olinfo flags */
115472148c3SAlexander Duyck 	IXGBE_TX_FLAGS_CC	= 0x08,
116472148c3SAlexander Duyck 	IXGBE_TX_FLAGS_IPV4	= 0x10,
117472148c3SAlexander Duyck 	IXGBE_TX_FLAGS_CSUM	= 0x20,
118472148c3SAlexander Duyck 
119472148c3SAlexander Duyck 	/* software defined flags */
120472148c3SAlexander Duyck 	IXGBE_TX_FLAGS_SW_VLAN	= 0x40,
121472148c3SAlexander Duyck 	IXGBE_TX_FLAGS_FCOE	= 0x80,
122472148c3SAlexander Duyck };
123472148c3SAlexander Duyck 
124472148c3SAlexander Duyck /* VLAN info */
125dee1ad47SJeff Kirsher #define IXGBE_TX_FLAGS_VLAN_MASK	0xffff0000
12666f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_VLAN_PRIO_MASK	0xe0000000
12766f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT  29
128dee1ad47SJeff Kirsher #define IXGBE_TX_FLAGS_VLAN_SHIFT	16
129dee1ad47SJeff Kirsher 
130dee1ad47SJeff Kirsher #define IXGBE_MAX_VF_MC_ENTRIES         30
131dee1ad47SJeff Kirsher #define IXGBE_MAX_VF_FUNCTIONS          64
132dee1ad47SJeff Kirsher #define IXGBE_MAX_VFTA_ENTRIES          128
133dee1ad47SJeff Kirsher #define MAX_EMULATION_MAC_ADDRS         16
134dee1ad47SJeff Kirsher #define IXGBE_MAX_PF_MACVLANS           15
1351d9c0bfdSAlexander Duyck #define VMDQ_P(p)   ((p) + adapter->ring_feature[RING_F_VMDQ].offset)
13683c61fa9SGreg Rose #define IXGBE_82599_VF_DEVICE_ID        0x10ED
13783c61fa9SGreg Rose #define IXGBE_X540_VF_DEVICE_ID         0x1515
138dee1ad47SJeff Kirsher 
139dee1ad47SJeff Kirsher struct vf_data_storage {
140dee1ad47SJeff Kirsher 	unsigned char vf_mac_addresses[ETH_ALEN];
141dee1ad47SJeff Kirsher 	u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES];
142dee1ad47SJeff Kirsher 	u16 num_vf_mc_hashes;
143dee1ad47SJeff Kirsher 	u16 default_vf_vlan_id;
144dee1ad47SJeff Kirsher 	u16 vlans_enabled;
145dee1ad47SJeff Kirsher 	bool clear_to_send;
146dee1ad47SJeff Kirsher 	bool pf_set_mac;
147dee1ad47SJeff Kirsher 	u16 pf_vlan; /* When set, guest VLAN config not allowed. */
148dee1ad47SJeff Kirsher 	u16 pf_qos;
149dee1ad47SJeff Kirsher 	u16 tx_rate;
150de4c7f65SGreg Rose 	u16 vlan_count;
151de4c7f65SGreg Rose 	u8 spoofchk_enabled;
152374c65d6SAlexander Duyck 	unsigned int vf_api;
153dee1ad47SJeff Kirsher };
154dee1ad47SJeff Kirsher 
155dee1ad47SJeff Kirsher struct vf_macvlans {
156dee1ad47SJeff Kirsher 	struct list_head l;
157dee1ad47SJeff Kirsher 	int vf;
158dee1ad47SJeff Kirsher 	int rar_entry;
159dee1ad47SJeff Kirsher 	bool free;
160dee1ad47SJeff Kirsher 	bool is_macvlan;
161dee1ad47SJeff Kirsher 	u8 vf_macvlan[ETH_ALEN];
162dee1ad47SJeff Kirsher };
163dee1ad47SJeff Kirsher 
164dee1ad47SJeff Kirsher #define IXGBE_MAX_TXD_PWR	14
165dee1ad47SJeff Kirsher #define IXGBE_MAX_DATA_PER_TXD	(1 << IXGBE_MAX_TXD_PWR)
166dee1ad47SJeff Kirsher 
167dee1ad47SJeff Kirsher /* Tx Descriptors needed, worst case */
168dee1ad47SJeff Kirsher #define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD)
169990a3158SAlexander Duyck #define DESC_NEEDED (MAX_SKB_FRAGS + 4)
170dee1ad47SJeff Kirsher 
171dee1ad47SJeff Kirsher /* wrapper around a pointer to a socket buffer,
172dee1ad47SJeff Kirsher  * so a DMA handle can be stored along with the buffer */
173dee1ad47SJeff Kirsher struct ixgbe_tx_buffer {
174d3d00239SAlexander Duyck 	union ixgbe_adv_tx_desc *next_to_watch;
175dee1ad47SJeff Kirsher 	unsigned long time_stamp;
176d3d00239SAlexander Duyck 	struct sk_buff *skb;
177fd0db0edSAlexander Duyck 	unsigned int bytecount;
178fd0db0edSAlexander Duyck 	unsigned short gso_segs;
179244e27adSAlexander Duyck 	__be16 protocol;
180729739b7SAlexander Duyck 	DEFINE_DMA_UNMAP_ADDR(dma);
181729739b7SAlexander Duyck 	DEFINE_DMA_UNMAP_LEN(len);
182fd0db0edSAlexander Duyck 	u32 tx_flags;
183dee1ad47SJeff Kirsher };
184dee1ad47SJeff Kirsher 
185dee1ad47SJeff Kirsher struct ixgbe_rx_buffer {
186dee1ad47SJeff Kirsher 	struct sk_buff *skb;
187dee1ad47SJeff Kirsher 	dma_addr_t dma;
188dee1ad47SJeff Kirsher 	struct page *page;
189dee1ad47SJeff Kirsher 	unsigned int page_offset;
190dee1ad47SJeff Kirsher };
191dee1ad47SJeff Kirsher 
192dee1ad47SJeff Kirsher struct ixgbe_queue_stats {
193dee1ad47SJeff Kirsher 	u64 packets;
194dee1ad47SJeff Kirsher 	u64 bytes;
195b4640030SJacob Keller #ifdef BP_EXTENDED_STATS
1967e15b90fSEliezer Tamir 	u64 yields;
1977e15b90fSEliezer Tamir 	u64 misses;
1987e15b90fSEliezer Tamir 	u64 cleaned;
199b4640030SJacob Keller #endif  /* BP_EXTENDED_STATS */
200dee1ad47SJeff Kirsher };
201dee1ad47SJeff Kirsher 
202dee1ad47SJeff Kirsher struct ixgbe_tx_queue_stats {
203dee1ad47SJeff Kirsher 	u64 restart_queue;
204dee1ad47SJeff Kirsher 	u64 tx_busy;
205dee1ad47SJeff Kirsher 	u64 tx_done_old;
206dee1ad47SJeff Kirsher };
207dee1ad47SJeff Kirsher 
208dee1ad47SJeff Kirsher struct ixgbe_rx_queue_stats {
209dee1ad47SJeff Kirsher 	u64 rsc_count;
210dee1ad47SJeff Kirsher 	u64 rsc_flush;
211dee1ad47SJeff Kirsher 	u64 non_eop_descs;
212dee1ad47SJeff Kirsher 	u64 alloc_rx_page_failed;
213dee1ad47SJeff Kirsher 	u64 alloc_rx_buff_failed;
2148a0da21bSAlexander Duyck 	u64 csum_err;
215dee1ad47SJeff Kirsher };
216dee1ad47SJeff Kirsher 
217f800326dSAlexander Duyck enum ixgbe_ring_state_t {
218dee1ad47SJeff Kirsher 	__IXGBE_TX_FDIR_INIT_DONE,
219fd786b7bSAlexander Duyck 	__IXGBE_TX_XPS_INIT_DONE,
220dee1ad47SJeff Kirsher 	__IXGBE_TX_DETECT_HANG,
221dee1ad47SJeff Kirsher 	__IXGBE_HANG_CHECK_ARMED,
222dee1ad47SJeff Kirsher 	__IXGBE_RX_RSC_ENABLED,
2238a0da21bSAlexander Duyck 	__IXGBE_RX_CSUM_UDP_ZERO_ERR,
22457efd44cSAlexander Duyck 	__IXGBE_RX_FCOE,
225dee1ad47SJeff Kirsher };
226dee1ad47SJeff Kirsher 
2272a47fa45SJohn Fastabend struct ixgbe_fwd_adapter {
2282a47fa45SJohn Fastabend 	unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
2292a47fa45SJohn Fastabend 	struct net_device *netdev;
2302a47fa45SJohn Fastabend 	struct ixgbe_adapter *real_adapter;
2312a47fa45SJohn Fastabend 	unsigned int tx_base_queue;
2322a47fa45SJohn Fastabend 	unsigned int rx_base_queue;
2332a47fa45SJohn Fastabend 	int pool;
2342a47fa45SJohn Fastabend };
2352a47fa45SJohn Fastabend 
236dee1ad47SJeff Kirsher #define check_for_tx_hang(ring) \
237dee1ad47SJeff Kirsher 	test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
238dee1ad47SJeff Kirsher #define set_check_for_tx_hang(ring) \
239dee1ad47SJeff Kirsher 	set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
240dee1ad47SJeff Kirsher #define clear_check_for_tx_hang(ring) \
241dee1ad47SJeff Kirsher 	clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
242dee1ad47SJeff Kirsher #define ring_is_rsc_enabled(ring) \
243dee1ad47SJeff Kirsher 	test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
244dee1ad47SJeff Kirsher #define set_ring_rsc_enabled(ring) \
245dee1ad47SJeff Kirsher 	set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
246dee1ad47SJeff Kirsher #define clear_ring_rsc_enabled(ring) \
247dee1ad47SJeff Kirsher 	clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
248dee1ad47SJeff Kirsher struct ixgbe_ring {
249efe3d3c8SAlexander Duyck 	struct ixgbe_ring *next;	/* pointer to next ring in q_vector */
250d3ee4294SAlexander Duyck 	struct ixgbe_q_vector *q_vector; /* backpointer to host q_vector */
251dee1ad47SJeff Kirsher 	struct net_device *netdev;	/* netdev ring belongs to */
252d3ee4294SAlexander Duyck 	struct device *dev;		/* device for DMA mapping */
2532a47fa45SJohn Fastabend 	struct ixgbe_fwd_adapter *l2_accel_priv;
254d3ee4294SAlexander Duyck 	void *desc;			/* descriptor ring memory */
255dee1ad47SJeff Kirsher 	union {
256dee1ad47SJeff Kirsher 		struct ixgbe_tx_buffer *tx_buffer_info;
257dee1ad47SJeff Kirsher 		struct ixgbe_rx_buffer *rx_buffer_info;
258dee1ad47SJeff Kirsher 	};
2596cb562d6SJacob Keller 	unsigned long last_rx_timestamp;
260dee1ad47SJeff Kirsher 	unsigned long state;
261dee1ad47SJeff Kirsher 	u8 __iomem *tail;
262d3ee4294SAlexander Duyck 	dma_addr_t dma;			/* phys. address of descriptor ring */
263d3ee4294SAlexander Duyck 	unsigned int size;		/* length in bytes */
264dee1ad47SJeff Kirsher 
265dee1ad47SJeff Kirsher 	u16 count;			/* amount of descriptors */
266dee1ad47SJeff Kirsher 
267dee1ad47SJeff Kirsher 	u8 queue_index; /* needed for multiqueue queue management */
268dee1ad47SJeff Kirsher 	u8 reg_idx;			/* holds the special value that gets
269dee1ad47SJeff Kirsher 					 * the hardware register offset
270dee1ad47SJeff Kirsher 					 * associated with this ring, which is
271dee1ad47SJeff Kirsher 					 * different for DCB and RSS modes
272dee1ad47SJeff Kirsher 					 */
273d3ee4294SAlexander Duyck 	u16 next_to_use;
274d3ee4294SAlexander Duyck 	u16 next_to_clean;
275d3ee4294SAlexander Duyck 
276f800326dSAlexander Duyck 	union {
277d3ee4294SAlexander Duyck 		u16 next_to_alloc;
278f800326dSAlexander Duyck 		struct {
279dee1ad47SJeff Kirsher 			u8 atr_sample_rate;
280dee1ad47SJeff Kirsher 			u8 atr_count;
281f800326dSAlexander Duyck 		};
282f800326dSAlexander Duyck 	};
283dee1ad47SJeff Kirsher 
284dee1ad47SJeff Kirsher 	u8 dcb_tc;
285dee1ad47SJeff Kirsher 	struct ixgbe_queue_stats stats;
286dee1ad47SJeff Kirsher 	struct u64_stats_sync syncp;
287dee1ad47SJeff Kirsher 	union {
288dee1ad47SJeff Kirsher 		struct ixgbe_tx_queue_stats tx_stats;
289dee1ad47SJeff Kirsher 		struct ixgbe_rx_queue_stats rx_stats;
290dee1ad47SJeff Kirsher 	};
291dee1ad47SJeff Kirsher } ____cacheline_internodealigned_in_smp;
292dee1ad47SJeff Kirsher 
293dee1ad47SJeff Kirsher enum ixgbe_ring_f_enum {
294dee1ad47SJeff Kirsher 	RING_F_NONE = 0,
295dee1ad47SJeff Kirsher 	RING_F_VMDQ,  /* SR-IOV uses the same ring feature */
296dee1ad47SJeff Kirsher 	RING_F_RSS,
297dee1ad47SJeff Kirsher 	RING_F_FDIR,
298dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE
299dee1ad47SJeff Kirsher 	RING_F_FCOE,
300dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */
301dee1ad47SJeff Kirsher 
302dee1ad47SJeff Kirsher 	RING_F_ARRAY_SIZE      /* must be last in enum set */
303dee1ad47SJeff Kirsher };
304dee1ad47SJeff Kirsher 
305dee1ad47SJeff Kirsher #define IXGBE_MAX_RSS_INDICES  16
306dee1ad47SJeff Kirsher #define IXGBE_MAX_VMDQ_INDICES 64
307d3cb9869SAlexander Duyck #define IXGBE_MAX_FDIR_INDICES 63	/* based on q_vector limit */
308dee1ad47SJeff Kirsher #define IXGBE_MAX_FCOE_INDICES  8
309d3cb9869SAlexander Duyck #define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1)
310d3cb9869SAlexander Duyck #define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1)
3112a47fa45SJohn Fastabend #define IXGBE_MAX_L2A_QUEUES 4
3122a47fa45SJohn Fastabend #define IXGBE_MAX_L2A_QUEUES 4
3132a47fa45SJohn Fastabend #define IXGBE_BAD_L2A_QUEUE 3
3142a47fa45SJohn Fastabend #define IXGBE_MAX_MACVLANS	31
3152a47fa45SJohn Fastabend #define IXGBE_MAX_DCBMACVLANS	8
3162a47fa45SJohn Fastabend 
317dee1ad47SJeff Kirsher struct ixgbe_ring_feature {
318c087663eSAlexander Duyck 	u16 limit;	/* upper limit on feature indices */
319c087663eSAlexander Duyck 	u16 indices;	/* current value of indices */
320e4b317e9SAlexander Duyck 	u16 mask;	/* Mask used for feature to ring mapping */
321e4b317e9SAlexander Duyck 	u16 offset;	/* offset to start of feature */
322dee1ad47SJeff Kirsher } ____cacheline_internodealigned_in_smp;
323dee1ad47SJeff Kirsher 
32473079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_8Q_MASK 0x78
32573079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_4Q_MASK 0x7C
32673079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_2Q_MASK 0x7E
32773079ea0SAlexander Duyck 
328f800326dSAlexander Duyck /*
329f800326dSAlexander Duyck  * FCoE requires that all Rx buffers be over 2200 bytes in length.  Since
330f800326dSAlexander Duyck  * this is twice the size of a half page we need to double the page order
331f800326dSAlexander Duyck  * for FCoE enabled Rx queues.
332f800326dSAlexander Duyck  */
33309816fbeSAlexander Duyck static inline unsigned int ixgbe_rx_bufsz(struct ixgbe_ring *ring)
33409816fbeSAlexander Duyck {
33509816fbeSAlexander Duyck #ifdef IXGBE_FCOE
33609816fbeSAlexander Duyck 	if (test_bit(__IXGBE_RX_FCOE, &ring->state))
33709816fbeSAlexander Duyck 		return (PAGE_SIZE < 8192) ? IXGBE_RXBUFFER_4K :
33809816fbeSAlexander Duyck 					    IXGBE_RXBUFFER_3K;
33909816fbeSAlexander Duyck #endif
34009816fbeSAlexander Duyck 	return IXGBE_RXBUFFER_2K;
34109816fbeSAlexander Duyck }
34209816fbeSAlexander Duyck 
343f800326dSAlexander Duyck static inline unsigned int ixgbe_rx_pg_order(struct ixgbe_ring *ring)
344f800326dSAlexander Duyck {
34509816fbeSAlexander Duyck #ifdef IXGBE_FCOE
34609816fbeSAlexander Duyck 	if (test_bit(__IXGBE_RX_FCOE, &ring->state))
34709816fbeSAlexander Duyck 		return (PAGE_SIZE < 8192) ? 1 : 0;
348f800326dSAlexander Duyck #endif
34909816fbeSAlexander Duyck 	return 0;
35009816fbeSAlexander Duyck }
351f800326dSAlexander Duyck #define ixgbe_rx_pg_size(_ring) (PAGE_SIZE << ixgbe_rx_pg_order(_ring))
352f800326dSAlexander Duyck 
353dee1ad47SJeff Kirsher struct ixgbe_ring_container {
354efe3d3c8SAlexander Duyck 	struct ixgbe_ring *ring;	/* pointer to linked list of rings */
355dee1ad47SJeff Kirsher 	unsigned int total_bytes;	/* total bytes processed this int */
356dee1ad47SJeff Kirsher 	unsigned int total_packets;	/* total packets processed this int */
357dee1ad47SJeff Kirsher 	u16 work_limit;			/* total work allowed per interrupt */
358dee1ad47SJeff Kirsher 	u8 count;			/* total number of rings in vector */
359dee1ad47SJeff Kirsher 	u8 itr;				/* current ITR setting for ring */
360dee1ad47SJeff Kirsher };
361dee1ad47SJeff Kirsher 
362a557928eSAlexander Duyck /* iterator for handling rings in ring container */
363a557928eSAlexander Duyck #define ixgbe_for_each_ring(pos, head) \
364a557928eSAlexander Duyck 	for (pos = (head).ring; pos != NULL; pos = pos->next)
365a557928eSAlexander Duyck 
366dee1ad47SJeff Kirsher #define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \
367dee1ad47SJeff Kirsher                               ? 8 : 1)
368dee1ad47SJeff Kirsher #define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS
369dee1ad47SJeff Kirsher 
37049c7ffbeSAlexander Duyck /* MAX_Q_VECTORS of these are allocated,
371dee1ad47SJeff Kirsher  * but we only use one per queue-specific vector.
372dee1ad47SJeff Kirsher  */
373dee1ad47SJeff Kirsher struct ixgbe_q_vector {
374dee1ad47SJeff Kirsher 	struct ixgbe_adapter *adapter;
375dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCA
376dee1ad47SJeff Kirsher 	int cpu;	    /* CPU for DCA */
377dee1ad47SJeff Kirsher #endif
378d5bf4f67SEmil Tantilov 	u16 v_idx;		/* index of q_vector within array, also used for
379d5bf4f67SEmil Tantilov 				 * finding the bit in EICR and friends that
380d5bf4f67SEmil Tantilov 				 * represents the vector for this ring */
381d5bf4f67SEmil Tantilov 	u16 itr;		/* Interrupt throttle rate written to EITR */
382dee1ad47SJeff Kirsher 	struct ixgbe_ring_container rx, tx;
383d5bf4f67SEmil Tantilov 
384d5bf4f67SEmil Tantilov 	struct napi_struct napi;
385de88eeebSAlexander Duyck 	cpumask_t affinity_mask;
386de88eeebSAlexander Duyck 	int numa_node;
387de88eeebSAlexander Duyck 	struct rcu_head rcu;	/* to avoid race with update stats on free */
388dee1ad47SJeff Kirsher 	char name[IFNAMSIZ + 9];
389de88eeebSAlexander Duyck 
390e0d1095aSCong Wang #ifdef CONFIG_NET_RX_BUSY_POLL
3915a85e737SEliezer Tamir 	unsigned int state;
3925a85e737SEliezer Tamir #define IXGBE_QV_STATE_IDLE        0
3935a85e737SEliezer Tamir #define IXGBE_QV_STATE_NAPI	   1     /* NAPI owns this QV */
3945a85e737SEliezer Tamir #define IXGBE_QV_STATE_POLL	   2     /* poll owns this QV */
39527d9ce4fSJacob Keller #define IXGBE_QV_STATE_DISABLED	   4     /* QV is disabled */
39627d9ce4fSJacob Keller #define IXGBE_QV_OWNED (IXGBE_QV_STATE_NAPI | IXGBE_QV_STATE_POLL)
39727d9ce4fSJacob Keller #define IXGBE_QV_LOCKED (IXGBE_QV_OWNED | IXGBE_QV_STATE_DISABLED)
39827d9ce4fSJacob Keller #define IXGBE_QV_STATE_NAPI_YIELD  8     /* NAPI yielded this QV */
39927d9ce4fSJacob Keller #define IXGBE_QV_STATE_POLL_YIELD  16    /* poll yielded this QV */
4005a85e737SEliezer Tamir #define IXGBE_QV_YIELD (IXGBE_QV_STATE_NAPI_YIELD | IXGBE_QV_STATE_POLL_YIELD)
4015a85e737SEliezer Tamir #define IXGBE_QV_USER_PEND (IXGBE_QV_STATE_POLL | IXGBE_QV_STATE_POLL_YIELD)
4025a85e737SEliezer Tamir 	spinlock_t lock;
403e0d1095aSCong Wang #endif  /* CONFIG_NET_RX_BUSY_POLL */
4045a85e737SEliezer Tamir 
405de88eeebSAlexander Duyck 	/* for dynamic allocation of rings associated with this q_vector */
406de88eeebSAlexander Duyck 	struct ixgbe_ring ring[0] ____cacheline_internodealigned_in_smp;
407dee1ad47SJeff Kirsher };
408e0d1095aSCong Wang #ifdef CONFIG_NET_RX_BUSY_POLL
4095a85e737SEliezer Tamir static inline void ixgbe_qv_init_lock(struct ixgbe_q_vector *q_vector)
4105a85e737SEliezer Tamir {
4115a85e737SEliezer Tamir 
4125a85e737SEliezer Tamir 	spin_lock_init(&q_vector->lock);
4135a85e737SEliezer Tamir 	q_vector->state = IXGBE_QV_STATE_IDLE;
4145a85e737SEliezer Tamir }
4155a85e737SEliezer Tamir 
4165a85e737SEliezer Tamir /* called from the device poll routine to get ownership of a q_vector */
4175a85e737SEliezer Tamir static inline bool ixgbe_qv_lock_napi(struct ixgbe_q_vector *q_vector)
4185a85e737SEliezer Tamir {
4195a85e737SEliezer Tamir 	int rc = true;
42027d9ce4fSJacob Keller 	spin_lock_bh(&q_vector->lock);
4215a85e737SEliezer Tamir 	if (q_vector->state & IXGBE_QV_LOCKED) {
4225a85e737SEliezer Tamir 		WARN_ON(q_vector->state & IXGBE_QV_STATE_NAPI);
4235a85e737SEliezer Tamir 		q_vector->state |= IXGBE_QV_STATE_NAPI_YIELD;
4245a85e737SEliezer Tamir 		rc = false;
425b4640030SJacob Keller #ifdef BP_EXTENDED_STATS
4267e15b90fSEliezer Tamir 		q_vector->tx.ring->stats.yields++;
4277e15b90fSEliezer Tamir #endif
42878d820e8SJacob Keller 	} else {
4295a85e737SEliezer Tamir 		/* we don't care if someone yielded */
4305a85e737SEliezer Tamir 		q_vector->state = IXGBE_QV_STATE_NAPI;
43178d820e8SJacob Keller 	}
43227d9ce4fSJacob Keller 	spin_unlock_bh(&q_vector->lock);
4335a85e737SEliezer Tamir 	return rc;
4345a85e737SEliezer Tamir }
4355a85e737SEliezer Tamir 
4365a85e737SEliezer Tamir /* returns true is someone tried to get the qv while napi had it */
4375a85e737SEliezer Tamir static inline bool ixgbe_qv_unlock_napi(struct ixgbe_q_vector *q_vector)
4385a85e737SEliezer Tamir {
4395a85e737SEliezer Tamir 	int rc = false;
44027d9ce4fSJacob Keller 	spin_lock_bh(&q_vector->lock);
4415a85e737SEliezer Tamir 	WARN_ON(q_vector->state & (IXGBE_QV_STATE_POLL |
4425a85e737SEliezer Tamir 			       IXGBE_QV_STATE_NAPI_YIELD));
4435a85e737SEliezer Tamir 
4445a85e737SEliezer Tamir 	if (q_vector->state & IXGBE_QV_STATE_POLL_YIELD)
4455a85e737SEliezer Tamir 		rc = true;
44627d9ce4fSJacob Keller 	/* will reset state to idle, unless QV is disabled */
44727d9ce4fSJacob Keller 	q_vector->state &= IXGBE_QV_STATE_DISABLED;
44827d9ce4fSJacob Keller 	spin_unlock_bh(&q_vector->lock);
4495a85e737SEliezer Tamir 	return rc;
4505a85e737SEliezer Tamir }
4515a85e737SEliezer Tamir 
4525a85e737SEliezer Tamir /* called from ixgbe_low_latency_poll() */
4535a85e737SEliezer Tamir static inline bool ixgbe_qv_lock_poll(struct ixgbe_q_vector *q_vector)
4545a85e737SEliezer Tamir {
4555a85e737SEliezer Tamir 	int rc = true;
4565a85e737SEliezer Tamir 	spin_lock_bh(&q_vector->lock);
4575a85e737SEliezer Tamir 	if ((q_vector->state & IXGBE_QV_LOCKED)) {
4585a85e737SEliezer Tamir 		q_vector->state |= IXGBE_QV_STATE_POLL_YIELD;
4595a85e737SEliezer Tamir 		rc = false;
460b4640030SJacob Keller #ifdef BP_EXTENDED_STATS
4617e15b90fSEliezer Tamir 		q_vector->rx.ring->stats.yields++;
4627e15b90fSEliezer Tamir #endif
46378d820e8SJacob Keller 	} else {
4645a85e737SEliezer Tamir 		/* preserve yield marks */
4655a85e737SEliezer Tamir 		q_vector->state |= IXGBE_QV_STATE_POLL;
46678d820e8SJacob Keller 	}
4675a85e737SEliezer Tamir 	spin_unlock_bh(&q_vector->lock);
4685a85e737SEliezer Tamir 	return rc;
4695a85e737SEliezer Tamir }
4705a85e737SEliezer Tamir 
4715a85e737SEliezer Tamir /* returns true if someone tried to get the qv while it was locked */
4725a85e737SEliezer Tamir static inline bool ixgbe_qv_unlock_poll(struct ixgbe_q_vector *q_vector)
4735a85e737SEliezer Tamir {
4745a85e737SEliezer Tamir 	int rc = false;
4755a85e737SEliezer Tamir 	spin_lock_bh(&q_vector->lock);
4765a85e737SEliezer Tamir 	WARN_ON(q_vector->state & (IXGBE_QV_STATE_NAPI));
4775a85e737SEliezer Tamir 
4785a85e737SEliezer Tamir 	if (q_vector->state & IXGBE_QV_STATE_POLL_YIELD)
4795a85e737SEliezer Tamir 		rc = true;
48027d9ce4fSJacob Keller 	/* will reset state to idle, unless QV is disabled */
48127d9ce4fSJacob Keller 	q_vector->state &= IXGBE_QV_STATE_DISABLED;
4825a85e737SEliezer Tamir 	spin_unlock_bh(&q_vector->lock);
4835a85e737SEliezer Tamir 	return rc;
4845a85e737SEliezer Tamir }
4855a85e737SEliezer Tamir 
4865a85e737SEliezer Tamir /* true if a socket is polling, even if it did not get the lock */
487b4640030SJacob Keller static inline bool ixgbe_qv_busy_polling(struct ixgbe_q_vector *q_vector)
4885a85e737SEliezer Tamir {
48927d9ce4fSJacob Keller 	WARN_ON(!(q_vector->state & IXGBE_QV_OWNED));
4905a85e737SEliezer Tamir 	return q_vector->state & IXGBE_QV_USER_PEND;
4915a85e737SEliezer Tamir }
49227d9ce4fSJacob Keller 
49327d9ce4fSJacob Keller /* false if QV is currently owned */
49427d9ce4fSJacob Keller static inline bool ixgbe_qv_disable(struct ixgbe_q_vector *q_vector)
49527d9ce4fSJacob Keller {
49627d9ce4fSJacob Keller 	int rc = true;
49727d9ce4fSJacob Keller 	spin_lock_bh(&q_vector->lock);
49827d9ce4fSJacob Keller 	if (q_vector->state & IXGBE_QV_OWNED)
49927d9ce4fSJacob Keller 		rc = false;
50027d9ce4fSJacob Keller 	q_vector->state |= IXGBE_QV_STATE_DISABLED;
50127d9ce4fSJacob Keller 	spin_unlock_bh(&q_vector->lock);
50227d9ce4fSJacob Keller 
50327d9ce4fSJacob Keller 	return rc;
50427d9ce4fSJacob Keller }
50527d9ce4fSJacob Keller 
506e0d1095aSCong Wang #else /* CONFIG_NET_RX_BUSY_POLL */
5075a85e737SEliezer Tamir static inline void ixgbe_qv_init_lock(struct ixgbe_q_vector *q_vector)
5085a85e737SEliezer Tamir {
5095a85e737SEliezer Tamir }
5105a85e737SEliezer Tamir 
5115a85e737SEliezer Tamir static inline bool ixgbe_qv_lock_napi(struct ixgbe_q_vector *q_vector)
5125a85e737SEliezer Tamir {
5135a85e737SEliezer Tamir 	return true;
5145a85e737SEliezer Tamir }
5155a85e737SEliezer Tamir 
5165a85e737SEliezer Tamir static inline bool ixgbe_qv_unlock_napi(struct ixgbe_q_vector *q_vector)
5175a85e737SEliezer Tamir {
5185a85e737SEliezer Tamir 	return false;
5195a85e737SEliezer Tamir }
5205a85e737SEliezer Tamir 
5215a85e737SEliezer Tamir static inline bool ixgbe_qv_lock_poll(struct ixgbe_q_vector *q_vector)
5225a85e737SEliezer Tamir {
5235a85e737SEliezer Tamir 	return false;
5245a85e737SEliezer Tamir }
5255a85e737SEliezer Tamir 
5265a85e737SEliezer Tamir static inline bool ixgbe_qv_unlock_poll(struct ixgbe_q_vector *q_vector)
5275a85e737SEliezer Tamir {
5285a85e737SEliezer Tamir 	return false;
5295a85e737SEliezer Tamir }
5305a85e737SEliezer Tamir 
531b4640030SJacob Keller static inline bool ixgbe_qv_busy_polling(struct ixgbe_q_vector *q_vector)
5325a85e737SEliezer Tamir {
5335a85e737SEliezer Tamir 	return false;
5345a85e737SEliezer Tamir }
53527d9ce4fSJacob Keller 
53627d9ce4fSJacob Keller static inline bool ixgbe_qv_disable(struct ixgbe_q_vector *q_vector)
53727d9ce4fSJacob Keller {
53827d9ce4fSJacob Keller 	return true;
53927d9ce4fSJacob Keller }
54027d9ce4fSJacob Keller 
541e0d1095aSCong Wang #endif /* CONFIG_NET_RX_BUSY_POLL */
5425a85e737SEliezer Tamir 
5433ca8bc6dSDon Skidmore #ifdef CONFIG_IXGBE_HWMON
5443ca8bc6dSDon Skidmore 
5453ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_LOC		0
5463ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_TEMP		1
5473ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_CAUTION	2
5483ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_MAX		3
5493ca8bc6dSDon Skidmore 
5503ca8bc6dSDon Skidmore struct hwmon_attr {
5513ca8bc6dSDon Skidmore 	struct device_attribute dev_attr;
5523ca8bc6dSDon Skidmore 	struct ixgbe_hw *hw;
5533ca8bc6dSDon Skidmore 	struct ixgbe_thermal_diode_data *sensor;
5543ca8bc6dSDon Skidmore 	char name[12];
5553ca8bc6dSDon Skidmore };
5563ca8bc6dSDon Skidmore 
5573ca8bc6dSDon Skidmore struct hwmon_buff {
55803b77d81SGuenter Roeck 	struct attribute_group group;
55903b77d81SGuenter Roeck 	const struct attribute_group *groups[2];
56003b77d81SGuenter Roeck 	struct attribute *attrs[IXGBE_MAX_SENSORS * 4 + 1];
56103b77d81SGuenter Roeck 	struct hwmon_attr hwmon_list[IXGBE_MAX_SENSORS * 4];
5623ca8bc6dSDon Skidmore 	unsigned int n_hwmon;
5633ca8bc6dSDon Skidmore };
5643ca8bc6dSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */
565dee1ad47SJeff Kirsher 
566d5bf4f67SEmil Tantilov /*
567d5bf4f67SEmil Tantilov  * microsecond values for various ITR rates shifted by 2 to fit itr register
568d5bf4f67SEmil Tantilov  * with the first 3 bits reserved 0
569dee1ad47SJeff Kirsher  */
570d5bf4f67SEmil Tantilov #define IXGBE_MIN_RSC_ITR	24
571d5bf4f67SEmil Tantilov #define IXGBE_100K_ITR		40
572d5bf4f67SEmil Tantilov #define IXGBE_20K_ITR		200
573d5bf4f67SEmil Tantilov #define IXGBE_10K_ITR		400
574d5bf4f67SEmil Tantilov #define IXGBE_8K_ITR		500
575dee1ad47SJeff Kirsher 
576f56e0cb1SAlexander Duyck /* ixgbe_test_staterr - tests bits in Rx descriptor status and error fields */
577f56e0cb1SAlexander Duyck static inline __le32 ixgbe_test_staterr(union ixgbe_adv_rx_desc *rx_desc,
578f56e0cb1SAlexander Duyck 					const u32 stat_err_bits)
579f56e0cb1SAlexander Duyck {
580f56e0cb1SAlexander Duyck 	return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
581f56e0cb1SAlexander Duyck }
582f56e0cb1SAlexander Duyck 
583dee1ad47SJeff Kirsher static inline u16 ixgbe_desc_unused(struct ixgbe_ring *ring)
584dee1ad47SJeff Kirsher {
585dee1ad47SJeff Kirsher 	u16 ntc = ring->next_to_clean;
586dee1ad47SJeff Kirsher 	u16 ntu = ring->next_to_use;
587dee1ad47SJeff Kirsher 
588dee1ad47SJeff Kirsher 	return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1;
589dee1ad47SJeff Kirsher }
590dee1ad47SJeff Kirsher 
59184227bcdSMark Rustad static inline void ixgbe_write_tail(struct ixgbe_ring *ring, u32 value)
59284227bcdSMark Rustad {
59384227bcdSMark Rustad 	writel(value, ring->tail);
59484227bcdSMark Rustad }
59584227bcdSMark Rustad 
596e4f74028SAlexander Duyck #define IXGBE_RX_DESC(R, i)	    \
597dee1ad47SJeff Kirsher 	(&(((union ixgbe_adv_rx_desc *)((R)->desc))[i]))
598e4f74028SAlexander Duyck #define IXGBE_TX_DESC(R, i)	    \
599dee1ad47SJeff Kirsher 	(&(((union ixgbe_adv_tx_desc *)((R)->desc))[i]))
600e4f74028SAlexander Duyck #define IXGBE_TX_CTXTDESC(R, i)	    \
601dee1ad47SJeff Kirsher 	(&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i]))
602dee1ad47SJeff Kirsher 
603c88887e0SAlexander Duyck #define IXGBE_MAX_JUMBO_FRAME_SIZE	9728 /* Maximum Supported Size 9.5KB */
604dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE
605dee1ad47SJeff Kirsher /* Use 3K as the baby jumbo frame size for FCoE */
606dee1ad47SJeff Kirsher #define IXGBE_FCOE_JUMBO_FRAME_SIZE       3072
607dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */
608dee1ad47SJeff Kirsher 
609dee1ad47SJeff Kirsher #define OTHER_VECTOR 1
610dee1ad47SJeff Kirsher #define NON_Q_VECTORS (OTHER_VECTOR)
611dee1ad47SJeff Kirsher 
612dee1ad47SJeff Kirsher #define MAX_MSIX_VECTORS_82599 64
61349c7ffbeSAlexander Duyck #define MAX_Q_VECTORS_82599 64
614dee1ad47SJeff Kirsher #define MAX_MSIX_VECTORS_82598 18
61549c7ffbeSAlexander Duyck #define MAX_Q_VECTORS_82598 16
616dee1ad47SJeff Kirsher 
61749c7ffbeSAlexander Duyck #define MAX_Q_VECTORS MAX_Q_VECTORS_82599
618dee1ad47SJeff Kirsher #define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599
619dee1ad47SJeff Kirsher 
6208f15486dSAlexander Duyck #define MIN_MSIX_Q_VECTORS 1
621dee1ad47SJeff Kirsher #define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)
622dee1ad47SJeff Kirsher 
62346646e61SAlexander Duyck /* default to trying for four seconds */
62446646e61SAlexander Duyck #define IXGBE_TRY_LINK_TIMEOUT (4 * HZ)
62546646e61SAlexander Duyck 
626dee1ad47SJeff Kirsher /* board specific private data structure */
627dee1ad47SJeff Kirsher struct ixgbe_adapter {
62846646e61SAlexander Duyck 	unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
62946646e61SAlexander Duyck 	/* OS defined structs */
63046646e61SAlexander Duyck 	struct net_device *netdev;
63146646e61SAlexander Duyck 	struct pci_dev *pdev;
63246646e61SAlexander Duyck 
633dee1ad47SJeff Kirsher 	unsigned long state;
634dee1ad47SJeff Kirsher 
635dee1ad47SJeff Kirsher 	/* Some features need tri-state capability,
636dee1ad47SJeff Kirsher 	 * thus the additional *_CAPABLE flags.
637dee1ad47SJeff Kirsher 	 */
638dee1ad47SJeff Kirsher 	u32 flags;
639a16a0d2fSAlexander Duyck #define IXGBE_FLAG_MSI_CAPABLE                  (u32)(1 << 0)
640a16a0d2fSAlexander Duyck #define IXGBE_FLAG_MSI_ENABLED                  (u32)(1 << 1)
641a16a0d2fSAlexander Duyck #define IXGBE_FLAG_MSIX_CAPABLE                 (u32)(1 << 2)
642a16a0d2fSAlexander Duyck #define IXGBE_FLAG_MSIX_ENABLED                 (u32)(1 << 3)
643a16a0d2fSAlexander Duyck #define IXGBE_FLAG_RX_1BUF_CAPABLE              (u32)(1 << 4)
644a16a0d2fSAlexander Duyck #define IXGBE_FLAG_RX_PS_CAPABLE                (u32)(1 << 5)
645a16a0d2fSAlexander Duyck #define IXGBE_FLAG_RX_PS_ENABLED                (u32)(1 << 6)
646a16a0d2fSAlexander Duyck #define IXGBE_FLAG_IN_NETPOLL                   (u32)(1 << 7)
647a16a0d2fSAlexander Duyck #define IXGBE_FLAG_DCA_ENABLED                  (u32)(1 << 8)
648a16a0d2fSAlexander Duyck #define IXGBE_FLAG_DCA_CAPABLE                  (u32)(1 << 9)
649a16a0d2fSAlexander Duyck #define IXGBE_FLAG_IMIR_ENABLED                 (u32)(1 << 10)
650a16a0d2fSAlexander Duyck #define IXGBE_FLAG_MQ_CAPABLE                   (u32)(1 << 11)
651a16a0d2fSAlexander Duyck #define IXGBE_FLAG_DCB_ENABLED                  (u32)(1 << 12)
652a16a0d2fSAlexander Duyck #define IXGBE_FLAG_VMDQ_CAPABLE                 (u32)(1 << 13)
653a16a0d2fSAlexander Duyck #define IXGBE_FLAG_VMDQ_ENABLED                 (u32)(1 << 14)
654a16a0d2fSAlexander Duyck #define IXGBE_FLAG_FAN_FAIL_CAPABLE             (u32)(1 << 15)
655a16a0d2fSAlexander Duyck #define IXGBE_FLAG_NEED_LINK_UPDATE             (u32)(1 << 16)
656a16a0d2fSAlexander Duyck #define IXGBE_FLAG_NEED_LINK_CONFIG             (u32)(1 << 17)
657a16a0d2fSAlexander Duyck #define IXGBE_FLAG_FDIR_HASH_CAPABLE            (u32)(1 << 18)
658a16a0d2fSAlexander Duyck #define IXGBE_FLAG_FDIR_PERFECT_CAPABLE         (u32)(1 << 19)
659a16a0d2fSAlexander Duyck #define IXGBE_FLAG_FCOE_CAPABLE                 (u32)(1 << 20)
660a16a0d2fSAlexander Duyck #define IXGBE_FLAG_FCOE_ENABLED                 (u32)(1 << 21)
661a16a0d2fSAlexander Duyck #define IXGBE_FLAG_SRIOV_CAPABLE                (u32)(1 << 22)
662a16a0d2fSAlexander Duyck #define IXGBE_FLAG_SRIOV_ENABLED                (u32)(1 << 23)
663dee1ad47SJeff Kirsher 
664dee1ad47SJeff Kirsher 	u32 flags2;
665a16a0d2fSAlexander Duyck #define IXGBE_FLAG2_RSC_CAPABLE                 (u32)(1 << 0)
666dee1ad47SJeff Kirsher #define IXGBE_FLAG2_RSC_ENABLED                 (u32)(1 << 1)
667dee1ad47SJeff Kirsher #define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE         (u32)(1 << 2)
668dee1ad47SJeff Kirsher #define IXGBE_FLAG2_TEMP_SENSOR_EVENT           (u32)(1 << 3)
669dee1ad47SJeff Kirsher #define IXGBE_FLAG2_SEARCH_FOR_SFP              (u32)(1 << 4)
670dee1ad47SJeff Kirsher #define IXGBE_FLAG2_SFP_NEEDS_RESET             (u32)(1 << 5)
671dee1ad47SJeff Kirsher #define IXGBE_FLAG2_RESET_REQUESTED             (u32)(1 << 6)
672dee1ad47SJeff Kirsher #define IXGBE_FLAG2_FDIR_REQUIRES_REINIT        (u32)(1 << 7)
673ef6afc0cSAlexander Duyck #define IXGBE_FLAG2_RSS_FIELD_IPV4_UDP		(u32)(1 << 8)
674ef6afc0cSAlexander Duyck #define IXGBE_FLAG2_RSS_FIELD_IPV6_UDP		(u32)(1 << 9)
6758fecf67cSJacob Keller #define IXGBE_FLAG2_PTP_PPS_ENABLED		(u32)(1 << 10)
6768fecf67cSJacob Keller #define IXGBE_FLAG2_BRIDGE_MODE_VEB		(u32)(1 << 11)
67746646e61SAlexander Duyck 
67846646e61SAlexander Duyck 	/* Tx fast path data */
67946646e61SAlexander Duyck 	int num_tx_queues;
68046646e61SAlexander Duyck 	u16 tx_itr_setting;
68146646e61SAlexander Duyck 	u16 tx_work_limit;
68246646e61SAlexander Duyck 
68346646e61SAlexander Duyck 	/* Rx fast path data */
68446646e61SAlexander Duyck 	int num_rx_queues;
68546646e61SAlexander Duyck 	u16 rx_itr_setting;
68646646e61SAlexander Duyck 
68746646e61SAlexander Duyck 	/* TX */
68846646e61SAlexander Duyck 	struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp;
68946646e61SAlexander Duyck 
69046646e61SAlexander Duyck 	u64 restart_queue;
69146646e61SAlexander Duyck 	u64 lsc_int;
69246646e61SAlexander Duyck 	u32 tx_timeout_count;
69346646e61SAlexander Duyck 
69446646e61SAlexander Duyck 	/* RX */
69546646e61SAlexander Duyck 	struct ixgbe_ring *rx_ring[MAX_RX_QUEUES];
69646646e61SAlexander Duyck 	int num_rx_pools;		/* == num_rx_queues in 82598 */
69746646e61SAlexander Duyck 	int num_rx_queues_per_pool;	/* 1 if 82598, can be many if 82599 */
69846646e61SAlexander Duyck 	u64 hw_csum_rx_error;
69946646e61SAlexander Duyck 	u64 hw_rx_no_dma_resources;
70046646e61SAlexander Duyck 	u64 rsc_total_count;
70146646e61SAlexander Duyck 	u64 rsc_total_flush;
70246646e61SAlexander Duyck 	u64 non_eop_descs;
70346646e61SAlexander Duyck 	u32 alloc_rx_page_failed;
70446646e61SAlexander Duyck 	u32 alloc_rx_buff_failed;
70546646e61SAlexander Duyck 
70649c7ffbeSAlexander Duyck 	struct ixgbe_q_vector *q_vector[MAX_Q_VECTORS];
707dee1ad47SJeff Kirsher 
708dee1ad47SJeff Kirsher 	/* DCB parameters */
709dee1ad47SJeff Kirsher 	struct ieee_pfc *ixgbe_ieee_pfc;
710dee1ad47SJeff Kirsher 	struct ieee_ets *ixgbe_ieee_ets;
711dee1ad47SJeff Kirsher 	struct ixgbe_dcb_config dcb_cfg;
712dee1ad47SJeff Kirsher 	struct ixgbe_dcb_config temp_dcb_cfg;
713dee1ad47SJeff Kirsher 	u8 dcb_set_bitmap;
714dee1ad47SJeff Kirsher 	u8 dcbx_cap;
715dee1ad47SJeff Kirsher 	enum ixgbe_fc_mode last_lfc_mode;
716dee1ad47SJeff Kirsher 
71749c7ffbeSAlexander Duyck 	int num_q_vectors;	/* current number of q_vectors for device */
71849c7ffbeSAlexander Duyck 	int max_q_vectors;	/* true count of q_vectors for device */
719dee1ad47SJeff Kirsher 	struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE];
720dee1ad47SJeff Kirsher 	struct msix_entry *msix_entries;
721dee1ad47SJeff Kirsher 
722dee1ad47SJeff Kirsher 	u32 test_icr;
723dee1ad47SJeff Kirsher 	struct ixgbe_ring test_tx_ring;
724dee1ad47SJeff Kirsher 	struct ixgbe_ring test_rx_ring;
725dee1ad47SJeff Kirsher 
726dee1ad47SJeff Kirsher 	/* structs defined in ixgbe_hw.h */
727dee1ad47SJeff Kirsher 	struct ixgbe_hw hw;
728dee1ad47SJeff Kirsher 	u16 msg_enable;
729dee1ad47SJeff Kirsher 	struct ixgbe_hw_stats stats;
730dee1ad47SJeff Kirsher 
731dee1ad47SJeff Kirsher 	u64 tx_busy;
732dee1ad47SJeff Kirsher 	unsigned int tx_ring_count;
733dee1ad47SJeff Kirsher 	unsigned int rx_ring_count;
734dee1ad47SJeff Kirsher 
735dee1ad47SJeff Kirsher 	u32 link_speed;
736dee1ad47SJeff Kirsher 	bool link_up;
737dee1ad47SJeff Kirsher 	unsigned long link_check_timeout;
738dee1ad47SJeff Kirsher 
739dee1ad47SJeff Kirsher 	struct timer_list service_timer;
74046646e61SAlexander Duyck 	struct work_struct service_task;
74146646e61SAlexander Duyck 
74246646e61SAlexander Duyck 	struct hlist_head fdir_filter_list;
74346646e61SAlexander Duyck 	unsigned long fdir_overflow; /* number of times ATR was backed off */
74446646e61SAlexander Duyck 	union ixgbe_atr_input fdir_mask;
74546646e61SAlexander Duyck 	int fdir_filter_count;
746dee1ad47SJeff Kirsher 	u32 fdir_pballoc;
747dee1ad47SJeff Kirsher 	u32 atr_sample_rate;
748dee1ad47SJeff Kirsher 	spinlock_t fdir_perfect_lock;
74946646e61SAlexander Duyck 
750dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE
751dee1ad47SJeff Kirsher 	struct ixgbe_fcoe fcoe;
752dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */
7532a1a091cSMark Rustad 	u8 __iomem *io_addr; /* Mainly for iounmap use */
754dee1ad47SJeff Kirsher 	u32 wol;
75546646e61SAlexander Duyck 
75646646e61SAlexander Duyck 	u16 bd_number;
75746646e61SAlexander Duyck 
75815e5209fSEmil Tantilov 	u16 eeprom_verh;
75915e5209fSEmil Tantilov 	u16 eeprom_verl;
760c23f5b6bSEmil Tantilov 	u16 eeprom_cap;
761dee1ad47SJeff Kirsher 
762dee1ad47SJeff Kirsher 	u32 interrupt_event;
76346646e61SAlexander Duyck 	u32 led_reg;
764dee1ad47SJeff Kirsher 
7653a6a4edaSJacob Keller 	struct ptp_clock *ptp_clock;
7663a6a4edaSJacob Keller 	struct ptp_clock_info ptp_caps;
767891dc082SJacob Keller 	struct work_struct ptp_tx_work;
768891dc082SJacob Keller 	struct sk_buff *ptp_tx_skb;
76993501d48SJacob Keller 	struct hwtstamp_config tstamp_config;
770891dc082SJacob Keller 	unsigned long ptp_tx_start;
7713a6a4edaSJacob Keller 	unsigned long last_overflow_check;
7726cb562d6SJacob Keller 	unsigned long last_rx_ptp_check;
7733a6a4edaSJacob Keller 	spinlock_t tmreg_lock;
7743a6a4edaSJacob Keller 	struct cyclecounter cc;
7753a6a4edaSJacob Keller 	struct timecounter tc;
7763a6a4edaSJacob Keller 	u32 base_incval;
7773a6a4edaSJacob Keller 
778dee1ad47SJeff Kirsher 	/* SR-IOV */
779dee1ad47SJeff Kirsher 	DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS);
780dee1ad47SJeff Kirsher 	unsigned int num_vfs;
781dee1ad47SJeff Kirsher 	struct vf_data_storage *vfinfo;
782dee1ad47SJeff Kirsher 	int vf_rate_link_speed;
783dee1ad47SJeff Kirsher 	struct vf_macvlans vf_mvs;
784dee1ad47SJeff Kirsher 	struct vf_macvlans *mv_list;
785dee1ad47SJeff Kirsher 
78683c61fa9SGreg Rose 	u32 timer_event_accumulator;
78783c61fa9SGreg Rose 	u32 vferr_refcount;
7883ca8bc6dSDon Skidmore 	struct kobject *info_kobj;
7893ca8bc6dSDon Skidmore #ifdef CONFIG_IXGBE_HWMON
79003b77d81SGuenter Roeck 	struct hwmon_buff *ixgbe_hwmon_buff;
7913ca8bc6dSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */
79200949167SCatherine Sullivan #ifdef CONFIG_DEBUG_FS
79300949167SCatherine Sullivan 	struct dentry *ixgbe_dbg_adapter;
79400949167SCatherine Sullivan #endif /*CONFIG_DEBUG_FS*/
795107d3018SAlexander Duyck 
796107d3018SAlexander Duyck 	u8 default_up;
7972a47fa45SJohn Fastabend 	unsigned long fwd_bitmask; /* Bitmask indicating in use pools */
798dee1ad47SJeff Kirsher };
799dee1ad47SJeff Kirsher 
800dee1ad47SJeff Kirsher struct ixgbe_fdir_filter {
801dee1ad47SJeff Kirsher 	struct hlist_node fdir_node;
802dee1ad47SJeff Kirsher 	union ixgbe_atr_input filter;
803dee1ad47SJeff Kirsher 	u16 sw_idx;
804dee1ad47SJeff Kirsher 	u16 action;
805dee1ad47SJeff Kirsher };
806dee1ad47SJeff Kirsher 
80770e5576cSDon Skidmore enum ixgbe_state_t {
808dee1ad47SJeff Kirsher 	__IXGBE_TESTING,
809dee1ad47SJeff Kirsher 	__IXGBE_RESETTING,
810dee1ad47SJeff Kirsher 	__IXGBE_DOWN,
81109f40aedSMark Rustad 	__IXGBE_REMOVING,
812dee1ad47SJeff Kirsher 	__IXGBE_SERVICE_SCHED,
813dee1ad47SJeff Kirsher 	__IXGBE_IN_SFP_INIT,
8148fecf67cSJacob Keller 	__IXGBE_PTP_RUNNING,
815dee1ad47SJeff Kirsher };
816dee1ad47SJeff Kirsher 
8174c1975d7SAlexander Duyck struct ixgbe_cb {
8184c1975d7SAlexander Duyck 	union {				/* Union defining head/tail partner */
8194c1975d7SAlexander Duyck 		struct sk_buff *head;
8204c1975d7SAlexander Duyck 		struct sk_buff *tail;
8214c1975d7SAlexander Duyck 	};
822dee1ad47SJeff Kirsher 	dma_addr_t dma;
8234c1975d7SAlexander Duyck 	u16 append_cnt;
824f800326dSAlexander Duyck 	bool page_released;
825dee1ad47SJeff Kirsher };
8264c1975d7SAlexander Duyck #define IXGBE_CB(skb) ((struct ixgbe_cb *)(skb)->cb)
827dee1ad47SJeff Kirsher 
828dee1ad47SJeff Kirsher enum ixgbe_boards {
829dee1ad47SJeff Kirsher 	board_82598,
830dee1ad47SJeff Kirsher 	board_82599,
831dee1ad47SJeff Kirsher 	board_X540,
832dee1ad47SJeff Kirsher };
833dee1ad47SJeff Kirsher 
834dee1ad47SJeff Kirsher extern struct ixgbe_info ixgbe_82598_info;
835dee1ad47SJeff Kirsher extern struct ixgbe_info ixgbe_82599_info;
836dee1ad47SJeff Kirsher extern struct ixgbe_info ixgbe_X540_info;
837dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCB
838dee1ad47SJeff Kirsher extern const struct dcbnl_rtnl_ops dcbnl_ops;
839dee1ad47SJeff Kirsher #endif
840dee1ad47SJeff Kirsher 
841dee1ad47SJeff Kirsher extern char ixgbe_driver_name[];
842dee1ad47SJeff Kirsher extern const char ixgbe_driver_version[];
8438af3c33fSJeff Kirsher #ifdef IXGBE_FCOE
844ea81875aSNeerav Parikh extern char ixgbe_default_device_descr[];
8458af3c33fSJeff Kirsher #endif /* IXGBE_FCOE */
846dee1ad47SJeff Kirsher 
8475ccc921aSJoe Perches void ixgbe_up(struct ixgbe_adapter *adapter);
8485ccc921aSJoe Perches void ixgbe_down(struct ixgbe_adapter *adapter);
8495ccc921aSJoe Perches void ixgbe_reinit_locked(struct ixgbe_adapter *adapter);
8505ccc921aSJoe Perches void ixgbe_reset(struct ixgbe_adapter *adapter);
8515ccc921aSJoe Perches void ixgbe_set_ethtool_ops(struct net_device *netdev);
8525ccc921aSJoe Perches int ixgbe_setup_rx_resources(struct ixgbe_ring *);
8535ccc921aSJoe Perches int ixgbe_setup_tx_resources(struct ixgbe_ring *);
8545ccc921aSJoe Perches void ixgbe_free_rx_resources(struct ixgbe_ring *);
8555ccc921aSJoe Perches void ixgbe_free_tx_resources(struct ixgbe_ring *);
8565ccc921aSJoe Perches void ixgbe_configure_rx_ring(struct ixgbe_adapter *, struct ixgbe_ring *);
8575ccc921aSJoe Perches void ixgbe_configure_tx_ring(struct ixgbe_adapter *, struct ixgbe_ring *);
8585ccc921aSJoe Perches void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter, struct ixgbe_ring *);
8595ccc921aSJoe Perches void ixgbe_update_stats(struct ixgbe_adapter *adapter);
8605ccc921aSJoe Perches int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter);
8615ccc921aSJoe Perches int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
8628e2813f5SJacob Keller 			       u16 subdevice_id);
8635ccc921aSJoe Perches void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter);
8645ccc921aSJoe Perches netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *, struct ixgbe_adapter *,
865dee1ad47SJeff Kirsher 				  struct ixgbe_ring *);
8665ccc921aSJoe Perches void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *,
867dee1ad47SJeff Kirsher 				      struct ixgbe_tx_buffer *);
8685ccc921aSJoe Perches void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16);
8695ccc921aSJoe Perches void ixgbe_write_eitr(struct ixgbe_q_vector *);
8705ccc921aSJoe Perches int ixgbe_poll(struct napi_struct *napi, int budget);
8715ccc921aSJoe Perches int ethtool_ioctl(struct ifreq *ifr);
8725ccc921aSJoe Perches s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw);
8735ccc921aSJoe Perches s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl);
8745ccc921aSJoe Perches s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl);
8755ccc921aSJoe Perches s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
876dee1ad47SJeff Kirsher 					  union ixgbe_atr_hash_dword input,
877dee1ad47SJeff Kirsher 					  union ixgbe_atr_hash_dword common,
878dee1ad47SJeff Kirsher 					  u8 queue);
8795ccc921aSJoe Perches s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
880dee1ad47SJeff Kirsher 				    union ixgbe_atr_input *input_mask);
8815ccc921aSJoe Perches s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
882dee1ad47SJeff Kirsher 					  union ixgbe_atr_input *input,
883dee1ad47SJeff Kirsher 					  u16 soft_id, u8 queue);
8845ccc921aSJoe Perches s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
885dee1ad47SJeff Kirsher 					  union ixgbe_atr_input *input,
886dee1ad47SJeff Kirsher 					  u16 soft_id);
8875ccc921aSJoe Perches void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
888dee1ad47SJeff Kirsher 					  union ixgbe_atr_input *mask);
8895ccc921aSJoe Perches void ixgbe_set_rx_mode(struct net_device *netdev);
8908af3c33fSJeff Kirsher #ifdef CONFIG_IXGBE_DCB
8915ccc921aSJoe Perches void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter);
8928af3c33fSJeff Kirsher #endif
8935ccc921aSJoe Perches int ixgbe_setup_tc(struct net_device *dev, u8 tc);
8945ccc921aSJoe Perches void ixgbe_tx_ctxtdesc(struct ixgbe_ring *, u32, u32, u32, u32);
8955ccc921aSJoe Perches void ixgbe_do_reset(struct net_device *netdev);
8961210982bSDon Skidmore #ifdef CONFIG_IXGBE_HWMON
8975ccc921aSJoe Perches void ixgbe_sysfs_exit(struct ixgbe_adapter *adapter);
8985ccc921aSJoe Perches int ixgbe_sysfs_init(struct ixgbe_adapter *adapter);
8991210982bSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */
900dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE
9015ccc921aSJoe Perches void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter);
9025ccc921aSJoe Perches int ixgbe_fso(struct ixgbe_ring *tx_ring, struct ixgbe_tx_buffer *first,
903244e27adSAlexander Duyck 	      u8 *hdr_len);
9045ccc921aSJoe Perches int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter,
9055ccc921aSJoe Perches 		   union ixgbe_adv_rx_desc *rx_desc, struct sk_buff *skb);
9065ccc921aSJoe Perches int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid,
907dee1ad47SJeff Kirsher 		       struct scatterlist *sgl, unsigned int sgc);
9085ccc921aSJoe Perches int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid,
909dee1ad47SJeff Kirsher 			  struct scatterlist *sgl, unsigned int sgc);
9105ccc921aSJoe Perches int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid);
9115ccc921aSJoe Perches int ixgbe_setup_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
9125ccc921aSJoe Perches void ixgbe_free_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
9135ccc921aSJoe Perches int ixgbe_fcoe_enable(struct net_device *netdev);
9145ccc921aSJoe Perches int ixgbe_fcoe_disable(struct net_device *netdev);
915dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCB
9165ccc921aSJoe Perches u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter);
9175ccc921aSJoe Perches u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up);
918dee1ad47SJeff Kirsher #endif /* CONFIG_IXGBE_DCB */
9195ccc921aSJoe Perches int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type);
9205ccc921aSJoe Perches int ixgbe_fcoe_get_hbainfo(struct net_device *netdev,
921ea81875aSNeerav Parikh 			   struct netdev_fcoe_hbainfo *info);
9225ccc921aSJoe Perches u8 ixgbe_fcoe_get_tc(struct ixgbe_adapter *adapter);
923dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */
92400949167SCatherine Sullivan #ifdef CONFIG_DEBUG_FS
9255ccc921aSJoe Perches void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter);
9265ccc921aSJoe Perches void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter);
9275ccc921aSJoe Perches void ixgbe_dbg_init(void);
9285ccc921aSJoe Perches void ixgbe_dbg_exit(void);
92933243fb0SJoe Perches #else
93033243fb0SJoe Perches static inline void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter) {}
93133243fb0SJoe Perches static inline void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter) {}
93233243fb0SJoe Perches static inline void ixgbe_dbg_init(void) {}
93333243fb0SJoe Perches static inline void ixgbe_dbg_exit(void) {}
93400949167SCatherine Sullivan #endif /* CONFIG_DEBUG_FS */
935b2d96e0aSAlexander Duyck static inline struct netdev_queue *txring_txq(const struct ixgbe_ring *ring)
936b2d96e0aSAlexander Duyck {
937b2d96e0aSAlexander Duyck 	return netdev_get_tx_queue(ring->netdev, ring->queue_index);
938b2d96e0aSAlexander Duyck }
939b2d96e0aSAlexander Duyck 
9405ccc921aSJoe Perches void ixgbe_ptp_init(struct ixgbe_adapter *adapter);
9415ccc921aSJoe Perches void ixgbe_ptp_stop(struct ixgbe_adapter *adapter);
9425ccc921aSJoe Perches void ixgbe_ptp_overflow_check(struct ixgbe_adapter *adapter);
9435ccc921aSJoe Perches void ixgbe_ptp_rx_hang(struct ixgbe_adapter *adapter);
9445ccc921aSJoe Perches void __ixgbe_ptp_rx_hwtstamp(struct ixgbe_q_vector *q_vector,
9453a6a4edaSJacob Keller 			     struct sk_buff *skb);
94639dfb71bSAlexander Duyck static inline void ixgbe_ptp_rx_hwtstamp(struct ixgbe_ring *rx_ring,
94739dfb71bSAlexander Duyck 					 union ixgbe_adv_rx_desc *rx_desc,
94839dfb71bSAlexander Duyck 					 struct sk_buff *skb)
94939dfb71bSAlexander Duyck {
95039dfb71bSAlexander Duyck 	if (unlikely(!ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_STAT_TS)))
95139dfb71bSAlexander Duyck 		return;
95239dfb71bSAlexander Duyck 
95339dfb71bSAlexander Duyck 	__ixgbe_ptp_rx_hwtstamp(rx_ring->q_vector, skb);
95439dfb71bSAlexander Duyck 
95539dfb71bSAlexander Duyck 	/*
95639dfb71bSAlexander Duyck 	 * Update the last_rx_timestamp timer in order to enable watchdog check
95739dfb71bSAlexander Duyck 	 * for error case of latched timestamp on a dropped packet.
95839dfb71bSAlexander Duyck 	 */
95939dfb71bSAlexander Duyck 	rx_ring->last_rx_timestamp = jiffies;
96039dfb71bSAlexander Duyck }
96139dfb71bSAlexander Duyck 
96293501d48SJacob Keller int ixgbe_ptp_set_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr);
96393501d48SJacob Keller int ixgbe_ptp_get_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr);
9645ccc921aSJoe Perches void ixgbe_ptp_start_cyclecounter(struct ixgbe_adapter *adapter);
9655ccc921aSJoe Perches void ixgbe_ptp_reset(struct ixgbe_adapter *adapter);
9665ccc921aSJoe Perches void ixgbe_ptp_check_pps_event(struct ixgbe_adapter *adapter, u32 eicr);
967da36b647SGreg Rose #ifdef CONFIG_PCI_IOV
968da36b647SGreg Rose void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter);
969da36b647SGreg Rose #endif
9703a6a4edaSJacob Keller 
9712a47fa45SJohn Fastabend netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
9722a47fa45SJohn Fastabend 				  struct ixgbe_adapter *adapter,
9732a47fa45SJohn Fastabend 				  struct ixgbe_ring *tx_ring);
974dee1ad47SJeff Kirsher #endif /* _IXGBE_H_ */
975