1dee1ad47SJeff Kirsher /******************************************************************************* 2dee1ad47SJeff Kirsher 3dee1ad47SJeff Kirsher Intel 10 Gigabit PCI Express Linux driver 437689010SMark Rustad Copyright(c) 1999 - 2016 Intel Corporation. 5dee1ad47SJeff Kirsher 6dee1ad47SJeff Kirsher This program is free software; you can redistribute it and/or modify it 7dee1ad47SJeff Kirsher under the terms and conditions of the GNU General Public License, 8dee1ad47SJeff Kirsher version 2, as published by the Free Software Foundation. 9dee1ad47SJeff Kirsher 10dee1ad47SJeff Kirsher This program is distributed in the hope it will be useful, but WITHOUT 11dee1ad47SJeff Kirsher ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 12dee1ad47SJeff Kirsher FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 13dee1ad47SJeff Kirsher more details. 14dee1ad47SJeff Kirsher 15dee1ad47SJeff Kirsher You should have received a copy of the GNU General Public License along with 16dee1ad47SJeff Kirsher this program; if not, write to the Free Software Foundation, Inc., 17dee1ad47SJeff Kirsher 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA. 18dee1ad47SJeff Kirsher 19dee1ad47SJeff Kirsher The full GNU General Public License is included in this distribution in 20dee1ad47SJeff Kirsher the file called "COPYING". 21dee1ad47SJeff Kirsher 22dee1ad47SJeff Kirsher Contact Information: 23b89aae71SJacob Keller Linux NICS <linux.nics@intel.com> 24dee1ad47SJeff Kirsher e1000-devel Mailing List <e1000-devel@lists.sourceforge.net> 25dee1ad47SJeff Kirsher Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 26dee1ad47SJeff Kirsher 27dee1ad47SJeff Kirsher *******************************************************************************/ 28dee1ad47SJeff Kirsher 29dee1ad47SJeff Kirsher #ifndef _IXGBE_H_ 30dee1ad47SJeff Kirsher #define _IXGBE_H_ 31dee1ad47SJeff Kirsher 32dee1ad47SJeff Kirsher #include <linux/bitops.h> 33dee1ad47SJeff Kirsher #include <linux/types.h> 34dee1ad47SJeff Kirsher #include <linux/pci.h> 35dee1ad47SJeff Kirsher #include <linux/netdevice.h> 36dee1ad47SJeff Kirsher #include <linux/cpumask.h> 37dee1ad47SJeff Kirsher #include <linux/aer.h> 38dee1ad47SJeff Kirsher #include <linux/if_vlan.h> 396cb562d6SJacob Keller #include <linux/jiffies.h> 40dee1ad47SJeff Kirsher 4174d23cc7SRichard Cochran #include <linux/timecounter.h> 423a6a4edaSJacob Keller #include <linux/net_tstamp.h> 433a6a4edaSJacob Keller #include <linux/ptp_clock_kernel.h> 443a6a4edaSJacob Keller 45dee1ad47SJeff Kirsher #include "ixgbe_type.h" 46dee1ad47SJeff Kirsher #include "ixgbe_common.h" 47dee1ad47SJeff Kirsher #include "ixgbe_dcb.h" 48dee1ad47SJeff Kirsher #if defined(CONFIG_FCOE) || defined(CONFIG_FCOE_MODULE) 49dee1ad47SJeff Kirsher #define IXGBE_FCOE 50dee1ad47SJeff Kirsher #include "ixgbe_fcoe.h" 51dee1ad47SJeff Kirsher #endif /* CONFIG_FCOE or CONFIG_FCOE_MODULE */ 52dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCA 53dee1ad47SJeff Kirsher #include <linux/dca.h> 54dee1ad47SJeff Kirsher #endif 55dee1ad47SJeff Kirsher 56076bb0c8SEliezer Tamir #include <net/busy_poll.h> 575a85e737SEliezer Tamir 58e0d1095aSCong Wang #ifdef CONFIG_NET_RX_BUSY_POLL 59b4640030SJacob Keller #define BP_EXTENDED_STATS 607e15b90fSEliezer Tamir #endif 61dee1ad47SJeff Kirsher /* common prefix used by pr_<> macros */ 62dee1ad47SJeff Kirsher #undef pr_fmt 63dee1ad47SJeff Kirsher #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 64dee1ad47SJeff Kirsher 65dee1ad47SJeff Kirsher /* TX/RX descriptor defines */ 66dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_TXD 512 6759224555SAlexander Duyck #define IXGBE_DEFAULT_TX_WORK 256 68dee1ad47SJeff Kirsher #define IXGBE_MAX_TXD 4096 69dee1ad47SJeff Kirsher #define IXGBE_MIN_TXD 64 70dee1ad47SJeff Kirsher 71fb44519dSAnton Blanchard #if (PAGE_SIZE < 8192) 72dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_RXD 512 73fb44519dSAnton Blanchard #else 74fb44519dSAnton Blanchard #define IXGBE_DEFAULT_RXD 128 75fb44519dSAnton Blanchard #endif 76dee1ad47SJeff Kirsher #define IXGBE_MAX_RXD 4096 77dee1ad47SJeff Kirsher #define IXGBE_MIN_RXD 64 78dee1ad47SJeff Kirsher 795b7f000fSDon Skidmore #define IXGBE_ETH_P_LLDP 0x88CC 805b7f000fSDon Skidmore 81dee1ad47SJeff Kirsher /* flow control */ 82dee1ad47SJeff Kirsher #define IXGBE_MIN_FCRTL 0x40 83dee1ad47SJeff Kirsher #define IXGBE_MAX_FCRTL 0x7FF80 84dee1ad47SJeff Kirsher #define IXGBE_MIN_FCRTH 0x600 85dee1ad47SJeff Kirsher #define IXGBE_MAX_FCRTH 0x7FFF0 86dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_FCPAUSE 0xFFFF 87dee1ad47SJeff Kirsher #define IXGBE_MIN_FCPAUSE 0 88dee1ad47SJeff Kirsher #define IXGBE_MAX_FCPAUSE 0xFFFF 89dee1ad47SJeff Kirsher 90dee1ad47SJeff Kirsher /* Supported Rx Buffer Sizes */ 91252562c2SAlexander Duyck #define IXGBE_RXBUFFER_256 256 /* Used for skb receive header */ 9209816fbeSAlexander Duyck #define IXGBE_RXBUFFER_2K 2048 9309816fbeSAlexander Duyck #define IXGBE_RXBUFFER_3K 3072 9409816fbeSAlexander Duyck #define IXGBE_RXBUFFER_4K 4096 95dee1ad47SJeff Kirsher #define IXGBE_MAX_RXBUFFER 16384 /* largest size for a single descriptor */ 96dee1ad47SJeff Kirsher 97dee1ad47SJeff Kirsher /* 98252562c2SAlexander Duyck * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we 99252562c2SAlexander Duyck * reserve 64 more, and skb_shared_info adds an additional 320 bytes more, 100252562c2SAlexander Duyck * this adds up to 448 bytes of extra data. 101252562c2SAlexander Duyck * 102252562c2SAlexander Duyck * Since netdev_alloc_skb now allocates a page fragment we can use a value 103252562c2SAlexander Duyck * of 256 and the resultant skb will have a truesize of 960 or less. 104dee1ad47SJeff Kirsher */ 105252562c2SAlexander Duyck #define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_256 106dee1ad47SJeff Kirsher 107dee1ad47SJeff Kirsher /* How many Rx Buffers do we bundle into one write to the hardware ? */ 108dee1ad47SJeff Kirsher #define IXGBE_RX_BUFFER_WRITE 16 /* Must be power of 2 */ 109dee1ad47SJeff Kirsher 110472148c3SAlexander Duyck enum ixgbe_tx_flags { 111472148c3SAlexander Duyck /* cmd_type flags */ 112472148c3SAlexander Duyck IXGBE_TX_FLAGS_HW_VLAN = 0x01, 113472148c3SAlexander Duyck IXGBE_TX_FLAGS_TSO = 0x02, 114472148c3SAlexander Duyck IXGBE_TX_FLAGS_TSTAMP = 0x04, 115472148c3SAlexander Duyck 116472148c3SAlexander Duyck /* olinfo flags */ 117472148c3SAlexander Duyck IXGBE_TX_FLAGS_CC = 0x08, 118472148c3SAlexander Duyck IXGBE_TX_FLAGS_IPV4 = 0x10, 119472148c3SAlexander Duyck IXGBE_TX_FLAGS_CSUM = 0x20, 120472148c3SAlexander Duyck 121472148c3SAlexander Duyck /* software defined flags */ 122472148c3SAlexander Duyck IXGBE_TX_FLAGS_SW_VLAN = 0x40, 123472148c3SAlexander Duyck IXGBE_TX_FLAGS_FCOE = 0x80, 124472148c3SAlexander Duyck }; 125472148c3SAlexander Duyck 126472148c3SAlexander Duyck /* VLAN info */ 127dee1ad47SJeff Kirsher #define IXGBE_TX_FLAGS_VLAN_MASK 0xffff0000 12866f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_VLAN_PRIO_MASK 0xe0000000 12966f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT 29 130dee1ad47SJeff Kirsher #define IXGBE_TX_FLAGS_VLAN_SHIFT 16 131dee1ad47SJeff Kirsher 132dee1ad47SJeff Kirsher #define IXGBE_MAX_VF_MC_ENTRIES 30 133dee1ad47SJeff Kirsher #define IXGBE_MAX_VF_FUNCTIONS 64 134dee1ad47SJeff Kirsher #define IXGBE_MAX_VFTA_ENTRIES 128 135dee1ad47SJeff Kirsher #define MAX_EMULATION_MAC_ADDRS 16 136dee1ad47SJeff Kirsher #define IXGBE_MAX_PF_MACVLANS 15 1371d9c0bfdSAlexander Duyck #define VMDQ_P(p) ((p) + adapter->ring_feature[RING_F_VMDQ].offset) 13883c61fa9SGreg Rose #define IXGBE_82599_VF_DEVICE_ID 0x10ED 13983c61fa9SGreg Rose #define IXGBE_X540_VF_DEVICE_ID 0x1515 140dee1ad47SJeff Kirsher 141dee1ad47SJeff Kirsher struct vf_data_storage { 142988d1307SMark Rustad struct pci_dev *vfdev; 143dee1ad47SJeff Kirsher unsigned char vf_mac_addresses[ETH_ALEN]; 144dee1ad47SJeff Kirsher u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES]; 145dee1ad47SJeff Kirsher u16 num_vf_mc_hashes; 146dee1ad47SJeff Kirsher bool clear_to_send; 147dee1ad47SJeff Kirsher bool pf_set_mac; 148dee1ad47SJeff Kirsher u16 pf_vlan; /* When set, guest VLAN config not allowed. */ 149dee1ad47SJeff Kirsher u16 pf_qos; 150dee1ad47SJeff Kirsher u16 tx_rate; 151de4c7f65SGreg Rose u8 spoofchk_enabled; 152e65ce0d3SVlad Zolotarov bool rss_query_enabled; 15354011e4dSHiroshi Shimamoto u8 trusted; 1548443c1a4SHiroshi Shimamoto int xcast_mode; 155374c65d6SAlexander Duyck unsigned int vf_api; 156dee1ad47SJeff Kirsher }; 157dee1ad47SJeff Kirsher 1588443c1a4SHiroshi Shimamoto enum ixgbevf_xcast_modes { 1598443c1a4SHiroshi Shimamoto IXGBEVF_XCAST_MODE_NONE = 0, 1608443c1a4SHiroshi Shimamoto IXGBEVF_XCAST_MODE_MULTI, 1618443c1a4SHiroshi Shimamoto IXGBEVF_XCAST_MODE_ALLMULTI, 1628443c1a4SHiroshi Shimamoto }; 1638443c1a4SHiroshi Shimamoto 164dee1ad47SJeff Kirsher struct vf_macvlans { 165dee1ad47SJeff Kirsher struct list_head l; 166dee1ad47SJeff Kirsher int vf; 167dee1ad47SJeff Kirsher bool free; 168dee1ad47SJeff Kirsher bool is_macvlan; 169dee1ad47SJeff Kirsher u8 vf_macvlan[ETH_ALEN]; 170dee1ad47SJeff Kirsher }; 171dee1ad47SJeff Kirsher 172dee1ad47SJeff Kirsher #define IXGBE_MAX_TXD_PWR 14 173*b4f47a48SJacob Keller #define IXGBE_MAX_DATA_PER_TXD (1u << IXGBE_MAX_TXD_PWR) 174dee1ad47SJeff Kirsher 175dee1ad47SJeff Kirsher /* Tx Descriptors needed, worst case */ 176dee1ad47SJeff Kirsher #define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD) 177990a3158SAlexander Duyck #define DESC_NEEDED (MAX_SKB_FRAGS + 4) 178dee1ad47SJeff Kirsher 179dee1ad47SJeff Kirsher /* wrapper around a pointer to a socket buffer, 180dee1ad47SJeff Kirsher * so a DMA handle can be stored along with the buffer */ 181dee1ad47SJeff Kirsher struct ixgbe_tx_buffer { 182d3d00239SAlexander Duyck union ixgbe_adv_tx_desc *next_to_watch; 183dee1ad47SJeff Kirsher unsigned long time_stamp; 184d3d00239SAlexander Duyck struct sk_buff *skb; 185fd0db0edSAlexander Duyck unsigned int bytecount; 186fd0db0edSAlexander Duyck unsigned short gso_segs; 187244e27adSAlexander Duyck __be16 protocol; 188729739b7SAlexander Duyck DEFINE_DMA_UNMAP_ADDR(dma); 189729739b7SAlexander Duyck DEFINE_DMA_UNMAP_LEN(len); 190fd0db0edSAlexander Duyck u32 tx_flags; 191dee1ad47SJeff Kirsher }; 192dee1ad47SJeff Kirsher 193dee1ad47SJeff Kirsher struct ixgbe_rx_buffer { 194dee1ad47SJeff Kirsher struct sk_buff *skb; 195dee1ad47SJeff Kirsher dma_addr_t dma; 196dee1ad47SJeff Kirsher struct page *page; 197dee1ad47SJeff Kirsher unsigned int page_offset; 198dee1ad47SJeff Kirsher }; 199dee1ad47SJeff Kirsher 200dee1ad47SJeff Kirsher struct ixgbe_queue_stats { 201dee1ad47SJeff Kirsher u64 packets; 202dee1ad47SJeff Kirsher u64 bytes; 203b4640030SJacob Keller #ifdef BP_EXTENDED_STATS 2047e15b90fSEliezer Tamir u64 yields; 2057e15b90fSEliezer Tamir u64 misses; 2067e15b90fSEliezer Tamir u64 cleaned; 207b4640030SJacob Keller #endif /* BP_EXTENDED_STATS */ 208dee1ad47SJeff Kirsher }; 209dee1ad47SJeff Kirsher 210dee1ad47SJeff Kirsher struct ixgbe_tx_queue_stats { 211dee1ad47SJeff Kirsher u64 restart_queue; 212dee1ad47SJeff Kirsher u64 tx_busy; 213dee1ad47SJeff Kirsher u64 tx_done_old; 214dee1ad47SJeff Kirsher }; 215dee1ad47SJeff Kirsher 216dee1ad47SJeff Kirsher struct ixgbe_rx_queue_stats { 217dee1ad47SJeff Kirsher u64 rsc_count; 218dee1ad47SJeff Kirsher u64 rsc_flush; 219dee1ad47SJeff Kirsher u64 non_eop_descs; 220dee1ad47SJeff Kirsher u64 alloc_rx_page_failed; 221dee1ad47SJeff Kirsher u64 alloc_rx_buff_failed; 2228a0da21bSAlexander Duyck u64 csum_err; 223dee1ad47SJeff Kirsher }; 224dee1ad47SJeff Kirsher 225a9763f3cSMark Rustad #define IXGBE_TS_HDR_LEN 8 226a9763f3cSMark Rustad 227f800326dSAlexander Duyck enum ixgbe_ring_state_t { 228dee1ad47SJeff Kirsher __IXGBE_TX_FDIR_INIT_DONE, 229fd786b7bSAlexander Duyck __IXGBE_TX_XPS_INIT_DONE, 230dee1ad47SJeff Kirsher __IXGBE_TX_DETECT_HANG, 231dee1ad47SJeff Kirsher __IXGBE_HANG_CHECK_ARMED, 232dee1ad47SJeff Kirsher __IXGBE_RX_RSC_ENABLED, 2338a0da21bSAlexander Duyck __IXGBE_RX_CSUM_UDP_ZERO_ERR, 23457efd44cSAlexander Duyck __IXGBE_RX_FCOE, 235dee1ad47SJeff Kirsher }; 236dee1ad47SJeff Kirsher 2372a47fa45SJohn Fastabend struct ixgbe_fwd_adapter { 2382a47fa45SJohn Fastabend unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)]; 2392a47fa45SJohn Fastabend struct net_device *netdev; 2402a47fa45SJohn Fastabend struct ixgbe_adapter *real_adapter; 2412a47fa45SJohn Fastabend unsigned int tx_base_queue; 2422a47fa45SJohn Fastabend unsigned int rx_base_queue; 2432a47fa45SJohn Fastabend int pool; 2442a47fa45SJohn Fastabend }; 2452a47fa45SJohn Fastabend 246dee1ad47SJeff Kirsher #define check_for_tx_hang(ring) \ 247dee1ad47SJeff Kirsher test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state) 248dee1ad47SJeff Kirsher #define set_check_for_tx_hang(ring) \ 249dee1ad47SJeff Kirsher set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state) 250dee1ad47SJeff Kirsher #define clear_check_for_tx_hang(ring) \ 251dee1ad47SJeff Kirsher clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state) 252dee1ad47SJeff Kirsher #define ring_is_rsc_enabled(ring) \ 253dee1ad47SJeff Kirsher test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state) 254dee1ad47SJeff Kirsher #define set_ring_rsc_enabled(ring) \ 255dee1ad47SJeff Kirsher set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state) 256dee1ad47SJeff Kirsher #define clear_ring_rsc_enabled(ring) \ 257dee1ad47SJeff Kirsher clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state) 258dee1ad47SJeff Kirsher struct ixgbe_ring { 259efe3d3c8SAlexander Duyck struct ixgbe_ring *next; /* pointer to next ring in q_vector */ 260d3ee4294SAlexander Duyck struct ixgbe_q_vector *q_vector; /* backpointer to host q_vector */ 261dee1ad47SJeff Kirsher struct net_device *netdev; /* netdev ring belongs to */ 262d3ee4294SAlexander Duyck struct device *dev; /* device for DMA mapping */ 2632a47fa45SJohn Fastabend struct ixgbe_fwd_adapter *l2_accel_priv; 264d3ee4294SAlexander Duyck void *desc; /* descriptor ring memory */ 265dee1ad47SJeff Kirsher union { 266dee1ad47SJeff Kirsher struct ixgbe_tx_buffer *tx_buffer_info; 267dee1ad47SJeff Kirsher struct ixgbe_rx_buffer *rx_buffer_info; 268dee1ad47SJeff Kirsher }; 269dee1ad47SJeff Kirsher unsigned long state; 270dee1ad47SJeff Kirsher u8 __iomem *tail; 271d3ee4294SAlexander Duyck dma_addr_t dma; /* phys. address of descriptor ring */ 272d3ee4294SAlexander Duyck unsigned int size; /* length in bytes */ 273dee1ad47SJeff Kirsher 274dee1ad47SJeff Kirsher u16 count; /* amount of descriptors */ 275dee1ad47SJeff Kirsher 276dee1ad47SJeff Kirsher u8 queue_index; /* needed for multiqueue queue management */ 277dee1ad47SJeff Kirsher u8 reg_idx; /* holds the special value that gets 278dee1ad47SJeff Kirsher * the hardware register offset 279dee1ad47SJeff Kirsher * associated with this ring, which is 280dee1ad47SJeff Kirsher * different for DCB and RSS modes 281dee1ad47SJeff Kirsher */ 282d3ee4294SAlexander Duyck u16 next_to_use; 283d3ee4294SAlexander Duyck u16 next_to_clean; 284d3ee4294SAlexander Duyck 285a9763f3cSMark Rustad unsigned long last_rx_timestamp; 286a9763f3cSMark Rustad 287f800326dSAlexander Duyck union { 288d3ee4294SAlexander Duyck u16 next_to_alloc; 289f800326dSAlexander Duyck struct { 290dee1ad47SJeff Kirsher u8 atr_sample_rate; 291dee1ad47SJeff Kirsher u8 atr_count; 292f800326dSAlexander Duyck }; 293f800326dSAlexander Duyck }; 294dee1ad47SJeff Kirsher 295dee1ad47SJeff Kirsher u8 dcb_tc; 296dee1ad47SJeff Kirsher struct ixgbe_queue_stats stats; 297dee1ad47SJeff Kirsher struct u64_stats_sync syncp; 298dee1ad47SJeff Kirsher union { 299dee1ad47SJeff Kirsher struct ixgbe_tx_queue_stats tx_stats; 300dee1ad47SJeff Kirsher struct ixgbe_rx_queue_stats rx_stats; 301dee1ad47SJeff Kirsher }; 302dee1ad47SJeff Kirsher } ____cacheline_internodealigned_in_smp; 303dee1ad47SJeff Kirsher 304dee1ad47SJeff Kirsher enum ixgbe_ring_f_enum { 305dee1ad47SJeff Kirsher RING_F_NONE = 0, 306dee1ad47SJeff Kirsher RING_F_VMDQ, /* SR-IOV uses the same ring feature */ 307dee1ad47SJeff Kirsher RING_F_RSS, 308dee1ad47SJeff Kirsher RING_F_FDIR, 309dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE 310dee1ad47SJeff Kirsher RING_F_FCOE, 311dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */ 312dee1ad47SJeff Kirsher 313dee1ad47SJeff Kirsher RING_F_ARRAY_SIZE /* must be last in enum set */ 314dee1ad47SJeff Kirsher }; 315dee1ad47SJeff Kirsher 316dee1ad47SJeff Kirsher #define IXGBE_MAX_RSS_INDICES 16 317e9ee3238SEmil Tantilov #define IXGBE_MAX_RSS_INDICES_X550 63 318dee1ad47SJeff Kirsher #define IXGBE_MAX_VMDQ_INDICES 64 319d3cb9869SAlexander Duyck #define IXGBE_MAX_FDIR_INDICES 63 /* based on q_vector limit */ 320dee1ad47SJeff Kirsher #define IXGBE_MAX_FCOE_INDICES 8 321d3cb9869SAlexander Duyck #define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1) 322d3cb9869SAlexander Duyck #define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1) 3232a47fa45SJohn Fastabend #define IXGBE_MAX_L2A_QUEUES 4 3242a47fa45SJohn Fastabend #define IXGBE_BAD_L2A_QUEUE 3 3252a47fa45SJohn Fastabend #define IXGBE_MAX_MACVLANS 31 3262a47fa45SJohn Fastabend #define IXGBE_MAX_DCBMACVLANS 8 3272a47fa45SJohn Fastabend 328dee1ad47SJeff Kirsher struct ixgbe_ring_feature { 329c087663eSAlexander Duyck u16 limit; /* upper limit on feature indices */ 330c087663eSAlexander Duyck u16 indices; /* current value of indices */ 331e4b317e9SAlexander Duyck u16 mask; /* Mask used for feature to ring mapping */ 332e4b317e9SAlexander Duyck u16 offset; /* offset to start of feature */ 333dee1ad47SJeff Kirsher } ____cacheline_internodealigned_in_smp; 334dee1ad47SJeff Kirsher 33573079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_8Q_MASK 0x78 33673079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_4Q_MASK 0x7C 33773079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_2Q_MASK 0x7E 33873079ea0SAlexander Duyck 339f800326dSAlexander Duyck /* 340f800326dSAlexander Duyck * FCoE requires that all Rx buffers be over 2200 bytes in length. Since 341f800326dSAlexander Duyck * this is twice the size of a half page we need to double the page order 342f800326dSAlexander Duyck * for FCoE enabled Rx queues. 343f800326dSAlexander Duyck */ 34409816fbeSAlexander Duyck static inline unsigned int ixgbe_rx_bufsz(struct ixgbe_ring *ring) 34509816fbeSAlexander Duyck { 34609816fbeSAlexander Duyck #ifdef IXGBE_FCOE 34709816fbeSAlexander Duyck if (test_bit(__IXGBE_RX_FCOE, &ring->state)) 34809816fbeSAlexander Duyck return (PAGE_SIZE < 8192) ? IXGBE_RXBUFFER_4K : 34909816fbeSAlexander Duyck IXGBE_RXBUFFER_3K; 35009816fbeSAlexander Duyck #endif 35109816fbeSAlexander Duyck return IXGBE_RXBUFFER_2K; 35209816fbeSAlexander Duyck } 35309816fbeSAlexander Duyck 354f800326dSAlexander Duyck static inline unsigned int ixgbe_rx_pg_order(struct ixgbe_ring *ring) 355f800326dSAlexander Duyck { 35609816fbeSAlexander Duyck #ifdef IXGBE_FCOE 35709816fbeSAlexander Duyck if (test_bit(__IXGBE_RX_FCOE, &ring->state)) 35809816fbeSAlexander Duyck return (PAGE_SIZE < 8192) ? 1 : 0; 359f800326dSAlexander Duyck #endif 36009816fbeSAlexander Duyck return 0; 36109816fbeSAlexander Duyck } 362f800326dSAlexander Duyck #define ixgbe_rx_pg_size(_ring) (PAGE_SIZE << ixgbe_rx_pg_order(_ring)) 363f800326dSAlexander Duyck 364dee1ad47SJeff Kirsher struct ixgbe_ring_container { 365efe3d3c8SAlexander Duyck struct ixgbe_ring *ring; /* pointer to linked list of rings */ 366dee1ad47SJeff Kirsher unsigned int total_bytes; /* total bytes processed this int */ 367dee1ad47SJeff Kirsher unsigned int total_packets; /* total packets processed this int */ 368dee1ad47SJeff Kirsher u16 work_limit; /* total work allowed per interrupt */ 369dee1ad47SJeff Kirsher u8 count; /* total number of rings in vector */ 370dee1ad47SJeff Kirsher u8 itr; /* current ITR setting for ring */ 371dee1ad47SJeff Kirsher }; 372dee1ad47SJeff Kirsher 373a557928eSAlexander Duyck /* iterator for handling rings in ring container */ 374a557928eSAlexander Duyck #define ixgbe_for_each_ring(pos, head) \ 375a557928eSAlexander Duyck for (pos = (head).ring; pos != NULL; pos = pos->next) 376a557928eSAlexander Duyck 377dee1ad47SJeff Kirsher #define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \ 378dee1ad47SJeff Kirsher ? 8 : 1) 379dee1ad47SJeff Kirsher #define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS 380dee1ad47SJeff Kirsher 38149c7ffbeSAlexander Duyck /* MAX_Q_VECTORS of these are allocated, 382dee1ad47SJeff Kirsher * but we only use one per queue-specific vector. 383dee1ad47SJeff Kirsher */ 384dee1ad47SJeff Kirsher struct ixgbe_q_vector { 385dee1ad47SJeff Kirsher struct ixgbe_adapter *adapter; 386dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCA 387dee1ad47SJeff Kirsher int cpu; /* CPU for DCA */ 388dee1ad47SJeff Kirsher #endif 389d5bf4f67SEmil Tantilov u16 v_idx; /* index of q_vector within array, also used for 390d5bf4f67SEmil Tantilov * finding the bit in EICR and friends that 391d5bf4f67SEmil Tantilov * represents the vector for this ring */ 392d5bf4f67SEmil Tantilov u16 itr; /* Interrupt throttle rate written to EITR */ 393dee1ad47SJeff Kirsher struct ixgbe_ring_container rx, tx; 394d5bf4f67SEmil Tantilov 395d5bf4f67SEmil Tantilov struct napi_struct napi; 396de88eeebSAlexander Duyck cpumask_t affinity_mask; 397de88eeebSAlexander Duyck int numa_node; 398de88eeebSAlexander Duyck struct rcu_head rcu; /* to avoid race with update stats on free */ 399dee1ad47SJeff Kirsher char name[IFNAMSIZ + 9]; 400de88eeebSAlexander Duyck 401e0d1095aSCong Wang #ifdef CONFIG_NET_RX_BUSY_POLL 402adc81090SAlexander Duyck atomic_t state; 403e0d1095aSCong Wang #endif /* CONFIG_NET_RX_BUSY_POLL */ 4045a85e737SEliezer Tamir 405de88eeebSAlexander Duyck /* for dynamic allocation of rings associated with this q_vector */ 406de88eeebSAlexander Duyck struct ixgbe_ring ring[0] ____cacheline_internodealigned_in_smp; 407dee1ad47SJeff Kirsher }; 408adc81090SAlexander Duyck 409e0d1095aSCong Wang #ifdef CONFIG_NET_RX_BUSY_POLL 410adc81090SAlexander Duyck enum ixgbe_qv_state_t { 411adc81090SAlexander Duyck IXGBE_QV_STATE_IDLE = 0, 412adc81090SAlexander Duyck IXGBE_QV_STATE_NAPI, 413adc81090SAlexander Duyck IXGBE_QV_STATE_POLL, 414adc81090SAlexander Duyck IXGBE_QV_STATE_DISABLE 415adc81090SAlexander Duyck }; 416adc81090SAlexander Duyck 4175a85e737SEliezer Tamir static inline void ixgbe_qv_init_lock(struct ixgbe_q_vector *q_vector) 4185a85e737SEliezer Tamir { 419adc81090SAlexander Duyck /* reset state to idle */ 420adc81090SAlexander Duyck atomic_set(&q_vector->state, IXGBE_QV_STATE_IDLE); 4215a85e737SEliezer Tamir } 4225a85e737SEliezer Tamir 4235a85e737SEliezer Tamir /* called from the device poll routine to get ownership of a q_vector */ 4245a85e737SEliezer Tamir static inline bool ixgbe_qv_lock_napi(struct ixgbe_q_vector *q_vector) 4255a85e737SEliezer Tamir { 426adc81090SAlexander Duyck int rc = atomic_cmpxchg(&q_vector->state, IXGBE_QV_STATE_IDLE, 427adc81090SAlexander Duyck IXGBE_QV_STATE_NAPI); 428b4640030SJacob Keller #ifdef BP_EXTENDED_STATS 429adc81090SAlexander Duyck if (rc != IXGBE_QV_STATE_IDLE) 4307e15b90fSEliezer Tamir q_vector->tx.ring->stats.yields++; 4317e15b90fSEliezer Tamir #endif 432adc81090SAlexander Duyck 433adc81090SAlexander Duyck return rc == IXGBE_QV_STATE_IDLE; 4345a85e737SEliezer Tamir } 4355a85e737SEliezer Tamir 4365a85e737SEliezer Tamir /* returns true is someone tried to get the qv while napi had it */ 437adc81090SAlexander Duyck static inline void ixgbe_qv_unlock_napi(struct ixgbe_q_vector *q_vector) 4385a85e737SEliezer Tamir { 439adc81090SAlexander Duyck WARN_ON(atomic_read(&q_vector->state) != IXGBE_QV_STATE_NAPI); 4405a85e737SEliezer Tamir 441adc81090SAlexander Duyck /* flush any outstanding Rx frames */ 442adc81090SAlexander Duyck if (q_vector->napi.gro_list) 443adc81090SAlexander Duyck napi_gro_flush(&q_vector->napi, false); 444adc81090SAlexander Duyck 445adc81090SAlexander Duyck /* reset state to idle */ 446adc81090SAlexander Duyck atomic_set(&q_vector->state, IXGBE_QV_STATE_IDLE); 4475a85e737SEliezer Tamir } 4485a85e737SEliezer Tamir 4495a85e737SEliezer Tamir /* called from ixgbe_low_latency_poll() */ 4505a85e737SEliezer Tamir static inline bool ixgbe_qv_lock_poll(struct ixgbe_q_vector *q_vector) 4515a85e737SEliezer Tamir { 452adc81090SAlexander Duyck int rc = atomic_cmpxchg(&q_vector->state, IXGBE_QV_STATE_IDLE, 453adc81090SAlexander Duyck IXGBE_QV_STATE_POLL); 454b4640030SJacob Keller #ifdef BP_EXTENDED_STATS 455adc81090SAlexander Duyck if (rc != IXGBE_QV_STATE_IDLE) 45675b6462eSPavel Tikhomirov q_vector->rx.ring->stats.yields++; 4577e15b90fSEliezer Tamir #endif 458adc81090SAlexander Duyck return rc == IXGBE_QV_STATE_IDLE; 4595a85e737SEliezer Tamir } 4605a85e737SEliezer Tamir 4615a85e737SEliezer Tamir /* returns true if someone tried to get the qv while it was locked */ 462adc81090SAlexander Duyck static inline void ixgbe_qv_unlock_poll(struct ixgbe_q_vector *q_vector) 4635a85e737SEliezer Tamir { 464adc81090SAlexander Duyck WARN_ON(atomic_read(&q_vector->state) != IXGBE_QV_STATE_POLL); 4655a85e737SEliezer Tamir 466adc81090SAlexander Duyck /* reset state to idle */ 467adc81090SAlexander Duyck atomic_set(&q_vector->state, IXGBE_QV_STATE_IDLE); 4685a85e737SEliezer Tamir } 4695a85e737SEliezer Tamir 4705a85e737SEliezer Tamir /* true if a socket is polling, even if it did not get the lock */ 471b4640030SJacob Keller static inline bool ixgbe_qv_busy_polling(struct ixgbe_q_vector *q_vector) 4725a85e737SEliezer Tamir { 473adc81090SAlexander Duyck return atomic_read(&q_vector->state) == IXGBE_QV_STATE_POLL; 4745a85e737SEliezer Tamir } 47527d9ce4fSJacob Keller 47627d9ce4fSJacob Keller /* false if QV is currently owned */ 47727d9ce4fSJacob Keller static inline bool ixgbe_qv_disable(struct ixgbe_q_vector *q_vector) 47827d9ce4fSJacob Keller { 479adc81090SAlexander Duyck int rc = atomic_cmpxchg(&q_vector->state, IXGBE_QV_STATE_IDLE, 480adc81090SAlexander Duyck IXGBE_QV_STATE_DISABLE); 48127d9ce4fSJacob Keller 482adc81090SAlexander Duyck return rc == IXGBE_QV_STATE_IDLE; 48327d9ce4fSJacob Keller } 48427d9ce4fSJacob Keller 485e0d1095aSCong Wang #else /* CONFIG_NET_RX_BUSY_POLL */ 4865a85e737SEliezer Tamir static inline void ixgbe_qv_init_lock(struct ixgbe_q_vector *q_vector) 4875a85e737SEliezer Tamir { 4885a85e737SEliezer Tamir } 4895a85e737SEliezer Tamir 4905a85e737SEliezer Tamir static inline bool ixgbe_qv_lock_napi(struct ixgbe_q_vector *q_vector) 4915a85e737SEliezer Tamir { 4925a85e737SEliezer Tamir return true; 4935a85e737SEliezer Tamir } 4945a85e737SEliezer Tamir 4955a85e737SEliezer Tamir static inline bool ixgbe_qv_unlock_napi(struct ixgbe_q_vector *q_vector) 4965a85e737SEliezer Tamir { 4975a85e737SEliezer Tamir return false; 4985a85e737SEliezer Tamir } 4995a85e737SEliezer Tamir 5005a85e737SEliezer Tamir static inline bool ixgbe_qv_lock_poll(struct ixgbe_q_vector *q_vector) 5015a85e737SEliezer Tamir { 5025a85e737SEliezer Tamir return false; 5035a85e737SEliezer Tamir } 5045a85e737SEliezer Tamir 5055a85e737SEliezer Tamir static inline bool ixgbe_qv_unlock_poll(struct ixgbe_q_vector *q_vector) 5065a85e737SEliezer Tamir { 5075a85e737SEliezer Tamir return false; 5085a85e737SEliezer Tamir } 5095a85e737SEliezer Tamir 510b4640030SJacob Keller static inline bool ixgbe_qv_busy_polling(struct ixgbe_q_vector *q_vector) 5115a85e737SEliezer Tamir { 5125a85e737SEliezer Tamir return false; 5135a85e737SEliezer Tamir } 51427d9ce4fSJacob Keller 51527d9ce4fSJacob Keller static inline bool ixgbe_qv_disable(struct ixgbe_q_vector *q_vector) 51627d9ce4fSJacob Keller { 51727d9ce4fSJacob Keller return true; 51827d9ce4fSJacob Keller } 51927d9ce4fSJacob Keller 520e0d1095aSCong Wang #endif /* CONFIG_NET_RX_BUSY_POLL */ 5215a85e737SEliezer Tamir 5223ca8bc6dSDon Skidmore #ifdef CONFIG_IXGBE_HWMON 5233ca8bc6dSDon Skidmore 5243ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_LOC 0 5253ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_TEMP 1 5263ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_CAUTION 2 5273ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_MAX 3 5283ca8bc6dSDon Skidmore 5293ca8bc6dSDon Skidmore struct hwmon_attr { 5303ca8bc6dSDon Skidmore struct device_attribute dev_attr; 5313ca8bc6dSDon Skidmore struct ixgbe_hw *hw; 5323ca8bc6dSDon Skidmore struct ixgbe_thermal_diode_data *sensor; 5333ca8bc6dSDon Skidmore char name[12]; 5343ca8bc6dSDon Skidmore }; 5353ca8bc6dSDon Skidmore 5363ca8bc6dSDon Skidmore struct hwmon_buff { 53703b77d81SGuenter Roeck struct attribute_group group; 53803b77d81SGuenter Roeck const struct attribute_group *groups[2]; 53903b77d81SGuenter Roeck struct attribute *attrs[IXGBE_MAX_SENSORS * 4 + 1]; 54003b77d81SGuenter Roeck struct hwmon_attr hwmon_list[IXGBE_MAX_SENSORS * 4]; 5413ca8bc6dSDon Skidmore unsigned int n_hwmon; 5423ca8bc6dSDon Skidmore }; 5433ca8bc6dSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */ 544dee1ad47SJeff Kirsher 545d5bf4f67SEmil Tantilov /* 546d5bf4f67SEmil Tantilov * microsecond values for various ITR rates shifted by 2 to fit itr register 547d5bf4f67SEmil Tantilov * with the first 3 bits reserved 0 548dee1ad47SJeff Kirsher */ 549d5bf4f67SEmil Tantilov #define IXGBE_MIN_RSC_ITR 24 550d5bf4f67SEmil Tantilov #define IXGBE_100K_ITR 40 551d5bf4f67SEmil Tantilov #define IXGBE_20K_ITR 200 5528ac34f10SAlexander Duyck #define IXGBE_12K_ITR 336 553dee1ad47SJeff Kirsher 554f56e0cb1SAlexander Duyck /* ixgbe_test_staterr - tests bits in Rx descriptor status and error fields */ 555f56e0cb1SAlexander Duyck static inline __le32 ixgbe_test_staterr(union ixgbe_adv_rx_desc *rx_desc, 556f56e0cb1SAlexander Duyck const u32 stat_err_bits) 557f56e0cb1SAlexander Duyck { 558f56e0cb1SAlexander Duyck return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits); 559f56e0cb1SAlexander Duyck } 560f56e0cb1SAlexander Duyck 561dee1ad47SJeff Kirsher static inline u16 ixgbe_desc_unused(struct ixgbe_ring *ring) 562dee1ad47SJeff Kirsher { 563dee1ad47SJeff Kirsher u16 ntc = ring->next_to_clean; 564dee1ad47SJeff Kirsher u16 ntu = ring->next_to_use; 565dee1ad47SJeff Kirsher 566dee1ad47SJeff Kirsher return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1; 567dee1ad47SJeff Kirsher } 568dee1ad47SJeff Kirsher 569e4f74028SAlexander Duyck #define IXGBE_RX_DESC(R, i) \ 570dee1ad47SJeff Kirsher (&(((union ixgbe_adv_rx_desc *)((R)->desc))[i])) 571e4f74028SAlexander Duyck #define IXGBE_TX_DESC(R, i) \ 572dee1ad47SJeff Kirsher (&(((union ixgbe_adv_tx_desc *)((R)->desc))[i])) 573e4f74028SAlexander Duyck #define IXGBE_TX_CTXTDESC(R, i) \ 574dee1ad47SJeff Kirsher (&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i])) 575dee1ad47SJeff Kirsher 576c88887e0SAlexander Duyck #define IXGBE_MAX_JUMBO_FRAME_SIZE 9728 /* Maximum Supported Size 9.5KB */ 577dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE 578dee1ad47SJeff Kirsher /* Use 3K as the baby jumbo frame size for FCoE */ 579dee1ad47SJeff Kirsher #define IXGBE_FCOE_JUMBO_FRAME_SIZE 3072 580dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */ 581dee1ad47SJeff Kirsher 582dee1ad47SJeff Kirsher #define OTHER_VECTOR 1 583dee1ad47SJeff Kirsher #define NON_Q_VECTORS (OTHER_VECTOR) 584dee1ad47SJeff Kirsher 585dee1ad47SJeff Kirsher #define MAX_MSIX_VECTORS_82599 64 58649c7ffbeSAlexander Duyck #define MAX_Q_VECTORS_82599 64 587dee1ad47SJeff Kirsher #define MAX_MSIX_VECTORS_82598 18 58849c7ffbeSAlexander Duyck #define MAX_Q_VECTORS_82598 16 589dee1ad47SJeff Kirsher 5905d7daa35SJacob Keller struct ixgbe_mac_addr { 5915d7daa35SJacob Keller u8 addr[ETH_ALEN]; 592c9f53e63SAlexander Duyck u16 pool; 5935d7daa35SJacob Keller u16 state; /* bitmask */ 5945d7daa35SJacob Keller }; 595c9f53e63SAlexander Duyck 5965d7daa35SJacob Keller #define IXGBE_MAC_STATE_DEFAULT 0x1 5975d7daa35SJacob Keller #define IXGBE_MAC_STATE_MODIFIED 0x2 5985d7daa35SJacob Keller #define IXGBE_MAC_STATE_IN_USE 0x4 5995d7daa35SJacob Keller 60049c7ffbeSAlexander Duyck #define MAX_Q_VECTORS MAX_Q_VECTORS_82599 601dee1ad47SJeff Kirsher #define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599 602dee1ad47SJeff Kirsher 6038f15486dSAlexander Duyck #define MIN_MSIX_Q_VECTORS 1 604dee1ad47SJeff Kirsher #define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS) 605dee1ad47SJeff Kirsher 60646646e61SAlexander Duyck /* default to trying for four seconds */ 60746646e61SAlexander Duyck #define IXGBE_TRY_LINK_TIMEOUT (4 * HZ) 60858e7cd24SMark Rustad #define IXGBE_SFP_POLL_JIFFIES (2 * HZ) /* SFP poll every 2 seconds */ 60946646e61SAlexander Duyck 610dee1ad47SJeff Kirsher /* board specific private data structure */ 611dee1ad47SJeff Kirsher struct ixgbe_adapter { 61246646e61SAlexander Duyck unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)]; 61346646e61SAlexander Duyck /* OS defined structs */ 61446646e61SAlexander Duyck struct net_device *netdev; 61546646e61SAlexander Duyck struct pci_dev *pdev; 61646646e61SAlexander Duyck 617dee1ad47SJeff Kirsher unsigned long state; 618dee1ad47SJeff Kirsher 619dee1ad47SJeff Kirsher /* Some features need tri-state capability, 620dee1ad47SJeff Kirsher * thus the additional *_CAPABLE flags. 621dee1ad47SJeff Kirsher */ 622dee1ad47SJeff Kirsher u32 flags; 623*b4f47a48SJacob Keller #define IXGBE_FLAG_MSI_ENABLED BIT(1) 624*b4f47a48SJacob Keller #define IXGBE_FLAG_MSIX_ENABLED BIT(3) 625*b4f47a48SJacob Keller #define IXGBE_FLAG_RX_1BUF_CAPABLE BIT(4) 626*b4f47a48SJacob Keller #define IXGBE_FLAG_RX_PS_CAPABLE BIT(5) 627*b4f47a48SJacob Keller #define IXGBE_FLAG_RX_PS_ENABLED BIT(6) 628*b4f47a48SJacob Keller #define IXGBE_FLAG_DCA_ENABLED BIT(8) 629*b4f47a48SJacob Keller #define IXGBE_FLAG_DCA_CAPABLE BIT(9) 630*b4f47a48SJacob Keller #define IXGBE_FLAG_IMIR_ENABLED BIT(10) 631*b4f47a48SJacob Keller #define IXGBE_FLAG_MQ_CAPABLE BIT(11) 632*b4f47a48SJacob Keller #define IXGBE_FLAG_DCB_ENABLED BIT(12) 633*b4f47a48SJacob Keller #define IXGBE_FLAG_VMDQ_CAPABLE BIT(13) 634*b4f47a48SJacob Keller #define IXGBE_FLAG_VMDQ_ENABLED BIT(14) 635*b4f47a48SJacob Keller #define IXGBE_FLAG_FAN_FAIL_CAPABLE BIT(15) 636*b4f47a48SJacob Keller #define IXGBE_FLAG_NEED_LINK_UPDATE BIT(16) 637*b4f47a48SJacob Keller #define IXGBE_FLAG_NEED_LINK_CONFIG BIT(17) 638*b4f47a48SJacob Keller #define IXGBE_FLAG_FDIR_HASH_CAPABLE BIT(18) 639*b4f47a48SJacob Keller #define IXGBE_FLAG_FDIR_PERFECT_CAPABLE BIT(19) 640*b4f47a48SJacob Keller #define IXGBE_FLAG_FCOE_CAPABLE BIT(20) 641*b4f47a48SJacob Keller #define IXGBE_FLAG_FCOE_ENABLED BIT(21) 642*b4f47a48SJacob Keller #define IXGBE_FLAG_SRIOV_CAPABLE BIT(22) 643*b4f47a48SJacob Keller #define IXGBE_FLAG_SRIOV_ENABLED BIT(23) 64467359c3cSMark Rustad #define IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE BIT(24) 645a9763f3cSMark Rustad #define IXGBE_FLAG_RX_HWTSTAMP_ENABLED BIT(25) 646a9763f3cSMark Rustad #define IXGBE_FLAG_RX_HWTSTAMP_IN_REGISTER BIT(26) 647dee1ad47SJeff Kirsher 648dee1ad47SJeff Kirsher u32 flags2; 649*b4f47a48SJacob Keller #define IXGBE_FLAG2_RSC_CAPABLE BIT(0) 650*b4f47a48SJacob Keller #define IXGBE_FLAG2_RSC_ENABLED BIT(1) 651*b4f47a48SJacob Keller #define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE BIT(2) 652*b4f47a48SJacob Keller #define IXGBE_FLAG2_TEMP_SENSOR_EVENT BIT(3) 653*b4f47a48SJacob Keller #define IXGBE_FLAG2_SEARCH_FOR_SFP BIT(4) 654*b4f47a48SJacob Keller #define IXGBE_FLAG2_SFP_NEEDS_RESET BIT(5) 655*b4f47a48SJacob Keller #define IXGBE_FLAG2_RESET_REQUESTED BIT(6) 656*b4f47a48SJacob Keller #define IXGBE_FLAG2_FDIR_REQUIRES_REINIT BIT(7) 657*b4f47a48SJacob Keller #define IXGBE_FLAG2_RSS_FIELD_IPV4_UDP BIT(8) 658*b4f47a48SJacob Keller #define IXGBE_FLAG2_RSS_FIELD_IPV6_UDP BIT(9) 659*b4f47a48SJacob Keller #define IXGBE_FLAG2_PTP_PPS_ENABLED BIT(10) 660*b4f47a48SJacob Keller #define IXGBE_FLAG2_PHY_INTERRUPT BIT(11) 66167359c3cSMark Rustad #define IXGBE_FLAG2_VXLAN_REREG_NEEDED BIT(12) 66216369564SAlexander Duyck #define IXGBE_FLAG2_VLAN_PROMISC BIT(13) 66346646e61SAlexander Duyck 66446646e61SAlexander Duyck /* Tx fast path data */ 66546646e61SAlexander Duyck int num_tx_queues; 66646646e61SAlexander Duyck u16 tx_itr_setting; 66746646e61SAlexander Duyck u16 tx_work_limit; 66846646e61SAlexander Duyck 66946646e61SAlexander Duyck /* Rx fast path data */ 67046646e61SAlexander Duyck int num_rx_queues; 67146646e61SAlexander Duyck u16 rx_itr_setting; 67246646e61SAlexander Duyck 6739f12df90SAlexander Duyck /* Port number used to identify VXLAN traffic */ 6749f12df90SAlexander Duyck __be16 vxlan_port; 6759f12df90SAlexander Duyck 67646646e61SAlexander Duyck /* TX */ 67746646e61SAlexander Duyck struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp; 67846646e61SAlexander Duyck 67946646e61SAlexander Duyck u64 restart_queue; 68046646e61SAlexander Duyck u64 lsc_int; 68146646e61SAlexander Duyck u32 tx_timeout_count; 68246646e61SAlexander Duyck 68346646e61SAlexander Duyck /* RX */ 68446646e61SAlexander Duyck struct ixgbe_ring *rx_ring[MAX_RX_QUEUES]; 68546646e61SAlexander Duyck int num_rx_pools; /* == num_rx_queues in 82598 */ 68646646e61SAlexander Duyck int num_rx_queues_per_pool; /* 1 if 82598, can be many if 82599 */ 68746646e61SAlexander Duyck u64 hw_csum_rx_error; 68846646e61SAlexander Duyck u64 hw_rx_no_dma_resources; 68946646e61SAlexander Duyck u64 rsc_total_count; 69046646e61SAlexander Duyck u64 rsc_total_flush; 69146646e61SAlexander Duyck u64 non_eop_descs; 69246646e61SAlexander Duyck u32 alloc_rx_page_failed; 69346646e61SAlexander Duyck u32 alloc_rx_buff_failed; 69446646e61SAlexander Duyck 69549c7ffbeSAlexander Duyck struct ixgbe_q_vector *q_vector[MAX_Q_VECTORS]; 696dee1ad47SJeff Kirsher 697dee1ad47SJeff Kirsher /* DCB parameters */ 698dee1ad47SJeff Kirsher struct ieee_pfc *ixgbe_ieee_pfc; 699dee1ad47SJeff Kirsher struct ieee_ets *ixgbe_ieee_ets; 700dee1ad47SJeff Kirsher struct ixgbe_dcb_config dcb_cfg; 701dee1ad47SJeff Kirsher struct ixgbe_dcb_config temp_dcb_cfg; 702dee1ad47SJeff Kirsher u8 dcb_set_bitmap; 703dee1ad47SJeff Kirsher u8 dcbx_cap; 704dee1ad47SJeff Kirsher enum ixgbe_fc_mode last_lfc_mode; 705dee1ad47SJeff Kirsher 70649c7ffbeSAlexander Duyck int num_q_vectors; /* current number of q_vectors for device */ 70749c7ffbeSAlexander Duyck int max_q_vectors; /* true count of q_vectors for device */ 708dee1ad47SJeff Kirsher struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE]; 709dee1ad47SJeff Kirsher struct msix_entry *msix_entries; 710dee1ad47SJeff Kirsher 711dee1ad47SJeff Kirsher u32 test_icr; 712dee1ad47SJeff Kirsher struct ixgbe_ring test_tx_ring; 713dee1ad47SJeff Kirsher struct ixgbe_ring test_rx_ring; 714dee1ad47SJeff Kirsher 715dee1ad47SJeff Kirsher /* structs defined in ixgbe_hw.h */ 716dee1ad47SJeff Kirsher struct ixgbe_hw hw; 717dee1ad47SJeff Kirsher u16 msg_enable; 718dee1ad47SJeff Kirsher struct ixgbe_hw_stats stats; 719dee1ad47SJeff Kirsher 720dee1ad47SJeff Kirsher u64 tx_busy; 721dee1ad47SJeff Kirsher unsigned int tx_ring_count; 722dee1ad47SJeff Kirsher unsigned int rx_ring_count; 723dee1ad47SJeff Kirsher 724dee1ad47SJeff Kirsher u32 link_speed; 725dee1ad47SJeff Kirsher bool link_up; 72658e7cd24SMark Rustad unsigned long sfp_poll_time; 727dee1ad47SJeff Kirsher unsigned long link_check_timeout; 728dee1ad47SJeff Kirsher 729dee1ad47SJeff Kirsher struct timer_list service_timer; 73046646e61SAlexander Duyck struct work_struct service_task; 73146646e61SAlexander Duyck 73246646e61SAlexander Duyck struct hlist_head fdir_filter_list; 73346646e61SAlexander Duyck unsigned long fdir_overflow; /* number of times ATR was backed off */ 73446646e61SAlexander Duyck union ixgbe_atr_input fdir_mask; 73546646e61SAlexander Duyck int fdir_filter_count; 736dee1ad47SJeff Kirsher u32 fdir_pballoc; 737dee1ad47SJeff Kirsher u32 atr_sample_rate; 738dee1ad47SJeff Kirsher spinlock_t fdir_perfect_lock; 73946646e61SAlexander Duyck 740dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE 741dee1ad47SJeff Kirsher struct ixgbe_fcoe fcoe; 742dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */ 7432a1a091cSMark Rustad u8 __iomem *io_addr; /* Mainly for iounmap use */ 744dee1ad47SJeff Kirsher u32 wol; 74546646e61SAlexander Duyck 746aa2bacb6SDon Skidmore u16 bridge_mode; 747aa2bacb6SDon Skidmore 74815e5209fSEmil Tantilov u16 eeprom_verh; 74915e5209fSEmil Tantilov u16 eeprom_verl; 750c23f5b6bSEmil Tantilov u16 eeprom_cap; 751dee1ad47SJeff Kirsher 752dee1ad47SJeff Kirsher u32 interrupt_event; 75346646e61SAlexander Duyck u32 led_reg; 754dee1ad47SJeff Kirsher 7553a6a4edaSJacob Keller struct ptp_clock *ptp_clock; 7563a6a4edaSJacob Keller struct ptp_clock_info ptp_caps; 757891dc082SJacob Keller struct work_struct ptp_tx_work; 758891dc082SJacob Keller struct sk_buff *ptp_tx_skb; 75993501d48SJacob Keller struct hwtstamp_config tstamp_config; 760891dc082SJacob Keller unsigned long ptp_tx_start; 7613a6a4edaSJacob Keller unsigned long last_overflow_check; 7626cb562d6SJacob Keller unsigned long last_rx_ptp_check; 763eda183c2SJakub Kicinski unsigned long last_rx_timestamp; 7643a6a4edaSJacob Keller spinlock_t tmreg_lock; 765a9763f3cSMark Rustad struct cyclecounter hw_cc; 766a9763f3cSMark Rustad struct timecounter hw_tc; 7673a6a4edaSJacob Keller u32 base_incval; 768a9763f3cSMark Rustad u32 tx_hwtstamp_timeouts; 769a9763f3cSMark Rustad u32 rx_hwtstamp_cleared; 770a9763f3cSMark Rustad void (*ptp_setup_sdp)(struct ixgbe_adapter *); 7713a6a4edaSJacob Keller 772dee1ad47SJeff Kirsher /* SR-IOV */ 773dee1ad47SJeff Kirsher DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS); 774dee1ad47SJeff Kirsher unsigned int num_vfs; 775dee1ad47SJeff Kirsher struct vf_data_storage *vfinfo; 776dee1ad47SJeff Kirsher int vf_rate_link_speed; 777dee1ad47SJeff Kirsher struct vf_macvlans vf_mvs; 778dee1ad47SJeff Kirsher struct vf_macvlans *mv_list; 779dee1ad47SJeff Kirsher 78083c61fa9SGreg Rose u32 timer_event_accumulator; 78183c61fa9SGreg Rose u32 vferr_refcount; 7825d7daa35SJacob Keller struct ixgbe_mac_addr *mac_table; 7833ca8bc6dSDon Skidmore struct kobject *info_kobj; 7843ca8bc6dSDon Skidmore #ifdef CONFIG_IXGBE_HWMON 78503b77d81SGuenter Roeck struct hwmon_buff *ixgbe_hwmon_buff; 7863ca8bc6dSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */ 78700949167SCatherine Sullivan #ifdef CONFIG_DEBUG_FS 78800949167SCatherine Sullivan struct dentry *ixgbe_dbg_adapter; 78900949167SCatherine Sullivan #endif /*CONFIG_DEBUG_FS*/ 790107d3018SAlexander Duyck 791107d3018SAlexander Duyck u8 default_up; 7922a47fa45SJohn Fastabend unsigned long fwd_bitmask; /* Bitmask indicating in use pools */ 793dfaf891dSVlad Zolotarov 794b82b17d9SJohn Fastabend #define IXGBE_MAX_LINK_HANDLE 10 795b82b17d9SJohn Fastabend struct ixgbe_mat_field *jump_tables[IXGBE_MAX_LINK_HANDLE]; 796db956ae8SJohn Fastabend unsigned long tables; 797b82b17d9SJohn Fastabend 798dfaf891dSVlad Zolotarov /* maximum number of RETA entries among all devices supported by ixgbe 799dfaf891dSVlad Zolotarov * driver: currently it's x550 device in non-SRIOV mode 800dfaf891dSVlad Zolotarov */ 801dfaf891dSVlad Zolotarov #define IXGBE_MAX_RETA_ENTRIES 512 802dfaf891dSVlad Zolotarov u8 rss_indir_tbl[IXGBE_MAX_RETA_ENTRIES]; 803dfaf891dSVlad Zolotarov 804dfaf891dSVlad Zolotarov #define IXGBE_RSS_KEY_SIZE 40 /* size of RSS Hash Key in bytes */ 805dfaf891dSVlad Zolotarov u32 rss_key[IXGBE_RSS_KEY_SIZE / sizeof(u32)]; 8064319a797SDon Skidmore 8074319a797SDon Skidmore bool need_crosstalk_fix; 808dee1ad47SJeff Kirsher }; 809dee1ad47SJeff Kirsher 8100f9b232bSDon Skidmore static inline u8 ixgbe_max_rss_indices(struct ixgbe_adapter *adapter) 8110f9b232bSDon Skidmore { 8120f9b232bSDon Skidmore switch (adapter->hw.mac.type) { 8130f9b232bSDon Skidmore case ixgbe_mac_82598EB: 8140f9b232bSDon Skidmore case ixgbe_mac_82599EB: 8150f9b232bSDon Skidmore case ixgbe_mac_X540: 8160f9b232bSDon Skidmore return IXGBE_MAX_RSS_INDICES; 8170f9b232bSDon Skidmore case ixgbe_mac_X550: 8180f9b232bSDon Skidmore case ixgbe_mac_X550EM_x: 81949425dfcSMark Rustad case ixgbe_mac_x550em_a: 8200f9b232bSDon Skidmore return IXGBE_MAX_RSS_INDICES_X550; 8210f9b232bSDon Skidmore default: 8220f9b232bSDon Skidmore return 0; 8230f9b232bSDon Skidmore } 8240f9b232bSDon Skidmore } 8250f9b232bSDon Skidmore 826dee1ad47SJeff Kirsher struct ixgbe_fdir_filter { 827dee1ad47SJeff Kirsher struct hlist_node fdir_node; 828dee1ad47SJeff Kirsher union ixgbe_atr_input filter; 829dee1ad47SJeff Kirsher u16 sw_idx; 8302a9ed5d1SSridhar Samudrala u64 action; 831dee1ad47SJeff Kirsher }; 832dee1ad47SJeff Kirsher 83370e5576cSDon Skidmore enum ixgbe_state_t { 834dee1ad47SJeff Kirsher __IXGBE_TESTING, 835dee1ad47SJeff Kirsher __IXGBE_RESETTING, 836dee1ad47SJeff Kirsher __IXGBE_DOWN, 83741c62843SMark Rustad __IXGBE_DISABLED, 83809f40aedSMark Rustad __IXGBE_REMOVING, 839dee1ad47SJeff Kirsher __IXGBE_SERVICE_SCHED, 84058cf663fSMark Rustad __IXGBE_SERVICE_INITED, 841dee1ad47SJeff Kirsher __IXGBE_IN_SFP_INIT, 8428fecf67cSJacob Keller __IXGBE_PTP_RUNNING, 843151b260cSJakub Kicinski __IXGBE_PTP_TX_IN_PROGRESS, 844dee1ad47SJeff Kirsher }; 845dee1ad47SJeff Kirsher 8464c1975d7SAlexander Duyck struct ixgbe_cb { 8474c1975d7SAlexander Duyck union { /* Union defining head/tail partner */ 8484c1975d7SAlexander Duyck struct sk_buff *head; 8494c1975d7SAlexander Duyck struct sk_buff *tail; 8504c1975d7SAlexander Duyck }; 851dee1ad47SJeff Kirsher dma_addr_t dma; 8524c1975d7SAlexander Duyck u16 append_cnt; 853f800326dSAlexander Duyck bool page_released; 854dee1ad47SJeff Kirsher }; 8554c1975d7SAlexander Duyck #define IXGBE_CB(skb) ((struct ixgbe_cb *)(skb)->cb) 856dee1ad47SJeff Kirsher 857dee1ad47SJeff Kirsher enum ixgbe_boards { 858dee1ad47SJeff Kirsher board_82598, 859dee1ad47SJeff Kirsher board_82599, 860dee1ad47SJeff Kirsher board_X540, 8616a14ee0cSDon Skidmore board_X550, 8626a14ee0cSDon Skidmore board_X550EM_x, 86349425dfcSMark Rustad board_x550em_a, 864dee1ad47SJeff Kirsher }; 865dee1ad47SJeff Kirsher 86637689010SMark Rustad extern const struct ixgbe_info ixgbe_82598_info; 86737689010SMark Rustad extern const struct ixgbe_info ixgbe_82599_info; 86837689010SMark Rustad extern const struct ixgbe_info ixgbe_X540_info; 86937689010SMark Rustad extern const struct ixgbe_info ixgbe_X550_info; 87037689010SMark Rustad extern const struct ixgbe_info ixgbe_X550EM_x_info; 87149425dfcSMark Rustad extern const struct ixgbe_info ixgbe_x550em_a_info; 872dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCB 873dee1ad47SJeff Kirsher extern const struct dcbnl_rtnl_ops dcbnl_ops; 874dee1ad47SJeff Kirsher #endif 875dee1ad47SJeff Kirsher 876dee1ad47SJeff Kirsher extern char ixgbe_driver_name[]; 877dee1ad47SJeff Kirsher extern const char ixgbe_driver_version[]; 8788af3c33fSJeff Kirsher #ifdef IXGBE_FCOE 879ea81875aSNeerav Parikh extern char ixgbe_default_device_descr[]; 8808af3c33fSJeff Kirsher #endif /* IXGBE_FCOE */ 881dee1ad47SJeff Kirsher 8826c211fe1SStefan Assmann int ixgbe_open(struct net_device *netdev); 8836c211fe1SStefan Assmann int ixgbe_close(struct net_device *netdev); 8845ccc921aSJoe Perches void ixgbe_up(struct ixgbe_adapter *adapter); 8855ccc921aSJoe Perches void ixgbe_down(struct ixgbe_adapter *adapter); 8865ccc921aSJoe Perches void ixgbe_reinit_locked(struct ixgbe_adapter *adapter); 8875ccc921aSJoe Perches void ixgbe_reset(struct ixgbe_adapter *adapter); 8885ccc921aSJoe Perches void ixgbe_set_ethtool_ops(struct net_device *netdev); 8895ccc921aSJoe Perches int ixgbe_setup_rx_resources(struct ixgbe_ring *); 8905ccc921aSJoe Perches int ixgbe_setup_tx_resources(struct ixgbe_ring *); 8915ccc921aSJoe Perches void ixgbe_free_rx_resources(struct ixgbe_ring *); 8925ccc921aSJoe Perches void ixgbe_free_tx_resources(struct ixgbe_ring *); 8935ccc921aSJoe Perches void ixgbe_configure_rx_ring(struct ixgbe_adapter *, struct ixgbe_ring *); 8945ccc921aSJoe Perches void ixgbe_configure_tx_ring(struct ixgbe_adapter *, struct ixgbe_ring *); 8955ccc921aSJoe Perches void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter, struct ixgbe_ring *); 8965ccc921aSJoe Perches void ixgbe_update_stats(struct ixgbe_adapter *adapter); 8975ccc921aSJoe Perches int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter); 8985ccc921aSJoe Perches int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id, 8998e2813f5SJacob Keller u16 subdevice_id); 9005d7daa35SJacob Keller #ifdef CONFIG_PCI_IOV 9015d7daa35SJacob Keller void ixgbe_full_sync_mac_table(struct ixgbe_adapter *adapter); 9025d7daa35SJacob Keller #endif 9035d7daa35SJacob Keller int ixgbe_add_mac_filter(struct ixgbe_adapter *adapter, 904c9f53e63SAlexander Duyck const u8 *addr, u16 queue); 9055d7daa35SJacob Keller int ixgbe_del_mac_filter(struct ixgbe_adapter *adapter, 906c9f53e63SAlexander Duyck const u8 *addr, u16 queue); 907e1d0a2afSAlexander Duyck void ixgbe_update_pf_promisc_vlvf(struct ixgbe_adapter *adapter, u32 vid); 9085ccc921aSJoe Perches void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter); 9095ccc921aSJoe Perches netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *, struct ixgbe_adapter *, 910dee1ad47SJeff Kirsher struct ixgbe_ring *); 9115ccc921aSJoe Perches void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *, 912dee1ad47SJeff Kirsher struct ixgbe_tx_buffer *); 9135ccc921aSJoe Perches void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16); 9145ccc921aSJoe Perches void ixgbe_write_eitr(struct ixgbe_q_vector *); 9155ccc921aSJoe Perches int ixgbe_poll(struct napi_struct *napi, int budget); 9165ccc921aSJoe Perches int ethtool_ioctl(struct ifreq *ifr); 9175ccc921aSJoe Perches s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw); 9185ccc921aSJoe Perches s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl); 9195ccc921aSJoe Perches s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl); 9205ccc921aSJoe Perches s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw, 921dee1ad47SJeff Kirsher union ixgbe_atr_hash_dword input, 922dee1ad47SJeff Kirsher union ixgbe_atr_hash_dword common, 923dee1ad47SJeff Kirsher u8 queue); 9245ccc921aSJoe Perches s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw, 925dee1ad47SJeff Kirsher union ixgbe_atr_input *input_mask); 9265ccc921aSJoe Perches s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw, 927dee1ad47SJeff Kirsher union ixgbe_atr_input *input, 928dee1ad47SJeff Kirsher u16 soft_id, u8 queue); 9295ccc921aSJoe Perches s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw, 930dee1ad47SJeff Kirsher union ixgbe_atr_input *input, 931dee1ad47SJeff Kirsher u16 soft_id); 9325ccc921aSJoe Perches void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input, 933dee1ad47SJeff Kirsher union ixgbe_atr_input *mask); 934b82b17d9SJohn Fastabend int ixgbe_update_ethtool_fdir_entry(struct ixgbe_adapter *adapter, 935b82b17d9SJohn Fastabend struct ixgbe_fdir_filter *input, 936b82b17d9SJohn Fastabend u16 sw_idx); 9375ccc921aSJoe Perches void ixgbe_set_rx_mode(struct net_device *netdev); 9388af3c33fSJeff Kirsher #ifdef CONFIG_IXGBE_DCB 9395ccc921aSJoe Perches void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter); 9408af3c33fSJeff Kirsher #endif 9415ccc921aSJoe Perches int ixgbe_setup_tc(struct net_device *dev, u8 tc); 9425ccc921aSJoe Perches void ixgbe_tx_ctxtdesc(struct ixgbe_ring *, u32, u32, u32, u32); 9435ccc921aSJoe Perches void ixgbe_do_reset(struct net_device *netdev); 9441210982bSDon Skidmore #ifdef CONFIG_IXGBE_HWMON 9455ccc921aSJoe Perches void ixgbe_sysfs_exit(struct ixgbe_adapter *adapter); 9465ccc921aSJoe Perches int ixgbe_sysfs_init(struct ixgbe_adapter *adapter); 9471210982bSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */ 948dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE 9495ccc921aSJoe Perches void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter); 9505ccc921aSJoe Perches int ixgbe_fso(struct ixgbe_ring *tx_ring, struct ixgbe_tx_buffer *first, 951244e27adSAlexander Duyck u8 *hdr_len); 9525ccc921aSJoe Perches int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter, 9535ccc921aSJoe Perches union ixgbe_adv_rx_desc *rx_desc, struct sk_buff *skb); 9545ccc921aSJoe Perches int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid, 955dee1ad47SJeff Kirsher struct scatterlist *sgl, unsigned int sgc); 9565ccc921aSJoe Perches int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid, 957dee1ad47SJeff Kirsher struct scatterlist *sgl, unsigned int sgc); 9585ccc921aSJoe Perches int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid); 9595ccc921aSJoe Perches int ixgbe_setup_fcoe_ddp_resources(struct ixgbe_adapter *adapter); 9605ccc921aSJoe Perches void ixgbe_free_fcoe_ddp_resources(struct ixgbe_adapter *adapter); 9615ccc921aSJoe Perches int ixgbe_fcoe_enable(struct net_device *netdev); 9625ccc921aSJoe Perches int ixgbe_fcoe_disable(struct net_device *netdev); 963dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCB 9645ccc921aSJoe Perches u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter); 9655ccc921aSJoe Perches u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up); 966dee1ad47SJeff Kirsher #endif /* CONFIG_IXGBE_DCB */ 9675ccc921aSJoe Perches int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type); 9685ccc921aSJoe Perches int ixgbe_fcoe_get_hbainfo(struct net_device *netdev, 969ea81875aSNeerav Parikh struct netdev_fcoe_hbainfo *info); 9705ccc921aSJoe Perches u8 ixgbe_fcoe_get_tc(struct ixgbe_adapter *adapter); 971dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */ 97200949167SCatherine Sullivan #ifdef CONFIG_DEBUG_FS 9735ccc921aSJoe Perches void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter); 9745ccc921aSJoe Perches void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter); 9755ccc921aSJoe Perches void ixgbe_dbg_init(void); 9765ccc921aSJoe Perches void ixgbe_dbg_exit(void); 97733243fb0SJoe Perches #else 97833243fb0SJoe Perches static inline void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter) {} 97933243fb0SJoe Perches static inline void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter) {} 98033243fb0SJoe Perches static inline void ixgbe_dbg_init(void) {} 98133243fb0SJoe Perches static inline void ixgbe_dbg_exit(void) {} 98200949167SCatherine Sullivan #endif /* CONFIG_DEBUG_FS */ 983b2d96e0aSAlexander Duyck static inline struct netdev_queue *txring_txq(const struct ixgbe_ring *ring) 984b2d96e0aSAlexander Duyck { 985b2d96e0aSAlexander Duyck return netdev_get_tx_queue(ring->netdev, ring->queue_index); 986b2d96e0aSAlexander Duyck } 987b2d96e0aSAlexander Duyck 9885ccc921aSJoe Perches void ixgbe_ptp_init(struct ixgbe_adapter *adapter); 9899966d1eeSJacob Keller void ixgbe_ptp_suspend(struct ixgbe_adapter *adapter); 9905ccc921aSJoe Perches void ixgbe_ptp_stop(struct ixgbe_adapter *adapter); 9915ccc921aSJoe Perches void ixgbe_ptp_overflow_check(struct ixgbe_adapter *adapter); 9925ccc921aSJoe Perches void ixgbe_ptp_rx_hang(struct ixgbe_adapter *adapter); 993a9763f3cSMark Rustad void ixgbe_ptp_rx_pktstamp(struct ixgbe_q_vector *, struct sk_buff *); 994a9763f3cSMark Rustad void ixgbe_ptp_rx_rgtstamp(struct ixgbe_q_vector *, struct sk_buff *skb); 995a9763f3cSMark Rustad static inline void ixgbe_ptp_rx_hwtstamp(struct ixgbe_ring *rx_ring, 996a9763f3cSMark Rustad union ixgbe_adv_rx_desc *rx_desc, 997a9763f3cSMark Rustad struct sk_buff *skb) 998a9763f3cSMark Rustad { 999a9763f3cSMark Rustad if (unlikely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_TSIP))) { 1000a9763f3cSMark Rustad ixgbe_ptp_rx_pktstamp(rx_ring->q_vector, skb); 1001a9763f3cSMark Rustad return; 1002a9763f3cSMark Rustad } 1003a9763f3cSMark Rustad 1004a9763f3cSMark Rustad if (unlikely(!ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_STAT_TS))) 1005a9763f3cSMark Rustad return; 1006a9763f3cSMark Rustad 1007a9763f3cSMark Rustad ixgbe_ptp_rx_rgtstamp(rx_ring->q_vector, skb); 1008a9763f3cSMark Rustad 1009a9763f3cSMark Rustad /* Update the last_rx_timestamp timer in order to enable watchdog check 1010a9763f3cSMark Rustad * for error case of latched timestamp on a dropped packet. 1011a9763f3cSMark Rustad */ 1012a9763f3cSMark Rustad rx_ring->last_rx_timestamp = jiffies; 1013a9763f3cSMark Rustad } 1014a9763f3cSMark Rustad 101593501d48SJacob Keller int ixgbe_ptp_set_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr); 101693501d48SJacob Keller int ixgbe_ptp_get_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr); 10175ccc921aSJoe Perches void ixgbe_ptp_start_cyclecounter(struct ixgbe_adapter *adapter); 10185ccc921aSJoe Perches void ixgbe_ptp_reset(struct ixgbe_adapter *adapter); 1019a9763f3cSMark Rustad void ixgbe_ptp_check_pps_event(struct ixgbe_adapter *adapter); 1020da36b647SGreg Rose #ifdef CONFIG_PCI_IOV 1021da36b647SGreg Rose void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter); 1022da36b647SGreg Rose #endif 10233a6a4edaSJacob Keller 10242a47fa45SJohn Fastabend netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb, 10252a47fa45SJohn Fastabend struct ixgbe_adapter *adapter, 10262a47fa45SJohn Fastabend struct ixgbe_ring *tx_ring); 10277f276efbSVlad Zolotarov u32 ixgbe_rss_indir_tbl_entries(struct ixgbe_adapter *adapter); 10281c7cf078STom Barbette void ixgbe_store_reta(struct ixgbe_adapter *adapter); 1029dee1ad47SJeff Kirsher #endif /* _IXGBE_H_ */ 1030