xref: /openbmc/linux/drivers/net/ethernet/intel/ixgbe/ixgbe.h (revision a557928e26b08496c8f4b6c04e3838ad8048ad85)
1dee1ad47SJeff Kirsher /*******************************************************************************
2dee1ad47SJeff Kirsher 
3dee1ad47SJeff Kirsher   Intel 10 Gigabit PCI Express Linux driver
494971820SDon Skidmore   Copyright(c) 1999 - 2012 Intel Corporation.
5dee1ad47SJeff Kirsher 
6dee1ad47SJeff Kirsher   This program is free software; you can redistribute it and/or modify it
7dee1ad47SJeff Kirsher   under the terms and conditions of the GNU General Public License,
8dee1ad47SJeff Kirsher   version 2, as published by the Free Software Foundation.
9dee1ad47SJeff Kirsher 
10dee1ad47SJeff Kirsher   This program is distributed in the hope it will be useful, but WITHOUT
11dee1ad47SJeff Kirsher   ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12dee1ad47SJeff Kirsher   FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
13dee1ad47SJeff Kirsher   more details.
14dee1ad47SJeff Kirsher 
15dee1ad47SJeff Kirsher   You should have received a copy of the GNU General Public License along with
16dee1ad47SJeff Kirsher   this program; if not, write to the Free Software Foundation, Inc.,
17dee1ad47SJeff Kirsher   51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18dee1ad47SJeff Kirsher 
19dee1ad47SJeff Kirsher   The full GNU General Public License is included in this distribution in
20dee1ad47SJeff Kirsher   the file called "COPYING".
21dee1ad47SJeff Kirsher 
22dee1ad47SJeff Kirsher   Contact Information:
23dee1ad47SJeff Kirsher   e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24dee1ad47SJeff Kirsher   Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25dee1ad47SJeff Kirsher 
26dee1ad47SJeff Kirsher *******************************************************************************/
27dee1ad47SJeff Kirsher 
28dee1ad47SJeff Kirsher #ifndef _IXGBE_H_
29dee1ad47SJeff Kirsher #define _IXGBE_H_
30dee1ad47SJeff Kirsher 
31dee1ad47SJeff Kirsher #include <linux/bitops.h>
32dee1ad47SJeff Kirsher #include <linux/types.h>
33dee1ad47SJeff Kirsher #include <linux/pci.h>
34dee1ad47SJeff Kirsher #include <linux/netdevice.h>
35dee1ad47SJeff Kirsher #include <linux/cpumask.h>
36dee1ad47SJeff Kirsher #include <linux/aer.h>
37dee1ad47SJeff Kirsher #include <linux/if_vlan.h>
38dee1ad47SJeff Kirsher 
39dee1ad47SJeff Kirsher #include "ixgbe_type.h"
40dee1ad47SJeff Kirsher #include "ixgbe_common.h"
41dee1ad47SJeff Kirsher #include "ixgbe_dcb.h"
42dee1ad47SJeff Kirsher #if defined(CONFIG_FCOE) || defined(CONFIG_FCOE_MODULE)
43dee1ad47SJeff Kirsher #define IXGBE_FCOE
44dee1ad47SJeff Kirsher #include "ixgbe_fcoe.h"
45dee1ad47SJeff Kirsher #endif /* CONFIG_FCOE or CONFIG_FCOE_MODULE */
46dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCA
47dee1ad47SJeff Kirsher #include <linux/dca.h>
48dee1ad47SJeff Kirsher #endif
49dee1ad47SJeff Kirsher 
50dee1ad47SJeff Kirsher /* common prefix used by pr_<> macros */
51dee1ad47SJeff Kirsher #undef pr_fmt
52dee1ad47SJeff Kirsher #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
53dee1ad47SJeff Kirsher 
54dee1ad47SJeff Kirsher /* TX/RX descriptor defines */
55dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_TXD		    512
5659224555SAlexander Duyck #define IXGBE_DEFAULT_TX_WORK		    256
57dee1ad47SJeff Kirsher #define IXGBE_MAX_TXD			   4096
58dee1ad47SJeff Kirsher #define IXGBE_MIN_TXD			     64
59dee1ad47SJeff Kirsher 
60dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_RXD		    512
61dee1ad47SJeff Kirsher #define IXGBE_MAX_RXD			   4096
62dee1ad47SJeff Kirsher #define IXGBE_MIN_RXD			     64
63dee1ad47SJeff Kirsher 
64dee1ad47SJeff Kirsher /* flow control */
65dee1ad47SJeff Kirsher #define IXGBE_MIN_FCRTL			   0x40
66dee1ad47SJeff Kirsher #define IXGBE_MAX_FCRTL			0x7FF80
67dee1ad47SJeff Kirsher #define IXGBE_MIN_FCRTH			  0x600
68dee1ad47SJeff Kirsher #define IXGBE_MAX_FCRTH			0x7FFF0
69dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_FCPAUSE		 0xFFFF
70dee1ad47SJeff Kirsher #define IXGBE_MIN_FCPAUSE		      0
71dee1ad47SJeff Kirsher #define IXGBE_MAX_FCPAUSE		 0xFFFF
72dee1ad47SJeff Kirsher 
73dee1ad47SJeff Kirsher /* Supported Rx Buffer Sizes */
74dee1ad47SJeff Kirsher #define IXGBE_RXBUFFER_512   512    /* Used for packet split */
75919e78a6SAlexander Duyck #define IXGBE_RXBUFFER_2K   2048
76919e78a6SAlexander Duyck #define IXGBE_RXBUFFER_3K   3072
77919e78a6SAlexander Duyck #define IXGBE_RXBUFFER_4K   4096
78919e78a6SAlexander Duyck #define IXGBE_RXBUFFER_7K   7168
79919e78a6SAlexander Duyck #define IXGBE_RXBUFFER_8K   8192
80919e78a6SAlexander Duyck #define IXGBE_RXBUFFER_15K  15360
81dee1ad47SJeff Kirsher #define IXGBE_MAX_RXBUFFER  16384  /* largest size for a single descriptor */
82dee1ad47SJeff Kirsher 
83dee1ad47SJeff Kirsher /*
84dee1ad47SJeff Kirsher  * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN mans we
85dee1ad47SJeff Kirsher  * reserve 2 more, and skb_shared_info adds an additional 384 bytes more,
86dee1ad47SJeff Kirsher  * this adds up to 512 bytes of extra data meaning the smallest allocation
87dee1ad47SJeff Kirsher  * we could have is 1K.
88dee1ad47SJeff Kirsher  * i.e. RXBUFFER_512 --> size-1024 slab
89dee1ad47SJeff Kirsher  */
90dee1ad47SJeff Kirsher #define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_512
91dee1ad47SJeff Kirsher 
92dee1ad47SJeff Kirsher #define MAXIMUM_ETHERNET_VLAN_SIZE (ETH_FRAME_LEN + ETH_FCS_LEN + VLAN_HLEN)
93dee1ad47SJeff Kirsher 
94dee1ad47SJeff Kirsher /* How many Rx Buffers do we bundle into one write to the hardware ? */
95dee1ad47SJeff Kirsher #define IXGBE_RX_BUFFER_WRITE	16	/* Must be power of 2 */
96dee1ad47SJeff Kirsher 
97dee1ad47SJeff Kirsher #define IXGBE_TX_FLAGS_CSUM		(u32)(1)
9866f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_HW_VLAN		(u32)(1 << 1)
9966f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_SW_VLAN		(u32)(1 << 2)
10066f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_TSO		(u32)(1 << 3)
10166f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_IPV4		(u32)(1 << 4)
10266f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_FCOE		(u32)(1 << 5)
10366f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_FSO		(u32)(1 << 6)
1047f9643fdSAlexander Duyck #define IXGBE_TX_FLAGS_TXSW		(u32)(1 << 7)
1057f9643fdSAlexander Duyck #define IXGBE_TX_FLAGS_MAPPED_AS_PAGE	(u32)(1 << 8)
106dee1ad47SJeff Kirsher #define IXGBE_TX_FLAGS_VLAN_MASK	0xffff0000
10766f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_VLAN_PRIO_MASK	0xe0000000
10866f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT  29
109dee1ad47SJeff Kirsher #define IXGBE_TX_FLAGS_VLAN_SHIFT	16
110dee1ad47SJeff Kirsher 
111dee1ad47SJeff Kirsher #define IXGBE_MAX_RSC_INT_RATE          162760
112dee1ad47SJeff Kirsher 
113dee1ad47SJeff Kirsher #define IXGBE_MAX_VF_MC_ENTRIES         30
114dee1ad47SJeff Kirsher #define IXGBE_MAX_VF_FUNCTIONS          64
115dee1ad47SJeff Kirsher #define IXGBE_MAX_VFTA_ENTRIES          128
116dee1ad47SJeff Kirsher #define MAX_EMULATION_MAC_ADDRS         16
117dee1ad47SJeff Kirsher #define IXGBE_MAX_PF_MACVLANS           15
118dee1ad47SJeff Kirsher #define VMDQ_P(p)   ((p) + adapter->num_vfs)
11983c61fa9SGreg Rose #define IXGBE_82599_VF_DEVICE_ID        0x10ED
12083c61fa9SGreg Rose #define IXGBE_X540_VF_DEVICE_ID         0x1515
121dee1ad47SJeff Kirsher 
122dee1ad47SJeff Kirsher struct vf_data_storage {
123dee1ad47SJeff Kirsher 	unsigned char vf_mac_addresses[ETH_ALEN];
124dee1ad47SJeff Kirsher 	u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES];
125dee1ad47SJeff Kirsher 	u16 num_vf_mc_hashes;
126dee1ad47SJeff Kirsher 	u16 default_vf_vlan_id;
127dee1ad47SJeff Kirsher 	u16 vlans_enabled;
128dee1ad47SJeff Kirsher 	bool clear_to_send;
129dee1ad47SJeff Kirsher 	bool pf_set_mac;
130dee1ad47SJeff Kirsher 	u16 pf_vlan; /* When set, guest VLAN config not allowed. */
131dee1ad47SJeff Kirsher 	u16 pf_qos;
132dee1ad47SJeff Kirsher 	u16 tx_rate;
133de4c7f65SGreg Rose 	u16 vlan_count;
134de4c7f65SGreg Rose 	u8 spoofchk_enabled;
135c6bda30aSGreg Rose 	struct pci_dev *vfdev;
136dee1ad47SJeff Kirsher };
137dee1ad47SJeff Kirsher 
138dee1ad47SJeff Kirsher struct vf_macvlans {
139dee1ad47SJeff Kirsher 	struct list_head l;
140dee1ad47SJeff Kirsher 	int vf;
141dee1ad47SJeff Kirsher 	int rar_entry;
142dee1ad47SJeff Kirsher 	bool free;
143dee1ad47SJeff Kirsher 	bool is_macvlan;
144dee1ad47SJeff Kirsher 	u8 vf_macvlan[ETH_ALEN];
145dee1ad47SJeff Kirsher };
146dee1ad47SJeff Kirsher 
147dee1ad47SJeff Kirsher #define IXGBE_MAX_TXD_PWR	14
148dee1ad47SJeff Kirsher #define IXGBE_MAX_DATA_PER_TXD	(1 << IXGBE_MAX_TXD_PWR)
149dee1ad47SJeff Kirsher 
150dee1ad47SJeff Kirsher /* Tx Descriptors needed, worst case */
151dee1ad47SJeff Kirsher #define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD)
152dee1ad47SJeff Kirsher #define DESC_NEEDED ((MAX_SKB_FRAGS * TXD_USE_COUNT(PAGE_SIZE)) + 4)
153dee1ad47SJeff Kirsher 
154dee1ad47SJeff Kirsher /* wrapper around a pointer to a socket buffer,
155dee1ad47SJeff Kirsher  * so a DMA handle can be stored along with the buffer */
156dee1ad47SJeff Kirsher struct ixgbe_tx_buffer {
157d3d00239SAlexander Duyck 	union ixgbe_adv_tx_desc *next_to_watch;
158dee1ad47SJeff Kirsher 	unsigned long time_stamp;
159d3d00239SAlexander Duyck 	dma_addr_t dma;
160d3d00239SAlexander Duyck 	u32 length;
161d3d00239SAlexander Duyck 	u32 tx_flags;
162d3d00239SAlexander Duyck 	struct sk_buff *skb;
163d3d00239SAlexander Duyck 	u32 bytecount;
164dee1ad47SJeff Kirsher 	u16 gso_segs;
165dee1ad47SJeff Kirsher };
166dee1ad47SJeff Kirsher 
167dee1ad47SJeff Kirsher struct ixgbe_rx_buffer {
168dee1ad47SJeff Kirsher 	struct sk_buff *skb;
169dee1ad47SJeff Kirsher 	dma_addr_t dma;
170dee1ad47SJeff Kirsher 	struct page *page;
171dee1ad47SJeff Kirsher 	dma_addr_t page_dma;
172dee1ad47SJeff Kirsher 	unsigned int page_offset;
173dee1ad47SJeff Kirsher };
174dee1ad47SJeff Kirsher 
175dee1ad47SJeff Kirsher struct ixgbe_queue_stats {
176dee1ad47SJeff Kirsher 	u64 packets;
177dee1ad47SJeff Kirsher 	u64 bytes;
178dee1ad47SJeff Kirsher };
179dee1ad47SJeff Kirsher 
180dee1ad47SJeff Kirsher struct ixgbe_tx_queue_stats {
181dee1ad47SJeff Kirsher 	u64 restart_queue;
182dee1ad47SJeff Kirsher 	u64 tx_busy;
183dee1ad47SJeff Kirsher 	u64 completed;
184dee1ad47SJeff Kirsher 	u64 tx_done_old;
185dee1ad47SJeff Kirsher };
186dee1ad47SJeff Kirsher 
187dee1ad47SJeff Kirsher struct ixgbe_rx_queue_stats {
188dee1ad47SJeff Kirsher 	u64 rsc_count;
189dee1ad47SJeff Kirsher 	u64 rsc_flush;
190dee1ad47SJeff Kirsher 	u64 non_eop_descs;
191dee1ad47SJeff Kirsher 	u64 alloc_rx_page_failed;
192dee1ad47SJeff Kirsher 	u64 alloc_rx_buff_failed;
1938a0da21bSAlexander Duyck 	u64 csum_err;
194dee1ad47SJeff Kirsher };
195dee1ad47SJeff Kirsher 
196dee1ad47SJeff Kirsher enum ixbge_ring_state_t {
197dee1ad47SJeff Kirsher 	__IXGBE_TX_FDIR_INIT_DONE,
198dee1ad47SJeff Kirsher 	__IXGBE_TX_DETECT_HANG,
199dee1ad47SJeff Kirsher 	__IXGBE_HANG_CHECK_ARMED,
200dee1ad47SJeff Kirsher 	__IXGBE_RX_PS_ENABLED,
201dee1ad47SJeff Kirsher 	__IXGBE_RX_RSC_ENABLED,
2028a0da21bSAlexander Duyck 	__IXGBE_RX_CSUM_UDP_ZERO_ERR,
203dee1ad47SJeff Kirsher };
204dee1ad47SJeff Kirsher 
205dee1ad47SJeff Kirsher #define ring_is_ps_enabled(ring) \
206dee1ad47SJeff Kirsher 	test_bit(__IXGBE_RX_PS_ENABLED, &(ring)->state)
207dee1ad47SJeff Kirsher #define set_ring_ps_enabled(ring) \
208dee1ad47SJeff Kirsher 	set_bit(__IXGBE_RX_PS_ENABLED, &(ring)->state)
209dee1ad47SJeff Kirsher #define clear_ring_ps_enabled(ring) \
210dee1ad47SJeff Kirsher 	clear_bit(__IXGBE_RX_PS_ENABLED, &(ring)->state)
211dee1ad47SJeff Kirsher #define check_for_tx_hang(ring) \
212dee1ad47SJeff Kirsher 	test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
213dee1ad47SJeff Kirsher #define set_check_for_tx_hang(ring) \
214dee1ad47SJeff Kirsher 	set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
215dee1ad47SJeff Kirsher #define clear_check_for_tx_hang(ring) \
216dee1ad47SJeff Kirsher 	clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
217dee1ad47SJeff Kirsher #define ring_is_rsc_enabled(ring) \
218dee1ad47SJeff Kirsher 	test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
219dee1ad47SJeff Kirsher #define set_ring_rsc_enabled(ring) \
220dee1ad47SJeff Kirsher 	set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
221dee1ad47SJeff Kirsher #define clear_ring_rsc_enabled(ring) \
222dee1ad47SJeff Kirsher 	clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
223dee1ad47SJeff Kirsher struct ixgbe_ring {
224efe3d3c8SAlexander Duyck 	struct ixgbe_ring *next;	/* pointer to next ring in q_vector */
225dee1ad47SJeff Kirsher 	void *desc;			/* descriptor ring memory */
226dee1ad47SJeff Kirsher 	struct device *dev;             /* device for DMA mapping */
227dee1ad47SJeff Kirsher 	struct net_device *netdev;      /* netdev ring belongs to */
228dee1ad47SJeff Kirsher 	union {
229dee1ad47SJeff Kirsher 		struct ixgbe_tx_buffer *tx_buffer_info;
230dee1ad47SJeff Kirsher 		struct ixgbe_rx_buffer *rx_buffer_info;
231dee1ad47SJeff Kirsher 	};
232dee1ad47SJeff Kirsher 	unsigned long state;
233dee1ad47SJeff Kirsher 	u8 __iomem *tail;
234dee1ad47SJeff Kirsher 
235dee1ad47SJeff Kirsher 	u16 count;			/* amount of descriptors */
236dee1ad47SJeff Kirsher 	u16 rx_buf_len;
237dee1ad47SJeff Kirsher 
238dee1ad47SJeff Kirsher 	u8 queue_index; /* needed for multiqueue queue management */
239dee1ad47SJeff Kirsher 	u8 reg_idx;			/* holds the special value that gets
240dee1ad47SJeff Kirsher 					 * the hardware register offset
241dee1ad47SJeff Kirsher 					 * associated with this ring, which is
242dee1ad47SJeff Kirsher 					 * different for DCB and RSS modes
243dee1ad47SJeff Kirsher 					 */
244dee1ad47SJeff Kirsher 	u8 atr_sample_rate;
245dee1ad47SJeff Kirsher 	u8 atr_count;
246dee1ad47SJeff Kirsher 
247dee1ad47SJeff Kirsher 	u16 next_to_use;
248dee1ad47SJeff Kirsher 	u16 next_to_clean;
249dee1ad47SJeff Kirsher 
250dee1ad47SJeff Kirsher 	u8 dcb_tc;
251dee1ad47SJeff Kirsher 	struct ixgbe_queue_stats stats;
252dee1ad47SJeff Kirsher 	struct u64_stats_sync syncp;
253dee1ad47SJeff Kirsher 	union {
254dee1ad47SJeff Kirsher 		struct ixgbe_tx_queue_stats tx_stats;
255dee1ad47SJeff Kirsher 		struct ixgbe_rx_queue_stats rx_stats;
256dee1ad47SJeff Kirsher 	};
257dee1ad47SJeff Kirsher 	unsigned int size;		/* length in bytes */
258dee1ad47SJeff Kirsher 	dma_addr_t dma;			/* phys. address of descriptor ring */
259dee1ad47SJeff Kirsher 	struct ixgbe_q_vector *q_vector; /* back-pointer to host q_vector */
260dee1ad47SJeff Kirsher } ____cacheline_internodealigned_in_smp;
261dee1ad47SJeff Kirsher 
262dee1ad47SJeff Kirsher enum ixgbe_ring_f_enum {
263dee1ad47SJeff Kirsher 	RING_F_NONE = 0,
264dee1ad47SJeff Kirsher 	RING_F_VMDQ,  /* SR-IOV uses the same ring feature */
265dee1ad47SJeff Kirsher 	RING_F_RSS,
266dee1ad47SJeff Kirsher 	RING_F_FDIR,
267dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE
268dee1ad47SJeff Kirsher 	RING_F_FCOE,
269dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */
270dee1ad47SJeff Kirsher 
271dee1ad47SJeff Kirsher 	RING_F_ARRAY_SIZE      /* must be last in enum set */
272dee1ad47SJeff Kirsher };
273dee1ad47SJeff Kirsher 
274dee1ad47SJeff Kirsher #define IXGBE_MAX_RSS_INDICES  16
275dee1ad47SJeff Kirsher #define IXGBE_MAX_VMDQ_INDICES 64
276dee1ad47SJeff Kirsher #define IXGBE_MAX_FDIR_INDICES 64
277dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE
278dee1ad47SJeff Kirsher #define IXGBE_MAX_FCOE_INDICES  8
279dee1ad47SJeff Kirsher #define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + IXGBE_MAX_FCOE_INDICES)
280dee1ad47SJeff Kirsher #define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + IXGBE_MAX_FCOE_INDICES)
281dee1ad47SJeff Kirsher #else
282dee1ad47SJeff Kirsher #define MAX_RX_QUEUES IXGBE_MAX_FDIR_INDICES
283dee1ad47SJeff Kirsher #define MAX_TX_QUEUES IXGBE_MAX_FDIR_INDICES
284dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */
285dee1ad47SJeff Kirsher struct ixgbe_ring_feature {
286dee1ad47SJeff Kirsher 	int indices;
287dee1ad47SJeff Kirsher 	int mask;
288dee1ad47SJeff Kirsher } ____cacheline_internodealigned_in_smp;
289dee1ad47SJeff Kirsher 
290dee1ad47SJeff Kirsher struct ixgbe_ring_container {
291efe3d3c8SAlexander Duyck 	struct ixgbe_ring *ring;	/* pointer to linked list of rings */
292dee1ad47SJeff Kirsher 	unsigned int total_bytes;	/* total bytes processed this int */
293dee1ad47SJeff Kirsher 	unsigned int total_packets;	/* total packets processed this int */
294dee1ad47SJeff Kirsher 	u16 work_limit;			/* total work allowed per interrupt */
295dee1ad47SJeff Kirsher 	u8 count;			/* total number of rings in vector */
296dee1ad47SJeff Kirsher 	u8 itr;				/* current ITR setting for ring */
297dee1ad47SJeff Kirsher };
298dee1ad47SJeff Kirsher 
299*a557928eSAlexander Duyck /* iterator for handling rings in ring container */
300*a557928eSAlexander Duyck #define ixgbe_for_each_ring(pos, head) \
301*a557928eSAlexander Duyck 	for (pos = (head).ring; pos != NULL; pos = pos->next)
302*a557928eSAlexander Duyck 
303dee1ad47SJeff Kirsher #define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \
304dee1ad47SJeff Kirsher                               ? 8 : 1)
305dee1ad47SJeff Kirsher #define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS
306dee1ad47SJeff Kirsher 
307dee1ad47SJeff Kirsher /* MAX_MSIX_Q_VECTORS of these are allocated,
308dee1ad47SJeff Kirsher  * but we only use one per queue-specific vector.
309dee1ad47SJeff Kirsher  */
310dee1ad47SJeff Kirsher struct ixgbe_q_vector {
311dee1ad47SJeff Kirsher 	struct ixgbe_adapter *adapter;
312dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCA
313dee1ad47SJeff Kirsher 	int cpu;	    /* CPU for DCA */
314dee1ad47SJeff Kirsher #endif
315d5bf4f67SEmil Tantilov 	u16 v_idx;		/* index of q_vector within array, also used for
316d5bf4f67SEmil Tantilov 				 * finding the bit in EICR and friends that
317d5bf4f67SEmil Tantilov 				 * represents the vector for this ring */
318d5bf4f67SEmil Tantilov 	u16 itr;		/* Interrupt throttle rate written to EITR */
319dee1ad47SJeff Kirsher 	struct ixgbe_ring_container rx, tx;
320d5bf4f67SEmil Tantilov 
321d5bf4f67SEmil Tantilov 	struct napi_struct napi;
322de88eeebSAlexander Duyck 	cpumask_t affinity_mask;
323de88eeebSAlexander Duyck 	int numa_node;
324de88eeebSAlexander Duyck 	struct rcu_head rcu;	/* to avoid race with update stats on free */
325dee1ad47SJeff Kirsher 	char name[IFNAMSIZ + 9];
326de88eeebSAlexander Duyck 
327de88eeebSAlexander Duyck 	/* for dynamic allocation of rings associated with this q_vector */
328de88eeebSAlexander Duyck 	struct ixgbe_ring ring[0] ____cacheline_internodealigned_in_smp;
329dee1ad47SJeff Kirsher };
330dee1ad47SJeff Kirsher 
331d5bf4f67SEmil Tantilov /*
332d5bf4f67SEmil Tantilov  * microsecond values for various ITR rates shifted by 2 to fit itr register
333d5bf4f67SEmil Tantilov  * with the first 3 bits reserved 0
334dee1ad47SJeff Kirsher  */
335d5bf4f67SEmil Tantilov #define IXGBE_MIN_RSC_ITR	24
336d5bf4f67SEmil Tantilov #define IXGBE_100K_ITR		40
337d5bf4f67SEmil Tantilov #define IXGBE_20K_ITR		200
338d5bf4f67SEmil Tantilov #define IXGBE_10K_ITR		400
339d5bf4f67SEmil Tantilov #define IXGBE_8K_ITR		500
340dee1ad47SJeff Kirsher 
341f56e0cb1SAlexander Duyck /* ixgbe_test_staterr - tests bits in Rx descriptor status and error fields */
342f56e0cb1SAlexander Duyck static inline __le32 ixgbe_test_staterr(union ixgbe_adv_rx_desc *rx_desc,
343f56e0cb1SAlexander Duyck 					const u32 stat_err_bits)
344f56e0cb1SAlexander Duyck {
345f56e0cb1SAlexander Duyck 	return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
346f56e0cb1SAlexander Duyck }
347f56e0cb1SAlexander Duyck 
348dee1ad47SJeff Kirsher static inline u16 ixgbe_desc_unused(struct ixgbe_ring *ring)
349dee1ad47SJeff Kirsher {
350dee1ad47SJeff Kirsher 	u16 ntc = ring->next_to_clean;
351dee1ad47SJeff Kirsher 	u16 ntu = ring->next_to_use;
352dee1ad47SJeff Kirsher 
353dee1ad47SJeff Kirsher 	return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1;
354dee1ad47SJeff Kirsher }
355dee1ad47SJeff Kirsher 
356e4f74028SAlexander Duyck #define IXGBE_RX_DESC(R, i)	    \
357dee1ad47SJeff Kirsher 	(&(((union ixgbe_adv_rx_desc *)((R)->desc))[i]))
358e4f74028SAlexander Duyck #define IXGBE_TX_DESC(R, i)	    \
359dee1ad47SJeff Kirsher 	(&(((union ixgbe_adv_tx_desc *)((R)->desc))[i]))
360e4f74028SAlexander Duyck #define IXGBE_TX_CTXTDESC(R, i)	    \
361dee1ad47SJeff Kirsher 	(&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i]))
362dee1ad47SJeff Kirsher 
363dee1ad47SJeff Kirsher #define IXGBE_MAX_JUMBO_FRAME_SIZE        16128
364dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE
365dee1ad47SJeff Kirsher /* Use 3K as the baby jumbo frame size for FCoE */
366dee1ad47SJeff Kirsher #define IXGBE_FCOE_JUMBO_FRAME_SIZE       3072
367dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */
368dee1ad47SJeff Kirsher 
369dee1ad47SJeff Kirsher #define OTHER_VECTOR 1
370dee1ad47SJeff Kirsher #define NON_Q_VECTORS (OTHER_VECTOR)
371dee1ad47SJeff Kirsher 
372dee1ad47SJeff Kirsher #define MAX_MSIX_VECTORS_82599 64
373dee1ad47SJeff Kirsher #define MAX_MSIX_Q_VECTORS_82599 64
374dee1ad47SJeff Kirsher #define MAX_MSIX_VECTORS_82598 18
375dee1ad47SJeff Kirsher #define MAX_MSIX_Q_VECTORS_82598 16
376dee1ad47SJeff Kirsher 
377dee1ad47SJeff Kirsher #define MAX_MSIX_Q_VECTORS MAX_MSIX_Q_VECTORS_82599
378dee1ad47SJeff Kirsher #define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599
379dee1ad47SJeff Kirsher 
3808f15486dSAlexander Duyck #define MIN_MSIX_Q_VECTORS 1
381dee1ad47SJeff Kirsher #define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)
382dee1ad47SJeff Kirsher 
38346646e61SAlexander Duyck /* default to trying for four seconds */
38446646e61SAlexander Duyck #define IXGBE_TRY_LINK_TIMEOUT (4 * HZ)
38546646e61SAlexander Duyck 
386dee1ad47SJeff Kirsher /* board specific private data structure */
387dee1ad47SJeff Kirsher struct ixgbe_adapter {
38846646e61SAlexander Duyck 	unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
38946646e61SAlexander Duyck 	/* OS defined structs */
39046646e61SAlexander Duyck 	struct net_device *netdev;
39146646e61SAlexander Duyck 	struct pci_dev *pdev;
39246646e61SAlexander Duyck 
393dee1ad47SJeff Kirsher 	unsigned long state;
394dee1ad47SJeff Kirsher 
395dee1ad47SJeff Kirsher 	/* Some features need tri-state capability,
396dee1ad47SJeff Kirsher 	 * thus the additional *_CAPABLE flags.
397dee1ad47SJeff Kirsher 	 */
398dee1ad47SJeff Kirsher 	u32 flags;
399dee1ad47SJeff Kirsher #define IXGBE_FLAG_MSI_CAPABLE                  (u32)(1 << 1)
400dee1ad47SJeff Kirsher #define IXGBE_FLAG_MSI_ENABLED                  (u32)(1 << 2)
401dee1ad47SJeff Kirsher #define IXGBE_FLAG_MSIX_CAPABLE                 (u32)(1 << 3)
402dee1ad47SJeff Kirsher #define IXGBE_FLAG_MSIX_ENABLED                 (u32)(1 << 4)
403dee1ad47SJeff Kirsher #define IXGBE_FLAG_RX_1BUF_CAPABLE              (u32)(1 << 6)
404dee1ad47SJeff Kirsher #define IXGBE_FLAG_RX_PS_CAPABLE                (u32)(1 << 7)
405dee1ad47SJeff Kirsher #define IXGBE_FLAG_RX_PS_ENABLED                (u32)(1 << 8)
406dee1ad47SJeff Kirsher #define IXGBE_FLAG_IN_NETPOLL                   (u32)(1 << 9)
407dee1ad47SJeff Kirsher #define IXGBE_FLAG_DCA_ENABLED                  (u32)(1 << 10)
408dee1ad47SJeff Kirsher #define IXGBE_FLAG_DCA_CAPABLE                  (u32)(1 << 11)
409dee1ad47SJeff Kirsher #define IXGBE_FLAG_IMIR_ENABLED                 (u32)(1 << 12)
410dee1ad47SJeff Kirsher #define IXGBE_FLAG_MQ_CAPABLE                   (u32)(1 << 13)
411dee1ad47SJeff Kirsher #define IXGBE_FLAG_DCB_ENABLED                  (u32)(1 << 14)
412dee1ad47SJeff Kirsher #define IXGBE_FLAG_RSS_ENABLED                  (u32)(1 << 16)
413dee1ad47SJeff Kirsher #define IXGBE_FLAG_RSS_CAPABLE                  (u32)(1 << 17)
414dee1ad47SJeff Kirsher #define IXGBE_FLAG_VMDQ_CAPABLE                 (u32)(1 << 18)
415dee1ad47SJeff Kirsher #define IXGBE_FLAG_VMDQ_ENABLED                 (u32)(1 << 19)
416dee1ad47SJeff Kirsher #define IXGBE_FLAG_FAN_FAIL_CAPABLE             (u32)(1 << 20)
417dee1ad47SJeff Kirsher #define IXGBE_FLAG_NEED_LINK_UPDATE             (u32)(1 << 22)
418dee1ad47SJeff Kirsher #define IXGBE_FLAG_NEED_LINK_CONFIG             (u32)(1 << 23)
419dee1ad47SJeff Kirsher #define IXGBE_FLAG_FDIR_HASH_CAPABLE            (u32)(1 << 24)
420dee1ad47SJeff Kirsher #define IXGBE_FLAG_FDIR_PERFECT_CAPABLE         (u32)(1 << 25)
421dee1ad47SJeff Kirsher #define IXGBE_FLAG_FCOE_CAPABLE                 (u32)(1 << 26)
422dee1ad47SJeff Kirsher #define IXGBE_FLAG_FCOE_ENABLED                 (u32)(1 << 27)
423dee1ad47SJeff Kirsher #define IXGBE_FLAG_SRIOV_CAPABLE                (u32)(1 << 28)
424dee1ad47SJeff Kirsher #define IXGBE_FLAG_SRIOV_ENABLED                (u32)(1 << 29)
425dee1ad47SJeff Kirsher 
426dee1ad47SJeff Kirsher 	u32 flags2;
427dee1ad47SJeff Kirsher #define IXGBE_FLAG2_RSC_CAPABLE                 (u32)(1)
428dee1ad47SJeff Kirsher #define IXGBE_FLAG2_RSC_ENABLED                 (u32)(1 << 1)
429dee1ad47SJeff Kirsher #define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE         (u32)(1 << 2)
430dee1ad47SJeff Kirsher #define IXGBE_FLAG2_TEMP_SENSOR_EVENT           (u32)(1 << 3)
431dee1ad47SJeff Kirsher #define IXGBE_FLAG2_SEARCH_FOR_SFP              (u32)(1 << 4)
432dee1ad47SJeff Kirsher #define IXGBE_FLAG2_SFP_NEEDS_RESET             (u32)(1 << 5)
433dee1ad47SJeff Kirsher #define IXGBE_FLAG2_RESET_REQUESTED             (u32)(1 << 6)
434dee1ad47SJeff Kirsher #define IXGBE_FLAG2_FDIR_REQUIRES_REINIT        (u32)(1 << 7)
435dee1ad47SJeff Kirsher 
43646646e61SAlexander Duyck 
43746646e61SAlexander Duyck 	/* Tx fast path data */
43846646e61SAlexander Duyck 	int num_tx_queues;
43946646e61SAlexander Duyck 	u16 tx_itr_setting;
44046646e61SAlexander Duyck 	u16 tx_work_limit;
44146646e61SAlexander Duyck 
44246646e61SAlexander Duyck 	/* Rx fast path data */
44346646e61SAlexander Duyck 	int num_rx_queues;
44446646e61SAlexander Duyck 	u16 rx_itr_setting;
44546646e61SAlexander Duyck 
44646646e61SAlexander Duyck 	/* TX */
44746646e61SAlexander Duyck 	struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp;
44846646e61SAlexander Duyck 
44946646e61SAlexander Duyck 	u64 restart_queue;
45046646e61SAlexander Duyck 	u64 lsc_int;
45146646e61SAlexander Duyck 	u32 tx_timeout_count;
45246646e61SAlexander Duyck 
45346646e61SAlexander Duyck 	/* RX */
45446646e61SAlexander Duyck 	struct ixgbe_ring *rx_ring[MAX_RX_QUEUES];
45546646e61SAlexander Duyck 	int num_rx_pools;		/* == num_rx_queues in 82598 */
45646646e61SAlexander Duyck 	int num_rx_queues_per_pool;	/* 1 if 82598, can be many if 82599 */
45746646e61SAlexander Duyck 	u64 hw_csum_rx_error;
45846646e61SAlexander Duyck 	u64 hw_rx_no_dma_resources;
45946646e61SAlexander Duyck 	u64 rsc_total_count;
46046646e61SAlexander Duyck 	u64 rsc_total_flush;
46146646e61SAlexander Duyck 	u64 non_eop_descs;
46246646e61SAlexander Duyck 	u32 alloc_rx_page_failed;
46346646e61SAlexander Duyck 	u32 alloc_rx_buff_failed;
46446646e61SAlexander Duyck 
465dee1ad47SJeff Kirsher 	struct ixgbe_q_vector *q_vector[MAX_MSIX_Q_VECTORS];
466dee1ad47SJeff Kirsher 
467dee1ad47SJeff Kirsher 	/* DCB parameters */
468dee1ad47SJeff Kirsher 	struct ieee_pfc *ixgbe_ieee_pfc;
469dee1ad47SJeff Kirsher 	struct ieee_ets *ixgbe_ieee_ets;
470dee1ad47SJeff Kirsher 	struct ixgbe_dcb_config dcb_cfg;
471dee1ad47SJeff Kirsher 	struct ixgbe_dcb_config temp_dcb_cfg;
472dee1ad47SJeff Kirsher 	u8 dcb_set_bitmap;
473dee1ad47SJeff Kirsher 	u8 dcbx_cap;
474dee1ad47SJeff Kirsher 	enum ixgbe_fc_mode last_lfc_mode;
475dee1ad47SJeff Kirsher 
476dee1ad47SJeff Kirsher 	int num_msix_vectors;
477dee1ad47SJeff Kirsher 	int max_msix_q_vectors;         /* true count of q_vectors for device */
478dee1ad47SJeff Kirsher 	struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE];
479dee1ad47SJeff Kirsher 	struct msix_entry *msix_entries;
480dee1ad47SJeff Kirsher 
481dee1ad47SJeff Kirsher 	u32 test_icr;
482dee1ad47SJeff Kirsher 	struct ixgbe_ring test_tx_ring;
483dee1ad47SJeff Kirsher 	struct ixgbe_ring test_rx_ring;
484dee1ad47SJeff Kirsher 
485dee1ad47SJeff Kirsher 	/* structs defined in ixgbe_hw.h */
486dee1ad47SJeff Kirsher 	struct ixgbe_hw hw;
487dee1ad47SJeff Kirsher 	u16 msg_enable;
488dee1ad47SJeff Kirsher 	struct ixgbe_hw_stats stats;
489dee1ad47SJeff Kirsher 
490dee1ad47SJeff Kirsher 	u64 tx_busy;
491dee1ad47SJeff Kirsher 	unsigned int tx_ring_count;
492dee1ad47SJeff Kirsher 	unsigned int rx_ring_count;
493dee1ad47SJeff Kirsher 
494dee1ad47SJeff Kirsher 	u32 link_speed;
495dee1ad47SJeff Kirsher 	bool link_up;
496dee1ad47SJeff Kirsher 	unsigned long link_check_timeout;
497dee1ad47SJeff Kirsher 
498dee1ad47SJeff Kirsher 	struct timer_list service_timer;
49946646e61SAlexander Duyck 	struct work_struct service_task;
50046646e61SAlexander Duyck 
50146646e61SAlexander Duyck 	struct hlist_head fdir_filter_list;
50246646e61SAlexander Duyck 	unsigned long fdir_overflow; /* number of times ATR was backed off */
50346646e61SAlexander Duyck 	union ixgbe_atr_input fdir_mask;
50446646e61SAlexander Duyck 	int fdir_filter_count;
505dee1ad47SJeff Kirsher 	u32 fdir_pballoc;
506dee1ad47SJeff Kirsher 	u32 atr_sample_rate;
507dee1ad47SJeff Kirsher 	spinlock_t fdir_perfect_lock;
50846646e61SAlexander Duyck 
509dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE
510dee1ad47SJeff Kirsher 	struct ixgbe_fcoe fcoe;
511dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */
512dee1ad47SJeff Kirsher 	u32 wol;
51346646e61SAlexander Duyck 
51446646e61SAlexander Duyck 	/* Interrupt Throttle Rate */
51546646e61SAlexander Duyck 	u16 eitr_low;
51646646e61SAlexander Duyck 	u16 eitr_high;
51746646e61SAlexander Duyck 
51846646e61SAlexander Duyck 	u16 bd_number;
51946646e61SAlexander Duyck 
52015e5209fSEmil Tantilov 	u16 eeprom_verh;
52115e5209fSEmil Tantilov 	u16 eeprom_verl;
522c23f5b6bSEmil Tantilov 	u16 eeprom_cap;
523dee1ad47SJeff Kirsher 
524dee1ad47SJeff Kirsher 	u32 interrupt_event;
52546646e61SAlexander Duyck 	u32 led_reg;
526dee1ad47SJeff Kirsher 
527dee1ad47SJeff Kirsher 	/* SR-IOV */
528dee1ad47SJeff Kirsher 	DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS);
529dee1ad47SJeff Kirsher 	unsigned int num_vfs;
530dee1ad47SJeff Kirsher 	struct vf_data_storage *vfinfo;
531dee1ad47SJeff Kirsher 	int vf_rate_link_speed;
532dee1ad47SJeff Kirsher 	struct vf_macvlans vf_mvs;
533dee1ad47SJeff Kirsher 	struct vf_macvlans *mv_list;
534dee1ad47SJeff Kirsher 
53583c61fa9SGreg Rose 	u32 timer_event_accumulator;
53683c61fa9SGreg Rose 	u32 vferr_refcount;
537dee1ad47SJeff Kirsher };
538dee1ad47SJeff Kirsher 
539dee1ad47SJeff Kirsher struct ixgbe_fdir_filter {
540dee1ad47SJeff Kirsher 	struct hlist_node fdir_node;
541dee1ad47SJeff Kirsher 	union ixgbe_atr_input filter;
542dee1ad47SJeff Kirsher 	u16 sw_idx;
543dee1ad47SJeff Kirsher 	u16 action;
544dee1ad47SJeff Kirsher };
545dee1ad47SJeff Kirsher 
546dee1ad47SJeff Kirsher enum ixbge_state_t {
547dee1ad47SJeff Kirsher 	__IXGBE_TESTING,
548dee1ad47SJeff Kirsher 	__IXGBE_RESETTING,
549dee1ad47SJeff Kirsher 	__IXGBE_DOWN,
550dee1ad47SJeff Kirsher 	__IXGBE_SERVICE_SCHED,
551dee1ad47SJeff Kirsher 	__IXGBE_IN_SFP_INIT,
552dee1ad47SJeff Kirsher };
553dee1ad47SJeff Kirsher 
5544c1975d7SAlexander Duyck struct ixgbe_cb {
5554c1975d7SAlexander Duyck 	union {				/* Union defining head/tail partner */
5564c1975d7SAlexander Duyck 		struct sk_buff *head;
5574c1975d7SAlexander Duyck 		struct sk_buff *tail;
5584c1975d7SAlexander Duyck 	};
559dee1ad47SJeff Kirsher 	dma_addr_t dma;
5604c1975d7SAlexander Duyck 	u16 append_cnt;
561dee1ad47SJeff Kirsher 	bool delay_unmap;
562dee1ad47SJeff Kirsher };
5634c1975d7SAlexander Duyck #define IXGBE_CB(skb) ((struct ixgbe_cb *)(skb)->cb)
564dee1ad47SJeff Kirsher 
565dee1ad47SJeff Kirsher enum ixgbe_boards {
566dee1ad47SJeff Kirsher 	board_82598,
567dee1ad47SJeff Kirsher 	board_82599,
568dee1ad47SJeff Kirsher 	board_X540,
569dee1ad47SJeff Kirsher };
570dee1ad47SJeff Kirsher 
571dee1ad47SJeff Kirsher extern struct ixgbe_info ixgbe_82598_info;
572dee1ad47SJeff Kirsher extern struct ixgbe_info ixgbe_82599_info;
573dee1ad47SJeff Kirsher extern struct ixgbe_info ixgbe_X540_info;
574dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCB
575dee1ad47SJeff Kirsher extern const struct dcbnl_rtnl_ops dcbnl_ops;
576dee1ad47SJeff Kirsher extern int ixgbe_copy_dcb_cfg(struct ixgbe_dcb_config *src_dcb_cfg,
577dee1ad47SJeff Kirsher                               struct ixgbe_dcb_config *dst_dcb_cfg,
578dee1ad47SJeff Kirsher                               int tc_max);
579dee1ad47SJeff Kirsher #endif
580dee1ad47SJeff Kirsher 
581dee1ad47SJeff Kirsher extern char ixgbe_driver_name[];
582dee1ad47SJeff Kirsher extern const char ixgbe_driver_version[];
583ea81875aSNeerav Parikh extern char ixgbe_default_device_descr[];
584dee1ad47SJeff Kirsher 
585c7ccde0fSAlexander Duyck extern void ixgbe_up(struct ixgbe_adapter *adapter);
586dee1ad47SJeff Kirsher extern void ixgbe_down(struct ixgbe_adapter *adapter);
587dee1ad47SJeff Kirsher extern void ixgbe_reinit_locked(struct ixgbe_adapter *adapter);
588dee1ad47SJeff Kirsher extern void ixgbe_reset(struct ixgbe_adapter *adapter);
589dee1ad47SJeff Kirsher extern void ixgbe_set_ethtool_ops(struct net_device *netdev);
590dee1ad47SJeff Kirsher extern int ixgbe_setup_rx_resources(struct ixgbe_ring *);
591dee1ad47SJeff Kirsher extern int ixgbe_setup_tx_resources(struct ixgbe_ring *);
592dee1ad47SJeff Kirsher extern void ixgbe_free_rx_resources(struct ixgbe_ring *);
593dee1ad47SJeff Kirsher extern void ixgbe_free_tx_resources(struct ixgbe_ring *);
594dee1ad47SJeff Kirsher extern void ixgbe_configure_rx_ring(struct ixgbe_adapter *,struct ixgbe_ring *);
595dee1ad47SJeff Kirsher extern void ixgbe_configure_tx_ring(struct ixgbe_adapter *,struct ixgbe_ring *);
596dee1ad47SJeff Kirsher extern void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
597dee1ad47SJeff Kirsher 				   struct ixgbe_ring *);
598dee1ad47SJeff Kirsher extern void ixgbe_update_stats(struct ixgbe_adapter *adapter);
599dee1ad47SJeff Kirsher extern int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter);
600dee1ad47SJeff Kirsher extern void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter);
601dee1ad47SJeff Kirsher extern netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *,
602dee1ad47SJeff Kirsher 					 struct ixgbe_adapter *,
603dee1ad47SJeff Kirsher 					 struct ixgbe_ring *);
604dee1ad47SJeff Kirsher extern void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *,
605dee1ad47SJeff Kirsher                                              struct ixgbe_tx_buffer *);
606dee1ad47SJeff Kirsher extern void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16);
607dee1ad47SJeff Kirsher extern void ixgbe_write_eitr(struct ixgbe_q_vector *);
608dee1ad47SJeff Kirsher extern int ethtool_ioctl(struct ifreq *ifr);
609dee1ad47SJeff Kirsher extern s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw);
610dee1ad47SJeff Kirsher extern s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl);
611dee1ad47SJeff Kirsher extern s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl);
612dee1ad47SJeff Kirsher extern s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
613dee1ad47SJeff Kirsher 						 union ixgbe_atr_hash_dword input,
614dee1ad47SJeff Kirsher 						 union ixgbe_atr_hash_dword common,
615dee1ad47SJeff Kirsher                                                  u8 queue);
616dee1ad47SJeff Kirsher extern s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
617dee1ad47SJeff Kirsher 					   union ixgbe_atr_input *input_mask);
618dee1ad47SJeff Kirsher extern s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
619dee1ad47SJeff Kirsher 						 union ixgbe_atr_input *input,
620dee1ad47SJeff Kirsher 						 u16 soft_id, u8 queue);
621dee1ad47SJeff Kirsher extern s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
622dee1ad47SJeff Kirsher 						 union ixgbe_atr_input *input,
623dee1ad47SJeff Kirsher 						 u16 soft_id);
624dee1ad47SJeff Kirsher extern void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
625dee1ad47SJeff Kirsher 						 union ixgbe_atr_input *mask);
626dee1ad47SJeff Kirsher extern void ixgbe_set_rx_mode(struct net_device *netdev);
627dee1ad47SJeff Kirsher extern int ixgbe_setup_tc(struct net_device *dev, u8 tc);
628dee1ad47SJeff Kirsher extern void ixgbe_tx_ctxtdesc(struct ixgbe_ring *, u32, u32, u32, u32);
629dee1ad47SJeff Kirsher extern void ixgbe_do_reset(struct net_device *netdev);
630dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE
631dee1ad47SJeff Kirsher extern void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter);
632dee1ad47SJeff Kirsher extern int ixgbe_fso(struct ixgbe_ring *tx_ring, struct sk_buff *skb,
633dee1ad47SJeff Kirsher                      u32 tx_flags, u8 *hdr_len);
634dee1ad47SJeff Kirsher extern void ixgbe_cleanup_fcoe(struct ixgbe_adapter *adapter);
635dee1ad47SJeff Kirsher extern int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter,
636dee1ad47SJeff Kirsher 			  union ixgbe_adv_rx_desc *rx_desc,
637f56e0cb1SAlexander Duyck 			  struct sk_buff *skb);
638dee1ad47SJeff Kirsher extern int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid,
639dee1ad47SJeff Kirsher                               struct scatterlist *sgl, unsigned int sgc);
640dee1ad47SJeff Kirsher extern int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid,
641dee1ad47SJeff Kirsher 				 struct scatterlist *sgl, unsigned int sgc);
642dee1ad47SJeff Kirsher extern int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid);
643dee1ad47SJeff Kirsher extern int ixgbe_fcoe_enable(struct net_device *netdev);
644dee1ad47SJeff Kirsher extern int ixgbe_fcoe_disable(struct net_device *netdev);
645dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCB
646dee1ad47SJeff Kirsher extern u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter);
647dee1ad47SJeff Kirsher extern u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up);
648dee1ad47SJeff Kirsher #endif /* CONFIG_IXGBE_DCB */
649dee1ad47SJeff Kirsher extern int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type);
650ea81875aSNeerav Parikh extern int ixgbe_fcoe_get_hbainfo(struct net_device *netdev,
651ea81875aSNeerav Parikh 				  struct netdev_fcoe_hbainfo *info);
652dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */
653dee1ad47SJeff Kirsher 
654b2d96e0aSAlexander Duyck static inline struct netdev_queue *txring_txq(const struct ixgbe_ring *ring)
655b2d96e0aSAlexander Duyck {
656b2d96e0aSAlexander Duyck 	return netdev_get_tx_queue(ring->netdev, ring->queue_index);
657b2d96e0aSAlexander Duyck }
658b2d96e0aSAlexander Duyck 
659dee1ad47SJeff Kirsher #endif /* _IXGBE_H_ */
660