1dee1ad47SJeff Kirsher /******************************************************************************* 2dee1ad47SJeff Kirsher 3dee1ad47SJeff Kirsher Intel 10 Gigabit PCI Express Linux driver 437689010SMark Rustad Copyright(c) 1999 - 2016 Intel Corporation. 5dee1ad47SJeff Kirsher 6dee1ad47SJeff Kirsher This program is free software; you can redistribute it and/or modify it 7dee1ad47SJeff Kirsher under the terms and conditions of the GNU General Public License, 8dee1ad47SJeff Kirsher version 2, as published by the Free Software Foundation. 9dee1ad47SJeff Kirsher 10dee1ad47SJeff Kirsher This program is distributed in the hope it will be useful, but WITHOUT 11dee1ad47SJeff Kirsher ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 12dee1ad47SJeff Kirsher FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 13dee1ad47SJeff Kirsher more details. 14dee1ad47SJeff Kirsher 15dee1ad47SJeff Kirsher You should have received a copy of the GNU General Public License along with 16dee1ad47SJeff Kirsher this program; if not, write to the Free Software Foundation, Inc., 17dee1ad47SJeff Kirsher 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA. 18dee1ad47SJeff Kirsher 19dee1ad47SJeff Kirsher The full GNU General Public License is included in this distribution in 20dee1ad47SJeff Kirsher the file called "COPYING". 21dee1ad47SJeff Kirsher 22dee1ad47SJeff Kirsher Contact Information: 23b89aae71SJacob Keller Linux NICS <linux.nics@intel.com> 24dee1ad47SJeff Kirsher e1000-devel Mailing List <e1000-devel@lists.sourceforge.net> 25dee1ad47SJeff Kirsher Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 26dee1ad47SJeff Kirsher 27dee1ad47SJeff Kirsher *******************************************************************************/ 28dee1ad47SJeff Kirsher 29dee1ad47SJeff Kirsher #ifndef _IXGBE_H_ 30dee1ad47SJeff Kirsher #define _IXGBE_H_ 31dee1ad47SJeff Kirsher 32dee1ad47SJeff Kirsher #include <linux/bitops.h> 33dee1ad47SJeff Kirsher #include <linux/types.h> 34dee1ad47SJeff Kirsher #include <linux/pci.h> 35dee1ad47SJeff Kirsher #include <linux/netdevice.h> 36dee1ad47SJeff Kirsher #include <linux/cpumask.h> 37dee1ad47SJeff Kirsher #include <linux/aer.h> 38dee1ad47SJeff Kirsher #include <linux/if_vlan.h> 396cb562d6SJacob Keller #include <linux/jiffies.h> 40dee1ad47SJeff Kirsher 4174d23cc7SRichard Cochran #include <linux/timecounter.h> 423a6a4edaSJacob Keller #include <linux/net_tstamp.h> 433a6a4edaSJacob Keller #include <linux/ptp_clock_kernel.h> 443a6a4edaSJacob Keller 45dee1ad47SJeff Kirsher #include "ixgbe_type.h" 46dee1ad47SJeff Kirsher #include "ixgbe_common.h" 47dee1ad47SJeff Kirsher #include "ixgbe_dcb.h" 48ee58c114SJavier Martinez Canillas #if IS_ENABLED(CONFIG_FCOE) 49dee1ad47SJeff Kirsher #define IXGBE_FCOE 50dee1ad47SJeff Kirsher #include "ixgbe_fcoe.h" 51ee58c114SJavier Martinez Canillas #endif /* IS_ENABLED(CONFIG_FCOE) */ 52dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCA 53dee1ad47SJeff Kirsher #include <linux/dca.h> 54dee1ad47SJeff Kirsher #endif 55*8bbbc5e9SShannon Nelson #include "ixgbe_ipsec.h" 56dee1ad47SJeff Kirsher 5799ffc5adSJesper Dangaard Brouer #include <net/xdp.h> 58076bb0c8SEliezer Tamir #include <net/busy_poll.h> 595a85e737SEliezer Tamir 60dee1ad47SJeff Kirsher /* common prefix used by pr_<> macros */ 61dee1ad47SJeff Kirsher #undef pr_fmt 62dee1ad47SJeff Kirsher #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 63dee1ad47SJeff Kirsher 64dee1ad47SJeff Kirsher /* TX/RX descriptor defines */ 65dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_TXD 512 6659224555SAlexander Duyck #define IXGBE_DEFAULT_TX_WORK 256 67dee1ad47SJeff Kirsher #define IXGBE_MAX_TXD 4096 68dee1ad47SJeff Kirsher #define IXGBE_MIN_TXD 64 69dee1ad47SJeff Kirsher 70fb44519dSAnton Blanchard #if (PAGE_SIZE < 8192) 71dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_RXD 512 72fb44519dSAnton Blanchard #else 73fb44519dSAnton Blanchard #define IXGBE_DEFAULT_RXD 128 74fb44519dSAnton Blanchard #endif 75dee1ad47SJeff Kirsher #define IXGBE_MAX_RXD 4096 76dee1ad47SJeff Kirsher #define IXGBE_MIN_RXD 64 77dee1ad47SJeff Kirsher 785b7f000fSDon Skidmore #define IXGBE_ETH_P_LLDP 0x88CC 795b7f000fSDon Skidmore 80dee1ad47SJeff Kirsher /* flow control */ 81dee1ad47SJeff Kirsher #define IXGBE_MIN_FCRTL 0x40 82dee1ad47SJeff Kirsher #define IXGBE_MAX_FCRTL 0x7FF80 83dee1ad47SJeff Kirsher #define IXGBE_MIN_FCRTH 0x600 84dee1ad47SJeff Kirsher #define IXGBE_MAX_FCRTH 0x7FFF0 85dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_FCPAUSE 0xFFFF 86dee1ad47SJeff Kirsher #define IXGBE_MIN_FCPAUSE 0 87dee1ad47SJeff Kirsher #define IXGBE_MAX_FCPAUSE 0xFFFF 88dee1ad47SJeff Kirsher 89dee1ad47SJeff Kirsher /* Supported Rx Buffer Sizes */ 90252562c2SAlexander Duyck #define IXGBE_RXBUFFER_256 256 /* Used for skb receive header */ 91541ea69aSAlexander Duyck #define IXGBE_RXBUFFER_1536 1536 9209816fbeSAlexander Duyck #define IXGBE_RXBUFFER_2K 2048 9309816fbeSAlexander Duyck #define IXGBE_RXBUFFER_3K 3072 9409816fbeSAlexander Duyck #define IXGBE_RXBUFFER_4K 4096 95dee1ad47SJeff Kirsher #define IXGBE_MAX_RXBUFFER 16384 /* largest size for a single descriptor */ 96dee1ad47SJeff Kirsher 97541ea69aSAlexander Duyck /* Attempt to maximize the headroom available for incoming frames. We 98541ea69aSAlexander Duyck * use a 2K buffer for receives and need 1536/1534 to store the data for 99541ea69aSAlexander Duyck * the frame. This leaves us with 512 bytes of room. From that we need 100541ea69aSAlexander Duyck * to deduct the space needed for the shared info and the padding needed 101541ea69aSAlexander Duyck * to IP align the frame. 102541ea69aSAlexander Duyck * 103541ea69aSAlexander Duyck * Note: For cache line sizes 256 or larger this value is going to end 104541ea69aSAlexander Duyck * up negative. In these cases we should fall back to the 3K 105541ea69aSAlexander Duyck * buffers. 106541ea69aSAlexander Duyck */ 1072de6aa3aSAlexander Duyck #if (PAGE_SIZE < 8192) 108541ea69aSAlexander Duyck #define IXGBE_MAX_2K_FRAME_BUILD_SKB (IXGBE_RXBUFFER_1536 - NET_IP_ALIGN) 109541ea69aSAlexander Duyck #define IXGBE_2K_TOO_SMALL_WITH_PADDING \ 110541ea69aSAlexander Duyck ((NET_SKB_PAD + IXGBE_RXBUFFER_1536) > SKB_WITH_OVERHEAD(IXGBE_RXBUFFER_2K)) 111541ea69aSAlexander Duyck 112541ea69aSAlexander Duyck static inline int ixgbe_compute_pad(int rx_buf_len) 113541ea69aSAlexander Duyck { 114541ea69aSAlexander Duyck int page_size, pad_size; 115541ea69aSAlexander Duyck 116541ea69aSAlexander Duyck page_size = ALIGN(rx_buf_len, PAGE_SIZE / 2); 117541ea69aSAlexander Duyck pad_size = SKB_WITH_OVERHEAD(page_size) - rx_buf_len; 118541ea69aSAlexander Duyck 119541ea69aSAlexander Duyck return pad_size; 120541ea69aSAlexander Duyck } 121541ea69aSAlexander Duyck 122541ea69aSAlexander Duyck static inline int ixgbe_skb_pad(void) 123541ea69aSAlexander Duyck { 124541ea69aSAlexander Duyck int rx_buf_len; 125541ea69aSAlexander Duyck 126541ea69aSAlexander Duyck /* If a 2K buffer cannot handle a standard Ethernet frame then 127541ea69aSAlexander Duyck * optimize padding for a 3K buffer instead of a 1.5K buffer. 128541ea69aSAlexander Duyck * 129541ea69aSAlexander Duyck * For a 3K buffer we need to add enough padding to allow for 130541ea69aSAlexander Duyck * tailroom due to NET_IP_ALIGN possibly shifting us out of 131541ea69aSAlexander Duyck * cache-line alignment. 132541ea69aSAlexander Duyck */ 133541ea69aSAlexander Duyck if (IXGBE_2K_TOO_SMALL_WITH_PADDING) 134541ea69aSAlexander Duyck rx_buf_len = IXGBE_RXBUFFER_3K + SKB_DATA_ALIGN(NET_IP_ALIGN); 135541ea69aSAlexander Duyck else 136541ea69aSAlexander Duyck rx_buf_len = IXGBE_RXBUFFER_1536; 137541ea69aSAlexander Duyck 138541ea69aSAlexander Duyck /* if needed make room for NET_IP_ALIGN */ 139541ea69aSAlexander Duyck rx_buf_len -= NET_IP_ALIGN; 140541ea69aSAlexander Duyck 141541ea69aSAlexander Duyck return ixgbe_compute_pad(rx_buf_len); 142541ea69aSAlexander Duyck } 143541ea69aSAlexander Duyck 144541ea69aSAlexander Duyck #define IXGBE_SKB_PAD ixgbe_skb_pad() 1452de6aa3aSAlexander Duyck #else 146541ea69aSAlexander Duyck #define IXGBE_SKB_PAD (NET_SKB_PAD + NET_IP_ALIGN) 1472de6aa3aSAlexander Duyck #endif 1482de6aa3aSAlexander Duyck 149dee1ad47SJeff Kirsher /* 150252562c2SAlexander Duyck * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we 151252562c2SAlexander Duyck * reserve 64 more, and skb_shared_info adds an additional 320 bytes more, 152252562c2SAlexander Duyck * this adds up to 448 bytes of extra data. 153252562c2SAlexander Duyck * 154252562c2SAlexander Duyck * Since netdev_alloc_skb now allocates a page fragment we can use a value 155252562c2SAlexander Duyck * of 256 and the resultant skb will have a truesize of 960 or less. 156dee1ad47SJeff Kirsher */ 157252562c2SAlexander Duyck #define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_256 158dee1ad47SJeff Kirsher 159dee1ad47SJeff Kirsher /* How many Rx Buffers do we bundle into one write to the hardware ? */ 160dee1ad47SJeff Kirsher #define IXGBE_RX_BUFFER_WRITE 16 /* Must be power of 2 */ 161dee1ad47SJeff Kirsher 162f3213d93SAlexander Duyck #define IXGBE_RX_DMA_ATTR \ 163f3213d93SAlexander Duyck (DMA_ATTR_SKIP_CPU_SYNC | DMA_ATTR_WEAK_ORDERING) 164f3213d93SAlexander Duyck 165472148c3SAlexander Duyck enum ixgbe_tx_flags { 166472148c3SAlexander Duyck /* cmd_type flags */ 167472148c3SAlexander Duyck IXGBE_TX_FLAGS_HW_VLAN = 0x01, 168472148c3SAlexander Duyck IXGBE_TX_FLAGS_TSO = 0x02, 169472148c3SAlexander Duyck IXGBE_TX_FLAGS_TSTAMP = 0x04, 170472148c3SAlexander Duyck 171472148c3SAlexander Duyck /* olinfo flags */ 172472148c3SAlexander Duyck IXGBE_TX_FLAGS_CC = 0x08, 173472148c3SAlexander Duyck IXGBE_TX_FLAGS_IPV4 = 0x10, 174472148c3SAlexander Duyck IXGBE_TX_FLAGS_CSUM = 0x20, 175472148c3SAlexander Duyck 176472148c3SAlexander Duyck /* software defined flags */ 177472148c3SAlexander Duyck IXGBE_TX_FLAGS_SW_VLAN = 0x40, 178472148c3SAlexander Duyck IXGBE_TX_FLAGS_FCOE = 0x80, 179472148c3SAlexander Duyck }; 180472148c3SAlexander Duyck 181472148c3SAlexander Duyck /* VLAN info */ 182dee1ad47SJeff Kirsher #define IXGBE_TX_FLAGS_VLAN_MASK 0xffff0000 18366f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_VLAN_PRIO_MASK 0xe0000000 18466f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT 29 185dee1ad47SJeff Kirsher #define IXGBE_TX_FLAGS_VLAN_SHIFT 16 186dee1ad47SJeff Kirsher 187dee1ad47SJeff Kirsher #define IXGBE_MAX_VF_MC_ENTRIES 30 188dee1ad47SJeff Kirsher #define IXGBE_MAX_VF_FUNCTIONS 64 189dee1ad47SJeff Kirsher #define IXGBE_MAX_VFTA_ENTRIES 128 190dee1ad47SJeff Kirsher #define MAX_EMULATION_MAC_ADDRS 16 191dee1ad47SJeff Kirsher #define IXGBE_MAX_PF_MACVLANS 15 1921d9c0bfdSAlexander Duyck #define VMDQ_P(p) ((p) + adapter->ring_feature[RING_F_VMDQ].offset) 19383c61fa9SGreg Rose #define IXGBE_82599_VF_DEVICE_ID 0x10ED 19483c61fa9SGreg Rose #define IXGBE_X540_VF_DEVICE_ID 0x1515 195dee1ad47SJeff Kirsher 196dee1ad47SJeff Kirsher struct vf_data_storage { 197988d1307SMark Rustad struct pci_dev *vfdev; 198dee1ad47SJeff Kirsher unsigned char vf_mac_addresses[ETH_ALEN]; 199dee1ad47SJeff Kirsher u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES]; 200dee1ad47SJeff Kirsher u16 num_vf_mc_hashes; 201dee1ad47SJeff Kirsher bool clear_to_send; 202dee1ad47SJeff Kirsher bool pf_set_mac; 203dee1ad47SJeff Kirsher u16 pf_vlan; /* When set, guest VLAN config not allowed. */ 204dee1ad47SJeff Kirsher u16 pf_qos; 205dee1ad47SJeff Kirsher u16 tx_rate; 206de4c7f65SGreg Rose u8 spoofchk_enabled; 207e65ce0d3SVlad Zolotarov bool rss_query_enabled; 20854011e4dSHiroshi Shimamoto u8 trusted; 2098443c1a4SHiroshi Shimamoto int xcast_mode; 210374c65d6SAlexander Duyck unsigned int vf_api; 211dee1ad47SJeff Kirsher }; 212dee1ad47SJeff Kirsher 2138443c1a4SHiroshi Shimamoto enum ixgbevf_xcast_modes { 2148443c1a4SHiroshi Shimamoto IXGBEVF_XCAST_MODE_NONE = 0, 2158443c1a4SHiroshi Shimamoto IXGBEVF_XCAST_MODE_MULTI, 2168443c1a4SHiroshi Shimamoto IXGBEVF_XCAST_MODE_ALLMULTI, 21707eea570SDon Skidmore IXGBEVF_XCAST_MODE_PROMISC, 2188443c1a4SHiroshi Shimamoto }; 2198443c1a4SHiroshi Shimamoto 220dee1ad47SJeff Kirsher struct vf_macvlans { 221dee1ad47SJeff Kirsher struct list_head l; 222dee1ad47SJeff Kirsher int vf; 223dee1ad47SJeff Kirsher bool free; 224dee1ad47SJeff Kirsher bool is_macvlan; 225dee1ad47SJeff Kirsher u8 vf_macvlan[ETH_ALEN]; 226dee1ad47SJeff Kirsher }; 227dee1ad47SJeff Kirsher 228dee1ad47SJeff Kirsher #define IXGBE_MAX_TXD_PWR 14 229b4f47a48SJacob Keller #define IXGBE_MAX_DATA_PER_TXD (1u << IXGBE_MAX_TXD_PWR) 230dee1ad47SJeff Kirsher 231dee1ad47SJeff Kirsher /* Tx Descriptors needed, worst case */ 232dee1ad47SJeff Kirsher #define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD) 233990a3158SAlexander Duyck #define DESC_NEEDED (MAX_SKB_FRAGS + 4) 234dee1ad47SJeff Kirsher 235dee1ad47SJeff Kirsher /* wrapper around a pointer to a socket buffer, 236dee1ad47SJeff Kirsher * so a DMA handle can be stored along with the buffer */ 237dee1ad47SJeff Kirsher struct ixgbe_tx_buffer { 238d3d00239SAlexander Duyck union ixgbe_adv_tx_desc *next_to_watch; 239dee1ad47SJeff Kirsher unsigned long time_stamp; 24033fdc82fSJohn Fastabend union { 241d3d00239SAlexander Duyck struct sk_buff *skb; 24233fdc82fSJohn Fastabend /* XDP uses address ptr on irq_clean */ 24333fdc82fSJohn Fastabend void *data; 24433fdc82fSJohn Fastabend }; 245fd0db0edSAlexander Duyck unsigned int bytecount; 246fd0db0edSAlexander Duyck unsigned short gso_segs; 247244e27adSAlexander Duyck __be16 protocol; 248729739b7SAlexander Duyck DEFINE_DMA_UNMAP_ADDR(dma); 249729739b7SAlexander Duyck DEFINE_DMA_UNMAP_LEN(len); 250fd0db0edSAlexander Duyck u32 tx_flags; 251dee1ad47SJeff Kirsher }; 252dee1ad47SJeff Kirsher 253dee1ad47SJeff Kirsher struct ixgbe_rx_buffer { 254dee1ad47SJeff Kirsher struct sk_buff *skb; 255dee1ad47SJeff Kirsher dma_addr_t dma; 256dee1ad47SJeff Kirsher struct page *page; 2571b56cf49SAlexander Duyck #if (BITS_PER_LONG > 32) || (PAGE_SIZE >= 65536) 2581b56cf49SAlexander Duyck __u32 page_offset; 2591b56cf49SAlexander Duyck #else 2601b56cf49SAlexander Duyck __u16 page_offset; 2611b56cf49SAlexander Duyck #endif 2621b56cf49SAlexander Duyck __u16 pagecnt_bias; 263dee1ad47SJeff Kirsher }; 264dee1ad47SJeff Kirsher 265dee1ad47SJeff Kirsher struct ixgbe_queue_stats { 266dee1ad47SJeff Kirsher u64 packets; 267dee1ad47SJeff Kirsher u64 bytes; 268dee1ad47SJeff Kirsher }; 269dee1ad47SJeff Kirsher 270dee1ad47SJeff Kirsher struct ixgbe_tx_queue_stats { 271dee1ad47SJeff Kirsher u64 restart_queue; 272dee1ad47SJeff Kirsher u64 tx_busy; 273dee1ad47SJeff Kirsher u64 tx_done_old; 274dee1ad47SJeff Kirsher }; 275dee1ad47SJeff Kirsher 276dee1ad47SJeff Kirsher struct ixgbe_rx_queue_stats { 277dee1ad47SJeff Kirsher u64 rsc_count; 278dee1ad47SJeff Kirsher u64 rsc_flush; 279dee1ad47SJeff Kirsher u64 non_eop_descs; 28086e23494SJesper Dangaard Brouer u64 alloc_rx_page; 281dee1ad47SJeff Kirsher u64 alloc_rx_page_failed; 282dee1ad47SJeff Kirsher u64 alloc_rx_buff_failed; 2838a0da21bSAlexander Duyck u64 csum_err; 284dee1ad47SJeff Kirsher }; 285dee1ad47SJeff Kirsher 286a9763f3cSMark Rustad #define IXGBE_TS_HDR_LEN 8 287a9763f3cSMark Rustad 288f800326dSAlexander Duyck enum ixgbe_ring_state_t { 2894f4542bfSAlexander Duyck __IXGBE_RX_3K_BUFFER, 2902de6aa3aSAlexander Duyck __IXGBE_RX_BUILD_SKB_ENABLED, 2914f4542bfSAlexander Duyck __IXGBE_RX_RSC_ENABLED, 2924f4542bfSAlexander Duyck __IXGBE_RX_CSUM_UDP_ZERO_ERR, 2934f4542bfSAlexander Duyck __IXGBE_RX_FCOE, 294dee1ad47SJeff Kirsher __IXGBE_TX_FDIR_INIT_DONE, 295fd786b7bSAlexander Duyck __IXGBE_TX_XPS_INIT_DONE, 296dee1ad47SJeff Kirsher __IXGBE_TX_DETECT_HANG, 297dee1ad47SJeff Kirsher __IXGBE_HANG_CHECK_ARMED, 29833fdc82fSJohn Fastabend __IXGBE_TX_XDP_RING, 299dee1ad47SJeff Kirsher }; 300dee1ad47SJeff Kirsher 3012de6aa3aSAlexander Duyck #define ring_uses_build_skb(ring) \ 3022de6aa3aSAlexander Duyck test_bit(__IXGBE_RX_BUILD_SKB_ENABLED, &(ring)->state) 3032de6aa3aSAlexander Duyck 3042a47fa45SJohn Fastabend struct ixgbe_fwd_adapter { 3052a47fa45SJohn Fastabend unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)]; 3062a47fa45SJohn Fastabend struct net_device *netdev; 3072a47fa45SJohn Fastabend struct ixgbe_adapter *real_adapter; 3082a47fa45SJohn Fastabend unsigned int tx_base_queue; 3092a47fa45SJohn Fastabend unsigned int rx_base_queue; 3102a47fa45SJohn Fastabend int pool; 3112a47fa45SJohn Fastabend }; 3122a47fa45SJohn Fastabend 313dee1ad47SJeff Kirsher #define check_for_tx_hang(ring) \ 314dee1ad47SJeff Kirsher test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state) 315dee1ad47SJeff Kirsher #define set_check_for_tx_hang(ring) \ 316dee1ad47SJeff Kirsher set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state) 317dee1ad47SJeff Kirsher #define clear_check_for_tx_hang(ring) \ 318dee1ad47SJeff Kirsher clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state) 319dee1ad47SJeff Kirsher #define ring_is_rsc_enabled(ring) \ 320dee1ad47SJeff Kirsher test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state) 321dee1ad47SJeff Kirsher #define set_ring_rsc_enabled(ring) \ 322dee1ad47SJeff Kirsher set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state) 323dee1ad47SJeff Kirsher #define clear_ring_rsc_enabled(ring) \ 324dee1ad47SJeff Kirsher clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state) 32533fdc82fSJohn Fastabend #define ring_is_xdp(ring) \ 32633fdc82fSJohn Fastabend test_bit(__IXGBE_TX_XDP_RING, &(ring)->state) 32733fdc82fSJohn Fastabend #define set_ring_xdp(ring) \ 32833fdc82fSJohn Fastabend set_bit(__IXGBE_TX_XDP_RING, &(ring)->state) 32933fdc82fSJohn Fastabend #define clear_ring_xdp(ring) \ 33033fdc82fSJohn Fastabend clear_bit(__IXGBE_TX_XDP_RING, &(ring)->state) 331dee1ad47SJeff Kirsher struct ixgbe_ring { 332efe3d3c8SAlexander Duyck struct ixgbe_ring *next; /* pointer to next ring in q_vector */ 333d3ee4294SAlexander Duyck struct ixgbe_q_vector *q_vector; /* backpointer to host q_vector */ 334dee1ad47SJeff Kirsher struct net_device *netdev; /* netdev ring belongs to */ 33592470808SJohn Fastabend struct bpf_prog *xdp_prog; 336d3ee4294SAlexander Duyck struct device *dev; /* device for DMA mapping */ 337d3ee4294SAlexander Duyck void *desc; /* descriptor ring memory */ 338dee1ad47SJeff Kirsher union { 339dee1ad47SJeff Kirsher struct ixgbe_tx_buffer *tx_buffer_info; 340dee1ad47SJeff Kirsher struct ixgbe_rx_buffer *rx_buffer_info; 341dee1ad47SJeff Kirsher }; 342dee1ad47SJeff Kirsher unsigned long state; 343dee1ad47SJeff Kirsher u8 __iomem *tail; 344d3ee4294SAlexander Duyck dma_addr_t dma; /* phys. address of descriptor ring */ 345d3ee4294SAlexander Duyck unsigned int size; /* length in bytes */ 346dee1ad47SJeff Kirsher 347dee1ad47SJeff Kirsher u16 count; /* amount of descriptors */ 348dee1ad47SJeff Kirsher 349dee1ad47SJeff Kirsher u8 queue_index; /* needed for multiqueue queue management */ 350dee1ad47SJeff Kirsher u8 reg_idx; /* holds the special value that gets 351dee1ad47SJeff Kirsher * the hardware register offset 352dee1ad47SJeff Kirsher * associated with this ring, which is 353dee1ad47SJeff Kirsher * different for DCB and RSS modes 354dee1ad47SJeff Kirsher */ 355d3ee4294SAlexander Duyck u16 next_to_use; 356d3ee4294SAlexander Duyck u16 next_to_clean; 357d3ee4294SAlexander Duyck 358a9763f3cSMark Rustad unsigned long last_rx_timestamp; 359a9763f3cSMark Rustad 360f800326dSAlexander Duyck union { 361d3ee4294SAlexander Duyck u16 next_to_alloc; 362f800326dSAlexander Duyck struct { 363dee1ad47SJeff Kirsher u8 atr_sample_rate; 364dee1ad47SJeff Kirsher u8 atr_count; 365f800326dSAlexander Duyck }; 366f800326dSAlexander Duyck }; 367dee1ad47SJeff Kirsher 368dee1ad47SJeff Kirsher u8 dcb_tc; 369dee1ad47SJeff Kirsher struct ixgbe_queue_stats stats; 370dee1ad47SJeff Kirsher struct u64_stats_sync syncp; 371dee1ad47SJeff Kirsher union { 372dee1ad47SJeff Kirsher struct ixgbe_tx_queue_stats tx_stats; 373dee1ad47SJeff Kirsher struct ixgbe_rx_queue_stats rx_stats; 374dee1ad47SJeff Kirsher }; 37599ffc5adSJesper Dangaard Brouer struct xdp_rxq_info xdp_rxq; 376dee1ad47SJeff Kirsher } ____cacheline_internodealigned_in_smp; 377dee1ad47SJeff Kirsher 378dee1ad47SJeff Kirsher enum ixgbe_ring_f_enum { 379dee1ad47SJeff Kirsher RING_F_NONE = 0, 380dee1ad47SJeff Kirsher RING_F_VMDQ, /* SR-IOV uses the same ring feature */ 381dee1ad47SJeff Kirsher RING_F_RSS, 382dee1ad47SJeff Kirsher RING_F_FDIR, 383dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE 384dee1ad47SJeff Kirsher RING_F_FCOE, 385dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */ 386dee1ad47SJeff Kirsher 387dee1ad47SJeff Kirsher RING_F_ARRAY_SIZE /* must be last in enum set */ 388dee1ad47SJeff Kirsher }; 389dee1ad47SJeff Kirsher 390dee1ad47SJeff Kirsher #define IXGBE_MAX_RSS_INDICES 16 391e9ee3238SEmil Tantilov #define IXGBE_MAX_RSS_INDICES_X550 63 392dee1ad47SJeff Kirsher #define IXGBE_MAX_VMDQ_INDICES 64 393d3cb9869SAlexander Duyck #define IXGBE_MAX_FDIR_INDICES 63 /* based on q_vector limit */ 394dee1ad47SJeff Kirsher #define IXGBE_MAX_FCOE_INDICES 8 395d3cb9869SAlexander Duyck #define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1) 396d3cb9869SAlexander Duyck #define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1) 39733fdc82fSJohn Fastabend #define MAX_XDP_QUEUES (IXGBE_MAX_FDIR_INDICES + 1) 3982a47fa45SJohn Fastabend #define IXGBE_MAX_L2A_QUEUES 4 3992a47fa45SJohn Fastabend #define IXGBE_BAD_L2A_QUEUE 3 4004e039c16SAlexander Duyck #define IXGBE_MAX_MACVLANS 63 4012a47fa45SJohn Fastabend 402dee1ad47SJeff Kirsher struct ixgbe_ring_feature { 403c087663eSAlexander Duyck u16 limit; /* upper limit on feature indices */ 404c087663eSAlexander Duyck u16 indices; /* current value of indices */ 405e4b317e9SAlexander Duyck u16 mask; /* Mask used for feature to ring mapping */ 406e4b317e9SAlexander Duyck u16 offset; /* offset to start of feature */ 407dee1ad47SJeff Kirsher } ____cacheline_internodealigned_in_smp; 408dee1ad47SJeff Kirsher 40973079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_8Q_MASK 0x78 41073079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_4Q_MASK 0x7C 41173079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_2Q_MASK 0x7E 41273079ea0SAlexander Duyck 413f800326dSAlexander Duyck /* 414f800326dSAlexander Duyck * FCoE requires that all Rx buffers be over 2200 bytes in length. Since 415f800326dSAlexander Duyck * this is twice the size of a half page we need to double the page order 416f800326dSAlexander Duyck * for FCoE enabled Rx queues. 417f800326dSAlexander Duyck */ 41809816fbeSAlexander Duyck static inline unsigned int ixgbe_rx_bufsz(struct ixgbe_ring *ring) 41909816fbeSAlexander Duyck { 4204f4542bfSAlexander Duyck if (test_bit(__IXGBE_RX_3K_BUFFER, &ring->state)) 4214f4542bfSAlexander Duyck return IXGBE_RXBUFFER_3K; 4222de6aa3aSAlexander Duyck #if (PAGE_SIZE < 8192) 4232de6aa3aSAlexander Duyck if (ring_uses_build_skb(ring)) 424541ea69aSAlexander Duyck return IXGBE_MAX_2K_FRAME_BUILD_SKB; 4252de6aa3aSAlexander Duyck #endif 42609816fbeSAlexander Duyck return IXGBE_RXBUFFER_2K; 42709816fbeSAlexander Duyck } 42809816fbeSAlexander Duyck 429f800326dSAlexander Duyck static inline unsigned int ixgbe_rx_pg_order(struct ixgbe_ring *ring) 430f800326dSAlexander Duyck { 4314f4542bfSAlexander Duyck #if (PAGE_SIZE < 8192) 4324f4542bfSAlexander Duyck if (test_bit(__IXGBE_RX_3K_BUFFER, &ring->state)) 4334f4542bfSAlexander Duyck return 1; 434f800326dSAlexander Duyck #endif 43509816fbeSAlexander Duyck return 0; 43609816fbeSAlexander Duyck } 437f800326dSAlexander Duyck #define ixgbe_rx_pg_size(_ring) (PAGE_SIZE << ixgbe_rx_pg_order(_ring)) 438f800326dSAlexander Duyck 439b4ded832SAlexander Duyck #define IXGBE_ITR_ADAPTIVE_MIN_INC 2 440b4ded832SAlexander Duyck #define IXGBE_ITR_ADAPTIVE_MIN_USECS 10 441b4ded832SAlexander Duyck #define IXGBE_ITR_ADAPTIVE_MAX_USECS 126 442b4ded832SAlexander Duyck #define IXGBE_ITR_ADAPTIVE_LATENCY 0x80 443b4ded832SAlexander Duyck #define IXGBE_ITR_ADAPTIVE_BULK 0x00 444b4ded832SAlexander Duyck 445dee1ad47SJeff Kirsher struct ixgbe_ring_container { 446efe3d3c8SAlexander Duyck struct ixgbe_ring *ring; /* pointer to linked list of rings */ 447b4ded832SAlexander Duyck unsigned long next_update; /* jiffies value of last update */ 448dee1ad47SJeff Kirsher unsigned int total_bytes; /* total bytes processed this int */ 449dee1ad47SJeff Kirsher unsigned int total_packets; /* total packets processed this int */ 450dee1ad47SJeff Kirsher u16 work_limit; /* total work allowed per interrupt */ 451dee1ad47SJeff Kirsher u8 count; /* total number of rings in vector */ 452dee1ad47SJeff Kirsher u8 itr; /* current ITR setting for ring */ 453dee1ad47SJeff Kirsher }; 454dee1ad47SJeff Kirsher 455a557928eSAlexander Duyck /* iterator for handling rings in ring container */ 456a557928eSAlexander Duyck #define ixgbe_for_each_ring(pos, head) \ 457a557928eSAlexander Duyck for (pos = (head).ring; pos != NULL; pos = pos->next) 458a557928eSAlexander Duyck 459dee1ad47SJeff Kirsher #define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \ 460dee1ad47SJeff Kirsher ? 8 : 1) 461dee1ad47SJeff Kirsher #define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS 462dee1ad47SJeff Kirsher 46349c7ffbeSAlexander Duyck /* MAX_Q_VECTORS of these are allocated, 464dee1ad47SJeff Kirsher * but we only use one per queue-specific vector. 465dee1ad47SJeff Kirsher */ 466dee1ad47SJeff Kirsher struct ixgbe_q_vector { 467dee1ad47SJeff Kirsher struct ixgbe_adapter *adapter; 468dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCA 469dee1ad47SJeff Kirsher int cpu; /* CPU for DCA */ 470dee1ad47SJeff Kirsher #endif 471d5bf4f67SEmil Tantilov u16 v_idx; /* index of q_vector within array, also used for 472d5bf4f67SEmil Tantilov * finding the bit in EICR and friends that 473d5bf4f67SEmil Tantilov * represents the vector for this ring */ 474d5bf4f67SEmil Tantilov u16 itr; /* Interrupt throttle rate written to EITR */ 475dee1ad47SJeff Kirsher struct ixgbe_ring_container rx, tx; 476d5bf4f67SEmil Tantilov 477d5bf4f67SEmil Tantilov struct napi_struct napi; 478de88eeebSAlexander Duyck cpumask_t affinity_mask; 479de88eeebSAlexander Duyck int numa_node; 480de88eeebSAlexander Duyck struct rcu_head rcu; /* to avoid race with update stats on free */ 481dee1ad47SJeff Kirsher char name[IFNAMSIZ + 9]; 482de88eeebSAlexander Duyck 483de88eeebSAlexander Duyck /* for dynamic allocation of rings associated with this q_vector */ 484de88eeebSAlexander Duyck struct ixgbe_ring ring[0] ____cacheline_internodealigned_in_smp; 485dee1ad47SJeff Kirsher }; 486adc81090SAlexander Duyck 4873ca8bc6dSDon Skidmore #ifdef CONFIG_IXGBE_HWMON 4883ca8bc6dSDon Skidmore 4893ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_LOC 0 4903ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_TEMP 1 4913ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_CAUTION 2 4923ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_MAX 3 4933ca8bc6dSDon Skidmore 4943ca8bc6dSDon Skidmore struct hwmon_attr { 4953ca8bc6dSDon Skidmore struct device_attribute dev_attr; 4963ca8bc6dSDon Skidmore struct ixgbe_hw *hw; 4973ca8bc6dSDon Skidmore struct ixgbe_thermal_diode_data *sensor; 4983ca8bc6dSDon Skidmore char name[12]; 4993ca8bc6dSDon Skidmore }; 5003ca8bc6dSDon Skidmore 5013ca8bc6dSDon Skidmore struct hwmon_buff { 50203b77d81SGuenter Roeck struct attribute_group group; 50303b77d81SGuenter Roeck const struct attribute_group *groups[2]; 50403b77d81SGuenter Roeck struct attribute *attrs[IXGBE_MAX_SENSORS * 4 + 1]; 50503b77d81SGuenter Roeck struct hwmon_attr hwmon_list[IXGBE_MAX_SENSORS * 4]; 5063ca8bc6dSDon Skidmore unsigned int n_hwmon; 5073ca8bc6dSDon Skidmore }; 5083ca8bc6dSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */ 509dee1ad47SJeff Kirsher 510d5bf4f67SEmil Tantilov /* 511d5bf4f67SEmil Tantilov * microsecond values for various ITR rates shifted by 2 to fit itr register 512d5bf4f67SEmil Tantilov * with the first 3 bits reserved 0 513dee1ad47SJeff Kirsher */ 514d5bf4f67SEmil Tantilov #define IXGBE_MIN_RSC_ITR 24 515d5bf4f67SEmil Tantilov #define IXGBE_100K_ITR 40 516d5bf4f67SEmil Tantilov #define IXGBE_20K_ITR 200 5178ac34f10SAlexander Duyck #define IXGBE_12K_ITR 336 518dee1ad47SJeff Kirsher 519f56e0cb1SAlexander Duyck /* ixgbe_test_staterr - tests bits in Rx descriptor status and error fields */ 520f56e0cb1SAlexander Duyck static inline __le32 ixgbe_test_staterr(union ixgbe_adv_rx_desc *rx_desc, 521f56e0cb1SAlexander Duyck const u32 stat_err_bits) 522f56e0cb1SAlexander Duyck { 523f56e0cb1SAlexander Duyck return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits); 524f56e0cb1SAlexander Duyck } 525f56e0cb1SAlexander Duyck 526dee1ad47SJeff Kirsher static inline u16 ixgbe_desc_unused(struct ixgbe_ring *ring) 527dee1ad47SJeff Kirsher { 528dee1ad47SJeff Kirsher u16 ntc = ring->next_to_clean; 529dee1ad47SJeff Kirsher u16 ntu = ring->next_to_use; 530dee1ad47SJeff Kirsher 531dee1ad47SJeff Kirsher return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1; 532dee1ad47SJeff Kirsher } 533dee1ad47SJeff Kirsher 534e4f74028SAlexander Duyck #define IXGBE_RX_DESC(R, i) \ 535dee1ad47SJeff Kirsher (&(((union ixgbe_adv_rx_desc *)((R)->desc))[i])) 536e4f74028SAlexander Duyck #define IXGBE_TX_DESC(R, i) \ 537dee1ad47SJeff Kirsher (&(((union ixgbe_adv_tx_desc *)((R)->desc))[i])) 538e4f74028SAlexander Duyck #define IXGBE_TX_CTXTDESC(R, i) \ 539dee1ad47SJeff Kirsher (&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i])) 540dee1ad47SJeff Kirsher 541c88887e0SAlexander Duyck #define IXGBE_MAX_JUMBO_FRAME_SIZE 9728 /* Maximum Supported Size 9.5KB */ 542dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE 543dee1ad47SJeff Kirsher /* Use 3K as the baby jumbo frame size for FCoE */ 544dee1ad47SJeff Kirsher #define IXGBE_FCOE_JUMBO_FRAME_SIZE 3072 545dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */ 546dee1ad47SJeff Kirsher 547dee1ad47SJeff Kirsher #define OTHER_VECTOR 1 548dee1ad47SJeff Kirsher #define NON_Q_VECTORS (OTHER_VECTOR) 549dee1ad47SJeff Kirsher 550dee1ad47SJeff Kirsher #define MAX_MSIX_VECTORS_82599 64 55149c7ffbeSAlexander Duyck #define MAX_Q_VECTORS_82599 64 552dee1ad47SJeff Kirsher #define MAX_MSIX_VECTORS_82598 18 55349c7ffbeSAlexander Duyck #define MAX_Q_VECTORS_82598 16 554dee1ad47SJeff Kirsher 5555d7daa35SJacob Keller struct ixgbe_mac_addr { 5565d7daa35SJacob Keller u8 addr[ETH_ALEN]; 557c9f53e63SAlexander Duyck u16 pool; 5585d7daa35SJacob Keller u16 state; /* bitmask */ 5595d7daa35SJacob Keller }; 560c9f53e63SAlexander Duyck 5615d7daa35SJacob Keller #define IXGBE_MAC_STATE_DEFAULT 0x1 5625d7daa35SJacob Keller #define IXGBE_MAC_STATE_MODIFIED 0x2 5635d7daa35SJacob Keller #define IXGBE_MAC_STATE_IN_USE 0x4 5645d7daa35SJacob Keller 56549c7ffbeSAlexander Duyck #define MAX_Q_VECTORS MAX_Q_VECTORS_82599 566dee1ad47SJeff Kirsher #define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599 567dee1ad47SJeff Kirsher 5688f15486dSAlexander Duyck #define MIN_MSIX_Q_VECTORS 1 569dee1ad47SJeff Kirsher #define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS) 570dee1ad47SJeff Kirsher 57146646e61SAlexander Duyck /* default to trying for four seconds */ 57246646e61SAlexander Duyck #define IXGBE_TRY_LINK_TIMEOUT (4 * HZ) 57358e7cd24SMark Rustad #define IXGBE_SFP_POLL_JIFFIES (2 * HZ) /* SFP poll every 2 seconds */ 57446646e61SAlexander Duyck 575dee1ad47SJeff Kirsher /* board specific private data structure */ 576dee1ad47SJeff Kirsher struct ixgbe_adapter { 57746646e61SAlexander Duyck unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)]; 57846646e61SAlexander Duyck /* OS defined structs */ 57946646e61SAlexander Duyck struct net_device *netdev; 58092470808SJohn Fastabend struct bpf_prog *xdp_prog; 58146646e61SAlexander Duyck struct pci_dev *pdev; 58246646e61SAlexander Duyck 583dee1ad47SJeff Kirsher unsigned long state; 584dee1ad47SJeff Kirsher 585dee1ad47SJeff Kirsher /* Some features need tri-state capability, 586dee1ad47SJeff Kirsher * thus the additional *_CAPABLE flags. 587dee1ad47SJeff Kirsher */ 588dee1ad47SJeff Kirsher u32 flags; 589b4f47a48SJacob Keller #define IXGBE_FLAG_MSI_ENABLED BIT(1) 590b4f47a48SJacob Keller #define IXGBE_FLAG_MSIX_ENABLED BIT(3) 591b4f47a48SJacob Keller #define IXGBE_FLAG_RX_1BUF_CAPABLE BIT(4) 592b4f47a48SJacob Keller #define IXGBE_FLAG_RX_PS_CAPABLE BIT(5) 593b4f47a48SJacob Keller #define IXGBE_FLAG_RX_PS_ENABLED BIT(6) 594b4f47a48SJacob Keller #define IXGBE_FLAG_DCA_ENABLED BIT(8) 595b4f47a48SJacob Keller #define IXGBE_FLAG_DCA_CAPABLE BIT(9) 596b4f47a48SJacob Keller #define IXGBE_FLAG_IMIR_ENABLED BIT(10) 597b4f47a48SJacob Keller #define IXGBE_FLAG_MQ_CAPABLE BIT(11) 598b4f47a48SJacob Keller #define IXGBE_FLAG_DCB_ENABLED BIT(12) 599b4f47a48SJacob Keller #define IXGBE_FLAG_VMDQ_CAPABLE BIT(13) 600b4f47a48SJacob Keller #define IXGBE_FLAG_VMDQ_ENABLED BIT(14) 601b4f47a48SJacob Keller #define IXGBE_FLAG_FAN_FAIL_CAPABLE BIT(15) 602b4f47a48SJacob Keller #define IXGBE_FLAG_NEED_LINK_UPDATE BIT(16) 603b4f47a48SJacob Keller #define IXGBE_FLAG_NEED_LINK_CONFIG BIT(17) 604b4f47a48SJacob Keller #define IXGBE_FLAG_FDIR_HASH_CAPABLE BIT(18) 605b4f47a48SJacob Keller #define IXGBE_FLAG_FDIR_PERFECT_CAPABLE BIT(19) 606b4f47a48SJacob Keller #define IXGBE_FLAG_FCOE_CAPABLE BIT(20) 607b4f47a48SJacob Keller #define IXGBE_FLAG_FCOE_ENABLED BIT(21) 608b4f47a48SJacob Keller #define IXGBE_FLAG_SRIOV_CAPABLE BIT(22) 609b4f47a48SJacob Keller #define IXGBE_FLAG_SRIOV_ENABLED BIT(23) 61067359c3cSMark Rustad #define IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE BIT(24) 611a9763f3cSMark Rustad #define IXGBE_FLAG_RX_HWTSTAMP_ENABLED BIT(25) 612a9763f3cSMark Rustad #define IXGBE_FLAG_RX_HWTSTAMP_IN_REGISTER BIT(26) 6138829009dSUsha Ketineni #define IXGBE_FLAG_DCB_CAPABLE BIT(27) 614a21d0822SEmil Tantilov #define IXGBE_FLAG_GENEVE_OFFLOAD_CAPABLE BIT(28) 615dee1ad47SJeff Kirsher 616dee1ad47SJeff Kirsher u32 flags2; 617b4f47a48SJacob Keller #define IXGBE_FLAG2_RSC_CAPABLE BIT(0) 618b4f47a48SJacob Keller #define IXGBE_FLAG2_RSC_ENABLED BIT(1) 619b4f47a48SJacob Keller #define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE BIT(2) 620b4f47a48SJacob Keller #define IXGBE_FLAG2_TEMP_SENSOR_EVENT BIT(3) 621b4f47a48SJacob Keller #define IXGBE_FLAG2_SEARCH_FOR_SFP BIT(4) 622b4f47a48SJacob Keller #define IXGBE_FLAG2_SFP_NEEDS_RESET BIT(5) 623b4f47a48SJacob Keller #define IXGBE_FLAG2_FDIR_REQUIRES_REINIT BIT(7) 624b4f47a48SJacob Keller #define IXGBE_FLAG2_RSS_FIELD_IPV4_UDP BIT(8) 625b4f47a48SJacob Keller #define IXGBE_FLAG2_RSS_FIELD_IPV6_UDP BIT(9) 626b4f47a48SJacob Keller #define IXGBE_FLAG2_PTP_PPS_ENABLED BIT(10) 627b4f47a48SJacob Keller #define IXGBE_FLAG2_PHY_INTERRUPT BIT(11) 628a21d0822SEmil Tantilov #define IXGBE_FLAG2_UDP_TUN_REREG_NEEDED BIT(12) 62916369564SAlexander Duyck #define IXGBE_FLAG2_VLAN_PROMISC BIT(13) 630b3eb4e18SMark Rustad #define IXGBE_FLAG2_EEE_CAPABLE BIT(14) 631b3eb4e18SMark Rustad #define IXGBE_FLAG2_EEE_ENABLED BIT(15) 6322de6aa3aSAlexander Duyck #define IXGBE_FLAG2_RX_LEGACY BIT(16) 63346646e61SAlexander Duyck 63446646e61SAlexander Duyck /* Tx fast path data */ 63546646e61SAlexander Duyck int num_tx_queues; 63646646e61SAlexander Duyck u16 tx_itr_setting; 63746646e61SAlexander Duyck u16 tx_work_limit; 63846646e61SAlexander Duyck 63946646e61SAlexander Duyck /* Rx fast path data */ 64046646e61SAlexander Duyck int num_rx_queues; 64146646e61SAlexander Duyck u16 rx_itr_setting; 64246646e61SAlexander Duyck 6439f12df90SAlexander Duyck /* Port number used to identify VXLAN traffic */ 6449f12df90SAlexander Duyck __be16 vxlan_port; 645a21d0822SEmil Tantilov __be16 geneve_port; 6469f12df90SAlexander Duyck 64733fdc82fSJohn Fastabend /* XDP */ 64833fdc82fSJohn Fastabend int num_xdp_queues; 64933fdc82fSJohn Fastabend struct ixgbe_ring *xdp_ring[MAX_XDP_QUEUES]; 65033fdc82fSJohn Fastabend 65146646e61SAlexander Duyck /* TX */ 65246646e61SAlexander Duyck struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp; 65346646e61SAlexander Duyck 65446646e61SAlexander Duyck u64 restart_queue; 65546646e61SAlexander Duyck u64 lsc_int; 65646646e61SAlexander Duyck u32 tx_timeout_count; 65746646e61SAlexander Duyck 65846646e61SAlexander Duyck /* RX */ 65946646e61SAlexander Duyck struct ixgbe_ring *rx_ring[MAX_RX_QUEUES]; 66046646e61SAlexander Duyck int num_rx_pools; /* == num_rx_queues in 82598 */ 66146646e61SAlexander Duyck int num_rx_queues_per_pool; /* 1 if 82598, can be many if 82599 */ 66246646e61SAlexander Duyck u64 hw_csum_rx_error; 66346646e61SAlexander Duyck u64 hw_rx_no_dma_resources; 66446646e61SAlexander Duyck u64 rsc_total_count; 66546646e61SAlexander Duyck u64 rsc_total_flush; 66646646e61SAlexander Duyck u64 non_eop_descs; 66786e23494SJesper Dangaard Brouer u32 alloc_rx_page; 66846646e61SAlexander Duyck u32 alloc_rx_page_failed; 66946646e61SAlexander Duyck u32 alloc_rx_buff_failed; 67046646e61SAlexander Duyck 67149c7ffbeSAlexander Duyck struct ixgbe_q_vector *q_vector[MAX_Q_VECTORS]; 672dee1ad47SJeff Kirsher 673dee1ad47SJeff Kirsher /* DCB parameters */ 674dee1ad47SJeff Kirsher struct ieee_pfc *ixgbe_ieee_pfc; 675dee1ad47SJeff Kirsher struct ieee_ets *ixgbe_ieee_ets; 676dee1ad47SJeff Kirsher struct ixgbe_dcb_config dcb_cfg; 677dee1ad47SJeff Kirsher struct ixgbe_dcb_config temp_dcb_cfg; 6780efbf12bSAlexander Duyck u8 hw_tcs; 679dee1ad47SJeff Kirsher u8 dcb_set_bitmap; 680dee1ad47SJeff Kirsher u8 dcbx_cap; 681dee1ad47SJeff Kirsher enum ixgbe_fc_mode last_lfc_mode; 682dee1ad47SJeff Kirsher 68349c7ffbeSAlexander Duyck int num_q_vectors; /* current number of q_vectors for device */ 68449c7ffbeSAlexander Duyck int max_q_vectors; /* true count of q_vectors for device */ 685dee1ad47SJeff Kirsher struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE]; 686dee1ad47SJeff Kirsher struct msix_entry *msix_entries; 687dee1ad47SJeff Kirsher 688dee1ad47SJeff Kirsher u32 test_icr; 689dee1ad47SJeff Kirsher struct ixgbe_ring test_tx_ring; 690dee1ad47SJeff Kirsher struct ixgbe_ring test_rx_ring; 691dee1ad47SJeff Kirsher 692dee1ad47SJeff Kirsher /* structs defined in ixgbe_hw.h */ 693dee1ad47SJeff Kirsher struct ixgbe_hw hw; 694dee1ad47SJeff Kirsher u16 msg_enable; 695dee1ad47SJeff Kirsher struct ixgbe_hw_stats stats; 696dee1ad47SJeff Kirsher 697dee1ad47SJeff Kirsher u64 tx_busy; 698dee1ad47SJeff Kirsher unsigned int tx_ring_count; 69933fdc82fSJohn Fastabend unsigned int xdp_ring_count; 700dee1ad47SJeff Kirsher unsigned int rx_ring_count; 701dee1ad47SJeff Kirsher 702dee1ad47SJeff Kirsher u32 link_speed; 703dee1ad47SJeff Kirsher bool link_up; 70458e7cd24SMark Rustad unsigned long sfp_poll_time; 705dee1ad47SJeff Kirsher unsigned long link_check_timeout; 706dee1ad47SJeff Kirsher 707dee1ad47SJeff Kirsher struct timer_list service_timer; 70846646e61SAlexander Duyck struct work_struct service_task; 70946646e61SAlexander Duyck 71046646e61SAlexander Duyck struct hlist_head fdir_filter_list; 71146646e61SAlexander Duyck unsigned long fdir_overflow; /* number of times ATR was backed off */ 71246646e61SAlexander Duyck union ixgbe_atr_input fdir_mask; 71346646e61SAlexander Duyck int fdir_filter_count; 714dee1ad47SJeff Kirsher u32 fdir_pballoc; 715dee1ad47SJeff Kirsher u32 atr_sample_rate; 716dee1ad47SJeff Kirsher spinlock_t fdir_perfect_lock; 71746646e61SAlexander Duyck 718dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE 719dee1ad47SJeff Kirsher struct ixgbe_fcoe fcoe; 720dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */ 7212a1a091cSMark Rustad u8 __iomem *io_addr; /* Mainly for iounmap use */ 722dee1ad47SJeff Kirsher u32 wol; 72346646e61SAlexander Duyck 724aa2bacb6SDon Skidmore u16 bridge_mode; 725aa2bacb6SDon Skidmore 72673834aecSPaul Greenwalt char eeprom_id[NVM_VER_SIZE]; 727c23f5b6bSEmil Tantilov u16 eeprom_cap; 728dee1ad47SJeff Kirsher 729dee1ad47SJeff Kirsher u32 interrupt_event; 73046646e61SAlexander Duyck u32 led_reg; 731dee1ad47SJeff Kirsher 7323a6a4edaSJacob Keller struct ptp_clock *ptp_clock; 7333a6a4edaSJacob Keller struct ptp_clock_info ptp_caps; 734891dc082SJacob Keller struct work_struct ptp_tx_work; 735891dc082SJacob Keller struct sk_buff *ptp_tx_skb; 73693501d48SJacob Keller struct hwtstamp_config tstamp_config; 737891dc082SJacob Keller unsigned long ptp_tx_start; 7383a6a4edaSJacob Keller unsigned long last_overflow_check; 7396cb562d6SJacob Keller unsigned long last_rx_ptp_check; 740eda183c2SJakub Kicinski unsigned long last_rx_timestamp; 7413a6a4edaSJacob Keller spinlock_t tmreg_lock; 742a9763f3cSMark Rustad struct cyclecounter hw_cc; 743a9763f3cSMark Rustad struct timecounter hw_tc; 7443a6a4edaSJacob Keller u32 base_incval; 745a9763f3cSMark Rustad u32 tx_hwtstamp_timeouts; 7464cc74c01SJacob Keller u32 tx_hwtstamp_skipped; 747a9763f3cSMark Rustad u32 rx_hwtstamp_cleared; 748a9763f3cSMark Rustad void (*ptp_setup_sdp)(struct ixgbe_adapter *); 7493a6a4edaSJacob Keller 750dee1ad47SJeff Kirsher /* SR-IOV */ 751dee1ad47SJeff Kirsher DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS); 752dee1ad47SJeff Kirsher unsigned int num_vfs; 753dee1ad47SJeff Kirsher struct vf_data_storage *vfinfo; 754dee1ad47SJeff Kirsher int vf_rate_link_speed; 755dee1ad47SJeff Kirsher struct vf_macvlans vf_mvs; 756dee1ad47SJeff Kirsher struct vf_macvlans *mv_list; 757dee1ad47SJeff Kirsher 75883c61fa9SGreg Rose u32 timer_event_accumulator; 75983c61fa9SGreg Rose u32 vferr_refcount; 7605d7daa35SJacob Keller struct ixgbe_mac_addr *mac_table; 7613ca8bc6dSDon Skidmore struct kobject *info_kobj; 7623ca8bc6dSDon Skidmore #ifdef CONFIG_IXGBE_HWMON 76303b77d81SGuenter Roeck struct hwmon_buff *ixgbe_hwmon_buff; 7643ca8bc6dSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */ 76500949167SCatherine Sullivan #ifdef CONFIG_DEBUG_FS 76600949167SCatherine Sullivan struct dentry *ixgbe_dbg_adapter; 76700949167SCatherine Sullivan #endif /*CONFIG_DEBUG_FS*/ 768107d3018SAlexander Duyck 769107d3018SAlexander Duyck u8 default_up; 7704e039c16SAlexander Duyck /* Bitmask indicating in use pools */ 7714e039c16SAlexander Duyck DECLARE_BITMAP(fwd_bitmask, IXGBE_MAX_MACVLANS + 1); 772dfaf891dSVlad Zolotarov 773b82b17d9SJohn Fastabend #define IXGBE_MAX_LINK_HANDLE 10 7741cdaaf54SAmritha Nambiar struct ixgbe_jump_table *jump_tables[IXGBE_MAX_LINK_HANDLE]; 775db956ae8SJohn Fastabend unsigned long tables; 776b82b17d9SJohn Fastabend 777dfaf891dSVlad Zolotarov /* maximum number of RETA entries among all devices supported by ixgbe 778dfaf891dSVlad Zolotarov * driver: currently it's x550 device in non-SRIOV mode 779dfaf891dSVlad Zolotarov */ 780dfaf891dSVlad Zolotarov #define IXGBE_MAX_RETA_ENTRIES 512 781dfaf891dSVlad Zolotarov u8 rss_indir_tbl[IXGBE_MAX_RETA_ENTRIES]; 782dfaf891dSVlad Zolotarov 783dfaf891dSVlad Zolotarov #define IXGBE_RSS_KEY_SIZE 40 /* size of RSS Hash Key in bytes */ 7843dfbfc7eSTony Nguyen u32 *rss_key; 785dee1ad47SJeff Kirsher }; 786dee1ad47SJeff Kirsher 7870f9b232bSDon Skidmore static inline u8 ixgbe_max_rss_indices(struct ixgbe_adapter *adapter) 7880f9b232bSDon Skidmore { 7890f9b232bSDon Skidmore switch (adapter->hw.mac.type) { 7900f9b232bSDon Skidmore case ixgbe_mac_82598EB: 7910f9b232bSDon Skidmore case ixgbe_mac_82599EB: 7920f9b232bSDon Skidmore case ixgbe_mac_X540: 7930f9b232bSDon Skidmore return IXGBE_MAX_RSS_INDICES; 7940f9b232bSDon Skidmore case ixgbe_mac_X550: 7950f9b232bSDon Skidmore case ixgbe_mac_X550EM_x: 79649425dfcSMark Rustad case ixgbe_mac_x550em_a: 7970f9b232bSDon Skidmore return IXGBE_MAX_RSS_INDICES_X550; 7980f9b232bSDon Skidmore default: 7990f9b232bSDon Skidmore return 0; 8000f9b232bSDon Skidmore } 8010f9b232bSDon Skidmore } 8020f9b232bSDon Skidmore 803dee1ad47SJeff Kirsher struct ixgbe_fdir_filter { 804dee1ad47SJeff Kirsher struct hlist_node fdir_node; 805dee1ad47SJeff Kirsher union ixgbe_atr_input filter; 806dee1ad47SJeff Kirsher u16 sw_idx; 8072a9ed5d1SSridhar Samudrala u64 action; 808dee1ad47SJeff Kirsher }; 809dee1ad47SJeff Kirsher 81070e5576cSDon Skidmore enum ixgbe_state_t { 811dee1ad47SJeff Kirsher __IXGBE_TESTING, 812dee1ad47SJeff Kirsher __IXGBE_RESETTING, 813dee1ad47SJeff Kirsher __IXGBE_DOWN, 81441c62843SMark Rustad __IXGBE_DISABLED, 81509f40aedSMark Rustad __IXGBE_REMOVING, 816dee1ad47SJeff Kirsher __IXGBE_SERVICE_SCHED, 81758cf663fSMark Rustad __IXGBE_SERVICE_INITED, 818dee1ad47SJeff Kirsher __IXGBE_IN_SFP_INIT, 8198fecf67cSJacob Keller __IXGBE_PTP_RUNNING, 820151b260cSJakub Kicinski __IXGBE_PTP_TX_IN_PROGRESS, 82157ca2a4fSEmil Tantilov __IXGBE_RESET_REQUESTED, 822dee1ad47SJeff Kirsher }; 823dee1ad47SJeff Kirsher 8244c1975d7SAlexander Duyck struct ixgbe_cb { 8254c1975d7SAlexander Duyck union { /* Union defining head/tail partner */ 8264c1975d7SAlexander Duyck struct sk_buff *head; 8274c1975d7SAlexander Duyck struct sk_buff *tail; 8284c1975d7SAlexander Duyck }; 829dee1ad47SJeff Kirsher dma_addr_t dma; 8304c1975d7SAlexander Duyck u16 append_cnt; 831f800326dSAlexander Duyck bool page_released; 832dee1ad47SJeff Kirsher }; 8334c1975d7SAlexander Duyck #define IXGBE_CB(skb) ((struct ixgbe_cb *)(skb)->cb) 834dee1ad47SJeff Kirsher 835dee1ad47SJeff Kirsher enum ixgbe_boards { 836dee1ad47SJeff Kirsher board_82598, 837dee1ad47SJeff Kirsher board_82599, 838dee1ad47SJeff Kirsher board_X540, 8396a14ee0cSDon Skidmore board_X550, 8406a14ee0cSDon Skidmore board_X550EM_x, 8418dc963e1SPaul Greenwalt board_x550em_x_fw, 84249425dfcSMark Rustad board_x550em_a, 843b3eb4e18SMark Rustad board_x550em_a_fw, 844dee1ad47SJeff Kirsher }; 845dee1ad47SJeff Kirsher 84637689010SMark Rustad extern const struct ixgbe_info ixgbe_82598_info; 84737689010SMark Rustad extern const struct ixgbe_info ixgbe_82599_info; 84837689010SMark Rustad extern const struct ixgbe_info ixgbe_X540_info; 84937689010SMark Rustad extern const struct ixgbe_info ixgbe_X550_info; 85037689010SMark Rustad extern const struct ixgbe_info ixgbe_X550EM_x_info; 8518dc963e1SPaul Greenwalt extern const struct ixgbe_info ixgbe_x550em_x_fw_info; 85249425dfcSMark Rustad extern const struct ixgbe_info ixgbe_x550em_a_info; 853b3eb4e18SMark Rustad extern const struct ixgbe_info ixgbe_x550em_a_fw_info; 854dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCB 8553f40c74cSStephen Hemminger extern const struct dcbnl_rtnl_ops ixgbe_dcbnl_ops; 856dee1ad47SJeff Kirsher #endif 857dee1ad47SJeff Kirsher 858dee1ad47SJeff Kirsher extern char ixgbe_driver_name[]; 859dee1ad47SJeff Kirsher extern const char ixgbe_driver_version[]; 8608af3c33fSJeff Kirsher #ifdef IXGBE_FCOE 861ea81875aSNeerav Parikh extern char ixgbe_default_device_descr[]; 8628af3c33fSJeff Kirsher #endif /* IXGBE_FCOE */ 863dee1ad47SJeff Kirsher 8646c211fe1SStefan Assmann int ixgbe_open(struct net_device *netdev); 8656c211fe1SStefan Assmann int ixgbe_close(struct net_device *netdev); 8665ccc921aSJoe Perches void ixgbe_up(struct ixgbe_adapter *adapter); 8675ccc921aSJoe Perches void ixgbe_down(struct ixgbe_adapter *adapter); 8685ccc921aSJoe Perches void ixgbe_reinit_locked(struct ixgbe_adapter *adapter); 8695ccc921aSJoe Perches void ixgbe_reset(struct ixgbe_adapter *adapter); 8705ccc921aSJoe Perches void ixgbe_set_ethtool_ops(struct net_device *netdev); 87192470808SJohn Fastabend int ixgbe_setup_rx_resources(struct ixgbe_adapter *, struct ixgbe_ring *); 8725ccc921aSJoe Perches int ixgbe_setup_tx_resources(struct ixgbe_ring *); 8735ccc921aSJoe Perches void ixgbe_free_rx_resources(struct ixgbe_ring *); 8745ccc921aSJoe Perches void ixgbe_free_tx_resources(struct ixgbe_ring *); 8755ccc921aSJoe Perches void ixgbe_configure_rx_ring(struct ixgbe_adapter *, struct ixgbe_ring *); 8765ccc921aSJoe Perches void ixgbe_configure_tx_ring(struct ixgbe_adapter *, struct ixgbe_ring *); 8775ccc921aSJoe Perches void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter, struct ixgbe_ring *); 8785ccc921aSJoe Perches void ixgbe_update_stats(struct ixgbe_adapter *adapter); 8795ccc921aSJoe Perches int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter); 880740234f0SEmil Tantilov bool ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id, 8818e2813f5SJacob Keller u16 subdevice_id); 8825d7daa35SJacob Keller #ifdef CONFIG_PCI_IOV 8835d7daa35SJacob Keller void ixgbe_full_sync_mac_table(struct ixgbe_adapter *adapter); 8845d7daa35SJacob Keller #endif 8855d7daa35SJacob Keller int ixgbe_add_mac_filter(struct ixgbe_adapter *adapter, 886c9f53e63SAlexander Duyck const u8 *addr, u16 queue); 8875d7daa35SJacob Keller int ixgbe_del_mac_filter(struct ixgbe_adapter *adapter, 888c9f53e63SAlexander Duyck const u8 *addr, u16 queue); 889e1d0a2afSAlexander Duyck void ixgbe_update_pf_promisc_vlvf(struct ixgbe_adapter *adapter, u32 vid); 8905ccc921aSJoe Perches void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter); 8915ccc921aSJoe Perches netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *, struct ixgbe_adapter *, 892dee1ad47SJeff Kirsher struct ixgbe_ring *); 8935ccc921aSJoe Perches void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *, 894dee1ad47SJeff Kirsher struct ixgbe_tx_buffer *); 8955ccc921aSJoe Perches void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16); 8965ccc921aSJoe Perches void ixgbe_write_eitr(struct ixgbe_q_vector *); 8975ccc921aSJoe Perches int ixgbe_poll(struct napi_struct *napi, int budget); 8985ccc921aSJoe Perches int ethtool_ioctl(struct ifreq *ifr); 8995ccc921aSJoe Perches s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw); 9005ccc921aSJoe Perches s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl); 9015ccc921aSJoe Perches s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl); 9025ccc921aSJoe Perches s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw, 903dee1ad47SJeff Kirsher union ixgbe_atr_hash_dword input, 904dee1ad47SJeff Kirsher union ixgbe_atr_hash_dword common, 905dee1ad47SJeff Kirsher u8 queue); 9065ccc921aSJoe Perches s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw, 907dee1ad47SJeff Kirsher union ixgbe_atr_input *input_mask); 9085ccc921aSJoe Perches s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw, 909dee1ad47SJeff Kirsher union ixgbe_atr_input *input, 910dee1ad47SJeff Kirsher u16 soft_id, u8 queue); 9115ccc921aSJoe Perches s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw, 912dee1ad47SJeff Kirsher union ixgbe_atr_input *input, 913dee1ad47SJeff Kirsher u16 soft_id); 9145ccc921aSJoe Perches void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input, 915dee1ad47SJeff Kirsher union ixgbe_atr_input *mask); 916b82b17d9SJohn Fastabend int ixgbe_update_ethtool_fdir_entry(struct ixgbe_adapter *adapter, 917b82b17d9SJohn Fastabend struct ixgbe_fdir_filter *input, 918b82b17d9SJohn Fastabend u16 sw_idx); 9195ccc921aSJoe Perches void ixgbe_set_rx_mode(struct net_device *netdev); 9208af3c33fSJeff Kirsher #ifdef CONFIG_IXGBE_DCB 9215ccc921aSJoe Perches void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter); 9228af3c33fSJeff Kirsher #endif 9235ccc921aSJoe Perches int ixgbe_setup_tc(struct net_device *dev, u8 tc); 9245ccc921aSJoe Perches void ixgbe_tx_ctxtdesc(struct ixgbe_ring *, u32, u32, u32, u32); 9255ccc921aSJoe Perches void ixgbe_do_reset(struct net_device *netdev); 9261210982bSDon Skidmore #ifdef CONFIG_IXGBE_HWMON 9275ccc921aSJoe Perches void ixgbe_sysfs_exit(struct ixgbe_adapter *adapter); 9285ccc921aSJoe Perches int ixgbe_sysfs_init(struct ixgbe_adapter *adapter); 9291210982bSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */ 930dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE 9315ccc921aSJoe Perches void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter); 9325ccc921aSJoe Perches int ixgbe_fso(struct ixgbe_ring *tx_ring, struct ixgbe_tx_buffer *first, 933244e27adSAlexander Duyck u8 *hdr_len); 9345ccc921aSJoe Perches int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter, 9355ccc921aSJoe Perches union ixgbe_adv_rx_desc *rx_desc, struct sk_buff *skb); 9365ccc921aSJoe Perches int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid, 937dee1ad47SJeff Kirsher struct scatterlist *sgl, unsigned int sgc); 9385ccc921aSJoe Perches int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid, 939dee1ad47SJeff Kirsher struct scatterlist *sgl, unsigned int sgc); 9405ccc921aSJoe Perches int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid); 9415ccc921aSJoe Perches int ixgbe_setup_fcoe_ddp_resources(struct ixgbe_adapter *adapter); 9425ccc921aSJoe Perches void ixgbe_free_fcoe_ddp_resources(struct ixgbe_adapter *adapter); 9435ccc921aSJoe Perches int ixgbe_fcoe_enable(struct net_device *netdev); 9445ccc921aSJoe Perches int ixgbe_fcoe_disable(struct net_device *netdev); 945dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCB 9465ccc921aSJoe Perches u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter); 9475ccc921aSJoe Perches u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up); 948dee1ad47SJeff Kirsher #endif /* CONFIG_IXGBE_DCB */ 9495ccc921aSJoe Perches int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type); 9505ccc921aSJoe Perches int ixgbe_fcoe_get_hbainfo(struct net_device *netdev, 951ea81875aSNeerav Parikh struct netdev_fcoe_hbainfo *info); 9525ccc921aSJoe Perches u8 ixgbe_fcoe_get_tc(struct ixgbe_adapter *adapter); 953dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */ 95400949167SCatherine Sullivan #ifdef CONFIG_DEBUG_FS 9555ccc921aSJoe Perches void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter); 9565ccc921aSJoe Perches void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter); 9575ccc921aSJoe Perches void ixgbe_dbg_init(void); 9585ccc921aSJoe Perches void ixgbe_dbg_exit(void); 95933243fb0SJoe Perches #else 96033243fb0SJoe Perches static inline void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter) {} 96133243fb0SJoe Perches static inline void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter) {} 96233243fb0SJoe Perches static inline void ixgbe_dbg_init(void) {} 96333243fb0SJoe Perches static inline void ixgbe_dbg_exit(void) {} 96400949167SCatherine Sullivan #endif /* CONFIG_DEBUG_FS */ 965b2d96e0aSAlexander Duyck static inline struct netdev_queue *txring_txq(const struct ixgbe_ring *ring) 966b2d96e0aSAlexander Duyck { 967b2d96e0aSAlexander Duyck return netdev_get_tx_queue(ring->netdev, ring->queue_index); 968b2d96e0aSAlexander Duyck } 969b2d96e0aSAlexander Duyck 9705ccc921aSJoe Perches void ixgbe_ptp_init(struct ixgbe_adapter *adapter); 9719966d1eeSJacob Keller void ixgbe_ptp_suspend(struct ixgbe_adapter *adapter); 9725ccc921aSJoe Perches void ixgbe_ptp_stop(struct ixgbe_adapter *adapter); 9735ccc921aSJoe Perches void ixgbe_ptp_overflow_check(struct ixgbe_adapter *adapter); 9745ccc921aSJoe Perches void ixgbe_ptp_rx_hang(struct ixgbe_adapter *adapter); 975622a2ef5SJacob Keller void ixgbe_ptp_tx_hang(struct ixgbe_adapter *adapter); 976a9763f3cSMark Rustad void ixgbe_ptp_rx_pktstamp(struct ixgbe_q_vector *, struct sk_buff *); 977a9763f3cSMark Rustad void ixgbe_ptp_rx_rgtstamp(struct ixgbe_q_vector *, struct sk_buff *skb); 978a9763f3cSMark Rustad static inline void ixgbe_ptp_rx_hwtstamp(struct ixgbe_ring *rx_ring, 979a9763f3cSMark Rustad union ixgbe_adv_rx_desc *rx_desc, 980a9763f3cSMark Rustad struct sk_buff *skb) 981a9763f3cSMark Rustad { 982a9763f3cSMark Rustad if (unlikely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_TSIP))) { 983a9763f3cSMark Rustad ixgbe_ptp_rx_pktstamp(rx_ring->q_vector, skb); 984a9763f3cSMark Rustad return; 985a9763f3cSMark Rustad } 986a9763f3cSMark Rustad 987a9763f3cSMark Rustad if (unlikely(!ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_STAT_TS))) 988a9763f3cSMark Rustad return; 989a9763f3cSMark Rustad 990a9763f3cSMark Rustad ixgbe_ptp_rx_rgtstamp(rx_ring->q_vector, skb); 991a9763f3cSMark Rustad 992a9763f3cSMark Rustad /* Update the last_rx_timestamp timer in order to enable watchdog check 993a9763f3cSMark Rustad * for error case of latched timestamp on a dropped packet. 994a9763f3cSMark Rustad */ 995a9763f3cSMark Rustad rx_ring->last_rx_timestamp = jiffies; 996a9763f3cSMark Rustad } 997a9763f3cSMark Rustad 99893501d48SJacob Keller int ixgbe_ptp_set_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr); 99993501d48SJacob Keller int ixgbe_ptp_get_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr); 10005ccc921aSJoe Perches void ixgbe_ptp_start_cyclecounter(struct ixgbe_adapter *adapter); 10015ccc921aSJoe Perches void ixgbe_ptp_reset(struct ixgbe_adapter *adapter); 1002a9763f3cSMark Rustad void ixgbe_ptp_check_pps_event(struct ixgbe_adapter *adapter); 1003da36b647SGreg Rose #ifdef CONFIG_PCI_IOV 1004da36b647SGreg Rose void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter); 1005da36b647SGreg Rose #endif 10063a6a4edaSJacob Keller 10072a47fa45SJohn Fastabend netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb, 10082a47fa45SJohn Fastabend struct ixgbe_adapter *adapter, 10092a47fa45SJohn Fastabend struct ixgbe_ring *tx_ring); 10107f276efbSVlad Zolotarov u32 ixgbe_rss_indir_tbl_entries(struct ixgbe_adapter *adapter); 1011d3aa9c9fSPaolo Abeni void ixgbe_store_key(struct ixgbe_adapter *adapter); 10121c7cf078STom Barbette void ixgbe_store_reta(struct ixgbe_adapter *adapter); 10132916500dSDon Skidmore s32 ixgbe_negotiate_fc(struct ixgbe_hw *hw, u32 adv_reg, u32 lp_reg, 10142916500dSDon Skidmore u32 adv_sym, u32 adv_asm, u32 lp_sym, u32 lp_asm); 1015*8bbbc5e9SShannon Nelson #ifdef CONFIG_XFRM_OFFLOAD 1016*8bbbc5e9SShannon Nelson void ixgbe_init_ipsec_offload(struct ixgbe_adapter *adapter); 1017*8bbbc5e9SShannon Nelson #else 1018*8bbbc5e9SShannon Nelson static inline void ixgbe_init_ipsec_offload(struct ixgbe_adapter *adapter) { }; 1019*8bbbc5e9SShannon Nelson #endif /* CONFIG_XFRM_OFFLOAD */ 1020dee1ad47SJeff Kirsher #endif /* _IXGBE_H_ */ 1021