1dee1ad47SJeff Kirsher /******************************************************************************* 2dee1ad47SJeff Kirsher 3dee1ad47SJeff Kirsher Intel 10 Gigabit PCI Express Linux driver 4434c5e39SDon Skidmore Copyright(c) 1999 - 2013 Intel Corporation. 5dee1ad47SJeff Kirsher 6dee1ad47SJeff Kirsher This program is free software; you can redistribute it and/or modify it 7dee1ad47SJeff Kirsher under the terms and conditions of the GNU General Public License, 8dee1ad47SJeff Kirsher version 2, as published by the Free Software Foundation. 9dee1ad47SJeff Kirsher 10dee1ad47SJeff Kirsher This program is distributed in the hope it will be useful, but WITHOUT 11dee1ad47SJeff Kirsher ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 12dee1ad47SJeff Kirsher FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 13dee1ad47SJeff Kirsher more details. 14dee1ad47SJeff Kirsher 15dee1ad47SJeff Kirsher You should have received a copy of the GNU General Public License along with 16dee1ad47SJeff Kirsher this program; if not, write to the Free Software Foundation, Inc., 17dee1ad47SJeff Kirsher 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA. 18dee1ad47SJeff Kirsher 19dee1ad47SJeff Kirsher The full GNU General Public License is included in this distribution in 20dee1ad47SJeff Kirsher the file called "COPYING". 21dee1ad47SJeff Kirsher 22dee1ad47SJeff Kirsher Contact Information: 23b89aae71SJacob Keller Linux NICS <linux.nics@intel.com> 24dee1ad47SJeff Kirsher e1000-devel Mailing List <e1000-devel@lists.sourceforge.net> 25dee1ad47SJeff Kirsher Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 26dee1ad47SJeff Kirsher 27dee1ad47SJeff Kirsher *******************************************************************************/ 28dee1ad47SJeff Kirsher 29dee1ad47SJeff Kirsher #ifndef _IXGBE_H_ 30dee1ad47SJeff Kirsher #define _IXGBE_H_ 31dee1ad47SJeff Kirsher 32dee1ad47SJeff Kirsher #include <linux/bitops.h> 33dee1ad47SJeff Kirsher #include <linux/types.h> 34dee1ad47SJeff Kirsher #include <linux/pci.h> 35dee1ad47SJeff Kirsher #include <linux/netdevice.h> 36dee1ad47SJeff Kirsher #include <linux/cpumask.h> 37dee1ad47SJeff Kirsher #include <linux/aer.h> 38dee1ad47SJeff Kirsher #include <linux/if_vlan.h> 396cb562d6SJacob Keller #include <linux/jiffies.h> 40dee1ad47SJeff Kirsher 4174d23cc7SRichard Cochran #include <linux/timecounter.h> 423a6a4edaSJacob Keller #include <linux/net_tstamp.h> 433a6a4edaSJacob Keller #include <linux/ptp_clock_kernel.h> 443a6a4edaSJacob Keller 45dee1ad47SJeff Kirsher #include "ixgbe_type.h" 46dee1ad47SJeff Kirsher #include "ixgbe_common.h" 47dee1ad47SJeff Kirsher #include "ixgbe_dcb.h" 48dee1ad47SJeff Kirsher #if defined(CONFIG_FCOE) || defined(CONFIG_FCOE_MODULE) 49dee1ad47SJeff Kirsher #define IXGBE_FCOE 50dee1ad47SJeff Kirsher #include "ixgbe_fcoe.h" 51dee1ad47SJeff Kirsher #endif /* CONFIG_FCOE or CONFIG_FCOE_MODULE */ 52dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCA 53dee1ad47SJeff Kirsher #include <linux/dca.h> 54dee1ad47SJeff Kirsher #endif 55dee1ad47SJeff Kirsher 56076bb0c8SEliezer Tamir #include <net/busy_poll.h> 575a85e737SEliezer Tamir 58e0d1095aSCong Wang #ifdef CONFIG_NET_RX_BUSY_POLL 59b4640030SJacob Keller #define BP_EXTENDED_STATS 607e15b90fSEliezer Tamir #endif 61dee1ad47SJeff Kirsher /* common prefix used by pr_<> macros */ 62dee1ad47SJeff Kirsher #undef pr_fmt 63dee1ad47SJeff Kirsher #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 64dee1ad47SJeff Kirsher 65dee1ad47SJeff Kirsher /* TX/RX descriptor defines */ 66dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_TXD 512 6759224555SAlexander Duyck #define IXGBE_DEFAULT_TX_WORK 256 68dee1ad47SJeff Kirsher #define IXGBE_MAX_TXD 4096 69dee1ad47SJeff Kirsher #define IXGBE_MIN_TXD 64 70dee1ad47SJeff Kirsher 71fb44519dSAnton Blanchard #if (PAGE_SIZE < 8192) 72dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_RXD 512 73fb44519dSAnton Blanchard #else 74fb44519dSAnton Blanchard #define IXGBE_DEFAULT_RXD 128 75fb44519dSAnton Blanchard #endif 76dee1ad47SJeff Kirsher #define IXGBE_MAX_RXD 4096 77dee1ad47SJeff Kirsher #define IXGBE_MIN_RXD 64 78dee1ad47SJeff Kirsher 795b7f000fSDon Skidmore #define IXGBE_ETH_P_LLDP 0x88CC 805b7f000fSDon Skidmore 81dee1ad47SJeff Kirsher /* flow control */ 82dee1ad47SJeff Kirsher #define IXGBE_MIN_FCRTL 0x40 83dee1ad47SJeff Kirsher #define IXGBE_MAX_FCRTL 0x7FF80 84dee1ad47SJeff Kirsher #define IXGBE_MIN_FCRTH 0x600 85dee1ad47SJeff Kirsher #define IXGBE_MAX_FCRTH 0x7FFF0 86dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_FCPAUSE 0xFFFF 87dee1ad47SJeff Kirsher #define IXGBE_MIN_FCPAUSE 0 88dee1ad47SJeff Kirsher #define IXGBE_MAX_FCPAUSE 0xFFFF 89dee1ad47SJeff Kirsher 90dee1ad47SJeff Kirsher /* Supported Rx Buffer Sizes */ 91252562c2SAlexander Duyck #define IXGBE_RXBUFFER_256 256 /* Used for skb receive header */ 9209816fbeSAlexander Duyck #define IXGBE_RXBUFFER_2K 2048 9309816fbeSAlexander Duyck #define IXGBE_RXBUFFER_3K 3072 9409816fbeSAlexander Duyck #define IXGBE_RXBUFFER_4K 4096 95dee1ad47SJeff Kirsher #define IXGBE_MAX_RXBUFFER 16384 /* largest size for a single descriptor */ 96dee1ad47SJeff Kirsher 97dee1ad47SJeff Kirsher /* 98252562c2SAlexander Duyck * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we 99252562c2SAlexander Duyck * reserve 64 more, and skb_shared_info adds an additional 320 bytes more, 100252562c2SAlexander Duyck * this adds up to 448 bytes of extra data. 101252562c2SAlexander Duyck * 102252562c2SAlexander Duyck * Since netdev_alloc_skb now allocates a page fragment we can use a value 103252562c2SAlexander Duyck * of 256 and the resultant skb will have a truesize of 960 or less. 104dee1ad47SJeff Kirsher */ 105252562c2SAlexander Duyck #define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_256 106dee1ad47SJeff Kirsher 107dee1ad47SJeff Kirsher /* How many Rx Buffers do we bundle into one write to the hardware ? */ 108dee1ad47SJeff Kirsher #define IXGBE_RX_BUFFER_WRITE 16 /* Must be power of 2 */ 109dee1ad47SJeff Kirsher 110472148c3SAlexander Duyck enum ixgbe_tx_flags { 111472148c3SAlexander Duyck /* cmd_type flags */ 112472148c3SAlexander Duyck IXGBE_TX_FLAGS_HW_VLAN = 0x01, 113472148c3SAlexander Duyck IXGBE_TX_FLAGS_TSO = 0x02, 114472148c3SAlexander Duyck IXGBE_TX_FLAGS_TSTAMP = 0x04, 115472148c3SAlexander Duyck 116472148c3SAlexander Duyck /* olinfo flags */ 117472148c3SAlexander Duyck IXGBE_TX_FLAGS_CC = 0x08, 118472148c3SAlexander Duyck IXGBE_TX_FLAGS_IPV4 = 0x10, 119472148c3SAlexander Duyck IXGBE_TX_FLAGS_CSUM = 0x20, 120472148c3SAlexander Duyck 121472148c3SAlexander Duyck /* software defined flags */ 122472148c3SAlexander Duyck IXGBE_TX_FLAGS_SW_VLAN = 0x40, 123472148c3SAlexander Duyck IXGBE_TX_FLAGS_FCOE = 0x80, 124472148c3SAlexander Duyck }; 125472148c3SAlexander Duyck 126472148c3SAlexander Duyck /* VLAN info */ 127dee1ad47SJeff Kirsher #define IXGBE_TX_FLAGS_VLAN_MASK 0xffff0000 12866f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_VLAN_PRIO_MASK 0xe0000000 12966f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT 29 130dee1ad47SJeff Kirsher #define IXGBE_TX_FLAGS_VLAN_SHIFT 16 131dee1ad47SJeff Kirsher 132dee1ad47SJeff Kirsher #define IXGBE_MAX_VF_MC_ENTRIES 30 133dee1ad47SJeff Kirsher #define IXGBE_MAX_VF_FUNCTIONS 64 134dee1ad47SJeff Kirsher #define IXGBE_MAX_VFTA_ENTRIES 128 135dee1ad47SJeff Kirsher #define MAX_EMULATION_MAC_ADDRS 16 136dee1ad47SJeff Kirsher #define IXGBE_MAX_PF_MACVLANS 15 1371d9c0bfdSAlexander Duyck #define VMDQ_P(p) ((p) + adapter->ring_feature[RING_F_VMDQ].offset) 13883c61fa9SGreg Rose #define IXGBE_82599_VF_DEVICE_ID 0x10ED 13983c61fa9SGreg Rose #define IXGBE_X540_VF_DEVICE_ID 0x1515 140dee1ad47SJeff Kirsher 141dee1ad47SJeff Kirsher struct vf_data_storage { 142dee1ad47SJeff Kirsher unsigned char vf_mac_addresses[ETH_ALEN]; 143dee1ad47SJeff Kirsher u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES]; 144dee1ad47SJeff Kirsher u16 num_vf_mc_hashes; 145dee1ad47SJeff Kirsher u16 default_vf_vlan_id; 146dee1ad47SJeff Kirsher u16 vlans_enabled; 147dee1ad47SJeff Kirsher bool clear_to_send; 148dee1ad47SJeff Kirsher bool pf_set_mac; 149dee1ad47SJeff Kirsher u16 pf_vlan; /* When set, guest VLAN config not allowed. */ 150dee1ad47SJeff Kirsher u16 pf_qos; 151dee1ad47SJeff Kirsher u16 tx_rate; 152de4c7f65SGreg Rose u16 vlan_count; 153de4c7f65SGreg Rose u8 spoofchk_enabled; 154374c65d6SAlexander Duyck unsigned int vf_api; 155dee1ad47SJeff Kirsher }; 156dee1ad47SJeff Kirsher 157dee1ad47SJeff Kirsher struct vf_macvlans { 158dee1ad47SJeff Kirsher struct list_head l; 159dee1ad47SJeff Kirsher int vf; 160dee1ad47SJeff Kirsher bool free; 161dee1ad47SJeff Kirsher bool is_macvlan; 162dee1ad47SJeff Kirsher u8 vf_macvlan[ETH_ALEN]; 163dee1ad47SJeff Kirsher }; 164dee1ad47SJeff Kirsher 165dee1ad47SJeff Kirsher #define IXGBE_MAX_TXD_PWR 14 166dee1ad47SJeff Kirsher #define IXGBE_MAX_DATA_PER_TXD (1 << IXGBE_MAX_TXD_PWR) 167dee1ad47SJeff Kirsher 168dee1ad47SJeff Kirsher /* Tx Descriptors needed, worst case */ 169dee1ad47SJeff Kirsher #define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD) 170990a3158SAlexander Duyck #define DESC_NEEDED (MAX_SKB_FRAGS + 4) 171dee1ad47SJeff Kirsher 172dee1ad47SJeff Kirsher /* wrapper around a pointer to a socket buffer, 173dee1ad47SJeff Kirsher * so a DMA handle can be stored along with the buffer */ 174dee1ad47SJeff Kirsher struct ixgbe_tx_buffer { 175d3d00239SAlexander Duyck union ixgbe_adv_tx_desc *next_to_watch; 176dee1ad47SJeff Kirsher unsigned long time_stamp; 177d3d00239SAlexander Duyck struct sk_buff *skb; 178fd0db0edSAlexander Duyck unsigned int bytecount; 179fd0db0edSAlexander Duyck unsigned short gso_segs; 180244e27adSAlexander Duyck __be16 protocol; 181729739b7SAlexander Duyck DEFINE_DMA_UNMAP_ADDR(dma); 182729739b7SAlexander Duyck DEFINE_DMA_UNMAP_LEN(len); 183fd0db0edSAlexander Duyck u32 tx_flags; 184dee1ad47SJeff Kirsher }; 185dee1ad47SJeff Kirsher 186dee1ad47SJeff Kirsher struct ixgbe_rx_buffer { 187dee1ad47SJeff Kirsher struct sk_buff *skb; 188dee1ad47SJeff Kirsher dma_addr_t dma; 189dee1ad47SJeff Kirsher struct page *page; 190dee1ad47SJeff Kirsher unsigned int page_offset; 191dee1ad47SJeff Kirsher }; 192dee1ad47SJeff Kirsher 193dee1ad47SJeff Kirsher struct ixgbe_queue_stats { 194dee1ad47SJeff Kirsher u64 packets; 195dee1ad47SJeff Kirsher u64 bytes; 196b4640030SJacob Keller #ifdef BP_EXTENDED_STATS 1977e15b90fSEliezer Tamir u64 yields; 1987e15b90fSEliezer Tamir u64 misses; 1997e15b90fSEliezer Tamir u64 cleaned; 200b4640030SJacob Keller #endif /* BP_EXTENDED_STATS */ 201dee1ad47SJeff Kirsher }; 202dee1ad47SJeff Kirsher 203dee1ad47SJeff Kirsher struct ixgbe_tx_queue_stats { 204dee1ad47SJeff Kirsher u64 restart_queue; 205dee1ad47SJeff Kirsher u64 tx_busy; 206dee1ad47SJeff Kirsher u64 tx_done_old; 207dee1ad47SJeff Kirsher }; 208dee1ad47SJeff Kirsher 209dee1ad47SJeff Kirsher struct ixgbe_rx_queue_stats { 210dee1ad47SJeff Kirsher u64 rsc_count; 211dee1ad47SJeff Kirsher u64 rsc_flush; 212dee1ad47SJeff Kirsher u64 non_eop_descs; 213dee1ad47SJeff Kirsher u64 alloc_rx_page_failed; 214dee1ad47SJeff Kirsher u64 alloc_rx_buff_failed; 2158a0da21bSAlexander Duyck u64 csum_err; 216dee1ad47SJeff Kirsher }; 217dee1ad47SJeff Kirsher 218f800326dSAlexander Duyck enum ixgbe_ring_state_t { 219dee1ad47SJeff Kirsher __IXGBE_TX_FDIR_INIT_DONE, 220fd786b7bSAlexander Duyck __IXGBE_TX_XPS_INIT_DONE, 221dee1ad47SJeff Kirsher __IXGBE_TX_DETECT_HANG, 222dee1ad47SJeff Kirsher __IXGBE_HANG_CHECK_ARMED, 223dee1ad47SJeff Kirsher __IXGBE_RX_RSC_ENABLED, 2248a0da21bSAlexander Duyck __IXGBE_RX_CSUM_UDP_ZERO_ERR, 22557efd44cSAlexander Duyck __IXGBE_RX_FCOE, 226dee1ad47SJeff Kirsher }; 227dee1ad47SJeff Kirsher 2282a47fa45SJohn Fastabend struct ixgbe_fwd_adapter { 2292a47fa45SJohn Fastabend unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)]; 2302a47fa45SJohn Fastabend struct net_device *netdev; 2312a47fa45SJohn Fastabend struct ixgbe_adapter *real_adapter; 2322a47fa45SJohn Fastabend unsigned int tx_base_queue; 2332a47fa45SJohn Fastabend unsigned int rx_base_queue; 2342a47fa45SJohn Fastabend int pool; 2352a47fa45SJohn Fastabend }; 2362a47fa45SJohn Fastabend 237dee1ad47SJeff Kirsher #define check_for_tx_hang(ring) \ 238dee1ad47SJeff Kirsher test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state) 239dee1ad47SJeff Kirsher #define set_check_for_tx_hang(ring) \ 240dee1ad47SJeff Kirsher set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state) 241dee1ad47SJeff Kirsher #define clear_check_for_tx_hang(ring) \ 242dee1ad47SJeff Kirsher clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state) 243dee1ad47SJeff Kirsher #define ring_is_rsc_enabled(ring) \ 244dee1ad47SJeff Kirsher test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state) 245dee1ad47SJeff Kirsher #define set_ring_rsc_enabled(ring) \ 246dee1ad47SJeff Kirsher set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state) 247dee1ad47SJeff Kirsher #define clear_ring_rsc_enabled(ring) \ 248dee1ad47SJeff Kirsher clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state) 249dee1ad47SJeff Kirsher struct ixgbe_ring { 250efe3d3c8SAlexander Duyck struct ixgbe_ring *next; /* pointer to next ring in q_vector */ 251d3ee4294SAlexander Duyck struct ixgbe_q_vector *q_vector; /* backpointer to host q_vector */ 252dee1ad47SJeff Kirsher struct net_device *netdev; /* netdev ring belongs to */ 253d3ee4294SAlexander Duyck struct device *dev; /* device for DMA mapping */ 2542a47fa45SJohn Fastabend struct ixgbe_fwd_adapter *l2_accel_priv; 255d3ee4294SAlexander Duyck void *desc; /* descriptor ring memory */ 256dee1ad47SJeff Kirsher union { 257dee1ad47SJeff Kirsher struct ixgbe_tx_buffer *tx_buffer_info; 258dee1ad47SJeff Kirsher struct ixgbe_rx_buffer *rx_buffer_info; 259dee1ad47SJeff Kirsher }; 260dee1ad47SJeff Kirsher unsigned long state; 261dee1ad47SJeff Kirsher u8 __iomem *tail; 262d3ee4294SAlexander Duyck dma_addr_t dma; /* phys. address of descriptor ring */ 263d3ee4294SAlexander Duyck unsigned int size; /* length in bytes */ 264dee1ad47SJeff Kirsher 265dee1ad47SJeff Kirsher u16 count; /* amount of descriptors */ 266dee1ad47SJeff Kirsher 267dee1ad47SJeff Kirsher u8 queue_index; /* needed for multiqueue queue management */ 268dee1ad47SJeff Kirsher u8 reg_idx; /* holds the special value that gets 269dee1ad47SJeff Kirsher * the hardware register offset 270dee1ad47SJeff Kirsher * associated with this ring, which is 271dee1ad47SJeff Kirsher * different for DCB and RSS modes 272dee1ad47SJeff Kirsher */ 273d3ee4294SAlexander Duyck u16 next_to_use; 274d3ee4294SAlexander Duyck u16 next_to_clean; 275d3ee4294SAlexander Duyck 276f800326dSAlexander Duyck union { 277d3ee4294SAlexander Duyck u16 next_to_alloc; 278f800326dSAlexander Duyck struct { 279dee1ad47SJeff Kirsher u8 atr_sample_rate; 280dee1ad47SJeff Kirsher u8 atr_count; 281f800326dSAlexander Duyck }; 282f800326dSAlexander Duyck }; 283dee1ad47SJeff Kirsher 284dee1ad47SJeff Kirsher u8 dcb_tc; 285dee1ad47SJeff Kirsher struct ixgbe_queue_stats stats; 286dee1ad47SJeff Kirsher struct u64_stats_sync syncp; 287dee1ad47SJeff Kirsher union { 288dee1ad47SJeff Kirsher struct ixgbe_tx_queue_stats tx_stats; 289dee1ad47SJeff Kirsher struct ixgbe_rx_queue_stats rx_stats; 290dee1ad47SJeff Kirsher }; 291dee1ad47SJeff Kirsher } ____cacheline_internodealigned_in_smp; 292dee1ad47SJeff Kirsher 293dee1ad47SJeff Kirsher enum ixgbe_ring_f_enum { 294dee1ad47SJeff Kirsher RING_F_NONE = 0, 295dee1ad47SJeff Kirsher RING_F_VMDQ, /* SR-IOV uses the same ring feature */ 296dee1ad47SJeff Kirsher RING_F_RSS, 297dee1ad47SJeff Kirsher RING_F_FDIR, 298dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE 299dee1ad47SJeff Kirsher RING_F_FCOE, 300dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */ 301dee1ad47SJeff Kirsher 302dee1ad47SJeff Kirsher RING_F_ARRAY_SIZE /* must be last in enum set */ 303dee1ad47SJeff Kirsher }; 304dee1ad47SJeff Kirsher 305dee1ad47SJeff Kirsher #define IXGBE_MAX_RSS_INDICES 16 3060f9b232bSDon Skidmore #define IXGBE_MAX_RSS_INDICES_X550 64 307dee1ad47SJeff Kirsher #define IXGBE_MAX_VMDQ_INDICES 64 308d3cb9869SAlexander Duyck #define IXGBE_MAX_FDIR_INDICES 63 /* based on q_vector limit */ 309dee1ad47SJeff Kirsher #define IXGBE_MAX_FCOE_INDICES 8 310d3cb9869SAlexander Duyck #define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1) 311d3cb9869SAlexander Duyck #define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1) 3122a47fa45SJohn Fastabend #define IXGBE_MAX_L2A_QUEUES 4 3132a47fa45SJohn Fastabend #define IXGBE_BAD_L2A_QUEUE 3 3142a47fa45SJohn Fastabend #define IXGBE_MAX_MACVLANS 31 3152a47fa45SJohn Fastabend #define IXGBE_MAX_DCBMACVLANS 8 3162a47fa45SJohn Fastabend 317dee1ad47SJeff Kirsher struct ixgbe_ring_feature { 318c087663eSAlexander Duyck u16 limit; /* upper limit on feature indices */ 319c087663eSAlexander Duyck u16 indices; /* current value of indices */ 320e4b317e9SAlexander Duyck u16 mask; /* Mask used for feature to ring mapping */ 321e4b317e9SAlexander Duyck u16 offset; /* offset to start of feature */ 322dee1ad47SJeff Kirsher } ____cacheline_internodealigned_in_smp; 323dee1ad47SJeff Kirsher 32473079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_8Q_MASK 0x78 32573079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_4Q_MASK 0x7C 32673079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_2Q_MASK 0x7E 32773079ea0SAlexander Duyck 328f800326dSAlexander Duyck /* 329f800326dSAlexander Duyck * FCoE requires that all Rx buffers be over 2200 bytes in length. Since 330f800326dSAlexander Duyck * this is twice the size of a half page we need to double the page order 331f800326dSAlexander Duyck * for FCoE enabled Rx queues. 332f800326dSAlexander Duyck */ 33309816fbeSAlexander Duyck static inline unsigned int ixgbe_rx_bufsz(struct ixgbe_ring *ring) 33409816fbeSAlexander Duyck { 33509816fbeSAlexander Duyck #ifdef IXGBE_FCOE 33609816fbeSAlexander Duyck if (test_bit(__IXGBE_RX_FCOE, &ring->state)) 33709816fbeSAlexander Duyck return (PAGE_SIZE < 8192) ? IXGBE_RXBUFFER_4K : 33809816fbeSAlexander Duyck IXGBE_RXBUFFER_3K; 33909816fbeSAlexander Duyck #endif 34009816fbeSAlexander Duyck return IXGBE_RXBUFFER_2K; 34109816fbeSAlexander Duyck } 34209816fbeSAlexander Duyck 343f800326dSAlexander Duyck static inline unsigned int ixgbe_rx_pg_order(struct ixgbe_ring *ring) 344f800326dSAlexander Duyck { 34509816fbeSAlexander Duyck #ifdef IXGBE_FCOE 34609816fbeSAlexander Duyck if (test_bit(__IXGBE_RX_FCOE, &ring->state)) 34709816fbeSAlexander Duyck return (PAGE_SIZE < 8192) ? 1 : 0; 348f800326dSAlexander Duyck #endif 34909816fbeSAlexander Duyck return 0; 35009816fbeSAlexander Duyck } 351f800326dSAlexander Duyck #define ixgbe_rx_pg_size(_ring) (PAGE_SIZE << ixgbe_rx_pg_order(_ring)) 352f800326dSAlexander Duyck 353dee1ad47SJeff Kirsher struct ixgbe_ring_container { 354efe3d3c8SAlexander Duyck struct ixgbe_ring *ring; /* pointer to linked list of rings */ 355dee1ad47SJeff Kirsher unsigned int total_bytes; /* total bytes processed this int */ 356dee1ad47SJeff Kirsher unsigned int total_packets; /* total packets processed this int */ 357dee1ad47SJeff Kirsher u16 work_limit; /* total work allowed per interrupt */ 358dee1ad47SJeff Kirsher u8 count; /* total number of rings in vector */ 359dee1ad47SJeff Kirsher u8 itr; /* current ITR setting for ring */ 360dee1ad47SJeff Kirsher }; 361dee1ad47SJeff Kirsher 362a557928eSAlexander Duyck /* iterator for handling rings in ring container */ 363a557928eSAlexander Duyck #define ixgbe_for_each_ring(pos, head) \ 364a557928eSAlexander Duyck for (pos = (head).ring; pos != NULL; pos = pos->next) 365a557928eSAlexander Duyck 366dee1ad47SJeff Kirsher #define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \ 367dee1ad47SJeff Kirsher ? 8 : 1) 368dee1ad47SJeff Kirsher #define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS 369dee1ad47SJeff Kirsher 37049c7ffbeSAlexander Duyck /* MAX_Q_VECTORS of these are allocated, 371dee1ad47SJeff Kirsher * but we only use one per queue-specific vector. 372dee1ad47SJeff Kirsher */ 373dee1ad47SJeff Kirsher struct ixgbe_q_vector { 374dee1ad47SJeff Kirsher struct ixgbe_adapter *adapter; 375dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCA 376dee1ad47SJeff Kirsher int cpu; /* CPU for DCA */ 377dee1ad47SJeff Kirsher #endif 378d5bf4f67SEmil Tantilov u16 v_idx; /* index of q_vector within array, also used for 379d5bf4f67SEmil Tantilov * finding the bit in EICR and friends that 380d5bf4f67SEmil Tantilov * represents the vector for this ring */ 381d5bf4f67SEmil Tantilov u16 itr; /* Interrupt throttle rate written to EITR */ 382dee1ad47SJeff Kirsher struct ixgbe_ring_container rx, tx; 383d5bf4f67SEmil Tantilov 384d5bf4f67SEmil Tantilov struct napi_struct napi; 385de88eeebSAlexander Duyck cpumask_t affinity_mask; 386de88eeebSAlexander Duyck int numa_node; 387de88eeebSAlexander Duyck struct rcu_head rcu; /* to avoid race with update stats on free */ 388dee1ad47SJeff Kirsher char name[IFNAMSIZ + 9]; 389de88eeebSAlexander Duyck 390e0d1095aSCong Wang #ifdef CONFIG_NET_RX_BUSY_POLL 391adc81090SAlexander Duyck atomic_t state; 392e0d1095aSCong Wang #endif /* CONFIG_NET_RX_BUSY_POLL */ 3935a85e737SEliezer Tamir 394de88eeebSAlexander Duyck /* for dynamic allocation of rings associated with this q_vector */ 395de88eeebSAlexander Duyck struct ixgbe_ring ring[0] ____cacheline_internodealigned_in_smp; 396dee1ad47SJeff Kirsher }; 397adc81090SAlexander Duyck 398e0d1095aSCong Wang #ifdef CONFIG_NET_RX_BUSY_POLL 399adc81090SAlexander Duyck enum ixgbe_qv_state_t { 400adc81090SAlexander Duyck IXGBE_QV_STATE_IDLE = 0, 401adc81090SAlexander Duyck IXGBE_QV_STATE_NAPI, 402adc81090SAlexander Duyck IXGBE_QV_STATE_POLL, 403adc81090SAlexander Duyck IXGBE_QV_STATE_DISABLE 404adc81090SAlexander Duyck }; 405adc81090SAlexander Duyck 4065a85e737SEliezer Tamir static inline void ixgbe_qv_init_lock(struct ixgbe_q_vector *q_vector) 4075a85e737SEliezer Tamir { 408adc81090SAlexander Duyck /* reset state to idle */ 409adc81090SAlexander Duyck atomic_set(&q_vector->state, IXGBE_QV_STATE_IDLE); 4105a85e737SEliezer Tamir } 4115a85e737SEliezer Tamir 4125a85e737SEliezer Tamir /* called from the device poll routine to get ownership of a q_vector */ 4135a85e737SEliezer Tamir static inline bool ixgbe_qv_lock_napi(struct ixgbe_q_vector *q_vector) 4145a85e737SEliezer Tamir { 415adc81090SAlexander Duyck int rc = atomic_cmpxchg(&q_vector->state, IXGBE_QV_STATE_IDLE, 416adc81090SAlexander Duyck IXGBE_QV_STATE_NAPI); 417b4640030SJacob Keller #ifdef BP_EXTENDED_STATS 418adc81090SAlexander Duyck if (rc != IXGBE_QV_STATE_IDLE) 4197e15b90fSEliezer Tamir q_vector->tx.ring->stats.yields++; 4207e15b90fSEliezer Tamir #endif 421adc81090SAlexander Duyck 422adc81090SAlexander Duyck return rc == IXGBE_QV_STATE_IDLE; 4235a85e737SEliezer Tamir } 4245a85e737SEliezer Tamir 4255a85e737SEliezer Tamir /* returns true is someone tried to get the qv while napi had it */ 426adc81090SAlexander Duyck static inline void ixgbe_qv_unlock_napi(struct ixgbe_q_vector *q_vector) 4275a85e737SEliezer Tamir { 428adc81090SAlexander Duyck WARN_ON(atomic_read(&q_vector->state) != IXGBE_QV_STATE_NAPI); 4295a85e737SEliezer Tamir 430adc81090SAlexander Duyck /* flush any outstanding Rx frames */ 431adc81090SAlexander Duyck if (q_vector->napi.gro_list) 432adc81090SAlexander Duyck napi_gro_flush(&q_vector->napi, false); 433adc81090SAlexander Duyck 434adc81090SAlexander Duyck /* reset state to idle */ 435adc81090SAlexander Duyck atomic_set(&q_vector->state, IXGBE_QV_STATE_IDLE); 4365a85e737SEliezer Tamir } 4375a85e737SEliezer Tamir 4385a85e737SEliezer Tamir /* called from ixgbe_low_latency_poll() */ 4395a85e737SEliezer Tamir static inline bool ixgbe_qv_lock_poll(struct ixgbe_q_vector *q_vector) 4405a85e737SEliezer Tamir { 441adc81090SAlexander Duyck int rc = atomic_cmpxchg(&q_vector->state, IXGBE_QV_STATE_IDLE, 442adc81090SAlexander Duyck IXGBE_QV_STATE_POLL); 443b4640030SJacob Keller #ifdef BP_EXTENDED_STATS 444adc81090SAlexander Duyck if (rc != IXGBE_QV_STATE_IDLE) 445adc81090SAlexander Duyck q_vector->tx.ring->stats.yields++; 4467e15b90fSEliezer Tamir #endif 447adc81090SAlexander Duyck return rc == IXGBE_QV_STATE_IDLE; 4485a85e737SEliezer Tamir } 4495a85e737SEliezer Tamir 4505a85e737SEliezer Tamir /* returns true if someone tried to get the qv while it was locked */ 451adc81090SAlexander Duyck static inline void ixgbe_qv_unlock_poll(struct ixgbe_q_vector *q_vector) 4525a85e737SEliezer Tamir { 453adc81090SAlexander Duyck WARN_ON(atomic_read(&q_vector->state) != IXGBE_QV_STATE_POLL); 4545a85e737SEliezer Tamir 455adc81090SAlexander Duyck /* reset state to idle */ 456adc81090SAlexander Duyck atomic_set(&q_vector->state, IXGBE_QV_STATE_IDLE); 4575a85e737SEliezer Tamir } 4585a85e737SEliezer Tamir 4595a85e737SEliezer Tamir /* true if a socket is polling, even if it did not get the lock */ 460b4640030SJacob Keller static inline bool ixgbe_qv_busy_polling(struct ixgbe_q_vector *q_vector) 4615a85e737SEliezer Tamir { 462adc81090SAlexander Duyck return atomic_read(&q_vector->state) == IXGBE_QV_STATE_POLL; 4635a85e737SEliezer Tamir } 46427d9ce4fSJacob Keller 46527d9ce4fSJacob Keller /* false if QV is currently owned */ 46627d9ce4fSJacob Keller static inline bool ixgbe_qv_disable(struct ixgbe_q_vector *q_vector) 46727d9ce4fSJacob Keller { 468adc81090SAlexander Duyck int rc = atomic_cmpxchg(&q_vector->state, IXGBE_QV_STATE_IDLE, 469adc81090SAlexander Duyck IXGBE_QV_STATE_DISABLE); 47027d9ce4fSJacob Keller 471adc81090SAlexander Duyck return rc == IXGBE_QV_STATE_IDLE; 47227d9ce4fSJacob Keller } 47327d9ce4fSJacob Keller 474e0d1095aSCong Wang #else /* CONFIG_NET_RX_BUSY_POLL */ 4755a85e737SEliezer Tamir static inline void ixgbe_qv_init_lock(struct ixgbe_q_vector *q_vector) 4765a85e737SEliezer Tamir { 4775a85e737SEliezer Tamir } 4785a85e737SEliezer Tamir 4795a85e737SEliezer Tamir static inline bool ixgbe_qv_lock_napi(struct ixgbe_q_vector *q_vector) 4805a85e737SEliezer Tamir { 4815a85e737SEliezer Tamir return true; 4825a85e737SEliezer Tamir } 4835a85e737SEliezer Tamir 4845a85e737SEliezer Tamir static inline bool ixgbe_qv_unlock_napi(struct ixgbe_q_vector *q_vector) 4855a85e737SEliezer Tamir { 4865a85e737SEliezer Tamir return false; 4875a85e737SEliezer Tamir } 4885a85e737SEliezer Tamir 4895a85e737SEliezer Tamir static inline bool ixgbe_qv_lock_poll(struct ixgbe_q_vector *q_vector) 4905a85e737SEliezer Tamir { 4915a85e737SEliezer Tamir return false; 4925a85e737SEliezer Tamir } 4935a85e737SEliezer Tamir 4945a85e737SEliezer Tamir static inline bool ixgbe_qv_unlock_poll(struct ixgbe_q_vector *q_vector) 4955a85e737SEliezer Tamir { 4965a85e737SEliezer Tamir return false; 4975a85e737SEliezer Tamir } 4985a85e737SEliezer Tamir 499b4640030SJacob Keller static inline bool ixgbe_qv_busy_polling(struct ixgbe_q_vector *q_vector) 5005a85e737SEliezer Tamir { 5015a85e737SEliezer Tamir return false; 5025a85e737SEliezer Tamir } 50327d9ce4fSJacob Keller 50427d9ce4fSJacob Keller static inline bool ixgbe_qv_disable(struct ixgbe_q_vector *q_vector) 50527d9ce4fSJacob Keller { 50627d9ce4fSJacob Keller return true; 50727d9ce4fSJacob Keller } 50827d9ce4fSJacob Keller 509e0d1095aSCong Wang #endif /* CONFIG_NET_RX_BUSY_POLL */ 5105a85e737SEliezer Tamir 5113ca8bc6dSDon Skidmore #ifdef CONFIG_IXGBE_HWMON 5123ca8bc6dSDon Skidmore 5133ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_LOC 0 5143ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_TEMP 1 5153ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_CAUTION 2 5163ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_MAX 3 5173ca8bc6dSDon Skidmore 5183ca8bc6dSDon Skidmore struct hwmon_attr { 5193ca8bc6dSDon Skidmore struct device_attribute dev_attr; 5203ca8bc6dSDon Skidmore struct ixgbe_hw *hw; 5213ca8bc6dSDon Skidmore struct ixgbe_thermal_diode_data *sensor; 5223ca8bc6dSDon Skidmore char name[12]; 5233ca8bc6dSDon Skidmore }; 5243ca8bc6dSDon Skidmore 5253ca8bc6dSDon Skidmore struct hwmon_buff { 52603b77d81SGuenter Roeck struct attribute_group group; 52703b77d81SGuenter Roeck const struct attribute_group *groups[2]; 52803b77d81SGuenter Roeck struct attribute *attrs[IXGBE_MAX_SENSORS * 4 + 1]; 52903b77d81SGuenter Roeck struct hwmon_attr hwmon_list[IXGBE_MAX_SENSORS * 4]; 5303ca8bc6dSDon Skidmore unsigned int n_hwmon; 5313ca8bc6dSDon Skidmore }; 5323ca8bc6dSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */ 533dee1ad47SJeff Kirsher 534d5bf4f67SEmil Tantilov /* 535d5bf4f67SEmil Tantilov * microsecond values for various ITR rates shifted by 2 to fit itr register 536d5bf4f67SEmil Tantilov * with the first 3 bits reserved 0 537dee1ad47SJeff Kirsher */ 538d5bf4f67SEmil Tantilov #define IXGBE_MIN_RSC_ITR 24 539d5bf4f67SEmil Tantilov #define IXGBE_100K_ITR 40 540d5bf4f67SEmil Tantilov #define IXGBE_20K_ITR 200 541d5bf4f67SEmil Tantilov #define IXGBE_10K_ITR 400 542d5bf4f67SEmil Tantilov #define IXGBE_8K_ITR 500 543dee1ad47SJeff Kirsher 544f56e0cb1SAlexander Duyck /* ixgbe_test_staterr - tests bits in Rx descriptor status and error fields */ 545f56e0cb1SAlexander Duyck static inline __le32 ixgbe_test_staterr(union ixgbe_adv_rx_desc *rx_desc, 546f56e0cb1SAlexander Duyck const u32 stat_err_bits) 547f56e0cb1SAlexander Duyck { 548f56e0cb1SAlexander Duyck return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits); 549f56e0cb1SAlexander Duyck } 550f56e0cb1SAlexander Duyck 551dee1ad47SJeff Kirsher static inline u16 ixgbe_desc_unused(struct ixgbe_ring *ring) 552dee1ad47SJeff Kirsher { 553dee1ad47SJeff Kirsher u16 ntc = ring->next_to_clean; 554dee1ad47SJeff Kirsher u16 ntu = ring->next_to_use; 555dee1ad47SJeff Kirsher 556dee1ad47SJeff Kirsher return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1; 557dee1ad47SJeff Kirsher } 558dee1ad47SJeff Kirsher 559e4f74028SAlexander Duyck #define IXGBE_RX_DESC(R, i) \ 560dee1ad47SJeff Kirsher (&(((union ixgbe_adv_rx_desc *)((R)->desc))[i])) 561e4f74028SAlexander Duyck #define IXGBE_TX_DESC(R, i) \ 562dee1ad47SJeff Kirsher (&(((union ixgbe_adv_tx_desc *)((R)->desc))[i])) 563e4f74028SAlexander Duyck #define IXGBE_TX_CTXTDESC(R, i) \ 564dee1ad47SJeff Kirsher (&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i])) 565dee1ad47SJeff Kirsher 566c88887e0SAlexander Duyck #define IXGBE_MAX_JUMBO_FRAME_SIZE 9728 /* Maximum Supported Size 9.5KB */ 567dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE 568dee1ad47SJeff Kirsher /* Use 3K as the baby jumbo frame size for FCoE */ 569dee1ad47SJeff Kirsher #define IXGBE_FCOE_JUMBO_FRAME_SIZE 3072 570dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */ 571dee1ad47SJeff Kirsher 572dee1ad47SJeff Kirsher #define OTHER_VECTOR 1 573dee1ad47SJeff Kirsher #define NON_Q_VECTORS (OTHER_VECTOR) 574dee1ad47SJeff Kirsher 575dee1ad47SJeff Kirsher #define MAX_MSIX_VECTORS_82599 64 57649c7ffbeSAlexander Duyck #define MAX_Q_VECTORS_82599 64 577dee1ad47SJeff Kirsher #define MAX_MSIX_VECTORS_82598 18 57849c7ffbeSAlexander Duyck #define MAX_Q_VECTORS_82598 16 579dee1ad47SJeff Kirsher 5805d7daa35SJacob Keller struct ixgbe_mac_addr { 5815d7daa35SJacob Keller u8 addr[ETH_ALEN]; 5825d7daa35SJacob Keller u16 queue; 5835d7daa35SJacob Keller u16 state; /* bitmask */ 5845d7daa35SJacob Keller }; 5855d7daa35SJacob Keller #define IXGBE_MAC_STATE_DEFAULT 0x1 5865d7daa35SJacob Keller #define IXGBE_MAC_STATE_MODIFIED 0x2 5875d7daa35SJacob Keller #define IXGBE_MAC_STATE_IN_USE 0x4 5885d7daa35SJacob Keller 58949c7ffbeSAlexander Duyck #define MAX_Q_VECTORS MAX_Q_VECTORS_82599 590dee1ad47SJeff Kirsher #define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599 591dee1ad47SJeff Kirsher 5928f15486dSAlexander Duyck #define MIN_MSIX_Q_VECTORS 1 593dee1ad47SJeff Kirsher #define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS) 594dee1ad47SJeff Kirsher 59546646e61SAlexander Duyck /* default to trying for four seconds */ 59646646e61SAlexander Duyck #define IXGBE_TRY_LINK_TIMEOUT (4 * HZ) 59746646e61SAlexander Duyck 598dee1ad47SJeff Kirsher /* board specific private data structure */ 599dee1ad47SJeff Kirsher struct ixgbe_adapter { 60046646e61SAlexander Duyck unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)]; 60146646e61SAlexander Duyck /* OS defined structs */ 60246646e61SAlexander Duyck struct net_device *netdev; 60346646e61SAlexander Duyck struct pci_dev *pdev; 60446646e61SAlexander Duyck 605dee1ad47SJeff Kirsher unsigned long state; 606dee1ad47SJeff Kirsher 607dee1ad47SJeff Kirsher /* Some features need tri-state capability, 608dee1ad47SJeff Kirsher * thus the additional *_CAPABLE flags. 609dee1ad47SJeff Kirsher */ 610dee1ad47SJeff Kirsher u32 flags; 611a16a0d2fSAlexander Duyck #define IXGBE_FLAG_MSI_ENABLED (u32)(1 << 1) 612a16a0d2fSAlexander Duyck #define IXGBE_FLAG_MSIX_ENABLED (u32)(1 << 3) 613a16a0d2fSAlexander Duyck #define IXGBE_FLAG_RX_1BUF_CAPABLE (u32)(1 << 4) 614a16a0d2fSAlexander Duyck #define IXGBE_FLAG_RX_PS_CAPABLE (u32)(1 << 5) 615a16a0d2fSAlexander Duyck #define IXGBE_FLAG_RX_PS_ENABLED (u32)(1 << 6) 616a16a0d2fSAlexander Duyck #define IXGBE_FLAG_DCA_ENABLED (u32)(1 << 8) 617a16a0d2fSAlexander Duyck #define IXGBE_FLAG_DCA_CAPABLE (u32)(1 << 9) 618a16a0d2fSAlexander Duyck #define IXGBE_FLAG_IMIR_ENABLED (u32)(1 << 10) 619a16a0d2fSAlexander Duyck #define IXGBE_FLAG_MQ_CAPABLE (u32)(1 << 11) 620a16a0d2fSAlexander Duyck #define IXGBE_FLAG_DCB_ENABLED (u32)(1 << 12) 621a16a0d2fSAlexander Duyck #define IXGBE_FLAG_VMDQ_CAPABLE (u32)(1 << 13) 622a16a0d2fSAlexander Duyck #define IXGBE_FLAG_VMDQ_ENABLED (u32)(1 << 14) 623a16a0d2fSAlexander Duyck #define IXGBE_FLAG_FAN_FAIL_CAPABLE (u32)(1 << 15) 624a16a0d2fSAlexander Duyck #define IXGBE_FLAG_NEED_LINK_UPDATE (u32)(1 << 16) 625a16a0d2fSAlexander Duyck #define IXGBE_FLAG_NEED_LINK_CONFIG (u32)(1 << 17) 626a16a0d2fSAlexander Duyck #define IXGBE_FLAG_FDIR_HASH_CAPABLE (u32)(1 << 18) 627a16a0d2fSAlexander Duyck #define IXGBE_FLAG_FDIR_PERFECT_CAPABLE (u32)(1 << 19) 628a16a0d2fSAlexander Duyck #define IXGBE_FLAG_FCOE_CAPABLE (u32)(1 << 20) 629a16a0d2fSAlexander Duyck #define IXGBE_FLAG_FCOE_ENABLED (u32)(1 << 21) 630a16a0d2fSAlexander Duyck #define IXGBE_FLAG_SRIOV_CAPABLE (u32)(1 << 22) 631a16a0d2fSAlexander Duyck #define IXGBE_FLAG_SRIOV_ENABLED (u32)(1 << 23) 632dee1ad47SJeff Kirsher 633dee1ad47SJeff Kirsher u32 flags2; 634a16a0d2fSAlexander Duyck #define IXGBE_FLAG2_RSC_CAPABLE (u32)(1 << 0) 635dee1ad47SJeff Kirsher #define IXGBE_FLAG2_RSC_ENABLED (u32)(1 << 1) 636dee1ad47SJeff Kirsher #define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE (u32)(1 << 2) 637dee1ad47SJeff Kirsher #define IXGBE_FLAG2_TEMP_SENSOR_EVENT (u32)(1 << 3) 638dee1ad47SJeff Kirsher #define IXGBE_FLAG2_SEARCH_FOR_SFP (u32)(1 << 4) 639dee1ad47SJeff Kirsher #define IXGBE_FLAG2_SFP_NEEDS_RESET (u32)(1 << 5) 640dee1ad47SJeff Kirsher #define IXGBE_FLAG2_RESET_REQUESTED (u32)(1 << 6) 641dee1ad47SJeff Kirsher #define IXGBE_FLAG2_FDIR_REQUIRES_REINIT (u32)(1 << 7) 642ef6afc0cSAlexander Duyck #define IXGBE_FLAG2_RSS_FIELD_IPV4_UDP (u32)(1 << 8) 643ef6afc0cSAlexander Duyck #define IXGBE_FLAG2_RSS_FIELD_IPV6_UDP (u32)(1 << 9) 6448fecf67cSJacob Keller #define IXGBE_FLAG2_PTP_PPS_ENABLED (u32)(1 << 10) 64546646e61SAlexander Duyck 64646646e61SAlexander Duyck /* Tx fast path data */ 64746646e61SAlexander Duyck int num_tx_queues; 64846646e61SAlexander Duyck u16 tx_itr_setting; 64946646e61SAlexander Duyck u16 tx_work_limit; 65046646e61SAlexander Duyck 65146646e61SAlexander Duyck /* Rx fast path data */ 65246646e61SAlexander Duyck int num_rx_queues; 65346646e61SAlexander Duyck u16 rx_itr_setting; 65446646e61SAlexander Duyck 65546646e61SAlexander Duyck /* TX */ 65646646e61SAlexander Duyck struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp; 65746646e61SAlexander Duyck 65846646e61SAlexander Duyck u64 restart_queue; 65946646e61SAlexander Duyck u64 lsc_int; 66046646e61SAlexander Duyck u32 tx_timeout_count; 66146646e61SAlexander Duyck 66246646e61SAlexander Duyck /* RX */ 66346646e61SAlexander Duyck struct ixgbe_ring *rx_ring[MAX_RX_QUEUES]; 66446646e61SAlexander Duyck int num_rx_pools; /* == num_rx_queues in 82598 */ 66546646e61SAlexander Duyck int num_rx_queues_per_pool; /* 1 if 82598, can be many if 82599 */ 66646646e61SAlexander Duyck u64 hw_csum_rx_error; 66746646e61SAlexander Duyck u64 hw_rx_no_dma_resources; 66846646e61SAlexander Duyck u64 rsc_total_count; 66946646e61SAlexander Duyck u64 rsc_total_flush; 67046646e61SAlexander Duyck u64 non_eop_descs; 67146646e61SAlexander Duyck u32 alloc_rx_page_failed; 67246646e61SAlexander Duyck u32 alloc_rx_buff_failed; 67346646e61SAlexander Duyck 67449c7ffbeSAlexander Duyck struct ixgbe_q_vector *q_vector[MAX_Q_VECTORS]; 675dee1ad47SJeff Kirsher 676dee1ad47SJeff Kirsher /* DCB parameters */ 677dee1ad47SJeff Kirsher struct ieee_pfc *ixgbe_ieee_pfc; 678dee1ad47SJeff Kirsher struct ieee_ets *ixgbe_ieee_ets; 679dee1ad47SJeff Kirsher struct ixgbe_dcb_config dcb_cfg; 680dee1ad47SJeff Kirsher struct ixgbe_dcb_config temp_dcb_cfg; 681dee1ad47SJeff Kirsher u8 dcb_set_bitmap; 682dee1ad47SJeff Kirsher u8 dcbx_cap; 683dee1ad47SJeff Kirsher enum ixgbe_fc_mode last_lfc_mode; 684dee1ad47SJeff Kirsher 68549c7ffbeSAlexander Duyck int num_q_vectors; /* current number of q_vectors for device */ 68649c7ffbeSAlexander Duyck int max_q_vectors; /* true count of q_vectors for device */ 687dee1ad47SJeff Kirsher struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE]; 688dee1ad47SJeff Kirsher struct msix_entry *msix_entries; 689dee1ad47SJeff Kirsher 690dee1ad47SJeff Kirsher u32 test_icr; 691dee1ad47SJeff Kirsher struct ixgbe_ring test_tx_ring; 692dee1ad47SJeff Kirsher struct ixgbe_ring test_rx_ring; 693dee1ad47SJeff Kirsher 694dee1ad47SJeff Kirsher /* structs defined in ixgbe_hw.h */ 695dee1ad47SJeff Kirsher struct ixgbe_hw hw; 696dee1ad47SJeff Kirsher u16 msg_enable; 697dee1ad47SJeff Kirsher struct ixgbe_hw_stats stats; 698dee1ad47SJeff Kirsher 699dee1ad47SJeff Kirsher u64 tx_busy; 700dee1ad47SJeff Kirsher unsigned int tx_ring_count; 701dee1ad47SJeff Kirsher unsigned int rx_ring_count; 702dee1ad47SJeff Kirsher 703dee1ad47SJeff Kirsher u32 link_speed; 704dee1ad47SJeff Kirsher bool link_up; 705dee1ad47SJeff Kirsher unsigned long link_check_timeout; 706dee1ad47SJeff Kirsher 707dee1ad47SJeff Kirsher struct timer_list service_timer; 70846646e61SAlexander Duyck struct work_struct service_task; 70946646e61SAlexander Duyck 71046646e61SAlexander Duyck struct hlist_head fdir_filter_list; 71146646e61SAlexander Duyck unsigned long fdir_overflow; /* number of times ATR was backed off */ 71246646e61SAlexander Duyck union ixgbe_atr_input fdir_mask; 71346646e61SAlexander Duyck int fdir_filter_count; 714dee1ad47SJeff Kirsher u32 fdir_pballoc; 715dee1ad47SJeff Kirsher u32 atr_sample_rate; 716dee1ad47SJeff Kirsher spinlock_t fdir_perfect_lock; 71746646e61SAlexander Duyck 718dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE 719dee1ad47SJeff Kirsher struct ixgbe_fcoe fcoe; 720dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */ 7212a1a091cSMark Rustad u8 __iomem *io_addr; /* Mainly for iounmap use */ 722dee1ad47SJeff Kirsher u32 wol; 72346646e61SAlexander Duyck 724aa2bacb6SDon Skidmore u16 bridge_mode; 725aa2bacb6SDon Skidmore 72615e5209fSEmil Tantilov u16 eeprom_verh; 72715e5209fSEmil Tantilov u16 eeprom_verl; 728c23f5b6bSEmil Tantilov u16 eeprom_cap; 729dee1ad47SJeff Kirsher 730dee1ad47SJeff Kirsher u32 interrupt_event; 73146646e61SAlexander Duyck u32 led_reg; 732dee1ad47SJeff Kirsher 7333a6a4edaSJacob Keller struct ptp_clock *ptp_clock; 7343a6a4edaSJacob Keller struct ptp_clock_info ptp_caps; 735891dc082SJacob Keller struct work_struct ptp_tx_work; 736891dc082SJacob Keller struct sk_buff *ptp_tx_skb; 73793501d48SJacob Keller struct hwtstamp_config tstamp_config; 738891dc082SJacob Keller unsigned long ptp_tx_start; 7393a6a4edaSJacob Keller unsigned long last_overflow_check; 7406cb562d6SJacob Keller unsigned long last_rx_ptp_check; 741eda183c2SJakub Kicinski unsigned long last_rx_timestamp; 7423a6a4edaSJacob Keller spinlock_t tmreg_lock; 7433a6a4edaSJacob Keller struct cyclecounter cc; 7443a6a4edaSJacob Keller struct timecounter tc; 7453a6a4edaSJacob Keller u32 base_incval; 7463a6a4edaSJacob Keller 747dee1ad47SJeff Kirsher /* SR-IOV */ 748dee1ad47SJeff Kirsher DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS); 749dee1ad47SJeff Kirsher unsigned int num_vfs; 750dee1ad47SJeff Kirsher struct vf_data_storage *vfinfo; 751dee1ad47SJeff Kirsher int vf_rate_link_speed; 752dee1ad47SJeff Kirsher struct vf_macvlans vf_mvs; 753dee1ad47SJeff Kirsher struct vf_macvlans *mv_list; 754dee1ad47SJeff Kirsher 75583c61fa9SGreg Rose u32 timer_event_accumulator; 75683c61fa9SGreg Rose u32 vferr_refcount; 7575d7daa35SJacob Keller struct ixgbe_mac_addr *mac_table; 7583f207800SDon Skidmore u16 vxlan_port; 7593ca8bc6dSDon Skidmore struct kobject *info_kobj; 7603ca8bc6dSDon Skidmore #ifdef CONFIG_IXGBE_HWMON 76103b77d81SGuenter Roeck struct hwmon_buff *ixgbe_hwmon_buff; 7623ca8bc6dSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */ 76300949167SCatherine Sullivan #ifdef CONFIG_DEBUG_FS 76400949167SCatherine Sullivan struct dentry *ixgbe_dbg_adapter; 76500949167SCatherine Sullivan #endif /*CONFIG_DEBUG_FS*/ 766107d3018SAlexander Duyck 767107d3018SAlexander Duyck u8 default_up; 7682a47fa45SJohn Fastabend unsigned long fwd_bitmask; /* Bitmask indicating in use pools */ 769dfaf891dSVlad Zolotarov 770dfaf891dSVlad Zolotarov /* maximum number of RETA entries among all devices supported by ixgbe 771dfaf891dSVlad Zolotarov * driver: currently it's x550 device in non-SRIOV mode 772dfaf891dSVlad Zolotarov */ 773dfaf891dSVlad Zolotarov #define IXGBE_MAX_RETA_ENTRIES 512 774dfaf891dSVlad Zolotarov u8 rss_indir_tbl[IXGBE_MAX_RETA_ENTRIES]; 775dfaf891dSVlad Zolotarov 776dfaf891dSVlad Zolotarov #define IXGBE_RSS_KEY_SIZE 40 /* size of RSS Hash Key in bytes */ 777dfaf891dSVlad Zolotarov u32 rss_key[IXGBE_RSS_KEY_SIZE / sizeof(u32)]; 778dee1ad47SJeff Kirsher }; 779dee1ad47SJeff Kirsher 7800f9b232bSDon Skidmore static inline u8 ixgbe_max_rss_indices(struct ixgbe_adapter *adapter) 7810f9b232bSDon Skidmore { 7820f9b232bSDon Skidmore switch (adapter->hw.mac.type) { 7830f9b232bSDon Skidmore case ixgbe_mac_82598EB: 7840f9b232bSDon Skidmore case ixgbe_mac_82599EB: 7850f9b232bSDon Skidmore case ixgbe_mac_X540: 7860f9b232bSDon Skidmore return IXGBE_MAX_RSS_INDICES; 7870f9b232bSDon Skidmore case ixgbe_mac_X550: 7880f9b232bSDon Skidmore case ixgbe_mac_X550EM_x: 7890f9b232bSDon Skidmore return IXGBE_MAX_RSS_INDICES_X550; 7900f9b232bSDon Skidmore default: 7910f9b232bSDon Skidmore return 0; 7920f9b232bSDon Skidmore } 7930f9b232bSDon Skidmore } 7940f9b232bSDon Skidmore 795dee1ad47SJeff Kirsher struct ixgbe_fdir_filter { 796dee1ad47SJeff Kirsher struct hlist_node fdir_node; 797dee1ad47SJeff Kirsher union ixgbe_atr_input filter; 798dee1ad47SJeff Kirsher u16 sw_idx; 799dee1ad47SJeff Kirsher u16 action; 800dee1ad47SJeff Kirsher }; 801dee1ad47SJeff Kirsher 80270e5576cSDon Skidmore enum ixgbe_state_t { 803dee1ad47SJeff Kirsher __IXGBE_TESTING, 804dee1ad47SJeff Kirsher __IXGBE_RESETTING, 805dee1ad47SJeff Kirsher __IXGBE_DOWN, 80641c62843SMark Rustad __IXGBE_DISABLED, 80709f40aedSMark Rustad __IXGBE_REMOVING, 808dee1ad47SJeff Kirsher __IXGBE_SERVICE_SCHED, 80958cf663fSMark Rustad __IXGBE_SERVICE_INITED, 810dee1ad47SJeff Kirsher __IXGBE_IN_SFP_INIT, 8118fecf67cSJacob Keller __IXGBE_PTP_RUNNING, 812151b260cSJakub Kicinski __IXGBE_PTP_TX_IN_PROGRESS, 813dee1ad47SJeff Kirsher }; 814dee1ad47SJeff Kirsher 8154c1975d7SAlexander Duyck struct ixgbe_cb { 8164c1975d7SAlexander Duyck union { /* Union defining head/tail partner */ 8174c1975d7SAlexander Duyck struct sk_buff *head; 8184c1975d7SAlexander Duyck struct sk_buff *tail; 8194c1975d7SAlexander Duyck }; 820dee1ad47SJeff Kirsher dma_addr_t dma; 8214c1975d7SAlexander Duyck u16 append_cnt; 822f800326dSAlexander Duyck bool page_released; 823dee1ad47SJeff Kirsher }; 8244c1975d7SAlexander Duyck #define IXGBE_CB(skb) ((struct ixgbe_cb *)(skb)->cb) 825dee1ad47SJeff Kirsher 826dee1ad47SJeff Kirsher enum ixgbe_boards { 827dee1ad47SJeff Kirsher board_82598, 828dee1ad47SJeff Kirsher board_82599, 829dee1ad47SJeff Kirsher board_X540, 8306a14ee0cSDon Skidmore board_X550, 8316a14ee0cSDon Skidmore board_X550EM_x, 832dee1ad47SJeff Kirsher }; 833dee1ad47SJeff Kirsher 834dee1ad47SJeff Kirsher extern struct ixgbe_info ixgbe_82598_info; 835dee1ad47SJeff Kirsher extern struct ixgbe_info ixgbe_82599_info; 836dee1ad47SJeff Kirsher extern struct ixgbe_info ixgbe_X540_info; 8376a14ee0cSDon Skidmore extern struct ixgbe_info ixgbe_X550_info; 8386a14ee0cSDon Skidmore extern struct ixgbe_info ixgbe_X550EM_x_info; 839dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCB 840dee1ad47SJeff Kirsher extern const struct dcbnl_rtnl_ops dcbnl_ops; 841dee1ad47SJeff Kirsher #endif 842dee1ad47SJeff Kirsher 843dee1ad47SJeff Kirsher extern char ixgbe_driver_name[]; 844dee1ad47SJeff Kirsher extern const char ixgbe_driver_version[]; 8458af3c33fSJeff Kirsher #ifdef IXGBE_FCOE 846ea81875aSNeerav Parikh extern char ixgbe_default_device_descr[]; 8478af3c33fSJeff Kirsher #endif /* IXGBE_FCOE */ 848dee1ad47SJeff Kirsher 8495ccc921aSJoe Perches void ixgbe_up(struct ixgbe_adapter *adapter); 8505ccc921aSJoe Perches void ixgbe_down(struct ixgbe_adapter *adapter); 8515ccc921aSJoe Perches void ixgbe_reinit_locked(struct ixgbe_adapter *adapter); 8525ccc921aSJoe Perches void ixgbe_reset(struct ixgbe_adapter *adapter); 8535ccc921aSJoe Perches void ixgbe_set_ethtool_ops(struct net_device *netdev); 8545ccc921aSJoe Perches int ixgbe_setup_rx_resources(struct ixgbe_ring *); 8555ccc921aSJoe Perches int ixgbe_setup_tx_resources(struct ixgbe_ring *); 8565ccc921aSJoe Perches void ixgbe_free_rx_resources(struct ixgbe_ring *); 8575ccc921aSJoe Perches void ixgbe_free_tx_resources(struct ixgbe_ring *); 8585ccc921aSJoe Perches void ixgbe_configure_rx_ring(struct ixgbe_adapter *, struct ixgbe_ring *); 8595ccc921aSJoe Perches void ixgbe_configure_tx_ring(struct ixgbe_adapter *, struct ixgbe_ring *); 8605ccc921aSJoe Perches void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter, struct ixgbe_ring *); 8615ccc921aSJoe Perches void ixgbe_update_stats(struct ixgbe_adapter *adapter); 8625ccc921aSJoe Perches int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter); 8635ccc921aSJoe Perches int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id, 8648e2813f5SJacob Keller u16 subdevice_id); 8655d7daa35SJacob Keller #ifdef CONFIG_PCI_IOV 8665d7daa35SJacob Keller void ixgbe_full_sync_mac_table(struct ixgbe_adapter *adapter); 8675d7daa35SJacob Keller #endif 8685d7daa35SJacob Keller int ixgbe_add_mac_filter(struct ixgbe_adapter *adapter, 8695d7daa35SJacob Keller u8 *addr, u16 queue); 8705d7daa35SJacob Keller int ixgbe_del_mac_filter(struct ixgbe_adapter *adapter, 8715d7daa35SJacob Keller u8 *addr, u16 queue); 8725ccc921aSJoe Perches void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter); 8735ccc921aSJoe Perches netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *, struct ixgbe_adapter *, 874dee1ad47SJeff Kirsher struct ixgbe_ring *); 8755ccc921aSJoe Perches void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *, 876dee1ad47SJeff Kirsher struct ixgbe_tx_buffer *); 8775ccc921aSJoe Perches void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16); 8785ccc921aSJoe Perches void ixgbe_write_eitr(struct ixgbe_q_vector *); 8795ccc921aSJoe Perches int ixgbe_poll(struct napi_struct *napi, int budget); 8805ccc921aSJoe Perches int ethtool_ioctl(struct ifreq *ifr); 8815ccc921aSJoe Perches s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw); 8825ccc921aSJoe Perches s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl); 8835ccc921aSJoe Perches s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl); 8845ccc921aSJoe Perches s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw, 885dee1ad47SJeff Kirsher union ixgbe_atr_hash_dword input, 886dee1ad47SJeff Kirsher union ixgbe_atr_hash_dword common, 887dee1ad47SJeff Kirsher u8 queue); 8885ccc921aSJoe Perches s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw, 889dee1ad47SJeff Kirsher union ixgbe_atr_input *input_mask); 8905ccc921aSJoe Perches s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw, 891dee1ad47SJeff Kirsher union ixgbe_atr_input *input, 892dee1ad47SJeff Kirsher u16 soft_id, u8 queue); 8935ccc921aSJoe Perches s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw, 894dee1ad47SJeff Kirsher union ixgbe_atr_input *input, 895dee1ad47SJeff Kirsher u16 soft_id); 8965ccc921aSJoe Perches void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input, 897dee1ad47SJeff Kirsher union ixgbe_atr_input *mask); 8985ccc921aSJoe Perches void ixgbe_set_rx_mode(struct net_device *netdev); 8998af3c33fSJeff Kirsher #ifdef CONFIG_IXGBE_DCB 9005ccc921aSJoe Perches void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter); 9018af3c33fSJeff Kirsher #endif 9025ccc921aSJoe Perches int ixgbe_setup_tc(struct net_device *dev, u8 tc); 9035ccc921aSJoe Perches void ixgbe_tx_ctxtdesc(struct ixgbe_ring *, u32, u32, u32, u32); 9045ccc921aSJoe Perches void ixgbe_do_reset(struct net_device *netdev); 9051210982bSDon Skidmore #ifdef CONFIG_IXGBE_HWMON 9065ccc921aSJoe Perches void ixgbe_sysfs_exit(struct ixgbe_adapter *adapter); 9075ccc921aSJoe Perches int ixgbe_sysfs_init(struct ixgbe_adapter *adapter); 9081210982bSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */ 909dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE 9105ccc921aSJoe Perches void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter); 9115ccc921aSJoe Perches int ixgbe_fso(struct ixgbe_ring *tx_ring, struct ixgbe_tx_buffer *first, 912244e27adSAlexander Duyck u8 *hdr_len); 9135ccc921aSJoe Perches int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter, 9145ccc921aSJoe Perches union ixgbe_adv_rx_desc *rx_desc, struct sk_buff *skb); 9155ccc921aSJoe Perches int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid, 916dee1ad47SJeff Kirsher struct scatterlist *sgl, unsigned int sgc); 9175ccc921aSJoe Perches int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid, 918dee1ad47SJeff Kirsher struct scatterlist *sgl, unsigned int sgc); 9195ccc921aSJoe Perches int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid); 9205ccc921aSJoe Perches int ixgbe_setup_fcoe_ddp_resources(struct ixgbe_adapter *adapter); 9215ccc921aSJoe Perches void ixgbe_free_fcoe_ddp_resources(struct ixgbe_adapter *adapter); 9225ccc921aSJoe Perches int ixgbe_fcoe_enable(struct net_device *netdev); 9235ccc921aSJoe Perches int ixgbe_fcoe_disable(struct net_device *netdev); 924dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCB 9255ccc921aSJoe Perches u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter); 9265ccc921aSJoe Perches u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up); 927dee1ad47SJeff Kirsher #endif /* CONFIG_IXGBE_DCB */ 9285ccc921aSJoe Perches int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type); 9295ccc921aSJoe Perches int ixgbe_fcoe_get_hbainfo(struct net_device *netdev, 930ea81875aSNeerav Parikh struct netdev_fcoe_hbainfo *info); 9315ccc921aSJoe Perches u8 ixgbe_fcoe_get_tc(struct ixgbe_adapter *adapter); 932dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */ 93300949167SCatherine Sullivan #ifdef CONFIG_DEBUG_FS 9345ccc921aSJoe Perches void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter); 9355ccc921aSJoe Perches void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter); 9365ccc921aSJoe Perches void ixgbe_dbg_init(void); 9375ccc921aSJoe Perches void ixgbe_dbg_exit(void); 93833243fb0SJoe Perches #else 93933243fb0SJoe Perches static inline void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter) {} 94033243fb0SJoe Perches static inline void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter) {} 94133243fb0SJoe Perches static inline void ixgbe_dbg_init(void) {} 94233243fb0SJoe Perches static inline void ixgbe_dbg_exit(void) {} 94300949167SCatherine Sullivan #endif /* CONFIG_DEBUG_FS */ 944b2d96e0aSAlexander Duyck static inline struct netdev_queue *txring_txq(const struct ixgbe_ring *ring) 945b2d96e0aSAlexander Duyck { 946b2d96e0aSAlexander Duyck return netdev_get_tx_queue(ring->netdev, ring->queue_index); 947b2d96e0aSAlexander Duyck } 948b2d96e0aSAlexander Duyck 9495ccc921aSJoe Perches void ixgbe_ptp_init(struct ixgbe_adapter *adapter); 9509966d1eeSJacob Keller void ixgbe_ptp_suspend(struct ixgbe_adapter *adapter); 9515ccc921aSJoe Perches void ixgbe_ptp_stop(struct ixgbe_adapter *adapter); 9525ccc921aSJoe Perches void ixgbe_ptp_overflow_check(struct ixgbe_adapter *adapter); 9535ccc921aSJoe Perches void ixgbe_ptp_rx_hang(struct ixgbe_adapter *adapter); 954eda183c2SJakub Kicinski void ixgbe_ptp_rx_hwtstamp(struct ixgbe_adapter *adapter, struct sk_buff *skb); 95593501d48SJacob Keller int ixgbe_ptp_set_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr); 95693501d48SJacob Keller int ixgbe_ptp_get_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr); 9575ccc921aSJoe Perches void ixgbe_ptp_start_cyclecounter(struct ixgbe_adapter *adapter); 9585ccc921aSJoe Perches void ixgbe_ptp_reset(struct ixgbe_adapter *adapter); 9595ccc921aSJoe Perches void ixgbe_ptp_check_pps_event(struct ixgbe_adapter *adapter, u32 eicr); 960da36b647SGreg Rose #ifdef CONFIG_PCI_IOV 961da36b647SGreg Rose void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter); 962da36b647SGreg Rose #endif 9633a6a4edaSJacob Keller 9642a47fa45SJohn Fastabend netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb, 9652a47fa45SJohn Fastabend struct ixgbe_adapter *adapter, 9662a47fa45SJohn Fastabend struct ixgbe_ring *tx_ring); 967*7f276efbSVlad Zolotarov u32 ixgbe_rss_indir_tbl_entries(struct ixgbe_adapter *adapter); 968dee1ad47SJeff Kirsher #endif /* _IXGBE_H_ */ 969