xref: /openbmc/linux/drivers/net/ethernet/intel/ixgbe/ixgbe.h (revision 72698240463769f68020c61eb71d1aef96458200)
1ae06c70bSJeff Kirsher /* SPDX-License-Identifier: GPL-2.0 */
251dce24bSJeff Kirsher /* Copyright(c) 1999 - 2018 Intel Corporation. */
3dee1ad47SJeff Kirsher 
4dee1ad47SJeff Kirsher #ifndef _IXGBE_H_
5dee1ad47SJeff Kirsher #define _IXGBE_H_
6dee1ad47SJeff Kirsher 
7dee1ad47SJeff Kirsher #include <linux/bitops.h>
8dee1ad47SJeff Kirsher #include <linux/types.h>
9dee1ad47SJeff Kirsher #include <linux/pci.h>
10dee1ad47SJeff Kirsher #include <linux/netdevice.h>
11dee1ad47SJeff Kirsher #include <linux/cpumask.h>
12dee1ad47SJeff Kirsher #include <linux/aer.h>
13dee1ad47SJeff Kirsher #include <linux/if_vlan.h>
146cb562d6SJacob Keller #include <linux/jiffies.h>
15dee1ad47SJeff Kirsher 
1674d23cc7SRichard Cochran #include <linux/timecounter.h>
173a6a4edaSJacob Keller #include <linux/net_tstamp.h>
183a6a4edaSJacob Keller #include <linux/ptp_clock_kernel.h>
193a6a4edaSJacob Keller 
20dee1ad47SJeff Kirsher #include "ixgbe_type.h"
21dee1ad47SJeff Kirsher #include "ixgbe_common.h"
22dee1ad47SJeff Kirsher #include "ixgbe_dcb.h"
23ee58c114SJavier Martinez Canillas #if IS_ENABLED(CONFIG_FCOE)
24dee1ad47SJeff Kirsher #define IXGBE_FCOE
25dee1ad47SJeff Kirsher #include "ixgbe_fcoe.h"
26ee58c114SJavier Martinez Canillas #endif /* IS_ENABLED(CONFIG_FCOE) */
27dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCA
28dee1ad47SJeff Kirsher #include <linux/dca.h>
29dee1ad47SJeff Kirsher #endif
308bbbc5e9SShannon Nelson #include "ixgbe_ipsec.h"
31dee1ad47SJeff Kirsher 
3299ffc5adSJesper Dangaard Brouer #include <net/xdp.h>
33076bb0c8SEliezer Tamir #include <net/busy_poll.h>
345a85e737SEliezer Tamir 
35dee1ad47SJeff Kirsher /* common prefix used by pr_<> macros */
36dee1ad47SJeff Kirsher #undef pr_fmt
37dee1ad47SJeff Kirsher #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
38dee1ad47SJeff Kirsher 
39dee1ad47SJeff Kirsher /* TX/RX descriptor defines */
40dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_TXD		    512
4159224555SAlexander Duyck #define IXGBE_DEFAULT_TX_WORK		    256
42dee1ad47SJeff Kirsher #define IXGBE_MAX_TXD			   4096
43dee1ad47SJeff Kirsher #define IXGBE_MIN_TXD			     64
44dee1ad47SJeff Kirsher 
45fb44519dSAnton Blanchard #if (PAGE_SIZE < 8192)
46dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_RXD		    512
47fb44519dSAnton Blanchard #else
48fb44519dSAnton Blanchard #define IXGBE_DEFAULT_RXD		    128
49fb44519dSAnton Blanchard #endif
50dee1ad47SJeff Kirsher #define IXGBE_MAX_RXD			   4096
51dee1ad47SJeff Kirsher #define IXGBE_MIN_RXD			     64
52dee1ad47SJeff Kirsher 
535b7f000fSDon Skidmore #define IXGBE_ETH_P_LLDP		 0x88CC
545b7f000fSDon Skidmore 
55dee1ad47SJeff Kirsher /* flow control */
56dee1ad47SJeff Kirsher #define IXGBE_MIN_FCRTL			   0x40
57dee1ad47SJeff Kirsher #define IXGBE_MAX_FCRTL			0x7FF80
58dee1ad47SJeff Kirsher #define IXGBE_MIN_FCRTH			  0x600
59dee1ad47SJeff Kirsher #define IXGBE_MAX_FCRTH			0x7FFF0
60dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_FCPAUSE		 0xFFFF
61dee1ad47SJeff Kirsher #define IXGBE_MIN_FCPAUSE		      0
62dee1ad47SJeff Kirsher #define IXGBE_MAX_FCPAUSE		 0xFFFF
63dee1ad47SJeff Kirsher 
64dee1ad47SJeff Kirsher /* Supported Rx Buffer Sizes */
65252562c2SAlexander Duyck #define IXGBE_RXBUFFER_256    256  /* Used for skb receive header */
66541ea69aSAlexander Duyck #define IXGBE_RXBUFFER_1536  1536
6709816fbeSAlexander Duyck #define IXGBE_RXBUFFER_2K    2048
6809816fbeSAlexander Duyck #define IXGBE_RXBUFFER_3K    3072
6909816fbeSAlexander Duyck #define IXGBE_RXBUFFER_4K    4096
70dee1ad47SJeff Kirsher #define IXGBE_MAX_RXBUFFER  16384  /* largest size for a single descriptor */
71dee1ad47SJeff Kirsher 
72541ea69aSAlexander Duyck /* Attempt to maximize the headroom available for incoming frames.  We
73541ea69aSAlexander Duyck  * use a 2K buffer for receives and need 1536/1534 to store the data for
74541ea69aSAlexander Duyck  * the frame.  This leaves us with 512 bytes of room.  From that we need
75541ea69aSAlexander Duyck  * to deduct the space needed for the shared info and the padding needed
76541ea69aSAlexander Duyck  * to IP align the frame.
77541ea69aSAlexander Duyck  *
78541ea69aSAlexander Duyck  * Note: For cache line sizes 256 or larger this value is going to end
79541ea69aSAlexander Duyck  *	 up negative.  In these cases we should fall back to the 3K
80541ea69aSAlexander Duyck  *	 buffers.
81541ea69aSAlexander Duyck  */
822de6aa3aSAlexander Duyck #if (PAGE_SIZE < 8192)
83541ea69aSAlexander Duyck #define IXGBE_MAX_2K_FRAME_BUILD_SKB (IXGBE_RXBUFFER_1536 - NET_IP_ALIGN)
84541ea69aSAlexander Duyck #define IXGBE_2K_TOO_SMALL_WITH_PADDING \
85541ea69aSAlexander Duyck ((NET_SKB_PAD + IXGBE_RXBUFFER_1536) > SKB_WITH_OVERHEAD(IXGBE_RXBUFFER_2K))
86541ea69aSAlexander Duyck 
87541ea69aSAlexander Duyck static inline int ixgbe_compute_pad(int rx_buf_len)
88541ea69aSAlexander Duyck {
89541ea69aSAlexander Duyck 	int page_size, pad_size;
90541ea69aSAlexander Duyck 
91541ea69aSAlexander Duyck 	page_size = ALIGN(rx_buf_len, PAGE_SIZE / 2);
92541ea69aSAlexander Duyck 	pad_size = SKB_WITH_OVERHEAD(page_size) - rx_buf_len;
93541ea69aSAlexander Duyck 
94541ea69aSAlexander Duyck 	return pad_size;
95541ea69aSAlexander Duyck }
96541ea69aSAlexander Duyck 
97541ea69aSAlexander Duyck static inline int ixgbe_skb_pad(void)
98541ea69aSAlexander Duyck {
99541ea69aSAlexander Duyck 	int rx_buf_len;
100541ea69aSAlexander Duyck 
101541ea69aSAlexander Duyck 	/* If a 2K buffer cannot handle a standard Ethernet frame then
102541ea69aSAlexander Duyck 	 * optimize padding for a 3K buffer instead of a 1.5K buffer.
103541ea69aSAlexander Duyck 	 *
104541ea69aSAlexander Duyck 	 * For a 3K buffer we need to add enough padding to allow for
105541ea69aSAlexander Duyck 	 * tailroom due to NET_IP_ALIGN possibly shifting us out of
106541ea69aSAlexander Duyck 	 * cache-line alignment.
107541ea69aSAlexander Duyck 	 */
108541ea69aSAlexander Duyck 	if (IXGBE_2K_TOO_SMALL_WITH_PADDING)
109541ea69aSAlexander Duyck 		rx_buf_len = IXGBE_RXBUFFER_3K + SKB_DATA_ALIGN(NET_IP_ALIGN);
110541ea69aSAlexander Duyck 	else
111541ea69aSAlexander Duyck 		rx_buf_len = IXGBE_RXBUFFER_1536;
112541ea69aSAlexander Duyck 
113541ea69aSAlexander Duyck 	/* if needed make room for NET_IP_ALIGN */
114541ea69aSAlexander Duyck 	rx_buf_len -= NET_IP_ALIGN;
115541ea69aSAlexander Duyck 
116541ea69aSAlexander Duyck 	return ixgbe_compute_pad(rx_buf_len);
117541ea69aSAlexander Duyck }
118541ea69aSAlexander Duyck 
119541ea69aSAlexander Duyck #define IXGBE_SKB_PAD	ixgbe_skb_pad()
1202de6aa3aSAlexander Duyck #else
121541ea69aSAlexander Duyck #define IXGBE_SKB_PAD	(NET_SKB_PAD + NET_IP_ALIGN)
1222de6aa3aSAlexander Duyck #endif
1232de6aa3aSAlexander Duyck 
124dee1ad47SJeff Kirsher /*
125252562c2SAlexander Duyck  * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we
126252562c2SAlexander Duyck  * reserve 64 more, and skb_shared_info adds an additional 320 bytes more,
127252562c2SAlexander Duyck  * this adds up to 448 bytes of extra data.
128252562c2SAlexander Duyck  *
129252562c2SAlexander Duyck  * Since netdev_alloc_skb now allocates a page fragment we can use a value
130252562c2SAlexander Duyck  * of 256 and the resultant skb will have a truesize of 960 or less.
131dee1ad47SJeff Kirsher  */
132252562c2SAlexander Duyck #define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_256
133dee1ad47SJeff Kirsher 
134dee1ad47SJeff Kirsher /* How many Rx Buffers do we bundle into one write to the hardware ? */
135dee1ad47SJeff Kirsher #define IXGBE_RX_BUFFER_WRITE	16	/* Must be power of 2 */
136dee1ad47SJeff Kirsher 
137f3213d93SAlexander Duyck #define IXGBE_RX_DMA_ATTR \
138f3213d93SAlexander Duyck 	(DMA_ATTR_SKIP_CPU_SYNC | DMA_ATTR_WEAK_ORDERING)
139f3213d93SAlexander Duyck 
140472148c3SAlexander Duyck enum ixgbe_tx_flags {
141472148c3SAlexander Duyck 	/* cmd_type flags */
142472148c3SAlexander Duyck 	IXGBE_TX_FLAGS_HW_VLAN	= 0x01,
143472148c3SAlexander Duyck 	IXGBE_TX_FLAGS_TSO	= 0x02,
144472148c3SAlexander Duyck 	IXGBE_TX_FLAGS_TSTAMP	= 0x04,
145472148c3SAlexander Duyck 
146472148c3SAlexander Duyck 	/* olinfo flags */
147472148c3SAlexander Duyck 	IXGBE_TX_FLAGS_CC	= 0x08,
148472148c3SAlexander Duyck 	IXGBE_TX_FLAGS_IPV4	= 0x10,
149472148c3SAlexander Duyck 	IXGBE_TX_FLAGS_CSUM	= 0x20,
15059259470SShannon Nelson 	IXGBE_TX_FLAGS_IPSEC	= 0x40,
151472148c3SAlexander Duyck 
152472148c3SAlexander Duyck 	/* software defined flags */
15359259470SShannon Nelson 	IXGBE_TX_FLAGS_SW_VLAN	= 0x80,
15459259470SShannon Nelson 	IXGBE_TX_FLAGS_FCOE	= 0x100,
155472148c3SAlexander Duyck };
156472148c3SAlexander Duyck 
157472148c3SAlexander Duyck /* VLAN info */
158dee1ad47SJeff Kirsher #define IXGBE_TX_FLAGS_VLAN_MASK	0xffff0000
15966f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_VLAN_PRIO_MASK	0xe0000000
16066f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT  29
161dee1ad47SJeff Kirsher #define IXGBE_TX_FLAGS_VLAN_SHIFT	16
162dee1ad47SJeff Kirsher 
163dee1ad47SJeff Kirsher #define IXGBE_MAX_VF_MC_ENTRIES         30
164dee1ad47SJeff Kirsher #define IXGBE_MAX_VF_FUNCTIONS          64
165dee1ad47SJeff Kirsher #define IXGBE_MAX_VFTA_ENTRIES          128
166dee1ad47SJeff Kirsher #define MAX_EMULATION_MAC_ADDRS         16
167dee1ad47SJeff Kirsher #define IXGBE_MAX_PF_MACVLANS           15
1681d9c0bfdSAlexander Duyck #define VMDQ_P(p)   ((p) + adapter->ring_feature[RING_F_VMDQ].offset)
16983c61fa9SGreg Rose #define IXGBE_82599_VF_DEVICE_ID        0x10ED
17083c61fa9SGreg Rose #define IXGBE_X540_VF_DEVICE_ID         0x1515
171dee1ad47SJeff Kirsher 
172dee1ad47SJeff Kirsher struct vf_data_storage {
173988d1307SMark Rustad 	struct pci_dev *vfdev;
174dee1ad47SJeff Kirsher 	unsigned char vf_mac_addresses[ETH_ALEN];
175dee1ad47SJeff Kirsher 	u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES];
176dee1ad47SJeff Kirsher 	u16 num_vf_mc_hashes;
177dee1ad47SJeff Kirsher 	bool clear_to_send;
178dee1ad47SJeff Kirsher 	bool pf_set_mac;
179dee1ad47SJeff Kirsher 	u16 pf_vlan; /* When set, guest VLAN config not allowed. */
180dee1ad47SJeff Kirsher 	u16 pf_qos;
181dee1ad47SJeff Kirsher 	u16 tx_rate;
182de4c7f65SGreg Rose 	u8 spoofchk_enabled;
183e65ce0d3SVlad Zolotarov 	bool rss_query_enabled;
18454011e4dSHiroshi Shimamoto 	u8 trusted;
1858443c1a4SHiroshi Shimamoto 	int xcast_mode;
186374c65d6SAlexander Duyck 	unsigned int vf_api;
187dee1ad47SJeff Kirsher };
188dee1ad47SJeff Kirsher 
1898443c1a4SHiroshi Shimamoto enum ixgbevf_xcast_modes {
1908443c1a4SHiroshi Shimamoto 	IXGBEVF_XCAST_MODE_NONE = 0,
1918443c1a4SHiroshi Shimamoto 	IXGBEVF_XCAST_MODE_MULTI,
1928443c1a4SHiroshi Shimamoto 	IXGBEVF_XCAST_MODE_ALLMULTI,
19307eea570SDon Skidmore 	IXGBEVF_XCAST_MODE_PROMISC,
1948443c1a4SHiroshi Shimamoto };
1958443c1a4SHiroshi Shimamoto 
196dee1ad47SJeff Kirsher struct vf_macvlans {
197dee1ad47SJeff Kirsher 	struct list_head l;
198dee1ad47SJeff Kirsher 	int vf;
199dee1ad47SJeff Kirsher 	bool free;
200dee1ad47SJeff Kirsher 	bool is_macvlan;
201dee1ad47SJeff Kirsher 	u8 vf_macvlan[ETH_ALEN];
202dee1ad47SJeff Kirsher };
203dee1ad47SJeff Kirsher 
204dee1ad47SJeff Kirsher #define IXGBE_MAX_TXD_PWR	14
205b4f47a48SJacob Keller #define IXGBE_MAX_DATA_PER_TXD	(1u << IXGBE_MAX_TXD_PWR)
206dee1ad47SJeff Kirsher 
207dee1ad47SJeff Kirsher /* Tx Descriptors needed, worst case */
208dee1ad47SJeff Kirsher #define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD)
209990a3158SAlexander Duyck #define DESC_NEEDED (MAX_SKB_FRAGS + 4)
210dee1ad47SJeff Kirsher 
211dee1ad47SJeff Kirsher /* wrapper around a pointer to a socket buffer,
212dee1ad47SJeff Kirsher  * so a DMA handle can be stored along with the buffer */
213dee1ad47SJeff Kirsher struct ixgbe_tx_buffer {
214d3d00239SAlexander Duyck 	union ixgbe_adv_tx_desc *next_to_watch;
215dee1ad47SJeff Kirsher 	unsigned long time_stamp;
21633fdc82fSJohn Fastabend 	union {
217d3d00239SAlexander Duyck 		struct sk_buff *skb;
21803993094SJesper Dangaard Brouer 		struct xdp_frame *xdpf;
21933fdc82fSJohn Fastabend 	};
220fd0db0edSAlexander Duyck 	unsigned int bytecount;
221fd0db0edSAlexander Duyck 	unsigned short gso_segs;
222244e27adSAlexander Duyck 	__be16 protocol;
223729739b7SAlexander Duyck 	DEFINE_DMA_UNMAP_ADDR(dma);
224729739b7SAlexander Duyck 	DEFINE_DMA_UNMAP_LEN(len);
225fd0db0edSAlexander Duyck 	u32 tx_flags;
226dee1ad47SJeff Kirsher };
227dee1ad47SJeff Kirsher 
228dee1ad47SJeff Kirsher struct ixgbe_rx_buffer {
229dee1ad47SJeff Kirsher 	struct sk_buff *skb;
230dee1ad47SJeff Kirsher 	dma_addr_t dma;
231dee1ad47SJeff Kirsher 	struct page *page;
2321b56cf49SAlexander Duyck #if (BITS_PER_LONG > 32) || (PAGE_SIZE >= 65536)
2331b56cf49SAlexander Duyck 	__u32 page_offset;
2341b56cf49SAlexander Duyck #else
2351b56cf49SAlexander Duyck 	__u16 page_offset;
2361b56cf49SAlexander Duyck #endif
2371b56cf49SAlexander Duyck 	__u16 pagecnt_bias;
238dee1ad47SJeff Kirsher };
239dee1ad47SJeff Kirsher 
240dee1ad47SJeff Kirsher struct ixgbe_queue_stats {
241dee1ad47SJeff Kirsher 	u64 packets;
242dee1ad47SJeff Kirsher 	u64 bytes;
243dee1ad47SJeff Kirsher };
244dee1ad47SJeff Kirsher 
245dee1ad47SJeff Kirsher struct ixgbe_tx_queue_stats {
246dee1ad47SJeff Kirsher 	u64 restart_queue;
247dee1ad47SJeff Kirsher 	u64 tx_busy;
248dee1ad47SJeff Kirsher 	u64 tx_done_old;
249dee1ad47SJeff Kirsher };
250dee1ad47SJeff Kirsher 
251dee1ad47SJeff Kirsher struct ixgbe_rx_queue_stats {
252dee1ad47SJeff Kirsher 	u64 rsc_count;
253dee1ad47SJeff Kirsher 	u64 rsc_flush;
254dee1ad47SJeff Kirsher 	u64 non_eop_descs;
25586e23494SJesper Dangaard Brouer 	u64 alloc_rx_page;
256dee1ad47SJeff Kirsher 	u64 alloc_rx_page_failed;
257dee1ad47SJeff Kirsher 	u64 alloc_rx_buff_failed;
2588a0da21bSAlexander Duyck 	u64 csum_err;
259dee1ad47SJeff Kirsher };
260dee1ad47SJeff Kirsher 
261a9763f3cSMark Rustad #define IXGBE_TS_HDR_LEN 8
262a9763f3cSMark Rustad 
263f800326dSAlexander Duyck enum ixgbe_ring_state_t {
2644f4542bfSAlexander Duyck 	__IXGBE_RX_3K_BUFFER,
2652de6aa3aSAlexander Duyck 	__IXGBE_RX_BUILD_SKB_ENABLED,
2664f4542bfSAlexander Duyck 	__IXGBE_RX_RSC_ENABLED,
2674f4542bfSAlexander Duyck 	__IXGBE_RX_CSUM_UDP_ZERO_ERR,
2684f4542bfSAlexander Duyck 	__IXGBE_RX_FCOE,
269dee1ad47SJeff Kirsher 	__IXGBE_TX_FDIR_INIT_DONE,
270fd786b7bSAlexander Duyck 	__IXGBE_TX_XPS_INIT_DONE,
271dee1ad47SJeff Kirsher 	__IXGBE_TX_DETECT_HANG,
272dee1ad47SJeff Kirsher 	__IXGBE_HANG_CHECK_ARMED,
27333fdc82fSJohn Fastabend 	__IXGBE_TX_XDP_RING,
274dee1ad47SJeff Kirsher };
275dee1ad47SJeff Kirsher 
2762de6aa3aSAlexander Duyck #define ring_uses_build_skb(ring) \
2772de6aa3aSAlexander Duyck 	test_bit(__IXGBE_RX_BUILD_SKB_ENABLED, &(ring)->state)
2782de6aa3aSAlexander Duyck 
2792a47fa45SJohn Fastabend struct ixgbe_fwd_adapter {
2802a47fa45SJohn Fastabend 	unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
2812a47fa45SJohn Fastabend 	struct net_device *netdev;
2822a47fa45SJohn Fastabend 	unsigned int tx_base_queue;
2832a47fa45SJohn Fastabend 	unsigned int rx_base_queue;
2842a47fa45SJohn Fastabend 	int pool;
2852a47fa45SJohn Fastabend };
2862a47fa45SJohn Fastabend 
287dee1ad47SJeff Kirsher #define check_for_tx_hang(ring) \
288dee1ad47SJeff Kirsher 	test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
289dee1ad47SJeff Kirsher #define set_check_for_tx_hang(ring) \
290dee1ad47SJeff Kirsher 	set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
291dee1ad47SJeff Kirsher #define clear_check_for_tx_hang(ring) \
292dee1ad47SJeff Kirsher 	clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
293dee1ad47SJeff Kirsher #define ring_is_rsc_enabled(ring) \
294dee1ad47SJeff Kirsher 	test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
295dee1ad47SJeff Kirsher #define set_ring_rsc_enabled(ring) \
296dee1ad47SJeff Kirsher 	set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
297dee1ad47SJeff Kirsher #define clear_ring_rsc_enabled(ring) \
298dee1ad47SJeff Kirsher 	clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
29933fdc82fSJohn Fastabend #define ring_is_xdp(ring) \
30033fdc82fSJohn Fastabend 	test_bit(__IXGBE_TX_XDP_RING, &(ring)->state)
30133fdc82fSJohn Fastabend #define set_ring_xdp(ring) \
30233fdc82fSJohn Fastabend 	set_bit(__IXGBE_TX_XDP_RING, &(ring)->state)
30333fdc82fSJohn Fastabend #define clear_ring_xdp(ring) \
30433fdc82fSJohn Fastabend 	clear_bit(__IXGBE_TX_XDP_RING, &(ring)->state)
305dee1ad47SJeff Kirsher struct ixgbe_ring {
306efe3d3c8SAlexander Duyck 	struct ixgbe_ring *next;	/* pointer to next ring in q_vector */
307d3ee4294SAlexander Duyck 	struct ixgbe_q_vector *q_vector; /* backpointer to host q_vector */
308dee1ad47SJeff Kirsher 	struct net_device *netdev;	/* netdev ring belongs to */
30992470808SJohn Fastabend 	struct bpf_prog *xdp_prog;
310d3ee4294SAlexander Duyck 	struct device *dev;		/* device for DMA mapping */
311d3ee4294SAlexander Duyck 	void *desc;			/* descriptor ring memory */
312dee1ad47SJeff Kirsher 	union {
313dee1ad47SJeff Kirsher 		struct ixgbe_tx_buffer *tx_buffer_info;
314dee1ad47SJeff Kirsher 		struct ixgbe_rx_buffer *rx_buffer_info;
315dee1ad47SJeff Kirsher 	};
316dee1ad47SJeff Kirsher 	unsigned long state;
317dee1ad47SJeff Kirsher 	u8 __iomem *tail;
318d3ee4294SAlexander Duyck 	dma_addr_t dma;			/* phys. address of descriptor ring */
319d3ee4294SAlexander Duyck 	unsigned int size;		/* length in bytes */
320dee1ad47SJeff Kirsher 
321dee1ad47SJeff Kirsher 	u16 count;			/* amount of descriptors */
322dee1ad47SJeff Kirsher 
323dee1ad47SJeff Kirsher 	u8 queue_index; /* needed for multiqueue queue management */
324dee1ad47SJeff Kirsher 	u8 reg_idx;			/* holds the special value that gets
325dee1ad47SJeff Kirsher 					 * the hardware register offset
326dee1ad47SJeff Kirsher 					 * associated with this ring, which is
327dee1ad47SJeff Kirsher 					 * different for DCB and RSS modes
328dee1ad47SJeff Kirsher 					 */
329d3ee4294SAlexander Duyck 	u16 next_to_use;
330d3ee4294SAlexander Duyck 	u16 next_to_clean;
331d3ee4294SAlexander Duyck 
332a9763f3cSMark Rustad 	unsigned long last_rx_timestamp;
333a9763f3cSMark Rustad 
334f800326dSAlexander Duyck 	union {
335d3ee4294SAlexander Duyck 		u16 next_to_alloc;
336f800326dSAlexander Duyck 		struct {
337dee1ad47SJeff Kirsher 			u8 atr_sample_rate;
338dee1ad47SJeff Kirsher 			u8 atr_count;
339f800326dSAlexander Duyck 		};
340f800326dSAlexander Duyck 	};
341dee1ad47SJeff Kirsher 
342dee1ad47SJeff Kirsher 	u8 dcb_tc;
343dee1ad47SJeff Kirsher 	struct ixgbe_queue_stats stats;
344dee1ad47SJeff Kirsher 	struct u64_stats_sync syncp;
345dee1ad47SJeff Kirsher 	union {
346dee1ad47SJeff Kirsher 		struct ixgbe_tx_queue_stats tx_stats;
347dee1ad47SJeff Kirsher 		struct ixgbe_rx_queue_stats rx_stats;
348dee1ad47SJeff Kirsher 	};
34999ffc5adSJesper Dangaard Brouer 	struct xdp_rxq_info xdp_rxq;
350dee1ad47SJeff Kirsher } ____cacheline_internodealigned_in_smp;
351dee1ad47SJeff Kirsher 
352dee1ad47SJeff Kirsher enum ixgbe_ring_f_enum {
353dee1ad47SJeff Kirsher 	RING_F_NONE = 0,
354dee1ad47SJeff Kirsher 	RING_F_VMDQ,  /* SR-IOV uses the same ring feature */
355dee1ad47SJeff Kirsher 	RING_F_RSS,
356dee1ad47SJeff Kirsher 	RING_F_FDIR,
357dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE
358dee1ad47SJeff Kirsher 	RING_F_FCOE,
359dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */
360dee1ad47SJeff Kirsher 
361dee1ad47SJeff Kirsher 	RING_F_ARRAY_SIZE      /* must be last in enum set */
362dee1ad47SJeff Kirsher };
363dee1ad47SJeff Kirsher 
364dee1ad47SJeff Kirsher #define IXGBE_MAX_RSS_INDICES		16
365e9ee3238SEmil Tantilov #define IXGBE_MAX_RSS_INDICES_X550	63
366dee1ad47SJeff Kirsher #define IXGBE_MAX_VMDQ_INDICES		64
367d3cb9869SAlexander Duyck #define IXGBE_MAX_FDIR_INDICES		63	/* based on q_vector limit */
368dee1ad47SJeff Kirsher #define IXGBE_MAX_FCOE_INDICES		8
369d3cb9869SAlexander Duyck #define MAX_RX_QUEUES			(IXGBE_MAX_FDIR_INDICES + 1)
370d3cb9869SAlexander Duyck #define MAX_TX_QUEUES			(IXGBE_MAX_FDIR_INDICES + 1)
37133fdc82fSJohn Fastabend #define MAX_XDP_QUEUES			(IXGBE_MAX_FDIR_INDICES + 1)
3722a47fa45SJohn Fastabend #define IXGBE_MAX_L2A_QUEUES		4
3732a47fa45SJohn Fastabend #define IXGBE_BAD_L2A_QUEUE		3
3744e039c16SAlexander Duyck #define IXGBE_MAX_MACVLANS		63
3752a47fa45SJohn Fastabend 
376dee1ad47SJeff Kirsher struct ixgbe_ring_feature {
377c087663eSAlexander Duyck 	u16 limit;	/* upper limit on feature indices */
378c087663eSAlexander Duyck 	u16 indices;	/* current value of indices */
379e4b317e9SAlexander Duyck 	u16 mask;	/* Mask used for feature to ring mapping */
380e4b317e9SAlexander Duyck 	u16 offset;	/* offset to start of feature */
381dee1ad47SJeff Kirsher } ____cacheline_internodealigned_in_smp;
382dee1ad47SJeff Kirsher 
38373079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_8Q_MASK 0x78
38473079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_4Q_MASK 0x7C
38573079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_2Q_MASK 0x7E
38673079ea0SAlexander Duyck 
387f800326dSAlexander Duyck /*
388f800326dSAlexander Duyck  * FCoE requires that all Rx buffers be over 2200 bytes in length.  Since
389f800326dSAlexander Duyck  * this is twice the size of a half page we need to double the page order
390f800326dSAlexander Duyck  * for FCoE enabled Rx queues.
391f800326dSAlexander Duyck  */
39209816fbeSAlexander Duyck static inline unsigned int ixgbe_rx_bufsz(struct ixgbe_ring *ring)
39309816fbeSAlexander Duyck {
3944f4542bfSAlexander Duyck 	if (test_bit(__IXGBE_RX_3K_BUFFER, &ring->state))
3954f4542bfSAlexander Duyck 		return IXGBE_RXBUFFER_3K;
3962de6aa3aSAlexander Duyck #if (PAGE_SIZE < 8192)
3972de6aa3aSAlexander Duyck 	if (ring_uses_build_skb(ring))
398541ea69aSAlexander Duyck 		return IXGBE_MAX_2K_FRAME_BUILD_SKB;
3992de6aa3aSAlexander Duyck #endif
40009816fbeSAlexander Duyck 	return IXGBE_RXBUFFER_2K;
40109816fbeSAlexander Duyck }
40209816fbeSAlexander Duyck 
403f800326dSAlexander Duyck static inline unsigned int ixgbe_rx_pg_order(struct ixgbe_ring *ring)
404f800326dSAlexander Duyck {
4054f4542bfSAlexander Duyck #if (PAGE_SIZE < 8192)
4064f4542bfSAlexander Duyck 	if (test_bit(__IXGBE_RX_3K_BUFFER, &ring->state))
4074f4542bfSAlexander Duyck 		return 1;
408f800326dSAlexander Duyck #endif
40909816fbeSAlexander Duyck 	return 0;
41009816fbeSAlexander Duyck }
411f800326dSAlexander Duyck #define ixgbe_rx_pg_size(_ring) (PAGE_SIZE << ixgbe_rx_pg_order(_ring))
412f800326dSAlexander Duyck 
413b4ded832SAlexander Duyck #define IXGBE_ITR_ADAPTIVE_MIN_INC	2
414b4ded832SAlexander Duyck #define IXGBE_ITR_ADAPTIVE_MIN_USECS	10
415b4ded832SAlexander Duyck #define IXGBE_ITR_ADAPTIVE_MAX_USECS	126
416b4ded832SAlexander Duyck #define IXGBE_ITR_ADAPTIVE_LATENCY	0x80
417b4ded832SAlexander Duyck #define IXGBE_ITR_ADAPTIVE_BULK		0x00
418b4ded832SAlexander Duyck 
419dee1ad47SJeff Kirsher struct ixgbe_ring_container {
420efe3d3c8SAlexander Duyck 	struct ixgbe_ring *ring;	/* pointer to linked list of rings */
421b4ded832SAlexander Duyck 	unsigned long next_update;	/* jiffies value of last update */
422dee1ad47SJeff Kirsher 	unsigned int total_bytes;	/* total bytes processed this int */
423dee1ad47SJeff Kirsher 	unsigned int total_packets;	/* total packets processed this int */
424dee1ad47SJeff Kirsher 	u16 work_limit;			/* total work allowed per interrupt */
425dee1ad47SJeff Kirsher 	u8 count;			/* total number of rings in vector */
426dee1ad47SJeff Kirsher 	u8 itr;				/* current ITR setting for ring */
427dee1ad47SJeff Kirsher };
428dee1ad47SJeff Kirsher 
429a557928eSAlexander Duyck /* iterator for handling rings in ring container */
430a557928eSAlexander Duyck #define ixgbe_for_each_ring(pos, head) \
431a557928eSAlexander Duyck 	for (pos = (head).ring; pos != NULL; pos = pos->next)
432a557928eSAlexander Duyck 
433dee1ad47SJeff Kirsher #define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \
434dee1ad47SJeff Kirsher 			      ? 8 : 1)
435dee1ad47SJeff Kirsher #define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS
436dee1ad47SJeff Kirsher 
43749c7ffbeSAlexander Duyck /* MAX_Q_VECTORS of these are allocated,
438dee1ad47SJeff Kirsher  * but we only use one per queue-specific vector.
439dee1ad47SJeff Kirsher  */
440dee1ad47SJeff Kirsher struct ixgbe_q_vector {
441dee1ad47SJeff Kirsher 	struct ixgbe_adapter *adapter;
442dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCA
443dee1ad47SJeff Kirsher 	int cpu;	    /* CPU for DCA */
444dee1ad47SJeff Kirsher #endif
445d5bf4f67SEmil Tantilov 	u16 v_idx;		/* index of q_vector within array, also used for
446d5bf4f67SEmil Tantilov 				 * finding the bit in EICR and friends that
447d5bf4f67SEmil Tantilov 				 * represents the vector for this ring */
448d5bf4f67SEmil Tantilov 	u16 itr;		/* Interrupt throttle rate written to EITR */
449dee1ad47SJeff Kirsher 	struct ixgbe_ring_container rx, tx;
450d5bf4f67SEmil Tantilov 
451d5bf4f67SEmil Tantilov 	struct napi_struct napi;
452de88eeebSAlexander Duyck 	cpumask_t affinity_mask;
453de88eeebSAlexander Duyck 	int numa_node;
454de88eeebSAlexander Duyck 	struct rcu_head rcu;	/* to avoid race with update stats on free */
455dee1ad47SJeff Kirsher 	char name[IFNAMSIZ + 9];
456de88eeebSAlexander Duyck 
457de88eeebSAlexander Duyck 	/* for dynamic allocation of rings associated with this q_vector */
458de88eeebSAlexander Duyck 	struct ixgbe_ring ring[0] ____cacheline_internodealigned_in_smp;
459dee1ad47SJeff Kirsher };
460adc81090SAlexander Duyck 
4613ca8bc6dSDon Skidmore #ifdef CONFIG_IXGBE_HWMON
4623ca8bc6dSDon Skidmore 
4633ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_LOC		0
4643ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_TEMP		1
4653ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_CAUTION	2
4663ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_MAX		3
4673ca8bc6dSDon Skidmore 
4683ca8bc6dSDon Skidmore struct hwmon_attr {
4693ca8bc6dSDon Skidmore 	struct device_attribute dev_attr;
4703ca8bc6dSDon Skidmore 	struct ixgbe_hw *hw;
4713ca8bc6dSDon Skidmore 	struct ixgbe_thermal_diode_data *sensor;
4723ca8bc6dSDon Skidmore 	char name[12];
4733ca8bc6dSDon Skidmore };
4743ca8bc6dSDon Skidmore 
4753ca8bc6dSDon Skidmore struct hwmon_buff {
47603b77d81SGuenter Roeck 	struct attribute_group group;
47703b77d81SGuenter Roeck 	const struct attribute_group *groups[2];
47803b77d81SGuenter Roeck 	struct attribute *attrs[IXGBE_MAX_SENSORS * 4 + 1];
47903b77d81SGuenter Roeck 	struct hwmon_attr hwmon_list[IXGBE_MAX_SENSORS * 4];
4803ca8bc6dSDon Skidmore 	unsigned int n_hwmon;
4813ca8bc6dSDon Skidmore };
4823ca8bc6dSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */
483dee1ad47SJeff Kirsher 
484d5bf4f67SEmil Tantilov /*
485d5bf4f67SEmil Tantilov  * microsecond values for various ITR rates shifted by 2 to fit itr register
486d5bf4f67SEmil Tantilov  * with the first 3 bits reserved 0
487dee1ad47SJeff Kirsher  */
488d5bf4f67SEmil Tantilov #define IXGBE_MIN_RSC_ITR	24
489d5bf4f67SEmil Tantilov #define IXGBE_100K_ITR		40
490d5bf4f67SEmil Tantilov #define IXGBE_20K_ITR		200
4918ac34f10SAlexander Duyck #define IXGBE_12K_ITR		336
492dee1ad47SJeff Kirsher 
493f56e0cb1SAlexander Duyck /* ixgbe_test_staterr - tests bits in Rx descriptor status and error fields */
494f56e0cb1SAlexander Duyck static inline __le32 ixgbe_test_staterr(union ixgbe_adv_rx_desc *rx_desc,
495f56e0cb1SAlexander Duyck 					const u32 stat_err_bits)
496f56e0cb1SAlexander Duyck {
497f56e0cb1SAlexander Duyck 	return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
498f56e0cb1SAlexander Duyck }
499f56e0cb1SAlexander Duyck 
500dee1ad47SJeff Kirsher static inline u16 ixgbe_desc_unused(struct ixgbe_ring *ring)
501dee1ad47SJeff Kirsher {
502dee1ad47SJeff Kirsher 	u16 ntc = ring->next_to_clean;
503dee1ad47SJeff Kirsher 	u16 ntu = ring->next_to_use;
504dee1ad47SJeff Kirsher 
505dee1ad47SJeff Kirsher 	return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1;
506dee1ad47SJeff Kirsher }
507dee1ad47SJeff Kirsher 
508e4f74028SAlexander Duyck #define IXGBE_RX_DESC(R, i)	    \
509dee1ad47SJeff Kirsher 	(&(((union ixgbe_adv_rx_desc *)((R)->desc))[i]))
510e4f74028SAlexander Duyck #define IXGBE_TX_DESC(R, i)	    \
511dee1ad47SJeff Kirsher 	(&(((union ixgbe_adv_tx_desc *)((R)->desc))[i]))
512e4f74028SAlexander Duyck #define IXGBE_TX_CTXTDESC(R, i)	    \
513dee1ad47SJeff Kirsher 	(&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i]))
514dee1ad47SJeff Kirsher 
515c88887e0SAlexander Duyck #define IXGBE_MAX_JUMBO_FRAME_SIZE	9728 /* Maximum Supported Size 9.5KB */
516dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE
517dee1ad47SJeff Kirsher /* Use 3K as the baby jumbo frame size for FCoE */
518dee1ad47SJeff Kirsher #define IXGBE_FCOE_JUMBO_FRAME_SIZE       3072
519dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */
520dee1ad47SJeff Kirsher 
521dee1ad47SJeff Kirsher #define OTHER_VECTOR 1
522dee1ad47SJeff Kirsher #define NON_Q_VECTORS (OTHER_VECTOR)
523dee1ad47SJeff Kirsher 
524dee1ad47SJeff Kirsher #define MAX_MSIX_VECTORS_82599 64
52549c7ffbeSAlexander Duyck #define MAX_Q_VECTORS_82599 64
526dee1ad47SJeff Kirsher #define MAX_MSIX_VECTORS_82598 18
52749c7ffbeSAlexander Duyck #define MAX_Q_VECTORS_82598 16
528dee1ad47SJeff Kirsher 
5295d7daa35SJacob Keller struct ixgbe_mac_addr {
5305d7daa35SJacob Keller 	u8 addr[ETH_ALEN];
531c9f53e63SAlexander Duyck 	u16 pool;
5325d7daa35SJacob Keller 	u16 state; /* bitmask */
5335d7daa35SJacob Keller };
534c9f53e63SAlexander Duyck 
5355d7daa35SJacob Keller #define IXGBE_MAC_STATE_DEFAULT		0x1
5365d7daa35SJacob Keller #define IXGBE_MAC_STATE_MODIFIED	0x2
5375d7daa35SJacob Keller #define IXGBE_MAC_STATE_IN_USE		0x4
5385d7daa35SJacob Keller 
53949c7ffbeSAlexander Duyck #define MAX_Q_VECTORS MAX_Q_VECTORS_82599
540dee1ad47SJeff Kirsher #define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599
541dee1ad47SJeff Kirsher 
5428f15486dSAlexander Duyck #define MIN_MSIX_Q_VECTORS 1
543dee1ad47SJeff Kirsher #define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)
544dee1ad47SJeff Kirsher 
54546646e61SAlexander Duyck /* default to trying for four seconds */
54646646e61SAlexander Duyck #define IXGBE_TRY_LINK_TIMEOUT (4 * HZ)
54758e7cd24SMark Rustad #define IXGBE_SFP_POLL_JIFFIES (2 * HZ)	/* SFP poll every 2 seconds */
54846646e61SAlexander Duyck 
549dee1ad47SJeff Kirsher /* board specific private data structure */
550dee1ad47SJeff Kirsher struct ixgbe_adapter {
55146646e61SAlexander Duyck 	unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
55246646e61SAlexander Duyck 	/* OS defined structs */
55346646e61SAlexander Duyck 	struct net_device *netdev;
55492470808SJohn Fastabend 	struct bpf_prog *xdp_prog;
55546646e61SAlexander Duyck 	struct pci_dev *pdev;
55646646e61SAlexander Duyck 
557dee1ad47SJeff Kirsher 	unsigned long state;
558dee1ad47SJeff Kirsher 
559dee1ad47SJeff Kirsher 	/* Some features need tri-state capability,
560dee1ad47SJeff Kirsher 	 * thus the additional *_CAPABLE flags.
561dee1ad47SJeff Kirsher 	 */
562dee1ad47SJeff Kirsher 	u32 flags;
563b4f47a48SJacob Keller #define IXGBE_FLAG_MSI_ENABLED			BIT(1)
564b4f47a48SJacob Keller #define IXGBE_FLAG_MSIX_ENABLED			BIT(3)
565b4f47a48SJacob Keller #define IXGBE_FLAG_RX_1BUF_CAPABLE		BIT(4)
566b4f47a48SJacob Keller #define IXGBE_FLAG_RX_PS_CAPABLE		BIT(5)
567b4f47a48SJacob Keller #define IXGBE_FLAG_RX_PS_ENABLED		BIT(6)
568b4f47a48SJacob Keller #define IXGBE_FLAG_DCA_ENABLED			BIT(8)
569b4f47a48SJacob Keller #define IXGBE_FLAG_DCA_CAPABLE			BIT(9)
570b4f47a48SJacob Keller #define IXGBE_FLAG_IMIR_ENABLED			BIT(10)
571b4f47a48SJacob Keller #define IXGBE_FLAG_MQ_CAPABLE			BIT(11)
572b4f47a48SJacob Keller #define IXGBE_FLAG_DCB_ENABLED			BIT(12)
573b4f47a48SJacob Keller #define IXGBE_FLAG_VMDQ_CAPABLE			BIT(13)
574b4f47a48SJacob Keller #define IXGBE_FLAG_VMDQ_ENABLED			BIT(14)
575b4f47a48SJacob Keller #define IXGBE_FLAG_FAN_FAIL_CAPABLE		BIT(15)
576b4f47a48SJacob Keller #define IXGBE_FLAG_NEED_LINK_UPDATE		BIT(16)
577b4f47a48SJacob Keller #define IXGBE_FLAG_NEED_LINK_CONFIG		BIT(17)
578b4f47a48SJacob Keller #define IXGBE_FLAG_FDIR_HASH_CAPABLE		BIT(18)
579b4f47a48SJacob Keller #define IXGBE_FLAG_FDIR_PERFECT_CAPABLE		BIT(19)
580b4f47a48SJacob Keller #define IXGBE_FLAG_FCOE_CAPABLE			BIT(20)
581b4f47a48SJacob Keller #define IXGBE_FLAG_FCOE_ENABLED			BIT(21)
582b4f47a48SJacob Keller #define IXGBE_FLAG_SRIOV_CAPABLE		BIT(22)
583b4f47a48SJacob Keller #define IXGBE_FLAG_SRIOV_ENABLED		BIT(23)
58467359c3cSMark Rustad #define IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE	BIT(24)
585a9763f3cSMark Rustad #define IXGBE_FLAG_RX_HWTSTAMP_ENABLED		BIT(25)
586a9763f3cSMark Rustad #define IXGBE_FLAG_RX_HWTSTAMP_IN_REGISTER	BIT(26)
5878829009dSUsha Ketineni #define IXGBE_FLAG_DCB_CAPABLE			BIT(27)
588a21d0822SEmil Tantilov #define IXGBE_FLAG_GENEVE_OFFLOAD_CAPABLE	BIT(28)
589dee1ad47SJeff Kirsher 
590dee1ad47SJeff Kirsher 	u32 flags2;
591b4f47a48SJacob Keller #define IXGBE_FLAG2_RSC_CAPABLE			BIT(0)
592b4f47a48SJacob Keller #define IXGBE_FLAG2_RSC_ENABLED			BIT(1)
593b4f47a48SJacob Keller #define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE		BIT(2)
594b4f47a48SJacob Keller #define IXGBE_FLAG2_TEMP_SENSOR_EVENT		BIT(3)
595b4f47a48SJacob Keller #define IXGBE_FLAG2_SEARCH_FOR_SFP		BIT(4)
596b4f47a48SJacob Keller #define IXGBE_FLAG2_SFP_NEEDS_RESET		BIT(5)
597b4f47a48SJacob Keller #define IXGBE_FLAG2_FDIR_REQUIRES_REINIT	BIT(7)
598b4f47a48SJacob Keller #define IXGBE_FLAG2_RSS_FIELD_IPV4_UDP		BIT(8)
599b4f47a48SJacob Keller #define IXGBE_FLAG2_RSS_FIELD_IPV6_UDP		BIT(9)
600b4f47a48SJacob Keller #define IXGBE_FLAG2_PTP_PPS_ENABLED		BIT(10)
601b4f47a48SJacob Keller #define IXGBE_FLAG2_PHY_INTERRUPT		BIT(11)
602a21d0822SEmil Tantilov #define IXGBE_FLAG2_UDP_TUN_REREG_NEEDED	BIT(12)
60316369564SAlexander Duyck #define IXGBE_FLAG2_VLAN_PROMISC		BIT(13)
604b3eb4e18SMark Rustad #define IXGBE_FLAG2_EEE_CAPABLE			BIT(14)
605b3eb4e18SMark Rustad #define IXGBE_FLAG2_EEE_ENABLED			BIT(15)
6062de6aa3aSAlexander Duyck #define IXGBE_FLAG2_RX_LEGACY			BIT(16)
60734c822e2SShannon Nelson #define IXGBE_FLAG2_IPSEC_ENABLED		BIT(17)
6089e4e30ccSShannon Nelson #define IXGBE_FLAG2_VF_IPSEC_ENABLED		BIT(18)
60946646e61SAlexander Duyck 
61046646e61SAlexander Duyck 	/* Tx fast path data */
61146646e61SAlexander Duyck 	int num_tx_queues;
61246646e61SAlexander Duyck 	u16 tx_itr_setting;
61346646e61SAlexander Duyck 	u16 tx_work_limit;
614a8a43fdaSShannon Nelson 	u64 tx_ipsec;
61546646e61SAlexander Duyck 
61646646e61SAlexander Duyck 	/* Rx fast path data */
61746646e61SAlexander Duyck 	int num_rx_queues;
61846646e61SAlexander Duyck 	u16 rx_itr_setting;
619a8a43fdaSShannon Nelson 	u64 rx_ipsec;
62046646e61SAlexander Duyck 
6219f12df90SAlexander Duyck 	/* Port number used to identify VXLAN traffic */
6229f12df90SAlexander Duyck 	__be16 vxlan_port;
623a21d0822SEmil Tantilov 	__be16 geneve_port;
6249f12df90SAlexander Duyck 
62533fdc82fSJohn Fastabend 	/* XDP */
62633fdc82fSJohn Fastabend 	int num_xdp_queues;
62733fdc82fSJohn Fastabend 	struct ixgbe_ring *xdp_ring[MAX_XDP_QUEUES];
62833fdc82fSJohn Fastabend 
62946646e61SAlexander Duyck 	/* TX */
63046646e61SAlexander Duyck 	struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp;
63146646e61SAlexander Duyck 
63246646e61SAlexander Duyck 	u64 restart_queue;
63346646e61SAlexander Duyck 	u64 lsc_int;
63446646e61SAlexander Duyck 	u32 tx_timeout_count;
63546646e61SAlexander Duyck 
63646646e61SAlexander Duyck 	/* RX */
63746646e61SAlexander Duyck 	struct ixgbe_ring *rx_ring[MAX_RX_QUEUES];
63846646e61SAlexander Duyck 	int num_rx_pools;		/* == num_rx_queues in 82598 */
63946646e61SAlexander Duyck 	int num_rx_queues_per_pool;	/* 1 if 82598, can be many if 82599 */
64046646e61SAlexander Duyck 	u64 hw_csum_rx_error;
64146646e61SAlexander Duyck 	u64 hw_rx_no_dma_resources;
64246646e61SAlexander Duyck 	u64 rsc_total_count;
64346646e61SAlexander Duyck 	u64 rsc_total_flush;
64446646e61SAlexander Duyck 	u64 non_eop_descs;
64586e23494SJesper Dangaard Brouer 	u32 alloc_rx_page;
64646646e61SAlexander Duyck 	u32 alloc_rx_page_failed;
64746646e61SAlexander Duyck 	u32 alloc_rx_buff_failed;
64846646e61SAlexander Duyck 
64949c7ffbeSAlexander Duyck 	struct ixgbe_q_vector *q_vector[MAX_Q_VECTORS];
650dee1ad47SJeff Kirsher 
651dee1ad47SJeff Kirsher 	/* DCB parameters */
652dee1ad47SJeff Kirsher 	struct ieee_pfc *ixgbe_ieee_pfc;
653dee1ad47SJeff Kirsher 	struct ieee_ets *ixgbe_ieee_ets;
654dee1ad47SJeff Kirsher 	struct ixgbe_dcb_config dcb_cfg;
655dee1ad47SJeff Kirsher 	struct ixgbe_dcb_config temp_dcb_cfg;
6560efbf12bSAlexander Duyck 	u8 hw_tcs;
657dee1ad47SJeff Kirsher 	u8 dcb_set_bitmap;
658dee1ad47SJeff Kirsher 	u8 dcbx_cap;
659dee1ad47SJeff Kirsher 	enum ixgbe_fc_mode last_lfc_mode;
660dee1ad47SJeff Kirsher 
66149c7ffbeSAlexander Duyck 	int num_q_vectors;	/* current number of q_vectors for device */
66249c7ffbeSAlexander Duyck 	int max_q_vectors;	/* true count of q_vectors for device */
663dee1ad47SJeff Kirsher 	struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE];
664dee1ad47SJeff Kirsher 	struct msix_entry *msix_entries;
665dee1ad47SJeff Kirsher 
666dee1ad47SJeff Kirsher 	u32 test_icr;
667dee1ad47SJeff Kirsher 	struct ixgbe_ring test_tx_ring;
668dee1ad47SJeff Kirsher 	struct ixgbe_ring test_rx_ring;
669dee1ad47SJeff Kirsher 
670dee1ad47SJeff Kirsher 	/* structs defined in ixgbe_hw.h */
671dee1ad47SJeff Kirsher 	struct ixgbe_hw hw;
672dee1ad47SJeff Kirsher 	u16 msg_enable;
673dee1ad47SJeff Kirsher 	struct ixgbe_hw_stats stats;
674dee1ad47SJeff Kirsher 
675dee1ad47SJeff Kirsher 	u64 tx_busy;
676dee1ad47SJeff Kirsher 	unsigned int tx_ring_count;
67733fdc82fSJohn Fastabend 	unsigned int xdp_ring_count;
678dee1ad47SJeff Kirsher 	unsigned int rx_ring_count;
679dee1ad47SJeff Kirsher 
680dee1ad47SJeff Kirsher 	u32 link_speed;
681dee1ad47SJeff Kirsher 	bool link_up;
68258e7cd24SMark Rustad 	unsigned long sfp_poll_time;
683dee1ad47SJeff Kirsher 	unsigned long link_check_timeout;
684dee1ad47SJeff Kirsher 
685dee1ad47SJeff Kirsher 	struct timer_list service_timer;
68646646e61SAlexander Duyck 	struct work_struct service_task;
68746646e61SAlexander Duyck 
68846646e61SAlexander Duyck 	struct hlist_head fdir_filter_list;
68946646e61SAlexander Duyck 	unsigned long fdir_overflow; /* number of times ATR was backed off */
69046646e61SAlexander Duyck 	union ixgbe_atr_input fdir_mask;
69146646e61SAlexander Duyck 	int fdir_filter_count;
692dee1ad47SJeff Kirsher 	u32 fdir_pballoc;
693dee1ad47SJeff Kirsher 	u32 atr_sample_rate;
694dee1ad47SJeff Kirsher 	spinlock_t fdir_perfect_lock;
69546646e61SAlexander Duyck 
696dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE
697dee1ad47SJeff Kirsher 	struct ixgbe_fcoe fcoe;
698dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */
6992a1a091cSMark Rustad 	u8 __iomem *io_addr; /* Mainly for iounmap use */
700dee1ad47SJeff Kirsher 	u32 wol;
70146646e61SAlexander Duyck 
702aa2bacb6SDon Skidmore 	u16 bridge_mode;
703aa2bacb6SDon Skidmore 
70473834aecSPaul Greenwalt 	char eeprom_id[NVM_VER_SIZE];
705c23f5b6bSEmil Tantilov 	u16 eeprom_cap;
706dee1ad47SJeff Kirsher 
707dee1ad47SJeff Kirsher 	u32 interrupt_event;
70846646e61SAlexander Duyck 	u32 led_reg;
709dee1ad47SJeff Kirsher 
7103a6a4edaSJacob Keller 	struct ptp_clock *ptp_clock;
7113a6a4edaSJacob Keller 	struct ptp_clock_info ptp_caps;
712891dc082SJacob Keller 	struct work_struct ptp_tx_work;
713891dc082SJacob Keller 	struct sk_buff *ptp_tx_skb;
71493501d48SJacob Keller 	struct hwtstamp_config tstamp_config;
715891dc082SJacob Keller 	unsigned long ptp_tx_start;
7163a6a4edaSJacob Keller 	unsigned long last_overflow_check;
7176cb562d6SJacob Keller 	unsigned long last_rx_ptp_check;
718eda183c2SJakub Kicinski 	unsigned long last_rx_timestamp;
7193a6a4edaSJacob Keller 	spinlock_t tmreg_lock;
720a9763f3cSMark Rustad 	struct cyclecounter hw_cc;
721a9763f3cSMark Rustad 	struct timecounter hw_tc;
7223a6a4edaSJacob Keller 	u32 base_incval;
723a9763f3cSMark Rustad 	u32 tx_hwtstamp_timeouts;
7244cc74c01SJacob Keller 	u32 tx_hwtstamp_skipped;
725a9763f3cSMark Rustad 	u32 rx_hwtstamp_cleared;
726a9763f3cSMark Rustad 	void (*ptp_setup_sdp)(struct ixgbe_adapter *);
7273a6a4edaSJacob Keller 
728dee1ad47SJeff Kirsher 	/* SR-IOV */
729dee1ad47SJeff Kirsher 	DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS);
730dee1ad47SJeff Kirsher 	unsigned int num_vfs;
731dee1ad47SJeff Kirsher 	struct vf_data_storage *vfinfo;
732dee1ad47SJeff Kirsher 	int vf_rate_link_speed;
733dee1ad47SJeff Kirsher 	struct vf_macvlans vf_mvs;
734dee1ad47SJeff Kirsher 	struct vf_macvlans *mv_list;
735dee1ad47SJeff Kirsher 
73683c61fa9SGreg Rose 	u32 timer_event_accumulator;
73783c61fa9SGreg Rose 	u32 vferr_refcount;
7385d7daa35SJacob Keller 	struct ixgbe_mac_addr *mac_table;
7393ca8bc6dSDon Skidmore 	struct kobject *info_kobj;
7403ca8bc6dSDon Skidmore #ifdef CONFIG_IXGBE_HWMON
74103b77d81SGuenter Roeck 	struct hwmon_buff *ixgbe_hwmon_buff;
7423ca8bc6dSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */
74300949167SCatherine Sullivan #ifdef CONFIG_DEBUG_FS
74400949167SCatherine Sullivan 	struct dentry *ixgbe_dbg_adapter;
74500949167SCatherine Sullivan #endif /*CONFIG_DEBUG_FS*/
746107d3018SAlexander Duyck 
747107d3018SAlexander Duyck 	u8 default_up;
7484e039c16SAlexander Duyck 	/* Bitmask indicating in use pools */
7494e039c16SAlexander Duyck 	DECLARE_BITMAP(fwd_bitmask, IXGBE_MAX_MACVLANS + 1);
750dfaf891dSVlad Zolotarov 
751b82b17d9SJohn Fastabend #define IXGBE_MAX_LINK_HANDLE 10
7521cdaaf54SAmritha Nambiar 	struct ixgbe_jump_table *jump_tables[IXGBE_MAX_LINK_HANDLE];
753db956ae8SJohn Fastabend 	unsigned long tables;
754b82b17d9SJohn Fastabend 
755dfaf891dSVlad Zolotarov /* maximum number of RETA entries among all devices supported by ixgbe
756dfaf891dSVlad Zolotarov  * driver: currently it's x550 device in non-SRIOV mode
757dfaf891dSVlad Zolotarov  */
758dfaf891dSVlad Zolotarov #define IXGBE_MAX_RETA_ENTRIES 512
759dfaf891dSVlad Zolotarov 	u8 rss_indir_tbl[IXGBE_MAX_RETA_ENTRIES];
760dfaf891dSVlad Zolotarov 
761dfaf891dSVlad Zolotarov #define IXGBE_RSS_KEY_SIZE     40  /* size of RSS Hash Key in bytes */
7623dfbfc7eSTony Nguyen 	u32 *rss_key;
76334c822e2SShannon Nelson 
764e433f3a5SAlexander Duyck #ifdef CONFIG_XFRM_OFFLOAD
76534c822e2SShannon Nelson 	struct ixgbe_ipsec *ipsec;
766e433f3a5SAlexander Duyck #endif /* CONFIG_XFRM_OFFLOAD */
767dee1ad47SJeff Kirsher };
768dee1ad47SJeff Kirsher 
7690f9b232bSDon Skidmore static inline u8 ixgbe_max_rss_indices(struct ixgbe_adapter *adapter)
7700f9b232bSDon Skidmore {
7710f9b232bSDon Skidmore 	switch (adapter->hw.mac.type) {
7720f9b232bSDon Skidmore 	case ixgbe_mac_82598EB:
7730f9b232bSDon Skidmore 	case ixgbe_mac_82599EB:
7740f9b232bSDon Skidmore 	case ixgbe_mac_X540:
7750f9b232bSDon Skidmore 		return IXGBE_MAX_RSS_INDICES;
7760f9b232bSDon Skidmore 	case ixgbe_mac_X550:
7770f9b232bSDon Skidmore 	case ixgbe_mac_X550EM_x:
77849425dfcSMark Rustad 	case ixgbe_mac_x550em_a:
7790f9b232bSDon Skidmore 		return IXGBE_MAX_RSS_INDICES_X550;
7800f9b232bSDon Skidmore 	default:
7810f9b232bSDon Skidmore 		return 0;
7820f9b232bSDon Skidmore 	}
7830f9b232bSDon Skidmore }
7840f9b232bSDon Skidmore 
785dee1ad47SJeff Kirsher struct ixgbe_fdir_filter {
786dee1ad47SJeff Kirsher 	struct hlist_node fdir_node;
787dee1ad47SJeff Kirsher 	union ixgbe_atr_input filter;
788dee1ad47SJeff Kirsher 	u16 sw_idx;
7892a9ed5d1SSridhar Samudrala 	u64 action;
790dee1ad47SJeff Kirsher };
791dee1ad47SJeff Kirsher 
79270e5576cSDon Skidmore enum ixgbe_state_t {
793dee1ad47SJeff Kirsher 	__IXGBE_TESTING,
794dee1ad47SJeff Kirsher 	__IXGBE_RESETTING,
795dee1ad47SJeff Kirsher 	__IXGBE_DOWN,
79641c62843SMark Rustad 	__IXGBE_DISABLED,
79709f40aedSMark Rustad 	__IXGBE_REMOVING,
798dee1ad47SJeff Kirsher 	__IXGBE_SERVICE_SCHED,
79958cf663fSMark Rustad 	__IXGBE_SERVICE_INITED,
800dee1ad47SJeff Kirsher 	__IXGBE_IN_SFP_INIT,
8018fecf67cSJacob Keller 	__IXGBE_PTP_RUNNING,
802151b260cSJakub Kicinski 	__IXGBE_PTP_TX_IN_PROGRESS,
80357ca2a4fSEmil Tantilov 	__IXGBE_RESET_REQUESTED,
804dee1ad47SJeff Kirsher };
805dee1ad47SJeff Kirsher 
8064c1975d7SAlexander Duyck struct ixgbe_cb {
8074c1975d7SAlexander Duyck 	union {				/* Union defining head/tail partner */
8084c1975d7SAlexander Duyck 		struct sk_buff *head;
8094c1975d7SAlexander Duyck 		struct sk_buff *tail;
8104c1975d7SAlexander Duyck 	};
811dee1ad47SJeff Kirsher 	dma_addr_t dma;
8124c1975d7SAlexander Duyck 	u16 append_cnt;
813f800326dSAlexander Duyck 	bool page_released;
814dee1ad47SJeff Kirsher };
8154c1975d7SAlexander Duyck #define IXGBE_CB(skb) ((struct ixgbe_cb *)(skb)->cb)
816dee1ad47SJeff Kirsher 
817dee1ad47SJeff Kirsher enum ixgbe_boards {
818dee1ad47SJeff Kirsher 	board_82598,
819dee1ad47SJeff Kirsher 	board_82599,
820dee1ad47SJeff Kirsher 	board_X540,
8216a14ee0cSDon Skidmore 	board_X550,
8226a14ee0cSDon Skidmore 	board_X550EM_x,
8238dc963e1SPaul Greenwalt 	board_x550em_x_fw,
82449425dfcSMark Rustad 	board_x550em_a,
825b3eb4e18SMark Rustad 	board_x550em_a_fw,
826dee1ad47SJeff Kirsher };
827dee1ad47SJeff Kirsher 
82837689010SMark Rustad extern const struct ixgbe_info ixgbe_82598_info;
82937689010SMark Rustad extern const struct ixgbe_info ixgbe_82599_info;
83037689010SMark Rustad extern const struct ixgbe_info ixgbe_X540_info;
83137689010SMark Rustad extern const struct ixgbe_info ixgbe_X550_info;
83237689010SMark Rustad extern const struct ixgbe_info ixgbe_X550EM_x_info;
8338dc963e1SPaul Greenwalt extern const struct ixgbe_info ixgbe_x550em_x_fw_info;
83449425dfcSMark Rustad extern const struct ixgbe_info ixgbe_x550em_a_info;
835b3eb4e18SMark Rustad extern const struct ixgbe_info ixgbe_x550em_a_fw_info;
836dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCB
8373f40c74cSStephen Hemminger extern const struct dcbnl_rtnl_ops ixgbe_dcbnl_ops;
838dee1ad47SJeff Kirsher #endif
839dee1ad47SJeff Kirsher 
840dee1ad47SJeff Kirsher extern char ixgbe_driver_name[];
841dee1ad47SJeff Kirsher extern const char ixgbe_driver_version[];
8428af3c33fSJeff Kirsher #ifdef IXGBE_FCOE
843ea81875aSNeerav Parikh extern char ixgbe_default_device_descr[];
8448af3c33fSJeff Kirsher #endif /* IXGBE_FCOE */
845dee1ad47SJeff Kirsher 
8466c211fe1SStefan Assmann int ixgbe_open(struct net_device *netdev);
8476c211fe1SStefan Assmann int ixgbe_close(struct net_device *netdev);
8485ccc921aSJoe Perches void ixgbe_up(struct ixgbe_adapter *adapter);
8495ccc921aSJoe Perches void ixgbe_down(struct ixgbe_adapter *adapter);
8505ccc921aSJoe Perches void ixgbe_reinit_locked(struct ixgbe_adapter *adapter);
8515ccc921aSJoe Perches void ixgbe_reset(struct ixgbe_adapter *adapter);
8525ccc921aSJoe Perches void ixgbe_set_ethtool_ops(struct net_device *netdev);
85392470808SJohn Fastabend int ixgbe_setup_rx_resources(struct ixgbe_adapter *, struct ixgbe_ring *);
8545ccc921aSJoe Perches int ixgbe_setup_tx_resources(struct ixgbe_ring *);
8555ccc921aSJoe Perches void ixgbe_free_rx_resources(struct ixgbe_ring *);
8565ccc921aSJoe Perches void ixgbe_free_tx_resources(struct ixgbe_ring *);
8575ccc921aSJoe Perches void ixgbe_configure_rx_ring(struct ixgbe_adapter *, struct ixgbe_ring *);
8585ccc921aSJoe Perches void ixgbe_configure_tx_ring(struct ixgbe_adapter *, struct ixgbe_ring *);
8591918e937SAlexander Duyck void ixgbe_disable_rx(struct ixgbe_adapter *adapter);
8601918e937SAlexander Duyck void ixgbe_disable_tx(struct ixgbe_adapter *adapter);
8615ccc921aSJoe Perches void ixgbe_update_stats(struct ixgbe_adapter *adapter);
8625ccc921aSJoe Perches int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter);
863740234f0SEmil Tantilov bool ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
8648e2813f5SJacob Keller 			 u16 subdevice_id);
8655d7daa35SJacob Keller #ifdef CONFIG_PCI_IOV
8665d7daa35SJacob Keller void ixgbe_full_sync_mac_table(struct ixgbe_adapter *adapter);
8675d7daa35SJacob Keller #endif
8685d7daa35SJacob Keller int ixgbe_add_mac_filter(struct ixgbe_adapter *adapter,
869c9f53e63SAlexander Duyck 			 const u8 *addr, u16 queue);
8705d7daa35SJacob Keller int ixgbe_del_mac_filter(struct ixgbe_adapter *adapter,
871c9f53e63SAlexander Duyck 			 const u8 *addr, u16 queue);
872e1d0a2afSAlexander Duyck void ixgbe_update_pf_promisc_vlvf(struct ixgbe_adapter *adapter, u32 vid);
8735ccc921aSJoe Perches void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter);
8745ccc921aSJoe Perches netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *, struct ixgbe_adapter *,
875dee1ad47SJeff Kirsher 				  struct ixgbe_ring *);
8765ccc921aSJoe Perches void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *,
877dee1ad47SJeff Kirsher 				      struct ixgbe_tx_buffer *);
8785ccc921aSJoe Perches void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16);
8795ccc921aSJoe Perches void ixgbe_write_eitr(struct ixgbe_q_vector *);
8805ccc921aSJoe Perches int ixgbe_poll(struct napi_struct *napi, int budget);
8815ccc921aSJoe Perches int ethtool_ioctl(struct ifreq *ifr);
8825ccc921aSJoe Perches s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw);
8835ccc921aSJoe Perches s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl);
8845ccc921aSJoe Perches s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl);
8855ccc921aSJoe Perches s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
886dee1ad47SJeff Kirsher 					  union ixgbe_atr_hash_dword input,
887dee1ad47SJeff Kirsher 					  union ixgbe_atr_hash_dword common,
888dee1ad47SJeff Kirsher 					  u8 queue);
8895ccc921aSJoe Perches s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
890dee1ad47SJeff Kirsher 				    union ixgbe_atr_input *input_mask);
8915ccc921aSJoe Perches s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
892dee1ad47SJeff Kirsher 					  union ixgbe_atr_input *input,
893dee1ad47SJeff Kirsher 					  u16 soft_id, u8 queue);
8945ccc921aSJoe Perches s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
895dee1ad47SJeff Kirsher 					  union ixgbe_atr_input *input,
896dee1ad47SJeff Kirsher 					  u16 soft_id);
8975ccc921aSJoe Perches void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
898dee1ad47SJeff Kirsher 					  union ixgbe_atr_input *mask);
899b82b17d9SJohn Fastabend int ixgbe_update_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
900b82b17d9SJohn Fastabend 				    struct ixgbe_fdir_filter *input,
901b82b17d9SJohn Fastabend 				    u16 sw_idx);
9025ccc921aSJoe Perches void ixgbe_set_rx_mode(struct net_device *netdev);
9038af3c33fSJeff Kirsher #ifdef CONFIG_IXGBE_DCB
9045ccc921aSJoe Perches void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter);
9058af3c33fSJeff Kirsher #endif
9065ccc921aSJoe Perches int ixgbe_setup_tc(struct net_device *dev, u8 tc);
9075ccc921aSJoe Perches void ixgbe_tx_ctxtdesc(struct ixgbe_ring *, u32, u32, u32, u32);
9085ccc921aSJoe Perches void ixgbe_do_reset(struct net_device *netdev);
9091210982bSDon Skidmore #ifdef CONFIG_IXGBE_HWMON
9105ccc921aSJoe Perches void ixgbe_sysfs_exit(struct ixgbe_adapter *adapter);
9115ccc921aSJoe Perches int ixgbe_sysfs_init(struct ixgbe_adapter *adapter);
9121210982bSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */
913dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE
9145ccc921aSJoe Perches void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter);
9155ccc921aSJoe Perches int ixgbe_fso(struct ixgbe_ring *tx_ring, struct ixgbe_tx_buffer *first,
916244e27adSAlexander Duyck 	      u8 *hdr_len);
9175ccc921aSJoe Perches int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter,
9185ccc921aSJoe Perches 		   union ixgbe_adv_rx_desc *rx_desc, struct sk_buff *skb);
9195ccc921aSJoe Perches int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid,
920dee1ad47SJeff Kirsher 		       struct scatterlist *sgl, unsigned int sgc);
9215ccc921aSJoe Perches int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid,
922dee1ad47SJeff Kirsher 			  struct scatterlist *sgl, unsigned int sgc);
9235ccc921aSJoe Perches int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid);
9245ccc921aSJoe Perches int ixgbe_setup_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
9255ccc921aSJoe Perches void ixgbe_free_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
9265ccc921aSJoe Perches int ixgbe_fcoe_enable(struct net_device *netdev);
9275ccc921aSJoe Perches int ixgbe_fcoe_disable(struct net_device *netdev);
928dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCB
9295ccc921aSJoe Perches u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter);
9305ccc921aSJoe Perches u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up);
931dee1ad47SJeff Kirsher #endif /* CONFIG_IXGBE_DCB */
9325ccc921aSJoe Perches int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type);
9335ccc921aSJoe Perches int ixgbe_fcoe_get_hbainfo(struct net_device *netdev,
934ea81875aSNeerav Parikh 			   struct netdev_fcoe_hbainfo *info);
9355ccc921aSJoe Perches u8 ixgbe_fcoe_get_tc(struct ixgbe_adapter *adapter);
936dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */
93700949167SCatherine Sullivan #ifdef CONFIG_DEBUG_FS
9385ccc921aSJoe Perches void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter);
9395ccc921aSJoe Perches void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter);
9405ccc921aSJoe Perches void ixgbe_dbg_init(void);
9415ccc921aSJoe Perches void ixgbe_dbg_exit(void);
94233243fb0SJoe Perches #else
94333243fb0SJoe Perches static inline void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter) {}
94433243fb0SJoe Perches static inline void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter) {}
94533243fb0SJoe Perches static inline void ixgbe_dbg_init(void) {}
94633243fb0SJoe Perches static inline void ixgbe_dbg_exit(void) {}
94700949167SCatherine Sullivan #endif /* CONFIG_DEBUG_FS */
948b2d96e0aSAlexander Duyck static inline struct netdev_queue *txring_txq(const struct ixgbe_ring *ring)
949b2d96e0aSAlexander Duyck {
950b2d96e0aSAlexander Duyck 	return netdev_get_tx_queue(ring->netdev, ring->queue_index);
951b2d96e0aSAlexander Duyck }
952b2d96e0aSAlexander Duyck 
9535ccc921aSJoe Perches void ixgbe_ptp_init(struct ixgbe_adapter *adapter);
9549966d1eeSJacob Keller void ixgbe_ptp_suspend(struct ixgbe_adapter *adapter);
9555ccc921aSJoe Perches void ixgbe_ptp_stop(struct ixgbe_adapter *adapter);
9565ccc921aSJoe Perches void ixgbe_ptp_overflow_check(struct ixgbe_adapter *adapter);
9575ccc921aSJoe Perches void ixgbe_ptp_rx_hang(struct ixgbe_adapter *adapter);
958622a2ef5SJacob Keller void ixgbe_ptp_tx_hang(struct ixgbe_adapter *adapter);
959a9763f3cSMark Rustad void ixgbe_ptp_rx_pktstamp(struct ixgbe_q_vector *, struct sk_buff *);
960a9763f3cSMark Rustad void ixgbe_ptp_rx_rgtstamp(struct ixgbe_q_vector *, struct sk_buff *skb);
961a9763f3cSMark Rustad static inline void ixgbe_ptp_rx_hwtstamp(struct ixgbe_ring *rx_ring,
962a9763f3cSMark Rustad 					 union ixgbe_adv_rx_desc *rx_desc,
963a9763f3cSMark Rustad 					 struct sk_buff *skb)
964a9763f3cSMark Rustad {
965a9763f3cSMark Rustad 	if (unlikely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_TSIP))) {
966a9763f3cSMark Rustad 		ixgbe_ptp_rx_pktstamp(rx_ring->q_vector, skb);
967a9763f3cSMark Rustad 		return;
968a9763f3cSMark Rustad 	}
969a9763f3cSMark Rustad 
970a9763f3cSMark Rustad 	if (unlikely(!ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_STAT_TS)))
971a9763f3cSMark Rustad 		return;
972a9763f3cSMark Rustad 
973a9763f3cSMark Rustad 	ixgbe_ptp_rx_rgtstamp(rx_ring->q_vector, skb);
974a9763f3cSMark Rustad 
975a9763f3cSMark Rustad 	/* Update the last_rx_timestamp timer in order to enable watchdog check
976a9763f3cSMark Rustad 	 * for error case of latched timestamp on a dropped packet.
977a9763f3cSMark Rustad 	 */
978a9763f3cSMark Rustad 	rx_ring->last_rx_timestamp = jiffies;
979a9763f3cSMark Rustad }
980a9763f3cSMark Rustad 
98193501d48SJacob Keller int ixgbe_ptp_set_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr);
98293501d48SJacob Keller int ixgbe_ptp_get_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr);
9835ccc921aSJoe Perches void ixgbe_ptp_start_cyclecounter(struct ixgbe_adapter *adapter);
9845ccc921aSJoe Perches void ixgbe_ptp_reset(struct ixgbe_adapter *adapter);
985a9763f3cSMark Rustad void ixgbe_ptp_check_pps_event(struct ixgbe_adapter *adapter);
986da36b647SGreg Rose #ifdef CONFIG_PCI_IOV
987da36b647SGreg Rose void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter);
988da36b647SGreg Rose #endif
9893a6a4edaSJacob Keller 
9902a47fa45SJohn Fastabend netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
9912a47fa45SJohn Fastabend 				  struct ixgbe_adapter *adapter,
9922a47fa45SJohn Fastabend 				  struct ixgbe_ring *tx_ring);
9937f276efbSVlad Zolotarov u32 ixgbe_rss_indir_tbl_entries(struct ixgbe_adapter *adapter);
994d3aa9c9fSPaolo Abeni void ixgbe_store_key(struct ixgbe_adapter *adapter);
9951c7cf078STom Barbette void ixgbe_store_reta(struct ixgbe_adapter *adapter);
9962916500dSDon Skidmore s32 ixgbe_negotiate_fc(struct ixgbe_hw *hw, u32 adv_reg, u32 lp_reg,
9972916500dSDon Skidmore 		       u32 adv_sym, u32 adv_asm, u32 lp_sym, u32 lp_asm);
9988bbbc5e9SShannon Nelson #ifdef CONFIG_XFRM_OFFLOAD
9998bbbc5e9SShannon Nelson void ixgbe_init_ipsec_offload(struct ixgbe_adapter *adapter);
100063a67fe2SShannon Nelson void ixgbe_stop_ipsec_offload(struct ixgbe_adapter *adapter);
10016d73a154SShannon Nelson void ixgbe_ipsec_restore(struct ixgbe_adapter *adapter);
100292103199SShannon Nelson void ixgbe_ipsec_rx(struct ixgbe_ring *rx_ring,
100392103199SShannon Nelson 		    union ixgbe_adv_rx_desc *rx_desc,
100492103199SShannon Nelson 		    struct sk_buff *skb);
100559259470SShannon Nelson int ixgbe_ipsec_tx(struct ixgbe_ring *tx_ring, struct ixgbe_tx_buffer *first,
100659259470SShannon Nelson 		   struct ixgbe_ipsec_tx_data *itd);
1007*72698240SShannon Nelson void ixgbe_ipsec_vf_clear(struct ixgbe_adapter *adapter, u32 vf);
1008*72698240SShannon Nelson int ixgbe_ipsec_vf_add_sa(struct ixgbe_adapter *adapter, u32 *mbuf, u32 vf);
1009*72698240SShannon Nelson int ixgbe_ipsec_vf_del_sa(struct ixgbe_adapter *adapter, u32 *mbuf, u32 vf);
10108bbbc5e9SShannon Nelson #else
1011*72698240SShannon Nelson static inline void ixgbe_init_ipsec_offload(struct ixgbe_adapter *adapter) { }
1012*72698240SShannon Nelson static inline void ixgbe_stop_ipsec_offload(struct ixgbe_adapter *adapter) { }
1013*72698240SShannon Nelson static inline void ixgbe_ipsec_restore(struct ixgbe_adapter *adapter) { }
101492103199SShannon Nelson static inline void ixgbe_ipsec_rx(struct ixgbe_ring *rx_ring,
101592103199SShannon Nelson 				  union ixgbe_adv_rx_desc *rx_desc,
1016*72698240SShannon Nelson 				  struct sk_buff *skb) { }
101759259470SShannon Nelson static inline int ixgbe_ipsec_tx(struct ixgbe_ring *tx_ring,
101859259470SShannon Nelson 				 struct ixgbe_tx_buffer *first,
1019*72698240SShannon Nelson 				 struct ixgbe_ipsec_tx_data *itd) { return 0; }
1020*72698240SShannon Nelson static inline void ixgbe_ipsec_vf_clear(struct ixgbe_adapter *adapter,
1021*72698240SShannon Nelson 					u32 vf) { }
1022*72698240SShannon Nelson static inline int ixgbe_ipsec_vf_add_sa(struct ixgbe_adapter *adapter,
1023*72698240SShannon Nelson 					u32 *mbuf, u32 vf) { return -EACCES; }
1024*72698240SShannon Nelson static inline int ixgbe_ipsec_vf_del_sa(struct ixgbe_adapter *adapter,
1025*72698240SShannon Nelson 					u32 *mbuf, u32 vf) { return -EACCES; }
10268bbbc5e9SShannon Nelson #endif /* CONFIG_XFRM_OFFLOAD */
1027dee1ad47SJeff Kirsher #endif /* _IXGBE_H_ */
1028