1dee1ad47SJeff Kirsher /******************************************************************************* 2dee1ad47SJeff Kirsher 3dee1ad47SJeff Kirsher Intel 10 Gigabit PCI Express Linux driver 4dee1ad47SJeff Kirsher Copyright(c) 1999 - 2011 Intel Corporation. 5dee1ad47SJeff Kirsher 6dee1ad47SJeff Kirsher This program is free software; you can redistribute it and/or modify it 7dee1ad47SJeff Kirsher under the terms and conditions of the GNU General Public License, 8dee1ad47SJeff Kirsher version 2, as published by the Free Software Foundation. 9dee1ad47SJeff Kirsher 10dee1ad47SJeff Kirsher This program is distributed in the hope it will be useful, but WITHOUT 11dee1ad47SJeff Kirsher ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 12dee1ad47SJeff Kirsher FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 13dee1ad47SJeff Kirsher more details. 14dee1ad47SJeff Kirsher 15dee1ad47SJeff Kirsher You should have received a copy of the GNU General Public License along with 16dee1ad47SJeff Kirsher this program; if not, write to the Free Software Foundation, Inc., 17dee1ad47SJeff Kirsher 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA. 18dee1ad47SJeff Kirsher 19dee1ad47SJeff Kirsher The full GNU General Public License is included in this distribution in 20dee1ad47SJeff Kirsher the file called "COPYING". 21dee1ad47SJeff Kirsher 22dee1ad47SJeff Kirsher Contact Information: 23dee1ad47SJeff Kirsher e1000-devel Mailing List <e1000-devel@lists.sourceforge.net> 24dee1ad47SJeff Kirsher Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 25dee1ad47SJeff Kirsher 26dee1ad47SJeff Kirsher *******************************************************************************/ 27dee1ad47SJeff Kirsher 28dee1ad47SJeff Kirsher #ifndef _IXGBE_H_ 29dee1ad47SJeff Kirsher #define _IXGBE_H_ 30dee1ad47SJeff Kirsher 31dee1ad47SJeff Kirsher #include <linux/bitops.h> 32dee1ad47SJeff Kirsher #include <linux/types.h> 33dee1ad47SJeff Kirsher #include <linux/pci.h> 34dee1ad47SJeff Kirsher #include <linux/netdevice.h> 35dee1ad47SJeff Kirsher #include <linux/cpumask.h> 36dee1ad47SJeff Kirsher #include <linux/aer.h> 37dee1ad47SJeff Kirsher #include <linux/if_vlan.h> 38dee1ad47SJeff Kirsher 39dee1ad47SJeff Kirsher #include "ixgbe_type.h" 40dee1ad47SJeff Kirsher #include "ixgbe_common.h" 41dee1ad47SJeff Kirsher #include "ixgbe_dcb.h" 42dee1ad47SJeff Kirsher #if defined(CONFIG_FCOE) || defined(CONFIG_FCOE_MODULE) 43dee1ad47SJeff Kirsher #define IXGBE_FCOE 44dee1ad47SJeff Kirsher #include "ixgbe_fcoe.h" 45dee1ad47SJeff Kirsher #endif /* CONFIG_FCOE or CONFIG_FCOE_MODULE */ 46dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCA 47dee1ad47SJeff Kirsher #include <linux/dca.h> 48dee1ad47SJeff Kirsher #endif 49dee1ad47SJeff Kirsher 50dee1ad47SJeff Kirsher /* common prefix used by pr_<> macros */ 51dee1ad47SJeff Kirsher #undef pr_fmt 52dee1ad47SJeff Kirsher #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 53dee1ad47SJeff Kirsher 54dee1ad47SJeff Kirsher /* TX/RX descriptor defines */ 55dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_TXD 512 56dee1ad47SJeff Kirsher #define IXGBE_MAX_TXD 4096 57dee1ad47SJeff Kirsher #define IXGBE_MIN_TXD 64 58dee1ad47SJeff Kirsher 59dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_RXD 512 60dee1ad47SJeff Kirsher #define IXGBE_MAX_RXD 4096 61dee1ad47SJeff Kirsher #define IXGBE_MIN_RXD 64 62dee1ad47SJeff Kirsher 63dee1ad47SJeff Kirsher /* flow control */ 64dee1ad47SJeff Kirsher #define IXGBE_MIN_FCRTL 0x40 65dee1ad47SJeff Kirsher #define IXGBE_MAX_FCRTL 0x7FF80 66dee1ad47SJeff Kirsher #define IXGBE_MIN_FCRTH 0x600 67dee1ad47SJeff Kirsher #define IXGBE_MAX_FCRTH 0x7FFF0 68dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_FCPAUSE 0xFFFF 69dee1ad47SJeff Kirsher #define IXGBE_MIN_FCPAUSE 0 70dee1ad47SJeff Kirsher #define IXGBE_MAX_FCPAUSE 0xFFFF 71dee1ad47SJeff Kirsher 72dee1ad47SJeff Kirsher /* Supported Rx Buffer Sizes */ 73dee1ad47SJeff Kirsher #define IXGBE_RXBUFFER_512 512 /* Used for packet split */ 74dee1ad47SJeff Kirsher #define IXGBE_RXBUFFER_2048 2048 75dee1ad47SJeff Kirsher #define IXGBE_RXBUFFER_4096 4096 76dee1ad47SJeff Kirsher #define IXGBE_RXBUFFER_8192 8192 77dee1ad47SJeff Kirsher #define IXGBE_MAX_RXBUFFER 16384 /* largest size for a single descriptor */ 78dee1ad47SJeff Kirsher 79dee1ad47SJeff Kirsher /* 80dee1ad47SJeff Kirsher * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN mans we 81dee1ad47SJeff Kirsher * reserve 2 more, and skb_shared_info adds an additional 384 bytes more, 82dee1ad47SJeff Kirsher * this adds up to 512 bytes of extra data meaning the smallest allocation 83dee1ad47SJeff Kirsher * we could have is 1K. 84dee1ad47SJeff Kirsher * i.e. RXBUFFER_512 --> size-1024 slab 85dee1ad47SJeff Kirsher */ 86dee1ad47SJeff Kirsher #define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_512 87dee1ad47SJeff Kirsher 88dee1ad47SJeff Kirsher #define MAXIMUM_ETHERNET_VLAN_SIZE (ETH_FRAME_LEN + ETH_FCS_LEN + VLAN_HLEN) 89dee1ad47SJeff Kirsher 90dee1ad47SJeff Kirsher /* How many Rx Buffers do we bundle into one write to the hardware ? */ 91dee1ad47SJeff Kirsher #define IXGBE_RX_BUFFER_WRITE 16 /* Must be power of 2 */ 92dee1ad47SJeff Kirsher 93dee1ad47SJeff Kirsher #define IXGBE_TX_FLAGS_CSUM (u32)(1) 94*66f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_HW_VLAN (u32)(1 << 1) 95*66f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_SW_VLAN (u32)(1 << 2) 96*66f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_TSO (u32)(1 << 3) 97*66f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_IPV4 (u32)(1 << 4) 98*66f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_FCOE (u32)(1 << 5) 99*66f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_FSO (u32)(1 << 6) 100*66f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_MAPPED_AS_PAGE (u32)(1 << 7) 101dee1ad47SJeff Kirsher #define IXGBE_TX_FLAGS_VLAN_MASK 0xffff0000 102*66f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_VLAN_PRIO_MASK 0xe0000000 103*66f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT 29 104dee1ad47SJeff Kirsher #define IXGBE_TX_FLAGS_VLAN_SHIFT 16 105dee1ad47SJeff Kirsher 106dee1ad47SJeff Kirsher #define IXGBE_MAX_RSC_INT_RATE 162760 107dee1ad47SJeff Kirsher 108dee1ad47SJeff Kirsher #define IXGBE_MAX_VF_MC_ENTRIES 30 109dee1ad47SJeff Kirsher #define IXGBE_MAX_VF_FUNCTIONS 64 110dee1ad47SJeff Kirsher #define IXGBE_MAX_VFTA_ENTRIES 128 111dee1ad47SJeff Kirsher #define MAX_EMULATION_MAC_ADDRS 16 112dee1ad47SJeff Kirsher #define IXGBE_MAX_PF_MACVLANS 15 113dee1ad47SJeff Kirsher #define VMDQ_P(p) ((p) + adapter->num_vfs) 114dee1ad47SJeff Kirsher 115dee1ad47SJeff Kirsher struct vf_data_storage { 116dee1ad47SJeff Kirsher unsigned char vf_mac_addresses[ETH_ALEN]; 117dee1ad47SJeff Kirsher u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES]; 118dee1ad47SJeff Kirsher u16 num_vf_mc_hashes; 119dee1ad47SJeff Kirsher u16 default_vf_vlan_id; 120dee1ad47SJeff Kirsher u16 vlans_enabled; 121dee1ad47SJeff Kirsher bool clear_to_send; 122dee1ad47SJeff Kirsher bool pf_set_mac; 123dee1ad47SJeff Kirsher u16 pf_vlan; /* When set, guest VLAN config not allowed. */ 124dee1ad47SJeff Kirsher u16 pf_qos; 125dee1ad47SJeff Kirsher u16 tx_rate; 126dee1ad47SJeff Kirsher }; 127dee1ad47SJeff Kirsher 128dee1ad47SJeff Kirsher struct vf_macvlans { 129dee1ad47SJeff Kirsher struct list_head l; 130dee1ad47SJeff Kirsher int vf; 131dee1ad47SJeff Kirsher int rar_entry; 132dee1ad47SJeff Kirsher bool free; 133dee1ad47SJeff Kirsher bool is_macvlan; 134dee1ad47SJeff Kirsher u8 vf_macvlan[ETH_ALEN]; 135dee1ad47SJeff Kirsher }; 136dee1ad47SJeff Kirsher 137dee1ad47SJeff Kirsher #define IXGBE_MAX_TXD_PWR 14 138dee1ad47SJeff Kirsher #define IXGBE_MAX_DATA_PER_TXD (1 << IXGBE_MAX_TXD_PWR) 139dee1ad47SJeff Kirsher 140dee1ad47SJeff Kirsher /* Tx Descriptors needed, worst case */ 141dee1ad47SJeff Kirsher #define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD) 142dee1ad47SJeff Kirsher #define DESC_NEEDED ((MAX_SKB_FRAGS * TXD_USE_COUNT(PAGE_SIZE)) + 4) 143dee1ad47SJeff Kirsher 144dee1ad47SJeff Kirsher /* wrapper around a pointer to a socket buffer, 145dee1ad47SJeff Kirsher * so a DMA handle can be stored along with the buffer */ 146dee1ad47SJeff Kirsher struct ixgbe_tx_buffer { 147d3d00239SAlexander Duyck union ixgbe_adv_tx_desc *next_to_watch; 148dee1ad47SJeff Kirsher unsigned long time_stamp; 149d3d00239SAlexander Duyck dma_addr_t dma; 150d3d00239SAlexander Duyck u32 length; 151d3d00239SAlexander Duyck u32 tx_flags; 152d3d00239SAlexander Duyck struct sk_buff *skb; 153d3d00239SAlexander Duyck u32 bytecount; 154dee1ad47SJeff Kirsher u16 gso_segs; 155dee1ad47SJeff Kirsher }; 156dee1ad47SJeff Kirsher 157dee1ad47SJeff Kirsher struct ixgbe_rx_buffer { 158dee1ad47SJeff Kirsher struct sk_buff *skb; 159dee1ad47SJeff Kirsher dma_addr_t dma; 160dee1ad47SJeff Kirsher struct page *page; 161dee1ad47SJeff Kirsher dma_addr_t page_dma; 162dee1ad47SJeff Kirsher unsigned int page_offset; 163dee1ad47SJeff Kirsher }; 164dee1ad47SJeff Kirsher 165dee1ad47SJeff Kirsher struct ixgbe_queue_stats { 166dee1ad47SJeff Kirsher u64 packets; 167dee1ad47SJeff Kirsher u64 bytes; 168dee1ad47SJeff Kirsher }; 169dee1ad47SJeff Kirsher 170dee1ad47SJeff Kirsher struct ixgbe_tx_queue_stats { 171dee1ad47SJeff Kirsher u64 restart_queue; 172dee1ad47SJeff Kirsher u64 tx_busy; 173dee1ad47SJeff Kirsher u64 completed; 174dee1ad47SJeff Kirsher u64 tx_done_old; 175dee1ad47SJeff Kirsher }; 176dee1ad47SJeff Kirsher 177dee1ad47SJeff Kirsher struct ixgbe_rx_queue_stats { 178dee1ad47SJeff Kirsher u64 rsc_count; 179dee1ad47SJeff Kirsher u64 rsc_flush; 180dee1ad47SJeff Kirsher u64 non_eop_descs; 181dee1ad47SJeff Kirsher u64 alloc_rx_page_failed; 182dee1ad47SJeff Kirsher u64 alloc_rx_buff_failed; 183dee1ad47SJeff Kirsher }; 184dee1ad47SJeff Kirsher 185dee1ad47SJeff Kirsher enum ixbge_ring_state_t { 186dee1ad47SJeff Kirsher __IXGBE_TX_FDIR_INIT_DONE, 187dee1ad47SJeff Kirsher __IXGBE_TX_DETECT_HANG, 188dee1ad47SJeff Kirsher __IXGBE_HANG_CHECK_ARMED, 189dee1ad47SJeff Kirsher __IXGBE_RX_PS_ENABLED, 190dee1ad47SJeff Kirsher __IXGBE_RX_RSC_ENABLED, 191dee1ad47SJeff Kirsher }; 192dee1ad47SJeff Kirsher 193dee1ad47SJeff Kirsher #define ring_is_ps_enabled(ring) \ 194dee1ad47SJeff Kirsher test_bit(__IXGBE_RX_PS_ENABLED, &(ring)->state) 195dee1ad47SJeff Kirsher #define set_ring_ps_enabled(ring) \ 196dee1ad47SJeff Kirsher set_bit(__IXGBE_RX_PS_ENABLED, &(ring)->state) 197dee1ad47SJeff Kirsher #define clear_ring_ps_enabled(ring) \ 198dee1ad47SJeff Kirsher clear_bit(__IXGBE_RX_PS_ENABLED, &(ring)->state) 199dee1ad47SJeff Kirsher #define check_for_tx_hang(ring) \ 200dee1ad47SJeff Kirsher test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state) 201dee1ad47SJeff Kirsher #define set_check_for_tx_hang(ring) \ 202dee1ad47SJeff Kirsher set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state) 203dee1ad47SJeff Kirsher #define clear_check_for_tx_hang(ring) \ 204dee1ad47SJeff Kirsher clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state) 205dee1ad47SJeff Kirsher #define ring_is_rsc_enabled(ring) \ 206dee1ad47SJeff Kirsher test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state) 207dee1ad47SJeff Kirsher #define set_ring_rsc_enabled(ring) \ 208dee1ad47SJeff Kirsher set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state) 209dee1ad47SJeff Kirsher #define clear_ring_rsc_enabled(ring) \ 210dee1ad47SJeff Kirsher clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state) 211dee1ad47SJeff Kirsher struct ixgbe_ring { 212dee1ad47SJeff Kirsher void *desc; /* descriptor ring memory */ 213dee1ad47SJeff Kirsher struct device *dev; /* device for DMA mapping */ 214dee1ad47SJeff Kirsher struct net_device *netdev; /* netdev ring belongs to */ 215dee1ad47SJeff Kirsher union { 216dee1ad47SJeff Kirsher struct ixgbe_tx_buffer *tx_buffer_info; 217dee1ad47SJeff Kirsher struct ixgbe_rx_buffer *rx_buffer_info; 218dee1ad47SJeff Kirsher }; 219dee1ad47SJeff Kirsher unsigned long state; 220dee1ad47SJeff Kirsher u8 __iomem *tail; 221dee1ad47SJeff Kirsher 222dee1ad47SJeff Kirsher u16 count; /* amount of descriptors */ 223dee1ad47SJeff Kirsher u16 rx_buf_len; 224dee1ad47SJeff Kirsher 225dee1ad47SJeff Kirsher u8 queue_index; /* needed for multiqueue queue management */ 226dee1ad47SJeff Kirsher u8 reg_idx; /* holds the special value that gets 227dee1ad47SJeff Kirsher * the hardware register offset 228dee1ad47SJeff Kirsher * associated with this ring, which is 229dee1ad47SJeff Kirsher * different for DCB and RSS modes 230dee1ad47SJeff Kirsher */ 231dee1ad47SJeff Kirsher u8 atr_sample_rate; 232dee1ad47SJeff Kirsher u8 atr_count; 233dee1ad47SJeff Kirsher 234dee1ad47SJeff Kirsher u16 next_to_use; 235dee1ad47SJeff Kirsher u16 next_to_clean; 236dee1ad47SJeff Kirsher 237dee1ad47SJeff Kirsher u8 dcb_tc; 238dee1ad47SJeff Kirsher struct ixgbe_queue_stats stats; 239dee1ad47SJeff Kirsher struct u64_stats_sync syncp; 240dee1ad47SJeff Kirsher union { 241dee1ad47SJeff Kirsher struct ixgbe_tx_queue_stats tx_stats; 242dee1ad47SJeff Kirsher struct ixgbe_rx_queue_stats rx_stats; 243dee1ad47SJeff Kirsher }; 244dee1ad47SJeff Kirsher int numa_node; 245dee1ad47SJeff Kirsher unsigned int size; /* length in bytes */ 246dee1ad47SJeff Kirsher dma_addr_t dma; /* phys. address of descriptor ring */ 247dee1ad47SJeff Kirsher struct rcu_head rcu; 248dee1ad47SJeff Kirsher struct ixgbe_q_vector *q_vector; /* back-pointer to host q_vector */ 249dee1ad47SJeff Kirsher } ____cacheline_internodealigned_in_smp; 250dee1ad47SJeff Kirsher 251dee1ad47SJeff Kirsher enum ixgbe_ring_f_enum { 252dee1ad47SJeff Kirsher RING_F_NONE = 0, 253dee1ad47SJeff Kirsher RING_F_VMDQ, /* SR-IOV uses the same ring feature */ 254dee1ad47SJeff Kirsher RING_F_RSS, 255dee1ad47SJeff Kirsher RING_F_FDIR, 256dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE 257dee1ad47SJeff Kirsher RING_F_FCOE, 258dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */ 259dee1ad47SJeff Kirsher 260dee1ad47SJeff Kirsher RING_F_ARRAY_SIZE /* must be last in enum set */ 261dee1ad47SJeff Kirsher }; 262dee1ad47SJeff Kirsher 263dee1ad47SJeff Kirsher #define IXGBE_MAX_RSS_INDICES 16 264dee1ad47SJeff Kirsher #define IXGBE_MAX_VMDQ_INDICES 64 265dee1ad47SJeff Kirsher #define IXGBE_MAX_FDIR_INDICES 64 266dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE 267dee1ad47SJeff Kirsher #define IXGBE_MAX_FCOE_INDICES 8 268dee1ad47SJeff Kirsher #define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + IXGBE_MAX_FCOE_INDICES) 269dee1ad47SJeff Kirsher #define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + IXGBE_MAX_FCOE_INDICES) 270dee1ad47SJeff Kirsher #else 271dee1ad47SJeff Kirsher #define MAX_RX_QUEUES IXGBE_MAX_FDIR_INDICES 272dee1ad47SJeff Kirsher #define MAX_TX_QUEUES IXGBE_MAX_FDIR_INDICES 273dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */ 274dee1ad47SJeff Kirsher struct ixgbe_ring_feature { 275dee1ad47SJeff Kirsher int indices; 276dee1ad47SJeff Kirsher int mask; 277dee1ad47SJeff Kirsher } ____cacheline_internodealigned_in_smp; 278dee1ad47SJeff Kirsher 279dee1ad47SJeff Kirsher struct ixgbe_ring_container { 280dee1ad47SJeff Kirsher #if MAX_RX_QUEUES > MAX_TX_QUEUES 281dee1ad47SJeff Kirsher DECLARE_BITMAP(idx, MAX_RX_QUEUES); 282dee1ad47SJeff Kirsher #else 283dee1ad47SJeff Kirsher DECLARE_BITMAP(idx, MAX_TX_QUEUES); 284dee1ad47SJeff Kirsher #endif 285dee1ad47SJeff Kirsher unsigned int total_bytes; /* total bytes processed this int */ 286dee1ad47SJeff Kirsher unsigned int total_packets; /* total packets processed this int */ 287dee1ad47SJeff Kirsher u16 work_limit; /* total work allowed per interrupt */ 288dee1ad47SJeff Kirsher u8 count; /* total number of rings in vector */ 289dee1ad47SJeff Kirsher u8 itr; /* current ITR setting for ring */ 290dee1ad47SJeff Kirsher }; 291dee1ad47SJeff Kirsher 292dee1ad47SJeff Kirsher #define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \ 293dee1ad47SJeff Kirsher ? 8 : 1) 294dee1ad47SJeff Kirsher #define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS 295dee1ad47SJeff Kirsher 296dee1ad47SJeff Kirsher /* MAX_MSIX_Q_VECTORS of these are allocated, 297dee1ad47SJeff Kirsher * but we only use one per queue-specific vector. 298dee1ad47SJeff Kirsher */ 299dee1ad47SJeff Kirsher struct ixgbe_q_vector { 300dee1ad47SJeff Kirsher struct ixgbe_adapter *adapter; 301dee1ad47SJeff Kirsher unsigned int v_idx; /* index of q_vector within array, also used for 302dee1ad47SJeff Kirsher * finding the bit in EICR and friends that 303dee1ad47SJeff Kirsher * represents the vector for this ring */ 304dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCA 305dee1ad47SJeff Kirsher int cpu; /* CPU for DCA */ 306dee1ad47SJeff Kirsher #endif 307dee1ad47SJeff Kirsher struct napi_struct napi; 308dee1ad47SJeff Kirsher struct ixgbe_ring_container rx, tx; 309dee1ad47SJeff Kirsher u32 eitr; 310dee1ad47SJeff Kirsher cpumask_var_t affinity_mask; 311dee1ad47SJeff Kirsher char name[IFNAMSIZ + 9]; 312dee1ad47SJeff Kirsher }; 313dee1ad47SJeff Kirsher 314dee1ad47SJeff Kirsher /* Helper macros to switch between ints/sec and what the register uses. 315dee1ad47SJeff Kirsher * And yes, it's the same math going both ways. The lowest value 316dee1ad47SJeff Kirsher * supported by all of the ixgbe hardware is 8. 317dee1ad47SJeff Kirsher */ 318dee1ad47SJeff Kirsher #define EITR_INTS_PER_SEC_TO_REG(_eitr) \ 319dee1ad47SJeff Kirsher ((_eitr) ? (1000000000 / ((_eitr) * 256)) : 8) 320dee1ad47SJeff Kirsher #define EITR_REG_TO_INTS_PER_SEC EITR_INTS_PER_SEC_TO_REG 321dee1ad47SJeff Kirsher 322dee1ad47SJeff Kirsher static inline u16 ixgbe_desc_unused(struct ixgbe_ring *ring) 323dee1ad47SJeff Kirsher { 324dee1ad47SJeff Kirsher u16 ntc = ring->next_to_clean; 325dee1ad47SJeff Kirsher u16 ntu = ring->next_to_use; 326dee1ad47SJeff Kirsher 327dee1ad47SJeff Kirsher return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1; 328dee1ad47SJeff Kirsher } 329dee1ad47SJeff Kirsher 330dee1ad47SJeff Kirsher #define IXGBE_RX_DESC_ADV(R, i) \ 331dee1ad47SJeff Kirsher (&(((union ixgbe_adv_rx_desc *)((R)->desc))[i])) 332dee1ad47SJeff Kirsher #define IXGBE_TX_DESC_ADV(R, i) \ 333dee1ad47SJeff Kirsher (&(((union ixgbe_adv_tx_desc *)((R)->desc))[i])) 334dee1ad47SJeff Kirsher #define IXGBE_TX_CTXTDESC_ADV(R, i) \ 335dee1ad47SJeff Kirsher (&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i])) 336dee1ad47SJeff Kirsher 337dee1ad47SJeff Kirsher #define IXGBE_MAX_JUMBO_FRAME_SIZE 16128 338dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE 339dee1ad47SJeff Kirsher /* Use 3K as the baby jumbo frame size for FCoE */ 340dee1ad47SJeff Kirsher #define IXGBE_FCOE_JUMBO_FRAME_SIZE 3072 341dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */ 342dee1ad47SJeff Kirsher 343dee1ad47SJeff Kirsher #define OTHER_VECTOR 1 344dee1ad47SJeff Kirsher #define NON_Q_VECTORS (OTHER_VECTOR) 345dee1ad47SJeff Kirsher 346dee1ad47SJeff Kirsher #define MAX_MSIX_VECTORS_82599 64 347dee1ad47SJeff Kirsher #define MAX_MSIX_Q_VECTORS_82599 64 348dee1ad47SJeff Kirsher #define MAX_MSIX_VECTORS_82598 18 349dee1ad47SJeff Kirsher #define MAX_MSIX_Q_VECTORS_82598 16 350dee1ad47SJeff Kirsher 351dee1ad47SJeff Kirsher #define MAX_MSIX_Q_VECTORS MAX_MSIX_Q_VECTORS_82599 352dee1ad47SJeff Kirsher #define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599 353dee1ad47SJeff Kirsher 354dee1ad47SJeff Kirsher #define MIN_MSIX_Q_VECTORS 2 355dee1ad47SJeff Kirsher #define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS) 356dee1ad47SJeff Kirsher 357dee1ad47SJeff Kirsher /* board specific private data structure */ 358dee1ad47SJeff Kirsher struct ixgbe_adapter { 359dee1ad47SJeff Kirsher unsigned long state; 360dee1ad47SJeff Kirsher 361dee1ad47SJeff Kirsher /* Some features need tri-state capability, 362dee1ad47SJeff Kirsher * thus the additional *_CAPABLE flags. 363dee1ad47SJeff Kirsher */ 364dee1ad47SJeff Kirsher u32 flags; 365dee1ad47SJeff Kirsher #define IXGBE_FLAG_RX_CSUM_ENABLED (u32)(1) 366dee1ad47SJeff Kirsher #define IXGBE_FLAG_MSI_CAPABLE (u32)(1 << 1) 367dee1ad47SJeff Kirsher #define IXGBE_FLAG_MSI_ENABLED (u32)(1 << 2) 368dee1ad47SJeff Kirsher #define IXGBE_FLAG_MSIX_CAPABLE (u32)(1 << 3) 369dee1ad47SJeff Kirsher #define IXGBE_FLAG_MSIX_ENABLED (u32)(1 << 4) 370dee1ad47SJeff Kirsher #define IXGBE_FLAG_RX_1BUF_CAPABLE (u32)(1 << 6) 371dee1ad47SJeff Kirsher #define IXGBE_FLAG_RX_PS_CAPABLE (u32)(1 << 7) 372dee1ad47SJeff Kirsher #define IXGBE_FLAG_RX_PS_ENABLED (u32)(1 << 8) 373dee1ad47SJeff Kirsher #define IXGBE_FLAG_IN_NETPOLL (u32)(1 << 9) 374dee1ad47SJeff Kirsher #define IXGBE_FLAG_DCA_ENABLED (u32)(1 << 10) 375dee1ad47SJeff Kirsher #define IXGBE_FLAG_DCA_CAPABLE (u32)(1 << 11) 376dee1ad47SJeff Kirsher #define IXGBE_FLAG_IMIR_ENABLED (u32)(1 << 12) 377dee1ad47SJeff Kirsher #define IXGBE_FLAG_MQ_CAPABLE (u32)(1 << 13) 378dee1ad47SJeff Kirsher #define IXGBE_FLAG_DCB_ENABLED (u32)(1 << 14) 379dee1ad47SJeff Kirsher #define IXGBE_FLAG_RSS_ENABLED (u32)(1 << 16) 380dee1ad47SJeff Kirsher #define IXGBE_FLAG_RSS_CAPABLE (u32)(1 << 17) 381dee1ad47SJeff Kirsher #define IXGBE_FLAG_VMDQ_CAPABLE (u32)(1 << 18) 382dee1ad47SJeff Kirsher #define IXGBE_FLAG_VMDQ_ENABLED (u32)(1 << 19) 383dee1ad47SJeff Kirsher #define IXGBE_FLAG_FAN_FAIL_CAPABLE (u32)(1 << 20) 384dee1ad47SJeff Kirsher #define IXGBE_FLAG_NEED_LINK_UPDATE (u32)(1 << 22) 385dee1ad47SJeff Kirsher #define IXGBE_FLAG_NEED_LINK_CONFIG (u32)(1 << 23) 386dee1ad47SJeff Kirsher #define IXGBE_FLAG_FDIR_HASH_CAPABLE (u32)(1 << 24) 387dee1ad47SJeff Kirsher #define IXGBE_FLAG_FDIR_PERFECT_CAPABLE (u32)(1 << 25) 388dee1ad47SJeff Kirsher #define IXGBE_FLAG_FCOE_CAPABLE (u32)(1 << 26) 389dee1ad47SJeff Kirsher #define IXGBE_FLAG_FCOE_ENABLED (u32)(1 << 27) 390dee1ad47SJeff Kirsher #define IXGBE_FLAG_SRIOV_CAPABLE (u32)(1 << 28) 391dee1ad47SJeff Kirsher #define IXGBE_FLAG_SRIOV_ENABLED (u32)(1 << 29) 392dee1ad47SJeff Kirsher 393dee1ad47SJeff Kirsher u32 flags2; 394dee1ad47SJeff Kirsher #define IXGBE_FLAG2_RSC_CAPABLE (u32)(1) 395dee1ad47SJeff Kirsher #define IXGBE_FLAG2_RSC_ENABLED (u32)(1 << 1) 396dee1ad47SJeff Kirsher #define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE (u32)(1 << 2) 397dee1ad47SJeff Kirsher #define IXGBE_FLAG2_TEMP_SENSOR_EVENT (u32)(1 << 3) 398dee1ad47SJeff Kirsher #define IXGBE_FLAG2_SEARCH_FOR_SFP (u32)(1 << 4) 399dee1ad47SJeff Kirsher #define IXGBE_FLAG2_SFP_NEEDS_RESET (u32)(1 << 5) 400dee1ad47SJeff Kirsher #define IXGBE_FLAG2_RESET_REQUESTED (u32)(1 << 6) 401dee1ad47SJeff Kirsher #define IXGBE_FLAG2_FDIR_REQUIRES_REINIT (u32)(1 << 7) 402dee1ad47SJeff Kirsher 403dee1ad47SJeff Kirsher unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)]; 404dee1ad47SJeff Kirsher u16 bd_number; 405dee1ad47SJeff Kirsher struct ixgbe_q_vector *q_vector[MAX_MSIX_Q_VECTORS]; 406dee1ad47SJeff Kirsher 407dee1ad47SJeff Kirsher /* DCB parameters */ 408dee1ad47SJeff Kirsher struct ieee_pfc *ixgbe_ieee_pfc; 409dee1ad47SJeff Kirsher struct ieee_ets *ixgbe_ieee_ets; 410dee1ad47SJeff Kirsher struct ixgbe_dcb_config dcb_cfg; 411dee1ad47SJeff Kirsher struct ixgbe_dcb_config temp_dcb_cfg; 412dee1ad47SJeff Kirsher u8 dcb_set_bitmap; 413dee1ad47SJeff Kirsher u8 dcbx_cap; 414dee1ad47SJeff Kirsher enum ixgbe_fc_mode last_lfc_mode; 415dee1ad47SJeff Kirsher 416dee1ad47SJeff Kirsher /* Interrupt Throttle Rate */ 417dee1ad47SJeff Kirsher u32 rx_itr_setting; 418dee1ad47SJeff Kirsher u32 tx_itr_setting; 419dee1ad47SJeff Kirsher u16 eitr_low; 420dee1ad47SJeff Kirsher u16 eitr_high; 421dee1ad47SJeff Kirsher 422dee1ad47SJeff Kirsher /* Work limits */ 423dee1ad47SJeff Kirsher u16 tx_work_limit; 424dee1ad47SJeff Kirsher 425dee1ad47SJeff Kirsher /* TX */ 426dee1ad47SJeff Kirsher struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp; 427dee1ad47SJeff Kirsher int num_tx_queues; 428dee1ad47SJeff Kirsher u32 tx_timeout_count; 429dee1ad47SJeff Kirsher bool detect_tx_hung; 430dee1ad47SJeff Kirsher 431dee1ad47SJeff Kirsher u64 restart_queue; 432dee1ad47SJeff Kirsher u64 lsc_int; 433dee1ad47SJeff Kirsher 434dee1ad47SJeff Kirsher /* RX */ 435dee1ad47SJeff Kirsher struct ixgbe_ring *rx_ring[MAX_RX_QUEUES] ____cacheline_aligned_in_smp; 436dee1ad47SJeff Kirsher int num_rx_queues; 437dee1ad47SJeff Kirsher int num_rx_pools; /* == num_rx_queues in 82598 */ 438dee1ad47SJeff Kirsher int num_rx_queues_per_pool; /* 1 if 82598, can be many if 82599 */ 439dee1ad47SJeff Kirsher u64 hw_csum_rx_error; 440dee1ad47SJeff Kirsher u64 hw_rx_no_dma_resources; 441dee1ad47SJeff Kirsher u64 non_eop_descs; 442dee1ad47SJeff Kirsher int num_msix_vectors; 443dee1ad47SJeff Kirsher int max_msix_q_vectors; /* true count of q_vectors for device */ 444dee1ad47SJeff Kirsher struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE]; 445dee1ad47SJeff Kirsher struct msix_entry *msix_entries; 446dee1ad47SJeff Kirsher 447dee1ad47SJeff Kirsher u32 alloc_rx_page_failed; 448dee1ad47SJeff Kirsher u32 alloc_rx_buff_failed; 449dee1ad47SJeff Kirsher 450dee1ad47SJeff Kirsher /* default to trying for four seconds */ 451dee1ad47SJeff Kirsher #define IXGBE_TRY_LINK_TIMEOUT (4 * HZ) 452dee1ad47SJeff Kirsher 453dee1ad47SJeff Kirsher /* OS defined structs */ 454dee1ad47SJeff Kirsher struct net_device *netdev; 455dee1ad47SJeff Kirsher struct pci_dev *pdev; 456dee1ad47SJeff Kirsher 457dee1ad47SJeff Kirsher u32 test_icr; 458dee1ad47SJeff Kirsher struct ixgbe_ring test_tx_ring; 459dee1ad47SJeff Kirsher struct ixgbe_ring test_rx_ring; 460dee1ad47SJeff Kirsher 461dee1ad47SJeff Kirsher /* structs defined in ixgbe_hw.h */ 462dee1ad47SJeff Kirsher struct ixgbe_hw hw; 463dee1ad47SJeff Kirsher u16 msg_enable; 464dee1ad47SJeff Kirsher struct ixgbe_hw_stats stats; 465dee1ad47SJeff Kirsher 466dee1ad47SJeff Kirsher /* Interrupt Throttle Rate */ 467dee1ad47SJeff Kirsher u32 rx_eitr_param; 468dee1ad47SJeff Kirsher u32 tx_eitr_param; 469dee1ad47SJeff Kirsher 470dee1ad47SJeff Kirsher u64 tx_busy; 471dee1ad47SJeff Kirsher unsigned int tx_ring_count; 472dee1ad47SJeff Kirsher unsigned int rx_ring_count; 473dee1ad47SJeff Kirsher 474dee1ad47SJeff Kirsher u32 link_speed; 475dee1ad47SJeff Kirsher bool link_up; 476dee1ad47SJeff Kirsher unsigned long link_check_timeout; 477dee1ad47SJeff Kirsher 478dee1ad47SJeff Kirsher struct work_struct service_task; 479dee1ad47SJeff Kirsher struct timer_list service_timer; 480dee1ad47SJeff Kirsher u32 fdir_pballoc; 481dee1ad47SJeff Kirsher u32 atr_sample_rate; 482dee1ad47SJeff Kirsher unsigned long fdir_overflow; /* number of times ATR was backed off */ 483dee1ad47SJeff Kirsher spinlock_t fdir_perfect_lock; 484dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE 485dee1ad47SJeff Kirsher struct ixgbe_fcoe fcoe; 486dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */ 487dee1ad47SJeff Kirsher u64 rsc_total_count; 488dee1ad47SJeff Kirsher u64 rsc_total_flush; 489dee1ad47SJeff Kirsher u32 wol; 490dee1ad47SJeff Kirsher u16 eeprom_version; 491dee1ad47SJeff Kirsher 492dee1ad47SJeff Kirsher int node; 493dee1ad47SJeff Kirsher u32 led_reg; 494dee1ad47SJeff Kirsher u32 interrupt_event; 495dee1ad47SJeff Kirsher char lsc_int_name[IFNAMSIZ + 9]; 496dee1ad47SJeff Kirsher 497dee1ad47SJeff Kirsher /* SR-IOV */ 498dee1ad47SJeff Kirsher DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS); 499dee1ad47SJeff Kirsher unsigned int num_vfs; 500dee1ad47SJeff Kirsher struct vf_data_storage *vfinfo; 501dee1ad47SJeff Kirsher int vf_rate_link_speed; 502dee1ad47SJeff Kirsher struct vf_macvlans vf_mvs; 503dee1ad47SJeff Kirsher struct vf_macvlans *mv_list; 504dee1ad47SJeff Kirsher bool antispoofing_enabled; 505dee1ad47SJeff Kirsher 506dee1ad47SJeff Kirsher struct hlist_head fdir_filter_list; 507dee1ad47SJeff Kirsher union ixgbe_atr_input fdir_mask; 508dee1ad47SJeff Kirsher int fdir_filter_count; 509dee1ad47SJeff Kirsher }; 510dee1ad47SJeff Kirsher 511dee1ad47SJeff Kirsher struct ixgbe_fdir_filter { 512dee1ad47SJeff Kirsher struct hlist_node fdir_node; 513dee1ad47SJeff Kirsher union ixgbe_atr_input filter; 514dee1ad47SJeff Kirsher u16 sw_idx; 515dee1ad47SJeff Kirsher u16 action; 516dee1ad47SJeff Kirsher }; 517dee1ad47SJeff Kirsher 518dee1ad47SJeff Kirsher enum ixbge_state_t { 519dee1ad47SJeff Kirsher __IXGBE_TESTING, 520dee1ad47SJeff Kirsher __IXGBE_RESETTING, 521dee1ad47SJeff Kirsher __IXGBE_DOWN, 522dee1ad47SJeff Kirsher __IXGBE_SERVICE_SCHED, 523dee1ad47SJeff Kirsher __IXGBE_IN_SFP_INIT, 524dee1ad47SJeff Kirsher }; 525dee1ad47SJeff Kirsher 526dee1ad47SJeff Kirsher struct ixgbe_rsc_cb { 527dee1ad47SJeff Kirsher dma_addr_t dma; 528dee1ad47SJeff Kirsher u16 skb_cnt; 529dee1ad47SJeff Kirsher bool delay_unmap; 530dee1ad47SJeff Kirsher }; 531dee1ad47SJeff Kirsher #define IXGBE_RSC_CB(skb) ((struct ixgbe_rsc_cb *)(skb)->cb) 532dee1ad47SJeff Kirsher 533dee1ad47SJeff Kirsher enum ixgbe_boards { 534dee1ad47SJeff Kirsher board_82598, 535dee1ad47SJeff Kirsher board_82599, 536dee1ad47SJeff Kirsher board_X540, 537dee1ad47SJeff Kirsher }; 538dee1ad47SJeff Kirsher 539dee1ad47SJeff Kirsher extern struct ixgbe_info ixgbe_82598_info; 540dee1ad47SJeff Kirsher extern struct ixgbe_info ixgbe_82599_info; 541dee1ad47SJeff Kirsher extern struct ixgbe_info ixgbe_X540_info; 542dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCB 543dee1ad47SJeff Kirsher extern const struct dcbnl_rtnl_ops dcbnl_ops; 544dee1ad47SJeff Kirsher extern int ixgbe_copy_dcb_cfg(struct ixgbe_dcb_config *src_dcb_cfg, 545dee1ad47SJeff Kirsher struct ixgbe_dcb_config *dst_dcb_cfg, 546dee1ad47SJeff Kirsher int tc_max); 547dee1ad47SJeff Kirsher #endif 548dee1ad47SJeff Kirsher 549dee1ad47SJeff Kirsher extern char ixgbe_driver_name[]; 550dee1ad47SJeff Kirsher extern const char ixgbe_driver_version[]; 551dee1ad47SJeff Kirsher 552dee1ad47SJeff Kirsher extern int ixgbe_up(struct ixgbe_adapter *adapter); 553dee1ad47SJeff Kirsher extern void ixgbe_down(struct ixgbe_adapter *adapter); 554dee1ad47SJeff Kirsher extern void ixgbe_reinit_locked(struct ixgbe_adapter *adapter); 555dee1ad47SJeff Kirsher extern void ixgbe_reset(struct ixgbe_adapter *adapter); 556dee1ad47SJeff Kirsher extern void ixgbe_set_ethtool_ops(struct net_device *netdev); 557dee1ad47SJeff Kirsher extern int ixgbe_setup_rx_resources(struct ixgbe_ring *); 558dee1ad47SJeff Kirsher extern int ixgbe_setup_tx_resources(struct ixgbe_ring *); 559dee1ad47SJeff Kirsher extern void ixgbe_free_rx_resources(struct ixgbe_ring *); 560dee1ad47SJeff Kirsher extern void ixgbe_free_tx_resources(struct ixgbe_ring *); 561dee1ad47SJeff Kirsher extern void ixgbe_configure_rx_ring(struct ixgbe_adapter *,struct ixgbe_ring *); 562dee1ad47SJeff Kirsher extern void ixgbe_configure_tx_ring(struct ixgbe_adapter *,struct ixgbe_ring *); 563dee1ad47SJeff Kirsher extern void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter, 564dee1ad47SJeff Kirsher struct ixgbe_ring *); 565dee1ad47SJeff Kirsher extern void ixgbe_update_stats(struct ixgbe_adapter *adapter); 566dee1ad47SJeff Kirsher extern int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter); 567dee1ad47SJeff Kirsher extern void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter); 568dee1ad47SJeff Kirsher extern netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *, 569dee1ad47SJeff Kirsher struct ixgbe_adapter *, 570dee1ad47SJeff Kirsher struct ixgbe_ring *); 571dee1ad47SJeff Kirsher extern void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *, 572dee1ad47SJeff Kirsher struct ixgbe_tx_buffer *); 573dee1ad47SJeff Kirsher extern void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16); 574dee1ad47SJeff Kirsher extern void ixgbe_write_eitr(struct ixgbe_q_vector *); 575dee1ad47SJeff Kirsher extern int ethtool_ioctl(struct ifreq *ifr); 576dee1ad47SJeff Kirsher extern s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw); 577dee1ad47SJeff Kirsher extern s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl); 578dee1ad47SJeff Kirsher extern s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl); 579dee1ad47SJeff Kirsher extern s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw, 580dee1ad47SJeff Kirsher union ixgbe_atr_hash_dword input, 581dee1ad47SJeff Kirsher union ixgbe_atr_hash_dword common, 582dee1ad47SJeff Kirsher u8 queue); 583dee1ad47SJeff Kirsher extern s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw, 584dee1ad47SJeff Kirsher union ixgbe_atr_input *input_mask); 585dee1ad47SJeff Kirsher extern s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw, 586dee1ad47SJeff Kirsher union ixgbe_atr_input *input, 587dee1ad47SJeff Kirsher u16 soft_id, u8 queue); 588dee1ad47SJeff Kirsher extern s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw, 589dee1ad47SJeff Kirsher union ixgbe_atr_input *input, 590dee1ad47SJeff Kirsher u16 soft_id); 591dee1ad47SJeff Kirsher extern void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input, 592dee1ad47SJeff Kirsher union ixgbe_atr_input *mask); 593dee1ad47SJeff Kirsher extern void ixgbe_set_rx_mode(struct net_device *netdev); 594dee1ad47SJeff Kirsher extern int ixgbe_setup_tc(struct net_device *dev, u8 tc); 595dee1ad47SJeff Kirsher extern void ixgbe_tx_ctxtdesc(struct ixgbe_ring *, u32, u32, u32, u32); 596dee1ad47SJeff Kirsher extern void ixgbe_do_reset(struct net_device *netdev); 597dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE 598dee1ad47SJeff Kirsher extern void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter); 599dee1ad47SJeff Kirsher extern int ixgbe_fso(struct ixgbe_ring *tx_ring, struct sk_buff *skb, 600dee1ad47SJeff Kirsher u32 tx_flags, u8 *hdr_len); 601dee1ad47SJeff Kirsher extern void ixgbe_cleanup_fcoe(struct ixgbe_adapter *adapter); 602dee1ad47SJeff Kirsher extern int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter, 603dee1ad47SJeff Kirsher union ixgbe_adv_rx_desc *rx_desc, 604dee1ad47SJeff Kirsher struct sk_buff *skb, 605dee1ad47SJeff Kirsher u32 staterr); 606dee1ad47SJeff Kirsher extern int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid, 607dee1ad47SJeff Kirsher struct scatterlist *sgl, unsigned int sgc); 608dee1ad47SJeff Kirsher extern int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid, 609dee1ad47SJeff Kirsher struct scatterlist *sgl, unsigned int sgc); 610dee1ad47SJeff Kirsher extern int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid); 611dee1ad47SJeff Kirsher extern int ixgbe_fcoe_enable(struct net_device *netdev); 612dee1ad47SJeff Kirsher extern int ixgbe_fcoe_disable(struct net_device *netdev); 613dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCB 614dee1ad47SJeff Kirsher extern u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter); 615dee1ad47SJeff Kirsher extern u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up); 616dee1ad47SJeff Kirsher #endif /* CONFIG_IXGBE_DCB */ 617dee1ad47SJeff Kirsher extern int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type); 618dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */ 619dee1ad47SJeff Kirsher 620dee1ad47SJeff Kirsher #endif /* _IXGBE_H_ */ 621