1dee1ad47SJeff Kirsher /******************************************************************************* 2dee1ad47SJeff Kirsher 3dee1ad47SJeff Kirsher Intel 10 Gigabit PCI Express Linux driver 4434c5e39SDon Skidmore Copyright(c) 1999 - 2013 Intel Corporation. 5dee1ad47SJeff Kirsher 6dee1ad47SJeff Kirsher This program is free software; you can redistribute it and/or modify it 7dee1ad47SJeff Kirsher under the terms and conditions of the GNU General Public License, 8dee1ad47SJeff Kirsher version 2, as published by the Free Software Foundation. 9dee1ad47SJeff Kirsher 10dee1ad47SJeff Kirsher This program is distributed in the hope it will be useful, but WITHOUT 11dee1ad47SJeff Kirsher ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 12dee1ad47SJeff Kirsher FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 13dee1ad47SJeff Kirsher more details. 14dee1ad47SJeff Kirsher 15dee1ad47SJeff Kirsher You should have received a copy of the GNU General Public License along with 16dee1ad47SJeff Kirsher this program; if not, write to the Free Software Foundation, Inc., 17dee1ad47SJeff Kirsher 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA. 18dee1ad47SJeff Kirsher 19dee1ad47SJeff Kirsher The full GNU General Public License is included in this distribution in 20dee1ad47SJeff Kirsher the file called "COPYING". 21dee1ad47SJeff Kirsher 22dee1ad47SJeff Kirsher Contact Information: 23dee1ad47SJeff Kirsher e1000-devel Mailing List <e1000-devel@lists.sourceforge.net> 24dee1ad47SJeff Kirsher Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 25dee1ad47SJeff Kirsher 26dee1ad47SJeff Kirsher *******************************************************************************/ 27dee1ad47SJeff Kirsher 28dee1ad47SJeff Kirsher #ifndef _IXGBE_H_ 29dee1ad47SJeff Kirsher #define _IXGBE_H_ 30dee1ad47SJeff Kirsher 31dee1ad47SJeff Kirsher #include <linux/bitops.h> 32dee1ad47SJeff Kirsher #include <linux/types.h> 33dee1ad47SJeff Kirsher #include <linux/pci.h> 34dee1ad47SJeff Kirsher #include <linux/netdevice.h> 35dee1ad47SJeff Kirsher #include <linux/cpumask.h> 36dee1ad47SJeff Kirsher #include <linux/aer.h> 37dee1ad47SJeff Kirsher #include <linux/if_vlan.h> 386cb562d6SJacob Keller #include <linux/jiffies.h> 39dee1ad47SJeff Kirsher 403a6a4edaSJacob Keller #include <linux/clocksource.h> 413a6a4edaSJacob Keller #include <linux/net_tstamp.h> 423a6a4edaSJacob Keller #include <linux/ptp_clock_kernel.h> 433a6a4edaSJacob Keller 44dee1ad47SJeff Kirsher #include "ixgbe_type.h" 45dee1ad47SJeff Kirsher #include "ixgbe_common.h" 46dee1ad47SJeff Kirsher #include "ixgbe_dcb.h" 47dee1ad47SJeff Kirsher #if defined(CONFIG_FCOE) || defined(CONFIG_FCOE_MODULE) 48dee1ad47SJeff Kirsher #define IXGBE_FCOE 49dee1ad47SJeff Kirsher #include "ixgbe_fcoe.h" 50dee1ad47SJeff Kirsher #endif /* CONFIG_FCOE or CONFIG_FCOE_MODULE */ 51dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCA 52dee1ad47SJeff Kirsher #include <linux/dca.h> 53dee1ad47SJeff Kirsher #endif 54dee1ad47SJeff Kirsher 55*5a85e737SEliezer Tamir #include <net/ll_poll.h> 56*5a85e737SEliezer Tamir 57dee1ad47SJeff Kirsher /* common prefix used by pr_<> macros */ 58dee1ad47SJeff Kirsher #undef pr_fmt 59dee1ad47SJeff Kirsher #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 60dee1ad47SJeff Kirsher 61dee1ad47SJeff Kirsher /* TX/RX descriptor defines */ 62dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_TXD 512 6359224555SAlexander Duyck #define IXGBE_DEFAULT_TX_WORK 256 64dee1ad47SJeff Kirsher #define IXGBE_MAX_TXD 4096 65dee1ad47SJeff Kirsher #define IXGBE_MIN_TXD 64 66dee1ad47SJeff Kirsher 67dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_RXD 512 68dee1ad47SJeff Kirsher #define IXGBE_MAX_RXD 4096 69dee1ad47SJeff Kirsher #define IXGBE_MIN_RXD 64 70dee1ad47SJeff Kirsher 71dee1ad47SJeff Kirsher /* flow control */ 72dee1ad47SJeff Kirsher #define IXGBE_MIN_FCRTL 0x40 73dee1ad47SJeff Kirsher #define IXGBE_MAX_FCRTL 0x7FF80 74dee1ad47SJeff Kirsher #define IXGBE_MIN_FCRTH 0x600 75dee1ad47SJeff Kirsher #define IXGBE_MAX_FCRTH 0x7FFF0 76dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_FCPAUSE 0xFFFF 77dee1ad47SJeff Kirsher #define IXGBE_MIN_FCPAUSE 0 78dee1ad47SJeff Kirsher #define IXGBE_MAX_FCPAUSE 0xFFFF 79dee1ad47SJeff Kirsher 80dee1ad47SJeff Kirsher /* Supported Rx Buffer Sizes */ 81252562c2SAlexander Duyck #define IXGBE_RXBUFFER_256 256 /* Used for skb receive header */ 8209816fbeSAlexander Duyck #define IXGBE_RXBUFFER_2K 2048 8309816fbeSAlexander Duyck #define IXGBE_RXBUFFER_3K 3072 8409816fbeSAlexander Duyck #define IXGBE_RXBUFFER_4K 4096 85dee1ad47SJeff Kirsher #define IXGBE_MAX_RXBUFFER 16384 /* largest size for a single descriptor */ 86dee1ad47SJeff Kirsher 87dee1ad47SJeff Kirsher /* 88252562c2SAlexander Duyck * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we 89252562c2SAlexander Duyck * reserve 64 more, and skb_shared_info adds an additional 320 bytes more, 90252562c2SAlexander Duyck * this adds up to 448 bytes of extra data. 91252562c2SAlexander Duyck * 92252562c2SAlexander Duyck * Since netdev_alloc_skb now allocates a page fragment we can use a value 93252562c2SAlexander Duyck * of 256 and the resultant skb will have a truesize of 960 or less. 94dee1ad47SJeff Kirsher */ 95252562c2SAlexander Duyck #define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_256 96dee1ad47SJeff Kirsher 97dee1ad47SJeff Kirsher /* How many Rx Buffers do we bundle into one write to the hardware ? */ 98dee1ad47SJeff Kirsher #define IXGBE_RX_BUFFER_WRITE 16 /* Must be power of 2 */ 99dee1ad47SJeff Kirsher 100472148c3SAlexander Duyck enum ixgbe_tx_flags { 101472148c3SAlexander Duyck /* cmd_type flags */ 102472148c3SAlexander Duyck IXGBE_TX_FLAGS_HW_VLAN = 0x01, 103472148c3SAlexander Duyck IXGBE_TX_FLAGS_TSO = 0x02, 104472148c3SAlexander Duyck IXGBE_TX_FLAGS_TSTAMP = 0x04, 105472148c3SAlexander Duyck 106472148c3SAlexander Duyck /* olinfo flags */ 107472148c3SAlexander Duyck IXGBE_TX_FLAGS_CC = 0x08, 108472148c3SAlexander Duyck IXGBE_TX_FLAGS_IPV4 = 0x10, 109472148c3SAlexander Duyck IXGBE_TX_FLAGS_CSUM = 0x20, 110472148c3SAlexander Duyck 111472148c3SAlexander Duyck /* software defined flags */ 112472148c3SAlexander Duyck IXGBE_TX_FLAGS_SW_VLAN = 0x40, 113472148c3SAlexander Duyck IXGBE_TX_FLAGS_FCOE = 0x80, 114472148c3SAlexander Duyck }; 115472148c3SAlexander Duyck 116472148c3SAlexander Duyck /* VLAN info */ 117dee1ad47SJeff Kirsher #define IXGBE_TX_FLAGS_VLAN_MASK 0xffff0000 11866f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_VLAN_PRIO_MASK 0xe0000000 11966f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT 29 120dee1ad47SJeff Kirsher #define IXGBE_TX_FLAGS_VLAN_SHIFT 16 121dee1ad47SJeff Kirsher 122dee1ad47SJeff Kirsher #define IXGBE_MAX_VF_MC_ENTRIES 30 123dee1ad47SJeff Kirsher #define IXGBE_MAX_VF_FUNCTIONS 64 124dee1ad47SJeff Kirsher #define IXGBE_MAX_VFTA_ENTRIES 128 125dee1ad47SJeff Kirsher #define MAX_EMULATION_MAC_ADDRS 16 126dee1ad47SJeff Kirsher #define IXGBE_MAX_PF_MACVLANS 15 1271d9c0bfdSAlexander Duyck #define VMDQ_P(p) ((p) + adapter->ring_feature[RING_F_VMDQ].offset) 12883c61fa9SGreg Rose #define IXGBE_82599_VF_DEVICE_ID 0x10ED 12983c61fa9SGreg Rose #define IXGBE_X540_VF_DEVICE_ID 0x1515 130dee1ad47SJeff Kirsher 131dee1ad47SJeff Kirsher struct vf_data_storage { 132dee1ad47SJeff Kirsher unsigned char vf_mac_addresses[ETH_ALEN]; 133dee1ad47SJeff Kirsher u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES]; 134dee1ad47SJeff Kirsher u16 num_vf_mc_hashes; 135dee1ad47SJeff Kirsher u16 default_vf_vlan_id; 136dee1ad47SJeff Kirsher u16 vlans_enabled; 137dee1ad47SJeff Kirsher bool clear_to_send; 138dee1ad47SJeff Kirsher bool pf_set_mac; 139dee1ad47SJeff Kirsher u16 pf_vlan; /* When set, guest VLAN config not allowed. */ 140dee1ad47SJeff Kirsher u16 pf_qos; 141dee1ad47SJeff Kirsher u16 tx_rate; 142de4c7f65SGreg Rose u16 vlan_count; 143de4c7f65SGreg Rose u8 spoofchk_enabled; 144374c65d6SAlexander Duyck unsigned int vf_api; 145dee1ad47SJeff Kirsher }; 146dee1ad47SJeff Kirsher 147dee1ad47SJeff Kirsher struct vf_macvlans { 148dee1ad47SJeff Kirsher struct list_head l; 149dee1ad47SJeff Kirsher int vf; 150dee1ad47SJeff Kirsher int rar_entry; 151dee1ad47SJeff Kirsher bool free; 152dee1ad47SJeff Kirsher bool is_macvlan; 153dee1ad47SJeff Kirsher u8 vf_macvlan[ETH_ALEN]; 154dee1ad47SJeff Kirsher }; 155dee1ad47SJeff Kirsher 156dee1ad47SJeff Kirsher #define IXGBE_MAX_TXD_PWR 14 157dee1ad47SJeff Kirsher #define IXGBE_MAX_DATA_PER_TXD (1 << IXGBE_MAX_TXD_PWR) 158dee1ad47SJeff Kirsher 159dee1ad47SJeff Kirsher /* Tx Descriptors needed, worst case */ 160dee1ad47SJeff Kirsher #define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD) 161990a3158SAlexander Duyck #define DESC_NEEDED (MAX_SKB_FRAGS + 4) 162dee1ad47SJeff Kirsher 163dee1ad47SJeff Kirsher /* wrapper around a pointer to a socket buffer, 164dee1ad47SJeff Kirsher * so a DMA handle can be stored along with the buffer */ 165dee1ad47SJeff Kirsher struct ixgbe_tx_buffer { 166d3d00239SAlexander Duyck union ixgbe_adv_tx_desc *next_to_watch; 167dee1ad47SJeff Kirsher unsigned long time_stamp; 168d3d00239SAlexander Duyck struct sk_buff *skb; 169fd0db0edSAlexander Duyck unsigned int bytecount; 170fd0db0edSAlexander Duyck unsigned short gso_segs; 171244e27adSAlexander Duyck __be16 protocol; 172729739b7SAlexander Duyck DEFINE_DMA_UNMAP_ADDR(dma); 173729739b7SAlexander Duyck DEFINE_DMA_UNMAP_LEN(len); 174fd0db0edSAlexander Duyck u32 tx_flags; 175dee1ad47SJeff Kirsher }; 176dee1ad47SJeff Kirsher 177dee1ad47SJeff Kirsher struct ixgbe_rx_buffer { 178dee1ad47SJeff Kirsher struct sk_buff *skb; 179dee1ad47SJeff Kirsher dma_addr_t dma; 180dee1ad47SJeff Kirsher struct page *page; 181dee1ad47SJeff Kirsher unsigned int page_offset; 182dee1ad47SJeff Kirsher }; 183dee1ad47SJeff Kirsher 184dee1ad47SJeff Kirsher struct ixgbe_queue_stats { 185dee1ad47SJeff Kirsher u64 packets; 186dee1ad47SJeff Kirsher u64 bytes; 187dee1ad47SJeff Kirsher }; 188dee1ad47SJeff Kirsher 189dee1ad47SJeff Kirsher struct ixgbe_tx_queue_stats { 190dee1ad47SJeff Kirsher u64 restart_queue; 191dee1ad47SJeff Kirsher u64 tx_busy; 192dee1ad47SJeff Kirsher u64 tx_done_old; 193dee1ad47SJeff Kirsher }; 194dee1ad47SJeff Kirsher 195dee1ad47SJeff Kirsher struct ixgbe_rx_queue_stats { 196dee1ad47SJeff Kirsher u64 rsc_count; 197dee1ad47SJeff Kirsher u64 rsc_flush; 198dee1ad47SJeff Kirsher u64 non_eop_descs; 199dee1ad47SJeff Kirsher u64 alloc_rx_page_failed; 200dee1ad47SJeff Kirsher u64 alloc_rx_buff_failed; 2018a0da21bSAlexander Duyck u64 csum_err; 202dee1ad47SJeff Kirsher }; 203dee1ad47SJeff Kirsher 204f800326dSAlexander Duyck enum ixgbe_ring_state_t { 205dee1ad47SJeff Kirsher __IXGBE_TX_FDIR_INIT_DONE, 206fd786b7bSAlexander Duyck __IXGBE_TX_XPS_INIT_DONE, 207dee1ad47SJeff Kirsher __IXGBE_TX_DETECT_HANG, 208dee1ad47SJeff Kirsher __IXGBE_HANG_CHECK_ARMED, 209dee1ad47SJeff Kirsher __IXGBE_RX_RSC_ENABLED, 2108a0da21bSAlexander Duyck __IXGBE_RX_CSUM_UDP_ZERO_ERR, 21157efd44cSAlexander Duyck __IXGBE_RX_FCOE, 212dee1ad47SJeff Kirsher }; 213dee1ad47SJeff Kirsher 214dee1ad47SJeff Kirsher #define check_for_tx_hang(ring) \ 215dee1ad47SJeff Kirsher test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state) 216dee1ad47SJeff Kirsher #define set_check_for_tx_hang(ring) \ 217dee1ad47SJeff Kirsher set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state) 218dee1ad47SJeff Kirsher #define clear_check_for_tx_hang(ring) \ 219dee1ad47SJeff Kirsher clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state) 220dee1ad47SJeff Kirsher #define ring_is_rsc_enabled(ring) \ 221dee1ad47SJeff Kirsher test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state) 222dee1ad47SJeff Kirsher #define set_ring_rsc_enabled(ring) \ 223dee1ad47SJeff Kirsher set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state) 224dee1ad47SJeff Kirsher #define clear_ring_rsc_enabled(ring) \ 225dee1ad47SJeff Kirsher clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state) 226dee1ad47SJeff Kirsher struct ixgbe_ring { 227efe3d3c8SAlexander Duyck struct ixgbe_ring *next; /* pointer to next ring in q_vector */ 228d3ee4294SAlexander Duyck struct ixgbe_q_vector *q_vector; /* backpointer to host q_vector */ 229dee1ad47SJeff Kirsher struct net_device *netdev; /* netdev ring belongs to */ 230d3ee4294SAlexander Duyck struct device *dev; /* device for DMA mapping */ 231d3ee4294SAlexander Duyck void *desc; /* descriptor ring memory */ 232dee1ad47SJeff Kirsher union { 233dee1ad47SJeff Kirsher struct ixgbe_tx_buffer *tx_buffer_info; 234dee1ad47SJeff Kirsher struct ixgbe_rx_buffer *rx_buffer_info; 235dee1ad47SJeff Kirsher }; 2366cb562d6SJacob Keller unsigned long last_rx_timestamp; 237dee1ad47SJeff Kirsher unsigned long state; 238dee1ad47SJeff Kirsher u8 __iomem *tail; 239d3ee4294SAlexander Duyck dma_addr_t dma; /* phys. address of descriptor ring */ 240d3ee4294SAlexander Duyck unsigned int size; /* length in bytes */ 241dee1ad47SJeff Kirsher 242dee1ad47SJeff Kirsher u16 count; /* amount of descriptors */ 243dee1ad47SJeff Kirsher 244dee1ad47SJeff Kirsher u8 queue_index; /* needed for multiqueue queue management */ 245dee1ad47SJeff Kirsher u8 reg_idx; /* holds the special value that gets 246dee1ad47SJeff Kirsher * the hardware register offset 247dee1ad47SJeff Kirsher * associated with this ring, which is 248dee1ad47SJeff Kirsher * different for DCB and RSS modes 249dee1ad47SJeff Kirsher */ 250d3ee4294SAlexander Duyck u16 next_to_use; 251d3ee4294SAlexander Duyck u16 next_to_clean; 252d3ee4294SAlexander Duyck 253f800326dSAlexander Duyck union { 254d3ee4294SAlexander Duyck u16 next_to_alloc; 255f800326dSAlexander Duyck struct { 256dee1ad47SJeff Kirsher u8 atr_sample_rate; 257dee1ad47SJeff Kirsher u8 atr_count; 258f800326dSAlexander Duyck }; 259f800326dSAlexander Duyck }; 260dee1ad47SJeff Kirsher 261dee1ad47SJeff Kirsher u8 dcb_tc; 262dee1ad47SJeff Kirsher struct ixgbe_queue_stats stats; 263dee1ad47SJeff Kirsher struct u64_stats_sync syncp; 264dee1ad47SJeff Kirsher union { 265dee1ad47SJeff Kirsher struct ixgbe_tx_queue_stats tx_stats; 266dee1ad47SJeff Kirsher struct ixgbe_rx_queue_stats rx_stats; 267dee1ad47SJeff Kirsher }; 268dee1ad47SJeff Kirsher } ____cacheline_internodealigned_in_smp; 269dee1ad47SJeff Kirsher 270dee1ad47SJeff Kirsher enum ixgbe_ring_f_enum { 271dee1ad47SJeff Kirsher RING_F_NONE = 0, 272dee1ad47SJeff Kirsher RING_F_VMDQ, /* SR-IOV uses the same ring feature */ 273dee1ad47SJeff Kirsher RING_F_RSS, 274dee1ad47SJeff Kirsher RING_F_FDIR, 275dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE 276dee1ad47SJeff Kirsher RING_F_FCOE, 277dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */ 278dee1ad47SJeff Kirsher 279dee1ad47SJeff Kirsher RING_F_ARRAY_SIZE /* must be last in enum set */ 280dee1ad47SJeff Kirsher }; 281dee1ad47SJeff Kirsher 282dee1ad47SJeff Kirsher #define IXGBE_MAX_RSS_INDICES 16 283dee1ad47SJeff Kirsher #define IXGBE_MAX_VMDQ_INDICES 64 284d3cb9869SAlexander Duyck #define IXGBE_MAX_FDIR_INDICES 63 /* based on q_vector limit */ 285dee1ad47SJeff Kirsher #define IXGBE_MAX_FCOE_INDICES 8 286d3cb9869SAlexander Duyck #define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1) 287d3cb9869SAlexander Duyck #define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1) 288dee1ad47SJeff Kirsher struct ixgbe_ring_feature { 289c087663eSAlexander Duyck u16 limit; /* upper limit on feature indices */ 290c087663eSAlexander Duyck u16 indices; /* current value of indices */ 291e4b317e9SAlexander Duyck u16 mask; /* Mask used for feature to ring mapping */ 292e4b317e9SAlexander Duyck u16 offset; /* offset to start of feature */ 293dee1ad47SJeff Kirsher } ____cacheline_internodealigned_in_smp; 294dee1ad47SJeff Kirsher 29573079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_8Q_MASK 0x78 29673079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_4Q_MASK 0x7C 29773079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_2Q_MASK 0x7E 29873079ea0SAlexander Duyck 299f800326dSAlexander Duyck /* 300f800326dSAlexander Duyck * FCoE requires that all Rx buffers be over 2200 bytes in length. Since 301f800326dSAlexander Duyck * this is twice the size of a half page we need to double the page order 302f800326dSAlexander Duyck * for FCoE enabled Rx queues. 303f800326dSAlexander Duyck */ 30409816fbeSAlexander Duyck static inline unsigned int ixgbe_rx_bufsz(struct ixgbe_ring *ring) 30509816fbeSAlexander Duyck { 30609816fbeSAlexander Duyck #ifdef IXGBE_FCOE 30709816fbeSAlexander Duyck if (test_bit(__IXGBE_RX_FCOE, &ring->state)) 30809816fbeSAlexander Duyck return (PAGE_SIZE < 8192) ? IXGBE_RXBUFFER_4K : 30909816fbeSAlexander Duyck IXGBE_RXBUFFER_3K; 31009816fbeSAlexander Duyck #endif 31109816fbeSAlexander Duyck return IXGBE_RXBUFFER_2K; 31209816fbeSAlexander Duyck } 31309816fbeSAlexander Duyck 314f800326dSAlexander Duyck static inline unsigned int ixgbe_rx_pg_order(struct ixgbe_ring *ring) 315f800326dSAlexander Duyck { 31609816fbeSAlexander Duyck #ifdef IXGBE_FCOE 31709816fbeSAlexander Duyck if (test_bit(__IXGBE_RX_FCOE, &ring->state)) 31809816fbeSAlexander Duyck return (PAGE_SIZE < 8192) ? 1 : 0; 319f800326dSAlexander Duyck #endif 32009816fbeSAlexander Duyck return 0; 32109816fbeSAlexander Duyck } 322f800326dSAlexander Duyck #define ixgbe_rx_pg_size(_ring) (PAGE_SIZE << ixgbe_rx_pg_order(_ring)) 323f800326dSAlexander Duyck 324dee1ad47SJeff Kirsher struct ixgbe_ring_container { 325efe3d3c8SAlexander Duyck struct ixgbe_ring *ring; /* pointer to linked list of rings */ 326dee1ad47SJeff Kirsher unsigned int total_bytes; /* total bytes processed this int */ 327dee1ad47SJeff Kirsher unsigned int total_packets; /* total packets processed this int */ 328dee1ad47SJeff Kirsher u16 work_limit; /* total work allowed per interrupt */ 329dee1ad47SJeff Kirsher u8 count; /* total number of rings in vector */ 330dee1ad47SJeff Kirsher u8 itr; /* current ITR setting for ring */ 331dee1ad47SJeff Kirsher }; 332dee1ad47SJeff Kirsher 333a557928eSAlexander Duyck /* iterator for handling rings in ring container */ 334a557928eSAlexander Duyck #define ixgbe_for_each_ring(pos, head) \ 335a557928eSAlexander Duyck for (pos = (head).ring; pos != NULL; pos = pos->next) 336a557928eSAlexander Duyck 337dee1ad47SJeff Kirsher #define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \ 338dee1ad47SJeff Kirsher ? 8 : 1) 339dee1ad47SJeff Kirsher #define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS 340dee1ad47SJeff Kirsher 34149c7ffbeSAlexander Duyck /* MAX_Q_VECTORS of these are allocated, 342dee1ad47SJeff Kirsher * but we only use one per queue-specific vector. 343dee1ad47SJeff Kirsher */ 344dee1ad47SJeff Kirsher struct ixgbe_q_vector { 345dee1ad47SJeff Kirsher struct ixgbe_adapter *adapter; 346dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCA 347dee1ad47SJeff Kirsher int cpu; /* CPU for DCA */ 348dee1ad47SJeff Kirsher #endif 349d5bf4f67SEmil Tantilov u16 v_idx; /* index of q_vector within array, also used for 350d5bf4f67SEmil Tantilov * finding the bit in EICR and friends that 351d5bf4f67SEmil Tantilov * represents the vector for this ring */ 352d5bf4f67SEmil Tantilov u16 itr; /* Interrupt throttle rate written to EITR */ 353dee1ad47SJeff Kirsher struct ixgbe_ring_container rx, tx; 354d5bf4f67SEmil Tantilov 355d5bf4f67SEmil Tantilov struct napi_struct napi; 356de88eeebSAlexander Duyck cpumask_t affinity_mask; 357de88eeebSAlexander Duyck int numa_node; 358de88eeebSAlexander Duyck struct rcu_head rcu; /* to avoid race with update stats on free */ 359dee1ad47SJeff Kirsher char name[IFNAMSIZ + 9]; 360de88eeebSAlexander Duyck 361*5a85e737SEliezer Tamir #ifdef CONFIG_NET_LL_RX_POLL 362*5a85e737SEliezer Tamir unsigned int state; 363*5a85e737SEliezer Tamir #define IXGBE_QV_STATE_IDLE 0 364*5a85e737SEliezer Tamir #define IXGBE_QV_STATE_NAPI 1 /* NAPI owns this QV */ 365*5a85e737SEliezer Tamir #define IXGBE_QV_STATE_POLL 2 /* poll owns this QV */ 366*5a85e737SEliezer Tamir #define IXGBE_QV_LOCKED (IXGBE_QV_STATE_NAPI | IXGBE_QV_STATE_POLL) 367*5a85e737SEliezer Tamir #define IXGBE_QV_STATE_NAPI_YIELD 4 /* NAPI yielded this QV */ 368*5a85e737SEliezer Tamir #define IXGBE_QV_STATE_POLL_YIELD 8 /* poll yielded this QV */ 369*5a85e737SEliezer Tamir #define IXGBE_QV_YIELD (IXGBE_QV_STATE_NAPI_YIELD | IXGBE_QV_STATE_POLL_YIELD) 370*5a85e737SEliezer Tamir #define IXGBE_QV_USER_PEND (IXGBE_QV_STATE_POLL | IXGBE_QV_STATE_POLL_YIELD) 371*5a85e737SEliezer Tamir spinlock_t lock; 372*5a85e737SEliezer Tamir #endif /* CONFIG_NET_LL_RX_POLL */ 373*5a85e737SEliezer Tamir 374de88eeebSAlexander Duyck /* for dynamic allocation of rings associated with this q_vector */ 375de88eeebSAlexander Duyck struct ixgbe_ring ring[0] ____cacheline_internodealigned_in_smp; 376dee1ad47SJeff Kirsher }; 377*5a85e737SEliezer Tamir #ifdef CONFIG_NET_LL_RX_POLL 378*5a85e737SEliezer Tamir static inline void ixgbe_qv_init_lock(struct ixgbe_q_vector *q_vector) 379*5a85e737SEliezer Tamir { 380*5a85e737SEliezer Tamir 381*5a85e737SEliezer Tamir spin_lock_init(&q_vector->lock); 382*5a85e737SEliezer Tamir q_vector->state = IXGBE_QV_STATE_IDLE; 383*5a85e737SEliezer Tamir } 384*5a85e737SEliezer Tamir 385*5a85e737SEliezer Tamir /* called from the device poll routine to get ownership of a q_vector */ 386*5a85e737SEliezer Tamir static inline bool ixgbe_qv_lock_napi(struct ixgbe_q_vector *q_vector) 387*5a85e737SEliezer Tamir { 388*5a85e737SEliezer Tamir int rc = true; 389*5a85e737SEliezer Tamir spin_lock(&q_vector->lock); 390*5a85e737SEliezer Tamir if (q_vector->state & IXGBE_QV_LOCKED) { 391*5a85e737SEliezer Tamir WARN_ON(q_vector->state & IXGBE_QV_STATE_NAPI); 392*5a85e737SEliezer Tamir q_vector->state |= IXGBE_QV_STATE_NAPI_YIELD; 393*5a85e737SEliezer Tamir rc = false; 394*5a85e737SEliezer Tamir } else 395*5a85e737SEliezer Tamir /* we don't care if someone yielded */ 396*5a85e737SEliezer Tamir q_vector->state = IXGBE_QV_STATE_NAPI; 397*5a85e737SEliezer Tamir spin_unlock(&q_vector->lock); 398*5a85e737SEliezer Tamir return rc; 399*5a85e737SEliezer Tamir } 400*5a85e737SEliezer Tamir 401*5a85e737SEliezer Tamir /* returns true is someone tried to get the qv while napi had it */ 402*5a85e737SEliezer Tamir static inline bool ixgbe_qv_unlock_napi(struct ixgbe_q_vector *q_vector) 403*5a85e737SEliezer Tamir { 404*5a85e737SEliezer Tamir int rc = false; 405*5a85e737SEliezer Tamir spin_lock(&q_vector->lock); 406*5a85e737SEliezer Tamir WARN_ON(q_vector->state & (IXGBE_QV_STATE_POLL | 407*5a85e737SEliezer Tamir IXGBE_QV_STATE_NAPI_YIELD)); 408*5a85e737SEliezer Tamir 409*5a85e737SEliezer Tamir if (q_vector->state & IXGBE_QV_STATE_POLL_YIELD) 410*5a85e737SEliezer Tamir rc = true; 411*5a85e737SEliezer Tamir q_vector->state = IXGBE_QV_STATE_IDLE; 412*5a85e737SEliezer Tamir spin_unlock(&q_vector->lock); 413*5a85e737SEliezer Tamir return rc; 414*5a85e737SEliezer Tamir } 415*5a85e737SEliezer Tamir 416*5a85e737SEliezer Tamir /* called from ixgbe_low_latency_poll() */ 417*5a85e737SEliezer Tamir static inline bool ixgbe_qv_lock_poll(struct ixgbe_q_vector *q_vector) 418*5a85e737SEliezer Tamir { 419*5a85e737SEliezer Tamir int rc = true; 420*5a85e737SEliezer Tamir spin_lock_bh(&q_vector->lock); 421*5a85e737SEliezer Tamir if ((q_vector->state & IXGBE_QV_LOCKED)) { 422*5a85e737SEliezer Tamir q_vector->state |= IXGBE_QV_STATE_POLL_YIELD; 423*5a85e737SEliezer Tamir rc = false; 424*5a85e737SEliezer Tamir } else 425*5a85e737SEliezer Tamir /* preserve yield marks */ 426*5a85e737SEliezer Tamir q_vector->state |= IXGBE_QV_STATE_POLL; 427*5a85e737SEliezer Tamir spin_unlock_bh(&q_vector->lock); 428*5a85e737SEliezer Tamir return rc; 429*5a85e737SEliezer Tamir } 430*5a85e737SEliezer Tamir 431*5a85e737SEliezer Tamir /* returns true if someone tried to get the qv while it was locked */ 432*5a85e737SEliezer Tamir static inline bool ixgbe_qv_unlock_poll(struct ixgbe_q_vector *q_vector) 433*5a85e737SEliezer Tamir { 434*5a85e737SEliezer Tamir int rc = false; 435*5a85e737SEliezer Tamir spin_lock_bh(&q_vector->lock); 436*5a85e737SEliezer Tamir WARN_ON(q_vector->state & (IXGBE_QV_STATE_NAPI)); 437*5a85e737SEliezer Tamir 438*5a85e737SEliezer Tamir if (q_vector->state & IXGBE_QV_STATE_POLL_YIELD) 439*5a85e737SEliezer Tamir rc = true; 440*5a85e737SEliezer Tamir q_vector->state = IXGBE_QV_STATE_IDLE; 441*5a85e737SEliezer Tamir spin_unlock_bh(&q_vector->lock); 442*5a85e737SEliezer Tamir return rc; 443*5a85e737SEliezer Tamir } 444*5a85e737SEliezer Tamir 445*5a85e737SEliezer Tamir /* true if a socket is polling, even if it did not get the lock */ 446*5a85e737SEliezer Tamir static inline bool ixgbe_qv_ll_polling(struct ixgbe_q_vector *q_vector) 447*5a85e737SEliezer Tamir { 448*5a85e737SEliezer Tamir WARN_ON(!(q_vector->state & IXGBE_QV_LOCKED)); 449*5a85e737SEliezer Tamir return q_vector->state & IXGBE_QV_USER_PEND; 450*5a85e737SEliezer Tamir } 451*5a85e737SEliezer Tamir #else /* CONFIG_NET_LL_RX_POLL */ 452*5a85e737SEliezer Tamir static inline void ixgbe_qv_init_lock(struct ixgbe_q_vector *q_vector) 453*5a85e737SEliezer Tamir { 454*5a85e737SEliezer Tamir } 455*5a85e737SEliezer Tamir 456*5a85e737SEliezer Tamir static inline bool ixgbe_qv_lock_napi(struct ixgbe_q_vector *q_vector) 457*5a85e737SEliezer Tamir { 458*5a85e737SEliezer Tamir return true; 459*5a85e737SEliezer Tamir } 460*5a85e737SEliezer Tamir 461*5a85e737SEliezer Tamir static inline bool ixgbe_qv_unlock_napi(struct ixgbe_q_vector *q_vector) 462*5a85e737SEliezer Tamir { 463*5a85e737SEliezer Tamir return false; 464*5a85e737SEliezer Tamir } 465*5a85e737SEliezer Tamir 466*5a85e737SEliezer Tamir static inline bool ixgbe_qv_lock_poll(struct ixgbe_q_vector *q_vector) 467*5a85e737SEliezer Tamir { 468*5a85e737SEliezer Tamir return false; 469*5a85e737SEliezer Tamir } 470*5a85e737SEliezer Tamir 471*5a85e737SEliezer Tamir static inline bool ixgbe_qv_unlock_poll(struct ixgbe_q_vector *q_vector) 472*5a85e737SEliezer Tamir { 473*5a85e737SEliezer Tamir return false; 474*5a85e737SEliezer Tamir } 475*5a85e737SEliezer Tamir 476*5a85e737SEliezer Tamir static inline bool ixgbe_qv_ll_polling(struct ixgbe_q_vector *q_vector) 477*5a85e737SEliezer Tamir { 478*5a85e737SEliezer Tamir return false; 479*5a85e737SEliezer Tamir } 480*5a85e737SEliezer Tamir #endif /* CONFIG_NET_LL_RX_POLL */ 481*5a85e737SEliezer Tamir 4823ca8bc6dSDon Skidmore #ifdef CONFIG_IXGBE_HWMON 4833ca8bc6dSDon Skidmore 4843ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_LOC 0 4853ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_TEMP 1 4863ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_CAUTION 2 4873ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_MAX 3 4883ca8bc6dSDon Skidmore 4893ca8bc6dSDon Skidmore struct hwmon_attr { 4903ca8bc6dSDon Skidmore struct device_attribute dev_attr; 4913ca8bc6dSDon Skidmore struct ixgbe_hw *hw; 4923ca8bc6dSDon Skidmore struct ixgbe_thermal_diode_data *sensor; 4933ca8bc6dSDon Skidmore char name[12]; 4943ca8bc6dSDon Skidmore }; 4953ca8bc6dSDon Skidmore 4963ca8bc6dSDon Skidmore struct hwmon_buff { 4973ca8bc6dSDon Skidmore struct device *device; 4983ca8bc6dSDon Skidmore struct hwmon_attr *hwmon_list; 4993ca8bc6dSDon Skidmore unsigned int n_hwmon; 5003ca8bc6dSDon Skidmore }; 5013ca8bc6dSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */ 502dee1ad47SJeff Kirsher 503d5bf4f67SEmil Tantilov /* 504d5bf4f67SEmil Tantilov * microsecond values for various ITR rates shifted by 2 to fit itr register 505d5bf4f67SEmil Tantilov * with the first 3 bits reserved 0 506dee1ad47SJeff Kirsher */ 507d5bf4f67SEmil Tantilov #define IXGBE_MIN_RSC_ITR 24 508d5bf4f67SEmil Tantilov #define IXGBE_100K_ITR 40 509d5bf4f67SEmil Tantilov #define IXGBE_20K_ITR 200 510d5bf4f67SEmil Tantilov #define IXGBE_10K_ITR 400 511d5bf4f67SEmil Tantilov #define IXGBE_8K_ITR 500 512dee1ad47SJeff Kirsher 513f56e0cb1SAlexander Duyck /* ixgbe_test_staterr - tests bits in Rx descriptor status and error fields */ 514f56e0cb1SAlexander Duyck static inline __le32 ixgbe_test_staterr(union ixgbe_adv_rx_desc *rx_desc, 515f56e0cb1SAlexander Duyck const u32 stat_err_bits) 516f56e0cb1SAlexander Duyck { 517f56e0cb1SAlexander Duyck return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits); 518f56e0cb1SAlexander Duyck } 519f56e0cb1SAlexander Duyck 520dee1ad47SJeff Kirsher static inline u16 ixgbe_desc_unused(struct ixgbe_ring *ring) 521dee1ad47SJeff Kirsher { 522dee1ad47SJeff Kirsher u16 ntc = ring->next_to_clean; 523dee1ad47SJeff Kirsher u16 ntu = ring->next_to_use; 524dee1ad47SJeff Kirsher 525dee1ad47SJeff Kirsher return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1; 526dee1ad47SJeff Kirsher } 527dee1ad47SJeff Kirsher 528e4f74028SAlexander Duyck #define IXGBE_RX_DESC(R, i) \ 529dee1ad47SJeff Kirsher (&(((union ixgbe_adv_rx_desc *)((R)->desc))[i])) 530e4f74028SAlexander Duyck #define IXGBE_TX_DESC(R, i) \ 531dee1ad47SJeff Kirsher (&(((union ixgbe_adv_tx_desc *)((R)->desc))[i])) 532e4f74028SAlexander Duyck #define IXGBE_TX_CTXTDESC(R, i) \ 533dee1ad47SJeff Kirsher (&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i])) 534dee1ad47SJeff Kirsher 535c88887e0SAlexander Duyck #define IXGBE_MAX_JUMBO_FRAME_SIZE 9728 /* Maximum Supported Size 9.5KB */ 536dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE 537dee1ad47SJeff Kirsher /* Use 3K as the baby jumbo frame size for FCoE */ 538dee1ad47SJeff Kirsher #define IXGBE_FCOE_JUMBO_FRAME_SIZE 3072 539dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */ 540dee1ad47SJeff Kirsher 541dee1ad47SJeff Kirsher #define OTHER_VECTOR 1 542dee1ad47SJeff Kirsher #define NON_Q_VECTORS (OTHER_VECTOR) 543dee1ad47SJeff Kirsher 544dee1ad47SJeff Kirsher #define MAX_MSIX_VECTORS_82599 64 54549c7ffbeSAlexander Duyck #define MAX_Q_VECTORS_82599 64 546dee1ad47SJeff Kirsher #define MAX_MSIX_VECTORS_82598 18 54749c7ffbeSAlexander Duyck #define MAX_Q_VECTORS_82598 16 548dee1ad47SJeff Kirsher 54949c7ffbeSAlexander Duyck #define MAX_Q_VECTORS MAX_Q_VECTORS_82599 550dee1ad47SJeff Kirsher #define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599 551dee1ad47SJeff Kirsher 5528f15486dSAlexander Duyck #define MIN_MSIX_Q_VECTORS 1 553dee1ad47SJeff Kirsher #define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS) 554dee1ad47SJeff Kirsher 55546646e61SAlexander Duyck /* default to trying for four seconds */ 55646646e61SAlexander Duyck #define IXGBE_TRY_LINK_TIMEOUT (4 * HZ) 55746646e61SAlexander Duyck 558dee1ad47SJeff Kirsher /* board specific private data structure */ 559dee1ad47SJeff Kirsher struct ixgbe_adapter { 56046646e61SAlexander Duyck unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)]; 56146646e61SAlexander Duyck /* OS defined structs */ 56246646e61SAlexander Duyck struct net_device *netdev; 56346646e61SAlexander Duyck struct pci_dev *pdev; 56446646e61SAlexander Duyck 565dee1ad47SJeff Kirsher unsigned long state; 566dee1ad47SJeff Kirsher 567dee1ad47SJeff Kirsher /* Some features need tri-state capability, 568dee1ad47SJeff Kirsher * thus the additional *_CAPABLE flags. 569dee1ad47SJeff Kirsher */ 570dee1ad47SJeff Kirsher u32 flags; 571a16a0d2fSAlexander Duyck #define IXGBE_FLAG_MSI_CAPABLE (u32)(1 << 0) 572a16a0d2fSAlexander Duyck #define IXGBE_FLAG_MSI_ENABLED (u32)(1 << 1) 573a16a0d2fSAlexander Duyck #define IXGBE_FLAG_MSIX_CAPABLE (u32)(1 << 2) 574a16a0d2fSAlexander Duyck #define IXGBE_FLAG_MSIX_ENABLED (u32)(1 << 3) 575a16a0d2fSAlexander Duyck #define IXGBE_FLAG_RX_1BUF_CAPABLE (u32)(1 << 4) 576a16a0d2fSAlexander Duyck #define IXGBE_FLAG_RX_PS_CAPABLE (u32)(1 << 5) 577a16a0d2fSAlexander Duyck #define IXGBE_FLAG_RX_PS_ENABLED (u32)(1 << 6) 578a16a0d2fSAlexander Duyck #define IXGBE_FLAG_IN_NETPOLL (u32)(1 << 7) 579a16a0d2fSAlexander Duyck #define IXGBE_FLAG_DCA_ENABLED (u32)(1 << 8) 580a16a0d2fSAlexander Duyck #define IXGBE_FLAG_DCA_CAPABLE (u32)(1 << 9) 581a16a0d2fSAlexander Duyck #define IXGBE_FLAG_IMIR_ENABLED (u32)(1 << 10) 582a16a0d2fSAlexander Duyck #define IXGBE_FLAG_MQ_CAPABLE (u32)(1 << 11) 583a16a0d2fSAlexander Duyck #define IXGBE_FLAG_DCB_ENABLED (u32)(1 << 12) 584a16a0d2fSAlexander Duyck #define IXGBE_FLAG_VMDQ_CAPABLE (u32)(1 << 13) 585a16a0d2fSAlexander Duyck #define IXGBE_FLAG_VMDQ_ENABLED (u32)(1 << 14) 586a16a0d2fSAlexander Duyck #define IXGBE_FLAG_FAN_FAIL_CAPABLE (u32)(1 << 15) 587a16a0d2fSAlexander Duyck #define IXGBE_FLAG_NEED_LINK_UPDATE (u32)(1 << 16) 588a16a0d2fSAlexander Duyck #define IXGBE_FLAG_NEED_LINK_CONFIG (u32)(1 << 17) 589a16a0d2fSAlexander Duyck #define IXGBE_FLAG_FDIR_HASH_CAPABLE (u32)(1 << 18) 590a16a0d2fSAlexander Duyck #define IXGBE_FLAG_FDIR_PERFECT_CAPABLE (u32)(1 << 19) 591a16a0d2fSAlexander Duyck #define IXGBE_FLAG_FCOE_CAPABLE (u32)(1 << 20) 592a16a0d2fSAlexander Duyck #define IXGBE_FLAG_FCOE_ENABLED (u32)(1 << 21) 593a16a0d2fSAlexander Duyck #define IXGBE_FLAG_SRIOV_CAPABLE (u32)(1 << 22) 594a16a0d2fSAlexander Duyck #define IXGBE_FLAG_SRIOV_ENABLED (u32)(1 << 23) 595dee1ad47SJeff Kirsher 596dee1ad47SJeff Kirsher u32 flags2; 597a16a0d2fSAlexander Duyck #define IXGBE_FLAG2_RSC_CAPABLE (u32)(1 << 0) 598dee1ad47SJeff Kirsher #define IXGBE_FLAG2_RSC_ENABLED (u32)(1 << 1) 599dee1ad47SJeff Kirsher #define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE (u32)(1 << 2) 600dee1ad47SJeff Kirsher #define IXGBE_FLAG2_TEMP_SENSOR_EVENT (u32)(1 << 3) 601dee1ad47SJeff Kirsher #define IXGBE_FLAG2_SEARCH_FOR_SFP (u32)(1 << 4) 602dee1ad47SJeff Kirsher #define IXGBE_FLAG2_SFP_NEEDS_RESET (u32)(1 << 5) 603dee1ad47SJeff Kirsher #define IXGBE_FLAG2_RESET_REQUESTED (u32)(1 << 6) 604dee1ad47SJeff Kirsher #define IXGBE_FLAG2_FDIR_REQUIRES_REINIT (u32)(1 << 7) 605ef6afc0cSAlexander Duyck #define IXGBE_FLAG2_RSS_FIELD_IPV4_UDP (u32)(1 << 8) 606ef6afc0cSAlexander Duyck #define IXGBE_FLAG2_RSS_FIELD_IPV6_UDP (u32)(1 << 9) 6071a71ab24SJacob Keller #define IXGBE_FLAG2_PTP_ENABLED (u32)(1 << 10) 608681ae1adSJacob E Keller #define IXGBE_FLAG2_PTP_PPS_ENABLED (u32)(1 << 11) 6099b735984SGreg Rose #define IXGBE_FLAG2_BRIDGE_MODE_VEB (u32)(1 << 12) 61046646e61SAlexander Duyck 61146646e61SAlexander Duyck /* Tx fast path data */ 61246646e61SAlexander Duyck int num_tx_queues; 61346646e61SAlexander Duyck u16 tx_itr_setting; 61446646e61SAlexander Duyck u16 tx_work_limit; 61546646e61SAlexander Duyck 61646646e61SAlexander Duyck /* Rx fast path data */ 61746646e61SAlexander Duyck int num_rx_queues; 61846646e61SAlexander Duyck u16 rx_itr_setting; 61946646e61SAlexander Duyck 62046646e61SAlexander Duyck /* TX */ 62146646e61SAlexander Duyck struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp; 62246646e61SAlexander Duyck 62346646e61SAlexander Duyck u64 restart_queue; 62446646e61SAlexander Duyck u64 lsc_int; 62546646e61SAlexander Duyck u32 tx_timeout_count; 62646646e61SAlexander Duyck 62746646e61SAlexander Duyck /* RX */ 62846646e61SAlexander Duyck struct ixgbe_ring *rx_ring[MAX_RX_QUEUES]; 62946646e61SAlexander Duyck int num_rx_pools; /* == num_rx_queues in 82598 */ 63046646e61SAlexander Duyck int num_rx_queues_per_pool; /* 1 if 82598, can be many if 82599 */ 63146646e61SAlexander Duyck u64 hw_csum_rx_error; 63246646e61SAlexander Duyck u64 hw_rx_no_dma_resources; 63346646e61SAlexander Duyck u64 rsc_total_count; 63446646e61SAlexander Duyck u64 rsc_total_flush; 63546646e61SAlexander Duyck u64 non_eop_descs; 63646646e61SAlexander Duyck u32 alloc_rx_page_failed; 63746646e61SAlexander Duyck u32 alloc_rx_buff_failed; 63846646e61SAlexander Duyck 63949c7ffbeSAlexander Duyck struct ixgbe_q_vector *q_vector[MAX_Q_VECTORS]; 640dee1ad47SJeff Kirsher 641dee1ad47SJeff Kirsher /* DCB parameters */ 642dee1ad47SJeff Kirsher struct ieee_pfc *ixgbe_ieee_pfc; 643dee1ad47SJeff Kirsher struct ieee_ets *ixgbe_ieee_ets; 644dee1ad47SJeff Kirsher struct ixgbe_dcb_config dcb_cfg; 645dee1ad47SJeff Kirsher struct ixgbe_dcb_config temp_dcb_cfg; 646dee1ad47SJeff Kirsher u8 dcb_set_bitmap; 647dee1ad47SJeff Kirsher u8 dcbx_cap; 648dee1ad47SJeff Kirsher enum ixgbe_fc_mode last_lfc_mode; 649dee1ad47SJeff Kirsher 65049c7ffbeSAlexander Duyck int num_q_vectors; /* current number of q_vectors for device */ 65149c7ffbeSAlexander Duyck int max_q_vectors; /* true count of q_vectors for device */ 652dee1ad47SJeff Kirsher struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE]; 653dee1ad47SJeff Kirsher struct msix_entry *msix_entries; 654dee1ad47SJeff Kirsher 655dee1ad47SJeff Kirsher u32 test_icr; 656dee1ad47SJeff Kirsher struct ixgbe_ring test_tx_ring; 657dee1ad47SJeff Kirsher struct ixgbe_ring test_rx_ring; 658dee1ad47SJeff Kirsher 659dee1ad47SJeff Kirsher /* structs defined in ixgbe_hw.h */ 660dee1ad47SJeff Kirsher struct ixgbe_hw hw; 661dee1ad47SJeff Kirsher u16 msg_enable; 662dee1ad47SJeff Kirsher struct ixgbe_hw_stats stats; 663dee1ad47SJeff Kirsher 664dee1ad47SJeff Kirsher u64 tx_busy; 665dee1ad47SJeff Kirsher unsigned int tx_ring_count; 666dee1ad47SJeff Kirsher unsigned int rx_ring_count; 667dee1ad47SJeff Kirsher 668dee1ad47SJeff Kirsher u32 link_speed; 669dee1ad47SJeff Kirsher bool link_up; 670dee1ad47SJeff Kirsher unsigned long link_check_timeout; 671dee1ad47SJeff Kirsher 672dee1ad47SJeff Kirsher struct timer_list service_timer; 67346646e61SAlexander Duyck struct work_struct service_task; 67446646e61SAlexander Duyck 67546646e61SAlexander Duyck struct hlist_head fdir_filter_list; 67646646e61SAlexander Duyck unsigned long fdir_overflow; /* number of times ATR was backed off */ 67746646e61SAlexander Duyck union ixgbe_atr_input fdir_mask; 67846646e61SAlexander Duyck int fdir_filter_count; 679dee1ad47SJeff Kirsher u32 fdir_pballoc; 680dee1ad47SJeff Kirsher u32 atr_sample_rate; 681dee1ad47SJeff Kirsher spinlock_t fdir_perfect_lock; 68246646e61SAlexander Duyck 683dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE 684dee1ad47SJeff Kirsher struct ixgbe_fcoe fcoe; 685dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */ 686dee1ad47SJeff Kirsher u32 wol; 68746646e61SAlexander Duyck 68846646e61SAlexander Duyck u16 bd_number; 68946646e61SAlexander Duyck 69015e5209fSEmil Tantilov u16 eeprom_verh; 69115e5209fSEmil Tantilov u16 eeprom_verl; 692c23f5b6bSEmil Tantilov u16 eeprom_cap; 693dee1ad47SJeff Kirsher 694dee1ad47SJeff Kirsher u32 interrupt_event; 69546646e61SAlexander Duyck u32 led_reg; 696dee1ad47SJeff Kirsher 6973a6a4edaSJacob Keller struct ptp_clock *ptp_clock; 6983a6a4edaSJacob Keller struct ptp_clock_info ptp_caps; 699891dc082SJacob Keller struct work_struct ptp_tx_work; 700891dc082SJacob Keller struct sk_buff *ptp_tx_skb; 701891dc082SJacob Keller unsigned long ptp_tx_start; 7023a6a4edaSJacob Keller unsigned long last_overflow_check; 7036cb562d6SJacob Keller unsigned long last_rx_ptp_check; 7043a6a4edaSJacob Keller spinlock_t tmreg_lock; 7053a6a4edaSJacob Keller struct cyclecounter cc; 7063a6a4edaSJacob Keller struct timecounter tc; 7073a6a4edaSJacob Keller u32 base_incval; 7083a6a4edaSJacob Keller 709dee1ad47SJeff Kirsher /* SR-IOV */ 710dee1ad47SJeff Kirsher DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS); 711dee1ad47SJeff Kirsher unsigned int num_vfs; 712dee1ad47SJeff Kirsher struct vf_data_storage *vfinfo; 713dee1ad47SJeff Kirsher int vf_rate_link_speed; 714dee1ad47SJeff Kirsher struct vf_macvlans vf_mvs; 715dee1ad47SJeff Kirsher struct vf_macvlans *mv_list; 716dee1ad47SJeff Kirsher 71783c61fa9SGreg Rose u32 timer_event_accumulator; 71883c61fa9SGreg Rose u32 vferr_refcount; 7193ca8bc6dSDon Skidmore struct kobject *info_kobj; 7203ca8bc6dSDon Skidmore #ifdef CONFIG_IXGBE_HWMON 7213ca8bc6dSDon Skidmore struct hwmon_buff ixgbe_hwmon_buff; 7223ca8bc6dSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */ 72300949167SCatherine Sullivan #ifdef CONFIG_DEBUG_FS 72400949167SCatherine Sullivan struct dentry *ixgbe_dbg_adapter; 72500949167SCatherine Sullivan #endif /*CONFIG_DEBUG_FS*/ 726107d3018SAlexander Duyck 727107d3018SAlexander Duyck u8 default_up; 728dee1ad47SJeff Kirsher }; 729dee1ad47SJeff Kirsher 730dee1ad47SJeff Kirsher struct ixgbe_fdir_filter { 731dee1ad47SJeff Kirsher struct hlist_node fdir_node; 732dee1ad47SJeff Kirsher union ixgbe_atr_input filter; 733dee1ad47SJeff Kirsher u16 sw_idx; 734dee1ad47SJeff Kirsher u16 action; 735dee1ad47SJeff Kirsher }; 736dee1ad47SJeff Kirsher 73770e5576cSDon Skidmore enum ixgbe_state_t { 738dee1ad47SJeff Kirsher __IXGBE_TESTING, 739dee1ad47SJeff Kirsher __IXGBE_RESETTING, 740dee1ad47SJeff Kirsher __IXGBE_DOWN, 741dee1ad47SJeff Kirsher __IXGBE_SERVICE_SCHED, 742dee1ad47SJeff Kirsher __IXGBE_IN_SFP_INIT, 74371858acbSAurélien Guillaume __IXGBE_READ_I2C, 744dee1ad47SJeff Kirsher }; 745dee1ad47SJeff Kirsher 7464c1975d7SAlexander Duyck struct ixgbe_cb { 7474c1975d7SAlexander Duyck union { /* Union defining head/tail partner */ 7484c1975d7SAlexander Duyck struct sk_buff *head; 7494c1975d7SAlexander Duyck struct sk_buff *tail; 7504c1975d7SAlexander Duyck }; 751dee1ad47SJeff Kirsher dma_addr_t dma; 7524c1975d7SAlexander Duyck u16 append_cnt; 753f800326dSAlexander Duyck bool page_released; 754dee1ad47SJeff Kirsher }; 7554c1975d7SAlexander Duyck #define IXGBE_CB(skb) ((struct ixgbe_cb *)(skb)->cb) 756dee1ad47SJeff Kirsher 757dee1ad47SJeff Kirsher enum ixgbe_boards { 758dee1ad47SJeff Kirsher board_82598, 759dee1ad47SJeff Kirsher board_82599, 760dee1ad47SJeff Kirsher board_X540, 761dee1ad47SJeff Kirsher }; 762dee1ad47SJeff Kirsher 763dee1ad47SJeff Kirsher extern struct ixgbe_info ixgbe_82598_info; 764dee1ad47SJeff Kirsher extern struct ixgbe_info ixgbe_82599_info; 765dee1ad47SJeff Kirsher extern struct ixgbe_info ixgbe_X540_info; 766dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCB 767dee1ad47SJeff Kirsher extern const struct dcbnl_rtnl_ops dcbnl_ops; 768dee1ad47SJeff Kirsher #endif 769dee1ad47SJeff Kirsher 770dee1ad47SJeff Kirsher extern char ixgbe_driver_name[]; 771dee1ad47SJeff Kirsher extern const char ixgbe_driver_version[]; 7728af3c33fSJeff Kirsher #ifdef IXGBE_FCOE 773ea81875aSNeerav Parikh extern char ixgbe_default_device_descr[]; 7748af3c33fSJeff Kirsher #endif /* IXGBE_FCOE */ 775dee1ad47SJeff Kirsher 776c7ccde0fSAlexander Duyck extern void ixgbe_up(struct ixgbe_adapter *adapter); 777dee1ad47SJeff Kirsher extern void ixgbe_down(struct ixgbe_adapter *adapter); 778dee1ad47SJeff Kirsher extern void ixgbe_reinit_locked(struct ixgbe_adapter *adapter); 779dee1ad47SJeff Kirsher extern void ixgbe_reset(struct ixgbe_adapter *adapter); 780dee1ad47SJeff Kirsher extern void ixgbe_set_ethtool_ops(struct net_device *netdev); 781dee1ad47SJeff Kirsher extern int ixgbe_setup_rx_resources(struct ixgbe_ring *); 782dee1ad47SJeff Kirsher extern int ixgbe_setup_tx_resources(struct ixgbe_ring *); 783dee1ad47SJeff Kirsher extern void ixgbe_free_rx_resources(struct ixgbe_ring *); 784dee1ad47SJeff Kirsher extern void ixgbe_free_tx_resources(struct ixgbe_ring *); 785dee1ad47SJeff Kirsher extern void ixgbe_configure_rx_ring(struct ixgbe_adapter *,struct ixgbe_ring *); 786dee1ad47SJeff Kirsher extern void ixgbe_configure_tx_ring(struct ixgbe_adapter *,struct ixgbe_ring *); 787dee1ad47SJeff Kirsher extern void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter, 788dee1ad47SJeff Kirsher struct ixgbe_ring *); 789dee1ad47SJeff Kirsher extern void ixgbe_update_stats(struct ixgbe_adapter *adapter); 790dee1ad47SJeff Kirsher extern int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter); 7918e2813f5SJacob Keller extern int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id, 7928e2813f5SJacob Keller u16 subdevice_id); 793dee1ad47SJeff Kirsher extern void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter); 794dee1ad47SJeff Kirsher extern netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *, 795dee1ad47SJeff Kirsher struct ixgbe_adapter *, 796dee1ad47SJeff Kirsher struct ixgbe_ring *); 797dee1ad47SJeff Kirsher extern void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *, 798dee1ad47SJeff Kirsher struct ixgbe_tx_buffer *); 799dee1ad47SJeff Kirsher extern void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16); 800dee1ad47SJeff Kirsher extern void ixgbe_write_eitr(struct ixgbe_q_vector *); 8018af3c33fSJeff Kirsher extern int ixgbe_poll(struct napi_struct *napi, int budget); 802dee1ad47SJeff Kirsher extern int ethtool_ioctl(struct ifreq *ifr); 803dee1ad47SJeff Kirsher extern s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw); 804dee1ad47SJeff Kirsher extern s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl); 805dee1ad47SJeff Kirsher extern s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl); 806dee1ad47SJeff Kirsher extern s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw, 807dee1ad47SJeff Kirsher union ixgbe_atr_hash_dword input, 808dee1ad47SJeff Kirsher union ixgbe_atr_hash_dword common, 809dee1ad47SJeff Kirsher u8 queue); 810dee1ad47SJeff Kirsher extern s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw, 811dee1ad47SJeff Kirsher union ixgbe_atr_input *input_mask); 812dee1ad47SJeff Kirsher extern s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw, 813dee1ad47SJeff Kirsher union ixgbe_atr_input *input, 814dee1ad47SJeff Kirsher u16 soft_id, u8 queue); 815dee1ad47SJeff Kirsher extern s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw, 816dee1ad47SJeff Kirsher union ixgbe_atr_input *input, 817dee1ad47SJeff Kirsher u16 soft_id); 818dee1ad47SJeff Kirsher extern void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input, 819dee1ad47SJeff Kirsher union ixgbe_atr_input *mask); 820d7bbcd32SDon Skidmore extern bool ixgbe_verify_lesm_fw_enabled_82599(struct ixgbe_hw *hw); 821dee1ad47SJeff Kirsher extern void ixgbe_set_rx_mode(struct net_device *netdev); 8228af3c33fSJeff Kirsher #ifdef CONFIG_IXGBE_DCB 8233ebe8fdeSAlexander Duyck extern void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter); 8248af3c33fSJeff Kirsher #endif 825cca73c59SAlexander Duyck extern int ixgbe_setup_tc(struct net_device *dev, u8 tc); 826dee1ad47SJeff Kirsher extern void ixgbe_tx_ctxtdesc(struct ixgbe_ring *, u32, u32, u32, u32); 827dee1ad47SJeff Kirsher extern void ixgbe_do_reset(struct net_device *netdev); 8281210982bSDon Skidmore #ifdef CONFIG_IXGBE_HWMON 8293ca8bc6dSDon Skidmore extern void ixgbe_sysfs_exit(struct ixgbe_adapter *adapter); 8303ca8bc6dSDon Skidmore extern int ixgbe_sysfs_init(struct ixgbe_adapter *adapter); 8311210982bSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */ 832dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE 833dee1ad47SJeff Kirsher extern void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter); 834fd0db0edSAlexander Duyck extern int ixgbe_fso(struct ixgbe_ring *tx_ring, 835fd0db0edSAlexander Duyck struct ixgbe_tx_buffer *first, 836244e27adSAlexander Duyck u8 *hdr_len); 837dee1ad47SJeff Kirsher extern int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter, 838dee1ad47SJeff Kirsher union ixgbe_adv_rx_desc *rx_desc, 839f56e0cb1SAlexander Duyck struct sk_buff *skb); 840dee1ad47SJeff Kirsher extern int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid, 841dee1ad47SJeff Kirsher struct scatterlist *sgl, unsigned int sgc); 842dee1ad47SJeff Kirsher extern int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid, 843dee1ad47SJeff Kirsher struct scatterlist *sgl, unsigned int sgc); 844dee1ad47SJeff Kirsher extern int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid); 8457c8ae65aSAlexander Duyck extern int ixgbe_setup_fcoe_ddp_resources(struct ixgbe_adapter *adapter); 8467c8ae65aSAlexander Duyck extern void ixgbe_free_fcoe_ddp_resources(struct ixgbe_adapter *adapter); 847dee1ad47SJeff Kirsher extern int ixgbe_fcoe_enable(struct net_device *netdev); 848dee1ad47SJeff Kirsher extern int ixgbe_fcoe_disable(struct net_device *netdev); 849dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCB 850dee1ad47SJeff Kirsher extern u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter); 851dee1ad47SJeff Kirsher extern u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up); 852dee1ad47SJeff Kirsher #endif /* CONFIG_IXGBE_DCB */ 853dee1ad47SJeff Kirsher extern int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type); 854ea81875aSNeerav Parikh extern int ixgbe_fcoe_get_hbainfo(struct net_device *netdev, 855ea81875aSNeerav Parikh struct netdev_fcoe_hbainfo *info); 856800bd607SAlexander Duyck extern u8 ixgbe_fcoe_get_tc(struct ixgbe_adapter *adapter); 857dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */ 85800949167SCatherine Sullivan #ifdef CONFIG_DEBUG_FS 85900949167SCatherine Sullivan extern void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter); 86000949167SCatherine Sullivan extern void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter); 86100949167SCatherine Sullivan extern void ixgbe_dbg_init(void); 86200949167SCatherine Sullivan extern void ixgbe_dbg_exit(void); 86333243fb0SJoe Perches #else 86433243fb0SJoe Perches static inline void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter) {} 86533243fb0SJoe Perches static inline void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter) {} 86633243fb0SJoe Perches static inline void ixgbe_dbg_init(void) {} 86733243fb0SJoe Perches static inline void ixgbe_dbg_exit(void) {} 86800949167SCatherine Sullivan #endif /* CONFIG_DEBUG_FS */ 869b2d96e0aSAlexander Duyck static inline struct netdev_queue *txring_txq(const struct ixgbe_ring *ring) 870b2d96e0aSAlexander Duyck { 871b2d96e0aSAlexander Duyck return netdev_get_tx_queue(ring->netdev, ring->queue_index); 872b2d96e0aSAlexander Duyck } 873b2d96e0aSAlexander Duyck 8743a6a4edaSJacob Keller extern void ixgbe_ptp_init(struct ixgbe_adapter *adapter); 8753a6a4edaSJacob Keller extern void ixgbe_ptp_stop(struct ixgbe_adapter *adapter); 8763a6a4edaSJacob Keller extern void ixgbe_ptp_overflow_check(struct ixgbe_adapter *adapter); 8776cb562d6SJacob Keller extern void ixgbe_ptp_rx_hang(struct ixgbe_adapter *adapter); 87839dfb71bSAlexander Duyck extern void __ixgbe_ptp_rx_hwtstamp(struct ixgbe_q_vector *q_vector, 8793a6a4edaSJacob Keller struct sk_buff *skb); 88039dfb71bSAlexander Duyck static inline void ixgbe_ptp_rx_hwtstamp(struct ixgbe_ring *rx_ring, 88139dfb71bSAlexander Duyck union ixgbe_adv_rx_desc *rx_desc, 88239dfb71bSAlexander Duyck struct sk_buff *skb) 88339dfb71bSAlexander Duyck { 88439dfb71bSAlexander Duyck if (unlikely(!ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_STAT_TS))) 88539dfb71bSAlexander Duyck return; 88639dfb71bSAlexander Duyck 88739dfb71bSAlexander Duyck __ixgbe_ptp_rx_hwtstamp(rx_ring->q_vector, skb); 88839dfb71bSAlexander Duyck 88939dfb71bSAlexander Duyck /* 89039dfb71bSAlexander Duyck * Update the last_rx_timestamp timer in order to enable watchdog check 89139dfb71bSAlexander Duyck * for error case of latched timestamp on a dropped packet. 89239dfb71bSAlexander Duyck */ 89339dfb71bSAlexander Duyck rx_ring->last_rx_timestamp = jiffies; 89439dfb71bSAlexander Duyck } 89539dfb71bSAlexander Duyck 8963a6a4edaSJacob Keller extern int ixgbe_ptp_hwtstamp_ioctl(struct ixgbe_adapter *adapter, 8973a6a4edaSJacob Keller struct ifreq *ifr, int cmd); 8983a6a4edaSJacob Keller extern void ixgbe_ptp_start_cyclecounter(struct ixgbe_adapter *adapter); 8991a71ab24SJacob Keller extern void ixgbe_ptp_reset(struct ixgbe_adapter *adapter); 900681ae1adSJacob E Keller extern void ixgbe_ptp_check_pps_event(struct ixgbe_adapter *adapter, u32 eicr); 901da36b647SGreg Rose #ifdef CONFIG_PCI_IOV 902da36b647SGreg Rose void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter); 903da36b647SGreg Rose #endif 9043a6a4edaSJacob Keller 905dee1ad47SJeff Kirsher #endif /* _IXGBE_H_ */ 906