1dee1ad47SJeff Kirsher /******************************************************************************* 2dee1ad47SJeff Kirsher 3dee1ad47SJeff Kirsher Intel 10 Gigabit PCI Express Linux driver 437689010SMark Rustad Copyright(c) 1999 - 2016 Intel Corporation. 5dee1ad47SJeff Kirsher 6dee1ad47SJeff Kirsher This program is free software; you can redistribute it and/or modify it 7dee1ad47SJeff Kirsher under the terms and conditions of the GNU General Public License, 8dee1ad47SJeff Kirsher version 2, as published by the Free Software Foundation. 9dee1ad47SJeff Kirsher 10dee1ad47SJeff Kirsher This program is distributed in the hope it will be useful, but WITHOUT 11dee1ad47SJeff Kirsher ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 12dee1ad47SJeff Kirsher FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 13dee1ad47SJeff Kirsher more details. 14dee1ad47SJeff Kirsher 15dee1ad47SJeff Kirsher You should have received a copy of the GNU General Public License along with 16dee1ad47SJeff Kirsher this program; if not, write to the Free Software Foundation, Inc., 17dee1ad47SJeff Kirsher 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA. 18dee1ad47SJeff Kirsher 19dee1ad47SJeff Kirsher The full GNU General Public License is included in this distribution in 20dee1ad47SJeff Kirsher the file called "COPYING". 21dee1ad47SJeff Kirsher 22dee1ad47SJeff Kirsher Contact Information: 23b89aae71SJacob Keller Linux NICS <linux.nics@intel.com> 24dee1ad47SJeff Kirsher e1000-devel Mailing List <e1000-devel@lists.sourceforge.net> 25dee1ad47SJeff Kirsher Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 26dee1ad47SJeff Kirsher 27dee1ad47SJeff Kirsher *******************************************************************************/ 28dee1ad47SJeff Kirsher 29dee1ad47SJeff Kirsher #ifndef _IXGBE_H_ 30dee1ad47SJeff Kirsher #define _IXGBE_H_ 31dee1ad47SJeff Kirsher 32dee1ad47SJeff Kirsher #include <linux/bitops.h> 33dee1ad47SJeff Kirsher #include <linux/types.h> 34dee1ad47SJeff Kirsher #include <linux/pci.h> 35dee1ad47SJeff Kirsher #include <linux/netdevice.h> 36dee1ad47SJeff Kirsher #include <linux/cpumask.h> 37dee1ad47SJeff Kirsher #include <linux/aer.h> 38dee1ad47SJeff Kirsher #include <linux/if_vlan.h> 396cb562d6SJacob Keller #include <linux/jiffies.h> 40dee1ad47SJeff Kirsher 4174d23cc7SRichard Cochran #include <linux/timecounter.h> 423a6a4edaSJacob Keller #include <linux/net_tstamp.h> 433a6a4edaSJacob Keller #include <linux/ptp_clock_kernel.h> 443a6a4edaSJacob Keller 45dee1ad47SJeff Kirsher #include "ixgbe_type.h" 46dee1ad47SJeff Kirsher #include "ixgbe_common.h" 47dee1ad47SJeff Kirsher #include "ixgbe_dcb.h" 48ee58c114SJavier Martinez Canillas #if IS_ENABLED(CONFIG_FCOE) 49dee1ad47SJeff Kirsher #define IXGBE_FCOE 50dee1ad47SJeff Kirsher #include "ixgbe_fcoe.h" 51ee58c114SJavier Martinez Canillas #endif /* IS_ENABLED(CONFIG_FCOE) */ 52dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCA 53dee1ad47SJeff Kirsher #include <linux/dca.h> 54dee1ad47SJeff Kirsher #endif 55dee1ad47SJeff Kirsher 56076bb0c8SEliezer Tamir #include <net/busy_poll.h> 575a85e737SEliezer Tamir 58dee1ad47SJeff Kirsher /* common prefix used by pr_<> macros */ 59dee1ad47SJeff Kirsher #undef pr_fmt 60dee1ad47SJeff Kirsher #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 61dee1ad47SJeff Kirsher 62dee1ad47SJeff Kirsher /* TX/RX descriptor defines */ 63dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_TXD 512 6459224555SAlexander Duyck #define IXGBE_DEFAULT_TX_WORK 256 65dee1ad47SJeff Kirsher #define IXGBE_MAX_TXD 4096 66dee1ad47SJeff Kirsher #define IXGBE_MIN_TXD 64 67dee1ad47SJeff Kirsher 68fb44519dSAnton Blanchard #if (PAGE_SIZE < 8192) 69dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_RXD 512 70fb44519dSAnton Blanchard #else 71fb44519dSAnton Blanchard #define IXGBE_DEFAULT_RXD 128 72fb44519dSAnton Blanchard #endif 73dee1ad47SJeff Kirsher #define IXGBE_MAX_RXD 4096 74dee1ad47SJeff Kirsher #define IXGBE_MIN_RXD 64 75dee1ad47SJeff Kirsher 765b7f000fSDon Skidmore #define IXGBE_ETH_P_LLDP 0x88CC 775b7f000fSDon Skidmore 78dee1ad47SJeff Kirsher /* flow control */ 79dee1ad47SJeff Kirsher #define IXGBE_MIN_FCRTL 0x40 80dee1ad47SJeff Kirsher #define IXGBE_MAX_FCRTL 0x7FF80 81dee1ad47SJeff Kirsher #define IXGBE_MIN_FCRTH 0x600 82dee1ad47SJeff Kirsher #define IXGBE_MAX_FCRTH 0x7FFF0 83dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_FCPAUSE 0xFFFF 84dee1ad47SJeff Kirsher #define IXGBE_MIN_FCPAUSE 0 85dee1ad47SJeff Kirsher #define IXGBE_MAX_FCPAUSE 0xFFFF 86dee1ad47SJeff Kirsher 87dee1ad47SJeff Kirsher /* Supported Rx Buffer Sizes */ 88252562c2SAlexander Duyck #define IXGBE_RXBUFFER_256 256 /* Used for skb receive header */ 89*541ea69aSAlexander Duyck #define IXGBE_RXBUFFER_1536 1536 9009816fbeSAlexander Duyck #define IXGBE_RXBUFFER_2K 2048 9109816fbeSAlexander Duyck #define IXGBE_RXBUFFER_3K 3072 9209816fbeSAlexander Duyck #define IXGBE_RXBUFFER_4K 4096 93dee1ad47SJeff Kirsher #define IXGBE_MAX_RXBUFFER 16384 /* largest size for a single descriptor */ 94dee1ad47SJeff Kirsher 95*541ea69aSAlexander Duyck /* Attempt to maximize the headroom available for incoming frames. We 96*541ea69aSAlexander Duyck * use a 2K buffer for receives and need 1536/1534 to store the data for 97*541ea69aSAlexander Duyck * the frame. This leaves us with 512 bytes of room. From that we need 98*541ea69aSAlexander Duyck * to deduct the space needed for the shared info and the padding needed 99*541ea69aSAlexander Duyck * to IP align the frame. 100*541ea69aSAlexander Duyck * 101*541ea69aSAlexander Duyck * Note: For cache line sizes 256 or larger this value is going to end 102*541ea69aSAlexander Duyck * up negative. In these cases we should fall back to the 3K 103*541ea69aSAlexander Duyck * buffers. 104*541ea69aSAlexander Duyck */ 1052de6aa3aSAlexander Duyck #if (PAGE_SIZE < 8192) 106*541ea69aSAlexander Duyck #define IXGBE_MAX_2K_FRAME_BUILD_SKB (IXGBE_RXBUFFER_1536 - NET_IP_ALIGN) 107*541ea69aSAlexander Duyck #define IXGBE_2K_TOO_SMALL_WITH_PADDING \ 108*541ea69aSAlexander Duyck ((NET_SKB_PAD + IXGBE_RXBUFFER_1536) > SKB_WITH_OVERHEAD(IXGBE_RXBUFFER_2K)) 109*541ea69aSAlexander Duyck 110*541ea69aSAlexander Duyck static inline int ixgbe_compute_pad(int rx_buf_len) 111*541ea69aSAlexander Duyck { 112*541ea69aSAlexander Duyck int page_size, pad_size; 113*541ea69aSAlexander Duyck 114*541ea69aSAlexander Duyck page_size = ALIGN(rx_buf_len, PAGE_SIZE / 2); 115*541ea69aSAlexander Duyck pad_size = SKB_WITH_OVERHEAD(page_size) - rx_buf_len; 116*541ea69aSAlexander Duyck 117*541ea69aSAlexander Duyck return pad_size; 118*541ea69aSAlexander Duyck } 119*541ea69aSAlexander Duyck 120*541ea69aSAlexander Duyck static inline int ixgbe_skb_pad(void) 121*541ea69aSAlexander Duyck { 122*541ea69aSAlexander Duyck int rx_buf_len; 123*541ea69aSAlexander Duyck 124*541ea69aSAlexander Duyck /* If a 2K buffer cannot handle a standard Ethernet frame then 125*541ea69aSAlexander Duyck * optimize padding for a 3K buffer instead of a 1.5K buffer. 126*541ea69aSAlexander Duyck * 127*541ea69aSAlexander Duyck * For a 3K buffer we need to add enough padding to allow for 128*541ea69aSAlexander Duyck * tailroom due to NET_IP_ALIGN possibly shifting us out of 129*541ea69aSAlexander Duyck * cache-line alignment. 130*541ea69aSAlexander Duyck */ 131*541ea69aSAlexander Duyck if (IXGBE_2K_TOO_SMALL_WITH_PADDING) 132*541ea69aSAlexander Duyck rx_buf_len = IXGBE_RXBUFFER_3K + SKB_DATA_ALIGN(NET_IP_ALIGN); 133*541ea69aSAlexander Duyck else 134*541ea69aSAlexander Duyck rx_buf_len = IXGBE_RXBUFFER_1536; 135*541ea69aSAlexander Duyck 136*541ea69aSAlexander Duyck /* if needed make room for NET_IP_ALIGN */ 137*541ea69aSAlexander Duyck rx_buf_len -= NET_IP_ALIGN; 138*541ea69aSAlexander Duyck 139*541ea69aSAlexander Duyck return ixgbe_compute_pad(rx_buf_len); 140*541ea69aSAlexander Duyck } 141*541ea69aSAlexander Duyck 142*541ea69aSAlexander Duyck #define IXGBE_SKB_PAD ixgbe_skb_pad() 1432de6aa3aSAlexander Duyck #else 144*541ea69aSAlexander Duyck #define IXGBE_SKB_PAD (NET_SKB_PAD + NET_IP_ALIGN) 1452de6aa3aSAlexander Duyck #endif 1462de6aa3aSAlexander Duyck 147dee1ad47SJeff Kirsher /* 148252562c2SAlexander Duyck * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we 149252562c2SAlexander Duyck * reserve 64 more, and skb_shared_info adds an additional 320 bytes more, 150252562c2SAlexander Duyck * this adds up to 448 bytes of extra data. 151252562c2SAlexander Duyck * 152252562c2SAlexander Duyck * Since netdev_alloc_skb now allocates a page fragment we can use a value 153252562c2SAlexander Duyck * of 256 and the resultant skb will have a truesize of 960 or less. 154dee1ad47SJeff Kirsher */ 155252562c2SAlexander Duyck #define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_256 156dee1ad47SJeff Kirsher 157dee1ad47SJeff Kirsher /* How many Rx Buffers do we bundle into one write to the hardware ? */ 158dee1ad47SJeff Kirsher #define IXGBE_RX_BUFFER_WRITE 16 /* Must be power of 2 */ 159dee1ad47SJeff Kirsher 160f3213d93SAlexander Duyck #define IXGBE_RX_DMA_ATTR \ 161f3213d93SAlexander Duyck (DMA_ATTR_SKIP_CPU_SYNC | DMA_ATTR_WEAK_ORDERING) 162f3213d93SAlexander Duyck 163472148c3SAlexander Duyck enum ixgbe_tx_flags { 164472148c3SAlexander Duyck /* cmd_type flags */ 165472148c3SAlexander Duyck IXGBE_TX_FLAGS_HW_VLAN = 0x01, 166472148c3SAlexander Duyck IXGBE_TX_FLAGS_TSO = 0x02, 167472148c3SAlexander Duyck IXGBE_TX_FLAGS_TSTAMP = 0x04, 168472148c3SAlexander Duyck 169472148c3SAlexander Duyck /* olinfo flags */ 170472148c3SAlexander Duyck IXGBE_TX_FLAGS_CC = 0x08, 171472148c3SAlexander Duyck IXGBE_TX_FLAGS_IPV4 = 0x10, 172472148c3SAlexander Duyck IXGBE_TX_FLAGS_CSUM = 0x20, 173472148c3SAlexander Duyck 174472148c3SAlexander Duyck /* software defined flags */ 175472148c3SAlexander Duyck IXGBE_TX_FLAGS_SW_VLAN = 0x40, 176472148c3SAlexander Duyck IXGBE_TX_FLAGS_FCOE = 0x80, 177472148c3SAlexander Duyck }; 178472148c3SAlexander Duyck 179472148c3SAlexander Duyck /* VLAN info */ 180dee1ad47SJeff Kirsher #define IXGBE_TX_FLAGS_VLAN_MASK 0xffff0000 18166f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_VLAN_PRIO_MASK 0xe0000000 18266f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT 29 183dee1ad47SJeff Kirsher #define IXGBE_TX_FLAGS_VLAN_SHIFT 16 184dee1ad47SJeff Kirsher 185dee1ad47SJeff Kirsher #define IXGBE_MAX_VF_MC_ENTRIES 30 186dee1ad47SJeff Kirsher #define IXGBE_MAX_VF_FUNCTIONS 64 187dee1ad47SJeff Kirsher #define IXGBE_MAX_VFTA_ENTRIES 128 188dee1ad47SJeff Kirsher #define MAX_EMULATION_MAC_ADDRS 16 189dee1ad47SJeff Kirsher #define IXGBE_MAX_PF_MACVLANS 15 1901d9c0bfdSAlexander Duyck #define VMDQ_P(p) ((p) + adapter->ring_feature[RING_F_VMDQ].offset) 19183c61fa9SGreg Rose #define IXGBE_82599_VF_DEVICE_ID 0x10ED 19283c61fa9SGreg Rose #define IXGBE_X540_VF_DEVICE_ID 0x1515 193dee1ad47SJeff Kirsher 194dee1ad47SJeff Kirsher struct vf_data_storage { 195988d1307SMark Rustad struct pci_dev *vfdev; 196dee1ad47SJeff Kirsher unsigned char vf_mac_addresses[ETH_ALEN]; 197dee1ad47SJeff Kirsher u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES]; 198dee1ad47SJeff Kirsher u16 num_vf_mc_hashes; 199dee1ad47SJeff Kirsher bool clear_to_send; 200dee1ad47SJeff Kirsher bool pf_set_mac; 201dee1ad47SJeff Kirsher u16 pf_vlan; /* When set, guest VLAN config not allowed. */ 202dee1ad47SJeff Kirsher u16 pf_qos; 203dee1ad47SJeff Kirsher u16 tx_rate; 204de4c7f65SGreg Rose u8 spoofchk_enabled; 205e65ce0d3SVlad Zolotarov bool rss_query_enabled; 20654011e4dSHiroshi Shimamoto u8 trusted; 2078443c1a4SHiroshi Shimamoto int xcast_mode; 208374c65d6SAlexander Duyck unsigned int vf_api; 209dee1ad47SJeff Kirsher }; 210dee1ad47SJeff Kirsher 2118443c1a4SHiroshi Shimamoto enum ixgbevf_xcast_modes { 2128443c1a4SHiroshi Shimamoto IXGBEVF_XCAST_MODE_NONE = 0, 2138443c1a4SHiroshi Shimamoto IXGBEVF_XCAST_MODE_MULTI, 2148443c1a4SHiroshi Shimamoto IXGBEVF_XCAST_MODE_ALLMULTI, 21507eea570SDon Skidmore IXGBEVF_XCAST_MODE_PROMISC, 2168443c1a4SHiroshi Shimamoto }; 2178443c1a4SHiroshi Shimamoto 218dee1ad47SJeff Kirsher struct vf_macvlans { 219dee1ad47SJeff Kirsher struct list_head l; 220dee1ad47SJeff Kirsher int vf; 221dee1ad47SJeff Kirsher bool free; 222dee1ad47SJeff Kirsher bool is_macvlan; 223dee1ad47SJeff Kirsher u8 vf_macvlan[ETH_ALEN]; 224dee1ad47SJeff Kirsher }; 225dee1ad47SJeff Kirsher 226dee1ad47SJeff Kirsher #define IXGBE_MAX_TXD_PWR 14 227b4f47a48SJacob Keller #define IXGBE_MAX_DATA_PER_TXD (1u << IXGBE_MAX_TXD_PWR) 228dee1ad47SJeff Kirsher 229dee1ad47SJeff Kirsher /* Tx Descriptors needed, worst case */ 230dee1ad47SJeff Kirsher #define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD) 231990a3158SAlexander Duyck #define DESC_NEEDED (MAX_SKB_FRAGS + 4) 232dee1ad47SJeff Kirsher 233dee1ad47SJeff Kirsher /* wrapper around a pointer to a socket buffer, 234dee1ad47SJeff Kirsher * so a DMA handle can be stored along with the buffer */ 235dee1ad47SJeff Kirsher struct ixgbe_tx_buffer { 236d3d00239SAlexander Duyck union ixgbe_adv_tx_desc *next_to_watch; 237dee1ad47SJeff Kirsher unsigned long time_stamp; 238d3d00239SAlexander Duyck struct sk_buff *skb; 239fd0db0edSAlexander Duyck unsigned int bytecount; 240fd0db0edSAlexander Duyck unsigned short gso_segs; 241244e27adSAlexander Duyck __be16 protocol; 242729739b7SAlexander Duyck DEFINE_DMA_UNMAP_ADDR(dma); 243729739b7SAlexander Duyck DEFINE_DMA_UNMAP_LEN(len); 244fd0db0edSAlexander Duyck u32 tx_flags; 245dee1ad47SJeff Kirsher }; 246dee1ad47SJeff Kirsher 247dee1ad47SJeff Kirsher struct ixgbe_rx_buffer { 248dee1ad47SJeff Kirsher struct sk_buff *skb; 249dee1ad47SJeff Kirsher dma_addr_t dma; 250dee1ad47SJeff Kirsher struct page *page; 2511b56cf49SAlexander Duyck #if (BITS_PER_LONG > 32) || (PAGE_SIZE >= 65536) 2521b56cf49SAlexander Duyck __u32 page_offset; 2531b56cf49SAlexander Duyck #else 2541b56cf49SAlexander Duyck __u16 page_offset; 2551b56cf49SAlexander Duyck #endif 2561b56cf49SAlexander Duyck __u16 pagecnt_bias; 257dee1ad47SJeff Kirsher }; 258dee1ad47SJeff Kirsher 259dee1ad47SJeff Kirsher struct ixgbe_queue_stats { 260dee1ad47SJeff Kirsher u64 packets; 261dee1ad47SJeff Kirsher u64 bytes; 262dee1ad47SJeff Kirsher }; 263dee1ad47SJeff Kirsher 264dee1ad47SJeff Kirsher struct ixgbe_tx_queue_stats { 265dee1ad47SJeff Kirsher u64 restart_queue; 266dee1ad47SJeff Kirsher u64 tx_busy; 267dee1ad47SJeff Kirsher u64 tx_done_old; 268dee1ad47SJeff Kirsher }; 269dee1ad47SJeff Kirsher 270dee1ad47SJeff Kirsher struct ixgbe_rx_queue_stats { 271dee1ad47SJeff Kirsher u64 rsc_count; 272dee1ad47SJeff Kirsher u64 rsc_flush; 273dee1ad47SJeff Kirsher u64 non_eop_descs; 274dee1ad47SJeff Kirsher u64 alloc_rx_page_failed; 275dee1ad47SJeff Kirsher u64 alloc_rx_buff_failed; 2768a0da21bSAlexander Duyck u64 csum_err; 277dee1ad47SJeff Kirsher }; 278dee1ad47SJeff Kirsher 279a9763f3cSMark Rustad #define IXGBE_TS_HDR_LEN 8 280a9763f3cSMark Rustad 281f800326dSAlexander Duyck enum ixgbe_ring_state_t { 2824f4542bfSAlexander Duyck __IXGBE_RX_3K_BUFFER, 2832de6aa3aSAlexander Duyck __IXGBE_RX_BUILD_SKB_ENABLED, 2844f4542bfSAlexander Duyck __IXGBE_RX_RSC_ENABLED, 2854f4542bfSAlexander Duyck __IXGBE_RX_CSUM_UDP_ZERO_ERR, 2864f4542bfSAlexander Duyck __IXGBE_RX_FCOE, 287dee1ad47SJeff Kirsher __IXGBE_TX_FDIR_INIT_DONE, 288fd786b7bSAlexander Duyck __IXGBE_TX_XPS_INIT_DONE, 289dee1ad47SJeff Kirsher __IXGBE_TX_DETECT_HANG, 290dee1ad47SJeff Kirsher __IXGBE_HANG_CHECK_ARMED, 291dee1ad47SJeff Kirsher }; 292dee1ad47SJeff Kirsher 2932de6aa3aSAlexander Duyck #define ring_uses_build_skb(ring) \ 2942de6aa3aSAlexander Duyck test_bit(__IXGBE_RX_BUILD_SKB_ENABLED, &(ring)->state) 2952de6aa3aSAlexander Duyck 2962a47fa45SJohn Fastabend struct ixgbe_fwd_adapter { 2972a47fa45SJohn Fastabend unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)]; 2982a47fa45SJohn Fastabend struct net_device *netdev; 2992a47fa45SJohn Fastabend struct ixgbe_adapter *real_adapter; 3002a47fa45SJohn Fastabend unsigned int tx_base_queue; 3012a47fa45SJohn Fastabend unsigned int rx_base_queue; 3022a47fa45SJohn Fastabend int pool; 3032a47fa45SJohn Fastabend }; 3042a47fa45SJohn Fastabend 305dee1ad47SJeff Kirsher #define check_for_tx_hang(ring) \ 306dee1ad47SJeff Kirsher test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state) 307dee1ad47SJeff Kirsher #define set_check_for_tx_hang(ring) \ 308dee1ad47SJeff Kirsher set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state) 309dee1ad47SJeff Kirsher #define clear_check_for_tx_hang(ring) \ 310dee1ad47SJeff Kirsher clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state) 311dee1ad47SJeff Kirsher #define ring_is_rsc_enabled(ring) \ 312dee1ad47SJeff Kirsher test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state) 313dee1ad47SJeff Kirsher #define set_ring_rsc_enabled(ring) \ 314dee1ad47SJeff Kirsher set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state) 315dee1ad47SJeff Kirsher #define clear_ring_rsc_enabled(ring) \ 316dee1ad47SJeff Kirsher clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state) 317dee1ad47SJeff Kirsher struct ixgbe_ring { 318efe3d3c8SAlexander Duyck struct ixgbe_ring *next; /* pointer to next ring in q_vector */ 319d3ee4294SAlexander Duyck struct ixgbe_q_vector *q_vector; /* backpointer to host q_vector */ 320dee1ad47SJeff Kirsher struct net_device *netdev; /* netdev ring belongs to */ 321d3ee4294SAlexander Duyck struct device *dev; /* device for DMA mapping */ 3222a47fa45SJohn Fastabend struct ixgbe_fwd_adapter *l2_accel_priv; 323d3ee4294SAlexander Duyck void *desc; /* descriptor ring memory */ 324dee1ad47SJeff Kirsher union { 325dee1ad47SJeff Kirsher struct ixgbe_tx_buffer *tx_buffer_info; 326dee1ad47SJeff Kirsher struct ixgbe_rx_buffer *rx_buffer_info; 327dee1ad47SJeff Kirsher }; 328dee1ad47SJeff Kirsher unsigned long state; 329dee1ad47SJeff Kirsher u8 __iomem *tail; 330d3ee4294SAlexander Duyck dma_addr_t dma; /* phys. address of descriptor ring */ 331d3ee4294SAlexander Duyck unsigned int size; /* length in bytes */ 332dee1ad47SJeff Kirsher 333dee1ad47SJeff Kirsher u16 count; /* amount of descriptors */ 334dee1ad47SJeff Kirsher 335dee1ad47SJeff Kirsher u8 queue_index; /* needed for multiqueue queue management */ 336dee1ad47SJeff Kirsher u8 reg_idx; /* holds the special value that gets 337dee1ad47SJeff Kirsher * the hardware register offset 338dee1ad47SJeff Kirsher * associated with this ring, which is 339dee1ad47SJeff Kirsher * different for DCB and RSS modes 340dee1ad47SJeff Kirsher */ 341d3ee4294SAlexander Duyck u16 next_to_use; 342d3ee4294SAlexander Duyck u16 next_to_clean; 343d3ee4294SAlexander Duyck 344a9763f3cSMark Rustad unsigned long last_rx_timestamp; 345a9763f3cSMark Rustad 346f800326dSAlexander Duyck union { 347d3ee4294SAlexander Duyck u16 next_to_alloc; 348f800326dSAlexander Duyck struct { 349dee1ad47SJeff Kirsher u8 atr_sample_rate; 350dee1ad47SJeff Kirsher u8 atr_count; 351f800326dSAlexander Duyck }; 352f800326dSAlexander Duyck }; 353dee1ad47SJeff Kirsher 354dee1ad47SJeff Kirsher u8 dcb_tc; 355dee1ad47SJeff Kirsher struct ixgbe_queue_stats stats; 356dee1ad47SJeff Kirsher struct u64_stats_sync syncp; 357dee1ad47SJeff Kirsher union { 358dee1ad47SJeff Kirsher struct ixgbe_tx_queue_stats tx_stats; 359dee1ad47SJeff Kirsher struct ixgbe_rx_queue_stats rx_stats; 360dee1ad47SJeff Kirsher }; 361dee1ad47SJeff Kirsher } ____cacheline_internodealigned_in_smp; 362dee1ad47SJeff Kirsher 363dee1ad47SJeff Kirsher enum ixgbe_ring_f_enum { 364dee1ad47SJeff Kirsher RING_F_NONE = 0, 365dee1ad47SJeff Kirsher RING_F_VMDQ, /* SR-IOV uses the same ring feature */ 366dee1ad47SJeff Kirsher RING_F_RSS, 367dee1ad47SJeff Kirsher RING_F_FDIR, 368dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE 369dee1ad47SJeff Kirsher RING_F_FCOE, 370dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */ 371dee1ad47SJeff Kirsher 372dee1ad47SJeff Kirsher RING_F_ARRAY_SIZE /* must be last in enum set */ 373dee1ad47SJeff Kirsher }; 374dee1ad47SJeff Kirsher 375dee1ad47SJeff Kirsher #define IXGBE_MAX_RSS_INDICES 16 376e9ee3238SEmil Tantilov #define IXGBE_MAX_RSS_INDICES_X550 63 377dee1ad47SJeff Kirsher #define IXGBE_MAX_VMDQ_INDICES 64 378d3cb9869SAlexander Duyck #define IXGBE_MAX_FDIR_INDICES 63 /* based on q_vector limit */ 379dee1ad47SJeff Kirsher #define IXGBE_MAX_FCOE_INDICES 8 380d3cb9869SAlexander Duyck #define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1) 381d3cb9869SAlexander Duyck #define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1) 3822a47fa45SJohn Fastabend #define IXGBE_MAX_L2A_QUEUES 4 3832a47fa45SJohn Fastabend #define IXGBE_BAD_L2A_QUEUE 3 3842a47fa45SJohn Fastabend #define IXGBE_MAX_MACVLANS 31 3852a47fa45SJohn Fastabend #define IXGBE_MAX_DCBMACVLANS 8 3862a47fa45SJohn Fastabend 387dee1ad47SJeff Kirsher struct ixgbe_ring_feature { 388c087663eSAlexander Duyck u16 limit; /* upper limit on feature indices */ 389c087663eSAlexander Duyck u16 indices; /* current value of indices */ 390e4b317e9SAlexander Duyck u16 mask; /* Mask used for feature to ring mapping */ 391e4b317e9SAlexander Duyck u16 offset; /* offset to start of feature */ 392dee1ad47SJeff Kirsher } ____cacheline_internodealigned_in_smp; 393dee1ad47SJeff Kirsher 39473079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_8Q_MASK 0x78 39573079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_4Q_MASK 0x7C 39673079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_2Q_MASK 0x7E 39773079ea0SAlexander Duyck 398f800326dSAlexander Duyck /* 399f800326dSAlexander Duyck * FCoE requires that all Rx buffers be over 2200 bytes in length. Since 400f800326dSAlexander Duyck * this is twice the size of a half page we need to double the page order 401f800326dSAlexander Duyck * for FCoE enabled Rx queues. 402f800326dSAlexander Duyck */ 40309816fbeSAlexander Duyck static inline unsigned int ixgbe_rx_bufsz(struct ixgbe_ring *ring) 40409816fbeSAlexander Duyck { 4054f4542bfSAlexander Duyck if (test_bit(__IXGBE_RX_3K_BUFFER, &ring->state)) 4064f4542bfSAlexander Duyck return IXGBE_RXBUFFER_3K; 4072de6aa3aSAlexander Duyck #if (PAGE_SIZE < 8192) 4082de6aa3aSAlexander Duyck if (ring_uses_build_skb(ring)) 409*541ea69aSAlexander Duyck return IXGBE_MAX_2K_FRAME_BUILD_SKB; 4102de6aa3aSAlexander Duyck #endif 41109816fbeSAlexander Duyck return IXGBE_RXBUFFER_2K; 41209816fbeSAlexander Duyck } 41309816fbeSAlexander Duyck 414f800326dSAlexander Duyck static inline unsigned int ixgbe_rx_pg_order(struct ixgbe_ring *ring) 415f800326dSAlexander Duyck { 4164f4542bfSAlexander Duyck #if (PAGE_SIZE < 8192) 4174f4542bfSAlexander Duyck if (test_bit(__IXGBE_RX_3K_BUFFER, &ring->state)) 4184f4542bfSAlexander Duyck return 1; 419f800326dSAlexander Duyck #endif 42009816fbeSAlexander Duyck return 0; 42109816fbeSAlexander Duyck } 422f800326dSAlexander Duyck #define ixgbe_rx_pg_size(_ring) (PAGE_SIZE << ixgbe_rx_pg_order(_ring)) 423f800326dSAlexander Duyck 424dee1ad47SJeff Kirsher struct ixgbe_ring_container { 425efe3d3c8SAlexander Duyck struct ixgbe_ring *ring; /* pointer to linked list of rings */ 426dee1ad47SJeff Kirsher unsigned int total_bytes; /* total bytes processed this int */ 427dee1ad47SJeff Kirsher unsigned int total_packets; /* total packets processed this int */ 428dee1ad47SJeff Kirsher u16 work_limit; /* total work allowed per interrupt */ 429dee1ad47SJeff Kirsher u8 count; /* total number of rings in vector */ 430dee1ad47SJeff Kirsher u8 itr; /* current ITR setting for ring */ 431dee1ad47SJeff Kirsher }; 432dee1ad47SJeff Kirsher 433a557928eSAlexander Duyck /* iterator for handling rings in ring container */ 434a557928eSAlexander Duyck #define ixgbe_for_each_ring(pos, head) \ 435a557928eSAlexander Duyck for (pos = (head).ring; pos != NULL; pos = pos->next) 436a557928eSAlexander Duyck 437dee1ad47SJeff Kirsher #define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \ 438dee1ad47SJeff Kirsher ? 8 : 1) 439dee1ad47SJeff Kirsher #define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS 440dee1ad47SJeff Kirsher 44149c7ffbeSAlexander Duyck /* MAX_Q_VECTORS of these are allocated, 442dee1ad47SJeff Kirsher * but we only use one per queue-specific vector. 443dee1ad47SJeff Kirsher */ 444dee1ad47SJeff Kirsher struct ixgbe_q_vector { 445dee1ad47SJeff Kirsher struct ixgbe_adapter *adapter; 446dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCA 447dee1ad47SJeff Kirsher int cpu; /* CPU for DCA */ 448dee1ad47SJeff Kirsher #endif 449d5bf4f67SEmil Tantilov u16 v_idx; /* index of q_vector within array, also used for 450d5bf4f67SEmil Tantilov * finding the bit in EICR and friends that 451d5bf4f67SEmil Tantilov * represents the vector for this ring */ 452d5bf4f67SEmil Tantilov u16 itr; /* Interrupt throttle rate written to EITR */ 453dee1ad47SJeff Kirsher struct ixgbe_ring_container rx, tx; 454d5bf4f67SEmil Tantilov 455d5bf4f67SEmil Tantilov struct napi_struct napi; 456de88eeebSAlexander Duyck cpumask_t affinity_mask; 457de88eeebSAlexander Duyck int numa_node; 458de88eeebSAlexander Duyck struct rcu_head rcu; /* to avoid race with update stats on free */ 459dee1ad47SJeff Kirsher char name[IFNAMSIZ + 9]; 460de88eeebSAlexander Duyck 461de88eeebSAlexander Duyck /* for dynamic allocation of rings associated with this q_vector */ 462de88eeebSAlexander Duyck struct ixgbe_ring ring[0] ____cacheline_internodealigned_in_smp; 463dee1ad47SJeff Kirsher }; 464adc81090SAlexander Duyck 4653ca8bc6dSDon Skidmore #ifdef CONFIG_IXGBE_HWMON 4663ca8bc6dSDon Skidmore 4673ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_LOC 0 4683ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_TEMP 1 4693ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_CAUTION 2 4703ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_MAX 3 4713ca8bc6dSDon Skidmore 4723ca8bc6dSDon Skidmore struct hwmon_attr { 4733ca8bc6dSDon Skidmore struct device_attribute dev_attr; 4743ca8bc6dSDon Skidmore struct ixgbe_hw *hw; 4753ca8bc6dSDon Skidmore struct ixgbe_thermal_diode_data *sensor; 4763ca8bc6dSDon Skidmore char name[12]; 4773ca8bc6dSDon Skidmore }; 4783ca8bc6dSDon Skidmore 4793ca8bc6dSDon Skidmore struct hwmon_buff { 48003b77d81SGuenter Roeck struct attribute_group group; 48103b77d81SGuenter Roeck const struct attribute_group *groups[2]; 48203b77d81SGuenter Roeck struct attribute *attrs[IXGBE_MAX_SENSORS * 4 + 1]; 48303b77d81SGuenter Roeck struct hwmon_attr hwmon_list[IXGBE_MAX_SENSORS * 4]; 4843ca8bc6dSDon Skidmore unsigned int n_hwmon; 4853ca8bc6dSDon Skidmore }; 4863ca8bc6dSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */ 487dee1ad47SJeff Kirsher 488d5bf4f67SEmil Tantilov /* 489d5bf4f67SEmil Tantilov * microsecond values for various ITR rates shifted by 2 to fit itr register 490d5bf4f67SEmil Tantilov * with the first 3 bits reserved 0 491dee1ad47SJeff Kirsher */ 492d5bf4f67SEmil Tantilov #define IXGBE_MIN_RSC_ITR 24 493d5bf4f67SEmil Tantilov #define IXGBE_100K_ITR 40 494d5bf4f67SEmil Tantilov #define IXGBE_20K_ITR 200 4958ac34f10SAlexander Duyck #define IXGBE_12K_ITR 336 496dee1ad47SJeff Kirsher 497f56e0cb1SAlexander Duyck /* ixgbe_test_staterr - tests bits in Rx descriptor status and error fields */ 498f56e0cb1SAlexander Duyck static inline __le32 ixgbe_test_staterr(union ixgbe_adv_rx_desc *rx_desc, 499f56e0cb1SAlexander Duyck const u32 stat_err_bits) 500f56e0cb1SAlexander Duyck { 501f56e0cb1SAlexander Duyck return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits); 502f56e0cb1SAlexander Duyck } 503f56e0cb1SAlexander Duyck 504dee1ad47SJeff Kirsher static inline u16 ixgbe_desc_unused(struct ixgbe_ring *ring) 505dee1ad47SJeff Kirsher { 506dee1ad47SJeff Kirsher u16 ntc = ring->next_to_clean; 507dee1ad47SJeff Kirsher u16 ntu = ring->next_to_use; 508dee1ad47SJeff Kirsher 509dee1ad47SJeff Kirsher return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1; 510dee1ad47SJeff Kirsher } 511dee1ad47SJeff Kirsher 512e4f74028SAlexander Duyck #define IXGBE_RX_DESC(R, i) \ 513dee1ad47SJeff Kirsher (&(((union ixgbe_adv_rx_desc *)((R)->desc))[i])) 514e4f74028SAlexander Duyck #define IXGBE_TX_DESC(R, i) \ 515dee1ad47SJeff Kirsher (&(((union ixgbe_adv_tx_desc *)((R)->desc))[i])) 516e4f74028SAlexander Duyck #define IXGBE_TX_CTXTDESC(R, i) \ 517dee1ad47SJeff Kirsher (&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i])) 518dee1ad47SJeff Kirsher 519c88887e0SAlexander Duyck #define IXGBE_MAX_JUMBO_FRAME_SIZE 9728 /* Maximum Supported Size 9.5KB */ 520dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE 521dee1ad47SJeff Kirsher /* Use 3K as the baby jumbo frame size for FCoE */ 522dee1ad47SJeff Kirsher #define IXGBE_FCOE_JUMBO_FRAME_SIZE 3072 523dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */ 524dee1ad47SJeff Kirsher 525dee1ad47SJeff Kirsher #define OTHER_VECTOR 1 526dee1ad47SJeff Kirsher #define NON_Q_VECTORS (OTHER_VECTOR) 527dee1ad47SJeff Kirsher 528dee1ad47SJeff Kirsher #define MAX_MSIX_VECTORS_82599 64 52949c7ffbeSAlexander Duyck #define MAX_Q_VECTORS_82599 64 530dee1ad47SJeff Kirsher #define MAX_MSIX_VECTORS_82598 18 53149c7ffbeSAlexander Duyck #define MAX_Q_VECTORS_82598 16 532dee1ad47SJeff Kirsher 5335d7daa35SJacob Keller struct ixgbe_mac_addr { 5345d7daa35SJacob Keller u8 addr[ETH_ALEN]; 535c9f53e63SAlexander Duyck u16 pool; 5365d7daa35SJacob Keller u16 state; /* bitmask */ 5375d7daa35SJacob Keller }; 538c9f53e63SAlexander Duyck 5395d7daa35SJacob Keller #define IXGBE_MAC_STATE_DEFAULT 0x1 5405d7daa35SJacob Keller #define IXGBE_MAC_STATE_MODIFIED 0x2 5415d7daa35SJacob Keller #define IXGBE_MAC_STATE_IN_USE 0x4 5425d7daa35SJacob Keller 54349c7ffbeSAlexander Duyck #define MAX_Q_VECTORS MAX_Q_VECTORS_82599 544dee1ad47SJeff Kirsher #define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599 545dee1ad47SJeff Kirsher 5468f15486dSAlexander Duyck #define MIN_MSIX_Q_VECTORS 1 547dee1ad47SJeff Kirsher #define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS) 548dee1ad47SJeff Kirsher 54946646e61SAlexander Duyck /* default to trying for four seconds */ 55046646e61SAlexander Duyck #define IXGBE_TRY_LINK_TIMEOUT (4 * HZ) 55158e7cd24SMark Rustad #define IXGBE_SFP_POLL_JIFFIES (2 * HZ) /* SFP poll every 2 seconds */ 55246646e61SAlexander Duyck 553dee1ad47SJeff Kirsher /* board specific private data structure */ 554dee1ad47SJeff Kirsher struct ixgbe_adapter { 55546646e61SAlexander Duyck unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)]; 55646646e61SAlexander Duyck /* OS defined structs */ 55746646e61SAlexander Duyck struct net_device *netdev; 55846646e61SAlexander Duyck struct pci_dev *pdev; 55946646e61SAlexander Duyck 560dee1ad47SJeff Kirsher unsigned long state; 561dee1ad47SJeff Kirsher 562dee1ad47SJeff Kirsher /* Some features need tri-state capability, 563dee1ad47SJeff Kirsher * thus the additional *_CAPABLE flags. 564dee1ad47SJeff Kirsher */ 565dee1ad47SJeff Kirsher u32 flags; 566b4f47a48SJacob Keller #define IXGBE_FLAG_MSI_ENABLED BIT(1) 567b4f47a48SJacob Keller #define IXGBE_FLAG_MSIX_ENABLED BIT(3) 568b4f47a48SJacob Keller #define IXGBE_FLAG_RX_1BUF_CAPABLE BIT(4) 569b4f47a48SJacob Keller #define IXGBE_FLAG_RX_PS_CAPABLE BIT(5) 570b4f47a48SJacob Keller #define IXGBE_FLAG_RX_PS_ENABLED BIT(6) 571b4f47a48SJacob Keller #define IXGBE_FLAG_DCA_ENABLED BIT(8) 572b4f47a48SJacob Keller #define IXGBE_FLAG_DCA_CAPABLE BIT(9) 573b4f47a48SJacob Keller #define IXGBE_FLAG_IMIR_ENABLED BIT(10) 574b4f47a48SJacob Keller #define IXGBE_FLAG_MQ_CAPABLE BIT(11) 575b4f47a48SJacob Keller #define IXGBE_FLAG_DCB_ENABLED BIT(12) 576b4f47a48SJacob Keller #define IXGBE_FLAG_VMDQ_CAPABLE BIT(13) 577b4f47a48SJacob Keller #define IXGBE_FLAG_VMDQ_ENABLED BIT(14) 578b4f47a48SJacob Keller #define IXGBE_FLAG_FAN_FAIL_CAPABLE BIT(15) 579b4f47a48SJacob Keller #define IXGBE_FLAG_NEED_LINK_UPDATE BIT(16) 580b4f47a48SJacob Keller #define IXGBE_FLAG_NEED_LINK_CONFIG BIT(17) 581b4f47a48SJacob Keller #define IXGBE_FLAG_FDIR_HASH_CAPABLE BIT(18) 582b4f47a48SJacob Keller #define IXGBE_FLAG_FDIR_PERFECT_CAPABLE BIT(19) 583b4f47a48SJacob Keller #define IXGBE_FLAG_FCOE_CAPABLE BIT(20) 584b4f47a48SJacob Keller #define IXGBE_FLAG_FCOE_ENABLED BIT(21) 585b4f47a48SJacob Keller #define IXGBE_FLAG_SRIOV_CAPABLE BIT(22) 586b4f47a48SJacob Keller #define IXGBE_FLAG_SRIOV_ENABLED BIT(23) 58767359c3cSMark Rustad #define IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE BIT(24) 588a9763f3cSMark Rustad #define IXGBE_FLAG_RX_HWTSTAMP_ENABLED BIT(25) 589a9763f3cSMark Rustad #define IXGBE_FLAG_RX_HWTSTAMP_IN_REGISTER BIT(26) 5908829009dSUsha Ketineni #define IXGBE_FLAG_DCB_CAPABLE BIT(27) 591a21d0822SEmil Tantilov #define IXGBE_FLAG_GENEVE_OFFLOAD_CAPABLE BIT(28) 592dee1ad47SJeff Kirsher 593dee1ad47SJeff Kirsher u32 flags2; 594b4f47a48SJacob Keller #define IXGBE_FLAG2_RSC_CAPABLE BIT(0) 595b4f47a48SJacob Keller #define IXGBE_FLAG2_RSC_ENABLED BIT(1) 596b4f47a48SJacob Keller #define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE BIT(2) 597b4f47a48SJacob Keller #define IXGBE_FLAG2_TEMP_SENSOR_EVENT BIT(3) 598b4f47a48SJacob Keller #define IXGBE_FLAG2_SEARCH_FOR_SFP BIT(4) 599b4f47a48SJacob Keller #define IXGBE_FLAG2_SFP_NEEDS_RESET BIT(5) 600b4f47a48SJacob Keller #define IXGBE_FLAG2_FDIR_REQUIRES_REINIT BIT(7) 601b4f47a48SJacob Keller #define IXGBE_FLAG2_RSS_FIELD_IPV4_UDP BIT(8) 602b4f47a48SJacob Keller #define IXGBE_FLAG2_RSS_FIELD_IPV6_UDP BIT(9) 603b4f47a48SJacob Keller #define IXGBE_FLAG2_PTP_PPS_ENABLED BIT(10) 604b4f47a48SJacob Keller #define IXGBE_FLAG2_PHY_INTERRUPT BIT(11) 605a21d0822SEmil Tantilov #define IXGBE_FLAG2_UDP_TUN_REREG_NEEDED BIT(12) 60616369564SAlexander Duyck #define IXGBE_FLAG2_VLAN_PROMISC BIT(13) 607b3eb4e18SMark Rustad #define IXGBE_FLAG2_EEE_CAPABLE BIT(14) 608b3eb4e18SMark Rustad #define IXGBE_FLAG2_EEE_ENABLED BIT(15) 6092de6aa3aSAlexander Duyck #define IXGBE_FLAG2_RX_LEGACY BIT(16) 61046646e61SAlexander Duyck 61146646e61SAlexander Duyck /* Tx fast path data */ 61246646e61SAlexander Duyck int num_tx_queues; 61346646e61SAlexander Duyck u16 tx_itr_setting; 61446646e61SAlexander Duyck u16 tx_work_limit; 61546646e61SAlexander Duyck 61646646e61SAlexander Duyck /* Rx fast path data */ 61746646e61SAlexander Duyck int num_rx_queues; 61846646e61SAlexander Duyck u16 rx_itr_setting; 61946646e61SAlexander Duyck 6209f12df90SAlexander Duyck /* Port number used to identify VXLAN traffic */ 6219f12df90SAlexander Duyck __be16 vxlan_port; 622a21d0822SEmil Tantilov __be16 geneve_port; 6239f12df90SAlexander Duyck 62446646e61SAlexander Duyck /* TX */ 62546646e61SAlexander Duyck struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp; 62646646e61SAlexander Duyck 62746646e61SAlexander Duyck u64 restart_queue; 62846646e61SAlexander Duyck u64 lsc_int; 62946646e61SAlexander Duyck u32 tx_timeout_count; 63046646e61SAlexander Duyck 63146646e61SAlexander Duyck /* RX */ 63246646e61SAlexander Duyck struct ixgbe_ring *rx_ring[MAX_RX_QUEUES]; 63346646e61SAlexander Duyck int num_rx_pools; /* == num_rx_queues in 82598 */ 63446646e61SAlexander Duyck int num_rx_queues_per_pool; /* 1 if 82598, can be many if 82599 */ 63546646e61SAlexander Duyck u64 hw_csum_rx_error; 63646646e61SAlexander Duyck u64 hw_rx_no_dma_resources; 63746646e61SAlexander Duyck u64 rsc_total_count; 63846646e61SAlexander Duyck u64 rsc_total_flush; 63946646e61SAlexander Duyck u64 non_eop_descs; 64046646e61SAlexander Duyck u32 alloc_rx_page_failed; 64146646e61SAlexander Duyck u32 alloc_rx_buff_failed; 64246646e61SAlexander Duyck 64349c7ffbeSAlexander Duyck struct ixgbe_q_vector *q_vector[MAX_Q_VECTORS]; 644dee1ad47SJeff Kirsher 645dee1ad47SJeff Kirsher /* DCB parameters */ 646dee1ad47SJeff Kirsher struct ieee_pfc *ixgbe_ieee_pfc; 647dee1ad47SJeff Kirsher struct ieee_ets *ixgbe_ieee_ets; 648dee1ad47SJeff Kirsher struct ixgbe_dcb_config dcb_cfg; 649dee1ad47SJeff Kirsher struct ixgbe_dcb_config temp_dcb_cfg; 650dee1ad47SJeff Kirsher u8 dcb_set_bitmap; 651dee1ad47SJeff Kirsher u8 dcbx_cap; 652dee1ad47SJeff Kirsher enum ixgbe_fc_mode last_lfc_mode; 653dee1ad47SJeff Kirsher 65449c7ffbeSAlexander Duyck int num_q_vectors; /* current number of q_vectors for device */ 65549c7ffbeSAlexander Duyck int max_q_vectors; /* true count of q_vectors for device */ 656dee1ad47SJeff Kirsher struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE]; 657dee1ad47SJeff Kirsher struct msix_entry *msix_entries; 658dee1ad47SJeff Kirsher 659dee1ad47SJeff Kirsher u32 test_icr; 660dee1ad47SJeff Kirsher struct ixgbe_ring test_tx_ring; 661dee1ad47SJeff Kirsher struct ixgbe_ring test_rx_ring; 662dee1ad47SJeff Kirsher 663dee1ad47SJeff Kirsher /* structs defined in ixgbe_hw.h */ 664dee1ad47SJeff Kirsher struct ixgbe_hw hw; 665dee1ad47SJeff Kirsher u16 msg_enable; 666dee1ad47SJeff Kirsher struct ixgbe_hw_stats stats; 667dee1ad47SJeff Kirsher 668dee1ad47SJeff Kirsher u64 tx_busy; 669dee1ad47SJeff Kirsher unsigned int tx_ring_count; 670dee1ad47SJeff Kirsher unsigned int rx_ring_count; 671dee1ad47SJeff Kirsher 672dee1ad47SJeff Kirsher u32 link_speed; 673dee1ad47SJeff Kirsher bool link_up; 67458e7cd24SMark Rustad unsigned long sfp_poll_time; 675dee1ad47SJeff Kirsher unsigned long link_check_timeout; 676dee1ad47SJeff Kirsher 677dee1ad47SJeff Kirsher struct timer_list service_timer; 67846646e61SAlexander Duyck struct work_struct service_task; 67946646e61SAlexander Duyck 68046646e61SAlexander Duyck struct hlist_head fdir_filter_list; 68146646e61SAlexander Duyck unsigned long fdir_overflow; /* number of times ATR was backed off */ 68246646e61SAlexander Duyck union ixgbe_atr_input fdir_mask; 68346646e61SAlexander Duyck int fdir_filter_count; 684dee1ad47SJeff Kirsher u32 fdir_pballoc; 685dee1ad47SJeff Kirsher u32 atr_sample_rate; 686dee1ad47SJeff Kirsher spinlock_t fdir_perfect_lock; 68746646e61SAlexander Duyck 688dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE 689dee1ad47SJeff Kirsher struct ixgbe_fcoe fcoe; 690dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */ 6912a1a091cSMark Rustad u8 __iomem *io_addr; /* Mainly for iounmap use */ 692dee1ad47SJeff Kirsher u32 wol; 69346646e61SAlexander Duyck 694aa2bacb6SDon Skidmore u16 bridge_mode; 695aa2bacb6SDon Skidmore 69615e5209fSEmil Tantilov u16 eeprom_verh; 69715e5209fSEmil Tantilov u16 eeprom_verl; 698c23f5b6bSEmil Tantilov u16 eeprom_cap; 699dee1ad47SJeff Kirsher 700dee1ad47SJeff Kirsher u32 interrupt_event; 70146646e61SAlexander Duyck u32 led_reg; 702dee1ad47SJeff Kirsher 7033a6a4edaSJacob Keller struct ptp_clock *ptp_clock; 7043a6a4edaSJacob Keller struct ptp_clock_info ptp_caps; 705891dc082SJacob Keller struct work_struct ptp_tx_work; 706891dc082SJacob Keller struct sk_buff *ptp_tx_skb; 70793501d48SJacob Keller struct hwtstamp_config tstamp_config; 708891dc082SJacob Keller unsigned long ptp_tx_start; 7093a6a4edaSJacob Keller unsigned long last_overflow_check; 7106cb562d6SJacob Keller unsigned long last_rx_ptp_check; 711eda183c2SJakub Kicinski unsigned long last_rx_timestamp; 7123a6a4edaSJacob Keller spinlock_t tmreg_lock; 713a9763f3cSMark Rustad struct cyclecounter hw_cc; 714a9763f3cSMark Rustad struct timecounter hw_tc; 7153a6a4edaSJacob Keller u32 base_incval; 716a9763f3cSMark Rustad u32 tx_hwtstamp_timeouts; 717a9763f3cSMark Rustad u32 rx_hwtstamp_cleared; 718a9763f3cSMark Rustad void (*ptp_setup_sdp)(struct ixgbe_adapter *); 7193a6a4edaSJacob Keller 720dee1ad47SJeff Kirsher /* SR-IOV */ 721dee1ad47SJeff Kirsher DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS); 722dee1ad47SJeff Kirsher unsigned int num_vfs; 723dee1ad47SJeff Kirsher struct vf_data_storage *vfinfo; 724dee1ad47SJeff Kirsher int vf_rate_link_speed; 725dee1ad47SJeff Kirsher struct vf_macvlans vf_mvs; 726dee1ad47SJeff Kirsher struct vf_macvlans *mv_list; 727dee1ad47SJeff Kirsher 72883c61fa9SGreg Rose u32 timer_event_accumulator; 72983c61fa9SGreg Rose u32 vferr_refcount; 7305d7daa35SJacob Keller struct ixgbe_mac_addr *mac_table; 7313ca8bc6dSDon Skidmore struct kobject *info_kobj; 7323ca8bc6dSDon Skidmore #ifdef CONFIG_IXGBE_HWMON 73303b77d81SGuenter Roeck struct hwmon_buff *ixgbe_hwmon_buff; 7343ca8bc6dSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */ 73500949167SCatherine Sullivan #ifdef CONFIG_DEBUG_FS 73600949167SCatherine Sullivan struct dentry *ixgbe_dbg_adapter; 73700949167SCatherine Sullivan #endif /*CONFIG_DEBUG_FS*/ 738107d3018SAlexander Duyck 739107d3018SAlexander Duyck u8 default_up; 7402a47fa45SJohn Fastabend unsigned long fwd_bitmask; /* Bitmask indicating in use pools */ 741dfaf891dSVlad Zolotarov 742b82b17d9SJohn Fastabend #define IXGBE_MAX_LINK_HANDLE 10 7431cdaaf54SAmritha Nambiar struct ixgbe_jump_table *jump_tables[IXGBE_MAX_LINK_HANDLE]; 744db956ae8SJohn Fastabend unsigned long tables; 745b82b17d9SJohn Fastabend 746dfaf891dSVlad Zolotarov /* maximum number of RETA entries among all devices supported by ixgbe 747dfaf891dSVlad Zolotarov * driver: currently it's x550 device in non-SRIOV mode 748dfaf891dSVlad Zolotarov */ 749dfaf891dSVlad Zolotarov #define IXGBE_MAX_RETA_ENTRIES 512 750dfaf891dSVlad Zolotarov u8 rss_indir_tbl[IXGBE_MAX_RETA_ENTRIES]; 751dfaf891dSVlad Zolotarov 752dfaf891dSVlad Zolotarov #define IXGBE_RSS_KEY_SIZE 40 /* size of RSS Hash Key in bytes */ 753dfaf891dSVlad Zolotarov u32 rss_key[IXGBE_RSS_KEY_SIZE / sizeof(u32)]; 754dee1ad47SJeff Kirsher }; 755dee1ad47SJeff Kirsher 7560f9b232bSDon Skidmore static inline u8 ixgbe_max_rss_indices(struct ixgbe_adapter *adapter) 7570f9b232bSDon Skidmore { 7580f9b232bSDon Skidmore switch (adapter->hw.mac.type) { 7590f9b232bSDon Skidmore case ixgbe_mac_82598EB: 7600f9b232bSDon Skidmore case ixgbe_mac_82599EB: 7610f9b232bSDon Skidmore case ixgbe_mac_X540: 7620f9b232bSDon Skidmore return IXGBE_MAX_RSS_INDICES; 7630f9b232bSDon Skidmore case ixgbe_mac_X550: 7640f9b232bSDon Skidmore case ixgbe_mac_X550EM_x: 76549425dfcSMark Rustad case ixgbe_mac_x550em_a: 7660f9b232bSDon Skidmore return IXGBE_MAX_RSS_INDICES_X550; 7670f9b232bSDon Skidmore default: 7680f9b232bSDon Skidmore return 0; 7690f9b232bSDon Skidmore } 7700f9b232bSDon Skidmore } 7710f9b232bSDon Skidmore 772dee1ad47SJeff Kirsher struct ixgbe_fdir_filter { 773dee1ad47SJeff Kirsher struct hlist_node fdir_node; 774dee1ad47SJeff Kirsher union ixgbe_atr_input filter; 775dee1ad47SJeff Kirsher u16 sw_idx; 7762a9ed5d1SSridhar Samudrala u64 action; 777dee1ad47SJeff Kirsher }; 778dee1ad47SJeff Kirsher 77970e5576cSDon Skidmore enum ixgbe_state_t { 780dee1ad47SJeff Kirsher __IXGBE_TESTING, 781dee1ad47SJeff Kirsher __IXGBE_RESETTING, 782dee1ad47SJeff Kirsher __IXGBE_DOWN, 78341c62843SMark Rustad __IXGBE_DISABLED, 78409f40aedSMark Rustad __IXGBE_REMOVING, 785dee1ad47SJeff Kirsher __IXGBE_SERVICE_SCHED, 78658cf663fSMark Rustad __IXGBE_SERVICE_INITED, 787dee1ad47SJeff Kirsher __IXGBE_IN_SFP_INIT, 7888fecf67cSJacob Keller __IXGBE_PTP_RUNNING, 789151b260cSJakub Kicinski __IXGBE_PTP_TX_IN_PROGRESS, 79057ca2a4fSEmil Tantilov __IXGBE_RESET_REQUESTED, 791dee1ad47SJeff Kirsher }; 792dee1ad47SJeff Kirsher 7934c1975d7SAlexander Duyck struct ixgbe_cb { 7944c1975d7SAlexander Duyck union { /* Union defining head/tail partner */ 7954c1975d7SAlexander Duyck struct sk_buff *head; 7964c1975d7SAlexander Duyck struct sk_buff *tail; 7974c1975d7SAlexander Duyck }; 798dee1ad47SJeff Kirsher dma_addr_t dma; 7994c1975d7SAlexander Duyck u16 append_cnt; 800f800326dSAlexander Duyck bool page_released; 801dee1ad47SJeff Kirsher }; 8024c1975d7SAlexander Duyck #define IXGBE_CB(skb) ((struct ixgbe_cb *)(skb)->cb) 803dee1ad47SJeff Kirsher 804dee1ad47SJeff Kirsher enum ixgbe_boards { 805dee1ad47SJeff Kirsher board_82598, 806dee1ad47SJeff Kirsher board_82599, 807dee1ad47SJeff Kirsher board_X540, 8086a14ee0cSDon Skidmore board_X550, 8096a14ee0cSDon Skidmore board_X550EM_x, 81049425dfcSMark Rustad board_x550em_a, 811b3eb4e18SMark Rustad board_x550em_a_fw, 812dee1ad47SJeff Kirsher }; 813dee1ad47SJeff Kirsher 81437689010SMark Rustad extern const struct ixgbe_info ixgbe_82598_info; 81537689010SMark Rustad extern const struct ixgbe_info ixgbe_82599_info; 81637689010SMark Rustad extern const struct ixgbe_info ixgbe_X540_info; 81737689010SMark Rustad extern const struct ixgbe_info ixgbe_X550_info; 81837689010SMark Rustad extern const struct ixgbe_info ixgbe_X550EM_x_info; 81949425dfcSMark Rustad extern const struct ixgbe_info ixgbe_x550em_a_info; 820b3eb4e18SMark Rustad extern const struct ixgbe_info ixgbe_x550em_a_fw_info; 821dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCB 8223f40c74cSStephen Hemminger extern const struct dcbnl_rtnl_ops ixgbe_dcbnl_ops; 823dee1ad47SJeff Kirsher #endif 824dee1ad47SJeff Kirsher 825dee1ad47SJeff Kirsher extern char ixgbe_driver_name[]; 826dee1ad47SJeff Kirsher extern const char ixgbe_driver_version[]; 8278af3c33fSJeff Kirsher #ifdef IXGBE_FCOE 828ea81875aSNeerav Parikh extern char ixgbe_default_device_descr[]; 8298af3c33fSJeff Kirsher #endif /* IXGBE_FCOE */ 830dee1ad47SJeff Kirsher 8316c211fe1SStefan Assmann int ixgbe_open(struct net_device *netdev); 8326c211fe1SStefan Assmann int ixgbe_close(struct net_device *netdev); 8335ccc921aSJoe Perches void ixgbe_up(struct ixgbe_adapter *adapter); 8345ccc921aSJoe Perches void ixgbe_down(struct ixgbe_adapter *adapter); 8355ccc921aSJoe Perches void ixgbe_reinit_locked(struct ixgbe_adapter *adapter); 8365ccc921aSJoe Perches void ixgbe_reset(struct ixgbe_adapter *adapter); 8375ccc921aSJoe Perches void ixgbe_set_ethtool_ops(struct net_device *netdev); 8385ccc921aSJoe Perches int ixgbe_setup_rx_resources(struct ixgbe_ring *); 8395ccc921aSJoe Perches int ixgbe_setup_tx_resources(struct ixgbe_ring *); 8405ccc921aSJoe Perches void ixgbe_free_rx_resources(struct ixgbe_ring *); 8415ccc921aSJoe Perches void ixgbe_free_tx_resources(struct ixgbe_ring *); 8425ccc921aSJoe Perches void ixgbe_configure_rx_ring(struct ixgbe_adapter *, struct ixgbe_ring *); 8435ccc921aSJoe Perches void ixgbe_configure_tx_ring(struct ixgbe_adapter *, struct ixgbe_ring *); 8445ccc921aSJoe Perches void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter, struct ixgbe_ring *); 8455ccc921aSJoe Perches void ixgbe_update_stats(struct ixgbe_adapter *adapter); 8465ccc921aSJoe Perches int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter); 847740234f0SEmil Tantilov bool ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id, 8488e2813f5SJacob Keller u16 subdevice_id); 8495d7daa35SJacob Keller #ifdef CONFIG_PCI_IOV 8505d7daa35SJacob Keller void ixgbe_full_sync_mac_table(struct ixgbe_adapter *adapter); 8515d7daa35SJacob Keller #endif 8525d7daa35SJacob Keller int ixgbe_add_mac_filter(struct ixgbe_adapter *adapter, 853c9f53e63SAlexander Duyck const u8 *addr, u16 queue); 8545d7daa35SJacob Keller int ixgbe_del_mac_filter(struct ixgbe_adapter *adapter, 855c9f53e63SAlexander Duyck const u8 *addr, u16 queue); 856e1d0a2afSAlexander Duyck void ixgbe_update_pf_promisc_vlvf(struct ixgbe_adapter *adapter, u32 vid); 8575ccc921aSJoe Perches void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter); 8585ccc921aSJoe Perches netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *, struct ixgbe_adapter *, 859dee1ad47SJeff Kirsher struct ixgbe_ring *); 8605ccc921aSJoe Perches void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *, 861dee1ad47SJeff Kirsher struct ixgbe_tx_buffer *); 8625ccc921aSJoe Perches void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16); 8635ccc921aSJoe Perches void ixgbe_write_eitr(struct ixgbe_q_vector *); 8645ccc921aSJoe Perches int ixgbe_poll(struct napi_struct *napi, int budget); 8655ccc921aSJoe Perches int ethtool_ioctl(struct ifreq *ifr); 8665ccc921aSJoe Perches s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw); 8675ccc921aSJoe Perches s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl); 8685ccc921aSJoe Perches s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl); 8695ccc921aSJoe Perches s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw, 870dee1ad47SJeff Kirsher union ixgbe_atr_hash_dword input, 871dee1ad47SJeff Kirsher union ixgbe_atr_hash_dword common, 872dee1ad47SJeff Kirsher u8 queue); 8735ccc921aSJoe Perches s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw, 874dee1ad47SJeff Kirsher union ixgbe_atr_input *input_mask); 8755ccc921aSJoe Perches s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw, 876dee1ad47SJeff Kirsher union ixgbe_atr_input *input, 877dee1ad47SJeff Kirsher u16 soft_id, u8 queue); 8785ccc921aSJoe Perches s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw, 879dee1ad47SJeff Kirsher union ixgbe_atr_input *input, 880dee1ad47SJeff Kirsher u16 soft_id); 8815ccc921aSJoe Perches void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input, 882dee1ad47SJeff Kirsher union ixgbe_atr_input *mask); 883b82b17d9SJohn Fastabend int ixgbe_update_ethtool_fdir_entry(struct ixgbe_adapter *adapter, 884b82b17d9SJohn Fastabend struct ixgbe_fdir_filter *input, 885b82b17d9SJohn Fastabend u16 sw_idx); 8865ccc921aSJoe Perches void ixgbe_set_rx_mode(struct net_device *netdev); 8878af3c33fSJeff Kirsher #ifdef CONFIG_IXGBE_DCB 8885ccc921aSJoe Perches void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter); 8898af3c33fSJeff Kirsher #endif 8905ccc921aSJoe Perches int ixgbe_setup_tc(struct net_device *dev, u8 tc); 8915ccc921aSJoe Perches void ixgbe_tx_ctxtdesc(struct ixgbe_ring *, u32, u32, u32, u32); 8925ccc921aSJoe Perches void ixgbe_do_reset(struct net_device *netdev); 8931210982bSDon Skidmore #ifdef CONFIG_IXGBE_HWMON 8945ccc921aSJoe Perches void ixgbe_sysfs_exit(struct ixgbe_adapter *adapter); 8955ccc921aSJoe Perches int ixgbe_sysfs_init(struct ixgbe_adapter *adapter); 8961210982bSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */ 897dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE 8985ccc921aSJoe Perches void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter); 8995ccc921aSJoe Perches int ixgbe_fso(struct ixgbe_ring *tx_ring, struct ixgbe_tx_buffer *first, 900244e27adSAlexander Duyck u8 *hdr_len); 9015ccc921aSJoe Perches int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter, 9025ccc921aSJoe Perches union ixgbe_adv_rx_desc *rx_desc, struct sk_buff *skb); 9035ccc921aSJoe Perches int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid, 904dee1ad47SJeff Kirsher struct scatterlist *sgl, unsigned int sgc); 9055ccc921aSJoe Perches int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid, 906dee1ad47SJeff Kirsher struct scatterlist *sgl, unsigned int sgc); 9075ccc921aSJoe Perches int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid); 9085ccc921aSJoe Perches int ixgbe_setup_fcoe_ddp_resources(struct ixgbe_adapter *adapter); 9095ccc921aSJoe Perches void ixgbe_free_fcoe_ddp_resources(struct ixgbe_adapter *adapter); 9105ccc921aSJoe Perches int ixgbe_fcoe_enable(struct net_device *netdev); 9115ccc921aSJoe Perches int ixgbe_fcoe_disable(struct net_device *netdev); 912dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCB 9135ccc921aSJoe Perches u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter); 9145ccc921aSJoe Perches u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up); 915dee1ad47SJeff Kirsher #endif /* CONFIG_IXGBE_DCB */ 9165ccc921aSJoe Perches int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type); 9175ccc921aSJoe Perches int ixgbe_fcoe_get_hbainfo(struct net_device *netdev, 918ea81875aSNeerav Parikh struct netdev_fcoe_hbainfo *info); 9195ccc921aSJoe Perches u8 ixgbe_fcoe_get_tc(struct ixgbe_adapter *adapter); 920dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */ 92100949167SCatherine Sullivan #ifdef CONFIG_DEBUG_FS 9225ccc921aSJoe Perches void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter); 9235ccc921aSJoe Perches void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter); 9245ccc921aSJoe Perches void ixgbe_dbg_init(void); 9255ccc921aSJoe Perches void ixgbe_dbg_exit(void); 92633243fb0SJoe Perches #else 92733243fb0SJoe Perches static inline void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter) {} 92833243fb0SJoe Perches static inline void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter) {} 92933243fb0SJoe Perches static inline void ixgbe_dbg_init(void) {} 93033243fb0SJoe Perches static inline void ixgbe_dbg_exit(void) {} 93100949167SCatherine Sullivan #endif /* CONFIG_DEBUG_FS */ 932b2d96e0aSAlexander Duyck static inline struct netdev_queue *txring_txq(const struct ixgbe_ring *ring) 933b2d96e0aSAlexander Duyck { 934b2d96e0aSAlexander Duyck return netdev_get_tx_queue(ring->netdev, ring->queue_index); 935b2d96e0aSAlexander Duyck } 936b2d96e0aSAlexander Duyck 9375ccc921aSJoe Perches void ixgbe_ptp_init(struct ixgbe_adapter *adapter); 9389966d1eeSJacob Keller void ixgbe_ptp_suspend(struct ixgbe_adapter *adapter); 9395ccc921aSJoe Perches void ixgbe_ptp_stop(struct ixgbe_adapter *adapter); 9405ccc921aSJoe Perches void ixgbe_ptp_overflow_check(struct ixgbe_adapter *adapter); 9415ccc921aSJoe Perches void ixgbe_ptp_rx_hang(struct ixgbe_adapter *adapter); 942a9763f3cSMark Rustad void ixgbe_ptp_rx_pktstamp(struct ixgbe_q_vector *, struct sk_buff *); 943a9763f3cSMark Rustad void ixgbe_ptp_rx_rgtstamp(struct ixgbe_q_vector *, struct sk_buff *skb); 944a9763f3cSMark Rustad static inline void ixgbe_ptp_rx_hwtstamp(struct ixgbe_ring *rx_ring, 945a9763f3cSMark Rustad union ixgbe_adv_rx_desc *rx_desc, 946a9763f3cSMark Rustad struct sk_buff *skb) 947a9763f3cSMark Rustad { 948a9763f3cSMark Rustad if (unlikely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_TSIP))) { 949a9763f3cSMark Rustad ixgbe_ptp_rx_pktstamp(rx_ring->q_vector, skb); 950a9763f3cSMark Rustad return; 951a9763f3cSMark Rustad } 952a9763f3cSMark Rustad 953a9763f3cSMark Rustad if (unlikely(!ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_STAT_TS))) 954a9763f3cSMark Rustad return; 955a9763f3cSMark Rustad 956a9763f3cSMark Rustad ixgbe_ptp_rx_rgtstamp(rx_ring->q_vector, skb); 957a9763f3cSMark Rustad 958a9763f3cSMark Rustad /* Update the last_rx_timestamp timer in order to enable watchdog check 959a9763f3cSMark Rustad * for error case of latched timestamp on a dropped packet. 960a9763f3cSMark Rustad */ 961a9763f3cSMark Rustad rx_ring->last_rx_timestamp = jiffies; 962a9763f3cSMark Rustad } 963a9763f3cSMark Rustad 96493501d48SJacob Keller int ixgbe_ptp_set_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr); 96593501d48SJacob Keller int ixgbe_ptp_get_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr); 9665ccc921aSJoe Perches void ixgbe_ptp_start_cyclecounter(struct ixgbe_adapter *adapter); 9675ccc921aSJoe Perches void ixgbe_ptp_reset(struct ixgbe_adapter *adapter); 968a9763f3cSMark Rustad void ixgbe_ptp_check_pps_event(struct ixgbe_adapter *adapter); 969da36b647SGreg Rose #ifdef CONFIG_PCI_IOV 970da36b647SGreg Rose void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter); 971da36b647SGreg Rose #endif 9723a6a4edaSJacob Keller 9732a47fa45SJohn Fastabend netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb, 9742a47fa45SJohn Fastabend struct ixgbe_adapter *adapter, 9752a47fa45SJohn Fastabend struct ixgbe_ring *tx_ring); 9767f276efbSVlad Zolotarov u32 ixgbe_rss_indir_tbl_entries(struct ixgbe_adapter *adapter); 977d3aa9c9fSPaolo Abeni void ixgbe_store_key(struct ixgbe_adapter *adapter); 9781c7cf078STom Barbette void ixgbe_store_reta(struct ixgbe_adapter *adapter); 9792916500dSDon Skidmore s32 ixgbe_negotiate_fc(struct ixgbe_hw *hw, u32 adv_reg, u32 lp_reg, 9802916500dSDon Skidmore u32 adv_sym, u32 adv_asm, u32 lp_sym, u32 lp_asm); 981dee1ad47SJeff Kirsher #endif /* _IXGBE_H_ */ 982