xref: /openbmc/linux/drivers/net/ethernet/intel/ixgbe/ixgbe.h (revision 54011e4db839504791cf8317fc48949c683587d4)
1dee1ad47SJeff Kirsher /*******************************************************************************
2dee1ad47SJeff Kirsher 
3dee1ad47SJeff Kirsher   Intel 10 Gigabit PCI Express Linux driver
4434c5e39SDon Skidmore   Copyright(c) 1999 - 2013 Intel Corporation.
5dee1ad47SJeff Kirsher 
6dee1ad47SJeff Kirsher   This program is free software; you can redistribute it and/or modify it
7dee1ad47SJeff Kirsher   under the terms and conditions of the GNU General Public License,
8dee1ad47SJeff Kirsher   version 2, as published by the Free Software Foundation.
9dee1ad47SJeff Kirsher 
10dee1ad47SJeff Kirsher   This program is distributed in the hope it will be useful, but WITHOUT
11dee1ad47SJeff Kirsher   ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12dee1ad47SJeff Kirsher   FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
13dee1ad47SJeff Kirsher   more details.
14dee1ad47SJeff Kirsher 
15dee1ad47SJeff Kirsher   You should have received a copy of the GNU General Public License along with
16dee1ad47SJeff Kirsher   this program; if not, write to the Free Software Foundation, Inc.,
17dee1ad47SJeff Kirsher   51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18dee1ad47SJeff Kirsher 
19dee1ad47SJeff Kirsher   The full GNU General Public License is included in this distribution in
20dee1ad47SJeff Kirsher   the file called "COPYING".
21dee1ad47SJeff Kirsher 
22dee1ad47SJeff Kirsher   Contact Information:
23b89aae71SJacob Keller   Linux NICS <linux.nics@intel.com>
24dee1ad47SJeff Kirsher   e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25dee1ad47SJeff Kirsher   Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26dee1ad47SJeff Kirsher 
27dee1ad47SJeff Kirsher *******************************************************************************/
28dee1ad47SJeff Kirsher 
29dee1ad47SJeff Kirsher #ifndef _IXGBE_H_
30dee1ad47SJeff Kirsher #define _IXGBE_H_
31dee1ad47SJeff Kirsher 
32dee1ad47SJeff Kirsher #include <linux/bitops.h>
33dee1ad47SJeff Kirsher #include <linux/types.h>
34dee1ad47SJeff Kirsher #include <linux/pci.h>
35dee1ad47SJeff Kirsher #include <linux/netdevice.h>
36dee1ad47SJeff Kirsher #include <linux/cpumask.h>
37dee1ad47SJeff Kirsher #include <linux/aer.h>
38dee1ad47SJeff Kirsher #include <linux/if_vlan.h>
396cb562d6SJacob Keller #include <linux/jiffies.h>
40dee1ad47SJeff Kirsher 
4174d23cc7SRichard Cochran #include <linux/timecounter.h>
423a6a4edaSJacob Keller #include <linux/net_tstamp.h>
433a6a4edaSJacob Keller #include <linux/ptp_clock_kernel.h>
443a6a4edaSJacob Keller 
45dee1ad47SJeff Kirsher #include "ixgbe_type.h"
46dee1ad47SJeff Kirsher #include "ixgbe_common.h"
47dee1ad47SJeff Kirsher #include "ixgbe_dcb.h"
48dee1ad47SJeff Kirsher #if defined(CONFIG_FCOE) || defined(CONFIG_FCOE_MODULE)
49dee1ad47SJeff Kirsher #define IXGBE_FCOE
50dee1ad47SJeff Kirsher #include "ixgbe_fcoe.h"
51dee1ad47SJeff Kirsher #endif /* CONFIG_FCOE or CONFIG_FCOE_MODULE */
52dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCA
53dee1ad47SJeff Kirsher #include <linux/dca.h>
54dee1ad47SJeff Kirsher #endif
55dee1ad47SJeff Kirsher 
56076bb0c8SEliezer Tamir #include <net/busy_poll.h>
575a85e737SEliezer Tamir 
58e0d1095aSCong Wang #ifdef CONFIG_NET_RX_BUSY_POLL
59b4640030SJacob Keller #define BP_EXTENDED_STATS
607e15b90fSEliezer Tamir #endif
61dee1ad47SJeff Kirsher /* common prefix used by pr_<> macros */
62dee1ad47SJeff Kirsher #undef pr_fmt
63dee1ad47SJeff Kirsher #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
64dee1ad47SJeff Kirsher 
65dee1ad47SJeff Kirsher /* TX/RX descriptor defines */
66dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_TXD		    512
6759224555SAlexander Duyck #define IXGBE_DEFAULT_TX_WORK		    256
68dee1ad47SJeff Kirsher #define IXGBE_MAX_TXD			   4096
69dee1ad47SJeff Kirsher #define IXGBE_MIN_TXD			     64
70dee1ad47SJeff Kirsher 
71fb44519dSAnton Blanchard #if (PAGE_SIZE < 8192)
72dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_RXD		    512
73fb44519dSAnton Blanchard #else
74fb44519dSAnton Blanchard #define IXGBE_DEFAULT_RXD		    128
75fb44519dSAnton Blanchard #endif
76dee1ad47SJeff Kirsher #define IXGBE_MAX_RXD			   4096
77dee1ad47SJeff Kirsher #define IXGBE_MIN_RXD			     64
78dee1ad47SJeff Kirsher 
795b7f000fSDon Skidmore #define IXGBE_ETH_P_LLDP		 0x88CC
805b7f000fSDon Skidmore 
81dee1ad47SJeff Kirsher /* flow control */
82dee1ad47SJeff Kirsher #define IXGBE_MIN_FCRTL			   0x40
83dee1ad47SJeff Kirsher #define IXGBE_MAX_FCRTL			0x7FF80
84dee1ad47SJeff Kirsher #define IXGBE_MIN_FCRTH			  0x600
85dee1ad47SJeff Kirsher #define IXGBE_MAX_FCRTH			0x7FFF0
86dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_FCPAUSE		 0xFFFF
87dee1ad47SJeff Kirsher #define IXGBE_MIN_FCPAUSE		      0
88dee1ad47SJeff Kirsher #define IXGBE_MAX_FCPAUSE		 0xFFFF
89dee1ad47SJeff Kirsher 
90dee1ad47SJeff Kirsher /* Supported Rx Buffer Sizes */
91252562c2SAlexander Duyck #define IXGBE_RXBUFFER_256    256  /* Used for skb receive header */
9209816fbeSAlexander Duyck #define IXGBE_RXBUFFER_2K    2048
9309816fbeSAlexander Duyck #define IXGBE_RXBUFFER_3K    3072
9409816fbeSAlexander Duyck #define IXGBE_RXBUFFER_4K    4096
95dee1ad47SJeff Kirsher #define IXGBE_MAX_RXBUFFER  16384  /* largest size for a single descriptor */
96dee1ad47SJeff Kirsher 
97dee1ad47SJeff Kirsher /*
98252562c2SAlexander Duyck  * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we
99252562c2SAlexander Duyck  * reserve 64 more, and skb_shared_info adds an additional 320 bytes more,
100252562c2SAlexander Duyck  * this adds up to 448 bytes of extra data.
101252562c2SAlexander Duyck  *
102252562c2SAlexander Duyck  * Since netdev_alloc_skb now allocates a page fragment we can use a value
103252562c2SAlexander Duyck  * of 256 and the resultant skb will have a truesize of 960 or less.
104dee1ad47SJeff Kirsher  */
105252562c2SAlexander Duyck #define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_256
106dee1ad47SJeff Kirsher 
107dee1ad47SJeff Kirsher /* How many Rx Buffers do we bundle into one write to the hardware ? */
108dee1ad47SJeff Kirsher #define IXGBE_RX_BUFFER_WRITE	16	/* Must be power of 2 */
109dee1ad47SJeff Kirsher 
110472148c3SAlexander Duyck enum ixgbe_tx_flags {
111472148c3SAlexander Duyck 	/* cmd_type flags */
112472148c3SAlexander Duyck 	IXGBE_TX_FLAGS_HW_VLAN	= 0x01,
113472148c3SAlexander Duyck 	IXGBE_TX_FLAGS_TSO	= 0x02,
114472148c3SAlexander Duyck 	IXGBE_TX_FLAGS_TSTAMP	= 0x04,
115472148c3SAlexander Duyck 
116472148c3SAlexander Duyck 	/* olinfo flags */
117472148c3SAlexander Duyck 	IXGBE_TX_FLAGS_CC	= 0x08,
118472148c3SAlexander Duyck 	IXGBE_TX_FLAGS_IPV4	= 0x10,
119472148c3SAlexander Duyck 	IXGBE_TX_FLAGS_CSUM	= 0x20,
120472148c3SAlexander Duyck 
121472148c3SAlexander Duyck 	/* software defined flags */
122472148c3SAlexander Duyck 	IXGBE_TX_FLAGS_SW_VLAN	= 0x40,
123472148c3SAlexander Duyck 	IXGBE_TX_FLAGS_FCOE	= 0x80,
124472148c3SAlexander Duyck };
125472148c3SAlexander Duyck 
126472148c3SAlexander Duyck /* VLAN info */
127dee1ad47SJeff Kirsher #define IXGBE_TX_FLAGS_VLAN_MASK	0xffff0000
12866f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_VLAN_PRIO_MASK	0xe0000000
12966f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT  29
130dee1ad47SJeff Kirsher #define IXGBE_TX_FLAGS_VLAN_SHIFT	16
131dee1ad47SJeff Kirsher 
132dee1ad47SJeff Kirsher #define IXGBE_MAX_VF_MC_ENTRIES         30
133dee1ad47SJeff Kirsher #define IXGBE_MAX_VF_FUNCTIONS          64
134dee1ad47SJeff Kirsher #define IXGBE_MAX_VFTA_ENTRIES          128
135dee1ad47SJeff Kirsher #define MAX_EMULATION_MAC_ADDRS         16
136dee1ad47SJeff Kirsher #define IXGBE_MAX_PF_MACVLANS           15
1371d9c0bfdSAlexander Duyck #define VMDQ_P(p)   ((p) + adapter->ring_feature[RING_F_VMDQ].offset)
13883c61fa9SGreg Rose #define IXGBE_82599_VF_DEVICE_ID        0x10ED
13983c61fa9SGreg Rose #define IXGBE_X540_VF_DEVICE_ID         0x1515
140dee1ad47SJeff Kirsher 
141dee1ad47SJeff Kirsher struct vf_data_storage {
142dee1ad47SJeff Kirsher 	unsigned char vf_mac_addresses[ETH_ALEN];
143dee1ad47SJeff Kirsher 	u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES];
144dee1ad47SJeff Kirsher 	u16 num_vf_mc_hashes;
145dee1ad47SJeff Kirsher 	u16 default_vf_vlan_id;
146dee1ad47SJeff Kirsher 	u16 vlans_enabled;
147dee1ad47SJeff Kirsher 	bool clear_to_send;
148dee1ad47SJeff Kirsher 	bool pf_set_mac;
149dee1ad47SJeff Kirsher 	u16 pf_vlan; /* When set, guest VLAN config not allowed. */
150dee1ad47SJeff Kirsher 	u16 pf_qos;
151dee1ad47SJeff Kirsher 	u16 tx_rate;
152de4c7f65SGreg Rose 	u16 vlan_count;
153de4c7f65SGreg Rose 	u8 spoofchk_enabled;
154e65ce0d3SVlad Zolotarov 	bool rss_query_enabled;
155*54011e4dSHiroshi Shimamoto 	u8 trusted;
156374c65d6SAlexander Duyck 	unsigned int vf_api;
157dee1ad47SJeff Kirsher };
158dee1ad47SJeff Kirsher 
159dee1ad47SJeff Kirsher struct vf_macvlans {
160dee1ad47SJeff Kirsher 	struct list_head l;
161dee1ad47SJeff Kirsher 	int vf;
162dee1ad47SJeff Kirsher 	bool free;
163dee1ad47SJeff Kirsher 	bool is_macvlan;
164dee1ad47SJeff Kirsher 	u8 vf_macvlan[ETH_ALEN];
165dee1ad47SJeff Kirsher };
166dee1ad47SJeff Kirsher 
167dee1ad47SJeff Kirsher #define IXGBE_MAX_TXD_PWR	14
168dee1ad47SJeff Kirsher #define IXGBE_MAX_DATA_PER_TXD	(1 << IXGBE_MAX_TXD_PWR)
169dee1ad47SJeff Kirsher 
170dee1ad47SJeff Kirsher /* Tx Descriptors needed, worst case */
171dee1ad47SJeff Kirsher #define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD)
172990a3158SAlexander Duyck #define DESC_NEEDED (MAX_SKB_FRAGS + 4)
173dee1ad47SJeff Kirsher 
174dee1ad47SJeff Kirsher /* wrapper around a pointer to a socket buffer,
175dee1ad47SJeff Kirsher  * so a DMA handle can be stored along with the buffer */
176dee1ad47SJeff Kirsher struct ixgbe_tx_buffer {
177d3d00239SAlexander Duyck 	union ixgbe_adv_tx_desc *next_to_watch;
178dee1ad47SJeff Kirsher 	unsigned long time_stamp;
179d3d00239SAlexander Duyck 	struct sk_buff *skb;
180fd0db0edSAlexander Duyck 	unsigned int bytecount;
181fd0db0edSAlexander Duyck 	unsigned short gso_segs;
182244e27adSAlexander Duyck 	__be16 protocol;
183729739b7SAlexander Duyck 	DEFINE_DMA_UNMAP_ADDR(dma);
184729739b7SAlexander Duyck 	DEFINE_DMA_UNMAP_LEN(len);
185fd0db0edSAlexander Duyck 	u32 tx_flags;
186dee1ad47SJeff Kirsher };
187dee1ad47SJeff Kirsher 
188dee1ad47SJeff Kirsher struct ixgbe_rx_buffer {
189dee1ad47SJeff Kirsher 	struct sk_buff *skb;
190dee1ad47SJeff Kirsher 	dma_addr_t dma;
191dee1ad47SJeff Kirsher 	struct page *page;
192dee1ad47SJeff Kirsher 	unsigned int page_offset;
193dee1ad47SJeff Kirsher };
194dee1ad47SJeff Kirsher 
195dee1ad47SJeff Kirsher struct ixgbe_queue_stats {
196dee1ad47SJeff Kirsher 	u64 packets;
197dee1ad47SJeff Kirsher 	u64 bytes;
198b4640030SJacob Keller #ifdef BP_EXTENDED_STATS
1997e15b90fSEliezer Tamir 	u64 yields;
2007e15b90fSEliezer Tamir 	u64 misses;
2017e15b90fSEliezer Tamir 	u64 cleaned;
202b4640030SJacob Keller #endif  /* BP_EXTENDED_STATS */
203dee1ad47SJeff Kirsher };
204dee1ad47SJeff Kirsher 
205dee1ad47SJeff Kirsher struct ixgbe_tx_queue_stats {
206dee1ad47SJeff Kirsher 	u64 restart_queue;
207dee1ad47SJeff Kirsher 	u64 tx_busy;
208dee1ad47SJeff Kirsher 	u64 tx_done_old;
209dee1ad47SJeff Kirsher };
210dee1ad47SJeff Kirsher 
211dee1ad47SJeff Kirsher struct ixgbe_rx_queue_stats {
212dee1ad47SJeff Kirsher 	u64 rsc_count;
213dee1ad47SJeff Kirsher 	u64 rsc_flush;
214dee1ad47SJeff Kirsher 	u64 non_eop_descs;
215dee1ad47SJeff Kirsher 	u64 alloc_rx_page_failed;
216dee1ad47SJeff Kirsher 	u64 alloc_rx_buff_failed;
2178a0da21bSAlexander Duyck 	u64 csum_err;
218dee1ad47SJeff Kirsher };
219dee1ad47SJeff Kirsher 
220f800326dSAlexander Duyck enum ixgbe_ring_state_t {
221dee1ad47SJeff Kirsher 	__IXGBE_TX_FDIR_INIT_DONE,
222fd786b7bSAlexander Duyck 	__IXGBE_TX_XPS_INIT_DONE,
223dee1ad47SJeff Kirsher 	__IXGBE_TX_DETECT_HANG,
224dee1ad47SJeff Kirsher 	__IXGBE_HANG_CHECK_ARMED,
225dee1ad47SJeff Kirsher 	__IXGBE_RX_RSC_ENABLED,
2268a0da21bSAlexander Duyck 	__IXGBE_RX_CSUM_UDP_ZERO_ERR,
22757efd44cSAlexander Duyck 	__IXGBE_RX_FCOE,
228dee1ad47SJeff Kirsher };
229dee1ad47SJeff Kirsher 
2302a47fa45SJohn Fastabend struct ixgbe_fwd_adapter {
2312a47fa45SJohn Fastabend 	unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
2322a47fa45SJohn Fastabend 	struct net_device *netdev;
2332a47fa45SJohn Fastabend 	struct ixgbe_adapter *real_adapter;
2342a47fa45SJohn Fastabend 	unsigned int tx_base_queue;
2352a47fa45SJohn Fastabend 	unsigned int rx_base_queue;
2362a47fa45SJohn Fastabend 	int pool;
2372a47fa45SJohn Fastabend };
2382a47fa45SJohn Fastabend 
239dee1ad47SJeff Kirsher #define check_for_tx_hang(ring) \
240dee1ad47SJeff Kirsher 	test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
241dee1ad47SJeff Kirsher #define set_check_for_tx_hang(ring) \
242dee1ad47SJeff Kirsher 	set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
243dee1ad47SJeff Kirsher #define clear_check_for_tx_hang(ring) \
244dee1ad47SJeff Kirsher 	clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
245dee1ad47SJeff Kirsher #define ring_is_rsc_enabled(ring) \
246dee1ad47SJeff Kirsher 	test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
247dee1ad47SJeff Kirsher #define set_ring_rsc_enabled(ring) \
248dee1ad47SJeff Kirsher 	set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
249dee1ad47SJeff Kirsher #define clear_ring_rsc_enabled(ring) \
250dee1ad47SJeff Kirsher 	clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
251dee1ad47SJeff Kirsher struct ixgbe_ring {
252efe3d3c8SAlexander Duyck 	struct ixgbe_ring *next;	/* pointer to next ring in q_vector */
253d3ee4294SAlexander Duyck 	struct ixgbe_q_vector *q_vector; /* backpointer to host q_vector */
254dee1ad47SJeff Kirsher 	struct net_device *netdev;	/* netdev ring belongs to */
255d3ee4294SAlexander Duyck 	struct device *dev;		/* device for DMA mapping */
2562a47fa45SJohn Fastabend 	struct ixgbe_fwd_adapter *l2_accel_priv;
257d3ee4294SAlexander Duyck 	void *desc;			/* descriptor ring memory */
258dee1ad47SJeff Kirsher 	union {
259dee1ad47SJeff Kirsher 		struct ixgbe_tx_buffer *tx_buffer_info;
260dee1ad47SJeff Kirsher 		struct ixgbe_rx_buffer *rx_buffer_info;
261dee1ad47SJeff Kirsher 	};
262dee1ad47SJeff Kirsher 	unsigned long state;
263dee1ad47SJeff Kirsher 	u8 __iomem *tail;
264d3ee4294SAlexander Duyck 	dma_addr_t dma;			/* phys. address of descriptor ring */
265d3ee4294SAlexander Duyck 	unsigned int size;		/* length in bytes */
266dee1ad47SJeff Kirsher 
267dee1ad47SJeff Kirsher 	u16 count;			/* amount of descriptors */
268dee1ad47SJeff Kirsher 
269dee1ad47SJeff Kirsher 	u8 queue_index; /* needed for multiqueue queue management */
270dee1ad47SJeff Kirsher 	u8 reg_idx;			/* holds the special value that gets
271dee1ad47SJeff Kirsher 					 * the hardware register offset
272dee1ad47SJeff Kirsher 					 * associated with this ring, which is
273dee1ad47SJeff Kirsher 					 * different for DCB and RSS modes
274dee1ad47SJeff Kirsher 					 */
275d3ee4294SAlexander Duyck 	u16 next_to_use;
276d3ee4294SAlexander Duyck 	u16 next_to_clean;
277d3ee4294SAlexander Duyck 
278f800326dSAlexander Duyck 	union {
279d3ee4294SAlexander Duyck 		u16 next_to_alloc;
280f800326dSAlexander Duyck 		struct {
281dee1ad47SJeff Kirsher 			u8 atr_sample_rate;
282dee1ad47SJeff Kirsher 			u8 atr_count;
283f800326dSAlexander Duyck 		};
284f800326dSAlexander Duyck 	};
285dee1ad47SJeff Kirsher 
286dee1ad47SJeff Kirsher 	u8 dcb_tc;
287dee1ad47SJeff Kirsher 	struct ixgbe_queue_stats stats;
288dee1ad47SJeff Kirsher 	struct u64_stats_sync syncp;
289dee1ad47SJeff Kirsher 	union {
290dee1ad47SJeff Kirsher 		struct ixgbe_tx_queue_stats tx_stats;
291dee1ad47SJeff Kirsher 		struct ixgbe_rx_queue_stats rx_stats;
292dee1ad47SJeff Kirsher 	};
293dee1ad47SJeff Kirsher } ____cacheline_internodealigned_in_smp;
294dee1ad47SJeff Kirsher 
295dee1ad47SJeff Kirsher enum ixgbe_ring_f_enum {
296dee1ad47SJeff Kirsher 	RING_F_NONE = 0,
297dee1ad47SJeff Kirsher 	RING_F_VMDQ,  /* SR-IOV uses the same ring feature */
298dee1ad47SJeff Kirsher 	RING_F_RSS,
299dee1ad47SJeff Kirsher 	RING_F_FDIR,
300dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE
301dee1ad47SJeff Kirsher 	RING_F_FCOE,
302dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */
303dee1ad47SJeff Kirsher 
304dee1ad47SJeff Kirsher 	RING_F_ARRAY_SIZE      /* must be last in enum set */
305dee1ad47SJeff Kirsher };
306dee1ad47SJeff Kirsher 
307dee1ad47SJeff Kirsher #define IXGBE_MAX_RSS_INDICES		16
3080f9b232bSDon Skidmore #define IXGBE_MAX_RSS_INDICES_X550	64
309dee1ad47SJeff Kirsher #define IXGBE_MAX_VMDQ_INDICES		64
310d3cb9869SAlexander Duyck #define IXGBE_MAX_FDIR_INDICES		63	/* based on q_vector limit */
311dee1ad47SJeff Kirsher #define IXGBE_MAX_FCOE_INDICES		8
312d3cb9869SAlexander Duyck #define MAX_RX_QUEUES			(IXGBE_MAX_FDIR_INDICES + 1)
313d3cb9869SAlexander Duyck #define MAX_TX_QUEUES			(IXGBE_MAX_FDIR_INDICES + 1)
3142a47fa45SJohn Fastabend #define IXGBE_MAX_L2A_QUEUES		4
3152a47fa45SJohn Fastabend #define IXGBE_BAD_L2A_QUEUE		3
3162a47fa45SJohn Fastabend #define IXGBE_MAX_MACVLANS		31
3172a47fa45SJohn Fastabend #define IXGBE_MAX_DCBMACVLANS		8
3182a47fa45SJohn Fastabend 
319dee1ad47SJeff Kirsher struct ixgbe_ring_feature {
320c087663eSAlexander Duyck 	u16 limit;	/* upper limit on feature indices */
321c087663eSAlexander Duyck 	u16 indices;	/* current value of indices */
322e4b317e9SAlexander Duyck 	u16 mask;	/* Mask used for feature to ring mapping */
323e4b317e9SAlexander Duyck 	u16 offset;	/* offset to start of feature */
324dee1ad47SJeff Kirsher } ____cacheline_internodealigned_in_smp;
325dee1ad47SJeff Kirsher 
32673079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_8Q_MASK 0x78
32773079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_4Q_MASK 0x7C
32873079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_2Q_MASK 0x7E
32973079ea0SAlexander Duyck 
330f800326dSAlexander Duyck /*
331f800326dSAlexander Duyck  * FCoE requires that all Rx buffers be over 2200 bytes in length.  Since
332f800326dSAlexander Duyck  * this is twice the size of a half page we need to double the page order
333f800326dSAlexander Duyck  * for FCoE enabled Rx queues.
334f800326dSAlexander Duyck  */
33509816fbeSAlexander Duyck static inline unsigned int ixgbe_rx_bufsz(struct ixgbe_ring *ring)
33609816fbeSAlexander Duyck {
33709816fbeSAlexander Duyck #ifdef IXGBE_FCOE
33809816fbeSAlexander Duyck 	if (test_bit(__IXGBE_RX_FCOE, &ring->state))
33909816fbeSAlexander Duyck 		return (PAGE_SIZE < 8192) ? IXGBE_RXBUFFER_4K :
34009816fbeSAlexander Duyck 					    IXGBE_RXBUFFER_3K;
34109816fbeSAlexander Duyck #endif
34209816fbeSAlexander Duyck 	return IXGBE_RXBUFFER_2K;
34309816fbeSAlexander Duyck }
34409816fbeSAlexander Duyck 
345f800326dSAlexander Duyck static inline unsigned int ixgbe_rx_pg_order(struct ixgbe_ring *ring)
346f800326dSAlexander Duyck {
34709816fbeSAlexander Duyck #ifdef IXGBE_FCOE
34809816fbeSAlexander Duyck 	if (test_bit(__IXGBE_RX_FCOE, &ring->state))
34909816fbeSAlexander Duyck 		return (PAGE_SIZE < 8192) ? 1 : 0;
350f800326dSAlexander Duyck #endif
35109816fbeSAlexander Duyck 	return 0;
35209816fbeSAlexander Duyck }
353f800326dSAlexander Duyck #define ixgbe_rx_pg_size(_ring) (PAGE_SIZE << ixgbe_rx_pg_order(_ring))
354f800326dSAlexander Duyck 
355dee1ad47SJeff Kirsher struct ixgbe_ring_container {
356efe3d3c8SAlexander Duyck 	struct ixgbe_ring *ring;	/* pointer to linked list of rings */
357dee1ad47SJeff Kirsher 	unsigned int total_bytes;	/* total bytes processed this int */
358dee1ad47SJeff Kirsher 	unsigned int total_packets;	/* total packets processed this int */
359dee1ad47SJeff Kirsher 	u16 work_limit;			/* total work allowed per interrupt */
360dee1ad47SJeff Kirsher 	u8 count;			/* total number of rings in vector */
361dee1ad47SJeff Kirsher 	u8 itr;				/* current ITR setting for ring */
362dee1ad47SJeff Kirsher };
363dee1ad47SJeff Kirsher 
364a557928eSAlexander Duyck /* iterator for handling rings in ring container */
365a557928eSAlexander Duyck #define ixgbe_for_each_ring(pos, head) \
366a557928eSAlexander Duyck 	for (pos = (head).ring; pos != NULL; pos = pos->next)
367a557928eSAlexander Duyck 
368dee1ad47SJeff Kirsher #define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \
369dee1ad47SJeff Kirsher 			      ? 8 : 1)
370dee1ad47SJeff Kirsher #define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS
371dee1ad47SJeff Kirsher 
37249c7ffbeSAlexander Duyck /* MAX_Q_VECTORS of these are allocated,
373dee1ad47SJeff Kirsher  * but we only use one per queue-specific vector.
374dee1ad47SJeff Kirsher  */
375dee1ad47SJeff Kirsher struct ixgbe_q_vector {
376dee1ad47SJeff Kirsher 	struct ixgbe_adapter *adapter;
377dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCA
378dee1ad47SJeff Kirsher 	int cpu;	    /* CPU for DCA */
379dee1ad47SJeff Kirsher #endif
380d5bf4f67SEmil Tantilov 	u16 v_idx;		/* index of q_vector within array, also used for
381d5bf4f67SEmil Tantilov 				 * finding the bit in EICR and friends that
382d5bf4f67SEmil Tantilov 				 * represents the vector for this ring */
383d5bf4f67SEmil Tantilov 	u16 itr;		/* Interrupt throttle rate written to EITR */
384dee1ad47SJeff Kirsher 	struct ixgbe_ring_container rx, tx;
385d5bf4f67SEmil Tantilov 
386d5bf4f67SEmil Tantilov 	struct napi_struct napi;
387de88eeebSAlexander Duyck 	cpumask_t affinity_mask;
388de88eeebSAlexander Duyck 	int numa_node;
389de88eeebSAlexander Duyck 	struct rcu_head rcu;	/* to avoid race with update stats on free */
390dee1ad47SJeff Kirsher 	char name[IFNAMSIZ + 9];
391de88eeebSAlexander Duyck 
392e0d1095aSCong Wang #ifdef CONFIG_NET_RX_BUSY_POLL
393adc81090SAlexander Duyck 	atomic_t state;
394e0d1095aSCong Wang #endif  /* CONFIG_NET_RX_BUSY_POLL */
3955a85e737SEliezer Tamir 
396de88eeebSAlexander Duyck 	/* for dynamic allocation of rings associated with this q_vector */
397de88eeebSAlexander Duyck 	struct ixgbe_ring ring[0] ____cacheline_internodealigned_in_smp;
398dee1ad47SJeff Kirsher };
399adc81090SAlexander Duyck 
400e0d1095aSCong Wang #ifdef CONFIG_NET_RX_BUSY_POLL
401adc81090SAlexander Duyck enum ixgbe_qv_state_t {
402adc81090SAlexander Duyck 	IXGBE_QV_STATE_IDLE = 0,
403adc81090SAlexander Duyck 	IXGBE_QV_STATE_NAPI,
404adc81090SAlexander Duyck 	IXGBE_QV_STATE_POLL,
405adc81090SAlexander Duyck 	IXGBE_QV_STATE_DISABLE
406adc81090SAlexander Duyck };
407adc81090SAlexander Duyck 
4085a85e737SEliezer Tamir static inline void ixgbe_qv_init_lock(struct ixgbe_q_vector *q_vector)
4095a85e737SEliezer Tamir {
410adc81090SAlexander Duyck 	/* reset state to idle */
411adc81090SAlexander Duyck 	atomic_set(&q_vector->state, IXGBE_QV_STATE_IDLE);
4125a85e737SEliezer Tamir }
4135a85e737SEliezer Tamir 
4145a85e737SEliezer Tamir /* called from the device poll routine to get ownership of a q_vector */
4155a85e737SEliezer Tamir static inline bool ixgbe_qv_lock_napi(struct ixgbe_q_vector *q_vector)
4165a85e737SEliezer Tamir {
417adc81090SAlexander Duyck 	int rc = atomic_cmpxchg(&q_vector->state, IXGBE_QV_STATE_IDLE,
418adc81090SAlexander Duyck 				IXGBE_QV_STATE_NAPI);
419b4640030SJacob Keller #ifdef BP_EXTENDED_STATS
420adc81090SAlexander Duyck 	if (rc != IXGBE_QV_STATE_IDLE)
4217e15b90fSEliezer Tamir 		q_vector->tx.ring->stats.yields++;
4227e15b90fSEliezer Tamir #endif
423adc81090SAlexander Duyck 
424adc81090SAlexander Duyck 	return rc == IXGBE_QV_STATE_IDLE;
4255a85e737SEliezer Tamir }
4265a85e737SEliezer Tamir 
4275a85e737SEliezer Tamir /* returns true is someone tried to get the qv while napi had it */
428adc81090SAlexander Duyck static inline void ixgbe_qv_unlock_napi(struct ixgbe_q_vector *q_vector)
4295a85e737SEliezer Tamir {
430adc81090SAlexander Duyck 	WARN_ON(atomic_read(&q_vector->state) != IXGBE_QV_STATE_NAPI);
4315a85e737SEliezer Tamir 
432adc81090SAlexander Duyck 	/* flush any outstanding Rx frames */
433adc81090SAlexander Duyck 	if (q_vector->napi.gro_list)
434adc81090SAlexander Duyck 		napi_gro_flush(&q_vector->napi, false);
435adc81090SAlexander Duyck 
436adc81090SAlexander Duyck 	/* reset state to idle */
437adc81090SAlexander Duyck 	atomic_set(&q_vector->state, IXGBE_QV_STATE_IDLE);
4385a85e737SEliezer Tamir }
4395a85e737SEliezer Tamir 
4405a85e737SEliezer Tamir /* called from ixgbe_low_latency_poll() */
4415a85e737SEliezer Tamir static inline bool ixgbe_qv_lock_poll(struct ixgbe_q_vector *q_vector)
4425a85e737SEliezer Tamir {
443adc81090SAlexander Duyck 	int rc = atomic_cmpxchg(&q_vector->state, IXGBE_QV_STATE_IDLE,
444adc81090SAlexander Duyck 				IXGBE_QV_STATE_POLL);
445b4640030SJacob Keller #ifdef BP_EXTENDED_STATS
446adc81090SAlexander Duyck 	if (rc != IXGBE_QV_STATE_IDLE)
447adc81090SAlexander Duyck 		q_vector->tx.ring->stats.yields++;
4487e15b90fSEliezer Tamir #endif
449adc81090SAlexander Duyck 	return rc == IXGBE_QV_STATE_IDLE;
4505a85e737SEliezer Tamir }
4515a85e737SEliezer Tamir 
4525a85e737SEliezer Tamir /* returns true if someone tried to get the qv while it was locked */
453adc81090SAlexander Duyck static inline void ixgbe_qv_unlock_poll(struct ixgbe_q_vector *q_vector)
4545a85e737SEliezer Tamir {
455adc81090SAlexander Duyck 	WARN_ON(atomic_read(&q_vector->state) != IXGBE_QV_STATE_POLL);
4565a85e737SEliezer Tamir 
457adc81090SAlexander Duyck 	/* reset state to idle */
458adc81090SAlexander Duyck 	atomic_set(&q_vector->state, IXGBE_QV_STATE_IDLE);
4595a85e737SEliezer Tamir }
4605a85e737SEliezer Tamir 
4615a85e737SEliezer Tamir /* true if a socket is polling, even if it did not get the lock */
462b4640030SJacob Keller static inline bool ixgbe_qv_busy_polling(struct ixgbe_q_vector *q_vector)
4635a85e737SEliezer Tamir {
464adc81090SAlexander Duyck 	return atomic_read(&q_vector->state) == IXGBE_QV_STATE_POLL;
4655a85e737SEliezer Tamir }
46627d9ce4fSJacob Keller 
46727d9ce4fSJacob Keller /* false if QV is currently owned */
46827d9ce4fSJacob Keller static inline bool ixgbe_qv_disable(struct ixgbe_q_vector *q_vector)
46927d9ce4fSJacob Keller {
470adc81090SAlexander Duyck 	int rc = atomic_cmpxchg(&q_vector->state, IXGBE_QV_STATE_IDLE,
471adc81090SAlexander Duyck 				IXGBE_QV_STATE_DISABLE);
47227d9ce4fSJacob Keller 
473adc81090SAlexander Duyck 	return rc == IXGBE_QV_STATE_IDLE;
47427d9ce4fSJacob Keller }
47527d9ce4fSJacob Keller 
476e0d1095aSCong Wang #else /* CONFIG_NET_RX_BUSY_POLL */
4775a85e737SEliezer Tamir static inline void ixgbe_qv_init_lock(struct ixgbe_q_vector *q_vector)
4785a85e737SEliezer Tamir {
4795a85e737SEliezer Tamir }
4805a85e737SEliezer Tamir 
4815a85e737SEliezer Tamir static inline bool ixgbe_qv_lock_napi(struct ixgbe_q_vector *q_vector)
4825a85e737SEliezer Tamir {
4835a85e737SEliezer Tamir 	return true;
4845a85e737SEliezer Tamir }
4855a85e737SEliezer Tamir 
4865a85e737SEliezer Tamir static inline bool ixgbe_qv_unlock_napi(struct ixgbe_q_vector *q_vector)
4875a85e737SEliezer Tamir {
4885a85e737SEliezer Tamir 	return false;
4895a85e737SEliezer Tamir }
4905a85e737SEliezer Tamir 
4915a85e737SEliezer Tamir static inline bool ixgbe_qv_lock_poll(struct ixgbe_q_vector *q_vector)
4925a85e737SEliezer Tamir {
4935a85e737SEliezer Tamir 	return false;
4945a85e737SEliezer Tamir }
4955a85e737SEliezer Tamir 
4965a85e737SEliezer Tamir static inline bool ixgbe_qv_unlock_poll(struct ixgbe_q_vector *q_vector)
4975a85e737SEliezer Tamir {
4985a85e737SEliezer Tamir 	return false;
4995a85e737SEliezer Tamir }
5005a85e737SEliezer Tamir 
501b4640030SJacob Keller static inline bool ixgbe_qv_busy_polling(struct ixgbe_q_vector *q_vector)
5025a85e737SEliezer Tamir {
5035a85e737SEliezer Tamir 	return false;
5045a85e737SEliezer Tamir }
50527d9ce4fSJacob Keller 
50627d9ce4fSJacob Keller static inline bool ixgbe_qv_disable(struct ixgbe_q_vector *q_vector)
50727d9ce4fSJacob Keller {
50827d9ce4fSJacob Keller 	return true;
50927d9ce4fSJacob Keller }
51027d9ce4fSJacob Keller 
511e0d1095aSCong Wang #endif /* CONFIG_NET_RX_BUSY_POLL */
5125a85e737SEliezer Tamir 
5133ca8bc6dSDon Skidmore #ifdef CONFIG_IXGBE_HWMON
5143ca8bc6dSDon Skidmore 
5153ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_LOC		0
5163ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_TEMP		1
5173ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_CAUTION	2
5183ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_MAX		3
5193ca8bc6dSDon Skidmore 
5203ca8bc6dSDon Skidmore struct hwmon_attr {
5213ca8bc6dSDon Skidmore 	struct device_attribute dev_attr;
5223ca8bc6dSDon Skidmore 	struct ixgbe_hw *hw;
5233ca8bc6dSDon Skidmore 	struct ixgbe_thermal_diode_data *sensor;
5243ca8bc6dSDon Skidmore 	char name[12];
5253ca8bc6dSDon Skidmore };
5263ca8bc6dSDon Skidmore 
5273ca8bc6dSDon Skidmore struct hwmon_buff {
52803b77d81SGuenter Roeck 	struct attribute_group group;
52903b77d81SGuenter Roeck 	const struct attribute_group *groups[2];
53003b77d81SGuenter Roeck 	struct attribute *attrs[IXGBE_MAX_SENSORS * 4 + 1];
53103b77d81SGuenter Roeck 	struct hwmon_attr hwmon_list[IXGBE_MAX_SENSORS * 4];
5323ca8bc6dSDon Skidmore 	unsigned int n_hwmon;
5333ca8bc6dSDon Skidmore };
5343ca8bc6dSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */
535dee1ad47SJeff Kirsher 
536d5bf4f67SEmil Tantilov /*
537d5bf4f67SEmil Tantilov  * microsecond values for various ITR rates shifted by 2 to fit itr register
538d5bf4f67SEmil Tantilov  * with the first 3 bits reserved 0
539dee1ad47SJeff Kirsher  */
540d5bf4f67SEmil Tantilov #define IXGBE_MIN_RSC_ITR	24
541d5bf4f67SEmil Tantilov #define IXGBE_100K_ITR		40
542d5bf4f67SEmil Tantilov #define IXGBE_20K_ITR		200
5438ac34f10SAlexander Duyck #define IXGBE_12K_ITR		336
544dee1ad47SJeff Kirsher 
545f56e0cb1SAlexander Duyck /* ixgbe_test_staterr - tests bits in Rx descriptor status and error fields */
546f56e0cb1SAlexander Duyck static inline __le32 ixgbe_test_staterr(union ixgbe_adv_rx_desc *rx_desc,
547f56e0cb1SAlexander Duyck 					const u32 stat_err_bits)
548f56e0cb1SAlexander Duyck {
549f56e0cb1SAlexander Duyck 	return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
550f56e0cb1SAlexander Duyck }
551f56e0cb1SAlexander Duyck 
552dee1ad47SJeff Kirsher static inline u16 ixgbe_desc_unused(struct ixgbe_ring *ring)
553dee1ad47SJeff Kirsher {
554dee1ad47SJeff Kirsher 	u16 ntc = ring->next_to_clean;
555dee1ad47SJeff Kirsher 	u16 ntu = ring->next_to_use;
556dee1ad47SJeff Kirsher 
557dee1ad47SJeff Kirsher 	return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1;
558dee1ad47SJeff Kirsher }
559dee1ad47SJeff Kirsher 
560e4f74028SAlexander Duyck #define IXGBE_RX_DESC(R, i)	    \
561dee1ad47SJeff Kirsher 	(&(((union ixgbe_adv_rx_desc *)((R)->desc))[i]))
562e4f74028SAlexander Duyck #define IXGBE_TX_DESC(R, i)	    \
563dee1ad47SJeff Kirsher 	(&(((union ixgbe_adv_tx_desc *)((R)->desc))[i]))
564e4f74028SAlexander Duyck #define IXGBE_TX_CTXTDESC(R, i)	    \
565dee1ad47SJeff Kirsher 	(&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i]))
566dee1ad47SJeff Kirsher 
567c88887e0SAlexander Duyck #define IXGBE_MAX_JUMBO_FRAME_SIZE	9728 /* Maximum Supported Size 9.5KB */
568dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE
569dee1ad47SJeff Kirsher /* Use 3K as the baby jumbo frame size for FCoE */
570dee1ad47SJeff Kirsher #define IXGBE_FCOE_JUMBO_FRAME_SIZE       3072
571dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */
572dee1ad47SJeff Kirsher 
573dee1ad47SJeff Kirsher #define OTHER_VECTOR 1
574dee1ad47SJeff Kirsher #define NON_Q_VECTORS (OTHER_VECTOR)
575dee1ad47SJeff Kirsher 
576dee1ad47SJeff Kirsher #define MAX_MSIX_VECTORS_82599 64
57749c7ffbeSAlexander Duyck #define MAX_Q_VECTORS_82599 64
578dee1ad47SJeff Kirsher #define MAX_MSIX_VECTORS_82598 18
57949c7ffbeSAlexander Duyck #define MAX_Q_VECTORS_82598 16
580dee1ad47SJeff Kirsher 
5815d7daa35SJacob Keller struct ixgbe_mac_addr {
5825d7daa35SJacob Keller 	u8 addr[ETH_ALEN];
5835d7daa35SJacob Keller 	u16 queue;
5845d7daa35SJacob Keller 	u16 state; /* bitmask */
5855d7daa35SJacob Keller };
5865d7daa35SJacob Keller #define IXGBE_MAC_STATE_DEFAULT		0x1
5875d7daa35SJacob Keller #define IXGBE_MAC_STATE_MODIFIED	0x2
5885d7daa35SJacob Keller #define IXGBE_MAC_STATE_IN_USE		0x4
5895d7daa35SJacob Keller 
59049c7ffbeSAlexander Duyck #define MAX_Q_VECTORS MAX_Q_VECTORS_82599
591dee1ad47SJeff Kirsher #define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599
592dee1ad47SJeff Kirsher 
5938f15486dSAlexander Duyck #define MIN_MSIX_Q_VECTORS 1
594dee1ad47SJeff Kirsher #define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)
595dee1ad47SJeff Kirsher 
59646646e61SAlexander Duyck /* default to trying for four seconds */
59746646e61SAlexander Duyck #define IXGBE_TRY_LINK_TIMEOUT (4 * HZ)
59858e7cd24SMark Rustad #define IXGBE_SFP_POLL_JIFFIES (2 * HZ)	/* SFP poll every 2 seconds */
59946646e61SAlexander Duyck 
600dee1ad47SJeff Kirsher /* board specific private data structure */
601dee1ad47SJeff Kirsher struct ixgbe_adapter {
60246646e61SAlexander Duyck 	unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
60346646e61SAlexander Duyck 	/* OS defined structs */
60446646e61SAlexander Duyck 	struct net_device *netdev;
60546646e61SAlexander Duyck 	struct pci_dev *pdev;
60646646e61SAlexander Duyck 
607dee1ad47SJeff Kirsher 	unsigned long state;
608dee1ad47SJeff Kirsher 
609dee1ad47SJeff Kirsher 	/* Some features need tri-state capability,
610dee1ad47SJeff Kirsher 	 * thus the additional *_CAPABLE flags.
611dee1ad47SJeff Kirsher 	 */
612dee1ad47SJeff Kirsher 	u32 flags;
613a16a0d2fSAlexander Duyck #define IXGBE_FLAG_MSI_ENABLED                  (u32)(1 << 1)
614a16a0d2fSAlexander Duyck #define IXGBE_FLAG_MSIX_ENABLED                 (u32)(1 << 3)
615a16a0d2fSAlexander Duyck #define IXGBE_FLAG_RX_1BUF_CAPABLE              (u32)(1 << 4)
616a16a0d2fSAlexander Duyck #define IXGBE_FLAG_RX_PS_CAPABLE                (u32)(1 << 5)
617a16a0d2fSAlexander Duyck #define IXGBE_FLAG_RX_PS_ENABLED                (u32)(1 << 6)
618a16a0d2fSAlexander Duyck #define IXGBE_FLAG_DCA_ENABLED                  (u32)(1 << 8)
619a16a0d2fSAlexander Duyck #define IXGBE_FLAG_DCA_CAPABLE                  (u32)(1 << 9)
620a16a0d2fSAlexander Duyck #define IXGBE_FLAG_IMIR_ENABLED                 (u32)(1 << 10)
621a16a0d2fSAlexander Duyck #define IXGBE_FLAG_MQ_CAPABLE                   (u32)(1 << 11)
622a16a0d2fSAlexander Duyck #define IXGBE_FLAG_DCB_ENABLED                  (u32)(1 << 12)
623a16a0d2fSAlexander Duyck #define IXGBE_FLAG_VMDQ_CAPABLE                 (u32)(1 << 13)
624a16a0d2fSAlexander Duyck #define IXGBE_FLAG_VMDQ_ENABLED                 (u32)(1 << 14)
625a16a0d2fSAlexander Duyck #define IXGBE_FLAG_FAN_FAIL_CAPABLE             (u32)(1 << 15)
626a16a0d2fSAlexander Duyck #define IXGBE_FLAG_NEED_LINK_UPDATE             (u32)(1 << 16)
627a16a0d2fSAlexander Duyck #define IXGBE_FLAG_NEED_LINK_CONFIG             (u32)(1 << 17)
628a16a0d2fSAlexander Duyck #define IXGBE_FLAG_FDIR_HASH_CAPABLE            (u32)(1 << 18)
629a16a0d2fSAlexander Duyck #define IXGBE_FLAG_FDIR_PERFECT_CAPABLE         (u32)(1 << 19)
630a16a0d2fSAlexander Duyck #define IXGBE_FLAG_FCOE_CAPABLE                 (u32)(1 << 20)
631a16a0d2fSAlexander Duyck #define IXGBE_FLAG_FCOE_ENABLED                 (u32)(1 << 21)
632a16a0d2fSAlexander Duyck #define IXGBE_FLAG_SRIOV_CAPABLE                (u32)(1 << 22)
633a16a0d2fSAlexander Duyck #define IXGBE_FLAG_SRIOV_ENABLED                (u32)(1 << 23)
63467359c3cSMark Rustad #define IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE	BIT(24)
635dee1ad47SJeff Kirsher 
636dee1ad47SJeff Kirsher 	u32 flags2;
637a16a0d2fSAlexander Duyck #define IXGBE_FLAG2_RSC_CAPABLE                 (u32)(1 << 0)
638dee1ad47SJeff Kirsher #define IXGBE_FLAG2_RSC_ENABLED                 (u32)(1 << 1)
639dee1ad47SJeff Kirsher #define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE         (u32)(1 << 2)
640dee1ad47SJeff Kirsher #define IXGBE_FLAG2_TEMP_SENSOR_EVENT           (u32)(1 << 3)
641dee1ad47SJeff Kirsher #define IXGBE_FLAG2_SEARCH_FOR_SFP              (u32)(1 << 4)
642dee1ad47SJeff Kirsher #define IXGBE_FLAG2_SFP_NEEDS_RESET             (u32)(1 << 5)
643dee1ad47SJeff Kirsher #define IXGBE_FLAG2_RESET_REQUESTED             (u32)(1 << 6)
644dee1ad47SJeff Kirsher #define IXGBE_FLAG2_FDIR_REQUIRES_REINIT        (u32)(1 << 7)
645ef6afc0cSAlexander Duyck #define IXGBE_FLAG2_RSS_FIELD_IPV4_UDP		(u32)(1 << 8)
646ef6afc0cSAlexander Duyck #define IXGBE_FLAG2_RSS_FIELD_IPV6_UDP		(u32)(1 << 9)
6478fecf67cSJacob Keller #define IXGBE_FLAG2_PTP_PPS_ENABLED		(u32)(1 << 10)
648597f22d6SDon Skidmore #define IXGBE_FLAG2_PHY_INTERRUPT		(u32)(1 << 11)
64967359c3cSMark Rustad #ifdef CONFIG_IXGBE_VXLAN
65067359c3cSMark Rustad #define IXGBE_FLAG2_VXLAN_REREG_NEEDED		BIT(12)
65167359c3cSMark Rustad #endif
65246646e61SAlexander Duyck 
65346646e61SAlexander Duyck 	/* Tx fast path data */
65446646e61SAlexander Duyck 	int num_tx_queues;
65546646e61SAlexander Duyck 	u16 tx_itr_setting;
65646646e61SAlexander Duyck 	u16 tx_work_limit;
65746646e61SAlexander Duyck 
65846646e61SAlexander Duyck 	/* Rx fast path data */
65946646e61SAlexander Duyck 	int num_rx_queues;
66046646e61SAlexander Duyck 	u16 rx_itr_setting;
66146646e61SAlexander Duyck 
66246646e61SAlexander Duyck 	/* TX */
66346646e61SAlexander Duyck 	struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp;
66446646e61SAlexander Duyck 
66546646e61SAlexander Duyck 	u64 restart_queue;
66646646e61SAlexander Duyck 	u64 lsc_int;
66746646e61SAlexander Duyck 	u32 tx_timeout_count;
66846646e61SAlexander Duyck 
66946646e61SAlexander Duyck 	/* RX */
67046646e61SAlexander Duyck 	struct ixgbe_ring *rx_ring[MAX_RX_QUEUES];
67146646e61SAlexander Duyck 	int num_rx_pools;		/* == num_rx_queues in 82598 */
67246646e61SAlexander Duyck 	int num_rx_queues_per_pool;	/* 1 if 82598, can be many if 82599 */
67346646e61SAlexander Duyck 	u64 hw_csum_rx_error;
67446646e61SAlexander Duyck 	u64 hw_rx_no_dma_resources;
67546646e61SAlexander Duyck 	u64 rsc_total_count;
67646646e61SAlexander Duyck 	u64 rsc_total_flush;
67746646e61SAlexander Duyck 	u64 non_eop_descs;
67846646e61SAlexander Duyck 	u32 alloc_rx_page_failed;
67946646e61SAlexander Duyck 	u32 alloc_rx_buff_failed;
68046646e61SAlexander Duyck 
68149c7ffbeSAlexander Duyck 	struct ixgbe_q_vector *q_vector[MAX_Q_VECTORS];
682dee1ad47SJeff Kirsher 
683dee1ad47SJeff Kirsher 	/* DCB parameters */
684dee1ad47SJeff Kirsher 	struct ieee_pfc *ixgbe_ieee_pfc;
685dee1ad47SJeff Kirsher 	struct ieee_ets *ixgbe_ieee_ets;
686dee1ad47SJeff Kirsher 	struct ixgbe_dcb_config dcb_cfg;
687dee1ad47SJeff Kirsher 	struct ixgbe_dcb_config temp_dcb_cfg;
688dee1ad47SJeff Kirsher 	u8 dcb_set_bitmap;
689dee1ad47SJeff Kirsher 	u8 dcbx_cap;
690dee1ad47SJeff Kirsher 	enum ixgbe_fc_mode last_lfc_mode;
691dee1ad47SJeff Kirsher 
69249c7ffbeSAlexander Duyck 	int num_q_vectors;	/* current number of q_vectors for device */
69349c7ffbeSAlexander Duyck 	int max_q_vectors;	/* true count of q_vectors for device */
694dee1ad47SJeff Kirsher 	struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE];
695dee1ad47SJeff Kirsher 	struct msix_entry *msix_entries;
696dee1ad47SJeff Kirsher 
697dee1ad47SJeff Kirsher 	u32 test_icr;
698dee1ad47SJeff Kirsher 	struct ixgbe_ring test_tx_ring;
699dee1ad47SJeff Kirsher 	struct ixgbe_ring test_rx_ring;
700dee1ad47SJeff Kirsher 
701dee1ad47SJeff Kirsher 	/* structs defined in ixgbe_hw.h */
702dee1ad47SJeff Kirsher 	struct ixgbe_hw hw;
703dee1ad47SJeff Kirsher 	u16 msg_enable;
704dee1ad47SJeff Kirsher 	struct ixgbe_hw_stats stats;
705dee1ad47SJeff Kirsher 
706dee1ad47SJeff Kirsher 	u64 tx_busy;
707dee1ad47SJeff Kirsher 	unsigned int tx_ring_count;
708dee1ad47SJeff Kirsher 	unsigned int rx_ring_count;
709dee1ad47SJeff Kirsher 
710dee1ad47SJeff Kirsher 	u32 link_speed;
711dee1ad47SJeff Kirsher 	bool link_up;
71258e7cd24SMark Rustad 	unsigned long sfp_poll_time;
713dee1ad47SJeff Kirsher 	unsigned long link_check_timeout;
714dee1ad47SJeff Kirsher 
715dee1ad47SJeff Kirsher 	struct timer_list service_timer;
71646646e61SAlexander Duyck 	struct work_struct service_task;
71746646e61SAlexander Duyck 
71846646e61SAlexander Duyck 	struct hlist_head fdir_filter_list;
71946646e61SAlexander Duyck 	unsigned long fdir_overflow; /* number of times ATR was backed off */
72046646e61SAlexander Duyck 	union ixgbe_atr_input fdir_mask;
72146646e61SAlexander Duyck 	int fdir_filter_count;
722dee1ad47SJeff Kirsher 	u32 fdir_pballoc;
723dee1ad47SJeff Kirsher 	u32 atr_sample_rate;
724dee1ad47SJeff Kirsher 	spinlock_t fdir_perfect_lock;
72546646e61SAlexander Duyck 
726dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE
727dee1ad47SJeff Kirsher 	struct ixgbe_fcoe fcoe;
728dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */
7292a1a091cSMark Rustad 	u8 __iomem *io_addr; /* Mainly for iounmap use */
730dee1ad47SJeff Kirsher 	u32 wol;
73146646e61SAlexander Duyck 
732aa2bacb6SDon Skidmore 	u16 bridge_mode;
733aa2bacb6SDon Skidmore 
73415e5209fSEmil Tantilov 	u16 eeprom_verh;
73515e5209fSEmil Tantilov 	u16 eeprom_verl;
736c23f5b6bSEmil Tantilov 	u16 eeprom_cap;
737dee1ad47SJeff Kirsher 
738dee1ad47SJeff Kirsher 	u32 interrupt_event;
73946646e61SAlexander Duyck 	u32 led_reg;
740dee1ad47SJeff Kirsher 
7413a6a4edaSJacob Keller 	struct ptp_clock *ptp_clock;
7423a6a4edaSJacob Keller 	struct ptp_clock_info ptp_caps;
743891dc082SJacob Keller 	struct work_struct ptp_tx_work;
744891dc082SJacob Keller 	struct sk_buff *ptp_tx_skb;
74593501d48SJacob Keller 	struct hwtstamp_config tstamp_config;
746891dc082SJacob Keller 	unsigned long ptp_tx_start;
7473a6a4edaSJacob Keller 	unsigned long last_overflow_check;
7486cb562d6SJacob Keller 	unsigned long last_rx_ptp_check;
749eda183c2SJakub Kicinski 	unsigned long last_rx_timestamp;
7503a6a4edaSJacob Keller 	spinlock_t tmreg_lock;
7513a6a4edaSJacob Keller 	struct cyclecounter cc;
7523a6a4edaSJacob Keller 	struct timecounter tc;
7533a6a4edaSJacob Keller 	u32 base_incval;
7543a6a4edaSJacob Keller 
755dee1ad47SJeff Kirsher 	/* SR-IOV */
756dee1ad47SJeff Kirsher 	DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS);
757dee1ad47SJeff Kirsher 	unsigned int num_vfs;
758dee1ad47SJeff Kirsher 	struct vf_data_storage *vfinfo;
759dee1ad47SJeff Kirsher 	int vf_rate_link_speed;
760dee1ad47SJeff Kirsher 	struct vf_macvlans vf_mvs;
761dee1ad47SJeff Kirsher 	struct vf_macvlans *mv_list;
762dee1ad47SJeff Kirsher 
76383c61fa9SGreg Rose 	u32 timer_event_accumulator;
76483c61fa9SGreg Rose 	u32 vferr_refcount;
7655d7daa35SJacob Keller 	struct ixgbe_mac_addr *mac_table;
76667359c3cSMark Rustad #ifdef CONFIG_IXGBE_VXLAN
7673f207800SDon Skidmore 	u16 vxlan_port;
76867359c3cSMark Rustad #endif
7693ca8bc6dSDon Skidmore 	struct kobject *info_kobj;
7703ca8bc6dSDon Skidmore #ifdef CONFIG_IXGBE_HWMON
77103b77d81SGuenter Roeck 	struct hwmon_buff *ixgbe_hwmon_buff;
7723ca8bc6dSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */
77300949167SCatherine Sullivan #ifdef CONFIG_DEBUG_FS
77400949167SCatherine Sullivan 	struct dentry *ixgbe_dbg_adapter;
77500949167SCatherine Sullivan #endif /*CONFIG_DEBUG_FS*/
776107d3018SAlexander Duyck 
777107d3018SAlexander Duyck 	u8 default_up;
7782a47fa45SJohn Fastabend 	unsigned long fwd_bitmask; /* Bitmask indicating in use pools */
779dfaf891dSVlad Zolotarov 
780dfaf891dSVlad Zolotarov /* maximum number of RETA entries among all devices supported by ixgbe
781dfaf891dSVlad Zolotarov  * driver: currently it's x550 device in non-SRIOV mode
782dfaf891dSVlad Zolotarov  */
783dfaf891dSVlad Zolotarov #define IXGBE_MAX_RETA_ENTRIES 512
784dfaf891dSVlad Zolotarov 	u8 rss_indir_tbl[IXGBE_MAX_RETA_ENTRIES];
785dfaf891dSVlad Zolotarov 
786dfaf891dSVlad Zolotarov #define IXGBE_RSS_KEY_SIZE     40  /* size of RSS Hash Key in bytes */
787dfaf891dSVlad Zolotarov 	u32 rss_key[IXGBE_RSS_KEY_SIZE / sizeof(u32)];
788dee1ad47SJeff Kirsher };
789dee1ad47SJeff Kirsher 
7900f9b232bSDon Skidmore static inline u8 ixgbe_max_rss_indices(struct ixgbe_adapter *adapter)
7910f9b232bSDon Skidmore {
7920f9b232bSDon Skidmore 	switch (adapter->hw.mac.type) {
7930f9b232bSDon Skidmore 	case ixgbe_mac_82598EB:
7940f9b232bSDon Skidmore 	case ixgbe_mac_82599EB:
7950f9b232bSDon Skidmore 	case ixgbe_mac_X540:
7960f9b232bSDon Skidmore 		return IXGBE_MAX_RSS_INDICES;
7970f9b232bSDon Skidmore 	case ixgbe_mac_X550:
7980f9b232bSDon Skidmore 	case ixgbe_mac_X550EM_x:
7990f9b232bSDon Skidmore 		return IXGBE_MAX_RSS_INDICES_X550;
8000f9b232bSDon Skidmore 	default:
8010f9b232bSDon Skidmore 		return 0;
8020f9b232bSDon Skidmore 	}
8030f9b232bSDon Skidmore }
8040f9b232bSDon Skidmore 
805dee1ad47SJeff Kirsher struct ixgbe_fdir_filter {
806dee1ad47SJeff Kirsher 	struct hlist_node fdir_node;
807dee1ad47SJeff Kirsher 	union ixgbe_atr_input filter;
808dee1ad47SJeff Kirsher 	u16 sw_idx;
809dee1ad47SJeff Kirsher 	u16 action;
810dee1ad47SJeff Kirsher };
811dee1ad47SJeff Kirsher 
81270e5576cSDon Skidmore enum ixgbe_state_t {
813dee1ad47SJeff Kirsher 	__IXGBE_TESTING,
814dee1ad47SJeff Kirsher 	__IXGBE_RESETTING,
815dee1ad47SJeff Kirsher 	__IXGBE_DOWN,
81641c62843SMark Rustad 	__IXGBE_DISABLED,
81709f40aedSMark Rustad 	__IXGBE_REMOVING,
818dee1ad47SJeff Kirsher 	__IXGBE_SERVICE_SCHED,
81958cf663fSMark Rustad 	__IXGBE_SERVICE_INITED,
820dee1ad47SJeff Kirsher 	__IXGBE_IN_SFP_INIT,
8218fecf67cSJacob Keller 	__IXGBE_PTP_RUNNING,
822151b260cSJakub Kicinski 	__IXGBE_PTP_TX_IN_PROGRESS,
823dee1ad47SJeff Kirsher };
824dee1ad47SJeff Kirsher 
8254c1975d7SAlexander Duyck struct ixgbe_cb {
8264c1975d7SAlexander Duyck 	union {				/* Union defining head/tail partner */
8274c1975d7SAlexander Duyck 		struct sk_buff *head;
8284c1975d7SAlexander Duyck 		struct sk_buff *tail;
8294c1975d7SAlexander Duyck 	};
830dee1ad47SJeff Kirsher 	dma_addr_t dma;
8314c1975d7SAlexander Duyck 	u16 append_cnt;
832f800326dSAlexander Duyck 	bool page_released;
833dee1ad47SJeff Kirsher };
8344c1975d7SAlexander Duyck #define IXGBE_CB(skb) ((struct ixgbe_cb *)(skb)->cb)
835dee1ad47SJeff Kirsher 
836dee1ad47SJeff Kirsher enum ixgbe_boards {
837dee1ad47SJeff Kirsher 	board_82598,
838dee1ad47SJeff Kirsher 	board_82599,
839dee1ad47SJeff Kirsher 	board_X540,
8406a14ee0cSDon Skidmore 	board_X550,
8416a14ee0cSDon Skidmore 	board_X550EM_x,
842dee1ad47SJeff Kirsher };
843dee1ad47SJeff Kirsher 
844dee1ad47SJeff Kirsher extern struct ixgbe_info ixgbe_82598_info;
845dee1ad47SJeff Kirsher extern struct ixgbe_info ixgbe_82599_info;
846dee1ad47SJeff Kirsher extern struct ixgbe_info ixgbe_X540_info;
8476a14ee0cSDon Skidmore extern struct ixgbe_info ixgbe_X550_info;
8486a14ee0cSDon Skidmore extern struct ixgbe_info ixgbe_X550EM_x_info;
849dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCB
850dee1ad47SJeff Kirsher extern const struct dcbnl_rtnl_ops dcbnl_ops;
851dee1ad47SJeff Kirsher #endif
852dee1ad47SJeff Kirsher 
853dee1ad47SJeff Kirsher extern char ixgbe_driver_name[];
854dee1ad47SJeff Kirsher extern const char ixgbe_driver_version[];
8558af3c33fSJeff Kirsher #ifdef IXGBE_FCOE
856ea81875aSNeerav Parikh extern char ixgbe_default_device_descr[];
8578af3c33fSJeff Kirsher #endif /* IXGBE_FCOE */
858dee1ad47SJeff Kirsher 
8595ccc921aSJoe Perches void ixgbe_up(struct ixgbe_adapter *adapter);
8605ccc921aSJoe Perches void ixgbe_down(struct ixgbe_adapter *adapter);
8615ccc921aSJoe Perches void ixgbe_reinit_locked(struct ixgbe_adapter *adapter);
8625ccc921aSJoe Perches void ixgbe_reset(struct ixgbe_adapter *adapter);
8635ccc921aSJoe Perches void ixgbe_set_ethtool_ops(struct net_device *netdev);
8645ccc921aSJoe Perches int ixgbe_setup_rx_resources(struct ixgbe_ring *);
8655ccc921aSJoe Perches int ixgbe_setup_tx_resources(struct ixgbe_ring *);
8665ccc921aSJoe Perches void ixgbe_free_rx_resources(struct ixgbe_ring *);
8675ccc921aSJoe Perches void ixgbe_free_tx_resources(struct ixgbe_ring *);
8685ccc921aSJoe Perches void ixgbe_configure_rx_ring(struct ixgbe_adapter *, struct ixgbe_ring *);
8695ccc921aSJoe Perches void ixgbe_configure_tx_ring(struct ixgbe_adapter *, struct ixgbe_ring *);
8705ccc921aSJoe Perches void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter, struct ixgbe_ring *);
8715ccc921aSJoe Perches void ixgbe_update_stats(struct ixgbe_adapter *adapter);
8725ccc921aSJoe Perches int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter);
8735ccc921aSJoe Perches int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
8748e2813f5SJacob Keller 			       u16 subdevice_id);
8755d7daa35SJacob Keller #ifdef CONFIG_PCI_IOV
8765d7daa35SJacob Keller void ixgbe_full_sync_mac_table(struct ixgbe_adapter *adapter);
8775d7daa35SJacob Keller #endif
8785d7daa35SJacob Keller int ixgbe_add_mac_filter(struct ixgbe_adapter *adapter,
8795d7daa35SJacob Keller 			 u8 *addr, u16 queue);
8805d7daa35SJacob Keller int ixgbe_del_mac_filter(struct ixgbe_adapter *adapter,
8815d7daa35SJacob Keller 			 u8 *addr, u16 queue);
8825ccc921aSJoe Perches void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter);
8835ccc921aSJoe Perches netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *, struct ixgbe_adapter *,
884dee1ad47SJeff Kirsher 				  struct ixgbe_ring *);
8855ccc921aSJoe Perches void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *,
886dee1ad47SJeff Kirsher 				      struct ixgbe_tx_buffer *);
8875ccc921aSJoe Perches void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16);
8885ccc921aSJoe Perches void ixgbe_write_eitr(struct ixgbe_q_vector *);
8895ccc921aSJoe Perches int ixgbe_poll(struct napi_struct *napi, int budget);
8905ccc921aSJoe Perches int ethtool_ioctl(struct ifreq *ifr);
8915ccc921aSJoe Perches s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw);
8925ccc921aSJoe Perches s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl);
8935ccc921aSJoe Perches s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl);
8945ccc921aSJoe Perches s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
895dee1ad47SJeff Kirsher 					  union ixgbe_atr_hash_dword input,
896dee1ad47SJeff Kirsher 					  union ixgbe_atr_hash_dword common,
897dee1ad47SJeff Kirsher 					  u8 queue);
8985ccc921aSJoe Perches s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
899dee1ad47SJeff Kirsher 				    union ixgbe_atr_input *input_mask);
9005ccc921aSJoe Perches s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
901dee1ad47SJeff Kirsher 					  union ixgbe_atr_input *input,
902dee1ad47SJeff Kirsher 					  u16 soft_id, u8 queue);
9035ccc921aSJoe Perches s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
904dee1ad47SJeff Kirsher 					  union ixgbe_atr_input *input,
905dee1ad47SJeff Kirsher 					  u16 soft_id);
9065ccc921aSJoe Perches void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
907dee1ad47SJeff Kirsher 					  union ixgbe_atr_input *mask);
9085ccc921aSJoe Perches void ixgbe_set_rx_mode(struct net_device *netdev);
9098af3c33fSJeff Kirsher #ifdef CONFIG_IXGBE_DCB
9105ccc921aSJoe Perches void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter);
9118af3c33fSJeff Kirsher #endif
9125ccc921aSJoe Perches int ixgbe_setup_tc(struct net_device *dev, u8 tc);
9135ccc921aSJoe Perches void ixgbe_tx_ctxtdesc(struct ixgbe_ring *, u32, u32, u32, u32);
9145ccc921aSJoe Perches void ixgbe_do_reset(struct net_device *netdev);
9151210982bSDon Skidmore #ifdef CONFIG_IXGBE_HWMON
9165ccc921aSJoe Perches void ixgbe_sysfs_exit(struct ixgbe_adapter *adapter);
9175ccc921aSJoe Perches int ixgbe_sysfs_init(struct ixgbe_adapter *adapter);
9181210982bSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */
919dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE
9205ccc921aSJoe Perches void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter);
9215ccc921aSJoe Perches int ixgbe_fso(struct ixgbe_ring *tx_ring, struct ixgbe_tx_buffer *first,
922244e27adSAlexander Duyck 	      u8 *hdr_len);
9235ccc921aSJoe Perches int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter,
9245ccc921aSJoe Perches 		   union ixgbe_adv_rx_desc *rx_desc, struct sk_buff *skb);
9255ccc921aSJoe Perches int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid,
926dee1ad47SJeff Kirsher 		       struct scatterlist *sgl, unsigned int sgc);
9275ccc921aSJoe Perches int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid,
928dee1ad47SJeff Kirsher 			  struct scatterlist *sgl, unsigned int sgc);
9295ccc921aSJoe Perches int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid);
9305ccc921aSJoe Perches int ixgbe_setup_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
9315ccc921aSJoe Perches void ixgbe_free_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
9325ccc921aSJoe Perches int ixgbe_fcoe_enable(struct net_device *netdev);
9335ccc921aSJoe Perches int ixgbe_fcoe_disable(struct net_device *netdev);
934dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCB
9355ccc921aSJoe Perches u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter);
9365ccc921aSJoe Perches u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up);
937dee1ad47SJeff Kirsher #endif /* CONFIG_IXGBE_DCB */
9385ccc921aSJoe Perches int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type);
9395ccc921aSJoe Perches int ixgbe_fcoe_get_hbainfo(struct net_device *netdev,
940ea81875aSNeerav Parikh 			   struct netdev_fcoe_hbainfo *info);
9415ccc921aSJoe Perches u8 ixgbe_fcoe_get_tc(struct ixgbe_adapter *adapter);
942dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */
94300949167SCatherine Sullivan #ifdef CONFIG_DEBUG_FS
9445ccc921aSJoe Perches void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter);
9455ccc921aSJoe Perches void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter);
9465ccc921aSJoe Perches void ixgbe_dbg_init(void);
9475ccc921aSJoe Perches void ixgbe_dbg_exit(void);
94833243fb0SJoe Perches #else
94933243fb0SJoe Perches static inline void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter) {}
95033243fb0SJoe Perches static inline void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter) {}
95133243fb0SJoe Perches static inline void ixgbe_dbg_init(void) {}
95233243fb0SJoe Perches static inline void ixgbe_dbg_exit(void) {}
95300949167SCatherine Sullivan #endif /* CONFIG_DEBUG_FS */
954b2d96e0aSAlexander Duyck static inline struct netdev_queue *txring_txq(const struct ixgbe_ring *ring)
955b2d96e0aSAlexander Duyck {
956b2d96e0aSAlexander Duyck 	return netdev_get_tx_queue(ring->netdev, ring->queue_index);
957b2d96e0aSAlexander Duyck }
958b2d96e0aSAlexander Duyck 
9595ccc921aSJoe Perches void ixgbe_ptp_init(struct ixgbe_adapter *adapter);
9609966d1eeSJacob Keller void ixgbe_ptp_suspend(struct ixgbe_adapter *adapter);
9615ccc921aSJoe Perches void ixgbe_ptp_stop(struct ixgbe_adapter *adapter);
9625ccc921aSJoe Perches void ixgbe_ptp_overflow_check(struct ixgbe_adapter *adapter);
9635ccc921aSJoe Perches void ixgbe_ptp_rx_hang(struct ixgbe_adapter *adapter);
964eda183c2SJakub Kicinski void ixgbe_ptp_rx_hwtstamp(struct ixgbe_adapter *adapter, struct sk_buff *skb);
96593501d48SJacob Keller int ixgbe_ptp_set_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr);
96693501d48SJacob Keller int ixgbe_ptp_get_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr);
9675ccc921aSJoe Perches void ixgbe_ptp_start_cyclecounter(struct ixgbe_adapter *adapter);
9685ccc921aSJoe Perches void ixgbe_ptp_reset(struct ixgbe_adapter *adapter);
9695ccc921aSJoe Perches void ixgbe_ptp_check_pps_event(struct ixgbe_adapter *adapter, u32 eicr);
970da36b647SGreg Rose #ifdef CONFIG_PCI_IOV
971da36b647SGreg Rose void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter);
972da36b647SGreg Rose #endif
9733a6a4edaSJacob Keller 
9742a47fa45SJohn Fastabend netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
9752a47fa45SJohn Fastabend 				  struct ixgbe_adapter *adapter,
9762a47fa45SJohn Fastabend 				  struct ixgbe_ring *tx_ring);
9777f276efbSVlad Zolotarov u32 ixgbe_rss_indir_tbl_entries(struct ixgbe_adapter *adapter);
9781c7cf078STom Barbette void ixgbe_store_reta(struct ixgbe_adapter *adapter);
979dee1ad47SJeff Kirsher #endif /* _IXGBE_H_ */
980