xref: /openbmc/linux/drivers/net/ethernet/intel/ixgbe/ixgbe.h (revision 48e01e001da31d5a40e31ed5f8cea83a18823cc1)
1ae06c70bSJeff Kirsher /* SPDX-License-Identifier: GPL-2.0 */
251dce24bSJeff Kirsher /* Copyright(c) 1999 - 2018 Intel Corporation. */
3dee1ad47SJeff Kirsher 
4dee1ad47SJeff Kirsher #ifndef _IXGBE_H_
5dee1ad47SJeff Kirsher #define _IXGBE_H_
6dee1ad47SJeff Kirsher 
7dee1ad47SJeff Kirsher #include <linux/bitops.h>
8dee1ad47SJeff Kirsher #include <linux/types.h>
9dee1ad47SJeff Kirsher #include <linux/pci.h>
10dee1ad47SJeff Kirsher #include <linux/netdevice.h>
11dee1ad47SJeff Kirsher #include <linux/cpumask.h>
12dee1ad47SJeff Kirsher #include <linux/aer.h>
13dee1ad47SJeff Kirsher #include <linux/if_vlan.h>
146cb562d6SJacob Keller #include <linux/jiffies.h>
15dee1ad47SJeff Kirsher 
1674d23cc7SRichard Cochran #include <linux/timecounter.h>
173a6a4edaSJacob Keller #include <linux/net_tstamp.h>
183a6a4edaSJacob Keller #include <linux/ptp_clock_kernel.h>
193a6a4edaSJacob Keller 
20dee1ad47SJeff Kirsher #include "ixgbe_type.h"
21dee1ad47SJeff Kirsher #include "ixgbe_common.h"
22dee1ad47SJeff Kirsher #include "ixgbe_dcb.h"
23ee58c114SJavier Martinez Canillas #if IS_ENABLED(CONFIG_FCOE)
24dee1ad47SJeff Kirsher #define IXGBE_FCOE
25dee1ad47SJeff Kirsher #include "ixgbe_fcoe.h"
26ee58c114SJavier Martinez Canillas #endif /* IS_ENABLED(CONFIG_FCOE) */
27dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCA
28dee1ad47SJeff Kirsher #include <linux/dca.h>
29dee1ad47SJeff Kirsher #endif
308bbbc5e9SShannon Nelson #include "ixgbe_ipsec.h"
31dee1ad47SJeff Kirsher 
3299ffc5adSJesper Dangaard Brouer #include <net/xdp.h>
335a85e737SEliezer Tamir 
34dee1ad47SJeff Kirsher /* common prefix used by pr_<> macros */
35dee1ad47SJeff Kirsher #undef pr_fmt
36dee1ad47SJeff Kirsher #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
37dee1ad47SJeff Kirsher 
38dee1ad47SJeff Kirsher /* TX/RX descriptor defines */
39dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_TXD		    512
4059224555SAlexander Duyck #define IXGBE_DEFAULT_TX_WORK		    256
41dee1ad47SJeff Kirsher #define IXGBE_MAX_TXD			   4096
42dee1ad47SJeff Kirsher #define IXGBE_MIN_TXD			     64
43dee1ad47SJeff Kirsher 
44fb44519dSAnton Blanchard #if (PAGE_SIZE < 8192)
45dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_RXD		    512
46fb44519dSAnton Blanchard #else
47fb44519dSAnton Blanchard #define IXGBE_DEFAULT_RXD		    128
48fb44519dSAnton Blanchard #endif
49dee1ad47SJeff Kirsher #define IXGBE_MAX_RXD			   4096
50dee1ad47SJeff Kirsher #define IXGBE_MIN_RXD			     64
51dee1ad47SJeff Kirsher 
525b7f000fSDon Skidmore #define IXGBE_ETH_P_LLDP		 0x88CC
535b7f000fSDon Skidmore 
54dee1ad47SJeff Kirsher /* flow control */
55dee1ad47SJeff Kirsher #define IXGBE_MIN_FCRTL			   0x40
56dee1ad47SJeff Kirsher #define IXGBE_MAX_FCRTL			0x7FF80
57dee1ad47SJeff Kirsher #define IXGBE_MIN_FCRTH			  0x600
58dee1ad47SJeff Kirsher #define IXGBE_MAX_FCRTH			0x7FFF0
59dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_FCPAUSE		 0xFFFF
60dee1ad47SJeff Kirsher #define IXGBE_MIN_FCPAUSE		      0
61dee1ad47SJeff Kirsher #define IXGBE_MAX_FCPAUSE		 0xFFFF
62dee1ad47SJeff Kirsher 
63dee1ad47SJeff Kirsher /* Supported Rx Buffer Sizes */
64252562c2SAlexander Duyck #define IXGBE_RXBUFFER_256    256  /* Used for skb receive header */
65541ea69aSAlexander Duyck #define IXGBE_RXBUFFER_1536  1536
6609816fbeSAlexander Duyck #define IXGBE_RXBUFFER_2K    2048
6709816fbeSAlexander Duyck #define IXGBE_RXBUFFER_3K    3072
6809816fbeSAlexander Duyck #define IXGBE_RXBUFFER_4K    4096
69dee1ad47SJeff Kirsher #define IXGBE_MAX_RXBUFFER  16384  /* largest size for a single descriptor */
70dee1ad47SJeff Kirsher 
71541ea69aSAlexander Duyck /* Attempt to maximize the headroom available for incoming frames.  We
72541ea69aSAlexander Duyck  * use a 2K buffer for receives and need 1536/1534 to store the data for
73541ea69aSAlexander Duyck  * the frame.  This leaves us with 512 bytes of room.  From that we need
74541ea69aSAlexander Duyck  * to deduct the space needed for the shared info and the padding needed
75541ea69aSAlexander Duyck  * to IP align the frame.
76541ea69aSAlexander Duyck  *
77541ea69aSAlexander Duyck  * Note: For cache line sizes 256 or larger this value is going to end
78541ea69aSAlexander Duyck  *	 up negative.  In these cases we should fall back to the 3K
79541ea69aSAlexander Duyck  *	 buffers.
80541ea69aSAlexander Duyck  */
812de6aa3aSAlexander Duyck #if (PAGE_SIZE < 8192)
82541ea69aSAlexander Duyck #define IXGBE_MAX_2K_FRAME_BUILD_SKB (IXGBE_RXBUFFER_1536 - NET_IP_ALIGN)
83541ea69aSAlexander Duyck #define IXGBE_2K_TOO_SMALL_WITH_PADDING \
84541ea69aSAlexander Duyck ((NET_SKB_PAD + IXGBE_RXBUFFER_1536) > SKB_WITH_OVERHEAD(IXGBE_RXBUFFER_2K))
85541ea69aSAlexander Duyck 
86541ea69aSAlexander Duyck static inline int ixgbe_compute_pad(int rx_buf_len)
87541ea69aSAlexander Duyck {
88541ea69aSAlexander Duyck 	int page_size, pad_size;
89541ea69aSAlexander Duyck 
90541ea69aSAlexander Duyck 	page_size = ALIGN(rx_buf_len, PAGE_SIZE / 2);
91541ea69aSAlexander Duyck 	pad_size = SKB_WITH_OVERHEAD(page_size) - rx_buf_len;
92541ea69aSAlexander Duyck 
93541ea69aSAlexander Duyck 	return pad_size;
94541ea69aSAlexander Duyck }
95541ea69aSAlexander Duyck 
96541ea69aSAlexander Duyck static inline int ixgbe_skb_pad(void)
97541ea69aSAlexander Duyck {
98541ea69aSAlexander Duyck 	int rx_buf_len;
99541ea69aSAlexander Duyck 
100541ea69aSAlexander Duyck 	/* If a 2K buffer cannot handle a standard Ethernet frame then
101541ea69aSAlexander Duyck 	 * optimize padding for a 3K buffer instead of a 1.5K buffer.
102541ea69aSAlexander Duyck 	 *
103541ea69aSAlexander Duyck 	 * For a 3K buffer we need to add enough padding to allow for
104541ea69aSAlexander Duyck 	 * tailroom due to NET_IP_ALIGN possibly shifting us out of
105541ea69aSAlexander Duyck 	 * cache-line alignment.
106541ea69aSAlexander Duyck 	 */
107541ea69aSAlexander Duyck 	if (IXGBE_2K_TOO_SMALL_WITH_PADDING)
108541ea69aSAlexander Duyck 		rx_buf_len = IXGBE_RXBUFFER_3K + SKB_DATA_ALIGN(NET_IP_ALIGN);
109541ea69aSAlexander Duyck 	else
110541ea69aSAlexander Duyck 		rx_buf_len = IXGBE_RXBUFFER_1536;
111541ea69aSAlexander Duyck 
112541ea69aSAlexander Duyck 	/* if needed make room for NET_IP_ALIGN */
113541ea69aSAlexander Duyck 	rx_buf_len -= NET_IP_ALIGN;
114541ea69aSAlexander Duyck 
115541ea69aSAlexander Duyck 	return ixgbe_compute_pad(rx_buf_len);
116541ea69aSAlexander Duyck }
117541ea69aSAlexander Duyck 
118541ea69aSAlexander Duyck #define IXGBE_SKB_PAD	ixgbe_skb_pad()
1192de6aa3aSAlexander Duyck #else
120541ea69aSAlexander Duyck #define IXGBE_SKB_PAD	(NET_SKB_PAD + NET_IP_ALIGN)
1212de6aa3aSAlexander Duyck #endif
1222de6aa3aSAlexander Duyck 
123dee1ad47SJeff Kirsher /*
124252562c2SAlexander Duyck  * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we
125252562c2SAlexander Duyck  * reserve 64 more, and skb_shared_info adds an additional 320 bytes more,
126252562c2SAlexander Duyck  * this adds up to 448 bytes of extra data.
127252562c2SAlexander Duyck  *
128252562c2SAlexander Duyck  * Since netdev_alloc_skb now allocates a page fragment we can use a value
129252562c2SAlexander Duyck  * of 256 and the resultant skb will have a truesize of 960 or less.
130dee1ad47SJeff Kirsher  */
131252562c2SAlexander Duyck #define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_256
132dee1ad47SJeff Kirsher 
133dee1ad47SJeff Kirsher /* How many Rx Buffers do we bundle into one write to the hardware ? */
134dee1ad47SJeff Kirsher #define IXGBE_RX_BUFFER_WRITE	16	/* Must be power of 2 */
135dee1ad47SJeff Kirsher 
136f3213d93SAlexander Duyck #define IXGBE_RX_DMA_ATTR \
137f3213d93SAlexander Duyck 	(DMA_ATTR_SKIP_CPU_SYNC | DMA_ATTR_WEAK_ORDERING)
138f3213d93SAlexander Duyck 
139472148c3SAlexander Duyck enum ixgbe_tx_flags {
140472148c3SAlexander Duyck 	/* cmd_type flags */
141472148c3SAlexander Duyck 	IXGBE_TX_FLAGS_HW_VLAN	= 0x01,
142472148c3SAlexander Duyck 	IXGBE_TX_FLAGS_TSO	= 0x02,
143472148c3SAlexander Duyck 	IXGBE_TX_FLAGS_TSTAMP	= 0x04,
144472148c3SAlexander Duyck 
145472148c3SAlexander Duyck 	/* olinfo flags */
146472148c3SAlexander Duyck 	IXGBE_TX_FLAGS_CC	= 0x08,
147472148c3SAlexander Duyck 	IXGBE_TX_FLAGS_IPV4	= 0x10,
148472148c3SAlexander Duyck 	IXGBE_TX_FLAGS_CSUM	= 0x20,
14959259470SShannon Nelson 	IXGBE_TX_FLAGS_IPSEC	= 0x40,
150472148c3SAlexander Duyck 
151472148c3SAlexander Duyck 	/* software defined flags */
15259259470SShannon Nelson 	IXGBE_TX_FLAGS_SW_VLAN	= 0x80,
15359259470SShannon Nelson 	IXGBE_TX_FLAGS_FCOE	= 0x100,
154472148c3SAlexander Duyck };
155472148c3SAlexander Duyck 
156472148c3SAlexander Duyck /* VLAN info */
157dee1ad47SJeff Kirsher #define IXGBE_TX_FLAGS_VLAN_MASK	0xffff0000
15866f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_VLAN_PRIO_MASK	0xe0000000
15966f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT  29
160dee1ad47SJeff Kirsher #define IXGBE_TX_FLAGS_VLAN_SHIFT	16
161dee1ad47SJeff Kirsher 
162dee1ad47SJeff Kirsher #define IXGBE_MAX_VF_MC_ENTRIES         30
163dee1ad47SJeff Kirsher #define IXGBE_MAX_VF_FUNCTIONS          64
164dee1ad47SJeff Kirsher #define IXGBE_MAX_VFTA_ENTRIES          128
165dee1ad47SJeff Kirsher #define MAX_EMULATION_MAC_ADDRS         16
166dee1ad47SJeff Kirsher #define IXGBE_MAX_PF_MACVLANS           15
1671d9c0bfdSAlexander Duyck #define VMDQ_P(p)   ((p) + adapter->ring_feature[RING_F_VMDQ].offset)
16883c61fa9SGreg Rose #define IXGBE_82599_VF_DEVICE_ID        0x10ED
16983c61fa9SGreg Rose #define IXGBE_X540_VF_DEVICE_ID         0x1515
170dee1ad47SJeff Kirsher 
171dee1ad47SJeff Kirsher struct vf_data_storage {
172988d1307SMark Rustad 	struct pci_dev *vfdev;
173dee1ad47SJeff Kirsher 	unsigned char vf_mac_addresses[ETH_ALEN];
174dee1ad47SJeff Kirsher 	u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES];
175dee1ad47SJeff Kirsher 	u16 num_vf_mc_hashes;
176dee1ad47SJeff Kirsher 	bool clear_to_send;
177dee1ad47SJeff Kirsher 	bool pf_set_mac;
178dee1ad47SJeff Kirsher 	u16 pf_vlan; /* When set, guest VLAN config not allowed. */
179dee1ad47SJeff Kirsher 	u16 pf_qos;
180dee1ad47SJeff Kirsher 	u16 tx_rate;
181de4c7f65SGreg Rose 	u8 spoofchk_enabled;
182e65ce0d3SVlad Zolotarov 	bool rss_query_enabled;
18354011e4dSHiroshi Shimamoto 	u8 trusted;
1848443c1a4SHiroshi Shimamoto 	int xcast_mode;
185374c65d6SAlexander Duyck 	unsigned int vf_api;
186dee1ad47SJeff Kirsher };
187dee1ad47SJeff Kirsher 
1888443c1a4SHiroshi Shimamoto enum ixgbevf_xcast_modes {
1898443c1a4SHiroshi Shimamoto 	IXGBEVF_XCAST_MODE_NONE = 0,
1908443c1a4SHiroshi Shimamoto 	IXGBEVF_XCAST_MODE_MULTI,
1918443c1a4SHiroshi Shimamoto 	IXGBEVF_XCAST_MODE_ALLMULTI,
19207eea570SDon Skidmore 	IXGBEVF_XCAST_MODE_PROMISC,
1938443c1a4SHiroshi Shimamoto };
1948443c1a4SHiroshi Shimamoto 
195dee1ad47SJeff Kirsher struct vf_macvlans {
196dee1ad47SJeff Kirsher 	struct list_head l;
197dee1ad47SJeff Kirsher 	int vf;
198dee1ad47SJeff Kirsher 	bool free;
199dee1ad47SJeff Kirsher 	bool is_macvlan;
200dee1ad47SJeff Kirsher 	u8 vf_macvlan[ETH_ALEN];
201dee1ad47SJeff Kirsher };
202dee1ad47SJeff Kirsher 
203dee1ad47SJeff Kirsher #define IXGBE_MAX_TXD_PWR	14
204b4f47a48SJacob Keller #define IXGBE_MAX_DATA_PER_TXD	(1u << IXGBE_MAX_TXD_PWR)
205dee1ad47SJeff Kirsher 
206dee1ad47SJeff Kirsher /* Tx Descriptors needed, worst case */
207dee1ad47SJeff Kirsher #define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD)
208990a3158SAlexander Duyck #define DESC_NEEDED (MAX_SKB_FRAGS + 4)
209dee1ad47SJeff Kirsher 
210dee1ad47SJeff Kirsher /* wrapper around a pointer to a socket buffer,
211dee1ad47SJeff Kirsher  * so a DMA handle can be stored along with the buffer */
212dee1ad47SJeff Kirsher struct ixgbe_tx_buffer {
213d3d00239SAlexander Duyck 	union ixgbe_adv_tx_desc *next_to_watch;
214dee1ad47SJeff Kirsher 	unsigned long time_stamp;
21533fdc82fSJohn Fastabend 	union {
216d3d00239SAlexander Duyck 		struct sk_buff *skb;
21703993094SJesper Dangaard Brouer 		struct xdp_frame *xdpf;
21833fdc82fSJohn Fastabend 	};
219fd0db0edSAlexander Duyck 	unsigned int bytecount;
220fd0db0edSAlexander Duyck 	unsigned short gso_segs;
221244e27adSAlexander Duyck 	__be16 protocol;
222729739b7SAlexander Duyck 	DEFINE_DMA_UNMAP_ADDR(dma);
223729739b7SAlexander Duyck 	DEFINE_DMA_UNMAP_LEN(len);
224fd0db0edSAlexander Duyck 	u32 tx_flags;
225dee1ad47SJeff Kirsher };
226dee1ad47SJeff Kirsher 
227dee1ad47SJeff Kirsher struct ixgbe_rx_buffer {
228dee1ad47SJeff Kirsher 	struct sk_buff *skb;
229dee1ad47SJeff Kirsher 	dma_addr_t dma;
230d0bcacd0SBjörn Töpel 	union {
231d0bcacd0SBjörn Töpel 		struct {
232dee1ad47SJeff Kirsher 			struct page *page;
2331b56cf49SAlexander Duyck 			__u32 page_offset;
2341b56cf49SAlexander Duyck 			__u16 pagecnt_bias;
235dee1ad47SJeff Kirsher 		};
236d0bcacd0SBjörn Töpel 		struct {
237d0bcacd0SBjörn Töpel 			void *addr;
238d0bcacd0SBjörn Töpel 			u64 handle;
239d0bcacd0SBjörn Töpel 		};
240d0bcacd0SBjörn Töpel 	};
241d0bcacd0SBjörn Töpel };
242dee1ad47SJeff Kirsher 
243dee1ad47SJeff Kirsher struct ixgbe_queue_stats {
244dee1ad47SJeff Kirsher 	u64 packets;
245dee1ad47SJeff Kirsher 	u64 bytes;
246dee1ad47SJeff Kirsher };
247dee1ad47SJeff Kirsher 
248dee1ad47SJeff Kirsher struct ixgbe_tx_queue_stats {
249dee1ad47SJeff Kirsher 	u64 restart_queue;
250dee1ad47SJeff Kirsher 	u64 tx_busy;
251dee1ad47SJeff Kirsher 	u64 tx_done_old;
252dee1ad47SJeff Kirsher };
253dee1ad47SJeff Kirsher 
254dee1ad47SJeff Kirsher struct ixgbe_rx_queue_stats {
255dee1ad47SJeff Kirsher 	u64 rsc_count;
256dee1ad47SJeff Kirsher 	u64 rsc_flush;
257dee1ad47SJeff Kirsher 	u64 non_eop_descs;
25886e23494SJesper Dangaard Brouer 	u64 alloc_rx_page;
259dee1ad47SJeff Kirsher 	u64 alloc_rx_page_failed;
260dee1ad47SJeff Kirsher 	u64 alloc_rx_buff_failed;
2618a0da21bSAlexander Duyck 	u64 csum_err;
262dee1ad47SJeff Kirsher };
263dee1ad47SJeff Kirsher 
264a9763f3cSMark Rustad #define IXGBE_TS_HDR_LEN 8
265a9763f3cSMark Rustad 
266f800326dSAlexander Duyck enum ixgbe_ring_state_t {
2674f4542bfSAlexander Duyck 	__IXGBE_RX_3K_BUFFER,
2682de6aa3aSAlexander Duyck 	__IXGBE_RX_BUILD_SKB_ENABLED,
2694f4542bfSAlexander Duyck 	__IXGBE_RX_RSC_ENABLED,
2704f4542bfSAlexander Duyck 	__IXGBE_RX_CSUM_UDP_ZERO_ERR,
2714f4542bfSAlexander Duyck 	__IXGBE_RX_FCOE,
272dee1ad47SJeff Kirsher 	__IXGBE_TX_FDIR_INIT_DONE,
273fd786b7bSAlexander Duyck 	__IXGBE_TX_XPS_INIT_DONE,
274dee1ad47SJeff Kirsher 	__IXGBE_TX_DETECT_HANG,
275dee1ad47SJeff Kirsher 	__IXGBE_HANG_CHECK_ARMED,
27633fdc82fSJohn Fastabend 	__IXGBE_TX_XDP_RING,
277024aa580SBjörn Töpel 	__IXGBE_TX_DISABLED,
278dee1ad47SJeff Kirsher };
279dee1ad47SJeff Kirsher 
2802de6aa3aSAlexander Duyck #define ring_uses_build_skb(ring) \
2812de6aa3aSAlexander Duyck 	test_bit(__IXGBE_RX_BUILD_SKB_ENABLED, &(ring)->state)
2822de6aa3aSAlexander Duyck 
2832a47fa45SJohn Fastabend struct ixgbe_fwd_adapter {
2842a47fa45SJohn Fastabend 	unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
2852a47fa45SJohn Fastabend 	struct net_device *netdev;
2862a47fa45SJohn Fastabend 	unsigned int tx_base_queue;
2872a47fa45SJohn Fastabend 	unsigned int rx_base_queue;
2882a47fa45SJohn Fastabend 	int pool;
2892a47fa45SJohn Fastabend };
2902a47fa45SJohn Fastabend 
291dee1ad47SJeff Kirsher #define check_for_tx_hang(ring) \
292dee1ad47SJeff Kirsher 	test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
293dee1ad47SJeff Kirsher #define set_check_for_tx_hang(ring) \
294dee1ad47SJeff Kirsher 	set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
295dee1ad47SJeff Kirsher #define clear_check_for_tx_hang(ring) \
296dee1ad47SJeff Kirsher 	clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
297dee1ad47SJeff Kirsher #define ring_is_rsc_enabled(ring) \
298dee1ad47SJeff Kirsher 	test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
299dee1ad47SJeff Kirsher #define set_ring_rsc_enabled(ring) \
300dee1ad47SJeff Kirsher 	set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
301dee1ad47SJeff Kirsher #define clear_ring_rsc_enabled(ring) \
302dee1ad47SJeff Kirsher 	clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
30333fdc82fSJohn Fastabend #define ring_is_xdp(ring) \
30433fdc82fSJohn Fastabend 	test_bit(__IXGBE_TX_XDP_RING, &(ring)->state)
30533fdc82fSJohn Fastabend #define set_ring_xdp(ring) \
30633fdc82fSJohn Fastabend 	set_bit(__IXGBE_TX_XDP_RING, &(ring)->state)
30733fdc82fSJohn Fastabend #define clear_ring_xdp(ring) \
30833fdc82fSJohn Fastabend 	clear_bit(__IXGBE_TX_XDP_RING, &(ring)->state)
309dee1ad47SJeff Kirsher struct ixgbe_ring {
310efe3d3c8SAlexander Duyck 	struct ixgbe_ring *next;	/* pointer to next ring in q_vector */
311d3ee4294SAlexander Duyck 	struct ixgbe_q_vector *q_vector; /* backpointer to host q_vector */
312dee1ad47SJeff Kirsher 	struct net_device *netdev;	/* netdev ring belongs to */
31392470808SJohn Fastabend 	struct bpf_prog *xdp_prog;
314d3ee4294SAlexander Duyck 	struct device *dev;		/* device for DMA mapping */
315d3ee4294SAlexander Duyck 	void *desc;			/* descriptor ring memory */
316dee1ad47SJeff Kirsher 	union {
317dee1ad47SJeff Kirsher 		struct ixgbe_tx_buffer *tx_buffer_info;
318dee1ad47SJeff Kirsher 		struct ixgbe_rx_buffer *rx_buffer_info;
319dee1ad47SJeff Kirsher 	};
320dee1ad47SJeff Kirsher 	unsigned long state;
321dee1ad47SJeff Kirsher 	u8 __iomem *tail;
322d3ee4294SAlexander Duyck 	dma_addr_t dma;			/* phys. address of descriptor ring */
323d3ee4294SAlexander Duyck 	unsigned int size;		/* length in bytes */
324dee1ad47SJeff Kirsher 
325dee1ad47SJeff Kirsher 	u16 count;			/* amount of descriptors */
326dee1ad47SJeff Kirsher 
327dee1ad47SJeff Kirsher 	u8 queue_index; /* needed for multiqueue queue management */
328dee1ad47SJeff Kirsher 	u8 reg_idx;			/* holds the special value that gets
329dee1ad47SJeff Kirsher 					 * the hardware register offset
330dee1ad47SJeff Kirsher 					 * associated with this ring, which is
331dee1ad47SJeff Kirsher 					 * different for DCB and RSS modes
332dee1ad47SJeff Kirsher 					 */
333d3ee4294SAlexander Duyck 	u16 next_to_use;
334d3ee4294SAlexander Duyck 	u16 next_to_clean;
335d3ee4294SAlexander Duyck 
336a9763f3cSMark Rustad 	unsigned long last_rx_timestamp;
337a9763f3cSMark Rustad 
338f800326dSAlexander Duyck 	union {
339d3ee4294SAlexander Duyck 		u16 next_to_alloc;
340f800326dSAlexander Duyck 		struct {
341dee1ad47SJeff Kirsher 			u8 atr_sample_rate;
342dee1ad47SJeff Kirsher 			u8 atr_count;
343f800326dSAlexander Duyck 		};
344f800326dSAlexander Duyck 	};
345dee1ad47SJeff Kirsher 
346dee1ad47SJeff Kirsher 	u8 dcb_tc;
347dee1ad47SJeff Kirsher 	struct ixgbe_queue_stats stats;
348dee1ad47SJeff Kirsher 	struct u64_stats_sync syncp;
349dee1ad47SJeff Kirsher 	union {
350dee1ad47SJeff Kirsher 		struct ixgbe_tx_queue_stats tx_stats;
351dee1ad47SJeff Kirsher 		struct ixgbe_rx_queue_stats rx_stats;
352dee1ad47SJeff Kirsher 	};
35399ffc5adSJesper Dangaard Brouer 	struct xdp_rxq_info xdp_rxq;
354d0bcacd0SBjörn Töpel 	struct xdp_umem *xsk_umem;
355d0bcacd0SBjörn Töpel 	struct zero_copy_allocator zca; /* ZC allocator anchor */
356d0bcacd0SBjörn Töpel 	u16 ring_idx;		/* {rx,tx,xdp}_ring back reference idx */
357d0bcacd0SBjörn Töpel 	u16 rx_buf_len;
358dee1ad47SJeff Kirsher } ____cacheline_internodealigned_in_smp;
359dee1ad47SJeff Kirsher 
360dee1ad47SJeff Kirsher enum ixgbe_ring_f_enum {
361dee1ad47SJeff Kirsher 	RING_F_NONE = 0,
362dee1ad47SJeff Kirsher 	RING_F_VMDQ,  /* SR-IOV uses the same ring feature */
363dee1ad47SJeff Kirsher 	RING_F_RSS,
364dee1ad47SJeff Kirsher 	RING_F_FDIR,
365dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE
366dee1ad47SJeff Kirsher 	RING_F_FCOE,
367dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */
368dee1ad47SJeff Kirsher 
369dee1ad47SJeff Kirsher 	RING_F_ARRAY_SIZE      /* must be last in enum set */
370dee1ad47SJeff Kirsher };
371dee1ad47SJeff Kirsher 
372dee1ad47SJeff Kirsher #define IXGBE_MAX_RSS_INDICES		16
373e9ee3238SEmil Tantilov #define IXGBE_MAX_RSS_INDICES_X550	63
374dee1ad47SJeff Kirsher #define IXGBE_MAX_VMDQ_INDICES		64
375d3cb9869SAlexander Duyck #define IXGBE_MAX_FDIR_INDICES		63	/* based on q_vector limit */
376dee1ad47SJeff Kirsher #define IXGBE_MAX_FCOE_INDICES		8
377d3cb9869SAlexander Duyck #define MAX_RX_QUEUES			(IXGBE_MAX_FDIR_INDICES + 1)
378d3cb9869SAlexander Duyck #define MAX_TX_QUEUES			(IXGBE_MAX_FDIR_INDICES + 1)
37933fdc82fSJohn Fastabend #define MAX_XDP_QUEUES			(IXGBE_MAX_FDIR_INDICES + 1)
3802a47fa45SJohn Fastabend #define IXGBE_MAX_L2A_QUEUES		4
3812a47fa45SJohn Fastabend #define IXGBE_BAD_L2A_QUEUE		3
3824e039c16SAlexander Duyck #define IXGBE_MAX_MACVLANS		63
3832a47fa45SJohn Fastabend 
384dee1ad47SJeff Kirsher struct ixgbe_ring_feature {
385c087663eSAlexander Duyck 	u16 limit;	/* upper limit on feature indices */
386c087663eSAlexander Duyck 	u16 indices;	/* current value of indices */
387e4b317e9SAlexander Duyck 	u16 mask;	/* Mask used for feature to ring mapping */
388e4b317e9SAlexander Duyck 	u16 offset;	/* offset to start of feature */
389dee1ad47SJeff Kirsher } ____cacheline_internodealigned_in_smp;
390dee1ad47SJeff Kirsher 
39173079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_8Q_MASK 0x78
39273079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_4Q_MASK 0x7C
39373079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_2Q_MASK 0x7E
39473079ea0SAlexander Duyck 
395f800326dSAlexander Duyck /*
396f800326dSAlexander Duyck  * FCoE requires that all Rx buffers be over 2200 bytes in length.  Since
397f800326dSAlexander Duyck  * this is twice the size of a half page we need to double the page order
398f800326dSAlexander Duyck  * for FCoE enabled Rx queues.
399f800326dSAlexander Duyck  */
40009816fbeSAlexander Duyck static inline unsigned int ixgbe_rx_bufsz(struct ixgbe_ring *ring)
40109816fbeSAlexander Duyck {
4024f4542bfSAlexander Duyck 	if (test_bit(__IXGBE_RX_3K_BUFFER, &ring->state))
4034f4542bfSAlexander Duyck 		return IXGBE_RXBUFFER_3K;
4042de6aa3aSAlexander Duyck #if (PAGE_SIZE < 8192)
4052de6aa3aSAlexander Duyck 	if (ring_uses_build_skb(ring))
406541ea69aSAlexander Duyck 		return IXGBE_MAX_2K_FRAME_BUILD_SKB;
4072de6aa3aSAlexander Duyck #endif
40809816fbeSAlexander Duyck 	return IXGBE_RXBUFFER_2K;
40909816fbeSAlexander Duyck }
41009816fbeSAlexander Duyck 
411f800326dSAlexander Duyck static inline unsigned int ixgbe_rx_pg_order(struct ixgbe_ring *ring)
412f800326dSAlexander Duyck {
4134f4542bfSAlexander Duyck #if (PAGE_SIZE < 8192)
4144f4542bfSAlexander Duyck 	if (test_bit(__IXGBE_RX_3K_BUFFER, &ring->state))
4154f4542bfSAlexander Duyck 		return 1;
416f800326dSAlexander Duyck #endif
41709816fbeSAlexander Duyck 	return 0;
41809816fbeSAlexander Duyck }
419f800326dSAlexander Duyck #define ixgbe_rx_pg_size(_ring) (PAGE_SIZE << ixgbe_rx_pg_order(_ring))
420f800326dSAlexander Duyck 
421b4ded832SAlexander Duyck #define IXGBE_ITR_ADAPTIVE_MIN_INC	2
422b4ded832SAlexander Duyck #define IXGBE_ITR_ADAPTIVE_MIN_USECS	10
423b4ded832SAlexander Duyck #define IXGBE_ITR_ADAPTIVE_MAX_USECS	126
424b4ded832SAlexander Duyck #define IXGBE_ITR_ADAPTIVE_LATENCY	0x80
425b4ded832SAlexander Duyck #define IXGBE_ITR_ADAPTIVE_BULK		0x00
426b4ded832SAlexander Duyck 
427dee1ad47SJeff Kirsher struct ixgbe_ring_container {
428efe3d3c8SAlexander Duyck 	struct ixgbe_ring *ring;	/* pointer to linked list of rings */
429b4ded832SAlexander Duyck 	unsigned long next_update;	/* jiffies value of last update */
430dee1ad47SJeff Kirsher 	unsigned int total_bytes;	/* total bytes processed this int */
431dee1ad47SJeff Kirsher 	unsigned int total_packets;	/* total packets processed this int */
432dee1ad47SJeff Kirsher 	u16 work_limit;			/* total work allowed per interrupt */
433dee1ad47SJeff Kirsher 	u8 count;			/* total number of rings in vector */
434dee1ad47SJeff Kirsher 	u8 itr;				/* current ITR setting for ring */
435dee1ad47SJeff Kirsher };
436dee1ad47SJeff Kirsher 
437a557928eSAlexander Duyck /* iterator for handling rings in ring container */
438a557928eSAlexander Duyck #define ixgbe_for_each_ring(pos, head) \
439a557928eSAlexander Duyck 	for (pos = (head).ring; pos != NULL; pos = pos->next)
440a557928eSAlexander Duyck 
441dee1ad47SJeff Kirsher #define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \
442dee1ad47SJeff Kirsher 			      ? 8 : 1)
443dee1ad47SJeff Kirsher #define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS
444dee1ad47SJeff Kirsher 
44549c7ffbeSAlexander Duyck /* MAX_Q_VECTORS of these are allocated,
446dee1ad47SJeff Kirsher  * but we only use one per queue-specific vector.
447dee1ad47SJeff Kirsher  */
448dee1ad47SJeff Kirsher struct ixgbe_q_vector {
449dee1ad47SJeff Kirsher 	struct ixgbe_adapter *adapter;
450dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCA
451dee1ad47SJeff Kirsher 	int cpu;	    /* CPU for DCA */
452dee1ad47SJeff Kirsher #endif
453d5bf4f67SEmil Tantilov 	u16 v_idx;		/* index of q_vector within array, also used for
454d5bf4f67SEmil Tantilov 				 * finding the bit in EICR and friends that
455d5bf4f67SEmil Tantilov 				 * represents the vector for this ring */
456d5bf4f67SEmil Tantilov 	u16 itr;		/* Interrupt throttle rate written to EITR */
457dee1ad47SJeff Kirsher 	struct ixgbe_ring_container rx, tx;
458d5bf4f67SEmil Tantilov 
459d5bf4f67SEmil Tantilov 	struct napi_struct napi;
460de88eeebSAlexander Duyck 	cpumask_t affinity_mask;
461de88eeebSAlexander Duyck 	int numa_node;
462de88eeebSAlexander Duyck 	struct rcu_head rcu;	/* to avoid race with update stats on free */
463dee1ad47SJeff Kirsher 	char name[IFNAMSIZ + 9];
464de88eeebSAlexander Duyck 
465de88eeebSAlexander Duyck 	/* for dynamic allocation of rings associated with this q_vector */
466de88eeebSAlexander Duyck 	struct ixgbe_ring ring[0] ____cacheline_internodealigned_in_smp;
467dee1ad47SJeff Kirsher };
468adc81090SAlexander Duyck 
4693ca8bc6dSDon Skidmore #ifdef CONFIG_IXGBE_HWMON
4703ca8bc6dSDon Skidmore 
4713ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_LOC		0
4723ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_TEMP		1
4733ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_CAUTION	2
4743ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_MAX		3
4753ca8bc6dSDon Skidmore 
4763ca8bc6dSDon Skidmore struct hwmon_attr {
4773ca8bc6dSDon Skidmore 	struct device_attribute dev_attr;
4783ca8bc6dSDon Skidmore 	struct ixgbe_hw *hw;
4793ca8bc6dSDon Skidmore 	struct ixgbe_thermal_diode_data *sensor;
4803ca8bc6dSDon Skidmore 	char name[12];
4813ca8bc6dSDon Skidmore };
4823ca8bc6dSDon Skidmore 
4833ca8bc6dSDon Skidmore struct hwmon_buff {
48403b77d81SGuenter Roeck 	struct attribute_group group;
48503b77d81SGuenter Roeck 	const struct attribute_group *groups[2];
48603b77d81SGuenter Roeck 	struct attribute *attrs[IXGBE_MAX_SENSORS * 4 + 1];
48703b77d81SGuenter Roeck 	struct hwmon_attr hwmon_list[IXGBE_MAX_SENSORS * 4];
4883ca8bc6dSDon Skidmore 	unsigned int n_hwmon;
4893ca8bc6dSDon Skidmore };
4903ca8bc6dSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */
491dee1ad47SJeff Kirsher 
492d5bf4f67SEmil Tantilov /*
493d5bf4f67SEmil Tantilov  * microsecond values for various ITR rates shifted by 2 to fit itr register
494d5bf4f67SEmil Tantilov  * with the first 3 bits reserved 0
495dee1ad47SJeff Kirsher  */
496d5bf4f67SEmil Tantilov #define IXGBE_MIN_RSC_ITR	24
497d5bf4f67SEmil Tantilov #define IXGBE_100K_ITR		40
498d5bf4f67SEmil Tantilov #define IXGBE_20K_ITR		200
4998ac34f10SAlexander Duyck #define IXGBE_12K_ITR		336
500dee1ad47SJeff Kirsher 
501f56e0cb1SAlexander Duyck /* ixgbe_test_staterr - tests bits in Rx descriptor status and error fields */
502f56e0cb1SAlexander Duyck static inline __le32 ixgbe_test_staterr(union ixgbe_adv_rx_desc *rx_desc,
503f56e0cb1SAlexander Duyck 					const u32 stat_err_bits)
504f56e0cb1SAlexander Duyck {
505f56e0cb1SAlexander Duyck 	return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
506f56e0cb1SAlexander Duyck }
507f56e0cb1SAlexander Duyck 
508dee1ad47SJeff Kirsher static inline u16 ixgbe_desc_unused(struct ixgbe_ring *ring)
509dee1ad47SJeff Kirsher {
510dee1ad47SJeff Kirsher 	u16 ntc = ring->next_to_clean;
511dee1ad47SJeff Kirsher 	u16 ntu = ring->next_to_use;
512dee1ad47SJeff Kirsher 
513dee1ad47SJeff Kirsher 	return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1;
514dee1ad47SJeff Kirsher }
515dee1ad47SJeff Kirsher 
516e4f74028SAlexander Duyck #define IXGBE_RX_DESC(R, i)	    \
517dee1ad47SJeff Kirsher 	(&(((union ixgbe_adv_rx_desc *)((R)->desc))[i]))
518e4f74028SAlexander Duyck #define IXGBE_TX_DESC(R, i)	    \
519dee1ad47SJeff Kirsher 	(&(((union ixgbe_adv_tx_desc *)((R)->desc))[i]))
520e4f74028SAlexander Duyck #define IXGBE_TX_CTXTDESC(R, i)	    \
521dee1ad47SJeff Kirsher 	(&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i]))
522dee1ad47SJeff Kirsher 
523c88887e0SAlexander Duyck #define IXGBE_MAX_JUMBO_FRAME_SIZE	9728 /* Maximum Supported Size 9.5KB */
524dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE
525dee1ad47SJeff Kirsher /* Use 3K as the baby jumbo frame size for FCoE */
526dee1ad47SJeff Kirsher #define IXGBE_FCOE_JUMBO_FRAME_SIZE       3072
527dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */
528dee1ad47SJeff Kirsher 
529dee1ad47SJeff Kirsher #define OTHER_VECTOR 1
530dee1ad47SJeff Kirsher #define NON_Q_VECTORS (OTHER_VECTOR)
531dee1ad47SJeff Kirsher 
532dee1ad47SJeff Kirsher #define MAX_MSIX_VECTORS_82599 64
53349c7ffbeSAlexander Duyck #define MAX_Q_VECTORS_82599 64
534dee1ad47SJeff Kirsher #define MAX_MSIX_VECTORS_82598 18
53549c7ffbeSAlexander Duyck #define MAX_Q_VECTORS_82598 16
536dee1ad47SJeff Kirsher 
5375d7daa35SJacob Keller struct ixgbe_mac_addr {
5385d7daa35SJacob Keller 	u8 addr[ETH_ALEN];
539c9f53e63SAlexander Duyck 	u16 pool;
5405d7daa35SJacob Keller 	u16 state; /* bitmask */
5415d7daa35SJacob Keller };
542c9f53e63SAlexander Duyck 
5435d7daa35SJacob Keller #define IXGBE_MAC_STATE_DEFAULT		0x1
5445d7daa35SJacob Keller #define IXGBE_MAC_STATE_MODIFIED	0x2
5455d7daa35SJacob Keller #define IXGBE_MAC_STATE_IN_USE		0x4
5465d7daa35SJacob Keller 
54749c7ffbeSAlexander Duyck #define MAX_Q_VECTORS MAX_Q_VECTORS_82599
548dee1ad47SJeff Kirsher #define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599
549dee1ad47SJeff Kirsher 
5508f15486dSAlexander Duyck #define MIN_MSIX_Q_VECTORS 1
551dee1ad47SJeff Kirsher #define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)
552dee1ad47SJeff Kirsher 
55346646e61SAlexander Duyck /* default to trying for four seconds */
55446646e61SAlexander Duyck #define IXGBE_TRY_LINK_TIMEOUT (4 * HZ)
55558e7cd24SMark Rustad #define IXGBE_SFP_POLL_JIFFIES (2 * HZ)	/* SFP poll every 2 seconds */
55646646e61SAlexander Duyck 
557dee1ad47SJeff Kirsher /* board specific private data structure */
558dee1ad47SJeff Kirsher struct ixgbe_adapter {
55946646e61SAlexander Duyck 	unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
56046646e61SAlexander Duyck 	/* OS defined structs */
56146646e61SAlexander Duyck 	struct net_device *netdev;
56292470808SJohn Fastabend 	struct bpf_prog *xdp_prog;
56346646e61SAlexander Duyck 	struct pci_dev *pdev;
56446646e61SAlexander Duyck 
565dee1ad47SJeff Kirsher 	unsigned long state;
566dee1ad47SJeff Kirsher 
567dee1ad47SJeff Kirsher 	/* Some features need tri-state capability,
568dee1ad47SJeff Kirsher 	 * thus the additional *_CAPABLE flags.
569dee1ad47SJeff Kirsher 	 */
570dee1ad47SJeff Kirsher 	u32 flags;
571b4f47a48SJacob Keller #define IXGBE_FLAG_MSI_ENABLED			BIT(1)
572b4f47a48SJacob Keller #define IXGBE_FLAG_MSIX_ENABLED			BIT(3)
573b4f47a48SJacob Keller #define IXGBE_FLAG_RX_1BUF_CAPABLE		BIT(4)
574b4f47a48SJacob Keller #define IXGBE_FLAG_RX_PS_CAPABLE		BIT(5)
575b4f47a48SJacob Keller #define IXGBE_FLAG_RX_PS_ENABLED		BIT(6)
576b4f47a48SJacob Keller #define IXGBE_FLAG_DCA_ENABLED			BIT(8)
577b4f47a48SJacob Keller #define IXGBE_FLAG_DCA_CAPABLE			BIT(9)
578b4f47a48SJacob Keller #define IXGBE_FLAG_IMIR_ENABLED			BIT(10)
579b4f47a48SJacob Keller #define IXGBE_FLAG_MQ_CAPABLE			BIT(11)
580b4f47a48SJacob Keller #define IXGBE_FLAG_DCB_ENABLED			BIT(12)
581b4f47a48SJacob Keller #define IXGBE_FLAG_VMDQ_CAPABLE			BIT(13)
582b4f47a48SJacob Keller #define IXGBE_FLAG_VMDQ_ENABLED			BIT(14)
583b4f47a48SJacob Keller #define IXGBE_FLAG_FAN_FAIL_CAPABLE		BIT(15)
584b4f47a48SJacob Keller #define IXGBE_FLAG_NEED_LINK_UPDATE		BIT(16)
585b4f47a48SJacob Keller #define IXGBE_FLAG_NEED_LINK_CONFIG		BIT(17)
586b4f47a48SJacob Keller #define IXGBE_FLAG_FDIR_HASH_CAPABLE		BIT(18)
587b4f47a48SJacob Keller #define IXGBE_FLAG_FDIR_PERFECT_CAPABLE		BIT(19)
588b4f47a48SJacob Keller #define IXGBE_FLAG_FCOE_CAPABLE			BIT(20)
589b4f47a48SJacob Keller #define IXGBE_FLAG_FCOE_ENABLED			BIT(21)
590b4f47a48SJacob Keller #define IXGBE_FLAG_SRIOV_CAPABLE		BIT(22)
591b4f47a48SJacob Keller #define IXGBE_FLAG_SRIOV_ENABLED		BIT(23)
59267359c3cSMark Rustad #define IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE	BIT(24)
593a9763f3cSMark Rustad #define IXGBE_FLAG_RX_HWTSTAMP_ENABLED		BIT(25)
594a9763f3cSMark Rustad #define IXGBE_FLAG_RX_HWTSTAMP_IN_REGISTER	BIT(26)
5958829009dSUsha Ketineni #define IXGBE_FLAG_DCB_CAPABLE			BIT(27)
596a21d0822SEmil Tantilov #define IXGBE_FLAG_GENEVE_OFFLOAD_CAPABLE	BIT(28)
597dee1ad47SJeff Kirsher 
598dee1ad47SJeff Kirsher 	u32 flags2;
599b4f47a48SJacob Keller #define IXGBE_FLAG2_RSC_CAPABLE			BIT(0)
600b4f47a48SJacob Keller #define IXGBE_FLAG2_RSC_ENABLED			BIT(1)
601b4f47a48SJacob Keller #define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE		BIT(2)
602b4f47a48SJacob Keller #define IXGBE_FLAG2_TEMP_SENSOR_EVENT		BIT(3)
603b4f47a48SJacob Keller #define IXGBE_FLAG2_SEARCH_FOR_SFP		BIT(4)
604b4f47a48SJacob Keller #define IXGBE_FLAG2_SFP_NEEDS_RESET		BIT(5)
605b4f47a48SJacob Keller #define IXGBE_FLAG2_FDIR_REQUIRES_REINIT	BIT(7)
606b4f47a48SJacob Keller #define IXGBE_FLAG2_RSS_FIELD_IPV4_UDP		BIT(8)
607b4f47a48SJacob Keller #define IXGBE_FLAG2_RSS_FIELD_IPV6_UDP		BIT(9)
608b4f47a48SJacob Keller #define IXGBE_FLAG2_PTP_PPS_ENABLED		BIT(10)
609b4f47a48SJacob Keller #define IXGBE_FLAG2_PHY_INTERRUPT		BIT(11)
610a21d0822SEmil Tantilov #define IXGBE_FLAG2_UDP_TUN_REREG_NEEDED	BIT(12)
61116369564SAlexander Duyck #define IXGBE_FLAG2_VLAN_PROMISC		BIT(13)
612b3eb4e18SMark Rustad #define IXGBE_FLAG2_EEE_CAPABLE			BIT(14)
613b3eb4e18SMark Rustad #define IXGBE_FLAG2_EEE_ENABLED			BIT(15)
6142de6aa3aSAlexander Duyck #define IXGBE_FLAG2_RX_LEGACY			BIT(16)
61534c822e2SShannon Nelson #define IXGBE_FLAG2_IPSEC_ENABLED		BIT(17)
6169e4e30ccSShannon Nelson #define IXGBE_FLAG2_VF_IPSEC_ENABLED		BIT(18)
61746646e61SAlexander Duyck 
61846646e61SAlexander Duyck 	/* Tx fast path data */
61946646e61SAlexander Duyck 	int num_tx_queues;
62046646e61SAlexander Duyck 	u16 tx_itr_setting;
62146646e61SAlexander Duyck 	u16 tx_work_limit;
622a8a43fdaSShannon Nelson 	u64 tx_ipsec;
62346646e61SAlexander Duyck 
62446646e61SAlexander Duyck 	/* Rx fast path data */
62546646e61SAlexander Duyck 	int num_rx_queues;
62646646e61SAlexander Duyck 	u16 rx_itr_setting;
627a8a43fdaSShannon Nelson 	u64 rx_ipsec;
62846646e61SAlexander Duyck 
6299f12df90SAlexander Duyck 	/* Port number used to identify VXLAN traffic */
6309f12df90SAlexander Duyck 	__be16 vxlan_port;
631a21d0822SEmil Tantilov 	__be16 geneve_port;
6329f12df90SAlexander Duyck 
63333fdc82fSJohn Fastabend 	/* XDP */
63433fdc82fSJohn Fastabend 	int num_xdp_queues;
63533fdc82fSJohn Fastabend 	struct ixgbe_ring *xdp_ring[MAX_XDP_QUEUES];
63633fdc82fSJohn Fastabend 
63746646e61SAlexander Duyck 	/* TX */
63846646e61SAlexander Duyck 	struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp;
63946646e61SAlexander Duyck 
64046646e61SAlexander Duyck 	u64 restart_queue;
64146646e61SAlexander Duyck 	u64 lsc_int;
64246646e61SAlexander Duyck 	u32 tx_timeout_count;
64346646e61SAlexander Duyck 
64446646e61SAlexander Duyck 	/* RX */
64546646e61SAlexander Duyck 	struct ixgbe_ring *rx_ring[MAX_RX_QUEUES];
64646646e61SAlexander Duyck 	int num_rx_pools;		/* == num_rx_queues in 82598 */
64746646e61SAlexander Duyck 	int num_rx_queues_per_pool;	/* 1 if 82598, can be many if 82599 */
64846646e61SAlexander Duyck 	u64 hw_csum_rx_error;
64946646e61SAlexander Duyck 	u64 hw_rx_no_dma_resources;
65046646e61SAlexander Duyck 	u64 rsc_total_count;
65146646e61SAlexander Duyck 	u64 rsc_total_flush;
65246646e61SAlexander Duyck 	u64 non_eop_descs;
65386e23494SJesper Dangaard Brouer 	u32 alloc_rx_page;
65446646e61SAlexander Duyck 	u32 alloc_rx_page_failed;
65546646e61SAlexander Duyck 	u32 alloc_rx_buff_failed;
65646646e61SAlexander Duyck 
65749c7ffbeSAlexander Duyck 	struct ixgbe_q_vector *q_vector[MAX_Q_VECTORS];
658dee1ad47SJeff Kirsher 
659dee1ad47SJeff Kirsher 	/* DCB parameters */
660dee1ad47SJeff Kirsher 	struct ieee_pfc *ixgbe_ieee_pfc;
661dee1ad47SJeff Kirsher 	struct ieee_ets *ixgbe_ieee_ets;
662dee1ad47SJeff Kirsher 	struct ixgbe_dcb_config dcb_cfg;
663dee1ad47SJeff Kirsher 	struct ixgbe_dcb_config temp_dcb_cfg;
6640efbf12bSAlexander Duyck 	u8 hw_tcs;
665dee1ad47SJeff Kirsher 	u8 dcb_set_bitmap;
666dee1ad47SJeff Kirsher 	u8 dcbx_cap;
667dee1ad47SJeff Kirsher 	enum ixgbe_fc_mode last_lfc_mode;
668dee1ad47SJeff Kirsher 
66949c7ffbeSAlexander Duyck 	int num_q_vectors;	/* current number of q_vectors for device */
67049c7ffbeSAlexander Duyck 	int max_q_vectors;	/* true count of q_vectors for device */
671dee1ad47SJeff Kirsher 	struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE];
672dee1ad47SJeff Kirsher 	struct msix_entry *msix_entries;
673dee1ad47SJeff Kirsher 
674dee1ad47SJeff Kirsher 	u32 test_icr;
675dee1ad47SJeff Kirsher 	struct ixgbe_ring test_tx_ring;
676dee1ad47SJeff Kirsher 	struct ixgbe_ring test_rx_ring;
677dee1ad47SJeff Kirsher 
678dee1ad47SJeff Kirsher 	/* structs defined in ixgbe_hw.h */
679dee1ad47SJeff Kirsher 	struct ixgbe_hw hw;
680dee1ad47SJeff Kirsher 	u16 msg_enable;
681dee1ad47SJeff Kirsher 	struct ixgbe_hw_stats stats;
682dee1ad47SJeff Kirsher 
683dee1ad47SJeff Kirsher 	u64 tx_busy;
684dee1ad47SJeff Kirsher 	unsigned int tx_ring_count;
68533fdc82fSJohn Fastabend 	unsigned int xdp_ring_count;
686dee1ad47SJeff Kirsher 	unsigned int rx_ring_count;
687dee1ad47SJeff Kirsher 
688dee1ad47SJeff Kirsher 	u32 link_speed;
689dee1ad47SJeff Kirsher 	bool link_up;
69058e7cd24SMark Rustad 	unsigned long sfp_poll_time;
691dee1ad47SJeff Kirsher 	unsigned long link_check_timeout;
692dee1ad47SJeff Kirsher 
693dee1ad47SJeff Kirsher 	struct timer_list service_timer;
69446646e61SAlexander Duyck 	struct work_struct service_task;
69546646e61SAlexander Duyck 
69646646e61SAlexander Duyck 	struct hlist_head fdir_filter_list;
69746646e61SAlexander Duyck 	unsigned long fdir_overflow; /* number of times ATR was backed off */
69846646e61SAlexander Duyck 	union ixgbe_atr_input fdir_mask;
69946646e61SAlexander Duyck 	int fdir_filter_count;
700dee1ad47SJeff Kirsher 	u32 fdir_pballoc;
701dee1ad47SJeff Kirsher 	u32 atr_sample_rate;
702dee1ad47SJeff Kirsher 	spinlock_t fdir_perfect_lock;
70346646e61SAlexander Duyck 
704dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE
705dee1ad47SJeff Kirsher 	struct ixgbe_fcoe fcoe;
706dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */
7072a1a091cSMark Rustad 	u8 __iomem *io_addr; /* Mainly for iounmap use */
708dee1ad47SJeff Kirsher 	u32 wol;
70946646e61SAlexander Duyck 
710aa2bacb6SDon Skidmore 	u16 bridge_mode;
711aa2bacb6SDon Skidmore 
71273834aecSPaul Greenwalt 	char eeprom_id[NVM_VER_SIZE];
713c23f5b6bSEmil Tantilov 	u16 eeprom_cap;
714dee1ad47SJeff Kirsher 
715dee1ad47SJeff Kirsher 	u32 interrupt_event;
71646646e61SAlexander Duyck 	u32 led_reg;
717dee1ad47SJeff Kirsher 
7183a6a4edaSJacob Keller 	struct ptp_clock *ptp_clock;
7193a6a4edaSJacob Keller 	struct ptp_clock_info ptp_caps;
720891dc082SJacob Keller 	struct work_struct ptp_tx_work;
721891dc082SJacob Keller 	struct sk_buff *ptp_tx_skb;
72293501d48SJacob Keller 	struct hwtstamp_config tstamp_config;
723891dc082SJacob Keller 	unsigned long ptp_tx_start;
7243a6a4edaSJacob Keller 	unsigned long last_overflow_check;
7256cb562d6SJacob Keller 	unsigned long last_rx_ptp_check;
726eda183c2SJakub Kicinski 	unsigned long last_rx_timestamp;
7273a6a4edaSJacob Keller 	spinlock_t tmreg_lock;
728a9763f3cSMark Rustad 	struct cyclecounter hw_cc;
729a9763f3cSMark Rustad 	struct timecounter hw_tc;
7303a6a4edaSJacob Keller 	u32 base_incval;
731a9763f3cSMark Rustad 	u32 tx_hwtstamp_timeouts;
7324cc74c01SJacob Keller 	u32 tx_hwtstamp_skipped;
733a9763f3cSMark Rustad 	u32 rx_hwtstamp_cleared;
734a9763f3cSMark Rustad 	void (*ptp_setup_sdp)(struct ixgbe_adapter *);
7353a6a4edaSJacob Keller 
736dee1ad47SJeff Kirsher 	/* SR-IOV */
737dee1ad47SJeff Kirsher 	DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS);
738dee1ad47SJeff Kirsher 	unsigned int num_vfs;
739dee1ad47SJeff Kirsher 	struct vf_data_storage *vfinfo;
740dee1ad47SJeff Kirsher 	int vf_rate_link_speed;
741dee1ad47SJeff Kirsher 	struct vf_macvlans vf_mvs;
742dee1ad47SJeff Kirsher 	struct vf_macvlans *mv_list;
743dee1ad47SJeff Kirsher 
74483c61fa9SGreg Rose 	u32 timer_event_accumulator;
74583c61fa9SGreg Rose 	u32 vferr_refcount;
7465d7daa35SJacob Keller 	struct ixgbe_mac_addr *mac_table;
7473ca8bc6dSDon Skidmore 	struct kobject *info_kobj;
7483ca8bc6dSDon Skidmore #ifdef CONFIG_IXGBE_HWMON
74903b77d81SGuenter Roeck 	struct hwmon_buff *ixgbe_hwmon_buff;
7503ca8bc6dSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */
75100949167SCatherine Sullivan #ifdef CONFIG_DEBUG_FS
75200949167SCatherine Sullivan 	struct dentry *ixgbe_dbg_adapter;
75300949167SCatherine Sullivan #endif /*CONFIG_DEBUG_FS*/
754107d3018SAlexander Duyck 
755107d3018SAlexander Duyck 	u8 default_up;
7564e039c16SAlexander Duyck 	/* Bitmask indicating in use pools */
7574e039c16SAlexander Duyck 	DECLARE_BITMAP(fwd_bitmask, IXGBE_MAX_MACVLANS + 1);
758dfaf891dSVlad Zolotarov 
759b82b17d9SJohn Fastabend #define IXGBE_MAX_LINK_HANDLE 10
7601cdaaf54SAmritha Nambiar 	struct ixgbe_jump_table *jump_tables[IXGBE_MAX_LINK_HANDLE];
761db956ae8SJohn Fastabend 	unsigned long tables;
762b82b17d9SJohn Fastabend 
763dfaf891dSVlad Zolotarov /* maximum number of RETA entries among all devices supported by ixgbe
764dfaf891dSVlad Zolotarov  * driver: currently it's x550 device in non-SRIOV mode
765dfaf891dSVlad Zolotarov  */
766dfaf891dSVlad Zolotarov #define IXGBE_MAX_RETA_ENTRIES 512
767dfaf891dSVlad Zolotarov 	u8 rss_indir_tbl[IXGBE_MAX_RETA_ENTRIES];
768dfaf891dSVlad Zolotarov 
769dfaf891dSVlad Zolotarov #define IXGBE_RSS_KEY_SIZE     40  /* size of RSS Hash Key in bytes */
7703dfbfc7eSTony Nguyen 	u32 *rss_key;
77134c822e2SShannon Nelson 
772*48e01e00SJeff Kirsher #ifdef CONFIG_IXGBE_IPSEC
77334c822e2SShannon Nelson 	struct ixgbe_ipsec *ipsec;
774*48e01e00SJeff Kirsher #endif /* CONFIG_IXGBE_IPSEC */
775d0bcacd0SBjörn Töpel 
776d0bcacd0SBjörn Töpel 	/* AF_XDP zero-copy */
777d0bcacd0SBjörn Töpel 	struct xdp_umem **xsk_umems;
778d0bcacd0SBjörn Töpel 	u16 num_xsk_umems_used;
779d0bcacd0SBjörn Töpel 	u16 num_xsk_umems;
780dee1ad47SJeff Kirsher };
781dee1ad47SJeff Kirsher 
7820f9b232bSDon Skidmore static inline u8 ixgbe_max_rss_indices(struct ixgbe_adapter *adapter)
7830f9b232bSDon Skidmore {
7840f9b232bSDon Skidmore 	switch (adapter->hw.mac.type) {
7850f9b232bSDon Skidmore 	case ixgbe_mac_82598EB:
7860f9b232bSDon Skidmore 	case ixgbe_mac_82599EB:
7870f9b232bSDon Skidmore 	case ixgbe_mac_X540:
7880f9b232bSDon Skidmore 		return IXGBE_MAX_RSS_INDICES;
7890f9b232bSDon Skidmore 	case ixgbe_mac_X550:
7900f9b232bSDon Skidmore 	case ixgbe_mac_X550EM_x:
79149425dfcSMark Rustad 	case ixgbe_mac_x550em_a:
7920f9b232bSDon Skidmore 		return IXGBE_MAX_RSS_INDICES_X550;
7930f9b232bSDon Skidmore 	default:
7940f9b232bSDon Skidmore 		return 0;
7950f9b232bSDon Skidmore 	}
7960f9b232bSDon Skidmore }
7970f9b232bSDon Skidmore 
798dee1ad47SJeff Kirsher struct ixgbe_fdir_filter {
799dee1ad47SJeff Kirsher 	struct hlist_node fdir_node;
800dee1ad47SJeff Kirsher 	union ixgbe_atr_input filter;
801dee1ad47SJeff Kirsher 	u16 sw_idx;
8022a9ed5d1SSridhar Samudrala 	u64 action;
803dee1ad47SJeff Kirsher };
804dee1ad47SJeff Kirsher 
80570e5576cSDon Skidmore enum ixgbe_state_t {
806dee1ad47SJeff Kirsher 	__IXGBE_TESTING,
807dee1ad47SJeff Kirsher 	__IXGBE_RESETTING,
808dee1ad47SJeff Kirsher 	__IXGBE_DOWN,
80941c62843SMark Rustad 	__IXGBE_DISABLED,
81009f40aedSMark Rustad 	__IXGBE_REMOVING,
811dee1ad47SJeff Kirsher 	__IXGBE_SERVICE_SCHED,
81258cf663fSMark Rustad 	__IXGBE_SERVICE_INITED,
813dee1ad47SJeff Kirsher 	__IXGBE_IN_SFP_INIT,
8148fecf67cSJacob Keller 	__IXGBE_PTP_RUNNING,
815151b260cSJakub Kicinski 	__IXGBE_PTP_TX_IN_PROGRESS,
81657ca2a4fSEmil Tantilov 	__IXGBE_RESET_REQUESTED,
817dee1ad47SJeff Kirsher };
818dee1ad47SJeff Kirsher 
8194c1975d7SAlexander Duyck struct ixgbe_cb {
8204c1975d7SAlexander Duyck 	union {				/* Union defining head/tail partner */
8214c1975d7SAlexander Duyck 		struct sk_buff *head;
8224c1975d7SAlexander Duyck 		struct sk_buff *tail;
8234c1975d7SAlexander Duyck 	};
824dee1ad47SJeff Kirsher 	dma_addr_t dma;
8254c1975d7SAlexander Duyck 	u16 append_cnt;
826f800326dSAlexander Duyck 	bool page_released;
827dee1ad47SJeff Kirsher };
8284c1975d7SAlexander Duyck #define IXGBE_CB(skb) ((struct ixgbe_cb *)(skb)->cb)
829dee1ad47SJeff Kirsher 
830dee1ad47SJeff Kirsher enum ixgbe_boards {
831dee1ad47SJeff Kirsher 	board_82598,
832dee1ad47SJeff Kirsher 	board_82599,
833dee1ad47SJeff Kirsher 	board_X540,
8346a14ee0cSDon Skidmore 	board_X550,
8356a14ee0cSDon Skidmore 	board_X550EM_x,
8368dc963e1SPaul Greenwalt 	board_x550em_x_fw,
83749425dfcSMark Rustad 	board_x550em_a,
838b3eb4e18SMark Rustad 	board_x550em_a_fw,
839dee1ad47SJeff Kirsher };
840dee1ad47SJeff Kirsher 
84137689010SMark Rustad extern const struct ixgbe_info ixgbe_82598_info;
84237689010SMark Rustad extern const struct ixgbe_info ixgbe_82599_info;
84337689010SMark Rustad extern const struct ixgbe_info ixgbe_X540_info;
84437689010SMark Rustad extern const struct ixgbe_info ixgbe_X550_info;
84537689010SMark Rustad extern const struct ixgbe_info ixgbe_X550EM_x_info;
8468dc963e1SPaul Greenwalt extern const struct ixgbe_info ixgbe_x550em_x_fw_info;
84749425dfcSMark Rustad extern const struct ixgbe_info ixgbe_x550em_a_info;
848b3eb4e18SMark Rustad extern const struct ixgbe_info ixgbe_x550em_a_fw_info;
849dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCB
8503f40c74cSStephen Hemminger extern const struct dcbnl_rtnl_ops ixgbe_dcbnl_ops;
851dee1ad47SJeff Kirsher #endif
852dee1ad47SJeff Kirsher 
853dee1ad47SJeff Kirsher extern char ixgbe_driver_name[];
854dee1ad47SJeff Kirsher extern const char ixgbe_driver_version[];
8558af3c33fSJeff Kirsher #ifdef IXGBE_FCOE
856ea81875aSNeerav Parikh extern char ixgbe_default_device_descr[];
8578af3c33fSJeff Kirsher #endif /* IXGBE_FCOE */
858dee1ad47SJeff Kirsher 
8596c211fe1SStefan Assmann int ixgbe_open(struct net_device *netdev);
8606c211fe1SStefan Assmann int ixgbe_close(struct net_device *netdev);
8615ccc921aSJoe Perches void ixgbe_up(struct ixgbe_adapter *adapter);
8625ccc921aSJoe Perches void ixgbe_down(struct ixgbe_adapter *adapter);
8635ccc921aSJoe Perches void ixgbe_reinit_locked(struct ixgbe_adapter *adapter);
8645ccc921aSJoe Perches void ixgbe_reset(struct ixgbe_adapter *adapter);
8655ccc921aSJoe Perches void ixgbe_set_ethtool_ops(struct net_device *netdev);
86692470808SJohn Fastabend int ixgbe_setup_rx_resources(struct ixgbe_adapter *, struct ixgbe_ring *);
8675ccc921aSJoe Perches int ixgbe_setup_tx_resources(struct ixgbe_ring *);
8685ccc921aSJoe Perches void ixgbe_free_rx_resources(struct ixgbe_ring *);
8695ccc921aSJoe Perches void ixgbe_free_tx_resources(struct ixgbe_ring *);
8705ccc921aSJoe Perches void ixgbe_configure_rx_ring(struct ixgbe_adapter *, struct ixgbe_ring *);
8715ccc921aSJoe Perches void ixgbe_configure_tx_ring(struct ixgbe_adapter *, struct ixgbe_ring *);
8721918e937SAlexander Duyck void ixgbe_disable_rx(struct ixgbe_adapter *adapter);
8731918e937SAlexander Duyck void ixgbe_disable_tx(struct ixgbe_adapter *adapter);
8745ccc921aSJoe Perches void ixgbe_update_stats(struct ixgbe_adapter *adapter);
8755ccc921aSJoe Perches int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter);
876740234f0SEmil Tantilov bool ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
8778e2813f5SJacob Keller 			 u16 subdevice_id);
8785d7daa35SJacob Keller #ifdef CONFIG_PCI_IOV
8795d7daa35SJacob Keller void ixgbe_full_sync_mac_table(struct ixgbe_adapter *adapter);
8805d7daa35SJacob Keller #endif
8815d7daa35SJacob Keller int ixgbe_add_mac_filter(struct ixgbe_adapter *adapter,
882c9f53e63SAlexander Duyck 			 const u8 *addr, u16 queue);
8835d7daa35SJacob Keller int ixgbe_del_mac_filter(struct ixgbe_adapter *adapter,
884c9f53e63SAlexander Duyck 			 const u8 *addr, u16 queue);
885e1d0a2afSAlexander Duyck void ixgbe_update_pf_promisc_vlvf(struct ixgbe_adapter *adapter, u32 vid);
8865ccc921aSJoe Perches void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter);
8875ccc921aSJoe Perches netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *, struct ixgbe_adapter *,
888dee1ad47SJeff Kirsher 				  struct ixgbe_ring *);
8895ccc921aSJoe Perches void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *,
890dee1ad47SJeff Kirsher 				      struct ixgbe_tx_buffer *);
8915ccc921aSJoe Perches void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16);
8925ccc921aSJoe Perches void ixgbe_write_eitr(struct ixgbe_q_vector *);
8935ccc921aSJoe Perches int ixgbe_poll(struct napi_struct *napi, int budget);
8945ccc921aSJoe Perches int ethtool_ioctl(struct ifreq *ifr);
8955ccc921aSJoe Perches s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw);
8965ccc921aSJoe Perches s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl);
8975ccc921aSJoe Perches s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl);
8985ccc921aSJoe Perches s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
899dee1ad47SJeff Kirsher 					  union ixgbe_atr_hash_dword input,
900dee1ad47SJeff Kirsher 					  union ixgbe_atr_hash_dword common,
901dee1ad47SJeff Kirsher 					  u8 queue);
9025ccc921aSJoe Perches s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
903dee1ad47SJeff Kirsher 				    union ixgbe_atr_input *input_mask);
9045ccc921aSJoe Perches s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
905dee1ad47SJeff Kirsher 					  union ixgbe_atr_input *input,
906dee1ad47SJeff Kirsher 					  u16 soft_id, u8 queue);
9075ccc921aSJoe Perches s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
908dee1ad47SJeff Kirsher 					  union ixgbe_atr_input *input,
909dee1ad47SJeff Kirsher 					  u16 soft_id);
9105ccc921aSJoe Perches void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
911dee1ad47SJeff Kirsher 					  union ixgbe_atr_input *mask);
912b82b17d9SJohn Fastabend int ixgbe_update_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
913b82b17d9SJohn Fastabend 				    struct ixgbe_fdir_filter *input,
914b82b17d9SJohn Fastabend 				    u16 sw_idx);
9155ccc921aSJoe Perches void ixgbe_set_rx_mode(struct net_device *netdev);
9168af3c33fSJeff Kirsher #ifdef CONFIG_IXGBE_DCB
9175ccc921aSJoe Perches void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter);
9188af3c33fSJeff Kirsher #endif
9195ccc921aSJoe Perches int ixgbe_setup_tc(struct net_device *dev, u8 tc);
9205ccc921aSJoe Perches void ixgbe_tx_ctxtdesc(struct ixgbe_ring *, u32, u32, u32, u32);
9215ccc921aSJoe Perches void ixgbe_do_reset(struct net_device *netdev);
9221210982bSDon Skidmore #ifdef CONFIG_IXGBE_HWMON
9235ccc921aSJoe Perches void ixgbe_sysfs_exit(struct ixgbe_adapter *adapter);
9245ccc921aSJoe Perches int ixgbe_sysfs_init(struct ixgbe_adapter *adapter);
9251210982bSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */
926dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE
9275ccc921aSJoe Perches void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter);
9285ccc921aSJoe Perches int ixgbe_fso(struct ixgbe_ring *tx_ring, struct ixgbe_tx_buffer *first,
929244e27adSAlexander Duyck 	      u8 *hdr_len);
9305ccc921aSJoe Perches int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter,
9315ccc921aSJoe Perches 		   union ixgbe_adv_rx_desc *rx_desc, struct sk_buff *skb);
9325ccc921aSJoe Perches int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid,
933dee1ad47SJeff Kirsher 		       struct scatterlist *sgl, unsigned int sgc);
9345ccc921aSJoe Perches int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid,
935dee1ad47SJeff Kirsher 			  struct scatterlist *sgl, unsigned int sgc);
9365ccc921aSJoe Perches int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid);
9375ccc921aSJoe Perches int ixgbe_setup_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
9385ccc921aSJoe Perches void ixgbe_free_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
9395ccc921aSJoe Perches int ixgbe_fcoe_enable(struct net_device *netdev);
9405ccc921aSJoe Perches int ixgbe_fcoe_disable(struct net_device *netdev);
941dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCB
9425ccc921aSJoe Perches u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter);
9435ccc921aSJoe Perches u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up);
944dee1ad47SJeff Kirsher #endif /* CONFIG_IXGBE_DCB */
9455ccc921aSJoe Perches int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type);
9465ccc921aSJoe Perches int ixgbe_fcoe_get_hbainfo(struct net_device *netdev,
947ea81875aSNeerav Parikh 			   struct netdev_fcoe_hbainfo *info);
9485ccc921aSJoe Perches u8 ixgbe_fcoe_get_tc(struct ixgbe_adapter *adapter);
949dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */
95000949167SCatherine Sullivan #ifdef CONFIG_DEBUG_FS
9515ccc921aSJoe Perches void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter);
9525ccc921aSJoe Perches void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter);
9535ccc921aSJoe Perches void ixgbe_dbg_init(void);
9545ccc921aSJoe Perches void ixgbe_dbg_exit(void);
95533243fb0SJoe Perches #else
95633243fb0SJoe Perches static inline void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter) {}
95733243fb0SJoe Perches static inline void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter) {}
95833243fb0SJoe Perches static inline void ixgbe_dbg_init(void) {}
95933243fb0SJoe Perches static inline void ixgbe_dbg_exit(void) {}
96000949167SCatherine Sullivan #endif /* CONFIG_DEBUG_FS */
961b2d96e0aSAlexander Duyck static inline struct netdev_queue *txring_txq(const struct ixgbe_ring *ring)
962b2d96e0aSAlexander Duyck {
963b2d96e0aSAlexander Duyck 	return netdev_get_tx_queue(ring->netdev, ring->queue_index);
964b2d96e0aSAlexander Duyck }
965b2d96e0aSAlexander Duyck 
9665ccc921aSJoe Perches void ixgbe_ptp_init(struct ixgbe_adapter *adapter);
9679966d1eeSJacob Keller void ixgbe_ptp_suspend(struct ixgbe_adapter *adapter);
9685ccc921aSJoe Perches void ixgbe_ptp_stop(struct ixgbe_adapter *adapter);
9695ccc921aSJoe Perches void ixgbe_ptp_overflow_check(struct ixgbe_adapter *adapter);
9705ccc921aSJoe Perches void ixgbe_ptp_rx_hang(struct ixgbe_adapter *adapter);
971622a2ef5SJacob Keller void ixgbe_ptp_tx_hang(struct ixgbe_adapter *adapter);
972a9763f3cSMark Rustad void ixgbe_ptp_rx_pktstamp(struct ixgbe_q_vector *, struct sk_buff *);
973a9763f3cSMark Rustad void ixgbe_ptp_rx_rgtstamp(struct ixgbe_q_vector *, struct sk_buff *skb);
974a9763f3cSMark Rustad static inline void ixgbe_ptp_rx_hwtstamp(struct ixgbe_ring *rx_ring,
975a9763f3cSMark Rustad 					 union ixgbe_adv_rx_desc *rx_desc,
976a9763f3cSMark Rustad 					 struct sk_buff *skb)
977a9763f3cSMark Rustad {
978a9763f3cSMark Rustad 	if (unlikely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_TSIP))) {
979a9763f3cSMark Rustad 		ixgbe_ptp_rx_pktstamp(rx_ring->q_vector, skb);
980a9763f3cSMark Rustad 		return;
981a9763f3cSMark Rustad 	}
982a9763f3cSMark Rustad 
983a9763f3cSMark Rustad 	if (unlikely(!ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_STAT_TS)))
984a9763f3cSMark Rustad 		return;
985a9763f3cSMark Rustad 
986a9763f3cSMark Rustad 	ixgbe_ptp_rx_rgtstamp(rx_ring->q_vector, skb);
987a9763f3cSMark Rustad 
988a9763f3cSMark Rustad 	/* Update the last_rx_timestamp timer in order to enable watchdog check
989a9763f3cSMark Rustad 	 * for error case of latched timestamp on a dropped packet.
990a9763f3cSMark Rustad 	 */
991a9763f3cSMark Rustad 	rx_ring->last_rx_timestamp = jiffies;
992a9763f3cSMark Rustad }
993a9763f3cSMark Rustad 
99493501d48SJacob Keller int ixgbe_ptp_set_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr);
99593501d48SJacob Keller int ixgbe_ptp_get_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr);
9965ccc921aSJoe Perches void ixgbe_ptp_start_cyclecounter(struct ixgbe_adapter *adapter);
9975ccc921aSJoe Perches void ixgbe_ptp_reset(struct ixgbe_adapter *adapter);
998a9763f3cSMark Rustad void ixgbe_ptp_check_pps_event(struct ixgbe_adapter *adapter);
999da36b647SGreg Rose #ifdef CONFIG_PCI_IOV
1000da36b647SGreg Rose void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter);
1001da36b647SGreg Rose #endif
10023a6a4edaSJacob Keller 
10032a47fa45SJohn Fastabend netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
10042a47fa45SJohn Fastabend 				  struct ixgbe_adapter *adapter,
10052a47fa45SJohn Fastabend 				  struct ixgbe_ring *tx_ring);
10067f276efbSVlad Zolotarov u32 ixgbe_rss_indir_tbl_entries(struct ixgbe_adapter *adapter);
1007d3aa9c9fSPaolo Abeni void ixgbe_store_key(struct ixgbe_adapter *adapter);
10081c7cf078STom Barbette void ixgbe_store_reta(struct ixgbe_adapter *adapter);
10092916500dSDon Skidmore s32 ixgbe_negotiate_fc(struct ixgbe_hw *hw, u32 adv_reg, u32 lp_reg,
10102916500dSDon Skidmore 		       u32 adv_sym, u32 adv_asm, u32 lp_sym, u32 lp_asm);
1011*48e01e00SJeff Kirsher #ifdef CONFIG_IXGBE_IPSEC
10128bbbc5e9SShannon Nelson void ixgbe_init_ipsec_offload(struct ixgbe_adapter *adapter);
101363a67fe2SShannon Nelson void ixgbe_stop_ipsec_offload(struct ixgbe_adapter *adapter);
10146d73a154SShannon Nelson void ixgbe_ipsec_restore(struct ixgbe_adapter *adapter);
101592103199SShannon Nelson void ixgbe_ipsec_rx(struct ixgbe_ring *rx_ring,
101692103199SShannon Nelson 		    union ixgbe_adv_rx_desc *rx_desc,
101792103199SShannon Nelson 		    struct sk_buff *skb);
101859259470SShannon Nelson int ixgbe_ipsec_tx(struct ixgbe_ring *tx_ring, struct ixgbe_tx_buffer *first,
101959259470SShannon Nelson 		   struct ixgbe_ipsec_tx_data *itd);
102072698240SShannon Nelson void ixgbe_ipsec_vf_clear(struct ixgbe_adapter *adapter, u32 vf);
102172698240SShannon Nelson int ixgbe_ipsec_vf_add_sa(struct ixgbe_adapter *adapter, u32 *mbuf, u32 vf);
102272698240SShannon Nelson int ixgbe_ipsec_vf_del_sa(struct ixgbe_adapter *adapter, u32 *mbuf, u32 vf);
10238bbbc5e9SShannon Nelson #else
102472698240SShannon Nelson static inline void ixgbe_init_ipsec_offload(struct ixgbe_adapter *adapter) { }
102572698240SShannon Nelson static inline void ixgbe_stop_ipsec_offload(struct ixgbe_adapter *adapter) { }
102672698240SShannon Nelson static inline void ixgbe_ipsec_restore(struct ixgbe_adapter *adapter) { }
102792103199SShannon Nelson static inline void ixgbe_ipsec_rx(struct ixgbe_ring *rx_ring,
102892103199SShannon Nelson 				  union ixgbe_adv_rx_desc *rx_desc,
102972698240SShannon Nelson 				  struct sk_buff *skb) { }
103059259470SShannon Nelson static inline int ixgbe_ipsec_tx(struct ixgbe_ring *tx_ring,
103159259470SShannon Nelson 				 struct ixgbe_tx_buffer *first,
103272698240SShannon Nelson 				 struct ixgbe_ipsec_tx_data *itd) { return 0; }
103372698240SShannon Nelson static inline void ixgbe_ipsec_vf_clear(struct ixgbe_adapter *adapter,
103472698240SShannon Nelson 					u32 vf) { }
103572698240SShannon Nelson static inline int ixgbe_ipsec_vf_add_sa(struct ixgbe_adapter *adapter,
103672698240SShannon Nelson 					u32 *mbuf, u32 vf) { return -EACCES; }
103772698240SShannon Nelson static inline int ixgbe_ipsec_vf_del_sa(struct ixgbe_adapter *adapter,
103872698240SShannon Nelson 					u32 *mbuf, u32 vf) { return -EACCES; }
1039*48e01e00SJeff Kirsher #endif /* CONFIG_IXGBE_IPSEC */
1040dee1ad47SJeff Kirsher #endif /* _IXGBE_H_ */
1041