1dee1ad47SJeff Kirsher /******************************************************************************* 2dee1ad47SJeff Kirsher 3dee1ad47SJeff Kirsher Intel 10 Gigabit PCI Express Linux driver 437689010SMark Rustad Copyright(c) 1999 - 2016 Intel Corporation. 5dee1ad47SJeff Kirsher 6dee1ad47SJeff Kirsher This program is free software; you can redistribute it and/or modify it 7dee1ad47SJeff Kirsher under the terms and conditions of the GNU General Public License, 8dee1ad47SJeff Kirsher version 2, as published by the Free Software Foundation. 9dee1ad47SJeff Kirsher 10dee1ad47SJeff Kirsher This program is distributed in the hope it will be useful, but WITHOUT 11dee1ad47SJeff Kirsher ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 12dee1ad47SJeff Kirsher FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 13dee1ad47SJeff Kirsher more details. 14dee1ad47SJeff Kirsher 15dee1ad47SJeff Kirsher You should have received a copy of the GNU General Public License along with 16dee1ad47SJeff Kirsher this program; if not, write to the Free Software Foundation, Inc., 17dee1ad47SJeff Kirsher 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA. 18dee1ad47SJeff Kirsher 19dee1ad47SJeff Kirsher The full GNU General Public License is included in this distribution in 20dee1ad47SJeff Kirsher the file called "COPYING". 21dee1ad47SJeff Kirsher 22dee1ad47SJeff Kirsher Contact Information: 23b89aae71SJacob Keller Linux NICS <linux.nics@intel.com> 24dee1ad47SJeff Kirsher e1000-devel Mailing List <e1000-devel@lists.sourceforge.net> 25dee1ad47SJeff Kirsher Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 26dee1ad47SJeff Kirsher 27dee1ad47SJeff Kirsher *******************************************************************************/ 28dee1ad47SJeff Kirsher 29dee1ad47SJeff Kirsher #ifndef _IXGBE_H_ 30dee1ad47SJeff Kirsher #define _IXGBE_H_ 31dee1ad47SJeff Kirsher 32dee1ad47SJeff Kirsher #include <linux/bitops.h> 33dee1ad47SJeff Kirsher #include <linux/types.h> 34dee1ad47SJeff Kirsher #include <linux/pci.h> 35dee1ad47SJeff Kirsher #include <linux/netdevice.h> 36dee1ad47SJeff Kirsher #include <linux/cpumask.h> 37dee1ad47SJeff Kirsher #include <linux/aer.h> 38dee1ad47SJeff Kirsher #include <linux/if_vlan.h> 396cb562d6SJacob Keller #include <linux/jiffies.h> 40dee1ad47SJeff Kirsher 4174d23cc7SRichard Cochran #include <linux/timecounter.h> 423a6a4edaSJacob Keller #include <linux/net_tstamp.h> 433a6a4edaSJacob Keller #include <linux/ptp_clock_kernel.h> 443a6a4edaSJacob Keller 45dee1ad47SJeff Kirsher #include "ixgbe_type.h" 46dee1ad47SJeff Kirsher #include "ixgbe_common.h" 47dee1ad47SJeff Kirsher #include "ixgbe_dcb.h" 48ee58c114SJavier Martinez Canillas #if IS_ENABLED(CONFIG_FCOE) 49dee1ad47SJeff Kirsher #define IXGBE_FCOE 50dee1ad47SJeff Kirsher #include "ixgbe_fcoe.h" 51ee58c114SJavier Martinez Canillas #endif /* IS_ENABLED(CONFIG_FCOE) */ 52dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCA 53dee1ad47SJeff Kirsher #include <linux/dca.h> 54dee1ad47SJeff Kirsher #endif 55dee1ad47SJeff Kirsher 56076bb0c8SEliezer Tamir #include <net/busy_poll.h> 575a85e737SEliezer Tamir 58dee1ad47SJeff Kirsher /* common prefix used by pr_<> macros */ 59dee1ad47SJeff Kirsher #undef pr_fmt 60dee1ad47SJeff Kirsher #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 61dee1ad47SJeff Kirsher 62dee1ad47SJeff Kirsher /* TX/RX descriptor defines */ 63dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_TXD 512 6459224555SAlexander Duyck #define IXGBE_DEFAULT_TX_WORK 256 65dee1ad47SJeff Kirsher #define IXGBE_MAX_TXD 4096 66dee1ad47SJeff Kirsher #define IXGBE_MIN_TXD 64 67dee1ad47SJeff Kirsher 68fb44519dSAnton Blanchard #if (PAGE_SIZE < 8192) 69dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_RXD 512 70fb44519dSAnton Blanchard #else 71fb44519dSAnton Blanchard #define IXGBE_DEFAULT_RXD 128 72fb44519dSAnton Blanchard #endif 73dee1ad47SJeff Kirsher #define IXGBE_MAX_RXD 4096 74dee1ad47SJeff Kirsher #define IXGBE_MIN_RXD 64 75dee1ad47SJeff Kirsher 765b7f000fSDon Skidmore #define IXGBE_ETH_P_LLDP 0x88CC 775b7f000fSDon Skidmore 78dee1ad47SJeff Kirsher /* flow control */ 79dee1ad47SJeff Kirsher #define IXGBE_MIN_FCRTL 0x40 80dee1ad47SJeff Kirsher #define IXGBE_MAX_FCRTL 0x7FF80 81dee1ad47SJeff Kirsher #define IXGBE_MIN_FCRTH 0x600 82dee1ad47SJeff Kirsher #define IXGBE_MAX_FCRTH 0x7FFF0 83dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_FCPAUSE 0xFFFF 84dee1ad47SJeff Kirsher #define IXGBE_MIN_FCPAUSE 0 85dee1ad47SJeff Kirsher #define IXGBE_MAX_FCPAUSE 0xFFFF 86dee1ad47SJeff Kirsher 87dee1ad47SJeff Kirsher /* Supported Rx Buffer Sizes */ 88252562c2SAlexander Duyck #define IXGBE_RXBUFFER_256 256 /* Used for skb receive header */ 8909816fbeSAlexander Duyck #define IXGBE_RXBUFFER_2K 2048 9009816fbeSAlexander Duyck #define IXGBE_RXBUFFER_3K 3072 9109816fbeSAlexander Duyck #define IXGBE_RXBUFFER_4K 4096 92dee1ad47SJeff Kirsher #define IXGBE_MAX_RXBUFFER 16384 /* largest size for a single descriptor */ 93dee1ad47SJeff Kirsher 94dee1ad47SJeff Kirsher /* 95252562c2SAlexander Duyck * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we 96252562c2SAlexander Duyck * reserve 64 more, and skb_shared_info adds an additional 320 bytes more, 97252562c2SAlexander Duyck * this adds up to 448 bytes of extra data. 98252562c2SAlexander Duyck * 99252562c2SAlexander Duyck * Since netdev_alloc_skb now allocates a page fragment we can use a value 100252562c2SAlexander Duyck * of 256 and the resultant skb will have a truesize of 960 or less. 101dee1ad47SJeff Kirsher */ 102252562c2SAlexander Duyck #define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_256 103dee1ad47SJeff Kirsher 104dee1ad47SJeff Kirsher /* How many Rx Buffers do we bundle into one write to the hardware ? */ 105dee1ad47SJeff Kirsher #define IXGBE_RX_BUFFER_WRITE 16 /* Must be power of 2 */ 106dee1ad47SJeff Kirsher 107472148c3SAlexander Duyck enum ixgbe_tx_flags { 108472148c3SAlexander Duyck /* cmd_type flags */ 109472148c3SAlexander Duyck IXGBE_TX_FLAGS_HW_VLAN = 0x01, 110472148c3SAlexander Duyck IXGBE_TX_FLAGS_TSO = 0x02, 111472148c3SAlexander Duyck IXGBE_TX_FLAGS_TSTAMP = 0x04, 112472148c3SAlexander Duyck 113472148c3SAlexander Duyck /* olinfo flags */ 114472148c3SAlexander Duyck IXGBE_TX_FLAGS_CC = 0x08, 115472148c3SAlexander Duyck IXGBE_TX_FLAGS_IPV4 = 0x10, 116472148c3SAlexander Duyck IXGBE_TX_FLAGS_CSUM = 0x20, 117472148c3SAlexander Duyck 118472148c3SAlexander Duyck /* software defined flags */ 119472148c3SAlexander Duyck IXGBE_TX_FLAGS_SW_VLAN = 0x40, 120472148c3SAlexander Duyck IXGBE_TX_FLAGS_FCOE = 0x80, 121472148c3SAlexander Duyck }; 122472148c3SAlexander Duyck 123472148c3SAlexander Duyck /* VLAN info */ 124dee1ad47SJeff Kirsher #define IXGBE_TX_FLAGS_VLAN_MASK 0xffff0000 12566f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_VLAN_PRIO_MASK 0xe0000000 12666f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT 29 127dee1ad47SJeff Kirsher #define IXGBE_TX_FLAGS_VLAN_SHIFT 16 128dee1ad47SJeff Kirsher 129dee1ad47SJeff Kirsher #define IXGBE_MAX_VF_MC_ENTRIES 30 130dee1ad47SJeff Kirsher #define IXGBE_MAX_VF_FUNCTIONS 64 131dee1ad47SJeff Kirsher #define IXGBE_MAX_VFTA_ENTRIES 128 132dee1ad47SJeff Kirsher #define MAX_EMULATION_MAC_ADDRS 16 133dee1ad47SJeff Kirsher #define IXGBE_MAX_PF_MACVLANS 15 1341d9c0bfdSAlexander Duyck #define VMDQ_P(p) ((p) + adapter->ring_feature[RING_F_VMDQ].offset) 13583c61fa9SGreg Rose #define IXGBE_82599_VF_DEVICE_ID 0x10ED 13683c61fa9SGreg Rose #define IXGBE_X540_VF_DEVICE_ID 0x1515 137dee1ad47SJeff Kirsher 138dee1ad47SJeff Kirsher struct vf_data_storage { 139988d1307SMark Rustad struct pci_dev *vfdev; 140dee1ad47SJeff Kirsher unsigned char vf_mac_addresses[ETH_ALEN]; 141dee1ad47SJeff Kirsher u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES]; 142dee1ad47SJeff Kirsher u16 num_vf_mc_hashes; 143dee1ad47SJeff Kirsher bool clear_to_send; 144dee1ad47SJeff Kirsher bool pf_set_mac; 145dee1ad47SJeff Kirsher u16 pf_vlan; /* When set, guest VLAN config not allowed. */ 146dee1ad47SJeff Kirsher u16 pf_qos; 147dee1ad47SJeff Kirsher u16 tx_rate; 148de4c7f65SGreg Rose u8 spoofchk_enabled; 149e65ce0d3SVlad Zolotarov bool rss_query_enabled; 15054011e4dSHiroshi Shimamoto u8 trusted; 1518443c1a4SHiroshi Shimamoto int xcast_mode; 152374c65d6SAlexander Duyck unsigned int vf_api; 153dee1ad47SJeff Kirsher }; 154dee1ad47SJeff Kirsher 1558443c1a4SHiroshi Shimamoto enum ixgbevf_xcast_modes { 1568443c1a4SHiroshi Shimamoto IXGBEVF_XCAST_MODE_NONE = 0, 1578443c1a4SHiroshi Shimamoto IXGBEVF_XCAST_MODE_MULTI, 1588443c1a4SHiroshi Shimamoto IXGBEVF_XCAST_MODE_ALLMULTI, 15907eea570SDon Skidmore IXGBEVF_XCAST_MODE_PROMISC, 1608443c1a4SHiroshi Shimamoto }; 1618443c1a4SHiroshi Shimamoto 162dee1ad47SJeff Kirsher struct vf_macvlans { 163dee1ad47SJeff Kirsher struct list_head l; 164dee1ad47SJeff Kirsher int vf; 165dee1ad47SJeff Kirsher bool free; 166dee1ad47SJeff Kirsher bool is_macvlan; 167dee1ad47SJeff Kirsher u8 vf_macvlan[ETH_ALEN]; 168dee1ad47SJeff Kirsher }; 169dee1ad47SJeff Kirsher 170dee1ad47SJeff Kirsher #define IXGBE_MAX_TXD_PWR 14 171b4f47a48SJacob Keller #define IXGBE_MAX_DATA_PER_TXD (1u << IXGBE_MAX_TXD_PWR) 172dee1ad47SJeff Kirsher 173dee1ad47SJeff Kirsher /* Tx Descriptors needed, worst case */ 174dee1ad47SJeff Kirsher #define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD) 175990a3158SAlexander Duyck #define DESC_NEEDED (MAX_SKB_FRAGS + 4) 176dee1ad47SJeff Kirsher 177dee1ad47SJeff Kirsher /* wrapper around a pointer to a socket buffer, 178dee1ad47SJeff Kirsher * so a DMA handle can be stored along with the buffer */ 179dee1ad47SJeff Kirsher struct ixgbe_tx_buffer { 180d3d00239SAlexander Duyck union ixgbe_adv_tx_desc *next_to_watch; 181dee1ad47SJeff Kirsher unsigned long time_stamp; 182d3d00239SAlexander Duyck struct sk_buff *skb; 183fd0db0edSAlexander Duyck unsigned int bytecount; 184fd0db0edSAlexander Duyck unsigned short gso_segs; 185244e27adSAlexander Duyck __be16 protocol; 186729739b7SAlexander Duyck DEFINE_DMA_UNMAP_ADDR(dma); 187729739b7SAlexander Duyck DEFINE_DMA_UNMAP_LEN(len); 188fd0db0edSAlexander Duyck u32 tx_flags; 189dee1ad47SJeff Kirsher }; 190dee1ad47SJeff Kirsher 191dee1ad47SJeff Kirsher struct ixgbe_rx_buffer { 192dee1ad47SJeff Kirsher struct sk_buff *skb; 193dee1ad47SJeff Kirsher dma_addr_t dma; 194dee1ad47SJeff Kirsher struct page *page; 195dee1ad47SJeff Kirsher unsigned int page_offset; 196dee1ad47SJeff Kirsher }; 197dee1ad47SJeff Kirsher 198dee1ad47SJeff Kirsher struct ixgbe_queue_stats { 199dee1ad47SJeff Kirsher u64 packets; 200dee1ad47SJeff Kirsher u64 bytes; 201dee1ad47SJeff Kirsher }; 202dee1ad47SJeff Kirsher 203dee1ad47SJeff Kirsher struct ixgbe_tx_queue_stats { 204dee1ad47SJeff Kirsher u64 restart_queue; 205dee1ad47SJeff Kirsher u64 tx_busy; 206dee1ad47SJeff Kirsher u64 tx_done_old; 207dee1ad47SJeff Kirsher }; 208dee1ad47SJeff Kirsher 209dee1ad47SJeff Kirsher struct ixgbe_rx_queue_stats { 210dee1ad47SJeff Kirsher u64 rsc_count; 211dee1ad47SJeff Kirsher u64 rsc_flush; 212dee1ad47SJeff Kirsher u64 non_eop_descs; 213dee1ad47SJeff Kirsher u64 alloc_rx_page_failed; 214dee1ad47SJeff Kirsher u64 alloc_rx_buff_failed; 2158a0da21bSAlexander Duyck u64 csum_err; 216dee1ad47SJeff Kirsher }; 217dee1ad47SJeff Kirsher 218a9763f3cSMark Rustad #define IXGBE_TS_HDR_LEN 8 219a9763f3cSMark Rustad 220f800326dSAlexander Duyck enum ixgbe_ring_state_t { 221dee1ad47SJeff Kirsher __IXGBE_TX_FDIR_INIT_DONE, 222fd786b7bSAlexander Duyck __IXGBE_TX_XPS_INIT_DONE, 223dee1ad47SJeff Kirsher __IXGBE_TX_DETECT_HANG, 224dee1ad47SJeff Kirsher __IXGBE_HANG_CHECK_ARMED, 225dee1ad47SJeff Kirsher __IXGBE_RX_RSC_ENABLED, 2268a0da21bSAlexander Duyck __IXGBE_RX_CSUM_UDP_ZERO_ERR, 22757efd44cSAlexander Duyck __IXGBE_RX_FCOE, 228dee1ad47SJeff Kirsher }; 229dee1ad47SJeff Kirsher 2302a47fa45SJohn Fastabend struct ixgbe_fwd_adapter { 2312a47fa45SJohn Fastabend unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)]; 2322a47fa45SJohn Fastabend struct net_device *netdev; 2332a47fa45SJohn Fastabend struct ixgbe_adapter *real_adapter; 2342a47fa45SJohn Fastabend unsigned int tx_base_queue; 2352a47fa45SJohn Fastabend unsigned int rx_base_queue; 2362a47fa45SJohn Fastabend int pool; 2372a47fa45SJohn Fastabend }; 2382a47fa45SJohn Fastabend 239dee1ad47SJeff Kirsher #define check_for_tx_hang(ring) \ 240dee1ad47SJeff Kirsher test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state) 241dee1ad47SJeff Kirsher #define set_check_for_tx_hang(ring) \ 242dee1ad47SJeff Kirsher set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state) 243dee1ad47SJeff Kirsher #define clear_check_for_tx_hang(ring) \ 244dee1ad47SJeff Kirsher clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state) 245dee1ad47SJeff Kirsher #define ring_is_rsc_enabled(ring) \ 246dee1ad47SJeff Kirsher test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state) 247dee1ad47SJeff Kirsher #define set_ring_rsc_enabled(ring) \ 248dee1ad47SJeff Kirsher set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state) 249dee1ad47SJeff Kirsher #define clear_ring_rsc_enabled(ring) \ 250dee1ad47SJeff Kirsher clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state) 251dee1ad47SJeff Kirsher struct ixgbe_ring { 252efe3d3c8SAlexander Duyck struct ixgbe_ring *next; /* pointer to next ring in q_vector */ 253d3ee4294SAlexander Duyck struct ixgbe_q_vector *q_vector; /* backpointer to host q_vector */ 254dee1ad47SJeff Kirsher struct net_device *netdev; /* netdev ring belongs to */ 255d3ee4294SAlexander Duyck struct device *dev; /* device for DMA mapping */ 2562a47fa45SJohn Fastabend struct ixgbe_fwd_adapter *l2_accel_priv; 257d3ee4294SAlexander Duyck void *desc; /* descriptor ring memory */ 258dee1ad47SJeff Kirsher union { 259dee1ad47SJeff Kirsher struct ixgbe_tx_buffer *tx_buffer_info; 260dee1ad47SJeff Kirsher struct ixgbe_rx_buffer *rx_buffer_info; 261dee1ad47SJeff Kirsher }; 262dee1ad47SJeff Kirsher unsigned long state; 263dee1ad47SJeff Kirsher u8 __iomem *tail; 264d3ee4294SAlexander Duyck dma_addr_t dma; /* phys. address of descriptor ring */ 265d3ee4294SAlexander Duyck unsigned int size; /* length in bytes */ 266dee1ad47SJeff Kirsher 267dee1ad47SJeff Kirsher u16 count; /* amount of descriptors */ 268dee1ad47SJeff Kirsher 269dee1ad47SJeff Kirsher u8 queue_index; /* needed for multiqueue queue management */ 270dee1ad47SJeff Kirsher u8 reg_idx; /* holds the special value that gets 271dee1ad47SJeff Kirsher * the hardware register offset 272dee1ad47SJeff Kirsher * associated with this ring, which is 273dee1ad47SJeff Kirsher * different for DCB and RSS modes 274dee1ad47SJeff Kirsher */ 275d3ee4294SAlexander Duyck u16 next_to_use; 276d3ee4294SAlexander Duyck u16 next_to_clean; 277d3ee4294SAlexander Duyck 278a9763f3cSMark Rustad unsigned long last_rx_timestamp; 279a9763f3cSMark Rustad 280f800326dSAlexander Duyck union { 281d3ee4294SAlexander Duyck u16 next_to_alloc; 282f800326dSAlexander Duyck struct { 283dee1ad47SJeff Kirsher u8 atr_sample_rate; 284dee1ad47SJeff Kirsher u8 atr_count; 285f800326dSAlexander Duyck }; 286f800326dSAlexander Duyck }; 287dee1ad47SJeff Kirsher 288dee1ad47SJeff Kirsher u8 dcb_tc; 289dee1ad47SJeff Kirsher struct ixgbe_queue_stats stats; 290dee1ad47SJeff Kirsher struct u64_stats_sync syncp; 291dee1ad47SJeff Kirsher union { 292dee1ad47SJeff Kirsher struct ixgbe_tx_queue_stats tx_stats; 293dee1ad47SJeff Kirsher struct ixgbe_rx_queue_stats rx_stats; 294dee1ad47SJeff Kirsher }; 295dee1ad47SJeff Kirsher } ____cacheline_internodealigned_in_smp; 296dee1ad47SJeff Kirsher 297dee1ad47SJeff Kirsher enum ixgbe_ring_f_enum { 298dee1ad47SJeff Kirsher RING_F_NONE = 0, 299dee1ad47SJeff Kirsher RING_F_VMDQ, /* SR-IOV uses the same ring feature */ 300dee1ad47SJeff Kirsher RING_F_RSS, 301dee1ad47SJeff Kirsher RING_F_FDIR, 302dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE 303dee1ad47SJeff Kirsher RING_F_FCOE, 304dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */ 305dee1ad47SJeff Kirsher 306dee1ad47SJeff Kirsher RING_F_ARRAY_SIZE /* must be last in enum set */ 307dee1ad47SJeff Kirsher }; 308dee1ad47SJeff Kirsher 309dee1ad47SJeff Kirsher #define IXGBE_MAX_RSS_INDICES 16 310e9ee3238SEmil Tantilov #define IXGBE_MAX_RSS_INDICES_X550 63 311dee1ad47SJeff Kirsher #define IXGBE_MAX_VMDQ_INDICES 64 312d3cb9869SAlexander Duyck #define IXGBE_MAX_FDIR_INDICES 63 /* based on q_vector limit */ 313dee1ad47SJeff Kirsher #define IXGBE_MAX_FCOE_INDICES 8 314d3cb9869SAlexander Duyck #define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1) 315d3cb9869SAlexander Duyck #define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1) 3162a47fa45SJohn Fastabend #define IXGBE_MAX_L2A_QUEUES 4 3172a47fa45SJohn Fastabend #define IXGBE_BAD_L2A_QUEUE 3 3182a47fa45SJohn Fastabend #define IXGBE_MAX_MACVLANS 31 3192a47fa45SJohn Fastabend #define IXGBE_MAX_DCBMACVLANS 8 3202a47fa45SJohn Fastabend 321dee1ad47SJeff Kirsher struct ixgbe_ring_feature { 322c087663eSAlexander Duyck u16 limit; /* upper limit on feature indices */ 323c087663eSAlexander Duyck u16 indices; /* current value of indices */ 324e4b317e9SAlexander Duyck u16 mask; /* Mask used for feature to ring mapping */ 325e4b317e9SAlexander Duyck u16 offset; /* offset to start of feature */ 326dee1ad47SJeff Kirsher } ____cacheline_internodealigned_in_smp; 327dee1ad47SJeff Kirsher 32873079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_8Q_MASK 0x78 32973079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_4Q_MASK 0x7C 33073079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_2Q_MASK 0x7E 33173079ea0SAlexander Duyck 332f800326dSAlexander Duyck /* 333f800326dSAlexander Duyck * FCoE requires that all Rx buffers be over 2200 bytes in length. Since 334f800326dSAlexander Duyck * this is twice the size of a half page we need to double the page order 335f800326dSAlexander Duyck * for FCoE enabled Rx queues. 336f800326dSAlexander Duyck */ 33709816fbeSAlexander Duyck static inline unsigned int ixgbe_rx_bufsz(struct ixgbe_ring *ring) 33809816fbeSAlexander Duyck { 33909816fbeSAlexander Duyck #ifdef IXGBE_FCOE 34009816fbeSAlexander Duyck if (test_bit(__IXGBE_RX_FCOE, &ring->state)) 34109816fbeSAlexander Duyck return (PAGE_SIZE < 8192) ? IXGBE_RXBUFFER_4K : 34209816fbeSAlexander Duyck IXGBE_RXBUFFER_3K; 34309816fbeSAlexander Duyck #endif 34409816fbeSAlexander Duyck return IXGBE_RXBUFFER_2K; 34509816fbeSAlexander Duyck } 34609816fbeSAlexander Duyck 347f800326dSAlexander Duyck static inline unsigned int ixgbe_rx_pg_order(struct ixgbe_ring *ring) 348f800326dSAlexander Duyck { 34909816fbeSAlexander Duyck #ifdef IXGBE_FCOE 35009816fbeSAlexander Duyck if (test_bit(__IXGBE_RX_FCOE, &ring->state)) 35109816fbeSAlexander Duyck return (PAGE_SIZE < 8192) ? 1 : 0; 352f800326dSAlexander Duyck #endif 35309816fbeSAlexander Duyck return 0; 35409816fbeSAlexander Duyck } 355f800326dSAlexander Duyck #define ixgbe_rx_pg_size(_ring) (PAGE_SIZE << ixgbe_rx_pg_order(_ring)) 356f800326dSAlexander Duyck 357dee1ad47SJeff Kirsher struct ixgbe_ring_container { 358efe3d3c8SAlexander Duyck struct ixgbe_ring *ring; /* pointer to linked list of rings */ 359dee1ad47SJeff Kirsher unsigned int total_bytes; /* total bytes processed this int */ 360dee1ad47SJeff Kirsher unsigned int total_packets; /* total packets processed this int */ 361dee1ad47SJeff Kirsher u16 work_limit; /* total work allowed per interrupt */ 362dee1ad47SJeff Kirsher u8 count; /* total number of rings in vector */ 363dee1ad47SJeff Kirsher u8 itr; /* current ITR setting for ring */ 364dee1ad47SJeff Kirsher }; 365dee1ad47SJeff Kirsher 366a557928eSAlexander Duyck /* iterator for handling rings in ring container */ 367a557928eSAlexander Duyck #define ixgbe_for_each_ring(pos, head) \ 368a557928eSAlexander Duyck for (pos = (head).ring; pos != NULL; pos = pos->next) 369a557928eSAlexander Duyck 370dee1ad47SJeff Kirsher #define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \ 371dee1ad47SJeff Kirsher ? 8 : 1) 372dee1ad47SJeff Kirsher #define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS 373dee1ad47SJeff Kirsher 37449c7ffbeSAlexander Duyck /* MAX_Q_VECTORS of these are allocated, 375dee1ad47SJeff Kirsher * but we only use one per queue-specific vector. 376dee1ad47SJeff Kirsher */ 377dee1ad47SJeff Kirsher struct ixgbe_q_vector { 378dee1ad47SJeff Kirsher struct ixgbe_adapter *adapter; 379dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCA 380dee1ad47SJeff Kirsher int cpu; /* CPU for DCA */ 381dee1ad47SJeff Kirsher #endif 382d5bf4f67SEmil Tantilov u16 v_idx; /* index of q_vector within array, also used for 383d5bf4f67SEmil Tantilov * finding the bit in EICR and friends that 384d5bf4f67SEmil Tantilov * represents the vector for this ring */ 385d5bf4f67SEmil Tantilov u16 itr; /* Interrupt throttle rate written to EITR */ 386dee1ad47SJeff Kirsher struct ixgbe_ring_container rx, tx; 387d5bf4f67SEmil Tantilov 388d5bf4f67SEmil Tantilov struct napi_struct napi; 389de88eeebSAlexander Duyck cpumask_t affinity_mask; 390de88eeebSAlexander Duyck int numa_node; 391de88eeebSAlexander Duyck struct rcu_head rcu; /* to avoid race with update stats on free */ 392dee1ad47SJeff Kirsher char name[IFNAMSIZ + 9]; 393de88eeebSAlexander Duyck 394de88eeebSAlexander Duyck /* for dynamic allocation of rings associated with this q_vector */ 395de88eeebSAlexander Duyck struct ixgbe_ring ring[0] ____cacheline_internodealigned_in_smp; 396dee1ad47SJeff Kirsher }; 397adc81090SAlexander Duyck 3983ca8bc6dSDon Skidmore #ifdef CONFIG_IXGBE_HWMON 3993ca8bc6dSDon Skidmore 4003ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_LOC 0 4013ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_TEMP 1 4023ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_CAUTION 2 4033ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_MAX 3 4043ca8bc6dSDon Skidmore 4053ca8bc6dSDon Skidmore struct hwmon_attr { 4063ca8bc6dSDon Skidmore struct device_attribute dev_attr; 4073ca8bc6dSDon Skidmore struct ixgbe_hw *hw; 4083ca8bc6dSDon Skidmore struct ixgbe_thermal_diode_data *sensor; 4093ca8bc6dSDon Skidmore char name[12]; 4103ca8bc6dSDon Skidmore }; 4113ca8bc6dSDon Skidmore 4123ca8bc6dSDon Skidmore struct hwmon_buff { 41303b77d81SGuenter Roeck struct attribute_group group; 41403b77d81SGuenter Roeck const struct attribute_group *groups[2]; 41503b77d81SGuenter Roeck struct attribute *attrs[IXGBE_MAX_SENSORS * 4 + 1]; 41603b77d81SGuenter Roeck struct hwmon_attr hwmon_list[IXGBE_MAX_SENSORS * 4]; 4173ca8bc6dSDon Skidmore unsigned int n_hwmon; 4183ca8bc6dSDon Skidmore }; 4193ca8bc6dSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */ 420dee1ad47SJeff Kirsher 421d5bf4f67SEmil Tantilov /* 422d5bf4f67SEmil Tantilov * microsecond values for various ITR rates shifted by 2 to fit itr register 423d5bf4f67SEmil Tantilov * with the first 3 bits reserved 0 424dee1ad47SJeff Kirsher */ 425d5bf4f67SEmil Tantilov #define IXGBE_MIN_RSC_ITR 24 426d5bf4f67SEmil Tantilov #define IXGBE_100K_ITR 40 427d5bf4f67SEmil Tantilov #define IXGBE_20K_ITR 200 4288ac34f10SAlexander Duyck #define IXGBE_12K_ITR 336 429dee1ad47SJeff Kirsher 430f56e0cb1SAlexander Duyck /* ixgbe_test_staterr - tests bits in Rx descriptor status and error fields */ 431f56e0cb1SAlexander Duyck static inline __le32 ixgbe_test_staterr(union ixgbe_adv_rx_desc *rx_desc, 432f56e0cb1SAlexander Duyck const u32 stat_err_bits) 433f56e0cb1SAlexander Duyck { 434f56e0cb1SAlexander Duyck return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits); 435f56e0cb1SAlexander Duyck } 436f56e0cb1SAlexander Duyck 437dee1ad47SJeff Kirsher static inline u16 ixgbe_desc_unused(struct ixgbe_ring *ring) 438dee1ad47SJeff Kirsher { 439dee1ad47SJeff Kirsher u16 ntc = ring->next_to_clean; 440dee1ad47SJeff Kirsher u16 ntu = ring->next_to_use; 441dee1ad47SJeff Kirsher 442dee1ad47SJeff Kirsher return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1; 443dee1ad47SJeff Kirsher } 444dee1ad47SJeff Kirsher 445e4f74028SAlexander Duyck #define IXGBE_RX_DESC(R, i) \ 446dee1ad47SJeff Kirsher (&(((union ixgbe_adv_rx_desc *)((R)->desc))[i])) 447e4f74028SAlexander Duyck #define IXGBE_TX_DESC(R, i) \ 448dee1ad47SJeff Kirsher (&(((union ixgbe_adv_tx_desc *)((R)->desc))[i])) 449e4f74028SAlexander Duyck #define IXGBE_TX_CTXTDESC(R, i) \ 450dee1ad47SJeff Kirsher (&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i])) 451dee1ad47SJeff Kirsher 452c88887e0SAlexander Duyck #define IXGBE_MAX_JUMBO_FRAME_SIZE 9728 /* Maximum Supported Size 9.5KB */ 453dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE 454dee1ad47SJeff Kirsher /* Use 3K as the baby jumbo frame size for FCoE */ 455dee1ad47SJeff Kirsher #define IXGBE_FCOE_JUMBO_FRAME_SIZE 3072 456dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */ 457dee1ad47SJeff Kirsher 458dee1ad47SJeff Kirsher #define OTHER_VECTOR 1 459dee1ad47SJeff Kirsher #define NON_Q_VECTORS (OTHER_VECTOR) 460dee1ad47SJeff Kirsher 461dee1ad47SJeff Kirsher #define MAX_MSIX_VECTORS_82599 64 46249c7ffbeSAlexander Duyck #define MAX_Q_VECTORS_82599 64 463dee1ad47SJeff Kirsher #define MAX_MSIX_VECTORS_82598 18 46449c7ffbeSAlexander Duyck #define MAX_Q_VECTORS_82598 16 465dee1ad47SJeff Kirsher 4665d7daa35SJacob Keller struct ixgbe_mac_addr { 4675d7daa35SJacob Keller u8 addr[ETH_ALEN]; 468c9f53e63SAlexander Duyck u16 pool; 4695d7daa35SJacob Keller u16 state; /* bitmask */ 4705d7daa35SJacob Keller }; 471c9f53e63SAlexander Duyck 4725d7daa35SJacob Keller #define IXGBE_MAC_STATE_DEFAULT 0x1 4735d7daa35SJacob Keller #define IXGBE_MAC_STATE_MODIFIED 0x2 4745d7daa35SJacob Keller #define IXGBE_MAC_STATE_IN_USE 0x4 4755d7daa35SJacob Keller 47649c7ffbeSAlexander Duyck #define MAX_Q_VECTORS MAX_Q_VECTORS_82599 477dee1ad47SJeff Kirsher #define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599 478dee1ad47SJeff Kirsher 4798f15486dSAlexander Duyck #define MIN_MSIX_Q_VECTORS 1 480dee1ad47SJeff Kirsher #define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS) 481dee1ad47SJeff Kirsher 48246646e61SAlexander Duyck /* default to trying for four seconds */ 48346646e61SAlexander Duyck #define IXGBE_TRY_LINK_TIMEOUT (4 * HZ) 48458e7cd24SMark Rustad #define IXGBE_SFP_POLL_JIFFIES (2 * HZ) /* SFP poll every 2 seconds */ 48546646e61SAlexander Duyck 486dee1ad47SJeff Kirsher /* board specific private data structure */ 487dee1ad47SJeff Kirsher struct ixgbe_adapter { 48846646e61SAlexander Duyck unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)]; 48946646e61SAlexander Duyck /* OS defined structs */ 49046646e61SAlexander Duyck struct net_device *netdev; 49146646e61SAlexander Duyck struct pci_dev *pdev; 49246646e61SAlexander Duyck 493dee1ad47SJeff Kirsher unsigned long state; 494dee1ad47SJeff Kirsher 495dee1ad47SJeff Kirsher /* Some features need tri-state capability, 496dee1ad47SJeff Kirsher * thus the additional *_CAPABLE flags. 497dee1ad47SJeff Kirsher */ 498dee1ad47SJeff Kirsher u32 flags; 499b4f47a48SJacob Keller #define IXGBE_FLAG_MSI_ENABLED BIT(1) 500b4f47a48SJacob Keller #define IXGBE_FLAG_MSIX_ENABLED BIT(3) 501b4f47a48SJacob Keller #define IXGBE_FLAG_RX_1BUF_CAPABLE BIT(4) 502b4f47a48SJacob Keller #define IXGBE_FLAG_RX_PS_CAPABLE BIT(5) 503b4f47a48SJacob Keller #define IXGBE_FLAG_RX_PS_ENABLED BIT(6) 504b4f47a48SJacob Keller #define IXGBE_FLAG_DCA_ENABLED BIT(8) 505b4f47a48SJacob Keller #define IXGBE_FLAG_DCA_CAPABLE BIT(9) 506b4f47a48SJacob Keller #define IXGBE_FLAG_IMIR_ENABLED BIT(10) 507b4f47a48SJacob Keller #define IXGBE_FLAG_MQ_CAPABLE BIT(11) 508b4f47a48SJacob Keller #define IXGBE_FLAG_DCB_ENABLED BIT(12) 509b4f47a48SJacob Keller #define IXGBE_FLAG_VMDQ_CAPABLE BIT(13) 510b4f47a48SJacob Keller #define IXGBE_FLAG_VMDQ_ENABLED BIT(14) 511b4f47a48SJacob Keller #define IXGBE_FLAG_FAN_FAIL_CAPABLE BIT(15) 512b4f47a48SJacob Keller #define IXGBE_FLAG_NEED_LINK_UPDATE BIT(16) 513b4f47a48SJacob Keller #define IXGBE_FLAG_NEED_LINK_CONFIG BIT(17) 514b4f47a48SJacob Keller #define IXGBE_FLAG_FDIR_HASH_CAPABLE BIT(18) 515b4f47a48SJacob Keller #define IXGBE_FLAG_FDIR_PERFECT_CAPABLE BIT(19) 516b4f47a48SJacob Keller #define IXGBE_FLAG_FCOE_CAPABLE BIT(20) 517b4f47a48SJacob Keller #define IXGBE_FLAG_FCOE_ENABLED BIT(21) 518b4f47a48SJacob Keller #define IXGBE_FLAG_SRIOV_CAPABLE BIT(22) 519b4f47a48SJacob Keller #define IXGBE_FLAG_SRIOV_ENABLED BIT(23) 52067359c3cSMark Rustad #define IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE BIT(24) 521a9763f3cSMark Rustad #define IXGBE_FLAG_RX_HWTSTAMP_ENABLED BIT(25) 522a9763f3cSMark Rustad #define IXGBE_FLAG_RX_HWTSTAMP_IN_REGISTER BIT(26) 5238829009dSUsha Ketineni #define IXGBE_FLAG_DCB_CAPABLE BIT(27) 524a21d0822SEmil Tantilov #define IXGBE_FLAG_GENEVE_OFFLOAD_CAPABLE BIT(28) 525dee1ad47SJeff Kirsher 526dee1ad47SJeff Kirsher u32 flags2; 527b4f47a48SJacob Keller #define IXGBE_FLAG2_RSC_CAPABLE BIT(0) 528b4f47a48SJacob Keller #define IXGBE_FLAG2_RSC_ENABLED BIT(1) 529b4f47a48SJacob Keller #define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE BIT(2) 530b4f47a48SJacob Keller #define IXGBE_FLAG2_TEMP_SENSOR_EVENT BIT(3) 531b4f47a48SJacob Keller #define IXGBE_FLAG2_SEARCH_FOR_SFP BIT(4) 532b4f47a48SJacob Keller #define IXGBE_FLAG2_SFP_NEEDS_RESET BIT(5) 533b4f47a48SJacob Keller #define IXGBE_FLAG2_FDIR_REQUIRES_REINIT BIT(7) 534b4f47a48SJacob Keller #define IXGBE_FLAG2_RSS_FIELD_IPV4_UDP BIT(8) 535b4f47a48SJacob Keller #define IXGBE_FLAG2_RSS_FIELD_IPV6_UDP BIT(9) 536b4f47a48SJacob Keller #define IXGBE_FLAG2_PTP_PPS_ENABLED BIT(10) 537b4f47a48SJacob Keller #define IXGBE_FLAG2_PHY_INTERRUPT BIT(11) 538a21d0822SEmil Tantilov #define IXGBE_FLAG2_UDP_TUN_REREG_NEEDED BIT(12) 53916369564SAlexander Duyck #define IXGBE_FLAG2_VLAN_PROMISC BIT(13) 540b3eb4e18SMark Rustad #define IXGBE_FLAG2_EEE_CAPABLE BIT(14) 541b3eb4e18SMark Rustad #define IXGBE_FLAG2_EEE_ENABLED BIT(15) 54246646e61SAlexander Duyck 54346646e61SAlexander Duyck /* Tx fast path data */ 54446646e61SAlexander Duyck int num_tx_queues; 54546646e61SAlexander Duyck u16 tx_itr_setting; 54646646e61SAlexander Duyck u16 tx_work_limit; 54746646e61SAlexander Duyck 54846646e61SAlexander Duyck /* Rx fast path data */ 54946646e61SAlexander Duyck int num_rx_queues; 55046646e61SAlexander Duyck u16 rx_itr_setting; 55146646e61SAlexander Duyck 5529f12df90SAlexander Duyck /* Port number used to identify VXLAN traffic */ 5539f12df90SAlexander Duyck __be16 vxlan_port; 554a21d0822SEmil Tantilov __be16 geneve_port; 5559f12df90SAlexander Duyck 55646646e61SAlexander Duyck /* TX */ 55746646e61SAlexander Duyck struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp; 55846646e61SAlexander Duyck 55946646e61SAlexander Duyck u64 restart_queue; 56046646e61SAlexander Duyck u64 lsc_int; 56146646e61SAlexander Duyck u32 tx_timeout_count; 56246646e61SAlexander Duyck 56346646e61SAlexander Duyck /* RX */ 56446646e61SAlexander Duyck struct ixgbe_ring *rx_ring[MAX_RX_QUEUES]; 56546646e61SAlexander Duyck int num_rx_pools; /* == num_rx_queues in 82598 */ 56646646e61SAlexander Duyck int num_rx_queues_per_pool; /* 1 if 82598, can be many if 82599 */ 56746646e61SAlexander Duyck u64 hw_csum_rx_error; 56846646e61SAlexander Duyck u64 hw_rx_no_dma_resources; 56946646e61SAlexander Duyck u64 rsc_total_count; 57046646e61SAlexander Duyck u64 rsc_total_flush; 57146646e61SAlexander Duyck u64 non_eop_descs; 57246646e61SAlexander Duyck u32 alloc_rx_page_failed; 57346646e61SAlexander Duyck u32 alloc_rx_buff_failed; 57446646e61SAlexander Duyck 57549c7ffbeSAlexander Duyck struct ixgbe_q_vector *q_vector[MAX_Q_VECTORS]; 576dee1ad47SJeff Kirsher 577dee1ad47SJeff Kirsher /* DCB parameters */ 578dee1ad47SJeff Kirsher struct ieee_pfc *ixgbe_ieee_pfc; 579dee1ad47SJeff Kirsher struct ieee_ets *ixgbe_ieee_ets; 580dee1ad47SJeff Kirsher struct ixgbe_dcb_config dcb_cfg; 581dee1ad47SJeff Kirsher struct ixgbe_dcb_config temp_dcb_cfg; 582dee1ad47SJeff Kirsher u8 dcb_set_bitmap; 583dee1ad47SJeff Kirsher u8 dcbx_cap; 584dee1ad47SJeff Kirsher enum ixgbe_fc_mode last_lfc_mode; 585dee1ad47SJeff Kirsher 58649c7ffbeSAlexander Duyck int num_q_vectors; /* current number of q_vectors for device */ 58749c7ffbeSAlexander Duyck int max_q_vectors; /* true count of q_vectors for device */ 588dee1ad47SJeff Kirsher struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE]; 589dee1ad47SJeff Kirsher struct msix_entry *msix_entries; 590dee1ad47SJeff Kirsher 591dee1ad47SJeff Kirsher u32 test_icr; 592dee1ad47SJeff Kirsher struct ixgbe_ring test_tx_ring; 593dee1ad47SJeff Kirsher struct ixgbe_ring test_rx_ring; 594dee1ad47SJeff Kirsher 595dee1ad47SJeff Kirsher /* structs defined in ixgbe_hw.h */ 596dee1ad47SJeff Kirsher struct ixgbe_hw hw; 597dee1ad47SJeff Kirsher u16 msg_enable; 598dee1ad47SJeff Kirsher struct ixgbe_hw_stats stats; 599dee1ad47SJeff Kirsher 600dee1ad47SJeff Kirsher u64 tx_busy; 601dee1ad47SJeff Kirsher unsigned int tx_ring_count; 602dee1ad47SJeff Kirsher unsigned int rx_ring_count; 603dee1ad47SJeff Kirsher 604dee1ad47SJeff Kirsher u32 link_speed; 605dee1ad47SJeff Kirsher bool link_up; 60658e7cd24SMark Rustad unsigned long sfp_poll_time; 607dee1ad47SJeff Kirsher unsigned long link_check_timeout; 608dee1ad47SJeff Kirsher 609dee1ad47SJeff Kirsher struct timer_list service_timer; 61046646e61SAlexander Duyck struct work_struct service_task; 61146646e61SAlexander Duyck 61246646e61SAlexander Duyck struct hlist_head fdir_filter_list; 61346646e61SAlexander Duyck unsigned long fdir_overflow; /* number of times ATR was backed off */ 61446646e61SAlexander Duyck union ixgbe_atr_input fdir_mask; 61546646e61SAlexander Duyck int fdir_filter_count; 616dee1ad47SJeff Kirsher u32 fdir_pballoc; 617dee1ad47SJeff Kirsher u32 atr_sample_rate; 618dee1ad47SJeff Kirsher spinlock_t fdir_perfect_lock; 61946646e61SAlexander Duyck 620dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE 621dee1ad47SJeff Kirsher struct ixgbe_fcoe fcoe; 622dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */ 6232a1a091cSMark Rustad u8 __iomem *io_addr; /* Mainly for iounmap use */ 624dee1ad47SJeff Kirsher u32 wol; 62546646e61SAlexander Duyck 626aa2bacb6SDon Skidmore u16 bridge_mode; 627aa2bacb6SDon Skidmore 62815e5209fSEmil Tantilov u16 eeprom_verh; 62915e5209fSEmil Tantilov u16 eeprom_verl; 630c23f5b6bSEmil Tantilov u16 eeprom_cap; 631dee1ad47SJeff Kirsher 632dee1ad47SJeff Kirsher u32 interrupt_event; 63346646e61SAlexander Duyck u32 led_reg; 634dee1ad47SJeff Kirsher 6353a6a4edaSJacob Keller struct ptp_clock *ptp_clock; 6363a6a4edaSJacob Keller struct ptp_clock_info ptp_caps; 637891dc082SJacob Keller struct work_struct ptp_tx_work; 638891dc082SJacob Keller struct sk_buff *ptp_tx_skb; 63993501d48SJacob Keller struct hwtstamp_config tstamp_config; 640891dc082SJacob Keller unsigned long ptp_tx_start; 6413a6a4edaSJacob Keller unsigned long last_overflow_check; 6426cb562d6SJacob Keller unsigned long last_rx_ptp_check; 643eda183c2SJakub Kicinski unsigned long last_rx_timestamp; 6443a6a4edaSJacob Keller spinlock_t tmreg_lock; 645a9763f3cSMark Rustad struct cyclecounter hw_cc; 646a9763f3cSMark Rustad struct timecounter hw_tc; 6473a6a4edaSJacob Keller u32 base_incval; 648a9763f3cSMark Rustad u32 tx_hwtstamp_timeouts; 649a9763f3cSMark Rustad u32 rx_hwtstamp_cleared; 650a9763f3cSMark Rustad void (*ptp_setup_sdp)(struct ixgbe_adapter *); 6513a6a4edaSJacob Keller 652dee1ad47SJeff Kirsher /* SR-IOV */ 653dee1ad47SJeff Kirsher DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS); 654dee1ad47SJeff Kirsher unsigned int num_vfs; 655dee1ad47SJeff Kirsher struct vf_data_storage *vfinfo; 656dee1ad47SJeff Kirsher int vf_rate_link_speed; 657dee1ad47SJeff Kirsher struct vf_macvlans vf_mvs; 658dee1ad47SJeff Kirsher struct vf_macvlans *mv_list; 659dee1ad47SJeff Kirsher 66083c61fa9SGreg Rose u32 timer_event_accumulator; 66183c61fa9SGreg Rose u32 vferr_refcount; 6625d7daa35SJacob Keller struct ixgbe_mac_addr *mac_table; 6633ca8bc6dSDon Skidmore struct kobject *info_kobj; 6643ca8bc6dSDon Skidmore #ifdef CONFIG_IXGBE_HWMON 66503b77d81SGuenter Roeck struct hwmon_buff *ixgbe_hwmon_buff; 6663ca8bc6dSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */ 66700949167SCatherine Sullivan #ifdef CONFIG_DEBUG_FS 66800949167SCatherine Sullivan struct dentry *ixgbe_dbg_adapter; 66900949167SCatherine Sullivan #endif /*CONFIG_DEBUG_FS*/ 670107d3018SAlexander Duyck 671107d3018SAlexander Duyck u8 default_up; 6722a47fa45SJohn Fastabend unsigned long fwd_bitmask; /* Bitmask indicating in use pools */ 673dfaf891dSVlad Zolotarov 674b82b17d9SJohn Fastabend #define IXGBE_MAX_LINK_HANDLE 10 6751cdaaf54SAmritha Nambiar struct ixgbe_jump_table *jump_tables[IXGBE_MAX_LINK_HANDLE]; 676db956ae8SJohn Fastabend unsigned long tables; 677b82b17d9SJohn Fastabend 678dfaf891dSVlad Zolotarov /* maximum number of RETA entries among all devices supported by ixgbe 679dfaf891dSVlad Zolotarov * driver: currently it's x550 device in non-SRIOV mode 680dfaf891dSVlad Zolotarov */ 681dfaf891dSVlad Zolotarov #define IXGBE_MAX_RETA_ENTRIES 512 682dfaf891dSVlad Zolotarov u8 rss_indir_tbl[IXGBE_MAX_RETA_ENTRIES]; 683dfaf891dSVlad Zolotarov 684dfaf891dSVlad Zolotarov #define IXGBE_RSS_KEY_SIZE 40 /* size of RSS Hash Key in bytes */ 685dfaf891dSVlad Zolotarov u32 rss_key[IXGBE_RSS_KEY_SIZE / sizeof(u32)]; 686dee1ad47SJeff Kirsher }; 687dee1ad47SJeff Kirsher 6880f9b232bSDon Skidmore static inline u8 ixgbe_max_rss_indices(struct ixgbe_adapter *adapter) 6890f9b232bSDon Skidmore { 6900f9b232bSDon Skidmore switch (adapter->hw.mac.type) { 6910f9b232bSDon Skidmore case ixgbe_mac_82598EB: 6920f9b232bSDon Skidmore case ixgbe_mac_82599EB: 6930f9b232bSDon Skidmore case ixgbe_mac_X540: 6940f9b232bSDon Skidmore return IXGBE_MAX_RSS_INDICES; 6950f9b232bSDon Skidmore case ixgbe_mac_X550: 6960f9b232bSDon Skidmore case ixgbe_mac_X550EM_x: 69749425dfcSMark Rustad case ixgbe_mac_x550em_a: 6980f9b232bSDon Skidmore return IXGBE_MAX_RSS_INDICES_X550; 6990f9b232bSDon Skidmore default: 7000f9b232bSDon Skidmore return 0; 7010f9b232bSDon Skidmore } 7020f9b232bSDon Skidmore } 7030f9b232bSDon Skidmore 704dee1ad47SJeff Kirsher struct ixgbe_fdir_filter { 705dee1ad47SJeff Kirsher struct hlist_node fdir_node; 706dee1ad47SJeff Kirsher union ixgbe_atr_input filter; 707dee1ad47SJeff Kirsher u16 sw_idx; 7082a9ed5d1SSridhar Samudrala u64 action; 709dee1ad47SJeff Kirsher }; 710dee1ad47SJeff Kirsher 71170e5576cSDon Skidmore enum ixgbe_state_t { 712dee1ad47SJeff Kirsher __IXGBE_TESTING, 713dee1ad47SJeff Kirsher __IXGBE_RESETTING, 714dee1ad47SJeff Kirsher __IXGBE_DOWN, 71541c62843SMark Rustad __IXGBE_DISABLED, 71609f40aedSMark Rustad __IXGBE_REMOVING, 717dee1ad47SJeff Kirsher __IXGBE_SERVICE_SCHED, 71858cf663fSMark Rustad __IXGBE_SERVICE_INITED, 719dee1ad47SJeff Kirsher __IXGBE_IN_SFP_INIT, 7208fecf67cSJacob Keller __IXGBE_PTP_RUNNING, 721151b260cSJakub Kicinski __IXGBE_PTP_TX_IN_PROGRESS, 72257ca2a4fSEmil Tantilov __IXGBE_RESET_REQUESTED, 723dee1ad47SJeff Kirsher }; 724dee1ad47SJeff Kirsher 7254c1975d7SAlexander Duyck struct ixgbe_cb { 7264c1975d7SAlexander Duyck union { /* Union defining head/tail partner */ 7274c1975d7SAlexander Duyck struct sk_buff *head; 7284c1975d7SAlexander Duyck struct sk_buff *tail; 7294c1975d7SAlexander Duyck }; 730dee1ad47SJeff Kirsher dma_addr_t dma; 7314c1975d7SAlexander Duyck u16 append_cnt; 732f800326dSAlexander Duyck bool page_released; 733dee1ad47SJeff Kirsher }; 7344c1975d7SAlexander Duyck #define IXGBE_CB(skb) ((struct ixgbe_cb *)(skb)->cb) 735dee1ad47SJeff Kirsher 736dee1ad47SJeff Kirsher enum ixgbe_boards { 737dee1ad47SJeff Kirsher board_82598, 738dee1ad47SJeff Kirsher board_82599, 739dee1ad47SJeff Kirsher board_X540, 7406a14ee0cSDon Skidmore board_X550, 7416a14ee0cSDon Skidmore board_X550EM_x, 74249425dfcSMark Rustad board_x550em_a, 743b3eb4e18SMark Rustad board_x550em_a_fw, 744dee1ad47SJeff Kirsher }; 745dee1ad47SJeff Kirsher 74637689010SMark Rustad extern const struct ixgbe_info ixgbe_82598_info; 74737689010SMark Rustad extern const struct ixgbe_info ixgbe_82599_info; 74837689010SMark Rustad extern const struct ixgbe_info ixgbe_X540_info; 74937689010SMark Rustad extern const struct ixgbe_info ixgbe_X550_info; 75037689010SMark Rustad extern const struct ixgbe_info ixgbe_X550EM_x_info; 75149425dfcSMark Rustad extern const struct ixgbe_info ixgbe_x550em_a_info; 752b3eb4e18SMark Rustad extern const struct ixgbe_info ixgbe_x550em_a_fw_info; 753dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCB 754*3f40c74cSStephen Hemminger extern const struct dcbnl_rtnl_ops ixgbe_dcbnl_ops; 755dee1ad47SJeff Kirsher #endif 756dee1ad47SJeff Kirsher 757dee1ad47SJeff Kirsher extern char ixgbe_driver_name[]; 758dee1ad47SJeff Kirsher extern const char ixgbe_driver_version[]; 7598af3c33fSJeff Kirsher #ifdef IXGBE_FCOE 760ea81875aSNeerav Parikh extern char ixgbe_default_device_descr[]; 7618af3c33fSJeff Kirsher #endif /* IXGBE_FCOE */ 762dee1ad47SJeff Kirsher 7636c211fe1SStefan Assmann int ixgbe_open(struct net_device *netdev); 7646c211fe1SStefan Assmann int ixgbe_close(struct net_device *netdev); 7655ccc921aSJoe Perches void ixgbe_up(struct ixgbe_adapter *adapter); 7665ccc921aSJoe Perches void ixgbe_down(struct ixgbe_adapter *adapter); 7675ccc921aSJoe Perches void ixgbe_reinit_locked(struct ixgbe_adapter *adapter); 7685ccc921aSJoe Perches void ixgbe_reset(struct ixgbe_adapter *adapter); 7695ccc921aSJoe Perches void ixgbe_set_ethtool_ops(struct net_device *netdev); 7705ccc921aSJoe Perches int ixgbe_setup_rx_resources(struct ixgbe_ring *); 7715ccc921aSJoe Perches int ixgbe_setup_tx_resources(struct ixgbe_ring *); 7725ccc921aSJoe Perches void ixgbe_free_rx_resources(struct ixgbe_ring *); 7735ccc921aSJoe Perches void ixgbe_free_tx_resources(struct ixgbe_ring *); 7745ccc921aSJoe Perches void ixgbe_configure_rx_ring(struct ixgbe_adapter *, struct ixgbe_ring *); 7755ccc921aSJoe Perches void ixgbe_configure_tx_ring(struct ixgbe_adapter *, struct ixgbe_ring *); 7765ccc921aSJoe Perches void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter, struct ixgbe_ring *); 7775ccc921aSJoe Perches void ixgbe_update_stats(struct ixgbe_adapter *adapter); 7785ccc921aSJoe Perches int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter); 779740234f0SEmil Tantilov bool ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id, 7808e2813f5SJacob Keller u16 subdevice_id); 7815d7daa35SJacob Keller #ifdef CONFIG_PCI_IOV 7825d7daa35SJacob Keller void ixgbe_full_sync_mac_table(struct ixgbe_adapter *adapter); 7835d7daa35SJacob Keller #endif 7845d7daa35SJacob Keller int ixgbe_add_mac_filter(struct ixgbe_adapter *adapter, 785c9f53e63SAlexander Duyck const u8 *addr, u16 queue); 7865d7daa35SJacob Keller int ixgbe_del_mac_filter(struct ixgbe_adapter *adapter, 787c9f53e63SAlexander Duyck const u8 *addr, u16 queue); 788e1d0a2afSAlexander Duyck void ixgbe_update_pf_promisc_vlvf(struct ixgbe_adapter *adapter, u32 vid); 7895ccc921aSJoe Perches void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter); 7905ccc921aSJoe Perches netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *, struct ixgbe_adapter *, 791dee1ad47SJeff Kirsher struct ixgbe_ring *); 7925ccc921aSJoe Perches void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *, 793dee1ad47SJeff Kirsher struct ixgbe_tx_buffer *); 7945ccc921aSJoe Perches void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16); 7955ccc921aSJoe Perches void ixgbe_write_eitr(struct ixgbe_q_vector *); 7965ccc921aSJoe Perches int ixgbe_poll(struct napi_struct *napi, int budget); 7975ccc921aSJoe Perches int ethtool_ioctl(struct ifreq *ifr); 7985ccc921aSJoe Perches s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw); 7995ccc921aSJoe Perches s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl); 8005ccc921aSJoe Perches s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl); 8015ccc921aSJoe Perches s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw, 802dee1ad47SJeff Kirsher union ixgbe_atr_hash_dword input, 803dee1ad47SJeff Kirsher union ixgbe_atr_hash_dword common, 804dee1ad47SJeff Kirsher u8 queue); 8055ccc921aSJoe Perches s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw, 806dee1ad47SJeff Kirsher union ixgbe_atr_input *input_mask); 8075ccc921aSJoe Perches s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw, 808dee1ad47SJeff Kirsher union ixgbe_atr_input *input, 809dee1ad47SJeff Kirsher u16 soft_id, u8 queue); 8105ccc921aSJoe Perches s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw, 811dee1ad47SJeff Kirsher union ixgbe_atr_input *input, 812dee1ad47SJeff Kirsher u16 soft_id); 8135ccc921aSJoe Perches void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input, 814dee1ad47SJeff Kirsher union ixgbe_atr_input *mask); 815b82b17d9SJohn Fastabend int ixgbe_update_ethtool_fdir_entry(struct ixgbe_adapter *adapter, 816b82b17d9SJohn Fastabend struct ixgbe_fdir_filter *input, 817b82b17d9SJohn Fastabend u16 sw_idx); 8185ccc921aSJoe Perches void ixgbe_set_rx_mode(struct net_device *netdev); 8198af3c33fSJeff Kirsher #ifdef CONFIG_IXGBE_DCB 8205ccc921aSJoe Perches void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter); 8218af3c33fSJeff Kirsher #endif 8225ccc921aSJoe Perches int ixgbe_setup_tc(struct net_device *dev, u8 tc); 8235ccc921aSJoe Perches void ixgbe_tx_ctxtdesc(struct ixgbe_ring *, u32, u32, u32, u32); 8245ccc921aSJoe Perches void ixgbe_do_reset(struct net_device *netdev); 8251210982bSDon Skidmore #ifdef CONFIG_IXGBE_HWMON 8265ccc921aSJoe Perches void ixgbe_sysfs_exit(struct ixgbe_adapter *adapter); 8275ccc921aSJoe Perches int ixgbe_sysfs_init(struct ixgbe_adapter *adapter); 8281210982bSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */ 829dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE 8305ccc921aSJoe Perches void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter); 8315ccc921aSJoe Perches int ixgbe_fso(struct ixgbe_ring *tx_ring, struct ixgbe_tx_buffer *first, 832244e27adSAlexander Duyck u8 *hdr_len); 8335ccc921aSJoe Perches int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter, 8345ccc921aSJoe Perches union ixgbe_adv_rx_desc *rx_desc, struct sk_buff *skb); 8355ccc921aSJoe Perches int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid, 836dee1ad47SJeff Kirsher struct scatterlist *sgl, unsigned int sgc); 8375ccc921aSJoe Perches int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid, 838dee1ad47SJeff Kirsher struct scatterlist *sgl, unsigned int sgc); 8395ccc921aSJoe Perches int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid); 8405ccc921aSJoe Perches int ixgbe_setup_fcoe_ddp_resources(struct ixgbe_adapter *adapter); 8415ccc921aSJoe Perches void ixgbe_free_fcoe_ddp_resources(struct ixgbe_adapter *adapter); 8425ccc921aSJoe Perches int ixgbe_fcoe_enable(struct net_device *netdev); 8435ccc921aSJoe Perches int ixgbe_fcoe_disable(struct net_device *netdev); 844dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCB 8455ccc921aSJoe Perches u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter); 8465ccc921aSJoe Perches u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up); 847dee1ad47SJeff Kirsher #endif /* CONFIG_IXGBE_DCB */ 8485ccc921aSJoe Perches int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type); 8495ccc921aSJoe Perches int ixgbe_fcoe_get_hbainfo(struct net_device *netdev, 850ea81875aSNeerav Parikh struct netdev_fcoe_hbainfo *info); 8515ccc921aSJoe Perches u8 ixgbe_fcoe_get_tc(struct ixgbe_adapter *adapter); 852dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */ 85300949167SCatherine Sullivan #ifdef CONFIG_DEBUG_FS 8545ccc921aSJoe Perches void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter); 8555ccc921aSJoe Perches void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter); 8565ccc921aSJoe Perches void ixgbe_dbg_init(void); 8575ccc921aSJoe Perches void ixgbe_dbg_exit(void); 85833243fb0SJoe Perches #else 85933243fb0SJoe Perches static inline void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter) {} 86033243fb0SJoe Perches static inline void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter) {} 86133243fb0SJoe Perches static inline void ixgbe_dbg_init(void) {} 86233243fb0SJoe Perches static inline void ixgbe_dbg_exit(void) {} 86300949167SCatherine Sullivan #endif /* CONFIG_DEBUG_FS */ 864b2d96e0aSAlexander Duyck static inline struct netdev_queue *txring_txq(const struct ixgbe_ring *ring) 865b2d96e0aSAlexander Duyck { 866b2d96e0aSAlexander Duyck return netdev_get_tx_queue(ring->netdev, ring->queue_index); 867b2d96e0aSAlexander Duyck } 868b2d96e0aSAlexander Duyck 8695ccc921aSJoe Perches void ixgbe_ptp_init(struct ixgbe_adapter *adapter); 8709966d1eeSJacob Keller void ixgbe_ptp_suspend(struct ixgbe_adapter *adapter); 8715ccc921aSJoe Perches void ixgbe_ptp_stop(struct ixgbe_adapter *adapter); 8725ccc921aSJoe Perches void ixgbe_ptp_overflow_check(struct ixgbe_adapter *adapter); 8735ccc921aSJoe Perches void ixgbe_ptp_rx_hang(struct ixgbe_adapter *adapter); 874a9763f3cSMark Rustad void ixgbe_ptp_rx_pktstamp(struct ixgbe_q_vector *, struct sk_buff *); 875a9763f3cSMark Rustad void ixgbe_ptp_rx_rgtstamp(struct ixgbe_q_vector *, struct sk_buff *skb); 876a9763f3cSMark Rustad static inline void ixgbe_ptp_rx_hwtstamp(struct ixgbe_ring *rx_ring, 877a9763f3cSMark Rustad union ixgbe_adv_rx_desc *rx_desc, 878a9763f3cSMark Rustad struct sk_buff *skb) 879a9763f3cSMark Rustad { 880a9763f3cSMark Rustad if (unlikely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_TSIP))) { 881a9763f3cSMark Rustad ixgbe_ptp_rx_pktstamp(rx_ring->q_vector, skb); 882a9763f3cSMark Rustad return; 883a9763f3cSMark Rustad } 884a9763f3cSMark Rustad 885a9763f3cSMark Rustad if (unlikely(!ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_STAT_TS))) 886a9763f3cSMark Rustad return; 887a9763f3cSMark Rustad 888a9763f3cSMark Rustad ixgbe_ptp_rx_rgtstamp(rx_ring->q_vector, skb); 889a9763f3cSMark Rustad 890a9763f3cSMark Rustad /* Update the last_rx_timestamp timer in order to enable watchdog check 891a9763f3cSMark Rustad * for error case of latched timestamp on a dropped packet. 892a9763f3cSMark Rustad */ 893a9763f3cSMark Rustad rx_ring->last_rx_timestamp = jiffies; 894a9763f3cSMark Rustad } 895a9763f3cSMark Rustad 89693501d48SJacob Keller int ixgbe_ptp_set_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr); 89793501d48SJacob Keller int ixgbe_ptp_get_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr); 8985ccc921aSJoe Perches void ixgbe_ptp_start_cyclecounter(struct ixgbe_adapter *adapter); 8995ccc921aSJoe Perches void ixgbe_ptp_reset(struct ixgbe_adapter *adapter); 900a9763f3cSMark Rustad void ixgbe_ptp_check_pps_event(struct ixgbe_adapter *adapter); 901da36b647SGreg Rose #ifdef CONFIG_PCI_IOV 902da36b647SGreg Rose void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter); 903da36b647SGreg Rose #endif 9043a6a4edaSJacob Keller 9052a47fa45SJohn Fastabend netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb, 9062a47fa45SJohn Fastabend struct ixgbe_adapter *adapter, 9072a47fa45SJohn Fastabend struct ixgbe_ring *tx_ring); 9087f276efbSVlad Zolotarov u32 ixgbe_rss_indir_tbl_entries(struct ixgbe_adapter *adapter); 9091c7cf078STom Barbette void ixgbe_store_reta(struct ixgbe_adapter *adapter); 9102916500dSDon Skidmore s32 ixgbe_negotiate_fc(struct ixgbe_hw *hw, u32 adv_reg, u32 lp_reg, 9112916500dSDon Skidmore u32 adv_sym, u32 adv_asm, u32 lp_sym, u32 lp_asm); 912dee1ad47SJeff Kirsher #endif /* _IXGBE_H_ */ 913