xref: /openbmc/linux/drivers/net/ethernet/intel/ixgbe/ixgbe.h (revision 3f207800a998fb1b0b36df251e826ee7682294f7)
1dee1ad47SJeff Kirsher /*******************************************************************************
2dee1ad47SJeff Kirsher 
3dee1ad47SJeff Kirsher   Intel 10 Gigabit PCI Express Linux driver
4434c5e39SDon Skidmore   Copyright(c) 1999 - 2013 Intel Corporation.
5dee1ad47SJeff Kirsher 
6dee1ad47SJeff Kirsher   This program is free software; you can redistribute it and/or modify it
7dee1ad47SJeff Kirsher   under the terms and conditions of the GNU General Public License,
8dee1ad47SJeff Kirsher   version 2, as published by the Free Software Foundation.
9dee1ad47SJeff Kirsher 
10dee1ad47SJeff Kirsher   This program is distributed in the hope it will be useful, but WITHOUT
11dee1ad47SJeff Kirsher   ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12dee1ad47SJeff Kirsher   FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
13dee1ad47SJeff Kirsher   more details.
14dee1ad47SJeff Kirsher 
15dee1ad47SJeff Kirsher   You should have received a copy of the GNU General Public License along with
16dee1ad47SJeff Kirsher   this program; if not, write to the Free Software Foundation, Inc.,
17dee1ad47SJeff Kirsher   51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18dee1ad47SJeff Kirsher 
19dee1ad47SJeff Kirsher   The full GNU General Public License is included in this distribution in
20dee1ad47SJeff Kirsher   the file called "COPYING".
21dee1ad47SJeff Kirsher 
22dee1ad47SJeff Kirsher   Contact Information:
23b89aae71SJacob Keller   Linux NICS <linux.nics@intel.com>
24dee1ad47SJeff Kirsher   e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25dee1ad47SJeff Kirsher   Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26dee1ad47SJeff Kirsher 
27dee1ad47SJeff Kirsher *******************************************************************************/
28dee1ad47SJeff Kirsher 
29dee1ad47SJeff Kirsher #ifndef _IXGBE_H_
30dee1ad47SJeff Kirsher #define _IXGBE_H_
31dee1ad47SJeff Kirsher 
32dee1ad47SJeff Kirsher #include <linux/bitops.h>
33dee1ad47SJeff Kirsher #include <linux/types.h>
34dee1ad47SJeff Kirsher #include <linux/pci.h>
35dee1ad47SJeff Kirsher #include <linux/netdevice.h>
36dee1ad47SJeff Kirsher #include <linux/cpumask.h>
37dee1ad47SJeff Kirsher #include <linux/aer.h>
38dee1ad47SJeff Kirsher #include <linux/if_vlan.h>
396cb562d6SJacob Keller #include <linux/jiffies.h>
40dee1ad47SJeff Kirsher 
4174d23cc7SRichard Cochran #include <linux/timecounter.h>
423a6a4edaSJacob Keller #include <linux/net_tstamp.h>
433a6a4edaSJacob Keller #include <linux/ptp_clock_kernel.h>
443a6a4edaSJacob Keller 
45dee1ad47SJeff Kirsher #include "ixgbe_type.h"
46dee1ad47SJeff Kirsher #include "ixgbe_common.h"
47dee1ad47SJeff Kirsher #include "ixgbe_dcb.h"
48dee1ad47SJeff Kirsher #if defined(CONFIG_FCOE) || defined(CONFIG_FCOE_MODULE)
49dee1ad47SJeff Kirsher #define IXGBE_FCOE
50dee1ad47SJeff Kirsher #include "ixgbe_fcoe.h"
51dee1ad47SJeff Kirsher #endif /* CONFIG_FCOE or CONFIG_FCOE_MODULE */
52dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCA
53dee1ad47SJeff Kirsher #include <linux/dca.h>
54dee1ad47SJeff Kirsher #endif
55dee1ad47SJeff Kirsher 
56076bb0c8SEliezer Tamir #include <net/busy_poll.h>
575a85e737SEliezer Tamir 
58e0d1095aSCong Wang #ifdef CONFIG_NET_RX_BUSY_POLL
59b4640030SJacob Keller #define BP_EXTENDED_STATS
607e15b90fSEliezer Tamir #endif
61dee1ad47SJeff Kirsher /* common prefix used by pr_<> macros */
62dee1ad47SJeff Kirsher #undef pr_fmt
63dee1ad47SJeff Kirsher #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
64dee1ad47SJeff Kirsher 
65dee1ad47SJeff Kirsher /* TX/RX descriptor defines */
66dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_TXD		    512
6759224555SAlexander Duyck #define IXGBE_DEFAULT_TX_WORK		    256
68dee1ad47SJeff Kirsher #define IXGBE_MAX_TXD			   4096
69dee1ad47SJeff Kirsher #define IXGBE_MIN_TXD			     64
70dee1ad47SJeff Kirsher 
71fb44519dSAnton Blanchard #if (PAGE_SIZE < 8192)
72dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_RXD		    512
73fb44519dSAnton Blanchard #else
74fb44519dSAnton Blanchard #define IXGBE_DEFAULT_RXD		    128
75fb44519dSAnton Blanchard #endif
76dee1ad47SJeff Kirsher #define IXGBE_MAX_RXD			   4096
77dee1ad47SJeff Kirsher #define IXGBE_MIN_RXD			     64
78dee1ad47SJeff Kirsher 
79dee1ad47SJeff Kirsher /* flow control */
80dee1ad47SJeff Kirsher #define IXGBE_MIN_FCRTL			   0x40
81dee1ad47SJeff Kirsher #define IXGBE_MAX_FCRTL			0x7FF80
82dee1ad47SJeff Kirsher #define IXGBE_MIN_FCRTH			  0x600
83dee1ad47SJeff Kirsher #define IXGBE_MAX_FCRTH			0x7FFF0
84dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_FCPAUSE		 0xFFFF
85dee1ad47SJeff Kirsher #define IXGBE_MIN_FCPAUSE		      0
86dee1ad47SJeff Kirsher #define IXGBE_MAX_FCPAUSE		 0xFFFF
87dee1ad47SJeff Kirsher 
88dee1ad47SJeff Kirsher /* Supported Rx Buffer Sizes */
89252562c2SAlexander Duyck #define IXGBE_RXBUFFER_256    256  /* Used for skb receive header */
9009816fbeSAlexander Duyck #define IXGBE_RXBUFFER_2K    2048
9109816fbeSAlexander Duyck #define IXGBE_RXBUFFER_3K    3072
9209816fbeSAlexander Duyck #define IXGBE_RXBUFFER_4K    4096
93dee1ad47SJeff Kirsher #define IXGBE_MAX_RXBUFFER  16384  /* largest size for a single descriptor */
94dee1ad47SJeff Kirsher 
95dee1ad47SJeff Kirsher /*
96252562c2SAlexander Duyck  * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we
97252562c2SAlexander Duyck  * reserve 64 more, and skb_shared_info adds an additional 320 bytes more,
98252562c2SAlexander Duyck  * this adds up to 448 bytes of extra data.
99252562c2SAlexander Duyck  *
100252562c2SAlexander Duyck  * Since netdev_alloc_skb now allocates a page fragment we can use a value
101252562c2SAlexander Duyck  * of 256 and the resultant skb will have a truesize of 960 or less.
102dee1ad47SJeff Kirsher  */
103252562c2SAlexander Duyck #define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_256
104dee1ad47SJeff Kirsher 
105dee1ad47SJeff Kirsher /* How many Rx Buffers do we bundle into one write to the hardware ? */
106dee1ad47SJeff Kirsher #define IXGBE_RX_BUFFER_WRITE	16	/* Must be power of 2 */
107dee1ad47SJeff Kirsher 
108472148c3SAlexander Duyck enum ixgbe_tx_flags {
109472148c3SAlexander Duyck 	/* cmd_type flags */
110472148c3SAlexander Duyck 	IXGBE_TX_FLAGS_HW_VLAN	= 0x01,
111472148c3SAlexander Duyck 	IXGBE_TX_FLAGS_TSO	= 0x02,
112472148c3SAlexander Duyck 	IXGBE_TX_FLAGS_TSTAMP	= 0x04,
113472148c3SAlexander Duyck 
114472148c3SAlexander Duyck 	/* olinfo flags */
115472148c3SAlexander Duyck 	IXGBE_TX_FLAGS_CC	= 0x08,
116472148c3SAlexander Duyck 	IXGBE_TX_FLAGS_IPV4	= 0x10,
117472148c3SAlexander Duyck 	IXGBE_TX_FLAGS_CSUM	= 0x20,
118472148c3SAlexander Duyck 
119472148c3SAlexander Duyck 	/* software defined flags */
120472148c3SAlexander Duyck 	IXGBE_TX_FLAGS_SW_VLAN	= 0x40,
121472148c3SAlexander Duyck 	IXGBE_TX_FLAGS_FCOE	= 0x80,
122472148c3SAlexander Duyck };
123472148c3SAlexander Duyck 
124472148c3SAlexander Duyck /* VLAN info */
125dee1ad47SJeff Kirsher #define IXGBE_TX_FLAGS_VLAN_MASK	0xffff0000
12666f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_VLAN_PRIO_MASK	0xe0000000
12766f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT  29
128dee1ad47SJeff Kirsher #define IXGBE_TX_FLAGS_VLAN_SHIFT	16
129dee1ad47SJeff Kirsher 
130dee1ad47SJeff Kirsher #define IXGBE_MAX_VF_MC_ENTRIES         30
131dee1ad47SJeff Kirsher #define IXGBE_MAX_VF_FUNCTIONS          64
132dee1ad47SJeff Kirsher #define IXGBE_MAX_VFTA_ENTRIES          128
133dee1ad47SJeff Kirsher #define MAX_EMULATION_MAC_ADDRS         16
134dee1ad47SJeff Kirsher #define IXGBE_MAX_PF_MACVLANS           15
1351d9c0bfdSAlexander Duyck #define VMDQ_P(p)   ((p) + adapter->ring_feature[RING_F_VMDQ].offset)
13683c61fa9SGreg Rose #define IXGBE_82599_VF_DEVICE_ID        0x10ED
13783c61fa9SGreg Rose #define IXGBE_X540_VF_DEVICE_ID         0x1515
138dee1ad47SJeff Kirsher 
139dee1ad47SJeff Kirsher struct vf_data_storage {
140dee1ad47SJeff Kirsher 	unsigned char vf_mac_addresses[ETH_ALEN];
141dee1ad47SJeff Kirsher 	u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES];
142dee1ad47SJeff Kirsher 	u16 num_vf_mc_hashes;
143dee1ad47SJeff Kirsher 	u16 default_vf_vlan_id;
144dee1ad47SJeff Kirsher 	u16 vlans_enabled;
145dee1ad47SJeff Kirsher 	bool clear_to_send;
146dee1ad47SJeff Kirsher 	bool pf_set_mac;
147dee1ad47SJeff Kirsher 	u16 pf_vlan; /* When set, guest VLAN config not allowed. */
148dee1ad47SJeff Kirsher 	u16 pf_qos;
149dee1ad47SJeff Kirsher 	u16 tx_rate;
150de4c7f65SGreg Rose 	u16 vlan_count;
151de4c7f65SGreg Rose 	u8 spoofchk_enabled;
152374c65d6SAlexander Duyck 	unsigned int vf_api;
153dee1ad47SJeff Kirsher };
154dee1ad47SJeff Kirsher 
155dee1ad47SJeff Kirsher struct vf_macvlans {
156dee1ad47SJeff Kirsher 	struct list_head l;
157dee1ad47SJeff Kirsher 	int vf;
158dee1ad47SJeff Kirsher 	bool free;
159dee1ad47SJeff Kirsher 	bool is_macvlan;
160dee1ad47SJeff Kirsher 	u8 vf_macvlan[ETH_ALEN];
161dee1ad47SJeff Kirsher };
162dee1ad47SJeff Kirsher 
163dee1ad47SJeff Kirsher #define IXGBE_MAX_TXD_PWR	14
164dee1ad47SJeff Kirsher #define IXGBE_MAX_DATA_PER_TXD	(1 << IXGBE_MAX_TXD_PWR)
165dee1ad47SJeff Kirsher 
166dee1ad47SJeff Kirsher /* Tx Descriptors needed, worst case */
167dee1ad47SJeff Kirsher #define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD)
168990a3158SAlexander Duyck #define DESC_NEEDED (MAX_SKB_FRAGS + 4)
169dee1ad47SJeff Kirsher 
170dee1ad47SJeff Kirsher /* wrapper around a pointer to a socket buffer,
171dee1ad47SJeff Kirsher  * so a DMA handle can be stored along with the buffer */
172dee1ad47SJeff Kirsher struct ixgbe_tx_buffer {
173d3d00239SAlexander Duyck 	union ixgbe_adv_tx_desc *next_to_watch;
174dee1ad47SJeff Kirsher 	unsigned long time_stamp;
175d3d00239SAlexander Duyck 	struct sk_buff *skb;
176fd0db0edSAlexander Duyck 	unsigned int bytecount;
177fd0db0edSAlexander Duyck 	unsigned short gso_segs;
178244e27adSAlexander Duyck 	__be16 protocol;
179729739b7SAlexander Duyck 	DEFINE_DMA_UNMAP_ADDR(dma);
180729739b7SAlexander Duyck 	DEFINE_DMA_UNMAP_LEN(len);
181fd0db0edSAlexander Duyck 	u32 tx_flags;
182dee1ad47SJeff Kirsher };
183dee1ad47SJeff Kirsher 
184dee1ad47SJeff Kirsher struct ixgbe_rx_buffer {
185dee1ad47SJeff Kirsher 	struct sk_buff *skb;
186dee1ad47SJeff Kirsher 	dma_addr_t dma;
187dee1ad47SJeff Kirsher 	struct page *page;
188dee1ad47SJeff Kirsher 	unsigned int page_offset;
189dee1ad47SJeff Kirsher };
190dee1ad47SJeff Kirsher 
191dee1ad47SJeff Kirsher struct ixgbe_queue_stats {
192dee1ad47SJeff Kirsher 	u64 packets;
193dee1ad47SJeff Kirsher 	u64 bytes;
194b4640030SJacob Keller #ifdef BP_EXTENDED_STATS
1957e15b90fSEliezer Tamir 	u64 yields;
1967e15b90fSEliezer Tamir 	u64 misses;
1977e15b90fSEliezer Tamir 	u64 cleaned;
198b4640030SJacob Keller #endif  /* BP_EXTENDED_STATS */
199dee1ad47SJeff Kirsher };
200dee1ad47SJeff Kirsher 
201dee1ad47SJeff Kirsher struct ixgbe_tx_queue_stats {
202dee1ad47SJeff Kirsher 	u64 restart_queue;
203dee1ad47SJeff Kirsher 	u64 tx_busy;
204dee1ad47SJeff Kirsher 	u64 tx_done_old;
205dee1ad47SJeff Kirsher };
206dee1ad47SJeff Kirsher 
207dee1ad47SJeff Kirsher struct ixgbe_rx_queue_stats {
208dee1ad47SJeff Kirsher 	u64 rsc_count;
209dee1ad47SJeff Kirsher 	u64 rsc_flush;
210dee1ad47SJeff Kirsher 	u64 non_eop_descs;
211dee1ad47SJeff Kirsher 	u64 alloc_rx_page_failed;
212dee1ad47SJeff Kirsher 	u64 alloc_rx_buff_failed;
2138a0da21bSAlexander Duyck 	u64 csum_err;
214dee1ad47SJeff Kirsher };
215dee1ad47SJeff Kirsher 
216f800326dSAlexander Duyck enum ixgbe_ring_state_t {
217dee1ad47SJeff Kirsher 	__IXGBE_TX_FDIR_INIT_DONE,
218fd786b7bSAlexander Duyck 	__IXGBE_TX_XPS_INIT_DONE,
219dee1ad47SJeff Kirsher 	__IXGBE_TX_DETECT_HANG,
220dee1ad47SJeff Kirsher 	__IXGBE_HANG_CHECK_ARMED,
221dee1ad47SJeff Kirsher 	__IXGBE_RX_RSC_ENABLED,
2228a0da21bSAlexander Duyck 	__IXGBE_RX_CSUM_UDP_ZERO_ERR,
22357efd44cSAlexander Duyck 	__IXGBE_RX_FCOE,
224dee1ad47SJeff Kirsher };
225dee1ad47SJeff Kirsher 
2262a47fa45SJohn Fastabend struct ixgbe_fwd_adapter {
2272a47fa45SJohn Fastabend 	unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
2282a47fa45SJohn Fastabend 	struct net_device *netdev;
2292a47fa45SJohn Fastabend 	struct ixgbe_adapter *real_adapter;
2302a47fa45SJohn Fastabend 	unsigned int tx_base_queue;
2312a47fa45SJohn Fastabend 	unsigned int rx_base_queue;
2322a47fa45SJohn Fastabend 	int pool;
2332a47fa45SJohn Fastabend };
2342a47fa45SJohn Fastabend 
235dee1ad47SJeff Kirsher #define check_for_tx_hang(ring) \
236dee1ad47SJeff Kirsher 	test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
237dee1ad47SJeff Kirsher #define set_check_for_tx_hang(ring) \
238dee1ad47SJeff Kirsher 	set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
239dee1ad47SJeff Kirsher #define clear_check_for_tx_hang(ring) \
240dee1ad47SJeff Kirsher 	clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
241dee1ad47SJeff Kirsher #define ring_is_rsc_enabled(ring) \
242dee1ad47SJeff Kirsher 	test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
243dee1ad47SJeff Kirsher #define set_ring_rsc_enabled(ring) \
244dee1ad47SJeff Kirsher 	set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
245dee1ad47SJeff Kirsher #define clear_ring_rsc_enabled(ring) \
246dee1ad47SJeff Kirsher 	clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
247dee1ad47SJeff Kirsher struct ixgbe_ring {
248efe3d3c8SAlexander Duyck 	struct ixgbe_ring *next;	/* pointer to next ring in q_vector */
249d3ee4294SAlexander Duyck 	struct ixgbe_q_vector *q_vector; /* backpointer to host q_vector */
250dee1ad47SJeff Kirsher 	struct net_device *netdev;	/* netdev ring belongs to */
251d3ee4294SAlexander Duyck 	struct device *dev;		/* device for DMA mapping */
2522a47fa45SJohn Fastabend 	struct ixgbe_fwd_adapter *l2_accel_priv;
253d3ee4294SAlexander Duyck 	void *desc;			/* descriptor ring memory */
254dee1ad47SJeff Kirsher 	union {
255dee1ad47SJeff Kirsher 		struct ixgbe_tx_buffer *tx_buffer_info;
256dee1ad47SJeff Kirsher 		struct ixgbe_rx_buffer *rx_buffer_info;
257dee1ad47SJeff Kirsher 	};
258dee1ad47SJeff Kirsher 	unsigned long state;
259dee1ad47SJeff Kirsher 	u8 __iomem *tail;
260d3ee4294SAlexander Duyck 	dma_addr_t dma;			/* phys. address of descriptor ring */
261d3ee4294SAlexander Duyck 	unsigned int size;		/* length in bytes */
262dee1ad47SJeff Kirsher 
263dee1ad47SJeff Kirsher 	u16 count;			/* amount of descriptors */
264dee1ad47SJeff Kirsher 
265dee1ad47SJeff Kirsher 	u8 queue_index; /* needed for multiqueue queue management */
266dee1ad47SJeff Kirsher 	u8 reg_idx;			/* holds the special value that gets
267dee1ad47SJeff Kirsher 					 * the hardware register offset
268dee1ad47SJeff Kirsher 					 * associated with this ring, which is
269dee1ad47SJeff Kirsher 					 * different for DCB and RSS modes
270dee1ad47SJeff Kirsher 					 */
271d3ee4294SAlexander Duyck 	u16 next_to_use;
272d3ee4294SAlexander Duyck 	u16 next_to_clean;
273d3ee4294SAlexander Duyck 
274f800326dSAlexander Duyck 	union {
275d3ee4294SAlexander Duyck 		u16 next_to_alloc;
276f800326dSAlexander Duyck 		struct {
277dee1ad47SJeff Kirsher 			u8 atr_sample_rate;
278dee1ad47SJeff Kirsher 			u8 atr_count;
279f800326dSAlexander Duyck 		};
280f800326dSAlexander Duyck 	};
281dee1ad47SJeff Kirsher 
282dee1ad47SJeff Kirsher 	u8 dcb_tc;
283dee1ad47SJeff Kirsher 	struct ixgbe_queue_stats stats;
284dee1ad47SJeff Kirsher 	struct u64_stats_sync syncp;
285dee1ad47SJeff Kirsher 	union {
286dee1ad47SJeff Kirsher 		struct ixgbe_tx_queue_stats tx_stats;
287dee1ad47SJeff Kirsher 		struct ixgbe_rx_queue_stats rx_stats;
288dee1ad47SJeff Kirsher 	};
289dee1ad47SJeff Kirsher } ____cacheline_internodealigned_in_smp;
290dee1ad47SJeff Kirsher 
291dee1ad47SJeff Kirsher enum ixgbe_ring_f_enum {
292dee1ad47SJeff Kirsher 	RING_F_NONE = 0,
293dee1ad47SJeff Kirsher 	RING_F_VMDQ,  /* SR-IOV uses the same ring feature */
294dee1ad47SJeff Kirsher 	RING_F_RSS,
295dee1ad47SJeff Kirsher 	RING_F_FDIR,
296dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE
297dee1ad47SJeff Kirsher 	RING_F_FCOE,
298dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */
299dee1ad47SJeff Kirsher 
300dee1ad47SJeff Kirsher 	RING_F_ARRAY_SIZE      /* must be last in enum set */
301dee1ad47SJeff Kirsher };
302dee1ad47SJeff Kirsher 
303dee1ad47SJeff Kirsher #define IXGBE_MAX_RSS_INDICES		16
3040f9b232bSDon Skidmore #define IXGBE_MAX_RSS_INDICES_X550	64
305dee1ad47SJeff Kirsher #define IXGBE_MAX_VMDQ_INDICES		64
306d3cb9869SAlexander Duyck #define IXGBE_MAX_FDIR_INDICES		63	/* based on q_vector limit */
307dee1ad47SJeff Kirsher #define IXGBE_MAX_FCOE_INDICES		8
308d3cb9869SAlexander Duyck #define MAX_RX_QUEUES			(IXGBE_MAX_FDIR_INDICES + 1)
309d3cb9869SAlexander Duyck #define MAX_TX_QUEUES			(IXGBE_MAX_FDIR_INDICES + 1)
3102a47fa45SJohn Fastabend #define IXGBE_MAX_L2A_QUEUES		4
3112a47fa45SJohn Fastabend #define IXGBE_BAD_L2A_QUEUE		3
3122a47fa45SJohn Fastabend #define IXGBE_MAX_MACVLANS		31
3132a47fa45SJohn Fastabend #define IXGBE_MAX_DCBMACVLANS		8
3142a47fa45SJohn Fastabend 
315dee1ad47SJeff Kirsher struct ixgbe_ring_feature {
316c087663eSAlexander Duyck 	u16 limit;	/* upper limit on feature indices */
317c087663eSAlexander Duyck 	u16 indices;	/* current value of indices */
318e4b317e9SAlexander Duyck 	u16 mask;	/* Mask used for feature to ring mapping */
319e4b317e9SAlexander Duyck 	u16 offset;	/* offset to start of feature */
320dee1ad47SJeff Kirsher } ____cacheline_internodealigned_in_smp;
321dee1ad47SJeff Kirsher 
32273079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_8Q_MASK 0x78
32373079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_4Q_MASK 0x7C
32473079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_2Q_MASK 0x7E
32573079ea0SAlexander Duyck 
326f800326dSAlexander Duyck /*
327f800326dSAlexander Duyck  * FCoE requires that all Rx buffers be over 2200 bytes in length.  Since
328f800326dSAlexander Duyck  * this is twice the size of a half page we need to double the page order
329f800326dSAlexander Duyck  * for FCoE enabled Rx queues.
330f800326dSAlexander Duyck  */
33109816fbeSAlexander Duyck static inline unsigned int ixgbe_rx_bufsz(struct ixgbe_ring *ring)
33209816fbeSAlexander Duyck {
33309816fbeSAlexander Duyck #ifdef IXGBE_FCOE
33409816fbeSAlexander Duyck 	if (test_bit(__IXGBE_RX_FCOE, &ring->state))
33509816fbeSAlexander Duyck 		return (PAGE_SIZE < 8192) ? IXGBE_RXBUFFER_4K :
33609816fbeSAlexander Duyck 					    IXGBE_RXBUFFER_3K;
33709816fbeSAlexander Duyck #endif
33809816fbeSAlexander Duyck 	return IXGBE_RXBUFFER_2K;
33909816fbeSAlexander Duyck }
34009816fbeSAlexander Duyck 
341f800326dSAlexander Duyck static inline unsigned int ixgbe_rx_pg_order(struct ixgbe_ring *ring)
342f800326dSAlexander Duyck {
34309816fbeSAlexander Duyck #ifdef IXGBE_FCOE
34409816fbeSAlexander Duyck 	if (test_bit(__IXGBE_RX_FCOE, &ring->state))
34509816fbeSAlexander Duyck 		return (PAGE_SIZE < 8192) ? 1 : 0;
346f800326dSAlexander Duyck #endif
34709816fbeSAlexander Duyck 	return 0;
34809816fbeSAlexander Duyck }
349f800326dSAlexander Duyck #define ixgbe_rx_pg_size(_ring) (PAGE_SIZE << ixgbe_rx_pg_order(_ring))
350f800326dSAlexander Duyck 
351dee1ad47SJeff Kirsher struct ixgbe_ring_container {
352efe3d3c8SAlexander Duyck 	struct ixgbe_ring *ring;	/* pointer to linked list of rings */
353dee1ad47SJeff Kirsher 	unsigned int total_bytes;	/* total bytes processed this int */
354dee1ad47SJeff Kirsher 	unsigned int total_packets;	/* total packets processed this int */
355dee1ad47SJeff Kirsher 	u16 work_limit;			/* total work allowed per interrupt */
356dee1ad47SJeff Kirsher 	u8 count;			/* total number of rings in vector */
357dee1ad47SJeff Kirsher 	u8 itr;				/* current ITR setting for ring */
358dee1ad47SJeff Kirsher };
359dee1ad47SJeff Kirsher 
360a557928eSAlexander Duyck /* iterator for handling rings in ring container */
361a557928eSAlexander Duyck #define ixgbe_for_each_ring(pos, head) \
362a557928eSAlexander Duyck 	for (pos = (head).ring; pos != NULL; pos = pos->next)
363a557928eSAlexander Duyck 
364dee1ad47SJeff Kirsher #define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \
365dee1ad47SJeff Kirsher 			      ? 8 : 1)
366dee1ad47SJeff Kirsher #define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS
367dee1ad47SJeff Kirsher 
36849c7ffbeSAlexander Duyck /* MAX_Q_VECTORS of these are allocated,
369dee1ad47SJeff Kirsher  * but we only use one per queue-specific vector.
370dee1ad47SJeff Kirsher  */
371dee1ad47SJeff Kirsher struct ixgbe_q_vector {
372dee1ad47SJeff Kirsher 	struct ixgbe_adapter *adapter;
373dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCA
374dee1ad47SJeff Kirsher 	int cpu;	    /* CPU for DCA */
375dee1ad47SJeff Kirsher #endif
376d5bf4f67SEmil Tantilov 	u16 v_idx;		/* index of q_vector within array, also used for
377d5bf4f67SEmil Tantilov 				 * finding the bit in EICR and friends that
378d5bf4f67SEmil Tantilov 				 * represents the vector for this ring */
379d5bf4f67SEmil Tantilov 	u16 itr;		/* Interrupt throttle rate written to EITR */
380dee1ad47SJeff Kirsher 	struct ixgbe_ring_container rx, tx;
381d5bf4f67SEmil Tantilov 
382d5bf4f67SEmil Tantilov 	struct napi_struct napi;
383de88eeebSAlexander Duyck 	cpumask_t affinity_mask;
384de88eeebSAlexander Duyck 	int numa_node;
385de88eeebSAlexander Duyck 	struct rcu_head rcu;	/* to avoid race with update stats on free */
386dee1ad47SJeff Kirsher 	char name[IFNAMSIZ + 9];
387de88eeebSAlexander Duyck 
388e0d1095aSCong Wang #ifdef CONFIG_NET_RX_BUSY_POLL
389adc81090SAlexander Duyck 	atomic_t state;
390e0d1095aSCong Wang #endif  /* CONFIG_NET_RX_BUSY_POLL */
3915a85e737SEliezer Tamir 
392de88eeebSAlexander Duyck 	/* for dynamic allocation of rings associated with this q_vector */
393de88eeebSAlexander Duyck 	struct ixgbe_ring ring[0] ____cacheline_internodealigned_in_smp;
394dee1ad47SJeff Kirsher };
395adc81090SAlexander Duyck 
396e0d1095aSCong Wang #ifdef CONFIG_NET_RX_BUSY_POLL
397adc81090SAlexander Duyck enum ixgbe_qv_state_t {
398adc81090SAlexander Duyck 	IXGBE_QV_STATE_IDLE = 0,
399adc81090SAlexander Duyck 	IXGBE_QV_STATE_NAPI,
400adc81090SAlexander Duyck 	IXGBE_QV_STATE_POLL,
401adc81090SAlexander Duyck 	IXGBE_QV_STATE_DISABLE
402adc81090SAlexander Duyck };
403adc81090SAlexander Duyck 
4045a85e737SEliezer Tamir static inline void ixgbe_qv_init_lock(struct ixgbe_q_vector *q_vector)
4055a85e737SEliezer Tamir {
406adc81090SAlexander Duyck 	/* reset state to idle */
407adc81090SAlexander Duyck 	atomic_set(&q_vector->state, IXGBE_QV_STATE_IDLE);
4085a85e737SEliezer Tamir }
4095a85e737SEliezer Tamir 
4105a85e737SEliezer Tamir /* called from the device poll routine to get ownership of a q_vector */
4115a85e737SEliezer Tamir static inline bool ixgbe_qv_lock_napi(struct ixgbe_q_vector *q_vector)
4125a85e737SEliezer Tamir {
413adc81090SAlexander Duyck 	int rc = atomic_cmpxchg(&q_vector->state, IXGBE_QV_STATE_IDLE,
414adc81090SAlexander Duyck 				IXGBE_QV_STATE_NAPI);
415b4640030SJacob Keller #ifdef BP_EXTENDED_STATS
416adc81090SAlexander Duyck 	if (rc != IXGBE_QV_STATE_IDLE)
4177e15b90fSEliezer Tamir 		q_vector->tx.ring->stats.yields++;
4187e15b90fSEliezer Tamir #endif
419adc81090SAlexander Duyck 
420adc81090SAlexander Duyck 	return rc == IXGBE_QV_STATE_IDLE;
4215a85e737SEliezer Tamir }
4225a85e737SEliezer Tamir 
4235a85e737SEliezer Tamir /* returns true is someone tried to get the qv while napi had it */
424adc81090SAlexander Duyck static inline void ixgbe_qv_unlock_napi(struct ixgbe_q_vector *q_vector)
4255a85e737SEliezer Tamir {
426adc81090SAlexander Duyck 	WARN_ON(atomic_read(&q_vector->state) != IXGBE_QV_STATE_NAPI);
4275a85e737SEliezer Tamir 
428adc81090SAlexander Duyck 	/* flush any outstanding Rx frames */
429adc81090SAlexander Duyck 	if (q_vector->napi.gro_list)
430adc81090SAlexander Duyck 		napi_gro_flush(&q_vector->napi, false);
431adc81090SAlexander Duyck 
432adc81090SAlexander Duyck 	/* reset state to idle */
433adc81090SAlexander Duyck 	atomic_set(&q_vector->state, IXGBE_QV_STATE_IDLE);
4345a85e737SEliezer Tamir }
4355a85e737SEliezer Tamir 
4365a85e737SEliezer Tamir /* called from ixgbe_low_latency_poll() */
4375a85e737SEliezer Tamir static inline bool ixgbe_qv_lock_poll(struct ixgbe_q_vector *q_vector)
4385a85e737SEliezer Tamir {
439adc81090SAlexander Duyck 	int rc = atomic_cmpxchg(&q_vector->state, IXGBE_QV_STATE_IDLE,
440adc81090SAlexander Duyck 				IXGBE_QV_STATE_POLL);
441b4640030SJacob Keller #ifdef BP_EXTENDED_STATS
442adc81090SAlexander Duyck 	if (rc != IXGBE_QV_STATE_IDLE)
443adc81090SAlexander Duyck 		q_vector->tx.ring->stats.yields++;
4447e15b90fSEliezer Tamir #endif
445adc81090SAlexander Duyck 	return rc == IXGBE_QV_STATE_IDLE;
4465a85e737SEliezer Tamir }
4475a85e737SEliezer Tamir 
4485a85e737SEliezer Tamir /* returns true if someone tried to get the qv while it was locked */
449adc81090SAlexander Duyck static inline void ixgbe_qv_unlock_poll(struct ixgbe_q_vector *q_vector)
4505a85e737SEliezer Tamir {
451adc81090SAlexander Duyck 	WARN_ON(atomic_read(&q_vector->state) != IXGBE_QV_STATE_POLL);
4525a85e737SEliezer Tamir 
453adc81090SAlexander Duyck 	/* reset state to idle */
454adc81090SAlexander Duyck 	atomic_set(&q_vector->state, IXGBE_QV_STATE_IDLE);
4555a85e737SEliezer Tamir }
4565a85e737SEliezer Tamir 
4575a85e737SEliezer Tamir /* true if a socket is polling, even if it did not get the lock */
458b4640030SJacob Keller static inline bool ixgbe_qv_busy_polling(struct ixgbe_q_vector *q_vector)
4595a85e737SEliezer Tamir {
460adc81090SAlexander Duyck 	return atomic_read(&q_vector->state) == IXGBE_QV_STATE_POLL;
4615a85e737SEliezer Tamir }
46227d9ce4fSJacob Keller 
46327d9ce4fSJacob Keller /* false if QV is currently owned */
46427d9ce4fSJacob Keller static inline bool ixgbe_qv_disable(struct ixgbe_q_vector *q_vector)
46527d9ce4fSJacob Keller {
466adc81090SAlexander Duyck 	int rc = atomic_cmpxchg(&q_vector->state, IXGBE_QV_STATE_IDLE,
467adc81090SAlexander Duyck 				IXGBE_QV_STATE_DISABLE);
46827d9ce4fSJacob Keller 
469adc81090SAlexander Duyck 	return rc == IXGBE_QV_STATE_IDLE;
47027d9ce4fSJacob Keller }
47127d9ce4fSJacob Keller 
472e0d1095aSCong Wang #else /* CONFIG_NET_RX_BUSY_POLL */
4735a85e737SEliezer Tamir static inline void ixgbe_qv_init_lock(struct ixgbe_q_vector *q_vector)
4745a85e737SEliezer Tamir {
4755a85e737SEliezer Tamir }
4765a85e737SEliezer Tamir 
4775a85e737SEliezer Tamir static inline bool ixgbe_qv_lock_napi(struct ixgbe_q_vector *q_vector)
4785a85e737SEliezer Tamir {
4795a85e737SEliezer Tamir 	return true;
4805a85e737SEliezer Tamir }
4815a85e737SEliezer Tamir 
4825a85e737SEliezer Tamir static inline bool ixgbe_qv_unlock_napi(struct ixgbe_q_vector *q_vector)
4835a85e737SEliezer Tamir {
4845a85e737SEliezer Tamir 	return false;
4855a85e737SEliezer Tamir }
4865a85e737SEliezer Tamir 
4875a85e737SEliezer Tamir static inline bool ixgbe_qv_lock_poll(struct ixgbe_q_vector *q_vector)
4885a85e737SEliezer Tamir {
4895a85e737SEliezer Tamir 	return false;
4905a85e737SEliezer Tamir }
4915a85e737SEliezer Tamir 
4925a85e737SEliezer Tamir static inline bool ixgbe_qv_unlock_poll(struct ixgbe_q_vector *q_vector)
4935a85e737SEliezer Tamir {
4945a85e737SEliezer Tamir 	return false;
4955a85e737SEliezer Tamir }
4965a85e737SEliezer Tamir 
497b4640030SJacob Keller static inline bool ixgbe_qv_busy_polling(struct ixgbe_q_vector *q_vector)
4985a85e737SEliezer Tamir {
4995a85e737SEliezer Tamir 	return false;
5005a85e737SEliezer Tamir }
50127d9ce4fSJacob Keller 
50227d9ce4fSJacob Keller static inline bool ixgbe_qv_disable(struct ixgbe_q_vector *q_vector)
50327d9ce4fSJacob Keller {
50427d9ce4fSJacob Keller 	return true;
50527d9ce4fSJacob Keller }
50627d9ce4fSJacob Keller 
507e0d1095aSCong Wang #endif /* CONFIG_NET_RX_BUSY_POLL */
5085a85e737SEliezer Tamir 
5093ca8bc6dSDon Skidmore #ifdef CONFIG_IXGBE_HWMON
5103ca8bc6dSDon Skidmore 
5113ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_LOC		0
5123ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_TEMP		1
5133ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_CAUTION	2
5143ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_MAX		3
5153ca8bc6dSDon Skidmore 
5163ca8bc6dSDon Skidmore struct hwmon_attr {
5173ca8bc6dSDon Skidmore 	struct device_attribute dev_attr;
5183ca8bc6dSDon Skidmore 	struct ixgbe_hw *hw;
5193ca8bc6dSDon Skidmore 	struct ixgbe_thermal_diode_data *sensor;
5203ca8bc6dSDon Skidmore 	char name[12];
5213ca8bc6dSDon Skidmore };
5223ca8bc6dSDon Skidmore 
5233ca8bc6dSDon Skidmore struct hwmon_buff {
52403b77d81SGuenter Roeck 	struct attribute_group group;
52503b77d81SGuenter Roeck 	const struct attribute_group *groups[2];
52603b77d81SGuenter Roeck 	struct attribute *attrs[IXGBE_MAX_SENSORS * 4 + 1];
52703b77d81SGuenter Roeck 	struct hwmon_attr hwmon_list[IXGBE_MAX_SENSORS * 4];
5283ca8bc6dSDon Skidmore 	unsigned int n_hwmon;
5293ca8bc6dSDon Skidmore };
5303ca8bc6dSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */
531dee1ad47SJeff Kirsher 
532d5bf4f67SEmil Tantilov /*
533d5bf4f67SEmil Tantilov  * microsecond values for various ITR rates shifted by 2 to fit itr register
534d5bf4f67SEmil Tantilov  * with the first 3 bits reserved 0
535dee1ad47SJeff Kirsher  */
536d5bf4f67SEmil Tantilov #define IXGBE_MIN_RSC_ITR	24
537d5bf4f67SEmil Tantilov #define IXGBE_100K_ITR		40
538d5bf4f67SEmil Tantilov #define IXGBE_20K_ITR		200
539d5bf4f67SEmil Tantilov #define IXGBE_10K_ITR		400
540d5bf4f67SEmil Tantilov #define IXGBE_8K_ITR		500
541dee1ad47SJeff Kirsher 
542f56e0cb1SAlexander Duyck /* ixgbe_test_staterr - tests bits in Rx descriptor status and error fields */
543f56e0cb1SAlexander Duyck static inline __le32 ixgbe_test_staterr(union ixgbe_adv_rx_desc *rx_desc,
544f56e0cb1SAlexander Duyck 					const u32 stat_err_bits)
545f56e0cb1SAlexander Duyck {
546f56e0cb1SAlexander Duyck 	return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
547f56e0cb1SAlexander Duyck }
548f56e0cb1SAlexander Duyck 
549dee1ad47SJeff Kirsher static inline u16 ixgbe_desc_unused(struct ixgbe_ring *ring)
550dee1ad47SJeff Kirsher {
551dee1ad47SJeff Kirsher 	u16 ntc = ring->next_to_clean;
552dee1ad47SJeff Kirsher 	u16 ntu = ring->next_to_use;
553dee1ad47SJeff Kirsher 
554dee1ad47SJeff Kirsher 	return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1;
555dee1ad47SJeff Kirsher }
556dee1ad47SJeff Kirsher 
557e4f74028SAlexander Duyck #define IXGBE_RX_DESC(R, i)	    \
558dee1ad47SJeff Kirsher 	(&(((union ixgbe_adv_rx_desc *)((R)->desc))[i]))
559e4f74028SAlexander Duyck #define IXGBE_TX_DESC(R, i)	    \
560dee1ad47SJeff Kirsher 	(&(((union ixgbe_adv_tx_desc *)((R)->desc))[i]))
561e4f74028SAlexander Duyck #define IXGBE_TX_CTXTDESC(R, i)	    \
562dee1ad47SJeff Kirsher 	(&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i]))
563dee1ad47SJeff Kirsher 
564c88887e0SAlexander Duyck #define IXGBE_MAX_JUMBO_FRAME_SIZE	9728 /* Maximum Supported Size 9.5KB */
565dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE
566dee1ad47SJeff Kirsher /* Use 3K as the baby jumbo frame size for FCoE */
567dee1ad47SJeff Kirsher #define IXGBE_FCOE_JUMBO_FRAME_SIZE       3072
568dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */
569dee1ad47SJeff Kirsher 
570dee1ad47SJeff Kirsher #define OTHER_VECTOR 1
571dee1ad47SJeff Kirsher #define NON_Q_VECTORS (OTHER_VECTOR)
572dee1ad47SJeff Kirsher 
573dee1ad47SJeff Kirsher #define MAX_MSIX_VECTORS_82599 64
57449c7ffbeSAlexander Duyck #define MAX_Q_VECTORS_82599 64
575dee1ad47SJeff Kirsher #define MAX_MSIX_VECTORS_82598 18
57649c7ffbeSAlexander Duyck #define MAX_Q_VECTORS_82598 16
577dee1ad47SJeff Kirsher 
5785d7daa35SJacob Keller struct ixgbe_mac_addr {
5795d7daa35SJacob Keller 	u8 addr[ETH_ALEN];
5805d7daa35SJacob Keller 	u16 queue;
5815d7daa35SJacob Keller 	u16 state; /* bitmask */
5825d7daa35SJacob Keller };
5835d7daa35SJacob Keller #define IXGBE_MAC_STATE_DEFAULT		0x1
5845d7daa35SJacob Keller #define IXGBE_MAC_STATE_MODIFIED	0x2
5855d7daa35SJacob Keller #define IXGBE_MAC_STATE_IN_USE		0x4
5865d7daa35SJacob Keller 
58749c7ffbeSAlexander Duyck #define MAX_Q_VECTORS MAX_Q_VECTORS_82599
588dee1ad47SJeff Kirsher #define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599
589dee1ad47SJeff Kirsher 
5908f15486dSAlexander Duyck #define MIN_MSIX_Q_VECTORS 1
591dee1ad47SJeff Kirsher #define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)
592dee1ad47SJeff Kirsher 
59346646e61SAlexander Duyck /* default to trying for four seconds */
59446646e61SAlexander Duyck #define IXGBE_TRY_LINK_TIMEOUT (4 * HZ)
59546646e61SAlexander Duyck 
596dee1ad47SJeff Kirsher /* board specific private data structure */
597dee1ad47SJeff Kirsher struct ixgbe_adapter {
59846646e61SAlexander Duyck 	unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
59946646e61SAlexander Duyck 	/* OS defined structs */
60046646e61SAlexander Duyck 	struct net_device *netdev;
60146646e61SAlexander Duyck 	struct pci_dev *pdev;
60246646e61SAlexander Duyck 
603dee1ad47SJeff Kirsher 	unsigned long state;
604dee1ad47SJeff Kirsher 
605dee1ad47SJeff Kirsher 	/* Some features need tri-state capability,
606dee1ad47SJeff Kirsher 	 * thus the additional *_CAPABLE flags.
607dee1ad47SJeff Kirsher 	 */
608dee1ad47SJeff Kirsher 	u32 flags;
609a16a0d2fSAlexander Duyck #define IXGBE_FLAG_MSI_ENABLED                  (u32)(1 << 1)
610a16a0d2fSAlexander Duyck #define IXGBE_FLAG_MSIX_ENABLED                 (u32)(1 << 3)
611a16a0d2fSAlexander Duyck #define IXGBE_FLAG_RX_1BUF_CAPABLE              (u32)(1 << 4)
612a16a0d2fSAlexander Duyck #define IXGBE_FLAG_RX_PS_CAPABLE                (u32)(1 << 5)
613a16a0d2fSAlexander Duyck #define IXGBE_FLAG_RX_PS_ENABLED                (u32)(1 << 6)
614a16a0d2fSAlexander Duyck #define IXGBE_FLAG_IN_NETPOLL                   (u32)(1 << 7)
615a16a0d2fSAlexander Duyck #define IXGBE_FLAG_DCA_ENABLED                  (u32)(1 << 8)
616a16a0d2fSAlexander Duyck #define IXGBE_FLAG_DCA_CAPABLE                  (u32)(1 << 9)
617a16a0d2fSAlexander Duyck #define IXGBE_FLAG_IMIR_ENABLED                 (u32)(1 << 10)
618a16a0d2fSAlexander Duyck #define IXGBE_FLAG_MQ_CAPABLE                   (u32)(1 << 11)
619a16a0d2fSAlexander Duyck #define IXGBE_FLAG_DCB_ENABLED                  (u32)(1 << 12)
620a16a0d2fSAlexander Duyck #define IXGBE_FLAG_VMDQ_CAPABLE                 (u32)(1 << 13)
621a16a0d2fSAlexander Duyck #define IXGBE_FLAG_VMDQ_ENABLED                 (u32)(1 << 14)
622a16a0d2fSAlexander Duyck #define IXGBE_FLAG_FAN_FAIL_CAPABLE             (u32)(1 << 15)
623a16a0d2fSAlexander Duyck #define IXGBE_FLAG_NEED_LINK_UPDATE             (u32)(1 << 16)
624a16a0d2fSAlexander Duyck #define IXGBE_FLAG_NEED_LINK_CONFIG             (u32)(1 << 17)
625a16a0d2fSAlexander Duyck #define IXGBE_FLAG_FDIR_HASH_CAPABLE            (u32)(1 << 18)
626a16a0d2fSAlexander Duyck #define IXGBE_FLAG_FDIR_PERFECT_CAPABLE         (u32)(1 << 19)
627a16a0d2fSAlexander Duyck #define IXGBE_FLAG_FCOE_CAPABLE                 (u32)(1 << 20)
628a16a0d2fSAlexander Duyck #define IXGBE_FLAG_FCOE_ENABLED                 (u32)(1 << 21)
629a16a0d2fSAlexander Duyck #define IXGBE_FLAG_SRIOV_CAPABLE                (u32)(1 << 22)
630a16a0d2fSAlexander Duyck #define IXGBE_FLAG_SRIOV_ENABLED                (u32)(1 << 23)
631dee1ad47SJeff Kirsher 
632dee1ad47SJeff Kirsher 	u32 flags2;
633a16a0d2fSAlexander Duyck #define IXGBE_FLAG2_RSC_CAPABLE                 (u32)(1 << 0)
634dee1ad47SJeff Kirsher #define IXGBE_FLAG2_RSC_ENABLED                 (u32)(1 << 1)
635dee1ad47SJeff Kirsher #define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE         (u32)(1 << 2)
636dee1ad47SJeff Kirsher #define IXGBE_FLAG2_TEMP_SENSOR_EVENT           (u32)(1 << 3)
637dee1ad47SJeff Kirsher #define IXGBE_FLAG2_SEARCH_FOR_SFP              (u32)(1 << 4)
638dee1ad47SJeff Kirsher #define IXGBE_FLAG2_SFP_NEEDS_RESET             (u32)(1 << 5)
639dee1ad47SJeff Kirsher #define IXGBE_FLAG2_RESET_REQUESTED             (u32)(1 << 6)
640dee1ad47SJeff Kirsher #define IXGBE_FLAG2_FDIR_REQUIRES_REINIT        (u32)(1 << 7)
641ef6afc0cSAlexander Duyck #define IXGBE_FLAG2_RSS_FIELD_IPV4_UDP		(u32)(1 << 8)
642ef6afc0cSAlexander Duyck #define IXGBE_FLAG2_RSS_FIELD_IPV6_UDP		(u32)(1 << 9)
6438fecf67cSJacob Keller #define IXGBE_FLAG2_PTP_PPS_ENABLED		(u32)(1 << 10)
6448fecf67cSJacob Keller #define IXGBE_FLAG2_BRIDGE_MODE_VEB		(u32)(1 << 11)
64546646e61SAlexander Duyck 
64646646e61SAlexander Duyck 	/* Tx fast path data */
64746646e61SAlexander Duyck 	int num_tx_queues;
64846646e61SAlexander Duyck 	u16 tx_itr_setting;
64946646e61SAlexander Duyck 	u16 tx_work_limit;
65046646e61SAlexander Duyck 
65146646e61SAlexander Duyck 	/* Rx fast path data */
65246646e61SAlexander Duyck 	int num_rx_queues;
65346646e61SAlexander Duyck 	u16 rx_itr_setting;
65446646e61SAlexander Duyck 
65546646e61SAlexander Duyck 	/* TX */
65646646e61SAlexander Duyck 	struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp;
65746646e61SAlexander Duyck 
65846646e61SAlexander Duyck 	u64 restart_queue;
65946646e61SAlexander Duyck 	u64 lsc_int;
66046646e61SAlexander Duyck 	u32 tx_timeout_count;
66146646e61SAlexander Duyck 
66246646e61SAlexander Duyck 	/* RX */
66346646e61SAlexander Duyck 	struct ixgbe_ring *rx_ring[MAX_RX_QUEUES];
66446646e61SAlexander Duyck 	int num_rx_pools;		/* == num_rx_queues in 82598 */
66546646e61SAlexander Duyck 	int num_rx_queues_per_pool;	/* 1 if 82598, can be many if 82599 */
66646646e61SAlexander Duyck 	u64 hw_csum_rx_error;
66746646e61SAlexander Duyck 	u64 hw_rx_no_dma_resources;
66846646e61SAlexander Duyck 	u64 rsc_total_count;
66946646e61SAlexander Duyck 	u64 rsc_total_flush;
67046646e61SAlexander Duyck 	u64 non_eop_descs;
67146646e61SAlexander Duyck 	u32 alloc_rx_page_failed;
67246646e61SAlexander Duyck 	u32 alloc_rx_buff_failed;
67346646e61SAlexander Duyck 
67449c7ffbeSAlexander Duyck 	struct ixgbe_q_vector *q_vector[MAX_Q_VECTORS];
675dee1ad47SJeff Kirsher 
676dee1ad47SJeff Kirsher 	/* DCB parameters */
677dee1ad47SJeff Kirsher 	struct ieee_pfc *ixgbe_ieee_pfc;
678dee1ad47SJeff Kirsher 	struct ieee_ets *ixgbe_ieee_ets;
679dee1ad47SJeff Kirsher 	struct ixgbe_dcb_config dcb_cfg;
680dee1ad47SJeff Kirsher 	struct ixgbe_dcb_config temp_dcb_cfg;
681dee1ad47SJeff Kirsher 	u8 dcb_set_bitmap;
682dee1ad47SJeff Kirsher 	u8 dcbx_cap;
683dee1ad47SJeff Kirsher 	enum ixgbe_fc_mode last_lfc_mode;
684dee1ad47SJeff Kirsher 
68549c7ffbeSAlexander Duyck 	int num_q_vectors;	/* current number of q_vectors for device */
68649c7ffbeSAlexander Duyck 	int max_q_vectors;	/* true count of q_vectors for device */
687dee1ad47SJeff Kirsher 	struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE];
688dee1ad47SJeff Kirsher 	struct msix_entry *msix_entries;
689dee1ad47SJeff Kirsher 
690dee1ad47SJeff Kirsher 	u32 test_icr;
691dee1ad47SJeff Kirsher 	struct ixgbe_ring test_tx_ring;
692dee1ad47SJeff Kirsher 	struct ixgbe_ring test_rx_ring;
693dee1ad47SJeff Kirsher 
694dee1ad47SJeff Kirsher 	/* structs defined in ixgbe_hw.h */
695dee1ad47SJeff Kirsher 	struct ixgbe_hw hw;
696dee1ad47SJeff Kirsher 	u16 msg_enable;
697dee1ad47SJeff Kirsher 	struct ixgbe_hw_stats stats;
698dee1ad47SJeff Kirsher 
699dee1ad47SJeff Kirsher 	u64 tx_busy;
700dee1ad47SJeff Kirsher 	unsigned int tx_ring_count;
701dee1ad47SJeff Kirsher 	unsigned int rx_ring_count;
702dee1ad47SJeff Kirsher 
703dee1ad47SJeff Kirsher 	u32 link_speed;
704dee1ad47SJeff Kirsher 	bool link_up;
705dee1ad47SJeff Kirsher 	unsigned long link_check_timeout;
706dee1ad47SJeff Kirsher 
707dee1ad47SJeff Kirsher 	struct timer_list service_timer;
70846646e61SAlexander Duyck 	struct work_struct service_task;
70946646e61SAlexander Duyck 
71046646e61SAlexander Duyck 	struct hlist_head fdir_filter_list;
71146646e61SAlexander Duyck 	unsigned long fdir_overflow; /* number of times ATR was backed off */
71246646e61SAlexander Duyck 	union ixgbe_atr_input fdir_mask;
71346646e61SAlexander Duyck 	int fdir_filter_count;
714dee1ad47SJeff Kirsher 	u32 fdir_pballoc;
715dee1ad47SJeff Kirsher 	u32 atr_sample_rate;
716dee1ad47SJeff Kirsher 	spinlock_t fdir_perfect_lock;
71746646e61SAlexander Duyck 
718dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE
719dee1ad47SJeff Kirsher 	struct ixgbe_fcoe fcoe;
720dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */
7212a1a091cSMark Rustad 	u8 __iomem *io_addr; /* Mainly for iounmap use */
722dee1ad47SJeff Kirsher 	u32 wol;
72346646e61SAlexander Duyck 
72415e5209fSEmil Tantilov 	u16 eeprom_verh;
72515e5209fSEmil Tantilov 	u16 eeprom_verl;
726c23f5b6bSEmil Tantilov 	u16 eeprom_cap;
727dee1ad47SJeff Kirsher 
728dee1ad47SJeff Kirsher 	u32 interrupt_event;
72946646e61SAlexander Duyck 	u32 led_reg;
730dee1ad47SJeff Kirsher 
7313a6a4edaSJacob Keller 	struct ptp_clock *ptp_clock;
7323a6a4edaSJacob Keller 	struct ptp_clock_info ptp_caps;
733891dc082SJacob Keller 	struct work_struct ptp_tx_work;
734891dc082SJacob Keller 	struct sk_buff *ptp_tx_skb;
73593501d48SJacob Keller 	struct hwtstamp_config tstamp_config;
736891dc082SJacob Keller 	unsigned long ptp_tx_start;
7373a6a4edaSJacob Keller 	unsigned long last_overflow_check;
7386cb562d6SJacob Keller 	unsigned long last_rx_ptp_check;
739eda183c2SJakub Kicinski 	unsigned long last_rx_timestamp;
7403a6a4edaSJacob Keller 	spinlock_t tmreg_lock;
7413a6a4edaSJacob Keller 	struct cyclecounter cc;
7423a6a4edaSJacob Keller 	struct timecounter tc;
7433a6a4edaSJacob Keller 	u32 base_incval;
7443a6a4edaSJacob Keller 
745dee1ad47SJeff Kirsher 	/* SR-IOV */
746dee1ad47SJeff Kirsher 	DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS);
747dee1ad47SJeff Kirsher 	unsigned int num_vfs;
748dee1ad47SJeff Kirsher 	struct vf_data_storage *vfinfo;
749dee1ad47SJeff Kirsher 	int vf_rate_link_speed;
750dee1ad47SJeff Kirsher 	struct vf_macvlans vf_mvs;
751dee1ad47SJeff Kirsher 	struct vf_macvlans *mv_list;
752dee1ad47SJeff Kirsher 
75383c61fa9SGreg Rose 	u32 timer_event_accumulator;
75483c61fa9SGreg Rose 	u32 vferr_refcount;
7555d7daa35SJacob Keller 	struct ixgbe_mac_addr *mac_table;
756*3f207800SDon Skidmore 	u16 vxlan_port;
7573ca8bc6dSDon Skidmore 	struct kobject *info_kobj;
7583ca8bc6dSDon Skidmore #ifdef CONFIG_IXGBE_HWMON
75903b77d81SGuenter Roeck 	struct hwmon_buff *ixgbe_hwmon_buff;
7603ca8bc6dSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */
76100949167SCatherine Sullivan #ifdef CONFIG_DEBUG_FS
76200949167SCatherine Sullivan 	struct dentry *ixgbe_dbg_adapter;
76300949167SCatherine Sullivan #endif /*CONFIG_DEBUG_FS*/
764107d3018SAlexander Duyck 
765107d3018SAlexander Duyck 	u8 default_up;
7662a47fa45SJohn Fastabend 	unsigned long fwd_bitmask; /* Bitmask indicating in use pools */
767dee1ad47SJeff Kirsher };
768dee1ad47SJeff Kirsher 
7690f9b232bSDon Skidmore static inline u8 ixgbe_max_rss_indices(struct ixgbe_adapter *adapter)
7700f9b232bSDon Skidmore {
7710f9b232bSDon Skidmore 	switch (adapter->hw.mac.type) {
7720f9b232bSDon Skidmore 	case ixgbe_mac_82598EB:
7730f9b232bSDon Skidmore 	case ixgbe_mac_82599EB:
7740f9b232bSDon Skidmore 	case ixgbe_mac_X540:
7750f9b232bSDon Skidmore 		return IXGBE_MAX_RSS_INDICES;
7760f9b232bSDon Skidmore 	case ixgbe_mac_X550:
7770f9b232bSDon Skidmore 	case ixgbe_mac_X550EM_x:
7780f9b232bSDon Skidmore 		return IXGBE_MAX_RSS_INDICES_X550;
7790f9b232bSDon Skidmore 	default:
7800f9b232bSDon Skidmore 		return 0;
7810f9b232bSDon Skidmore 	}
7820f9b232bSDon Skidmore }
7830f9b232bSDon Skidmore 
784dee1ad47SJeff Kirsher struct ixgbe_fdir_filter {
785dee1ad47SJeff Kirsher 	struct hlist_node fdir_node;
786dee1ad47SJeff Kirsher 	union ixgbe_atr_input filter;
787dee1ad47SJeff Kirsher 	u16 sw_idx;
788dee1ad47SJeff Kirsher 	u16 action;
789dee1ad47SJeff Kirsher };
790dee1ad47SJeff Kirsher 
79170e5576cSDon Skidmore enum ixgbe_state_t {
792dee1ad47SJeff Kirsher 	__IXGBE_TESTING,
793dee1ad47SJeff Kirsher 	__IXGBE_RESETTING,
794dee1ad47SJeff Kirsher 	__IXGBE_DOWN,
79541c62843SMark Rustad 	__IXGBE_DISABLED,
79609f40aedSMark Rustad 	__IXGBE_REMOVING,
797dee1ad47SJeff Kirsher 	__IXGBE_SERVICE_SCHED,
79858cf663fSMark Rustad 	__IXGBE_SERVICE_INITED,
799dee1ad47SJeff Kirsher 	__IXGBE_IN_SFP_INIT,
8008fecf67cSJacob Keller 	__IXGBE_PTP_RUNNING,
801151b260cSJakub Kicinski 	__IXGBE_PTP_TX_IN_PROGRESS,
802dee1ad47SJeff Kirsher };
803dee1ad47SJeff Kirsher 
8044c1975d7SAlexander Duyck struct ixgbe_cb {
8054c1975d7SAlexander Duyck 	union {				/* Union defining head/tail partner */
8064c1975d7SAlexander Duyck 		struct sk_buff *head;
8074c1975d7SAlexander Duyck 		struct sk_buff *tail;
8084c1975d7SAlexander Duyck 	};
809dee1ad47SJeff Kirsher 	dma_addr_t dma;
8104c1975d7SAlexander Duyck 	u16 append_cnt;
811f800326dSAlexander Duyck 	bool page_released;
812dee1ad47SJeff Kirsher };
8134c1975d7SAlexander Duyck #define IXGBE_CB(skb) ((struct ixgbe_cb *)(skb)->cb)
814dee1ad47SJeff Kirsher 
815dee1ad47SJeff Kirsher enum ixgbe_boards {
816dee1ad47SJeff Kirsher 	board_82598,
817dee1ad47SJeff Kirsher 	board_82599,
818dee1ad47SJeff Kirsher 	board_X540,
8196a14ee0cSDon Skidmore 	board_X550,
8206a14ee0cSDon Skidmore 	board_X550EM_x,
821dee1ad47SJeff Kirsher };
822dee1ad47SJeff Kirsher 
823dee1ad47SJeff Kirsher extern struct ixgbe_info ixgbe_82598_info;
824dee1ad47SJeff Kirsher extern struct ixgbe_info ixgbe_82599_info;
825dee1ad47SJeff Kirsher extern struct ixgbe_info ixgbe_X540_info;
8266a14ee0cSDon Skidmore extern struct ixgbe_info ixgbe_X550_info;
8276a14ee0cSDon Skidmore extern struct ixgbe_info ixgbe_X550EM_x_info;
828dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCB
829dee1ad47SJeff Kirsher extern const struct dcbnl_rtnl_ops dcbnl_ops;
830dee1ad47SJeff Kirsher #endif
831dee1ad47SJeff Kirsher 
832dee1ad47SJeff Kirsher extern char ixgbe_driver_name[];
833dee1ad47SJeff Kirsher extern const char ixgbe_driver_version[];
8348af3c33fSJeff Kirsher #ifdef IXGBE_FCOE
835ea81875aSNeerav Parikh extern char ixgbe_default_device_descr[];
8368af3c33fSJeff Kirsher #endif /* IXGBE_FCOE */
837dee1ad47SJeff Kirsher 
8385ccc921aSJoe Perches void ixgbe_up(struct ixgbe_adapter *adapter);
8395ccc921aSJoe Perches void ixgbe_down(struct ixgbe_adapter *adapter);
8405ccc921aSJoe Perches void ixgbe_reinit_locked(struct ixgbe_adapter *adapter);
8415ccc921aSJoe Perches void ixgbe_reset(struct ixgbe_adapter *adapter);
8425ccc921aSJoe Perches void ixgbe_set_ethtool_ops(struct net_device *netdev);
8435ccc921aSJoe Perches int ixgbe_setup_rx_resources(struct ixgbe_ring *);
8445ccc921aSJoe Perches int ixgbe_setup_tx_resources(struct ixgbe_ring *);
8455ccc921aSJoe Perches void ixgbe_free_rx_resources(struct ixgbe_ring *);
8465ccc921aSJoe Perches void ixgbe_free_tx_resources(struct ixgbe_ring *);
8475ccc921aSJoe Perches void ixgbe_configure_rx_ring(struct ixgbe_adapter *, struct ixgbe_ring *);
8485ccc921aSJoe Perches void ixgbe_configure_tx_ring(struct ixgbe_adapter *, struct ixgbe_ring *);
8495ccc921aSJoe Perches void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter, struct ixgbe_ring *);
8505ccc921aSJoe Perches void ixgbe_update_stats(struct ixgbe_adapter *adapter);
8515ccc921aSJoe Perches int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter);
8525ccc921aSJoe Perches int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
8538e2813f5SJacob Keller 			       u16 subdevice_id);
8545d7daa35SJacob Keller #ifdef CONFIG_PCI_IOV
8555d7daa35SJacob Keller void ixgbe_full_sync_mac_table(struct ixgbe_adapter *adapter);
8565d7daa35SJacob Keller #endif
8575d7daa35SJacob Keller int ixgbe_add_mac_filter(struct ixgbe_adapter *adapter,
8585d7daa35SJacob Keller 			 u8 *addr, u16 queue);
8595d7daa35SJacob Keller int ixgbe_del_mac_filter(struct ixgbe_adapter *adapter,
8605d7daa35SJacob Keller 			 u8 *addr, u16 queue);
8615ccc921aSJoe Perches void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter);
8625ccc921aSJoe Perches netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *, struct ixgbe_adapter *,
863dee1ad47SJeff Kirsher 				  struct ixgbe_ring *);
8645ccc921aSJoe Perches void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *,
865dee1ad47SJeff Kirsher 				      struct ixgbe_tx_buffer *);
8665ccc921aSJoe Perches void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16);
8675ccc921aSJoe Perches void ixgbe_write_eitr(struct ixgbe_q_vector *);
8685ccc921aSJoe Perches int ixgbe_poll(struct napi_struct *napi, int budget);
8695ccc921aSJoe Perches int ethtool_ioctl(struct ifreq *ifr);
8705ccc921aSJoe Perches s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw);
8715ccc921aSJoe Perches s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl);
8725ccc921aSJoe Perches s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl);
8735ccc921aSJoe Perches s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
874dee1ad47SJeff Kirsher 					  union ixgbe_atr_hash_dword input,
875dee1ad47SJeff Kirsher 					  union ixgbe_atr_hash_dword common,
876dee1ad47SJeff Kirsher 					  u8 queue);
8775ccc921aSJoe Perches s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
878dee1ad47SJeff Kirsher 				    union ixgbe_atr_input *input_mask);
8795ccc921aSJoe Perches s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
880dee1ad47SJeff Kirsher 					  union ixgbe_atr_input *input,
881dee1ad47SJeff Kirsher 					  u16 soft_id, u8 queue);
8825ccc921aSJoe Perches s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
883dee1ad47SJeff Kirsher 					  union ixgbe_atr_input *input,
884dee1ad47SJeff Kirsher 					  u16 soft_id);
8855ccc921aSJoe Perches void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
886dee1ad47SJeff Kirsher 					  union ixgbe_atr_input *mask);
8875ccc921aSJoe Perches void ixgbe_set_rx_mode(struct net_device *netdev);
8888af3c33fSJeff Kirsher #ifdef CONFIG_IXGBE_DCB
8895ccc921aSJoe Perches void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter);
8908af3c33fSJeff Kirsher #endif
8915ccc921aSJoe Perches int ixgbe_setup_tc(struct net_device *dev, u8 tc);
8925ccc921aSJoe Perches void ixgbe_tx_ctxtdesc(struct ixgbe_ring *, u32, u32, u32, u32);
8935ccc921aSJoe Perches void ixgbe_do_reset(struct net_device *netdev);
8941210982bSDon Skidmore #ifdef CONFIG_IXGBE_HWMON
8955ccc921aSJoe Perches void ixgbe_sysfs_exit(struct ixgbe_adapter *adapter);
8965ccc921aSJoe Perches int ixgbe_sysfs_init(struct ixgbe_adapter *adapter);
8971210982bSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */
898dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE
8995ccc921aSJoe Perches void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter);
9005ccc921aSJoe Perches int ixgbe_fso(struct ixgbe_ring *tx_ring, struct ixgbe_tx_buffer *first,
901244e27adSAlexander Duyck 	      u8 *hdr_len);
9025ccc921aSJoe Perches int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter,
9035ccc921aSJoe Perches 		   union ixgbe_adv_rx_desc *rx_desc, struct sk_buff *skb);
9045ccc921aSJoe Perches int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid,
905dee1ad47SJeff Kirsher 		       struct scatterlist *sgl, unsigned int sgc);
9065ccc921aSJoe Perches int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid,
907dee1ad47SJeff Kirsher 			  struct scatterlist *sgl, unsigned int sgc);
9085ccc921aSJoe Perches int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid);
9095ccc921aSJoe Perches int ixgbe_setup_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
9105ccc921aSJoe Perches void ixgbe_free_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
9115ccc921aSJoe Perches int ixgbe_fcoe_enable(struct net_device *netdev);
9125ccc921aSJoe Perches int ixgbe_fcoe_disable(struct net_device *netdev);
913dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCB
9145ccc921aSJoe Perches u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter);
9155ccc921aSJoe Perches u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up);
916dee1ad47SJeff Kirsher #endif /* CONFIG_IXGBE_DCB */
9175ccc921aSJoe Perches int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type);
9185ccc921aSJoe Perches int ixgbe_fcoe_get_hbainfo(struct net_device *netdev,
919ea81875aSNeerav Parikh 			   struct netdev_fcoe_hbainfo *info);
9205ccc921aSJoe Perches u8 ixgbe_fcoe_get_tc(struct ixgbe_adapter *adapter);
921dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */
92200949167SCatherine Sullivan #ifdef CONFIG_DEBUG_FS
9235ccc921aSJoe Perches void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter);
9245ccc921aSJoe Perches void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter);
9255ccc921aSJoe Perches void ixgbe_dbg_init(void);
9265ccc921aSJoe Perches void ixgbe_dbg_exit(void);
92733243fb0SJoe Perches #else
92833243fb0SJoe Perches static inline void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter) {}
92933243fb0SJoe Perches static inline void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter) {}
93033243fb0SJoe Perches static inline void ixgbe_dbg_init(void) {}
93133243fb0SJoe Perches static inline void ixgbe_dbg_exit(void) {}
93200949167SCatherine Sullivan #endif /* CONFIG_DEBUG_FS */
933b2d96e0aSAlexander Duyck static inline struct netdev_queue *txring_txq(const struct ixgbe_ring *ring)
934b2d96e0aSAlexander Duyck {
935b2d96e0aSAlexander Duyck 	return netdev_get_tx_queue(ring->netdev, ring->queue_index);
936b2d96e0aSAlexander Duyck }
937b2d96e0aSAlexander Duyck 
9385ccc921aSJoe Perches void ixgbe_ptp_init(struct ixgbe_adapter *adapter);
9399966d1eeSJacob Keller void ixgbe_ptp_suspend(struct ixgbe_adapter *adapter);
9405ccc921aSJoe Perches void ixgbe_ptp_stop(struct ixgbe_adapter *adapter);
9415ccc921aSJoe Perches void ixgbe_ptp_overflow_check(struct ixgbe_adapter *adapter);
9425ccc921aSJoe Perches void ixgbe_ptp_rx_hang(struct ixgbe_adapter *adapter);
943eda183c2SJakub Kicinski void ixgbe_ptp_rx_hwtstamp(struct ixgbe_adapter *adapter, struct sk_buff *skb);
94493501d48SJacob Keller int ixgbe_ptp_set_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr);
94593501d48SJacob Keller int ixgbe_ptp_get_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr);
9465ccc921aSJoe Perches void ixgbe_ptp_start_cyclecounter(struct ixgbe_adapter *adapter);
9475ccc921aSJoe Perches void ixgbe_ptp_reset(struct ixgbe_adapter *adapter);
9485ccc921aSJoe Perches void ixgbe_ptp_check_pps_event(struct ixgbe_adapter *adapter, u32 eicr);
949da36b647SGreg Rose #ifdef CONFIG_PCI_IOV
950da36b647SGreg Rose void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter);
951da36b647SGreg Rose #endif
9523a6a4edaSJacob Keller 
9532a47fa45SJohn Fastabend netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
9542a47fa45SJohn Fastabend 				  struct ixgbe_adapter *adapter,
9552a47fa45SJohn Fastabend 				  struct ixgbe_ring *tx_ring);
956dee1ad47SJeff Kirsher #endif /* _IXGBE_H_ */
957