xref: /openbmc/linux/drivers/net/ethernet/intel/ixgbe/ixgbe.h (revision 2a47fa45d4dfbc54659d28de311a1f764b296a3c)
1dee1ad47SJeff Kirsher /*******************************************************************************
2dee1ad47SJeff Kirsher 
3dee1ad47SJeff Kirsher   Intel 10 Gigabit PCI Express Linux driver
4434c5e39SDon Skidmore   Copyright(c) 1999 - 2013 Intel Corporation.
5dee1ad47SJeff Kirsher 
6dee1ad47SJeff Kirsher   This program is free software; you can redistribute it and/or modify it
7dee1ad47SJeff Kirsher   under the terms and conditions of the GNU General Public License,
8dee1ad47SJeff Kirsher   version 2, as published by the Free Software Foundation.
9dee1ad47SJeff Kirsher 
10dee1ad47SJeff Kirsher   This program is distributed in the hope it will be useful, but WITHOUT
11dee1ad47SJeff Kirsher   ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12dee1ad47SJeff Kirsher   FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
13dee1ad47SJeff Kirsher   more details.
14dee1ad47SJeff Kirsher 
15dee1ad47SJeff Kirsher   You should have received a copy of the GNU General Public License along with
16dee1ad47SJeff Kirsher   this program; if not, write to the Free Software Foundation, Inc.,
17dee1ad47SJeff Kirsher   51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18dee1ad47SJeff Kirsher 
19dee1ad47SJeff Kirsher   The full GNU General Public License is included in this distribution in
20dee1ad47SJeff Kirsher   the file called "COPYING".
21dee1ad47SJeff Kirsher 
22dee1ad47SJeff Kirsher   Contact Information:
23dee1ad47SJeff Kirsher   e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24dee1ad47SJeff Kirsher   Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25dee1ad47SJeff Kirsher 
26dee1ad47SJeff Kirsher *******************************************************************************/
27dee1ad47SJeff Kirsher 
28dee1ad47SJeff Kirsher #ifndef _IXGBE_H_
29dee1ad47SJeff Kirsher #define _IXGBE_H_
30dee1ad47SJeff Kirsher 
31dee1ad47SJeff Kirsher #include <linux/bitops.h>
32dee1ad47SJeff Kirsher #include <linux/types.h>
33dee1ad47SJeff Kirsher #include <linux/pci.h>
34dee1ad47SJeff Kirsher #include <linux/netdevice.h>
35dee1ad47SJeff Kirsher #include <linux/cpumask.h>
36dee1ad47SJeff Kirsher #include <linux/aer.h>
37dee1ad47SJeff Kirsher #include <linux/if_vlan.h>
386cb562d6SJacob Keller #include <linux/jiffies.h>
39dee1ad47SJeff Kirsher 
403a6a4edaSJacob Keller #include <linux/clocksource.h>
413a6a4edaSJacob Keller #include <linux/net_tstamp.h>
423a6a4edaSJacob Keller #include <linux/ptp_clock_kernel.h>
433a6a4edaSJacob Keller 
44dee1ad47SJeff Kirsher #include "ixgbe_type.h"
45dee1ad47SJeff Kirsher #include "ixgbe_common.h"
46dee1ad47SJeff Kirsher #include "ixgbe_dcb.h"
47dee1ad47SJeff Kirsher #if defined(CONFIG_FCOE) || defined(CONFIG_FCOE_MODULE)
48dee1ad47SJeff Kirsher #define IXGBE_FCOE
49dee1ad47SJeff Kirsher #include "ixgbe_fcoe.h"
50dee1ad47SJeff Kirsher #endif /* CONFIG_FCOE or CONFIG_FCOE_MODULE */
51dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCA
52dee1ad47SJeff Kirsher #include <linux/dca.h>
53dee1ad47SJeff Kirsher #endif
54dee1ad47SJeff Kirsher 
55076bb0c8SEliezer Tamir #include <net/busy_poll.h>
565a85e737SEliezer Tamir 
57e0d1095aSCong Wang #ifdef CONFIG_NET_RX_BUSY_POLL
58b4640030SJacob Keller #define BP_EXTENDED_STATS
597e15b90fSEliezer Tamir #endif
60dee1ad47SJeff Kirsher /* common prefix used by pr_<> macros */
61dee1ad47SJeff Kirsher #undef pr_fmt
62dee1ad47SJeff Kirsher #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
63dee1ad47SJeff Kirsher 
64dee1ad47SJeff Kirsher /* TX/RX descriptor defines */
65dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_TXD		    512
6659224555SAlexander Duyck #define IXGBE_DEFAULT_TX_WORK		    256
67dee1ad47SJeff Kirsher #define IXGBE_MAX_TXD			   4096
68dee1ad47SJeff Kirsher #define IXGBE_MIN_TXD			     64
69dee1ad47SJeff Kirsher 
70fb44519dSAnton Blanchard #if (PAGE_SIZE < 8192)
71dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_RXD		    512
72fb44519dSAnton Blanchard #else
73fb44519dSAnton Blanchard #define IXGBE_DEFAULT_RXD		    128
74fb44519dSAnton Blanchard #endif
75dee1ad47SJeff Kirsher #define IXGBE_MAX_RXD			   4096
76dee1ad47SJeff Kirsher #define IXGBE_MIN_RXD			     64
77dee1ad47SJeff Kirsher 
78dee1ad47SJeff Kirsher /* flow control */
79dee1ad47SJeff Kirsher #define IXGBE_MIN_FCRTL			   0x40
80dee1ad47SJeff Kirsher #define IXGBE_MAX_FCRTL			0x7FF80
81dee1ad47SJeff Kirsher #define IXGBE_MIN_FCRTH			  0x600
82dee1ad47SJeff Kirsher #define IXGBE_MAX_FCRTH			0x7FFF0
83dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_FCPAUSE		 0xFFFF
84dee1ad47SJeff Kirsher #define IXGBE_MIN_FCPAUSE		      0
85dee1ad47SJeff Kirsher #define IXGBE_MAX_FCPAUSE		 0xFFFF
86dee1ad47SJeff Kirsher 
87dee1ad47SJeff Kirsher /* Supported Rx Buffer Sizes */
88252562c2SAlexander Duyck #define IXGBE_RXBUFFER_256    256  /* Used for skb receive header */
8909816fbeSAlexander Duyck #define IXGBE_RXBUFFER_2K    2048
9009816fbeSAlexander Duyck #define IXGBE_RXBUFFER_3K    3072
9109816fbeSAlexander Duyck #define IXGBE_RXBUFFER_4K    4096
92dee1ad47SJeff Kirsher #define IXGBE_MAX_RXBUFFER  16384  /* largest size for a single descriptor */
93dee1ad47SJeff Kirsher 
94dee1ad47SJeff Kirsher /*
95252562c2SAlexander Duyck  * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we
96252562c2SAlexander Duyck  * reserve 64 more, and skb_shared_info adds an additional 320 bytes more,
97252562c2SAlexander Duyck  * this adds up to 448 bytes of extra data.
98252562c2SAlexander Duyck  *
99252562c2SAlexander Duyck  * Since netdev_alloc_skb now allocates a page fragment we can use a value
100252562c2SAlexander Duyck  * of 256 and the resultant skb will have a truesize of 960 or less.
101dee1ad47SJeff Kirsher  */
102252562c2SAlexander Duyck #define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_256
103dee1ad47SJeff Kirsher 
104dee1ad47SJeff Kirsher /* How many Rx Buffers do we bundle into one write to the hardware ? */
105dee1ad47SJeff Kirsher #define IXGBE_RX_BUFFER_WRITE	16	/* Must be power of 2 */
106dee1ad47SJeff Kirsher 
107472148c3SAlexander Duyck enum ixgbe_tx_flags {
108472148c3SAlexander Duyck 	/* cmd_type flags */
109472148c3SAlexander Duyck 	IXGBE_TX_FLAGS_HW_VLAN	= 0x01,
110472148c3SAlexander Duyck 	IXGBE_TX_FLAGS_TSO	= 0x02,
111472148c3SAlexander Duyck 	IXGBE_TX_FLAGS_TSTAMP	= 0x04,
112472148c3SAlexander Duyck 
113472148c3SAlexander Duyck 	/* olinfo flags */
114472148c3SAlexander Duyck 	IXGBE_TX_FLAGS_CC	= 0x08,
115472148c3SAlexander Duyck 	IXGBE_TX_FLAGS_IPV4	= 0x10,
116472148c3SAlexander Duyck 	IXGBE_TX_FLAGS_CSUM	= 0x20,
117472148c3SAlexander Duyck 
118472148c3SAlexander Duyck 	/* software defined flags */
119472148c3SAlexander Duyck 	IXGBE_TX_FLAGS_SW_VLAN	= 0x40,
120472148c3SAlexander Duyck 	IXGBE_TX_FLAGS_FCOE	= 0x80,
121472148c3SAlexander Duyck };
122472148c3SAlexander Duyck 
123472148c3SAlexander Duyck /* VLAN info */
124dee1ad47SJeff Kirsher #define IXGBE_TX_FLAGS_VLAN_MASK	0xffff0000
12566f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_VLAN_PRIO_MASK	0xe0000000
12666f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT  29
127dee1ad47SJeff Kirsher #define IXGBE_TX_FLAGS_VLAN_SHIFT	16
128dee1ad47SJeff Kirsher 
129dee1ad47SJeff Kirsher #define IXGBE_MAX_VF_MC_ENTRIES         30
130dee1ad47SJeff Kirsher #define IXGBE_MAX_VF_FUNCTIONS          64
131dee1ad47SJeff Kirsher #define IXGBE_MAX_VFTA_ENTRIES          128
132dee1ad47SJeff Kirsher #define MAX_EMULATION_MAC_ADDRS         16
133dee1ad47SJeff Kirsher #define IXGBE_MAX_PF_MACVLANS           15
1341d9c0bfdSAlexander Duyck #define VMDQ_P(p)   ((p) + adapter->ring_feature[RING_F_VMDQ].offset)
13583c61fa9SGreg Rose #define IXGBE_82599_VF_DEVICE_ID        0x10ED
13683c61fa9SGreg Rose #define IXGBE_X540_VF_DEVICE_ID         0x1515
137dee1ad47SJeff Kirsher 
138dee1ad47SJeff Kirsher struct vf_data_storage {
139dee1ad47SJeff Kirsher 	unsigned char vf_mac_addresses[ETH_ALEN];
140dee1ad47SJeff Kirsher 	u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES];
141dee1ad47SJeff Kirsher 	u16 num_vf_mc_hashes;
142dee1ad47SJeff Kirsher 	u16 default_vf_vlan_id;
143dee1ad47SJeff Kirsher 	u16 vlans_enabled;
144dee1ad47SJeff Kirsher 	bool clear_to_send;
145dee1ad47SJeff Kirsher 	bool pf_set_mac;
146dee1ad47SJeff Kirsher 	u16 pf_vlan; /* When set, guest VLAN config not allowed. */
147dee1ad47SJeff Kirsher 	u16 pf_qos;
148dee1ad47SJeff Kirsher 	u16 tx_rate;
149de4c7f65SGreg Rose 	u16 vlan_count;
150de4c7f65SGreg Rose 	u8 spoofchk_enabled;
151374c65d6SAlexander Duyck 	unsigned int vf_api;
152dee1ad47SJeff Kirsher };
153dee1ad47SJeff Kirsher 
154dee1ad47SJeff Kirsher struct vf_macvlans {
155dee1ad47SJeff Kirsher 	struct list_head l;
156dee1ad47SJeff Kirsher 	int vf;
157dee1ad47SJeff Kirsher 	int rar_entry;
158dee1ad47SJeff Kirsher 	bool free;
159dee1ad47SJeff Kirsher 	bool is_macvlan;
160dee1ad47SJeff Kirsher 	u8 vf_macvlan[ETH_ALEN];
161dee1ad47SJeff Kirsher };
162dee1ad47SJeff Kirsher 
163dee1ad47SJeff Kirsher #define IXGBE_MAX_TXD_PWR	14
164dee1ad47SJeff Kirsher #define IXGBE_MAX_DATA_PER_TXD	(1 << IXGBE_MAX_TXD_PWR)
165dee1ad47SJeff Kirsher 
166dee1ad47SJeff Kirsher /* Tx Descriptors needed, worst case */
167dee1ad47SJeff Kirsher #define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD)
168990a3158SAlexander Duyck #define DESC_NEEDED (MAX_SKB_FRAGS + 4)
169dee1ad47SJeff Kirsher 
170dee1ad47SJeff Kirsher /* wrapper around a pointer to a socket buffer,
171dee1ad47SJeff Kirsher  * so a DMA handle can be stored along with the buffer */
172dee1ad47SJeff Kirsher struct ixgbe_tx_buffer {
173d3d00239SAlexander Duyck 	union ixgbe_adv_tx_desc *next_to_watch;
174dee1ad47SJeff Kirsher 	unsigned long time_stamp;
175d3d00239SAlexander Duyck 	struct sk_buff *skb;
176fd0db0edSAlexander Duyck 	unsigned int bytecount;
177fd0db0edSAlexander Duyck 	unsigned short gso_segs;
178244e27adSAlexander Duyck 	__be16 protocol;
179729739b7SAlexander Duyck 	DEFINE_DMA_UNMAP_ADDR(dma);
180729739b7SAlexander Duyck 	DEFINE_DMA_UNMAP_LEN(len);
181fd0db0edSAlexander Duyck 	u32 tx_flags;
182dee1ad47SJeff Kirsher };
183dee1ad47SJeff Kirsher 
184dee1ad47SJeff Kirsher struct ixgbe_rx_buffer {
185dee1ad47SJeff Kirsher 	struct sk_buff *skb;
186dee1ad47SJeff Kirsher 	dma_addr_t dma;
187dee1ad47SJeff Kirsher 	struct page *page;
188dee1ad47SJeff Kirsher 	unsigned int page_offset;
189dee1ad47SJeff Kirsher };
190dee1ad47SJeff Kirsher 
191dee1ad47SJeff Kirsher struct ixgbe_queue_stats {
192dee1ad47SJeff Kirsher 	u64 packets;
193dee1ad47SJeff Kirsher 	u64 bytes;
194b4640030SJacob Keller #ifdef BP_EXTENDED_STATS
1957e15b90fSEliezer Tamir 	u64 yields;
1967e15b90fSEliezer Tamir 	u64 misses;
1977e15b90fSEliezer Tamir 	u64 cleaned;
198b4640030SJacob Keller #endif  /* BP_EXTENDED_STATS */
199dee1ad47SJeff Kirsher };
200dee1ad47SJeff Kirsher 
201dee1ad47SJeff Kirsher struct ixgbe_tx_queue_stats {
202dee1ad47SJeff Kirsher 	u64 restart_queue;
203dee1ad47SJeff Kirsher 	u64 tx_busy;
204dee1ad47SJeff Kirsher 	u64 tx_done_old;
205dee1ad47SJeff Kirsher };
206dee1ad47SJeff Kirsher 
207dee1ad47SJeff Kirsher struct ixgbe_rx_queue_stats {
208dee1ad47SJeff Kirsher 	u64 rsc_count;
209dee1ad47SJeff Kirsher 	u64 rsc_flush;
210dee1ad47SJeff Kirsher 	u64 non_eop_descs;
211dee1ad47SJeff Kirsher 	u64 alloc_rx_page_failed;
212dee1ad47SJeff Kirsher 	u64 alloc_rx_buff_failed;
2138a0da21bSAlexander Duyck 	u64 csum_err;
214dee1ad47SJeff Kirsher };
215dee1ad47SJeff Kirsher 
216f800326dSAlexander Duyck enum ixgbe_ring_state_t {
217dee1ad47SJeff Kirsher 	__IXGBE_TX_FDIR_INIT_DONE,
218fd786b7bSAlexander Duyck 	__IXGBE_TX_XPS_INIT_DONE,
219dee1ad47SJeff Kirsher 	__IXGBE_TX_DETECT_HANG,
220dee1ad47SJeff Kirsher 	__IXGBE_HANG_CHECK_ARMED,
221dee1ad47SJeff Kirsher 	__IXGBE_RX_RSC_ENABLED,
2228a0da21bSAlexander Duyck 	__IXGBE_RX_CSUM_UDP_ZERO_ERR,
22357efd44cSAlexander Duyck 	__IXGBE_RX_FCOE,
224dee1ad47SJeff Kirsher };
225dee1ad47SJeff Kirsher 
226*2a47fa45SJohn Fastabend struct ixgbe_fwd_adapter {
227*2a47fa45SJohn Fastabend 	unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
228*2a47fa45SJohn Fastabend 	struct net_device *netdev;
229*2a47fa45SJohn Fastabend 	struct ixgbe_adapter *real_adapter;
230*2a47fa45SJohn Fastabend 	unsigned int tx_base_queue;
231*2a47fa45SJohn Fastabend 	unsigned int rx_base_queue;
232*2a47fa45SJohn Fastabend 	int pool;
233*2a47fa45SJohn Fastabend };
234*2a47fa45SJohn Fastabend 
235dee1ad47SJeff Kirsher #define check_for_tx_hang(ring) \
236dee1ad47SJeff Kirsher 	test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
237dee1ad47SJeff Kirsher #define set_check_for_tx_hang(ring) \
238dee1ad47SJeff Kirsher 	set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
239dee1ad47SJeff Kirsher #define clear_check_for_tx_hang(ring) \
240dee1ad47SJeff Kirsher 	clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
241dee1ad47SJeff Kirsher #define ring_is_rsc_enabled(ring) \
242dee1ad47SJeff Kirsher 	test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
243dee1ad47SJeff Kirsher #define set_ring_rsc_enabled(ring) \
244dee1ad47SJeff Kirsher 	set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
245dee1ad47SJeff Kirsher #define clear_ring_rsc_enabled(ring) \
246dee1ad47SJeff Kirsher 	clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
247dee1ad47SJeff Kirsher struct ixgbe_ring {
248efe3d3c8SAlexander Duyck 	struct ixgbe_ring *next;	/* pointer to next ring in q_vector */
249d3ee4294SAlexander Duyck 	struct ixgbe_q_vector *q_vector; /* backpointer to host q_vector */
250dee1ad47SJeff Kirsher 	struct net_device *netdev;	/* netdev ring belongs to */
251d3ee4294SAlexander Duyck 	struct device *dev;		/* device for DMA mapping */
252*2a47fa45SJohn Fastabend 	struct ixgbe_fwd_adapter *l2_accel_priv;
253d3ee4294SAlexander Duyck 	void *desc;			/* descriptor ring memory */
254dee1ad47SJeff Kirsher 	union {
255dee1ad47SJeff Kirsher 		struct ixgbe_tx_buffer *tx_buffer_info;
256dee1ad47SJeff Kirsher 		struct ixgbe_rx_buffer *rx_buffer_info;
257dee1ad47SJeff Kirsher 	};
2586cb562d6SJacob Keller 	unsigned long last_rx_timestamp;
259dee1ad47SJeff Kirsher 	unsigned long state;
260dee1ad47SJeff Kirsher 	u8 __iomem *tail;
261d3ee4294SAlexander Duyck 	dma_addr_t dma;			/* phys. address of descriptor ring */
262d3ee4294SAlexander Duyck 	unsigned int size;		/* length in bytes */
263dee1ad47SJeff Kirsher 
264dee1ad47SJeff Kirsher 	u16 count;			/* amount of descriptors */
265dee1ad47SJeff Kirsher 
266dee1ad47SJeff Kirsher 	u8 queue_index; /* needed for multiqueue queue management */
267dee1ad47SJeff Kirsher 	u8 reg_idx;			/* holds the special value that gets
268dee1ad47SJeff Kirsher 					 * the hardware register offset
269dee1ad47SJeff Kirsher 					 * associated with this ring, which is
270dee1ad47SJeff Kirsher 					 * different for DCB and RSS modes
271dee1ad47SJeff Kirsher 					 */
272d3ee4294SAlexander Duyck 	u16 next_to_use;
273d3ee4294SAlexander Duyck 	u16 next_to_clean;
274d3ee4294SAlexander Duyck 
275f800326dSAlexander Duyck 	union {
276d3ee4294SAlexander Duyck 		u16 next_to_alloc;
277f800326dSAlexander Duyck 		struct {
278dee1ad47SJeff Kirsher 			u8 atr_sample_rate;
279dee1ad47SJeff Kirsher 			u8 atr_count;
280f800326dSAlexander Duyck 		};
281f800326dSAlexander Duyck 	};
282dee1ad47SJeff Kirsher 
283dee1ad47SJeff Kirsher 	u8 dcb_tc;
284dee1ad47SJeff Kirsher 	struct ixgbe_queue_stats stats;
285dee1ad47SJeff Kirsher 	struct u64_stats_sync syncp;
286dee1ad47SJeff Kirsher 	union {
287dee1ad47SJeff Kirsher 		struct ixgbe_tx_queue_stats tx_stats;
288dee1ad47SJeff Kirsher 		struct ixgbe_rx_queue_stats rx_stats;
289dee1ad47SJeff Kirsher 	};
290dee1ad47SJeff Kirsher } ____cacheline_internodealigned_in_smp;
291dee1ad47SJeff Kirsher 
292dee1ad47SJeff Kirsher enum ixgbe_ring_f_enum {
293dee1ad47SJeff Kirsher 	RING_F_NONE = 0,
294dee1ad47SJeff Kirsher 	RING_F_VMDQ,  /* SR-IOV uses the same ring feature */
295dee1ad47SJeff Kirsher 	RING_F_RSS,
296dee1ad47SJeff Kirsher 	RING_F_FDIR,
297dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE
298dee1ad47SJeff Kirsher 	RING_F_FCOE,
299dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */
300dee1ad47SJeff Kirsher 
301dee1ad47SJeff Kirsher 	RING_F_ARRAY_SIZE      /* must be last in enum set */
302dee1ad47SJeff Kirsher };
303dee1ad47SJeff Kirsher 
304dee1ad47SJeff Kirsher #define IXGBE_MAX_RSS_INDICES  16
305dee1ad47SJeff Kirsher #define IXGBE_MAX_VMDQ_INDICES 64
306d3cb9869SAlexander Duyck #define IXGBE_MAX_FDIR_INDICES 63	/* based on q_vector limit */
307dee1ad47SJeff Kirsher #define IXGBE_MAX_FCOE_INDICES  8
308d3cb9869SAlexander Duyck #define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1)
309d3cb9869SAlexander Duyck #define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1)
310*2a47fa45SJohn Fastabend #define IXGBE_MAX_L2A_QUEUES 4
311*2a47fa45SJohn Fastabend #define IXGBE_MAX_L2A_QUEUES 4
312*2a47fa45SJohn Fastabend #define IXGBE_BAD_L2A_QUEUE 3
313*2a47fa45SJohn Fastabend #define IXGBE_MAX_MACVLANS	31
314*2a47fa45SJohn Fastabend #define IXGBE_MAX_DCBMACVLANS	8
315*2a47fa45SJohn Fastabend 
316dee1ad47SJeff Kirsher struct ixgbe_ring_feature {
317c087663eSAlexander Duyck 	u16 limit;	/* upper limit on feature indices */
318c087663eSAlexander Duyck 	u16 indices;	/* current value of indices */
319e4b317e9SAlexander Duyck 	u16 mask;	/* Mask used for feature to ring mapping */
320e4b317e9SAlexander Duyck 	u16 offset;	/* offset to start of feature */
321dee1ad47SJeff Kirsher } ____cacheline_internodealigned_in_smp;
322dee1ad47SJeff Kirsher 
32373079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_8Q_MASK 0x78
32473079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_4Q_MASK 0x7C
32573079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_2Q_MASK 0x7E
32673079ea0SAlexander Duyck 
327f800326dSAlexander Duyck /*
328f800326dSAlexander Duyck  * FCoE requires that all Rx buffers be over 2200 bytes in length.  Since
329f800326dSAlexander Duyck  * this is twice the size of a half page we need to double the page order
330f800326dSAlexander Duyck  * for FCoE enabled Rx queues.
331f800326dSAlexander Duyck  */
33209816fbeSAlexander Duyck static inline unsigned int ixgbe_rx_bufsz(struct ixgbe_ring *ring)
33309816fbeSAlexander Duyck {
33409816fbeSAlexander Duyck #ifdef IXGBE_FCOE
33509816fbeSAlexander Duyck 	if (test_bit(__IXGBE_RX_FCOE, &ring->state))
33609816fbeSAlexander Duyck 		return (PAGE_SIZE < 8192) ? IXGBE_RXBUFFER_4K :
33709816fbeSAlexander Duyck 					    IXGBE_RXBUFFER_3K;
33809816fbeSAlexander Duyck #endif
33909816fbeSAlexander Duyck 	return IXGBE_RXBUFFER_2K;
34009816fbeSAlexander Duyck }
34109816fbeSAlexander Duyck 
342f800326dSAlexander Duyck static inline unsigned int ixgbe_rx_pg_order(struct ixgbe_ring *ring)
343f800326dSAlexander Duyck {
34409816fbeSAlexander Duyck #ifdef IXGBE_FCOE
34509816fbeSAlexander Duyck 	if (test_bit(__IXGBE_RX_FCOE, &ring->state))
34609816fbeSAlexander Duyck 		return (PAGE_SIZE < 8192) ? 1 : 0;
347f800326dSAlexander Duyck #endif
34809816fbeSAlexander Duyck 	return 0;
34909816fbeSAlexander Duyck }
350f800326dSAlexander Duyck #define ixgbe_rx_pg_size(_ring) (PAGE_SIZE << ixgbe_rx_pg_order(_ring))
351f800326dSAlexander Duyck 
352dee1ad47SJeff Kirsher struct ixgbe_ring_container {
353efe3d3c8SAlexander Duyck 	struct ixgbe_ring *ring;	/* pointer to linked list of rings */
354dee1ad47SJeff Kirsher 	unsigned int total_bytes;	/* total bytes processed this int */
355dee1ad47SJeff Kirsher 	unsigned int total_packets;	/* total packets processed this int */
356dee1ad47SJeff Kirsher 	u16 work_limit;			/* total work allowed per interrupt */
357dee1ad47SJeff Kirsher 	u8 count;			/* total number of rings in vector */
358dee1ad47SJeff Kirsher 	u8 itr;				/* current ITR setting for ring */
359dee1ad47SJeff Kirsher };
360dee1ad47SJeff Kirsher 
361a557928eSAlexander Duyck /* iterator for handling rings in ring container */
362a557928eSAlexander Duyck #define ixgbe_for_each_ring(pos, head) \
363a557928eSAlexander Duyck 	for (pos = (head).ring; pos != NULL; pos = pos->next)
364a557928eSAlexander Duyck 
365dee1ad47SJeff Kirsher #define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \
366dee1ad47SJeff Kirsher                               ? 8 : 1)
367dee1ad47SJeff Kirsher #define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS
368dee1ad47SJeff Kirsher 
36949c7ffbeSAlexander Duyck /* MAX_Q_VECTORS of these are allocated,
370dee1ad47SJeff Kirsher  * but we only use one per queue-specific vector.
371dee1ad47SJeff Kirsher  */
372dee1ad47SJeff Kirsher struct ixgbe_q_vector {
373dee1ad47SJeff Kirsher 	struct ixgbe_adapter *adapter;
374dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCA
375dee1ad47SJeff Kirsher 	int cpu;	    /* CPU for DCA */
376dee1ad47SJeff Kirsher #endif
377d5bf4f67SEmil Tantilov 	u16 v_idx;		/* index of q_vector within array, also used for
378d5bf4f67SEmil Tantilov 				 * finding the bit in EICR and friends that
379d5bf4f67SEmil Tantilov 				 * represents the vector for this ring */
380d5bf4f67SEmil Tantilov 	u16 itr;		/* Interrupt throttle rate written to EITR */
381dee1ad47SJeff Kirsher 	struct ixgbe_ring_container rx, tx;
382d5bf4f67SEmil Tantilov 
383d5bf4f67SEmil Tantilov 	struct napi_struct napi;
384de88eeebSAlexander Duyck 	cpumask_t affinity_mask;
385de88eeebSAlexander Duyck 	int numa_node;
386de88eeebSAlexander Duyck 	struct rcu_head rcu;	/* to avoid race with update stats on free */
387dee1ad47SJeff Kirsher 	char name[IFNAMSIZ + 9];
388de88eeebSAlexander Duyck 
389e0d1095aSCong Wang #ifdef CONFIG_NET_RX_BUSY_POLL
3905a85e737SEliezer Tamir 	unsigned int state;
3915a85e737SEliezer Tamir #define IXGBE_QV_STATE_IDLE        0
3925a85e737SEliezer Tamir #define IXGBE_QV_STATE_NAPI	   1     /* NAPI owns this QV */
3935a85e737SEliezer Tamir #define IXGBE_QV_STATE_POLL	   2     /* poll owns this QV */
39427d9ce4fSJacob Keller #define IXGBE_QV_STATE_DISABLED	   4     /* QV is disabled */
39527d9ce4fSJacob Keller #define IXGBE_QV_OWNED (IXGBE_QV_STATE_NAPI | IXGBE_QV_STATE_POLL)
39627d9ce4fSJacob Keller #define IXGBE_QV_LOCKED (IXGBE_QV_OWNED | IXGBE_QV_STATE_DISABLED)
39727d9ce4fSJacob Keller #define IXGBE_QV_STATE_NAPI_YIELD  8     /* NAPI yielded this QV */
39827d9ce4fSJacob Keller #define IXGBE_QV_STATE_POLL_YIELD  16    /* poll yielded this QV */
3995a85e737SEliezer Tamir #define IXGBE_QV_YIELD (IXGBE_QV_STATE_NAPI_YIELD | IXGBE_QV_STATE_POLL_YIELD)
4005a85e737SEliezer Tamir #define IXGBE_QV_USER_PEND (IXGBE_QV_STATE_POLL | IXGBE_QV_STATE_POLL_YIELD)
4015a85e737SEliezer Tamir 	spinlock_t lock;
402e0d1095aSCong Wang #endif  /* CONFIG_NET_RX_BUSY_POLL */
4035a85e737SEliezer Tamir 
404de88eeebSAlexander Duyck 	/* for dynamic allocation of rings associated with this q_vector */
405de88eeebSAlexander Duyck 	struct ixgbe_ring ring[0] ____cacheline_internodealigned_in_smp;
406dee1ad47SJeff Kirsher };
407e0d1095aSCong Wang #ifdef CONFIG_NET_RX_BUSY_POLL
4085a85e737SEliezer Tamir static inline void ixgbe_qv_init_lock(struct ixgbe_q_vector *q_vector)
4095a85e737SEliezer Tamir {
4105a85e737SEliezer Tamir 
4115a85e737SEliezer Tamir 	spin_lock_init(&q_vector->lock);
4125a85e737SEliezer Tamir 	q_vector->state = IXGBE_QV_STATE_IDLE;
4135a85e737SEliezer Tamir }
4145a85e737SEliezer Tamir 
4155a85e737SEliezer Tamir /* called from the device poll routine to get ownership of a q_vector */
4165a85e737SEliezer Tamir static inline bool ixgbe_qv_lock_napi(struct ixgbe_q_vector *q_vector)
4175a85e737SEliezer Tamir {
4185a85e737SEliezer Tamir 	int rc = true;
41927d9ce4fSJacob Keller 	spin_lock_bh(&q_vector->lock);
4205a85e737SEliezer Tamir 	if (q_vector->state & IXGBE_QV_LOCKED) {
4215a85e737SEliezer Tamir 		WARN_ON(q_vector->state & IXGBE_QV_STATE_NAPI);
4225a85e737SEliezer Tamir 		q_vector->state |= IXGBE_QV_STATE_NAPI_YIELD;
4235a85e737SEliezer Tamir 		rc = false;
424b4640030SJacob Keller #ifdef BP_EXTENDED_STATS
4257e15b90fSEliezer Tamir 		q_vector->tx.ring->stats.yields++;
4267e15b90fSEliezer Tamir #endif
4275a85e737SEliezer Tamir 	} else
4285a85e737SEliezer Tamir 		/* we don't care if someone yielded */
4295a85e737SEliezer Tamir 		q_vector->state = IXGBE_QV_STATE_NAPI;
43027d9ce4fSJacob Keller 	spin_unlock_bh(&q_vector->lock);
4315a85e737SEliezer Tamir 	return rc;
4325a85e737SEliezer Tamir }
4335a85e737SEliezer Tamir 
4345a85e737SEliezer Tamir /* returns true is someone tried to get the qv while napi had it */
4355a85e737SEliezer Tamir static inline bool ixgbe_qv_unlock_napi(struct ixgbe_q_vector *q_vector)
4365a85e737SEliezer Tamir {
4375a85e737SEliezer Tamir 	int rc = false;
43827d9ce4fSJacob Keller 	spin_lock_bh(&q_vector->lock);
4395a85e737SEliezer Tamir 	WARN_ON(q_vector->state & (IXGBE_QV_STATE_POLL |
4405a85e737SEliezer Tamir 			       IXGBE_QV_STATE_NAPI_YIELD));
4415a85e737SEliezer Tamir 
4425a85e737SEliezer Tamir 	if (q_vector->state & IXGBE_QV_STATE_POLL_YIELD)
4435a85e737SEliezer Tamir 		rc = true;
44427d9ce4fSJacob Keller 	/* will reset state to idle, unless QV is disabled */
44527d9ce4fSJacob Keller 	q_vector->state &= IXGBE_QV_STATE_DISABLED;
44627d9ce4fSJacob Keller 	spin_unlock_bh(&q_vector->lock);
4475a85e737SEliezer Tamir 	return rc;
4485a85e737SEliezer Tamir }
4495a85e737SEliezer Tamir 
4505a85e737SEliezer Tamir /* called from ixgbe_low_latency_poll() */
4515a85e737SEliezer Tamir static inline bool ixgbe_qv_lock_poll(struct ixgbe_q_vector *q_vector)
4525a85e737SEliezer Tamir {
4535a85e737SEliezer Tamir 	int rc = true;
4545a85e737SEliezer Tamir 	spin_lock_bh(&q_vector->lock);
4555a85e737SEliezer Tamir 	if ((q_vector->state & IXGBE_QV_LOCKED)) {
4565a85e737SEliezer Tamir 		q_vector->state |= IXGBE_QV_STATE_POLL_YIELD;
4575a85e737SEliezer Tamir 		rc = false;
458b4640030SJacob Keller #ifdef BP_EXTENDED_STATS
4597e15b90fSEliezer Tamir 		q_vector->rx.ring->stats.yields++;
4607e15b90fSEliezer Tamir #endif
4615a85e737SEliezer Tamir 	} else
4625a85e737SEliezer Tamir 		/* preserve yield marks */
4635a85e737SEliezer Tamir 		q_vector->state |= IXGBE_QV_STATE_POLL;
4645a85e737SEliezer Tamir 	spin_unlock_bh(&q_vector->lock);
4655a85e737SEliezer Tamir 	return rc;
4665a85e737SEliezer Tamir }
4675a85e737SEliezer Tamir 
4685a85e737SEliezer Tamir /* returns true if someone tried to get the qv while it was locked */
4695a85e737SEliezer Tamir static inline bool ixgbe_qv_unlock_poll(struct ixgbe_q_vector *q_vector)
4705a85e737SEliezer Tamir {
4715a85e737SEliezer Tamir 	int rc = false;
4725a85e737SEliezer Tamir 	spin_lock_bh(&q_vector->lock);
4735a85e737SEliezer Tamir 	WARN_ON(q_vector->state & (IXGBE_QV_STATE_NAPI));
4745a85e737SEliezer Tamir 
4755a85e737SEliezer Tamir 	if (q_vector->state & IXGBE_QV_STATE_POLL_YIELD)
4765a85e737SEliezer Tamir 		rc = true;
47727d9ce4fSJacob Keller 	/* will reset state to idle, unless QV is disabled */
47827d9ce4fSJacob Keller 	q_vector->state &= IXGBE_QV_STATE_DISABLED;
4795a85e737SEliezer Tamir 	spin_unlock_bh(&q_vector->lock);
4805a85e737SEliezer Tamir 	return rc;
4815a85e737SEliezer Tamir }
4825a85e737SEliezer Tamir 
4835a85e737SEliezer Tamir /* true if a socket is polling, even if it did not get the lock */
484b4640030SJacob Keller static inline bool ixgbe_qv_busy_polling(struct ixgbe_q_vector *q_vector)
4855a85e737SEliezer Tamir {
48627d9ce4fSJacob Keller 	WARN_ON(!(q_vector->state & IXGBE_QV_OWNED));
4875a85e737SEliezer Tamir 	return q_vector->state & IXGBE_QV_USER_PEND;
4885a85e737SEliezer Tamir }
48927d9ce4fSJacob Keller 
49027d9ce4fSJacob Keller /* false if QV is currently owned */
49127d9ce4fSJacob Keller static inline bool ixgbe_qv_disable(struct ixgbe_q_vector *q_vector)
49227d9ce4fSJacob Keller {
49327d9ce4fSJacob Keller 	int rc = true;
49427d9ce4fSJacob Keller 	spin_lock_bh(&q_vector->lock);
49527d9ce4fSJacob Keller 	if (q_vector->state & IXGBE_QV_OWNED)
49627d9ce4fSJacob Keller 		rc = false;
49727d9ce4fSJacob Keller 	q_vector->state |= IXGBE_QV_STATE_DISABLED;
49827d9ce4fSJacob Keller 	spin_unlock_bh(&q_vector->lock);
49927d9ce4fSJacob Keller 
50027d9ce4fSJacob Keller 	return rc;
50127d9ce4fSJacob Keller }
50227d9ce4fSJacob Keller 
503e0d1095aSCong Wang #else /* CONFIG_NET_RX_BUSY_POLL */
5045a85e737SEliezer Tamir static inline void ixgbe_qv_init_lock(struct ixgbe_q_vector *q_vector)
5055a85e737SEliezer Tamir {
5065a85e737SEliezer Tamir }
5075a85e737SEliezer Tamir 
5085a85e737SEliezer Tamir static inline bool ixgbe_qv_lock_napi(struct ixgbe_q_vector *q_vector)
5095a85e737SEliezer Tamir {
5105a85e737SEliezer Tamir 	return true;
5115a85e737SEliezer Tamir }
5125a85e737SEliezer Tamir 
5135a85e737SEliezer Tamir static inline bool ixgbe_qv_unlock_napi(struct ixgbe_q_vector *q_vector)
5145a85e737SEliezer Tamir {
5155a85e737SEliezer Tamir 	return false;
5165a85e737SEliezer Tamir }
5175a85e737SEliezer Tamir 
5185a85e737SEliezer Tamir static inline bool ixgbe_qv_lock_poll(struct ixgbe_q_vector *q_vector)
5195a85e737SEliezer Tamir {
5205a85e737SEliezer Tamir 	return false;
5215a85e737SEliezer Tamir }
5225a85e737SEliezer Tamir 
5235a85e737SEliezer Tamir static inline bool ixgbe_qv_unlock_poll(struct ixgbe_q_vector *q_vector)
5245a85e737SEliezer Tamir {
5255a85e737SEliezer Tamir 	return false;
5265a85e737SEliezer Tamir }
5275a85e737SEliezer Tamir 
528b4640030SJacob Keller static inline bool ixgbe_qv_busy_polling(struct ixgbe_q_vector *q_vector)
5295a85e737SEliezer Tamir {
5305a85e737SEliezer Tamir 	return false;
5315a85e737SEliezer Tamir }
53227d9ce4fSJacob Keller 
53327d9ce4fSJacob Keller static inline bool ixgbe_qv_disable(struct ixgbe_q_vector *q_vector)
53427d9ce4fSJacob Keller {
53527d9ce4fSJacob Keller 	return true;
53627d9ce4fSJacob Keller }
53727d9ce4fSJacob Keller 
538e0d1095aSCong Wang #endif /* CONFIG_NET_RX_BUSY_POLL */
5395a85e737SEliezer Tamir 
5403ca8bc6dSDon Skidmore #ifdef CONFIG_IXGBE_HWMON
5413ca8bc6dSDon Skidmore 
5423ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_LOC		0
5433ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_TEMP		1
5443ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_CAUTION	2
5453ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_MAX		3
5463ca8bc6dSDon Skidmore 
5473ca8bc6dSDon Skidmore struct hwmon_attr {
5483ca8bc6dSDon Skidmore 	struct device_attribute dev_attr;
5493ca8bc6dSDon Skidmore 	struct ixgbe_hw *hw;
5503ca8bc6dSDon Skidmore 	struct ixgbe_thermal_diode_data *sensor;
5513ca8bc6dSDon Skidmore 	char name[12];
5523ca8bc6dSDon Skidmore };
5533ca8bc6dSDon Skidmore 
5543ca8bc6dSDon Skidmore struct hwmon_buff {
5553ca8bc6dSDon Skidmore 	struct device *device;
5563ca8bc6dSDon Skidmore 	struct hwmon_attr *hwmon_list;
5573ca8bc6dSDon Skidmore 	unsigned int n_hwmon;
5583ca8bc6dSDon Skidmore };
5593ca8bc6dSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */
560dee1ad47SJeff Kirsher 
561d5bf4f67SEmil Tantilov /*
562d5bf4f67SEmil Tantilov  * microsecond values for various ITR rates shifted by 2 to fit itr register
563d5bf4f67SEmil Tantilov  * with the first 3 bits reserved 0
564dee1ad47SJeff Kirsher  */
565d5bf4f67SEmil Tantilov #define IXGBE_MIN_RSC_ITR	24
566d5bf4f67SEmil Tantilov #define IXGBE_100K_ITR		40
567d5bf4f67SEmil Tantilov #define IXGBE_20K_ITR		200
568d5bf4f67SEmil Tantilov #define IXGBE_10K_ITR		400
569d5bf4f67SEmil Tantilov #define IXGBE_8K_ITR		500
570dee1ad47SJeff Kirsher 
571f56e0cb1SAlexander Duyck /* ixgbe_test_staterr - tests bits in Rx descriptor status and error fields */
572f56e0cb1SAlexander Duyck static inline __le32 ixgbe_test_staterr(union ixgbe_adv_rx_desc *rx_desc,
573f56e0cb1SAlexander Duyck 					const u32 stat_err_bits)
574f56e0cb1SAlexander Duyck {
575f56e0cb1SAlexander Duyck 	return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
576f56e0cb1SAlexander Duyck }
577f56e0cb1SAlexander Duyck 
578dee1ad47SJeff Kirsher static inline u16 ixgbe_desc_unused(struct ixgbe_ring *ring)
579dee1ad47SJeff Kirsher {
580dee1ad47SJeff Kirsher 	u16 ntc = ring->next_to_clean;
581dee1ad47SJeff Kirsher 	u16 ntu = ring->next_to_use;
582dee1ad47SJeff Kirsher 
583dee1ad47SJeff Kirsher 	return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1;
584dee1ad47SJeff Kirsher }
585dee1ad47SJeff Kirsher 
586e4f74028SAlexander Duyck #define IXGBE_RX_DESC(R, i)	    \
587dee1ad47SJeff Kirsher 	(&(((union ixgbe_adv_rx_desc *)((R)->desc))[i]))
588e4f74028SAlexander Duyck #define IXGBE_TX_DESC(R, i)	    \
589dee1ad47SJeff Kirsher 	(&(((union ixgbe_adv_tx_desc *)((R)->desc))[i]))
590e4f74028SAlexander Duyck #define IXGBE_TX_CTXTDESC(R, i)	    \
591dee1ad47SJeff Kirsher 	(&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i]))
592dee1ad47SJeff Kirsher 
593c88887e0SAlexander Duyck #define IXGBE_MAX_JUMBO_FRAME_SIZE	9728 /* Maximum Supported Size 9.5KB */
594dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE
595dee1ad47SJeff Kirsher /* Use 3K as the baby jumbo frame size for FCoE */
596dee1ad47SJeff Kirsher #define IXGBE_FCOE_JUMBO_FRAME_SIZE       3072
597dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */
598dee1ad47SJeff Kirsher 
599dee1ad47SJeff Kirsher #define OTHER_VECTOR 1
600dee1ad47SJeff Kirsher #define NON_Q_VECTORS (OTHER_VECTOR)
601dee1ad47SJeff Kirsher 
602dee1ad47SJeff Kirsher #define MAX_MSIX_VECTORS_82599 64
60349c7ffbeSAlexander Duyck #define MAX_Q_VECTORS_82599 64
604dee1ad47SJeff Kirsher #define MAX_MSIX_VECTORS_82598 18
60549c7ffbeSAlexander Duyck #define MAX_Q_VECTORS_82598 16
606dee1ad47SJeff Kirsher 
60749c7ffbeSAlexander Duyck #define MAX_Q_VECTORS MAX_Q_VECTORS_82599
608dee1ad47SJeff Kirsher #define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599
609dee1ad47SJeff Kirsher 
6108f15486dSAlexander Duyck #define MIN_MSIX_Q_VECTORS 1
611dee1ad47SJeff Kirsher #define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)
612dee1ad47SJeff Kirsher 
61346646e61SAlexander Duyck /* default to trying for four seconds */
61446646e61SAlexander Duyck #define IXGBE_TRY_LINK_TIMEOUT (4 * HZ)
61546646e61SAlexander Duyck 
616dee1ad47SJeff Kirsher /* board specific private data structure */
617dee1ad47SJeff Kirsher struct ixgbe_adapter {
61846646e61SAlexander Duyck 	unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
61946646e61SAlexander Duyck 	/* OS defined structs */
62046646e61SAlexander Duyck 	struct net_device *netdev;
62146646e61SAlexander Duyck 	struct pci_dev *pdev;
62246646e61SAlexander Duyck 
623dee1ad47SJeff Kirsher 	unsigned long state;
624dee1ad47SJeff Kirsher 
625dee1ad47SJeff Kirsher 	/* Some features need tri-state capability,
626dee1ad47SJeff Kirsher 	 * thus the additional *_CAPABLE flags.
627dee1ad47SJeff Kirsher 	 */
628dee1ad47SJeff Kirsher 	u32 flags;
629a16a0d2fSAlexander Duyck #define IXGBE_FLAG_MSI_CAPABLE                  (u32)(1 << 0)
630a16a0d2fSAlexander Duyck #define IXGBE_FLAG_MSI_ENABLED                  (u32)(1 << 1)
631a16a0d2fSAlexander Duyck #define IXGBE_FLAG_MSIX_CAPABLE                 (u32)(1 << 2)
632a16a0d2fSAlexander Duyck #define IXGBE_FLAG_MSIX_ENABLED                 (u32)(1 << 3)
633a16a0d2fSAlexander Duyck #define IXGBE_FLAG_RX_1BUF_CAPABLE              (u32)(1 << 4)
634a16a0d2fSAlexander Duyck #define IXGBE_FLAG_RX_PS_CAPABLE                (u32)(1 << 5)
635a16a0d2fSAlexander Duyck #define IXGBE_FLAG_RX_PS_ENABLED                (u32)(1 << 6)
636a16a0d2fSAlexander Duyck #define IXGBE_FLAG_IN_NETPOLL                   (u32)(1 << 7)
637a16a0d2fSAlexander Duyck #define IXGBE_FLAG_DCA_ENABLED                  (u32)(1 << 8)
638a16a0d2fSAlexander Duyck #define IXGBE_FLAG_DCA_CAPABLE                  (u32)(1 << 9)
639a16a0d2fSAlexander Duyck #define IXGBE_FLAG_IMIR_ENABLED                 (u32)(1 << 10)
640a16a0d2fSAlexander Duyck #define IXGBE_FLAG_MQ_CAPABLE                   (u32)(1 << 11)
641a16a0d2fSAlexander Duyck #define IXGBE_FLAG_DCB_ENABLED                  (u32)(1 << 12)
642a16a0d2fSAlexander Duyck #define IXGBE_FLAG_VMDQ_CAPABLE                 (u32)(1 << 13)
643a16a0d2fSAlexander Duyck #define IXGBE_FLAG_VMDQ_ENABLED                 (u32)(1 << 14)
644a16a0d2fSAlexander Duyck #define IXGBE_FLAG_FAN_FAIL_CAPABLE             (u32)(1 << 15)
645a16a0d2fSAlexander Duyck #define IXGBE_FLAG_NEED_LINK_UPDATE             (u32)(1 << 16)
646a16a0d2fSAlexander Duyck #define IXGBE_FLAG_NEED_LINK_CONFIG             (u32)(1 << 17)
647a16a0d2fSAlexander Duyck #define IXGBE_FLAG_FDIR_HASH_CAPABLE            (u32)(1 << 18)
648a16a0d2fSAlexander Duyck #define IXGBE_FLAG_FDIR_PERFECT_CAPABLE         (u32)(1 << 19)
649a16a0d2fSAlexander Duyck #define IXGBE_FLAG_FCOE_CAPABLE                 (u32)(1 << 20)
650a16a0d2fSAlexander Duyck #define IXGBE_FLAG_FCOE_ENABLED                 (u32)(1 << 21)
651a16a0d2fSAlexander Duyck #define IXGBE_FLAG_SRIOV_CAPABLE                (u32)(1 << 22)
652a16a0d2fSAlexander Duyck #define IXGBE_FLAG_SRIOV_ENABLED                (u32)(1 << 23)
653dee1ad47SJeff Kirsher 
654dee1ad47SJeff Kirsher 	u32 flags2;
655a16a0d2fSAlexander Duyck #define IXGBE_FLAG2_RSC_CAPABLE                 (u32)(1 << 0)
656dee1ad47SJeff Kirsher #define IXGBE_FLAG2_RSC_ENABLED                 (u32)(1 << 1)
657dee1ad47SJeff Kirsher #define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE         (u32)(1 << 2)
658dee1ad47SJeff Kirsher #define IXGBE_FLAG2_TEMP_SENSOR_EVENT           (u32)(1 << 3)
659dee1ad47SJeff Kirsher #define IXGBE_FLAG2_SEARCH_FOR_SFP              (u32)(1 << 4)
660dee1ad47SJeff Kirsher #define IXGBE_FLAG2_SFP_NEEDS_RESET             (u32)(1 << 5)
661dee1ad47SJeff Kirsher #define IXGBE_FLAG2_RESET_REQUESTED             (u32)(1 << 6)
662dee1ad47SJeff Kirsher #define IXGBE_FLAG2_FDIR_REQUIRES_REINIT        (u32)(1 << 7)
663ef6afc0cSAlexander Duyck #define IXGBE_FLAG2_RSS_FIELD_IPV4_UDP		(u32)(1 << 8)
664ef6afc0cSAlexander Duyck #define IXGBE_FLAG2_RSS_FIELD_IPV6_UDP		(u32)(1 << 9)
6658fecf67cSJacob Keller #define IXGBE_FLAG2_PTP_PPS_ENABLED		(u32)(1 << 10)
6668fecf67cSJacob Keller #define IXGBE_FLAG2_BRIDGE_MODE_VEB		(u32)(1 << 11)
66746646e61SAlexander Duyck 
66846646e61SAlexander Duyck 	/* Tx fast path data */
66946646e61SAlexander Duyck 	int num_tx_queues;
67046646e61SAlexander Duyck 	u16 tx_itr_setting;
67146646e61SAlexander Duyck 	u16 tx_work_limit;
67246646e61SAlexander Duyck 
67346646e61SAlexander Duyck 	/* Rx fast path data */
67446646e61SAlexander Duyck 	int num_rx_queues;
67546646e61SAlexander Duyck 	u16 rx_itr_setting;
67646646e61SAlexander Duyck 
67746646e61SAlexander Duyck 	/* TX */
67846646e61SAlexander Duyck 	struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp;
67946646e61SAlexander Duyck 
68046646e61SAlexander Duyck 	u64 restart_queue;
68146646e61SAlexander Duyck 	u64 lsc_int;
68246646e61SAlexander Duyck 	u32 tx_timeout_count;
68346646e61SAlexander Duyck 
68446646e61SAlexander Duyck 	/* RX */
68546646e61SAlexander Duyck 	struct ixgbe_ring *rx_ring[MAX_RX_QUEUES];
68646646e61SAlexander Duyck 	int num_rx_pools;		/* == num_rx_queues in 82598 */
68746646e61SAlexander Duyck 	int num_rx_queues_per_pool;	/* 1 if 82598, can be many if 82599 */
68846646e61SAlexander Duyck 	u64 hw_csum_rx_error;
68946646e61SAlexander Duyck 	u64 hw_rx_no_dma_resources;
69046646e61SAlexander Duyck 	u64 rsc_total_count;
69146646e61SAlexander Duyck 	u64 rsc_total_flush;
69246646e61SAlexander Duyck 	u64 non_eop_descs;
69346646e61SAlexander Duyck 	u32 alloc_rx_page_failed;
69446646e61SAlexander Duyck 	u32 alloc_rx_buff_failed;
69546646e61SAlexander Duyck 
69649c7ffbeSAlexander Duyck 	struct ixgbe_q_vector *q_vector[MAX_Q_VECTORS];
697dee1ad47SJeff Kirsher 
698dee1ad47SJeff Kirsher 	/* DCB parameters */
699dee1ad47SJeff Kirsher 	struct ieee_pfc *ixgbe_ieee_pfc;
700dee1ad47SJeff Kirsher 	struct ieee_ets *ixgbe_ieee_ets;
701dee1ad47SJeff Kirsher 	struct ixgbe_dcb_config dcb_cfg;
702dee1ad47SJeff Kirsher 	struct ixgbe_dcb_config temp_dcb_cfg;
703dee1ad47SJeff Kirsher 	u8 dcb_set_bitmap;
704dee1ad47SJeff Kirsher 	u8 dcbx_cap;
705dee1ad47SJeff Kirsher 	enum ixgbe_fc_mode last_lfc_mode;
706dee1ad47SJeff Kirsher 
70749c7ffbeSAlexander Duyck 	int num_q_vectors;	/* current number of q_vectors for device */
70849c7ffbeSAlexander Duyck 	int max_q_vectors;	/* true count of q_vectors for device */
709dee1ad47SJeff Kirsher 	struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE];
710dee1ad47SJeff Kirsher 	struct msix_entry *msix_entries;
711dee1ad47SJeff Kirsher 
712dee1ad47SJeff Kirsher 	u32 test_icr;
713dee1ad47SJeff Kirsher 	struct ixgbe_ring test_tx_ring;
714dee1ad47SJeff Kirsher 	struct ixgbe_ring test_rx_ring;
715dee1ad47SJeff Kirsher 
716dee1ad47SJeff Kirsher 	/* structs defined in ixgbe_hw.h */
717dee1ad47SJeff Kirsher 	struct ixgbe_hw hw;
718dee1ad47SJeff Kirsher 	u16 msg_enable;
719dee1ad47SJeff Kirsher 	struct ixgbe_hw_stats stats;
720dee1ad47SJeff Kirsher 
721dee1ad47SJeff Kirsher 	u64 tx_busy;
722dee1ad47SJeff Kirsher 	unsigned int tx_ring_count;
723dee1ad47SJeff Kirsher 	unsigned int rx_ring_count;
724dee1ad47SJeff Kirsher 
725dee1ad47SJeff Kirsher 	u32 link_speed;
726dee1ad47SJeff Kirsher 	bool link_up;
727dee1ad47SJeff Kirsher 	unsigned long link_check_timeout;
728dee1ad47SJeff Kirsher 
729dee1ad47SJeff Kirsher 	struct timer_list service_timer;
73046646e61SAlexander Duyck 	struct work_struct service_task;
73146646e61SAlexander Duyck 
73246646e61SAlexander Duyck 	struct hlist_head fdir_filter_list;
73346646e61SAlexander Duyck 	unsigned long fdir_overflow; /* number of times ATR was backed off */
73446646e61SAlexander Duyck 	union ixgbe_atr_input fdir_mask;
73546646e61SAlexander Duyck 	int fdir_filter_count;
736dee1ad47SJeff Kirsher 	u32 fdir_pballoc;
737dee1ad47SJeff Kirsher 	u32 atr_sample_rate;
738dee1ad47SJeff Kirsher 	spinlock_t fdir_perfect_lock;
73946646e61SAlexander Duyck 
740dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE
741dee1ad47SJeff Kirsher 	struct ixgbe_fcoe fcoe;
742dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */
743dee1ad47SJeff Kirsher 	u32 wol;
74446646e61SAlexander Duyck 
74546646e61SAlexander Duyck 	u16 bd_number;
74646646e61SAlexander Duyck 
74715e5209fSEmil Tantilov 	u16 eeprom_verh;
74815e5209fSEmil Tantilov 	u16 eeprom_verl;
749c23f5b6bSEmil Tantilov 	u16 eeprom_cap;
750dee1ad47SJeff Kirsher 
751dee1ad47SJeff Kirsher 	u32 interrupt_event;
75246646e61SAlexander Duyck 	u32 led_reg;
753dee1ad47SJeff Kirsher 
7543a6a4edaSJacob Keller 	struct ptp_clock *ptp_clock;
7553a6a4edaSJacob Keller 	struct ptp_clock_info ptp_caps;
756891dc082SJacob Keller 	struct work_struct ptp_tx_work;
757891dc082SJacob Keller 	struct sk_buff *ptp_tx_skb;
758891dc082SJacob Keller 	unsigned long ptp_tx_start;
7593a6a4edaSJacob Keller 	unsigned long last_overflow_check;
7606cb562d6SJacob Keller 	unsigned long last_rx_ptp_check;
7613a6a4edaSJacob Keller 	spinlock_t tmreg_lock;
7623a6a4edaSJacob Keller 	struct cyclecounter cc;
7633a6a4edaSJacob Keller 	struct timecounter tc;
7643a6a4edaSJacob Keller 	u32 base_incval;
7653a6a4edaSJacob Keller 
766dee1ad47SJeff Kirsher 	/* SR-IOV */
767dee1ad47SJeff Kirsher 	DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS);
768dee1ad47SJeff Kirsher 	unsigned int num_vfs;
769dee1ad47SJeff Kirsher 	struct vf_data_storage *vfinfo;
770dee1ad47SJeff Kirsher 	int vf_rate_link_speed;
771dee1ad47SJeff Kirsher 	struct vf_macvlans vf_mvs;
772dee1ad47SJeff Kirsher 	struct vf_macvlans *mv_list;
773dee1ad47SJeff Kirsher 
77483c61fa9SGreg Rose 	u32 timer_event_accumulator;
77583c61fa9SGreg Rose 	u32 vferr_refcount;
7763ca8bc6dSDon Skidmore 	struct kobject *info_kobj;
7773ca8bc6dSDon Skidmore #ifdef CONFIG_IXGBE_HWMON
7783ca8bc6dSDon Skidmore 	struct hwmon_buff ixgbe_hwmon_buff;
7793ca8bc6dSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */
78000949167SCatherine Sullivan #ifdef CONFIG_DEBUG_FS
78100949167SCatherine Sullivan 	struct dentry *ixgbe_dbg_adapter;
78200949167SCatherine Sullivan #endif /*CONFIG_DEBUG_FS*/
783107d3018SAlexander Duyck 
784107d3018SAlexander Duyck 	u8 default_up;
785*2a47fa45SJohn Fastabend 	unsigned long fwd_bitmask; /* Bitmask indicating in use pools */
786dee1ad47SJeff Kirsher };
787dee1ad47SJeff Kirsher 
788dee1ad47SJeff Kirsher struct ixgbe_fdir_filter {
789dee1ad47SJeff Kirsher 	struct hlist_node fdir_node;
790dee1ad47SJeff Kirsher 	union ixgbe_atr_input filter;
791dee1ad47SJeff Kirsher 	u16 sw_idx;
792dee1ad47SJeff Kirsher 	u16 action;
793dee1ad47SJeff Kirsher };
794dee1ad47SJeff Kirsher 
79570e5576cSDon Skidmore enum ixgbe_state_t {
796dee1ad47SJeff Kirsher 	__IXGBE_TESTING,
797dee1ad47SJeff Kirsher 	__IXGBE_RESETTING,
798dee1ad47SJeff Kirsher 	__IXGBE_DOWN,
799dee1ad47SJeff Kirsher 	__IXGBE_SERVICE_SCHED,
800dee1ad47SJeff Kirsher 	__IXGBE_IN_SFP_INIT,
8018fecf67cSJacob Keller 	__IXGBE_PTP_RUNNING,
802dee1ad47SJeff Kirsher };
803dee1ad47SJeff Kirsher 
8044c1975d7SAlexander Duyck struct ixgbe_cb {
8054c1975d7SAlexander Duyck 	union {				/* Union defining head/tail partner */
8064c1975d7SAlexander Duyck 		struct sk_buff *head;
8074c1975d7SAlexander Duyck 		struct sk_buff *tail;
8084c1975d7SAlexander Duyck 	};
809dee1ad47SJeff Kirsher 	dma_addr_t dma;
8104c1975d7SAlexander Duyck 	u16 append_cnt;
811f800326dSAlexander Duyck 	bool page_released;
812dee1ad47SJeff Kirsher };
8134c1975d7SAlexander Duyck #define IXGBE_CB(skb) ((struct ixgbe_cb *)(skb)->cb)
814dee1ad47SJeff Kirsher 
815dee1ad47SJeff Kirsher enum ixgbe_boards {
816dee1ad47SJeff Kirsher 	board_82598,
817dee1ad47SJeff Kirsher 	board_82599,
818dee1ad47SJeff Kirsher 	board_X540,
819dee1ad47SJeff Kirsher };
820dee1ad47SJeff Kirsher 
821dee1ad47SJeff Kirsher extern struct ixgbe_info ixgbe_82598_info;
822dee1ad47SJeff Kirsher extern struct ixgbe_info ixgbe_82599_info;
823dee1ad47SJeff Kirsher extern struct ixgbe_info ixgbe_X540_info;
824dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCB
825dee1ad47SJeff Kirsher extern const struct dcbnl_rtnl_ops dcbnl_ops;
826dee1ad47SJeff Kirsher #endif
827dee1ad47SJeff Kirsher 
828dee1ad47SJeff Kirsher extern char ixgbe_driver_name[];
829dee1ad47SJeff Kirsher extern const char ixgbe_driver_version[];
8308af3c33fSJeff Kirsher #ifdef IXGBE_FCOE
831ea81875aSNeerav Parikh extern char ixgbe_default_device_descr[];
8328af3c33fSJeff Kirsher #endif /* IXGBE_FCOE */
833dee1ad47SJeff Kirsher 
8345ccc921aSJoe Perches void ixgbe_up(struct ixgbe_adapter *adapter);
8355ccc921aSJoe Perches void ixgbe_down(struct ixgbe_adapter *adapter);
8365ccc921aSJoe Perches void ixgbe_reinit_locked(struct ixgbe_adapter *adapter);
8375ccc921aSJoe Perches void ixgbe_reset(struct ixgbe_adapter *adapter);
8385ccc921aSJoe Perches void ixgbe_set_ethtool_ops(struct net_device *netdev);
8395ccc921aSJoe Perches int ixgbe_setup_rx_resources(struct ixgbe_ring *);
8405ccc921aSJoe Perches int ixgbe_setup_tx_resources(struct ixgbe_ring *);
8415ccc921aSJoe Perches void ixgbe_free_rx_resources(struct ixgbe_ring *);
8425ccc921aSJoe Perches void ixgbe_free_tx_resources(struct ixgbe_ring *);
8435ccc921aSJoe Perches void ixgbe_configure_rx_ring(struct ixgbe_adapter *, struct ixgbe_ring *);
8445ccc921aSJoe Perches void ixgbe_configure_tx_ring(struct ixgbe_adapter *, struct ixgbe_ring *);
8455ccc921aSJoe Perches void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter, struct ixgbe_ring *);
8465ccc921aSJoe Perches void ixgbe_update_stats(struct ixgbe_adapter *adapter);
8475ccc921aSJoe Perches int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter);
8485ccc921aSJoe Perches int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
8498e2813f5SJacob Keller 			       u16 subdevice_id);
8505ccc921aSJoe Perches void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter);
8515ccc921aSJoe Perches netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *, struct ixgbe_adapter *,
852dee1ad47SJeff Kirsher 				  struct ixgbe_ring *);
8535ccc921aSJoe Perches void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *,
854dee1ad47SJeff Kirsher 				      struct ixgbe_tx_buffer *);
8555ccc921aSJoe Perches void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16);
8565ccc921aSJoe Perches void ixgbe_write_eitr(struct ixgbe_q_vector *);
8575ccc921aSJoe Perches int ixgbe_poll(struct napi_struct *napi, int budget);
8585ccc921aSJoe Perches int ethtool_ioctl(struct ifreq *ifr);
8595ccc921aSJoe Perches s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw);
8605ccc921aSJoe Perches s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl);
8615ccc921aSJoe Perches s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl);
8625ccc921aSJoe Perches s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
863dee1ad47SJeff Kirsher 					  union ixgbe_atr_hash_dword input,
864dee1ad47SJeff Kirsher 					  union ixgbe_atr_hash_dword common,
865dee1ad47SJeff Kirsher 					  u8 queue);
8665ccc921aSJoe Perches s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
867dee1ad47SJeff Kirsher 				    union ixgbe_atr_input *input_mask);
8685ccc921aSJoe Perches s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
869dee1ad47SJeff Kirsher 					  union ixgbe_atr_input *input,
870dee1ad47SJeff Kirsher 					  u16 soft_id, u8 queue);
8715ccc921aSJoe Perches s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
872dee1ad47SJeff Kirsher 					  union ixgbe_atr_input *input,
873dee1ad47SJeff Kirsher 					  u16 soft_id);
8745ccc921aSJoe Perches void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
875dee1ad47SJeff Kirsher 					  union ixgbe_atr_input *mask);
8765ccc921aSJoe Perches bool ixgbe_verify_lesm_fw_enabled_82599(struct ixgbe_hw *hw);
8775ccc921aSJoe Perches void ixgbe_set_rx_mode(struct net_device *netdev);
8788af3c33fSJeff Kirsher #ifdef CONFIG_IXGBE_DCB
8795ccc921aSJoe Perches void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter);
8808af3c33fSJeff Kirsher #endif
8815ccc921aSJoe Perches int ixgbe_setup_tc(struct net_device *dev, u8 tc);
8825ccc921aSJoe Perches void ixgbe_tx_ctxtdesc(struct ixgbe_ring *, u32, u32, u32, u32);
8835ccc921aSJoe Perches void ixgbe_do_reset(struct net_device *netdev);
8841210982bSDon Skidmore #ifdef CONFIG_IXGBE_HWMON
8855ccc921aSJoe Perches void ixgbe_sysfs_exit(struct ixgbe_adapter *adapter);
8865ccc921aSJoe Perches int ixgbe_sysfs_init(struct ixgbe_adapter *adapter);
8871210982bSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */
888dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE
8895ccc921aSJoe Perches void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter);
8905ccc921aSJoe Perches int ixgbe_fso(struct ixgbe_ring *tx_ring, struct ixgbe_tx_buffer *first,
891244e27adSAlexander Duyck 	      u8 *hdr_len);
8925ccc921aSJoe Perches int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter,
8935ccc921aSJoe Perches 		   union ixgbe_adv_rx_desc *rx_desc, struct sk_buff *skb);
8945ccc921aSJoe Perches int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid,
895dee1ad47SJeff Kirsher 		       struct scatterlist *sgl, unsigned int sgc);
8965ccc921aSJoe Perches int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid,
897dee1ad47SJeff Kirsher 			  struct scatterlist *sgl, unsigned int sgc);
8985ccc921aSJoe Perches int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid);
8995ccc921aSJoe Perches int ixgbe_setup_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
9005ccc921aSJoe Perches void ixgbe_free_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
9015ccc921aSJoe Perches int ixgbe_fcoe_enable(struct net_device *netdev);
9025ccc921aSJoe Perches int ixgbe_fcoe_disable(struct net_device *netdev);
903dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCB
9045ccc921aSJoe Perches u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter);
9055ccc921aSJoe Perches u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up);
906dee1ad47SJeff Kirsher #endif /* CONFIG_IXGBE_DCB */
9075ccc921aSJoe Perches int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type);
9085ccc921aSJoe Perches int ixgbe_fcoe_get_hbainfo(struct net_device *netdev,
909ea81875aSNeerav Parikh 			   struct netdev_fcoe_hbainfo *info);
9105ccc921aSJoe Perches u8 ixgbe_fcoe_get_tc(struct ixgbe_adapter *adapter);
911dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */
91200949167SCatherine Sullivan #ifdef CONFIG_DEBUG_FS
9135ccc921aSJoe Perches void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter);
9145ccc921aSJoe Perches void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter);
9155ccc921aSJoe Perches void ixgbe_dbg_init(void);
9165ccc921aSJoe Perches void ixgbe_dbg_exit(void);
91733243fb0SJoe Perches #else
91833243fb0SJoe Perches static inline void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter) {}
91933243fb0SJoe Perches static inline void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter) {}
92033243fb0SJoe Perches static inline void ixgbe_dbg_init(void) {}
92133243fb0SJoe Perches static inline void ixgbe_dbg_exit(void) {}
92200949167SCatherine Sullivan #endif /* CONFIG_DEBUG_FS */
923b2d96e0aSAlexander Duyck static inline struct netdev_queue *txring_txq(const struct ixgbe_ring *ring)
924b2d96e0aSAlexander Duyck {
925b2d96e0aSAlexander Duyck 	return netdev_get_tx_queue(ring->netdev, ring->queue_index);
926b2d96e0aSAlexander Duyck }
927b2d96e0aSAlexander Duyck 
9285ccc921aSJoe Perches void ixgbe_ptp_init(struct ixgbe_adapter *adapter);
9295ccc921aSJoe Perches void ixgbe_ptp_stop(struct ixgbe_adapter *adapter);
9305ccc921aSJoe Perches void ixgbe_ptp_overflow_check(struct ixgbe_adapter *adapter);
9315ccc921aSJoe Perches void ixgbe_ptp_rx_hang(struct ixgbe_adapter *adapter);
9325ccc921aSJoe Perches void __ixgbe_ptp_rx_hwtstamp(struct ixgbe_q_vector *q_vector,
9333a6a4edaSJacob Keller 			     struct sk_buff *skb);
93439dfb71bSAlexander Duyck static inline void ixgbe_ptp_rx_hwtstamp(struct ixgbe_ring *rx_ring,
93539dfb71bSAlexander Duyck 					 union ixgbe_adv_rx_desc *rx_desc,
93639dfb71bSAlexander Duyck 					 struct sk_buff *skb)
93739dfb71bSAlexander Duyck {
93839dfb71bSAlexander Duyck 	if (unlikely(!ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_STAT_TS)))
93939dfb71bSAlexander Duyck 		return;
94039dfb71bSAlexander Duyck 
94139dfb71bSAlexander Duyck 	__ixgbe_ptp_rx_hwtstamp(rx_ring->q_vector, skb);
94239dfb71bSAlexander Duyck 
94339dfb71bSAlexander Duyck 	/*
94439dfb71bSAlexander Duyck 	 * Update the last_rx_timestamp timer in order to enable watchdog check
94539dfb71bSAlexander Duyck 	 * for error case of latched timestamp on a dropped packet.
94639dfb71bSAlexander Duyck 	 */
94739dfb71bSAlexander Duyck 	rx_ring->last_rx_timestamp = jiffies;
94839dfb71bSAlexander Duyck }
94939dfb71bSAlexander Duyck 
9505ccc921aSJoe Perches int ixgbe_ptp_hwtstamp_ioctl(struct ixgbe_adapter *adapter, struct ifreq *ifr,
9515ccc921aSJoe Perches 			     int cmd);
9525ccc921aSJoe Perches void ixgbe_ptp_start_cyclecounter(struct ixgbe_adapter *adapter);
9535ccc921aSJoe Perches void ixgbe_ptp_reset(struct ixgbe_adapter *adapter);
9545ccc921aSJoe Perches void ixgbe_ptp_check_pps_event(struct ixgbe_adapter *adapter, u32 eicr);
955da36b647SGreg Rose #ifdef CONFIG_PCI_IOV
956da36b647SGreg Rose void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter);
957da36b647SGreg Rose #endif
9583a6a4edaSJacob Keller 
959*2a47fa45SJohn Fastabend netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
960*2a47fa45SJohn Fastabend 				  struct ixgbe_adapter *adapter,
961*2a47fa45SJohn Fastabend 				  struct ixgbe_ring *tx_ring);
962dee1ad47SJeff Kirsher #endif /* _IXGBE_H_ */
963