xref: /openbmc/linux/drivers/net/ethernet/intel/ixgbe/ixgbe.h (revision 1742b3d528690ae7773cf7bf2f01a90ee1de2fe0)
1ae06c70bSJeff Kirsher /* SPDX-License-Identifier: GPL-2.0 */
251dce24bSJeff Kirsher /* Copyright(c) 1999 - 2018 Intel Corporation. */
3dee1ad47SJeff Kirsher 
4dee1ad47SJeff Kirsher #ifndef _IXGBE_H_
5dee1ad47SJeff Kirsher #define _IXGBE_H_
6dee1ad47SJeff Kirsher 
7dee1ad47SJeff Kirsher #include <linux/bitops.h>
8dee1ad47SJeff Kirsher #include <linux/types.h>
9dee1ad47SJeff Kirsher #include <linux/pci.h>
10dee1ad47SJeff Kirsher #include <linux/netdevice.h>
11dee1ad47SJeff Kirsher #include <linux/cpumask.h>
12dee1ad47SJeff Kirsher #include <linux/aer.h>
13dee1ad47SJeff Kirsher #include <linux/if_vlan.h>
146cb562d6SJacob Keller #include <linux/jiffies.h>
158fa10ef0SSteve Douthit #include <linux/phy.h>
16dee1ad47SJeff Kirsher 
1774d23cc7SRichard Cochran #include <linux/timecounter.h>
183a6a4edaSJacob Keller #include <linux/net_tstamp.h>
193a6a4edaSJacob Keller #include <linux/ptp_clock_kernel.h>
203a6a4edaSJacob Keller 
21dee1ad47SJeff Kirsher #include "ixgbe_type.h"
22dee1ad47SJeff Kirsher #include "ixgbe_common.h"
23dee1ad47SJeff Kirsher #include "ixgbe_dcb.h"
24ee58c114SJavier Martinez Canillas #if IS_ENABLED(CONFIG_FCOE)
25dee1ad47SJeff Kirsher #define IXGBE_FCOE
26dee1ad47SJeff Kirsher #include "ixgbe_fcoe.h"
27ee58c114SJavier Martinez Canillas #endif /* IS_ENABLED(CONFIG_FCOE) */
28dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCA
29dee1ad47SJeff Kirsher #include <linux/dca.h>
30dee1ad47SJeff Kirsher #endif
318bbbc5e9SShannon Nelson #include "ixgbe_ipsec.h"
32dee1ad47SJeff Kirsher 
3399ffc5adSJesper Dangaard Brouer #include <net/xdp.h>
345a85e737SEliezer Tamir 
35dee1ad47SJeff Kirsher /* common prefix used by pr_<> macros */
36dee1ad47SJeff Kirsher #undef pr_fmt
37dee1ad47SJeff Kirsher #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
38dee1ad47SJeff Kirsher 
39dee1ad47SJeff Kirsher /* TX/RX descriptor defines */
40dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_TXD		    512
4159224555SAlexander Duyck #define IXGBE_DEFAULT_TX_WORK		    256
42dee1ad47SJeff Kirsher #define IXGBE_MAX_TXD			   4096
43dee1ad47SJeff Kirsher #define IXGBE_MIN_TXD			     64
44dee1ad47SJeff Kirsher 
45fb44519dSAnton Blanchard #if (PAGE_SIZE < 8192)
46dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_RXD		    512
47fb44519dSAnton Blanchard #else
48fb44519dSAnton Blanchard #define IXGBE_DEFAULT_RXD		    128
49fb44519dSAnton Blanchard #endif
50dee1ad47SJeff Kirsher #define IXGBE_MAX_RXD			   4096
51dee1ad47SJeff Kirsher #define IXGBE_MIN_RXD			     64
52dee1ad47SJeff Kirsher 
53dee1ad47SJeff Kirsher /* flow control */
54dee1ad47SJeff Kirsher #define IXGBE_MIN_FCRTL			   0x40
55dee1ad47SJeff Kirsher #define IXGBE_MAX_FCRTL			0x7FF80
56dee1ad47SJeff Kirsher #define IXGBE_MIN_FCRTH			  0x600
57dee1ad47SJeff Kirsher #define IXGBE_MAX_FCRTH			0x7FFF0
58dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_FCPAUSE		 0xFFFF
59dee1ad47SJeff Kirsher #define IXGBE_MIN_FCPAUSE		      0
60dee1ad47SJeff Kirsher #define IXGBE_MAX_FCPAUSE		 0xFFFF
61dee1ad47SJeff Kirsher 
62dee1ad47SJeff Kirsher /* Supported Rx Buffer Sizes */
63252562c2SAlexander Duyck #define IXGBE_RXBUFFER_256    256  /* Used for skb receive header */
64541ea69aSAlexander Duyck #define IXGBE_RXBUFFER_1536  1536
6509816fbeSAlexander Duyck #define IXGBE_RXBUFFER_2K    2048
6609816fbeSAlexander Duyck #define IXGBE_RXBUFFER_3K    3072
6709816fbeSAlexander Duyck #define IXGBE_RXBUFFER_4K    4096
68dee1ad47SJeff Kirsher #define IXGBE_MAX_RXBUFFER  16384  /* largest size for a single descriptor */
69dee1ad47SJeff Kirsher 
70541ea69aSAlexander Duyck /* Attempt to maximize the headroom available for incoming frames.  We
71541ea69aSAlexander Duyck  * use a 2K buffer for receives and need 1536/1534 to store the data for
72541ea69aSAlexander Duyck  * the frame.  This leaves us with 512 bytes of room.  From that we need
73541ea69aSAlexander Duyck  * to deduct the space needed for the shared info and the padding needed
74541ea69aSAlexander Duyck  * to IP align the frame.
75541ea69aSAlexander Duyck  *
76541ea69aSAlexander Duyck  * Note: For cache line sizes 256 or larger this value is going to end
77541ea69aSAlexander Duyck  *	 up negative.  In these cases we should fall back to the 3K
78541ea69aSAlexander Duyck  *	 buffers.
79541ea69aSAlexander Duyck  */
802de6aa3aSAlexander Duyck #if (PAGE_SIZE < 8192)
81541ea69aSAlexander Duyck #define IXGBE_MAX_2K_FRAME_BUILD_SKB (IXGBE_RXBUFFER_1536 - NET_IP_ALIGN)
82541ea69aSAlexander Duyck #define IXGBE_2K_TOO_SMALL_WITH_PADDING \
83541ea69aSAlexander Duyck ((NET_SKB_PAD + IXGBE_RXBUFFER_1536) > SKB_WITH_OVERHEAD(IXGBE_RXBUFFER_2K))
84541ea69aSAlexander Duyck 
85541ea69aSAlexander Duyck static inline int ixgbe_compute_pad(int rx_buf_len)
86541ea69aSAlexander Duyck {
87541ea69aSAlexander Duyck 	int page_size, pad_size;
88541ea69aSAlexander Duyck 
89541ea69aSAlexander Duyck 	page_size = ALIGN(rx_buf_len, PAGE_SIZE / 2);
90541ea69aSAlexander Duyck 	pad_size = SKB_WITH_OVERHEAD(page_size) - rx_buf_len;
91541ea69aSAlexander Duyck 
92541ea69aSAlexander Duyck 	return pad_size;
93541ea69aSAlexander Duyck }
94541ea69aSAlexander Duyck 
95541ea69aSAlexander Duyck static inline int ixgbe_skb_pad(void)
96541ea69aSAlexander Duyck {
97541ea69aSAlexander Duyck 	int rx_buf_len;
98541ea69aSAlexander Duyck 
99541ea69aSAlexander Duyck 	/* If a 2K buffer cannot handle a standard Ethernet frame then
100541ea69aSAlexander Duyck 	 * optimize padding for a 3K buffer instead of a 1.5K buffer.
101541ea69aSAlexander Duyck 	 *
102541ea69aSAlexander Duyck 	 * For a 3K buffer we need to add enough padding to allow for
103541ea69aSAlexander Duyck 	 * tailroom due to NET_IP_ALIGN possibly shifting us out of
104541ea69aSAlexander Duyck 	 * cache-line alignment.
105541ea69aSAlexander Duyck 	 */
106541ea69aSAlexander Duyck 	if (IXGBE_2K_TOO_SMALL_WITH_PADDING)
107541ea69aSAlexander Duyck 		rx_buf_len = IXGBE_RXBUFFER_3K + SKB_DATA_ALIGN(NET_IP_ALIGN);
108541ea69aSAlexander Duyck 	else
109541ea69aSAlexander Duyck 		rx_buf_len = IXGBE_RXBUFFER_1536;
110541ea69aSAlexander Duyck 
111541ea69aSAlexander Duyck 	/* if needed make room for NET_IP_ALIGN */
112541ea69aSAlexander Duyck 	rx_buf_len -= NET_IP_ALIGN;
113541ea69aSAlexander Duyck 
114541ea69aSAlexander Duyck 	return ixgbe_compute_pad(rx_buf_len);
115541ea69aSAlexander Duyck }
116541ea69aSAlexander Duyck 
117541ea69aSAlexander Duyck #define IXGBE_SKB_PAD	ixgbe_skb_pad()
1182de6aa3aSAlexander Duyck #else
119541ea69aSAlexander Duyck #define IXGBE_SKB_PAD	(NET_SKB_PAD + NET_IP_ALIGN)
1202de6aa3aSAlexander Duyck #endif
1212de6aa3aSAlexander Duyck 
122dee1ad47SJeff Kirsher /*
123252562c2SAlexander Duyck  * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we
124252562c2SAlexander Duyck  * reserve 64 more, and skb_shared_info adds an additional 320 bytes more,
125252562c2SAlexander Duyck  * this adds up to 448 bytes of extra data.
126252562c2SAlexander Duyck  *
127252562c2SAlexander Duyck  * Since netdev_alloc_skb now allocates a page fragment we can use a value
128252562c2SAlexander Duyck  * of 256 and the resultant skb will have a truesize of 960 or less.
129dee1ad47SJeff Kirsher  */
130252562c2SAlexander Duyck #define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_256
131dee1ad47SJeff Kirsher 
132dee1ad47SJeff Kirsher /* How many Rx Buffers do we bundle into one write to the hardware ? */
133dee1ad47SJeff Kirsher #define IXGBE_RX_BUFFER_WRITE	16	/* Must be power of 2 */
134dee1ad47SJeff Kirsher 
135f3213d93SAlexander Duyck #define IXGBE_RX_DMA_ATTR \
136f3213d93SAlexander Duyck 	(DMA_ATTR_SKIP_CPU_SYNC | DMA_ATTR_WEAK_ORDERING)
137f3213d93SAlexander Duyck 
138472148c3SAlexander Duyck enum ixgbe_tx_flags {
139472148c3SAlexander Duyck 	/* cmd_type flags */
140472148c3SAlexander Duyck 	IXGBE_TX_FLAGS_HW_VLAN	= 0x01,
141472148c3SAlexander Duyck 	IXGBE_TX_FLAGS_TSO	= 0x02,
142472148c3SAlexander Duyck 	IXGBE_TX_FLAGS_TSTAMP	= 0x04,
143472148c3SAlexander Duyck 
144472148c3SAlexander Duyck 	/* olinfo flags */
145472148c3SAlexander Duyck 	IXGBE_TX_FLAGS_CC	= 0x08,
146472148c3SAlexander Duyck 	IXGBE_TX_FLAGS_IPV4	= 0x10,
147472148c3SAlexander Duyck 	IXGBE_TX_FLAGS_CSUM	= 0x20,
14859259470SShannon Nelson 	IXGBE_TX_FLAGS_IPSEC	= 0x40,
149472148c3SAlexander Duyck 
150472148c3SAlexander Duyck 	/* software defined flags */
15159259470SShannon Nelson 	IXGBE_TX_FLAGS_SW_VLAN	= 0x80,
15259259470SShannon Nelson 	IXGBE_TX_FLAGS_FCOE	= 0x100,
153472148c3SAlexander Duyck };
154472148c3SAlexander Duyck 
155472148c3SAlexander Duyck /* VLAN info */
156dee1ad47SJeff Kirsher #define IXGBE_TX_FLAGS_VLAN_MASK	0xffff0000
15766f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_VLAN_PRIO_MASK	0xe0000000
15866f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT  29
159dee1ad47SJeff Kirsher #define IXGBE_TX_FLAGS_VLAN_SHIFT	16
160dee1ad47SJeff Kirsher 
161dee1ad47SJeff Kirsher #define IXGBE_MAX_VF_MC_ENTRIES         30
162dee1ad47SJeff Kirsher #define IXGBE_MAX_VF_FUNCTIONS          64
163dee1ad47SJeff Kirsher #define IXGBE_MAX_VFTA_ENTRIES          128
164dee1ad47SJeff Kirsher #define MAX_EMULATION_MAC_ADDRS         16
165dee1ad47SJeff Kirsher #define IXGBE_MAX_PF_MACVLANS           15
1661d9c0bfdSAlexander Duyck #define VMDQ_P(p)   ((p) + adapter->ring_feature[RING_F_VMDQ].offset)
16783c61fa9SGreg Rose #define IXGBE_82599_VF_DEVICE_ID        0x10ED
16883c61fa9SGreg Rose #define IXGBE_X540_VF_DEVICE_ID         0x1515
169dee1ad47SJeff Kirsher 
170dee1ad47SJeff Kirsher struct vf_data_storage {
171988d1307SMark Rustad 	struct pci_dev *vfdev;
172dee1ad47SJeff Kirsher 	unsigned char vf_mac_addresses[ETH_ALEN];
173dee1ad47SJeff Kirsher 	u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES];
174dee1ad47SJeff Kirsher 	u16 num_vf_mc_hashes;
175dee1ad47SJeff Kirsher 	bool clear_to_send;
176dee1ad47SJeff Kirsher 	bool pf_set_mac;
177dee1ad47SJeff Kirsher 	u16 pf_vlan; /* When set, guest VLAN config not allowed. */
178dee1ad47SJeff Kirsher 	u16 pf_qos;
179dee1ad47SJeff Kirsher 	u16 tx_rate;
180de4c7f65SGreg Rose 	u8 spoofchk_enabled;
181e65ce0d3SVlad Zolotarov 	bool rss_query_enabled;
18254011e4dSHiroshi Shimamoto 	u8 trusted;
1838443c1a4SHiroshi Shimamoto 	int xcast_mode;
184374c65d6SAlexander Duyck 	unsigned int vf_api;
185dee1ad47SJeff Kirsher };
186dee1ad47SJeff Kirsher 
1878443c1a4SHiroshi Shimamoto enum ixgbevf_xcast_modes {
1888443c1a4SHiroshi Shimamoto 	IXGBEVF_XCAST_MODE_NONE = 0,
1898443c1a4SHiroshi Shimamoto 	IXGBEVF_XCAST_MODE_MULTI,
1908443c1a4SHiroshi Shimamoto 	IXGBEVF_XCAST_MODE_ALLMULTI,
19107eea570SDon Skidmore 	IXGBEVF_XCAST_MODE_PROMISC,
1928443c1a4SHiroshi Shimamoto };
1938443c1a4SHiroshi Shimamoto 
194dee1ad47SJeff Kirsher struct vf_macvlans {
195dee1ad47SJeff Kirsher 	struct list_head l;
196dee1ad47SJeff Kirsher 	int vf;
197dee1ad47SJeff Kirsher 	bool free;
198dee1ad47SJeff Kirsher 	bool is_macvlan;
199dee1ad47SJeff Kirsher 	u8 vf_macvlan[ETH_ALEN];
200dee1ad47SJeff Kirsher };
201dee1ad47SJeff Kirsher 
202dee1ad47SJeff Kirsher #define IXGBE_MAX_TXD_PWR	14
203b4f47a48SJacob Keller #define IXGBE_MAX_DATA_PER_TXD	(1u << IXGBE_MAX_TXD_PWR)
204dee1ad47SJeff Kirsher 
205dee1ad47SJeff Kirsher /* Tx Descriptors needed, worst case */
206dee1ad47SJeff Kirsher #define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD)
207990a3158SAlexander Duyck #define DESC_NEEDED (MAX_SKB_FRAGS + 4)
208dee1ad47SJeff Kirsher 
209dee1ad47SJeff Kirsher /* wrapper around a pointer to a socket buffer,
210dee1ad47SJeff Kirsher  * so a DMA handle can be stored along with the buffer */
211dee1ad47SJeff Kirsher struct ixgbe_tx_buffer {
212d3d00239SAlexander Duyck 	union ixgbe_adv_tx_desc *next_to_watch;
213dee1ad47SJeff Kirsher 	unsigned long time_stamp;
21433fdc82fSJohn Fastabend 	union {
215d3d00239SAlexander Duyck 		struct sk_buff *skb;
21603993094SJesper Dangaard Brouer 		struct xdp_frame *xdpf;
21733fdc82fSJohn Fastabend 	};
218fd0db0edSAlexander Duyck 	unsigned int bytecount;
219fd0db0edSAlexander Duyck 	unsigned short gso_segs;
220244e27adSAlexander Duyck 	__be16 protocol;
221729739b7SAlexander Duyck 	DEFINE_DMA_UNMAP_ADDR(dma);
222729739b7SAlexander Duyck 	DEFINE_DMA_UNMAP_LEN(len);
223fd0db0edSAlexander Duyck 	u32 tx_flags;
224dee1ad47SJeff Kirsher };
225dee1ad47SJeff Kirsher 
226dee1ad47SJeff Kirsher struct ixgbe_rx_buffer {
227d0bcacd0SBjörn Töpel 	union {
228d0bcacd0SBjörn Töpel 		struct {
2297117132bSBjörn Töpel 			struct sk_buff *skb;
2307117132bSBjörn Töpel 			dma_addr_t dma;
231dee1ad47SJeff Kirsher 			struct page *page;
2321b56cf49SAlexander Duyck 			__u32 page_offset;
2331b56cf49SAlexander Duyck 			__u16 pagecnt_bias;
234dee1ad47SJeff Kirsher 		};
235d0bcacd0SBjörn Töpel 		struct {
2367117132bSBjörn Töpel 			bool discard;
2377117132bSBjörn Töpel 			struct xdp_buff *xdp;
238d0bcacd0SBjörn Töpel 		};
239d0bcacd0SBjörn Töpel 	};
240d0bcacd0SBjörn Töpel };
241dee1ad47SJeff Kirsher 
242dee1ad47SJeff Kirsher struct ixgbe_queue_stats {
243dee1ad47SJeff Kirsher 	u64 packets;
244dee1ad47SJeff Kirsher 	u64 bytes;
245dee1ad47SJeff Kirsher };
246dee1ad47SJeff Kirsher 
247dee1ad47SJeff Kirsher struct ixgbe_tx_queue_stats {
248dee1ad47SJeff Kirsher 	u64 restart_queue;
249dee1ad47SJeff Kirsher 	u64 tx_busy;
250dee1ad47SJeff Kirsher 	u64 tx_done_old;
251dee1ad47SJeff Kirsher };
252dee1ad47SJeff Kirsher 
253dee1ad47SJeff Kirsher struct ixgbe_rx_queue_stats {
254dee1ad47SJeff Kirsher 	u64 rsc_count;
255dee1ad47SJeff Kirsher 	u64 rsc_flush;
256dee1ad47SJeff Kirsher 	u64 non_eop_descs;
25786e23494SJesper Dangaard Brouer 	u64 alloc_rx_page;
258dee1ad47SJeff Kirsher 	u64 alloc_rx_page_failed;
259dee1ad47SJeff Kirsher 	u64 alloc_rx_buff_failed;
2608a0da21bSAlexander Duyck 	u64 csum_err;
261dee1ad47SJeff Kirsher };
262dee1ad47SJeff Kirsher 
263a9763f3cSMark Rustad #define IXGBE_TS_HDR_LEN 8
264a9763f3cSMark Rustad 
265f800326dSAlexander Duyck enum ixgbe_ring_state_t {
2664f4542bfSAlexander Duyck 	__IXGBE_RX_3K_BUFFER,
2672de6aa3aSAlexander Duyck 	__IXGBE_RX_BUILD_SKB_ENABLED,
2684f4542bfSAlexander Duyck 	__IXGBE_RX_RSC_ENABLED,
2694f4542bfSAlexander Duyck 	__IXGBE_RX_CSUM_UDP_ZERO_ERR,
2704f4542bfSAlexander Duyck 	__IXGBE_RX_FCOE,
271dee1ad47SJeff Kirsher 	__IXGBE_TX_FDIR_INIT_DONE,
272fd786b7bSAlexander Duyck 	__IXGBE_TX_XPS_INIT_DONE,
273dee1ad47SJeff Kirsher 	__IXGBE_TX_DETECT_HANG,
274dee1ad47SJeff Kirsher 	__IXGBE_HANG_CHECK_ARMED,
27533fdc82fSJohn Fastabend 	__IXGBE_TX_XDP_RING,
276024aa580SBjörn Töpel 	__IXGBE_TX_DISABLED,
277dee1ad47SJeff Kirsher };
278dee1ad47SJeff Kirsher 
2792de6aa3aSAlexander Duyck #define ring_uses_build_skb(ring) \
2802de6aa3aSAlexander Duyck 	test_bit(__IXGBE_RX_BUILD_SKB_ENABLED, &(ring)->state)
2812de6aa3aSAlexander Duyck 
2822a47fa45SJohn Fastabend struct ixgbe_fwd_adapter {
2832a47fa45SJohn Fastabend 	unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
2842a47fa45SJohn Fastabend 	struct net_device *netdev;
2852a47fa45SJohn Fastabend 	unsigned int tx_base_queue;
2862a47fa45SJohn Fastabend 	unsigned int rx_base_queue;
2872a47fa45SJohn Fastabend 	int pool;
2882a47fa45SJohn Fastabend };
2892a47fa45SJohn Fastabend 
290dee1ad47SJeff Kirsher #define check_for_tx_hang(ring) \
291dee1ad47SJeff Kirsher 	test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
292dee1ad47SJeff Kirsher #define set_check_for_tx_hang(ring) \
293dee1ad47SJeff Kirsher 	set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
294dee1ad47SJeff Kirsher #define clear_check_for_tx_hang(ring) \
295dee1ad47SJeff Kirsher 	clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
296dee1ad47SJeff Kirsher #define ring_is_rsc_enabled(ring) \
297dee1ad47SJeff Kirsher 	test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
298dee1ad47SJeff Kirsher #define set_ring_rsc_enabled(ring) \
299dee1ad47SJeff Kirsher 	set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
300dee1ad47SJeff Kirsher #define clear_ring_rsc_enabled(ring) \
301dee1ad47SJeff Kirsher 	clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
30233fdc82fSJohn Fastabend #define ring_is_xdp(ring) \
30333fdc82fSJohn Fastabend 	test_bit(__IXGBE_TX_XDP_RING, &(ring)->state)
30433fdc82fSJohn Fastabend #define set_ring_xdp(ring) \
30533fdc82fSJohn Fastabend 	set_bit(__IXGBE_TX_XDP_RING, &(ring)->state)
30633fdc82fSJohn Fastabend #define clear_ring_xdp(ring) \
30733fdc82fSJohn Fastabend 	clear_bit(__IXGBE_TX_XDP_RING, &(ring)->state)
308dee1ad47SJeff Kirsher struct ixgbe_ring {
309efe3d3c8SAlexander Duyck 	struct ixgbe_ring *next;	/* pointer to next ring in q_vector */
310d3ee4294SAlexander Duyck 	struct ixgbe_q_vector *q_vector; /* backpointer to host q_vector */
311dee1ad47SJeff Kirsher 	struct net_device *netdev;	/* netdev ring belongs to */
31292470808SJohn Fastabend 	struct bpf_prog *xdp_prog;
313d3ee4294SAlexander Duyck 	struct device *dev;		/* device for DMA mapping */
314d3ee4294SAlexander Duyck 	void *desc;			/* descriptor ring memory */
315dee1ad47SJeff Kirsher 	union {
316dee1ad47SJeff Kirsher 		struct ixgbe_tx_buffer *tx_buffer_info;
317dee1ad47SJeff Kirsher 		struct ixgbe_rx_buffer *rx_buffer_info;
318dee1ad47SJeff Kirsher 	};
319dee1ad47SJeff Kirsher 	unsigned long state;
320dee1ad47SJeff Kirsher 	u8 __iomem *tail;
321d3ee4294SAlexander Duyck 	dma_addr_t dma;			/* phys. address of descriptor ring */
322d3ee4294SAlexander Duyck 	unsigned int size;		/* length in bytes */
323dee1ad47SJeff Kirsher 
324dee1ad47SJeff Kirsher 	u16 count;			/* amount of descriptors */
325dee1ad47SJeff Kirsher 
326dee1ad47SJeff Kirsher 	u8 queue_index; /* needed for multiqueue queue management */
327dee1ad47SJeff Kirsher 	u8 reg_idx;			/* holds the special value that gets
328dee1ad47SJeff Kirsher 					 * the hardware register offset
329dee1ad47SJeff Kirsher 					 * associated with this ring, which is
330dee1ad47SJeff Kirsher 					 * different for DCB and RSS modes
331dee1ad47SJeff Kirsher 					 */
332d3ee4294SAlexander Duyck 	u16 next_to_use;
333d3ee4294SAlexander Duyck 	u16 next_to_clean;
334d3ee4294SAlexander Duyck 
335a9763f3cSMark Rustad 	unsigned long last_rx_timestamp;
336a9763f3cSMark Rustad 
337f800326dSAlexander Duyck 	union {
338d3ee4294SAlexander Duyck 		u16 next_to_alloc;
339f800326dSAlexander Duyck 		struct {
340dee1ad47SJeff Kirsher 			u8 atr_sample_rate;
341dee1ad47SJeff Kirsher 			u8 atr_count;
342f800326dSAlexander Duyck 		};
343f800326dSAlexander Duyck 	};
344dee1ad47SJeff Kirsher 
345dee1ad47SJeff Kirsher 	u8 dcb_tc;
346dee1ad47SJeff Kirsher 	struct ixgbe_queue_stats stats;
347dee1ad47SJeff Kirsher 	struct u64_stats_sync syncp;
348dee1ad47SJeff Kirsher 	union {
349dee1ad47SJeff Kirsher 		struct ixgbe_tx_queue_stats tx_stats;
350dee1ad47SJeff Kirsher 		struct ixgbe_rx_queue_stats rx_stats;
351dee1ad47SJeff Kirsher 	};
35299ffc5adSJesper Dangaard Brouer 	struct xdp_rxq_info xdp_rxq;
353*1742b3d5SMagnus Karlsson 	struct xsk_buff_pool *xsk_pool;
354d0bcacd0SBjörn Töpel 	u16 ring_idx;		/* {rx,tx,xdp}_ring back reference idx */
355d0bcacd0SBjörn Töpel 	u16 rx_buf_len;
356dee1ad47SJeff Kirsher } ____cacheline_internodealigned_in_smp;
357dee1ad47SJeff Kirsher 
358dee1ad47SJeff Kirsher enum ixgbe_ring_f_enum {
359dee1ad47SJeff Kirsher 	RING_F_NONE = 0,
360dee1ad47SJeff Kirsher 	RING_F_VMDQ,  /* SR-IOV uses the same ring feature */
361dee1ad47SJeff Kirsher 	RING_F_RSS,
362dee1ad47SJeff Kirsher 	RING_F_FDIR,
363dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE
364dee1ad47SJeff Kirsher 	RING_F_FCOE,
365dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */
366dee1ad47SJeff Kirsher 
367dee1ad47SJeff Kirsher 	RING_F_ARRAY_SIZE      /* must be last in enum set */
368dee1ad47SJeff Kirsher };
369dee1ad47SJeff Kirsher 
370dee1ad47SJeff Kirsher #define IXGBE_MAX_RSS_INDICES		16
371e9ee3238SEmil Tantilov #define IXGBE_MAX_RSS_INDICES_X550	63
372dee1ad47SJeff Kirsher #define IXGBE_MAX_VMDQ_INDICES		64
373d3cb9869SAlexander Duyck #define IXGBE_MAX_FDIR_INDICES		63	/* based on q_vector limit */
374dee1ad47SJeff Kirsher #define IXGBE_MAX_FCOE_INDICES		8
375d3cb9869SAlexander Duyck #define MAX_RX_QUEUES			(IXGBE_MAX_FDIR_INDICES + 1)
376d3cb9869SAlexander Duyck #define MAX_TX_QUEUES			(IXGBE_MAX_FDIR_INDICES + 1)
37733fdc82fSJohn Fastabend #define MAX_XDP_QUEUES			(IXGBE_MAX_FDIR_INDICES + 1)
3782a47fa45SJohn Fastabend #define IXGBE_MAX_L2A_QUEUES		4
3792a47fa45SJohn Fastabend #define IXGBE_BAD_L2A_QUEUE		3
3804e039c16SAlexander Duyck #define IXGBE_MAX_MACVLANS		63
3812a47fa45SJohn Fastabend 
382dee1ad47SJeff Kirsher struct ixgbe_ring_feature {
383c087663eSAlexander Duyck 	u16 limit;	/* upper limit on feature indices */
384c087663eSAlexander Duyck 	u16 indices;	/* current value of indices */
385e4b317e9SAlexander Duyck 	u16 mask;	/* Mask used for feature to ring mapping */
386e4b317e9SAlexander Duyck 	u16 offset;	/* offset to start of feature */
387dee1ad47SJeff Kirsher } ____cacheline_internodealigned_in_smp;
388dee1ad47SJeff Kirsher 
38973079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_8Q_MASK 0x78
39073079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_4Q_MASK 0x7C
39173079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_2Q_MASK 0x7E
39273079ea0SAlexander Duyck 
393f800326dSAlexander Duyck /*
394f800326dSAlexander Duyck  * FCoE requires that all Rx buffers be over 2200 bytes in length.  Since
395f800326dSAlexander Duyck  * this is twice the size of a half page we need to double the page order
396f800326dSAlexander Duyck  * for FCoE enabled Rx queues.
397f800326dSAlexander Duyck  */
39809816fbeSAlexander Duyck static inline unsigned int ixgbe_rx_bufsz(struct ixgbe_ring *ring)
39909816fbeSAlexander Duyck {
4004f4542bfSAlexander Duyck 	if (test_bit(__IXGBE_RX_3K_BUFFER, &ring->state))
4014f4542bfSAlexander Duyck 		return IXGBE_RXBUFFER_3K;
4022de6aa3aSAlexander Duyck #if (PAGE_SIZE < 8192)
4032de6aa3aSAlexander Duyck 	if (ring_uses_build_skb(ring))
404541ea69aSAlexander Duyck 		return IXGBE_MAX_2K_FRAME_BUILD_SKB;
4052de6aa3aSAlexander Duyck #endif
40609816fbeSAlexander Duyck 	return IXGBE_RXBUFFER_2K;
40709816fbeSAlexander Duyck }
40809816fbeSAlexander Duyck 
409f800326dSAlexander Duyck static inline unsigned int ixgbe_rx_pg_order(struct ixgbe_ring *ring)
410f800326dSAlexander Duyck {
4114f4542bfSAlexander Duyck #if (PAGE_SIZE < 8192)
4124f4542bfSAlexander Duyck 	if (test_bit(__IXGBE_RX_3K_BUFFER, &ring->state))
4134f4542bfSAlexander Duyck 		return 1;
414f800326dSAlexander Duyck #endif
41509816fbeSAlexander Duyck 	return 0;
41609816fbeSAlexander Duyck }
417f800326dSAlexander Duyck #define ixgbe_rx_pg_size(_ring) (PAGE_SIZE << ixgbe_rx_pg_order(_ring))
418f800326dSAlexander Duyck 
419b4ded832SAlexander Duyck #define IXGBE_ITR_ADAPTIVE_MIN_INC	2
420b4ded832SAlexander Duyck #define IXGBE_ITR_ADAPTIVE_MIN_USECS	10
421b4ded832SAlexander Duyck #define IXGBE_ITR_ADAPTIVE_MAX_USECS	126
422b4ded832SAlexander Duyck #define IXGBE_ITR_ADAPTIVE_LATENCY	0x80
423b4ded832SAlexander Duyck #define IXGBE_ITR_ADAPTIVE_BULK		0x00
424b4ded832SAlexander Duyck 
425dee1ad47SJeff Kirsher struct ixgbe_ring_container {
426efe3d3c8SAlexander Duyck 	struct ixgbe_ring *ring;	/* pointer to linked list of rings */
427b4ded832SAlexander Duyck 	unsigned long next_update;	/* jiffies value of last update */
428dee1ad47SJeff Kirsher 	unsigned int total_bytes;	/* total bytes processed this int */
429dee1ad47SJeff Kirsher 	unsigned int total_packets;	/* total packets processed this int */
430dee1ad47SJeff Kirsher 	u16 work_limit;			/* total work allowed per interrupt */
431dee1ad47SJeff Kirsher 	u8 count;			/* total number of rings in vector */
432dee1ad47SJeff Kirsher 	u8 itr;				/* current ITR setting for ring */
433dee1ad47SJeff Kirsher };
434dee1ad47SJeff Kirsher 
435a557928eSAlexander Duyck /* iterator for handling rings in ring container */
436a557928eSAlexander Duyck #define ixgbe_for_each_ring(pos, head) \
437a557928eSAlexander Duyck 	for (pos = (head).ring; pos != NULL; pos = pos->next)
438a557928eSAlexander Duyck 
439dee1ad47SJeff Kirsher #define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \
440dee1ad47SJeff Kirsher 			      ? 8 : 1)
441dee1ad47SJeff Kirsher #define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS
442dee1ad47SJeff Kirsher 
44349c7ffbeSAlexander Duyck /* MAX_Q_VECTORS of these are allocated,
444dee1ad47SJeff Kirsher  * but we only use one per queue-specific vector.
445dee1ad47SJeff Kirsher  */
446dee1ad47SJeff Kirsher struct ixgbe_q_vector {
447dee1ad47SJeff Kirsher 	struct ixgbe_adapter *adapter;
448dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCA
449dee1ad47SJeff Kirsher 	int cpu;	    /* CPU for DCA */
450dee1ad47SJeff Kirsher #endif
451d5bf4f67SEmil Tantilov 	u16 v_idx;		/* index of q_vector within array, also used for
452d5bf4f67SEmil Tantilov 				 * finding the bit in EICR and friends that
453d5bf4f67SEmil Tantilov 				 * represents the vector for this ring */
454d5bf4f67SEmil Tantilov 	u16 itr;		/* Interrupt throttle rate written to EITR */
455dee1ad47SJeff Kirsher 	struct ixgbe_ring_container rx, tx;
456d5bf4f67SEmil Tantilov 
457d5bf4f67SEmil Tantilov 	struct napi_struct napi;
458de88eeebSAlexander Duyck 	cpumask_t affinity_mask;
459de88eeebSAlexander Duyck 	int numa_node;
460de88eeebSAlexander Duyck 	struct rcu_head rcu;	/* to avoid race with update stats on free */
461dee1ad47SJeff Kirsher 	char name[IFNAMSIZ + 9];
462de88eeebSAlexander Duyck 
463de88eeebSAlexander Duyck 	/* for dynamic allocation of rings associated with this q_vector */
464040efdb1SGustavo A. R. Silva 	struct ixgbe_ring ring[] ____cacheline_internodealigned_in_smp;
465dee1ad47SJeff Kirsher };
466adc81090SAlexander Duyck 
4673ca8bc6dSDon Skidmore #ifdef CONFIG_IXGBE_HWMON
4683ca8bc6dSDon Skidmore 
4693ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_LOC		0
4703ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_TEMP		1
4713ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_CAUTION	2
4723ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_MAX		3
4733ca8bc6dSDon Skidmore 
4743ca8bc6dSDon Skidmore struct hwmon_attr {
4753ca8bc6dSDon Skidmore 	struct device_attribute dev_attr;
4763ca8bc6dSDon Skidmore 	struct ixgbe_hw *hw;
4773ca8bc6dSDon Skidmore 	struct ixgbe_thermal_diode_data *sensor;
4783ca8bc6dSDon Skidmore 	char name[12];
4793ca8bc6dSDon Skidmore };
4803ca8bc6dSDon Skidmore 
4813ca8bc6dSDon Skidmore struct hwmon_buff {
48203b77d81SGuenter Roeck 	struct attribute_group group;
48303b77d81SGuenter Roeck 	const struct attribute_group *groups[2];
48403b77d81SGuenter Roeck 	struct attribute *attrs[IXGBE_MAX_SENSORS * 4 + 1];
48503b77d81SGuenter Roeck 	struct hwmon_attr hwmon_list[IXGBE_MAX_SENSORS * 4];
4863ca8bc6dSDon Skidmore 	unsigned int n_hwmon;
4873ca8bc6dSDon Skidmore };
4883ca8bc6dSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */
489dee1ad47SJeff Kirsher 
490d5bf4f67SEmil Tantilov /*
491d5bf4f67SEmil Tantilov  * microsecond values for various ITR rates shifted by 2 to fit itr register
492d5bf4f67SEmil Tantilov  * with the first 3 bits reserved 0
493dee1ad47SJeff Kirsher  */
494d5bf4f67SEmil Tantilov #define IXGBE_MIN_RSC_ITR	24
495d5bf4f67SEmil Tantilov #define IXGBE_100K_ITR		40
496d5bf4f67SEmil Tantilov #define IXGBE_20K_ITR		200
4978ac34f10SAlexander Duyck #define IXGBE_12K_ITR		336
498dee1ad47SJeff Kirsher 
499f56e0cb1SAlexander Duyck /* ixgbe_test_staterr - tests bits in Rx descriptor status and error fields */
500f56e0cb1SAlexander Duyck static inline __le32 ixgbe_test_staterr(union ixgbe_adv_rx_desc *rx_desc,
501f56e0cb1SAlexander Duyck 					const u32 stat_err_bits)
502f56e0cb1SAlexander Duyck {
503f56e0cb1SAlexander Duyck 	return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
504f56e0cb1SAlexander Duyck }
505f56e0cb1SAlexander Duyck 
506dee1ad47SJeff Kirsher static inline u16 ixgbe_desc_unused(struct ixgbe_ring *ring)
507dee1ad47SJeff Kirsher {
508dee1ad47SJeff Kirsher 	u16 ntc = ring->next_to_clean;
509dee1ad47SJeff Kirsher 	u16 ntu = ring->next_to_use;
510dee1ad47SJeff Kirsher 
511dee1ad47SJeff Kirsher 	return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1;
512dee1ad47SJeff Kirsher }
513dee1ad47SJeff Kirsher 
514e4f74028SAlexander Duyck #define IXGBE_RX_DESC(R, i)	    \
515dee1ad47SJeff Kirsher 	(&(((union ixgbe_adv_rx_desc *)((R)->desc))[i]))
516e4f74028SAlexander Duyck #define IXGBE_TX_DESC(R, i)	    \
517dee1ad47SJeff Kirsher 	(&(((union ixgbe_adv_tx_desc *)((R)->desc))[i]))
518e4f74028SAlexander Duyck #define IXGBE_TX_CTXTDESC(R, i)	    \
519dee1ad47SJeff Kirsher 	(&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i]))
520dee1ad47SJeff Kirsher 
521c88887e0SAlexander Duyck #define IXGBE_MAX_JUMBO_FRAME_SIZE	9728 /* Maximum Supported Size 9.5KB */
522dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE
523dee1ad47SJeff Kirsher /* Use 3K as the baby jumbo frame size for FCoE */
524dee1ad47SJeff Kirsher #define IXGBE_FCOE_JUMBO_FRAME_SIZE       3072
525dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */
526dee1ad47SJeff Kirsher 
527dee1ad47SJeff Kirsher #define OTHER_VECTOR 1
528dee1ad47SJeff Kirsher #define NON_Q_VECTORS (OTHER_VECTOR)
529dee1ad47SJeff Kirsher 
530dee1ad47SJeff Kirsher #define MAX_MSIX_VECTORS_82599 64
53149c7ffbeSAlexander Duyck #define MAX_Q_VECTORS_82599 64
532dee1ad47SJeff Kirsher #define MAX_MSIX_VECTORS_82598 18
53349c7ffbeSAlexander Duyck #define MAX_Q_VECTORS_82598 16
534dee1ad47SJeff Kirsher 
5355d7daa35SJacob Keller struct ixgbe_mac_addr {
5365d7daa35SJacob Keller 	u8 addr[ETH_ALEN];
537c9f53e63SAlexander Duyck 	u16 pool;
5385d7daa35SJacob Keller 	u16 state; /* bitmask */
5395d7daa35SJacob Keller };
540c9f53e63SAlexander Duyck 
5415d7daa35SJacob Keller #define IXGBE_MAC_STATE_DEFAULT		0x1
5425d7daa35SJacob Keller #define IXGBE_MAC_STATE_MODIFIED	0x2
5435d7daa35SJacob Keller #define IXGBE_MAC_STATE_IN_USE		0x4
5445d7daa35SJacob Keller 
54549c7ffbeSAlexander Duyck #define MAX_Q_VECTORS MAX_Q_VECTORS_82599
546dee1ad47SJeff Kirsher #define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599
547dee1ad47SJeff Kirsher 
5488f15486dSAlexander Duyck #define MIN_MSIX_Q_VECTORS 1
549dee1ad47SJeff Kirsher #define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)
550dee1ad47SJeff Kirsher 
55146646e61SAlexander Duyck /* default to trying for four seconds */
55246646e61SAlexander Duyck #define IXGBE_TRY_LINK_TIMEOUT (4 * HZ)
55358e7cd24SMark Rustad #define IXGBE_SFP_POLL_JIFFIES (2 * HZ)	/* SFP poll every 2 seconds */
55446646e61SAlexander Duyck 
555dee1ad47SJeff Kirsher /* board specific private data structure */
556dee1ad47SJeff Kirsher struct ixgbe_adapter {
55746646e61SAlexander Duyck 	unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
55846646e61SAlexander Duyck 	/* OS defined structs */
55946646e61SAlexander Duyck 	struct net_device *netdev;
56092470808SJohn Fastabend 	struct bpf_prog *xdp_prog;
56146646e61SAlexander Duyck 	struct pci_dev *pdev;
5628fa10ef0SSteve Douthit 	struct mii_bus *mii_bus;
56346646e61SAlexander Duyck 
564dee1ad47SJeff Kirsher 	unsigned long state;
565dee1ad47SJeff Kirsher 
566dee1ad47SJeff Kirsher 	/* Some features need tri-state capability,
567dee1ad47SJeff Kirsher 	 * thus the additional *_CAPABLE flags.
568dee1ad47SJeff Kirsher 	 */
569dee1ad47SJeff Kirsher 	u32 flags;
570b4f47a48SJacob Keller #define IXGBE_FLAG_MSI_ENABLED			BIT(1)
571b4f47a48SJacob Keller #define IXGBE_FLAG_MSIX_ENABLED			BIT(3)
572b4f47a48SJacob Keller #define IXGBE_FLAG_RX_1BUF_CAPABLE		BIT(4)
573b4f47a48SJacob Keller #define IXGBE_FLAG_RX_PS_CAPABLE		BIT(5)
574b4f47a48SJacob Keller #define IXGBE_FLAG_RX_PS_ENABLED		BIT(6)
575b4f47a48SJacob Keller #define IXGBE_FLAG_DCA_ENABLED			BIT(8)
576b4f47a48SJacob Keller #define IXGBE_FLAG_DCA_CAPABLE			BIT(9)
577b4f47a48SJacob Keller #define IXGBE_FLAG_IMIR_ENABLED			BIT(10)
578b4f47a48SJacob Keller #define IXGBE_FLAG_MQ_CAPABLE			BIT(11)
579b4f47a48SJacob Keller #define IXGBE_FLAG_DCB_ENABLED			BIT(12)
580b4f47a48SJacob Keller #define IXGBE_FLAG_VMDQ_CAPABLE			BIT(13)
581b4f47a48SJacob Keller #define IXGBE_FLAG_VMDQ_ENABLED			BIT(14)
582b4f47a48SJacob Keller #define IXGBE_FLAG_FAN_FAIL_CAPABLE		BIT(15)
583b4f47a48SJacob Keller #define IXGBE_FLAG_NEED_LINK_UPDATE		BIT(16)
584b4f47a48SJacob Keller #define IXGBE_FLAG_NEED_LINK_CONFIG		BIT(17)
585b4f47a48SJacob Keller #define IXGBE_FLAG_FDIR_HASH_CAPABLE		BIT(18)
586b4f47a48SJacob Keller #define IXGBE_FLAG_FDIR_PERFECT_CAPABLE		BIT(19)
587b4f47a48SJacob Keller #define IXGBE_FLAG_FCOE_CAPABLE			BIT(20)
588b4f47a48SJacob Keller #define IXGBE_FLAG_FCOE_ENABLED			BIT(21)
589b4f47a48SJacob Keller #define IXGBE_FLAG_SRIOV_CAPABLE		BIT(22)
590b4f47a48SJacob Keller #define IXGBE_FLAG_SRIOV_ENABLED		BIT(23)
591a9763f3cSMark Rustad #define IXGBE_FLAG_RX_HWTSTAMP_ENABLED		BIT(25)
592a9763f3cSMark Rustad #define IXGBE_FLAG_RX_HWTSTAMP_IN_REGISTER	BIT(26)
5938829009dSUsha Ketineni #define IXGBE_FLAG_DCB_CAPABLE			BIT(27)
594dee1ad47SJeff Kirsher 
595dee1ad47SJeff Kirsher 	u32 flags2;
596b4f47a48SJacob Keller #define IXGBE_FLAG2_RSC_CAPABLE			BIT(0)
597b4f47a48SJacob Keller #define IXGBE_FLAG2_RSC_ENABLED			BIT(1)
598b4f47a48SJacob Keller #define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE		BIT(2)
599b4f47a48SJacob Keller #define IXGBE_FLAG2_TEMP_SENSOR_EVENT		BIT(3)
600b4f47a48SJacob Keller #define IXGBE_FLAG2_SEARCH_FOR_SFP		BIT(4)
601b4f47a48SJacob Keller #define IXGBE_FLAG2_SFP_NEEDS_RESET		BIT(5)
602b4f47a48SJacob Keller #define IXGBE_FLAG2_FDIR_REQUIRES_REINIT	BIT(7)
603b4f47a48SJacob Keller #define IXGBE_FLAG2_RSS_FIELD_IPV4_UDP		BIT(8)
604b4f47a48SJacob Keller #define IXGBE_FLAG2_RSS_FIELD_IPV6_UDP		BIT(9)
605b4f47a48SJacob Keller #define IXGBE_FLAG2_PTP_PPS_ENABLED		BIT(10)
606b4f47a48SJacob Keller #define IXGBE_FLAG2_PHY_INTERRUPT		BIT(11)
60716369564SAlexander Duyck #define IXGBE_FLAG2_VLAN_PROMISC		BIT(13)
608b3eb4e18SMark Rustad #define IXGBE_FLAG2_EEE_CAPABLE			BIT(14)
609b3eb4e18SMark Rustad #define IXGBE_FLAG2_EEE_ENABLED			BIT(15)
6102de6aa3aSAlexander Duyck #define IXGBE_FLAG2_RX_LEGACY			BIT(16)
61134c822e2SShannon Nelson #define IXGBE_FLAG2_IPSEC_ENABLED		BIT(17)
6129e4e30ccSShannon Nelson #define IXGBE_FLAG2_VF_IPSEC_ENABLED		BIT(18)
61346646e61SAlexander Duyck 
61446646e61SAlexander Duyck 	/* Tx fast path data */
61546646e61SAlexander Duyck 	int num_tx_queues;
61646646e61SAlexander Duyck 	u16 tx_itr_setting;
61746646e61SAlexander Duyck 	u16 tx_work_limit;
618a8a43fdaSShannon Nelson 	u64 tx_ipsec;
61946646e61SAlexander Duyck 
62046646e61SAlexander Duyck 	/* Rx fast path data */
62146646e61SAlexander Duyck 	int num_rx_queues;
62246646e61SAlexander Duyck 	u16 rx_itr_setting;
623a8a43fdaSShannon Nelson 	u64 rx_ipsec;
62446646e61SAlexander Duyck 
6259f12df90SAlexander Duyck 	/* Port number used to identify VXLAN traffic */
6269f12df90SAlexander Duyck 	__be16 vxlan_port;
627a21d0822SEmil Tantilov 	__be16 geneve_port;
6289f12df90SAlexander Duyck 
62933fdc82fSJohn Fastabend 	/* XDP */
63033fdc82fSJohn Fastabend 	int num_xdp_queues;
63133fdc82fSJohn Fastabend 	struct ixgbe_ring *xdp_ring[MAX_XDP_QUEUES];
632d49e286dSJan Sokolowski 	unsigned long *af_xdp_zc_qps; /* tracks AF_XDP ZC enabled rings */
63333fdc82fSJohn Fastabend 
63446646e61SAlexander Duyck 	/* TX */
63546646e61SAlexander Duyck 	struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp;
63646646e61SAlexander Duyck 
63746646e61SAlexander Duyck 	u64 restart_queue;
63846646e61SAlexander Duyck 	u64 lsc_int;
63946646e61SAlexander Duyck 	u32 tx_timeout_count;
64046646e61SAlexander Duyck 
64146646e61SAlexander Duyck 	/* RX */
64246646e61SAlexander Duyck 	struct ixgbe_ring *rx_ring[MAX_RX_QUEUES];
64346646e61SAlexander Duyck 	int num_rx_pools;		/* == num_rx_queues in 82598 */
64446646e61SAlexander Duyck 	int num_rx_queues_per_pool;	/* 1 if 82598, can be many if 82599 */
64546646e61SAlexander Duyck 	u64 hw_csum_rx_error;
64646646e61SAlexander Duyck 	u64 hw_rx_no_dma_resources;
64746646e61SAlexander Duyck 	u64 rsc_total_count;
64846646e61SAlexander Duyck 	u64 rsc_total_flush;
64946646e61SAlexander Duyck 	u64 non_eop_descs;
65086e23494SJesper Dangaard Brouer 	u32 alloc_rx_page;
65146646e61SAlexander Duyck 	u32 alloc_rx_page_failed;
65246646e61SAlexander Duyck 	u32 alloc_rx_buff_failed;
65346646e61SAlexander Duyck 
65449c7ffbeSAlexander Duyck 	struct ixgbe_q_vector *q_vector[MAX_Q_VECTORS];
655dee1ad47SJeff Kirsher 
656dee1ad47SJeff Kirsher 	/* DCB parameters */
657dee1ad47SJeff Kirsher 	struct ieee_pfc *ixgbe_ieee_pfc;
658dee1ad47SJeff Kirsher 	struct ieee_ets *ixgbe_ieee_ets;
659dee1ad47SJeff Kirsher 	struct ixgbe_dcb_config dcb_cfg;
660dee1ad47SJeff Kirsher 	struct ixgbe_dcb_config temp_dcb_cfg;
6610efbf12bSAlexander Duyck 	u8 hw_tcs;
662dee1ad47SJeff Kirsher 	u8 dcb_set_bitmap;
663dee1ad47SJeff Kirsher 	u8 dcbx_cap;
664dee1ad47SJeff Kirsher 	enum ixgbe_fc_mode last_lfc_mode;
665dee1ad47SJeff Kirsher 
66649c7ffbeSAlexander Duyck 	int num_q_vectors;	/* current number of q_vectors for device */
66749c7ffbeSAlexander Duyck 	int max_q_vectors;	/* true count of q_vectors for device */
668dee1ad47SJeff Kirsher 	struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE];
669dee1ad47SJeff Kirsher 	struct msix_entry *msix_entries;
670dee1ad47SJeff Kirsher 
671dee1ad47SJeff Kirsher 	u32 test_icr;
672dee1ad47SJeff Kirsher 	struct ixgbe_ring test_tx_ring;
673dee1ad47SJeff Kirsher 	struct ixgbe_ring test_rx_ring;
674dee1ad47SJeff Kirsher 
675dee1ad47SJeff Kirsher 	/* structs defined in ixgbe_hw.h */
676dee1ad47SJeff Kirsher 	struct ixgbe_hw hw;
677dee1ad47SJeff Kirsher 	u16 msg_enable;
678dee1ad47SJeff Kirsher 	struct ixgbe_hw_stats stats;
679dee1ad47SJeff Kirsher 
680dee1ad47SJeff Kirsher 	u64 tx_busy;
681dee1ad47SJeff Kirsher 	unsigned int tx_ring_count;
68233fdc82fSJohn Fastabend 	unsigned int xdp_ring_count;
683dee1ad47SJeff Kirsher 	unsigned int rx_ring_count;
684dee1ad47SJeff Kirsher 
685dee1ad47SJeff Kirsher 	u32 link_speed;
686dee1ad47SJeff Kirsher 	bool link_up;
68758e7cd24SMark Rustad 	unsigned long sfp_poll_time;
688dee1ad47SJeff Kirsher 	unsigned long link_check_timeout;
689dee1ad47SJeff Kirsher 
690dee1ad47SJeff Kirsher 	struct timer_list service_timer;
69146646e61SAlexander Duyck 	struct work_struct service_task;
69246646e61SAlexander Duyck 
69346646e61SAlexander Duyck 	struct hlist_head fdir_filter_list;
69446646e61SAlexander Duyck 	unsigned long fdir_overflow; /* number of times ATR was backed off */
69546646e61SAlexander Duyck 	union ixgbe_atr_input fdir_mask;
69646646e61SAlexander Duyck 	int fdir_filter_count;
697dee1ad47SJeff Kirsher 	u32 fdir_pballoc;
698dee1ad47SJeff Kirsher 	u32 atr_sample_rate;
699dee1ad47SJeff Kirsher 	spinlock_t fdir_perfect_lock;
70046646e61SAlexander Duyck 
701dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE
702dee1ad47SJeff Kirsher 	struct ixgbe_fcoe fcoe;
703dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */
7042a1a091cSMark Rustad 	u8 __iomem *io_addr; /* Mainly for iounmap use */
705dee1ad47SJeff Kirsher 	u32 wol;
70646646e61SAlexander Duyck 
707aa2bacb6SDon Skidmore 	u16 bridge_mode;
708aa2bacb6SDon Skidmore 
70973834aecSPaul Greenwalt 	char eeprom_id[NVM_VER_SIZE];
710c23f5b6bSEmil Tantilov 	u16 eeprom_cap;
711dee1ad47SJeff Kirsher 
712dee1ad47SJeff Kirsher 	u32 interrupt_event;
71346646e61SAlexander Duyck 	u32 led_reg;
714dee1ad47SJeff Kirsher 
7153a6a4edaSJacob Keller 	struct ptp_clock *ptp_clock;
7163a6a4edaSJacob Keller 	struct ptp_clock_info ptp_caps;
717891dc082SJacob Keller 	struct work_struct ptp_tx_work;
718891dc082SJacob Keller 	struct sk_buff *ptp_tx_skb;
71993501d48SJacob Keller 	struct hwtstamp_config tstamp_config;
720891dc082SJacob Keller 	unsigned long ptp_tx_start;
7213a6a4edaSJacob Keller 	unsigned long last_overflow_check;
7226cb562d6SJacob Keller 	unsigned long last_rx_ptp_check;
723eda183c2SJakub Kicinski 	unsigned long last_rx_timestamp;
7243a6a4edaSJacob Keller 	spinlock_t tmreg_lock;
725a9763f3cSMark Rustad 	struct cyclecounter hw_cc;
726a9763f3cSMark Rustad 	struct timecounter hw_tc;
7273a6a4edaSJacob Keller 	u32 base_incval;
728a9763f3cSMark Rustad 	u32 tx_hwtstamp_timeouts;
7294cc74c01SJacob Keller 	u32 tx_hwtstamp_skipped;
730a9763f3cSMark Rustad 	u32 rx_hwtstamp_cleared;
731a9763f3cSMark Rustad 	void (*ptp_setup_sdp)(struct ixgbe_adapter *);
7323a6a4edaSJacob Keller 
733dee1ad47SJeff Kirsher 	/* SR-IOV */
734dee1ad47SJeff Kirsher 	DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS);
735dee1ad47SJeff Kirsher 	unsigned int num_vfs;
736dee1ad47SJeff Kirsher 	struct vf_data_storage *vfinfo;
737dee1ad47SJeff Kirsher 	int vf_rate_link_speed;
738dee1ad47SJeff Kirsher 	struct vf_macvlans vf_mvs;
739dee1ad47SJeff Kirsher 	struct vf_macvlans *mv_list;
740dee1ad47SJeff Kirsher 
74183c61fa9SGreg Rose 	u32 timer_event_accumulator;
74283c61fa9SGreg Rose 	u32 vferr_refcount;
7435d7daa35SJacob Keller 	struct ixgbe_mac_addr *mac_table;
7443ca8bc6dSDon Skidmore 	struct kobject *info_kobj;
7453ca8bc6dSDon Skidmore #ifdef CONFIG_IXGBE_HWMON
74603b77d81SGuenter Roeck 	struct hwmon_buff *ixgbe_hwmon_buff;
7473ca8bc6dSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */
74800949167SCatherine Sullivan #ifdef CONFIG_DEBUG_FS
74900949167SCatherine Sullivan 	struct dentry *ixgbe_dbg_adapter;
75000949167SCatherine Sullivan #endif /*CONFIG_DEBUG_FS*/
751107d3018SAlexander Duyck 
752107d3018SAlexander Duyck 	u8 default_up;
7534e039c16SAlexander Duyck 	/* Bitmask indicating in use pools */
7544e039c16SAlexander Duyck 	DECLARE_BITMAP(fwd_bitmask, IXGBE_MAX_MACVLANS + 1);
755dfaf891dSVlad Zolotarov 
756b82b17d9SJohn Fastabend #define IXGBE_MAX_LINK_HANDLE 10
7571cdaaf54SAmritha Nambiar 	struct ixgbe_jump_table *jump_tables[IXGBE_MAX_LINK_HANDLE];
758db956ae8SJohn Fastabend 	unsigned long tables;
759b82b17d9SJohn Fastabend 
760dfaf891dSVlad Zolotarov /* maximum number of RETA entries among all devices supported by ixgbe
761dfaf891dSVlad Zolotarov  * driver: currently it's x550 device in non-SRIOV mode
762dfaf891dSVlad Zolotarov  */
763dfaf891dSVlad Zolotarov #define IXGBE_MAX_RETA_ENTRIES 512
764dfaf891dSVlad Zolotarov 	u8 rss_indir_tbl[IXGBE_MAX_RETA_ENTRIES];
765dfaf891dSVlad Zolotarov 
766dfaf891dSVlad Zolotarov #define IXGBE_RSS_KEY_SIZE     40  /* size of RSS Hash Key in bytes */
7673dfbfc7eSTony Nguyen 	u32 *rss_key;
76834c822e2SShannon Nelson 
76948e01e00SJeff Kirsher #ifdef CONFIG_IXGBE_IPSEC
77034c822e2SShannon Nelson 	struct ixgbe_ipsec *ipsec;
77148e01e00SJeff Kirsher #endif /* CONFIG_IXGBE_IPSEC */
772dee1ad47SJeff Kirsher };
773dee1ad47SJeff Kirsher 
7740f9b232bSDon Skidmore static inline u8 ixgbe_max_rss_indices(struct ixgbe_adapter *adapter)
7750f9b232bSDon Skidmore {
7760f9b232bSDon Skidmore 	switch (adapter->hw.mac.type) {
7770f9b232bSDon Skidmore 	case ixgbe_mac_82598EB:
7780f9b232bSDon Skidmore 	case ixgbe_mac_82599EB:
7790f9b232bSDon Skidmore 	case ixgbe_mac_X540:
7800f9b232bSDon Skidmore 		return IXGBE_MAX_RSS_INDICES;
7810f9b232bSDon Skidmore 	case ixgbe_mac_X550:
7820f9b232bSDon Skidmore 	case ixgbe_mac_X550EM_x:
78349425dfcSMark Rustad 	case ixgbe_mac_x550em_a:
7840f9b232bSDon Skidmore 		return IXGBE_MAX_RSS_INDICES_X550;
7850f9b232bSDon Skidmore 	default:
7860f9b232bSDon Skidmore 		return 0;
7870f9b232bSDon Skidmore 	}
7880f9b232bSDon Skidmore }
7890f9b232bSDon Skidmore 
790dee1ad47SJeff Kirsher struct ixgbe_fdir_filter {
791dee1ad47SJeff Kirsher 	struct hlist_node fdir_node;
792dee1ad47SJeff Kirsher 	union ixgbe_atr_input filter;
793dee1ad47SJeff Kirsher 	u16 sw_idx;
7942a9ed5d1SSridhar Samudrala 	u64 action;
795dee1ad47SJeff Kirsher };
796dee1ad47SJeff Kirsher 
79770e5576cSDon Skidmore enum ixgbe_state_t {
798dee1ad47SJeff Kirsher 	__IXGBE_TESTING,
799dee1ad47SJeff Kirsher 	__IXGBE_RESETTING,
800dee1ad47SJeff Kirsher 	__IXGBE_DOWN,
80141c62843SMark Rustad 	__IXGBE_DISABLED,
80209f40aedSMark Rustad 	__IXGBE_REMOVING,
803dee1ad47SJeff Kirsher 	__IXGBE_SERVICE_SCHED,
80458cf663fSMark Rustad 	__IXGBE_SERVICE_INITED,
805dee1ad47SJeff Kirsher 	__IXGBE_IN_SFP_INIT,
8068fecf67cSJacob Keller 	__IXGBE_PTP_RUNNING,
807151b260cSJakub Kicinski 	__IXGBE_PTP_TX_IN_PROGRESS,
80857ca2a4fSEmil Tantilov 	__IXGBE_RESET_REQUESTED,
809dee1ad47SJeff Kirsher };
810dee1ad47SJeff Kirsher 
8114c1975d7SAlexander Duyck struct ixgbe_cb {
8124c1975d7SAlexander Duyck 	union {				/* Union defining head/tail partner */
8134c1975d7SAlexander Duyck 		struct sk_buff *head;
8144c1975d7SAlexander Duyck 		struct sk_buff *tail;
8154c1975d7SAlexander Duyck 	};
816dee1ad47SJeff Kirsher 	dma_addr_t dma;
8174c1975d7SAlexander Duyck 	u16 append_cnt;
818f800326dSAlexander Duyck 	bool page_released;
819dee1ad47SJeff Kirsher };
8204c1975d7SAlexander Duyck #define IXGBE_CB(skb) ((struct ixgbe_cb *)(skb)->cb)
821dee1ad47SJeff Kirsher 
822dee1ad47SJeff Kirsher enum ixgbe_boards {
823dee1ad47SJeff Kirsher 	board_82598,
824dee1ad47SJeff Kirsher 	board_82599,
825dee1ad47SJeff Kirsher 	board_X540,
8266a14ee0cSDon Skidmore 	board_X550,
8276a14ee0cSDon Skidmore 	board_X550EM_x,
8288dc963e1SPaul Greenwalt 	board_x550em_x_fw,
82949425dfcSMark Rustad 	board_x550em_a,
830b3eb4e18SMark Rustad 	board_x550em_a_fw,
831dee1ad47SJeff Kirsher };
832dee1ad47SJeff Kirsher 
83337689010SMark Rustad extern const struct ixgbe_info ixgbe_82598_info;
83437689010SMark Rustad extern const struct ixgbe_info ixgbe_82599_info;
83537689010SMark Rustad extern const struct ixgbe_info ixgbe_X540_info;
83637689010SMark Rustad extern const struct ixgbe_info ixgbe_X550_info;
83737689010SMark Rustad extern const struct ixgbe_info ixgbe_X550EM_x_info;
8388dc963e1SPaul Greenwalt extern const struct ixgbe_info ixgbe_x550em_x_fw_info;
83949425dfcSMark Rustad extern const struct ixgbe_info ixgbe_x550em_a_info;
840b3eb4e18SMark Rustad extern const struct ixgbe_info ixgbe_x550em_a_fw_info;
841dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCB
8423f40c74cSStephen Hemminger extern const struct dcbnl_rtnl_ops ixgbe_dcbnl_ops;
843dee1ad47SJeff Kirsher #endif
844dee1ad47SJeff Kirsher 
845dee1ad47SJeff Kirsher extern char ixgbe_driver_name[];
8468af3c33fSJeff Kirsher #ifdef IXGBE_FCOE
847ea81875aSNeerav Parikh extern char ixgbe_default_device_descr[];
8488af3c33fSJeff Kirsher #endif /* IXGBE_FCOE */
849dee1ad47SJeff Kirsher 
8506c211fe1SStefan Assmann int ixgbe_open(struct net_device *netdev);
8516c211fe1SStefan Assmann int ixgbe_close(struct net_device *netdev);
8525ccc921aSJoe Perches void ixgbe_up(struct ixgbe_adapter *adapter);
8535ccc921aSJoe Perches void ixgbe_down(struct ixgbe_adapter *adapter);
8545ccc921aSJoe Perches void ixgbe_reinit_locked(struct ixgbe_adapter *adapter);
8555ccc921aSJoe Perches void ixgbe_reset(struct ixgbe_adapter *adapter);
8565ccc921aSJoe Perches void ixgbe_set_ethtool_ops(struct net_device *netdev);
85792470808SJohn Fastabend int ixgbe_setup_rx_resources(struct ixgbe_adapter *, struct ixgbe_ring *);
8585ccc921aSJoe Perches int ixgbe_setup_tx_resources(struct ixgbe_ring *);
8595ccc921aSJoe Perches void ixgbe_free_rx_resources(struct ixgbe_ring *);
8605ccc921aSJoe Perches void ixgbe_free_tx_resources(struct ixgbe_ring *);
8615ccc921aSJoe Perches void ixgbe_configure_rx_ring(struct ixgbe_adapter *, struct ixgbe_ring *);
8625ccc921aSJoe Perches void ixgbe_configure_tx_ring(struct ixgbe_adapter *, struct ixgbe_ring *);
8631918e937SAlexander Duyck void ixgbe_disable_rx(struct ixgbe_adapter *adapter);
8641918e937SAlexander Duyck void ixgbe_disable_tx(struct ixgbe_adapter *adapter);
8655ccc921aSJoe Perches void ixgbe_update_stats(struct ixgbe_adapter *adapter);
8665ccc921aSJoe Perches int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter);
867740234f0SEmil Tantilov bool ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
8688e2813f5SJacob Keller 			 u16 subdevice_id);
8695d7daa35SJacob Keller #ifdef CONFIG_PCI_IOV
8705d7daa35SJacob Keller void ixgbe_full_sync_mac_table(struct ixgbe_adapter *adapter);
8715d7daa35SJacob Keller #endif
8725d7daa35SJacob Keller int ixgbe_add_mac_filter(struct ixgbe_adapter *adapter,
873c9f53e63SAlexander Duyck 			 const u8 *addr, u16 queue);
8745d7daa35SJacob Keller int ixgbe_del_mac_filter(struct ixgbe_adapter *adapter,
875c9f53e63SAlexander Duyck 			 const u8 *addr, u16 queue);
876e1d0a2afSAlexander Duyck void ixgbe_update_pf_promisc_vlvf(struct ixgbe_adapter *adapter, u32 vid);
8775ccc921aSJoe Perches void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter);
8785ccc921aSJoe Perches netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *, struct ixgbe_adapter *,
879dee1ad47SJeff Kirsher 				  struct ixgbe_ring *);
8805ccc921aSJoe Perches void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *,
881dee1ad47SJeff Kirsher 				      struct ixgbe_tx_buffer *);
8825ccc921aSJoe Perches void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16);
8835ccc921aSJoe Perches void ixgbe_write_eitr(struct ixgbe_q_vector *);
8845ccc921aSJoe Perches int ixgbe_poll(struct napi_struct *napi, int budget);
8855ccc921aSJoe Perches int ethtool_ioctl(struct ifreq *ifr);
8865ccc921aSJoe Perches s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw);
8875ccc921aSJoe Perches s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl);
8885ccc921aSJoe Perches s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl);
8895ccc921aSJoe Perches s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
890dee1ad47SJeff Kirsher 					  union ixgbe_atr_hash_dword input,
891dee1ad47SJeff Kirsher 					  union ixgbe_atr_hash_dword common,
892dee1ad47SJeff Kirsher 					  u8 queue);
8935ccc921aSJoe Perches s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
894dee1ad47SJeff Kirsher 				    union ixgbe_atr_input *input_mask);
8955ccc921aSJoe Perches s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
896dee1ad47SJeff Kirsher 					  union ixgbe_atr_input *input,
897dee1ad47SJeff Kirsher 					  u16 soft_id, u8 queue);
8985ccc921aSJoe Perches s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
899dee1ad47SJeff Kirsher 					  union ixgbe_atr_input *input,
900dee1ad47SJeff Kirsher 					  u16 soft_id);
9015ccc921aSJoe Perches void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
902dee1ad47SJeff Kirsher 					  union ixgbe_atr_input *mask);
903b82b17d9SJohn Fastabend int ixgbe_update_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
904b82b17d9SJohn Fastabend 				    struct ixgbe_fdir_filter *input,
905b82b17d9SJohn Fastabend 				    u16 sw_idx);
9065ccc921aSJoe Perches void ixgbe_set_rx_mode(struct net_device *netdev);
9078af3c33fSJeff Kirsher #ifdef CONFIG_IXGBE_DCB
9085ccc921aSJoe Perches void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter);
9098af3c33fSJeff Kirsher #endif
9105ccc921aSJoe Perches int ixgbe_setup_tc(struct net_device *dev, u8 tc);
9115ccc921aSJoe Perches void ixgbe_tx_ctxtdesc(struct ixgbe_ring *, u32, u32, u32, u32);
9125ccc921aSJoe Perches void ixgbe_do_reset(struct net_device *netdev);
9131210982bSDon Skidmore #ifdef CONFIG_IXGBE_HWMON
9145ccc921aSJoe Perches void ixgbe_sysfs_exit(struct ixgbe_adapter *adapter);
9155ccc921aSJoe Perches int ixgbe_sysfs_init(struct ixgbe_adapter *adapter);
9161210982bSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */
917dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE
9185ccc921aSJoe Perches void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter);
9195ccc921aSJoe Perches int ixgbe_fso(struct ixgbe_ring *tx_ring, struct ixgbe_tx_buffer *first,
920244e27adSAlexander Duyck 	      u8 *hdr_len);
9215ccc921aSJoe Perches int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter,
9225ccc921aSJoe Perches 		   union ixgbe_adv_rx_desc *rx_desc, struct sk_buff *skb);
9235ccc921aSJoe Perches int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid,
924dee1ad47SJeff Kirsher 		       struct scatterlist *sgl, unsigned int sgc);
9255ccc921aSJoe Perches int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid,
926dee1ad47SJeff Kirsher 			  struct scatterlist *sgl, unsigned int sgc);
9275ccc921aSJoe Perches int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid);
9285ccc921aSJoe Perches int ixgbe_setup_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
9295ccc921aSJoe Perches void ixgbe_free_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
9305ccc921aSJoe Perches int ixgbe_fcoe_enable(struct net_device *netdev);
9315ccc921aSJoe Perches int ixgbe_fcoe_disable(struct net_device *netdev);
932dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCB
9335ccc921aSJoe Perches u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter);
9345ccc921aSJoe Perches u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up);
935dee1ad47SJeff Kirsher #endif /* CONFIG_IXGBE_DCB */
9365ccc921aSJoe Perches int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type);
9375ccc921aSJoe Perches int ixgbe_fcoe_get_hbainfo(struct net_device *netdev,
938ea81875aSNeerav Parikh 			   struct netdev_fcoe_hbainfo *info);
9395ccc921aSJoe Perches u8 ixgbe_fcoe_get_tc(struct ixgbe_adapter *adapter);
940dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */
94100949167SCatherine Sullivan #ifdef CONFIG_DEBUG_FS
9425ccc921aSJoe Perches void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter);
9435ccc921aSJoe Perches void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter);
9445ccc921aSJoe Perches void ixgbe_dbg_init(void);
9455ccc921aSJoe Perches void ixgbe_dbg_exit(void);
94633243fb0SJoe Perches #else
94733243fb0SJoe Perches static inline void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter) {}
94833243fb0SJoe Perches static inline void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter) {}
94933243fb0SJoe Perches static inline void ixgbe_dbg_init(void) {}
95033243fb0SJoe Perches static inline void ixgbe_dbg_exit(void) {}
95100949167SCatherine Sullivan #endif /* CONFIG_DEBUG_FS */
952b2d96e0aSAlexander Duyck static inline struct netdev_queue *txring_txq(const struct ixgbe_ring *ring)
953b2d96e0aSAlexander Duyck {
954b2d96e0aSAlexander Duyck 	return netdev_get_tx_queue(ring->netdev, ring->queue_index);
955b2d96e0aSAlexander Duyck }
956b2d96e0aSAlexander Duyck 
9575ccc921aSJoe Perches void ixgbe_ptp_init(struct ixgbe_adapter *adapter);
9589966d1eeSJacob Keller void ixgbe_ptp_suspend(struct ixgbe_adapter *adapter);
9595ccc921aSJoe Perches void ixgbe_ptp_stop(struct ixgbe_adapter *adapter);
9605ccc921aSJoe Perches void ixgbe_ptp_overflow_check(struct ixgbe_adapter *adapter);
9615ccc921aSJoe Perches void ixgbe_ptp_rx_hang(struct ixgbe_adapter *adapter);
962622a2ef5SJacob Keller void ixgbe_ptp_tx_hang(struct ixgbe_adapter *adapter);
963a9763f3cSMark Rustad void ixgbe_ptp_rx_pktstamp(struct ixgbe_q_vector *, struct sk_buff *);
964a9763f3cSMark Rustad void ixgbe_ptp_rx_rgtstamp(struct ixgbe_q_vector *, struct sk_buff *skb);
965a9763f3cSMark Rustad static inline void ixgbe_ptp_rx_hwtstamp(struct ixgbe_ring *rx_ring,
966a9763f3cSMark Rustad 					 union ixgbe_adv_rx_desc *rx_desc,
967a9763f3cSMark Rustad 					 struct sk_buff *skb)
968a9763f3cSMark Rustad {
969a9763f3cSMark Rustad 	if (unlikely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_TSIP))) {
970a9763f3cSMark Rustad 		ixgbe_ptp_rx_pktstamp(rx_ring->q_vector, skb);
971a9763f3cSMark Rustad 		return;
972a9763f3cSMark Rustad 	}
973a9763f3cSMark Rustad 
974a9763f3cSMark Rustad 	if (unlikely(!ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_STAT_TS)))
975a9763f3cSMark Rustad 		return;
976a9763f3cSMark Rustad 
977a9763f3cSMark Rustad 	ixgbe_ptp_rx_rgtstamp(rx_ring->q_vector, skb);
978a9763f3cSMark Rustad 
979a9763f3cSMark Rustad 	/* Update the last_rx_timestamp timer in order to enable watchdog check
980a9763f3cSMark Rustad 	 * for error case of latched timestamp on a dropped packet.
981a9763f3cSMark Rustad 	 */
982a9763f3cSMark Rustad 	rx_ring->last_rx_timestamp = jiffies;
983a9763f3cSMark Rustad }
984a9763f3cSMark Rustad 
98593501d48SJacob Keller int ixgbe_ptp_set_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr);
98693501d48SJacob Keller int ixgbe_ptp_get_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr);
9875ccc921aSJoe Perches void ixgbe_ptp_start_cyclecounter(struct ixgbe_adapter *adapter);
9885ccc921aSJoe Perches void ixgbe_ptp_reset(struct ixgbe_adapter *adapter);
989a9763f3cSMark Rustad void ixgbe_ptp_check_pps_event(struct ixgbe_adapter *adapter);
990da36b647SGreg Rose #ifdef CONFIG_PCI_IOV
991da36b647SGreg Rose void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter);
992da36b647SGreg Rose #endif
9933a6a4edaSJacob Keller 
9942a47fa45SJohn Fastabend netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
9952a47fa45SJohn Fastabend 				  struct ixgbe_adapter *adapter,
9962a47fa45SJohn Fastabend 				  struct ixgbe_ring *tx_ring);
9977f276efbSVlad Zolotarov u32 ixgbe_rss_indir_tbl_entries(struct ixgbe_adapter *adapter);
998d3aa9c9fSPaolo Abeni void ixgbe_store_key(struct ixgbe_adapter *adapter);
9991c7cf078STom Barbette void ixgbe_store_reta(struct ixgbe_adapter *adapter);
10002916500dSDon Skidmore s32 ixgbe_negotiate_fc(struct ixgbe_hw *hw, u32 adv_reg, u32 lp_reg,
10012916500dSDon Skidmore 		       u32 adv_sym, u32 adv_asm, u32 lp_sym, u32 lp_asm);
100248e01e00SJeff Kirsher #ifdef CONFIG_IXGBE_IPSEC
10038bbbc5e9SShannon Nelson void ixgbe_init_ipsec_offload(struct ixgbe_adapter *adapter);
100463a67fe2SShannon Nelson void ixgbe_stop_ipsec_offload(struct ixgbe_adapter *adapter);
10056d73a154SShannon Nelson void ixgbe_ipsec_restore(struct ixgbe_adapter *adapter);
100692103199SShannon Nelson void ixgbe_ipsec_rx(struct ixgbe_ring *rx_ring,
100792103199SShannon Nelson 		    union ixgbe_adv_rx_desc *rx_desc,
100892103199SShannon Nelson 		    struct sk_buff *skb);
100959259470SShannon Nelson int ixgbe_ipsec_tx(struct ixgbe_ring *tx_ring, struct ixgbe_tx_buffer *first,
101059259470SShannon Nelson 		   struct ixgbe_ipsec_tx_data *itd);
101172698240SShannon Nelson void ixgbe_ipsec_vf_clear(struct ixgbe_adapter *adapter, u32 vf);
101272698240SShannon Nelson int ixgbe_ipsec_vf_add_sa(struct ixgbe_adapter *adapter, u32 *mbuf, u32 vf);
101372698240SShannon Nelson int ixgbe_ipsec_vf_del_sa(struct ixgbe_adapter *adapter, u32 *mbuf, u32 vf);
10148bbbc5e9SShannon Nelson #else
101572698240SShannon Nelson static inline void ixgbe_init_ipsec_offload(struct ixgbe_adapter *adapter) { }
101672698240SShannon Nelson static inline void ixgbe_stop_ipsec_offload(struct ixgbe_adapter *adapter) { }
101772698240SShannon Nelson static inline void ixgbe_ipsec_restore(struct ixgbe_adapter *adapter) { }
101892103199SShannon Nelson static inline void ixgbe_ipsec_rx(struct ixgbe_ring *rx_ring,
101992103199SShannon Nelson 				  union ixgbe_adv_rx_desc *rx_desc,
102072698240SShannon Nelson 				  struct sk_buff *skb) { }
102159259470SShannon Nelson static inline int ixgbe_ipsec_tx(struct ixgbe_ring *tx_ring,
102259259470SShannon Nelson 				 struct ixgbe_tx_buffer *first,
102372698240SShannon Nelson 				 struct ixgbe_ipsec_tx_data *itd) { return 0; }
102472698240SShannon Nelson static inline void ixgbe_ipsec_vf_clear(struct ixgbe_adapter *adapter,
102572698240SShannon Nelson 					u32 vf) { }
102672698240SShannon Nelson static inline int ixgbe_ipsec_vf_add_sa(struct ixgbe_adapter *adapter,
102772698240SShannon Nelson 					u32 *mbuf, u32 vf) { return -EACCES; }
102872698240SShannon Nelson static inline int ixgbe_ipsec_vf_del_sa(struct ixgbe_adapter *adapter,
102972698240SShannon Nelson 					u32 *mbuf, u32 vf) { return -EACCES; }
103048e01e00SJeff Kirsher #endif /* CONFIG_IXGBE_IPSEC */
10319ba095a6SJan Sokolowski 
10329ba095a6SJan Sokolowski static inline bool ixgbe_enabled_xdp_adapter(struct ixgbe_adapter *adapter)
10339ba095a6SJan Sokolowski {
10349ba095a6SJan Sokolowski 	return !!adapter->xdp_prog;
10359ba095a6SJan Sokolowski }
10369ba095a6SJan Sokolowski 
1037dee1ad47SJeff Kirsher #endif /* _IXGBE_H_ */
1038