xref: /openbmc/linux/drivers/net/ethernet/intel/ixgbe/ixgbe.h (revision 09816fbea96ae81eac82dee2d52f29ea7241678d)
1dee1ad47SJeff Kirsher /*******************************************************************************
2dee1ad47SJeff Kirsher 
3dee1ad47SJeff Kirsher   Intel 10 Gigabit PCI Express Linux driver
494971820SDon Skidmore   Copyright(c) 1999 - 2012 Intel Corporation.
5dee1ad47SJeff Kirsher 
6dee1ad47SJeff Kirsher   This program is free software; you can redistribute it and/or modify it
7dee1ad47SJeff Kirsher   under the terms and conditions of the GNU General Public License,
8dee1ad47SJeff Kirsher   version 2, as published by the Free Software Foundation.
9dee1ad47SJeff Kirsher 
10dee1ad47SJeff Kirsher   This program is distributed in the hope it will be useful, but WITHOUT
11dee1ad47SJeff Kirsher   ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12dee1ad47SJeff Kirsher   FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
13dee1ad47SJeff Kirsher   more details.
14dee1ad47SJeff Kirsher 
15dee1ad47SJeff Kirsher   You should have received a copy of the GNU General Public License along with
16dee1ad47SJeff Kirsher   this program; if not, write to the Free Software Foundation, Inc.,
17dee1ad47SJeff Kirsher   51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18dee1ad47SJeff Kirsher 
19dee1ad47SJeff Kirsher   The full GNU General Public License is included in this distribution in
20dee1ad47SJeff Kirsher   the file called "COPYING".
21dee1ad47SJeff Kirsher 
22dee1ad47SJeff Kirsher   Contact Information:
23dee1ad47SJeff Kirsher   e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24dee1ad47SJeff Kirsher   Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25dee1ad47SJeff Kirsher 
26dee1ad47SJeff Kirsher *******************************************************************************/
27dee1ad47SJeff Kirsher 
28dee1ad47SJeff Kirsher #ifndef _IXGBE_H_
29dee1ad47SJeff Kirsher #define _IXGBE_H_
30dee1ad47SJeff Kirsher 
31dee1ad47SJeff Kirsher #include <linux/bitops.h>
32dee1ad47SJeff Kirsher #include <linux/types.h>
33dee1ad47SJeff Kirsher #include <linux/pci.h>
34dee1ad47SJeff Kirsher #include <linux/netdevice.h>
35dee1ad47SJeff Kirsher #include <linux/cpumask.h>
36dee1ad47SJeff Kirsher #include <linux/aer.h>
37dee1ad47SJeff Kirsher #include <linux/if_vlan.h>
38dee1ad47SJeff Kirsher 
393a6a4edaSJacob Keller #ifdef CONFIG_IXGBE_PTP
403a6a4edaSJacob Keller #include <linux/clocksource.h>
413a6a4edaSJacob Keller #include <linux/net_tstamp.h>
423a6a4edaSJacob Keller #include <linux/ptp_clock_kernel.h>
433a6a4edaSJacob Keller #endif /* CONFIG_IXGBE_PTP */
443a6a4edaSJacob Keller 
45dee1ad47SJeff Kirsher #include "ixgbe_type.h"
46dee1ad47SJeff Kirsher #include "ixgbe_common.h"
47dee1ad47SJeff Kirsher #include "ixgbe_dcb.h"
48dee1ad47SJeff Kirsher #if defined(CONFIG_FCOE) || defined(CONFIG_FCOE_MODULE)
49dee1ad47SJeff Kirsher #define IXGBE_FCOE
50dee1ad47SJeff Kirsher #include "ixgbe_fcoe.h"
51dee1ad47SJeff Kirsher #endif /* CONFIG_FCOE or CONFIG_FCOE_MODULE */
52dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCA
53dee1ad47SJeff Kirsher #include <linux/dca.h>
54dee1ad47SJeff Kirsher #endif
55dee1ad47SJeff Kirsher 
56dee1ad47SJeff Kirsher /* common prefix used by pr_<> macros */
57dee1ad47SJeff Kirsher #undef pr_fmt
58dee1ad47SJeff Kirsher #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
59dee1ad47SJeff Kirsher 
60dee1ad47SJeff Kirsher /* TX/RX descriptor defines */
61dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_TXD		    512
6259224555SAlexander Duyck #define IXGBE_DEFAULT_TX_WORK		    256
63dee1ad47SJeff Kirsher #define IXGBE_MAX_TXD			   4096
64dee1ad47SJeff Kirsher #define IXGBE_MIN_TXD			     64
65dee1ad47SJeff Kirsher 
66dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_RXD		    512
67dee1ad47SJeff Kirsher #define IXGBE_MAX_RXD			   4096
68dee1ad47SJeff Kirsher #define IXGBE_MIN_RXD			     64
69dee1ad47SJeff Kirsher 
70dee1ad47SJeff Kirsher /* flow control */
71dee1ad47SJeff Kirsher #define IXGBE_MIN_FCRTL			   0x40
72dee1ad47SJeff Kirsher #define IXGBE_MAX_FCRTL			0x7FF80
73dee1ad47SJeff Kirsher #define IXGBE_MIN_FCRTH			  0x600
74dee1ad47SJeff Kirsher #define IXGBE_MAX_FCRTH			0x7FFF0
75dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_FCPAUSE		 0xFFFF
76dee1ad47SJeff Kirsher #define IXGBE_MIN_FCPAUSE		      0
77dee1ad47SJeff Kirsher #define IXGBE_MAX_FCPAUSE		 0xFFFF
78dee1ad47SJeff Kirsher 
79dee1ad47SJeff Kirsher /* Supported Rx Buffer Sizes */
80252562c2SAlexander Duyck #define IXGBE_RXBUFFER_256    256  /* Used for skb receive header */
81*09816fbeSAlexander Duyck #define IXGBE_RXBUFFER_2K    2048
82*09816fbeSAlexander Duyck #define IXGBE_RXBUFFER_3K    3072
83*09816fbeSAlexander Duyck #define IXGBE_RXBUFFER_4K    4096
84dee1ad47SJeff Kirsher #define IXGBE_MAX_RXBUFFER  16384  /* largest size for a single descriptor */
85dee1ad47SJeff Kirsher 
86dee1ad47SJeff Kirsher /*
87252562c2SAlexander Duyck  * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we
88252562c2SAlexander Duyck  * reserve 64 more, and skb_shared_info adds an additional 320 bytes more,
89252562c2SAlexander Duyck  * this adds up to 448 bytes of extra data.
90252562c2SAlexander Duyck  *
91252562c2SAlexander Duyck  * Since netdev_alloc_skb now allocates a page fragment we can use a value
92252562c2SAlexander Duyck  * of 256 and the resultant skb will have a truesize of 960 or less.
93dee1ad47SJeff Kirsher  */
94252562c2SAlexander Duyck #define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_256
95dee1ad47SJeff Kirsher 
96dee1ad47SJeff Kirsher #define MAXIMUM_ETHERNET_VLAN_SIZE (ETH_FRAME_LEN + ETH_FCS_LEN + VLAN_HLEN)
97dee1ad47SJeff Kirsher 
98dee1ad47SJeff Kirsher /* How many Rx Buffers do we bundle into one write to the hardware ? */
99dee1ad47SJeff Kirsher #define IXGBE_RX_BUFFER_WRITE	16	/* Must be power of 2 */
100dee1ad47SJeff Kirsher 
101dee1ad47SJeff Kirsher #define IXGBE_TX_FLAGS_CSUM		(u32)(1)
10266f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_HW_VLAN		(u32)(1 << 1)
10366f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_SW_VLAN		(u32)(1 << 2)
10466f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_TSO		(u32)(1 << 3)
10566f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_IPV4		(u32)(1 << 4)
10666f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_FCOE		(u32)(1 << 5)
10766f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_FSO		(u32)(1 << 6)
1087f9643fdSAlexander Duyck #define IXGBE_TX_FLAGS_TXSW		(u32)(1 << 7)
1093a6a4edaSJacob Keller #define IXGBE_TX_FLAGS_TSTAMP		(u32)(1 << 8)
110dee1ad47SJeff Kirsher #define IXGBE_TX_FLAGS_VLAN_MASK	0xffff0000
11166f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_VLAN_PRIO_MASK	0xe0000000
11266f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT  29
113dee1ad47SJeff Kirsher #define IXGBE_TX_FLAGS_VLAN_SHIFT	16
114dee1ad47SJeff Kirsher 
115dee1ad47SJeff Kirsher #define IXGBE_MAX_VF_MC_ENTRIES         30
116dee1ad47SJeff Kirsher #define IXGBE_MAX_VF_FUNCTIONS          64
117dee1ad47SJeff Kirsher #define IXGBE_MAX_VFTA_ENTRIES          128
118dee1ad47SJeff Kirsher #define MAX_EMULATION_MAC_ADDRS         16
119dee1ad47SJeff Kirsher #define IXGBE_MAX_PF_MACVLANS           15
1201d9c0bfdSAlexander Duyck #define VMDQ_P(p)   ((p) + adapter->ring_feature[RING_F_VMDQ].offset)
12183c61fa9SGreg Rose #define IXGBE_82599_VF_DEVICE_ID        0x10ED
12283c61fa9SGreg Rose #define IXGBE_X540_VF_DEVICE_ID         0x1515
123dee1ad47SJeff Kirsher 
124dee1ad47SJeff Kirsher struct vf_data_storage {
125dee1ad47SJeff Kirsher 	unsigned char vf_mac_addresses[ETH_ALEN];
126dee1ad47SJeff Kirsher 	u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES];
127dee1ad47SJeff Kirsher 	u16 num_vf_mc_hashes;
128dee1ad47SJeff Kirsher 	u16 default_vf_vlan_id;
129dee1ad47SJeff Kirsher 	u16 vlans_enabled;
130dee1ad47SJeff Kirsher 	bool clear_to_send;
131dee1ad47SJeff Kirsher 	bool pf_set_mac;
132dee1ad47SJeff Kirsher 	u16 pf_vlan; /* When set, guest VLAN config not allowed. */
133dee1ad47SJeff Kirsher 	u16 pf_qos;
134dee1ad47SJeff Kirsher 	u16 tx_rate;
135de4c7f65SGreg Rose 	u16 vlan_count;
136de4c7f65SGreg Rose 	u8 spoofchk_enabled;
137dee1ad47SJeff Kirsher };
138dee1ad47SJeff Kirsher 
139dee1ad47SJeff Kirsher struct vf_macvlans {
140dee1ad47SJeff Kirsher 	struct list_head l;
141dee1ad47SJeff Kirsher 	int vf;
142dee1ad47SJeff Kirsher 	int rar_entry;
143dee1ad47SJeff Kirsher 	bool free;
144dee1ad47SJeff Kirsher 	bool is_macvlan;
145dee1ad47SJeff Kirsher 	u8 vf_macvlan[ETH_ALEN];
146dee1ad47SJeff Kirsher };
147dee1ad47SJeff Kirsher 
148dee1ad47SJeff Kirsher #define IXGBE_MAX_TXD_PWR	14
149dee1ad47SJeff Kirsher #define IXGBE_MAX_DATA_PER_TXD	(1 << IXGBE_MAX_TXD_PWR)
150dee1ad47SJeff Kirsher 
151dee1ad47SJeff Kirsher /* Tx Descriptors needed, worst case */
152dee1ad47SJeff Kirsher #define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD)
153dee1ad47SJeff Kirsher #define DESC_NEEDED ((MAX_SKB_FRAGS * TXD_USE_COUNT(PAGE_SIZE)) + 4)
154dee1ad47SJeff Kirsher 
155dee1ad47SJeff Kirsher /* wrapper around a pointer to a socket buffer,
156dee1ad47SJeff Kirsher  * so a DMA handle can be stored along with the buffer */
157dee1ad47SJeff Kirsher struct ixgbe_tx_buffer {
158d3d00239SAlexander Duyck 	union ixgbe_adv_tx_desc *next_to_watch;
159dee1ad47SJeff Kirsher 	unsigned long time_stamp;
160d3d00239SAlexander Duyck 	struct sk_buff *skb;
161fd0db0edSAlexander Duyck 	unsigned int bytecount;
162fd0db0edSAlexander Duyck 	unsigned short gso_segs;
163244e27adSAlexander Duyck 	__be16 protocol;
164729739b7SAlexander Duyck 	DEFINE_DMA_UNMAP_ADDR(dma);
165729739b7SAlexander Duyck 	DEFINE_DMA_UNMAP_LEN(len);
166fd0db0edSAlexander Duyck 	u32 tx_flags;
167dee1ad47SJeff Kirsher };
168dee1ad47SJeff Kirsher 
169dee1ad47SJeff Kirsher struct ixgbe_rx_buffer {
170dee1ad47SJeff Kirsher 	struct sk_buff *skb;
171dee1ad47SJeff Kirsher 	dma_addr_t dma;
172dee1ad47SJeff Kirsher 	struct page *page;
173dee1ad47SJeff Kirsher 	unsigned int page_offset;
174dee1ad47SJeff Kirsher };
175dee1ad47SJeff Kirsher 
176dee1ad47SJeff Kirsher struct ixgbe_queue_stats {
177dee1ad47SJeff Kirsher 	u64 packets;
178dee1ad47SJeff Kirsher 	u64 bytes;
179dee1ad47SJeff Kirsher };
180dee1ad47SJeff Kirsher 
181dee1ad47SJeff Kirsher struct ixgbe_tx_queue_stats {
182dee1ad47SJeff Kirsher 	u64 restart_queue;
183dee1ad47SJeff Kirsher 	u64 tx_busy;
184dee1ad47SJeff Kirsher 	u64 tx_done_old;
185dee1ad47SJeff Kirsher };
186dee1ad47SJeff Kirsher 
187dee1ad47SJeff Kirsher struct ixgbe_rx_queue_stats {
188dee1ad47SJeff Kirsher 	u64 rsc_count;
189dee1ad47SJeff Kirsher 	u64 rsc_flush;
190dee1ad47SJeff Kirsher 	u64 non_eop_descs;
191dee1ad47SJeff Kirsher 	u64 alloc_rx_page_failed;
192dee1ad47SJeff Kirsher 	u64 alloc_rx_buff_failed;
1938a0da21bSAlexander Duyck 	u64 csum_err;
194dee1ad47SJeff Kirsher };
195dee1ad47SJeff Kirsher 
196f800326dSAlexander Duyck enum ixgbe_ring_state_t {
197dee1ad47SJeff Kirsher 	__IXGBE_TX_FDIR_INIT_DONE,
198dee1ad47SJeff Kirsher 	__IXGBE_TX_DETECT_HANG,
199dee1ad47SJeff Kirsher 	__IXGBE_HANG_CHECK_ARMED,
200dee1ad47SJeff Kirsher 	__IXGBE_RX_RSC_ENABLED,
2018a0da21bSAlexander Duyck 	__IXGBE_RX_CSUM_UDP_ZERO_ERR,
20257efd44cSAlexander Duyck 	__IXGBE_RX_FCOE,
203dee1ad47SJeff Kirsher };
204dee1ad47SJeff Kirsher 
205dee1ad47SJeff Kirsher #define check_for_tx_hang(ring) \
206dee1ad47SJeff Kirsher 	test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
207dee1ad47SJeff Kirsher #define set_check_for_tx_hang(ring) \
208dee1ad47SJeff Kirsher 	set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
209dee1ad47SJeff Kirsher #define clear_check_for_tx_hang(ring) \
210dee1ad47SJeff Kirsher 	clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
211dee1ad47SJeff Kirsher #define ring_is_rsc_enabled(ring) \
212dee1ad47SJeff Kirsher 	test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
213dee1ad47SJeff Kirsher #define set_ring_rsc_enabled(ring) \
214dee1ad47SJeff Kirsher 	set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
215dee1ad47SJeff Kirsher #define clear_ring_rsc_enabled(ring) \
216dee1ad47SJeff Kirsher 	clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
217dee1ad47SJeff Kirsher struct ixgbe_ring {
218efe3d3c8SAlexander Duyck 	struct ixgbe_ring *next;	/* pointer to next ring in q_vector */
219d3ee4294SAlexander Duyck 	struct ixgbe_q_vector *q_vector; /* backpointer to host q_vector */
220dee1ad47SJeff Kirsher 	struct net_device *netdev;	/* netdev ring belongs to */
221d3ee4294SAlexander Duyck 	struct device *dev;		/* device for DMA mapping */
222d3ee4294SAlexander Duyck 	void *desc;			/* descriptor ring memory */
223dee1ad47SJeff Kirsher 	union {
224dee1ad47SJeff Kirsher 		struct ixgbe_tx_buffer *tx_buffer_info;
225dee1ad47SJeff Kirsher 		struct ixgbe_rx_buffer *rx_buffer_info;
226dee1ad47SJeff Kirsher 	};
227dee1ad47SJeff Kirsher 	unsigned long state;
228dee1ad47SJeff Kirsher 	u8 __iomem *tail;
229d3ee4294SAlexander Duyck 	dma_addr_t dma;			/* phys. address of descriptor ring */
230d3ee4294SAlexander Duyck 	unsigned int size;		/* length in bytes */
231dee1ad47SJeff Kirsher 
232dee1ad47SJeff Kirsher 	u16 count;			/* amount of descriptors */
233dee1ad47SJeff Kirsher 
234dee1ad47SJeff Kirsher 	u8 queue_index; /* needed for multiqueue queue management */
235dee1ad47SJeff Kirsher 	u8 reg_idx;			/* holds the special value that gets
236dee1ad47SJeff Kirsher 					 * the hardware register offset
237dee1ad47SJeff Kirsher 					 * associated with this ring, which is
238dee1ad47SJeff Kirsher 					 * different for DCB and RSS modes
239dee1ad47SJeff Kirsher 					 */
240d3ee4294SAlexander Duyck 	u16 next_to_use;
241d3ee4294SAlexander Duyck 	u16 next_to_clean;
242d3ee4294SAlexander Duyck 
243f800326dSAlexander Duyck 	union {
244d3ee4294SAlexander Duyck 		u16 next_to_alloc;
245f800326dSAlexander Duyck 		struct {
246dee1ad47SJeff Kirsher 			u8 atr_sample_rate;
247dee1ad47SJeff Kirsher 			u8 atr_count;
248f800326dSAlexander Duyck 		};
249f800326dSAlexander Duyck 	};
250dee1ad47SJeff Kirsher 
251dee1ad47SJeff Kirsher 	u8 dcb_tc;
252dee1ad47SJeff Kirsher 	struct ixgbe_queue_stats stats;
253dee1ad47SJeff Kirsher 	struct u64_stats_sync syncp;
254dee1ad47SJeff Kirsher 	union {
255dee1ad47SJeff Kirsher 		struct ixgbe_tx_queue_stats tx_stats;
256dee1ad47SJeff Kirsher 		struct ixgbe_rx_queue_stats rx_stats;
257dee1ad47SJeff Kirsher 	};
258dee1ad47SJeff Kirsher } ____cacheline_internodealigned_in_smp;
259dee1ad47SJeff Kirsher 
260dee1ad47SJeff Kirsher enum ixgbe_ring_f_enum {
261dee1ad47SJeff Kirsher 	RING_F_NONE = 0,
262dee1ad47SJeff Kirsher 	RING_F_VMDQ,  /* SR-IOV uses the same ring feature */
263dee1ad47SJeff Kirsher 	RING_F_RSS,
264dee1ad47SJeff Kirsher 	RING_F_FDIR,
265dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE
266dee1ad47SJeff Kirsher 	RING_F_FCOE,
267dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */
268dee1ad47SJeff Kirsher 
269dee1ad47SJeff Kirsher 	RING_F_ARRAY_SIZE      /* must be last in enum set */
270dee1ad47SJeff Kirsher };
271dee1ad47SJeff Kirsher 
272dee1ad47SJeff Kirsher #define IXGBE_MAX_RSS_INDICES  16
273dee1ad47SJeff Kirsher #define IXGBE_MAX_VMDQ_INDICES 64
274dee1ad47SJeff Kirsher #define IXGBE_MAX_FDIR_INDICES 64
275dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE
276dee1ad47SJeff Kirsher #define IXGBE_MAX_FCOE_INDICES  8
277dee1ad47SJeff Kirsher #define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + IXGBE_MAX_FCOE_INDICES)
278dee1ad47SJeff Kirsher #define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + IXGBE_MAX_FCOE_INDICES)
279dee1ad47SJeff Kirsher #else
280dee1ad47SJeff Kirsher #define MAX_RX_QUEUES IXGBE_MAX_FDIR_INDICES
281dee1ad47SJeff Kirsher #define MAX_TX_QUEUES IXGBE_MAX_FDIR_INDICES
282dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */
283dee1ad47SJeff Kirsher struct ixgbe_ring_feature {
284c087663eSAlexander Duyck 	u16 limit;	/* upper limit on feature indices */
285c087663eSAlexander Duyck 	u16 indices;	/* current value of indices */
286e4b317e9SAlexander Duyck 	u16 mask;	/* Mask used for feature to ring mapping */
287e4b317e9SAlexander Duyck 	u16 offset;	/* offset to start of feature */
288dee1ad47SJeff Kirsher } ____cacheline_internodealigned_in_smp;
289dee1ad47SJeff Kirsher 
29073079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_8Q_MASK 0x78
29173079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_4Q_MASK 0x7C
29273079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_2Q_MASK 0x7E
29373079ea0SAlexander Duyck 
294f800326dSAlexander Duyck /*
295f800326dSAlexander Duyck  * FCoE requires that all Rx buffers be over 2200 bytes in length.  Since
296f800326dSAlexander Duyck  * this is twice the size of a half page we need to double the page order
297f800326dSAlexander Duyck  * for FCoE enabled Rx queues.
298f800326dSAlexander Duyck  */
299*09816fbeSAlexander Duyck static inline unsigned int ixgbe_rx_bufsz(struct ixgbe_ring *ring)
300*09816fbeSAlexander Duyck {
301*09816fbeSAlexander Duyck #ifdef IXGBE_FCOE
302*09816fbeSAlexander Duyck 	if (test_bit(__IXGBE_RX_FCOE, &ring->state))
303*09816fbeSAlexander Duyck 		return (PAGE_SIZE < 8192) ? IXGBE_RXBUFFER_4K :
304*09816fbeSAlexander Duyck 					    IXGBE_RXBUFFER_3K;
305*09816fbeSAlexander Duyck #endif
306*09816fbeSAlexander Duyck 	return IXGBE_RXBUFFER_2K;
307*09816fbeSAlexander Duyck }
308*09816fbeSAlexander Duyck 
309f800326dSAlexander Duyck static inline unsigned int ixgbe_rx_pg_order(struct ixgbe_ring *ring)
310f800326dSAlexander Duyck {
311*09816fbeSAlexander Duyck #ifdef IXGBE_FCOE
312*09816fbeSAlexander Duyck 	if (test_bit(__IXGBE_RX_FCOE, &ring->state))
313*09816fbeSAlexander Duyck 		return (PAGE_SIZE < 8192) ? 1 : 0;
314f800326dSAlexander Duyck #endif
315*09816fbeSAlexander Duyck 	return 0;
316*09816fbeSAlexander Duyck }
317f800326dSAlexander Duyck #define ixgbe_rx_pg_size(_ring) (PAGE_SIZE << ixgbe_rx_pg_order(_ring))
318f800326dSAlexander Duyck 
319dee1ad47SJeff Kirsher struct ixgbe_ring_container {
320efe3d3c8SAlexander Duyck 	struct ixgbe_ring *ring;	/* pointer to linked list of rings */
321dee1ad47SJeff Kirsher 	unsigned int total_bytes;	/* total bytes processed this int */
322dee1ad47SJeff Kirsher 	unsigned int total_packets;	/* total packets processed this int */
323dee1ad47SJeff Kirsher 	u16 work_limit;			/* total work allowed per interrupt */
324dee1ad47SJeff Kirsher 	u8 count;			/* total number of rings in vector */
325dee1ad47SJeff Kirsher 	u8 itr;				/* current ITR setting for ring */
326dee1ad47SJeff Kirsher };
327dee1ad47SJeff Kirsher 
328a557928eSAlexander Duyck /* iterator for handling rings in ring container */
329a557928eSAlexander Duyck #define ixgbe_for_each_ring(pos, head) \
330a557928eSAlexander Duyck 	for (pos = (head).ring; pos != NULL; pos = pos->next)
331a557928eSAlexander Duyck 
332dee1ad47SJeff Kirsher #define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \
333dee1ad47SJeff Kirsher                               ? 8 : 1)
334dee1ad47SJeff Kirsher #define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS
335dee1ad47SJeff Kirsher 
33649c7ffbeSAlexander Duyck /* MAX_Q_VECTORS of these are allocated,
337dee1ad47SJeff Kirsher  * but we only use one per queue-specific vector.
338dee1ad47SJeff Kirsher  */
339dee1ad47SJeff Kirsher struct ixgbe_q_vector {
340dee1ad47SJeff Kirsher 	struct ixgbe_adapter *adapter;
341dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCA
342dee1ad47SJeff Kirsher 	int cpu;	    /* CPU for DCA */
343dee1ad47SJeff Kirsher #endif
344d5bf4f67SEmil Tantilov 	u16 v_idx;		/* index of q_vector within array, also used for
345d5bf4f67SEmil Tantilov 				 * finding the bit in EICR and friends that
346d5bf4f67SEmil Tantilov 				 * represents the vector for this ring */
347d5bf4f67SEmil Tantilov 	u16 itr;		/* Interrupt throttle rate written to EITR */
348dee1ad47SJeff Kirsher 	struct ixgbe_ring_container rx, tx;
349d5bf4f67SEmil Tantilov 
350d5bf4f67SEmil Tantilov 	struct napi_struct napi;
351de88eeebSAlexander Duyck 	cpumask_t affinity_mask;
352de88eeebSAlexander Duyck 	int numa_node;
353de88eeebSAlexander Duyck 	struct rcu_head rcu;	/* to avoid race with update stats on free */
354dee1ad47SJeff Kirsher 	char name[IFNAMSIZ + 9];
355de88eeebSAlexander Duyck 
356de88eeebSAlexander Duyck 	/* for dynamic allocation of rings associated with this q_vector */
357de88eeebSAlexander Duyck 	struct ixgbe_ring ring[0] ____cacheline_internodealigned_in_smp;
358dee1ad47SJeff Kirsher };
3593ca8bc6dSDon Skidmore #ifdef CONFIG_IXGBE_HWMON
3603ca8bc6dSDon Skidmore 
3613ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_LOC		0
3623ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_TEMP		1
3633ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_CAUTION	2
3643ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_MAX		3
3653ca8bc6dSDon Skidmore 
3663ca8bc6dSDon Skidmore struct hwmon_attr {
3673ca8bc6dSDon Skidmore 	struct device_attribute dev_attr;
3683ca8bc6dSDon Skidmore 	struct ixgbe_hw *hw;
3693ca8bc6dSDon Skidmore 	struct ixgbe_thermal_diode_data *sensor;
3703ca8bc6dSDon Skidmore 	char name[12];
3713ca8bc6dSDon Skidmore };
3723ca8bc6dSDon Skidmore 
3733ca8bc6dSDon Skidmore struct hwmon_buff {
3743ca8bc6dSDon Skidmore 	struct device *device;
3753ca8bc6dSDon Skidmore 	struct hwmon_attr *hwmon_list;
3763ca8bc6dSDon Skidmore 	unsigned int n_hwmon;
3773ca8bc6dSDon Skidmore };
3783ca8bc6dSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */
379dee1ad47SJeff Kirsher 
380d5bf4f67SEmil Tantilov /*
381d5bf4f67SEmil Tantilov  * microsecond values for various ITR rates shifted by 2 to fit itr register
382d5bf4f67SEmil Tantilov  * with the first 3 bits reserved 0
383dee1ad47SJeff Kirsher  */
384d5bf4f67SEmil Tantilov #define IXGBE_MIN_RSC_ITR	24
385d5bf4f67SEmil Tantilov #define IXGBE_100K_ITR		40
386d5bf4f67SEmil Tantilov #define IXGBE_20K_ITR		200
387d5bf4f67SEmil Tantilov #define IXGBE_10K_ITR		400
388d5bf4f67SEmil Tantilov #define IXGBE_8K_ITR		500
389dee1ad47SJeff Kirsher 
390f56e0cb1SAlexander Duyck /* ixgbe_test_staterr - tests bits in Rx descriptor status and error fields */
391f56e0cb1SAlexander Duyck static inline __le32 ixgbe_test_staterr(union ixgbe_adv_rx_desc *rx_desc,
392f56e0cb1SAlexander Duyck 					const u32 stat_err_bits)
393f56e0cb1SAlexander Duyck {
394f56e0cb1SAlexander Duyck 	return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
395f56e0cb1SAlexander Duyck }
396f56e0cb1SAlexander Duyck 
397dee1ad47SJeff Kirsher static inline u16 ixgbe_desc_unused(struct ixgbe_ring *ring)
398dee1ad47SJeff Kirsher {
399dee1ad47SJeff Kirsher 	u16 ntc = ring->next_to_clean;
400dee1ad47SJeff Kirsher 	u16 ntu = ring->next_to_use;
401dee1ad47SJeff Kirsher 
402dee1ad47SJeff Kirsher 	return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1;
403dee1ad47SJeff Kirsher }
404dee1ad47SJeff Kirsher 
405e4f74028SAlexander Duyck #define IXGBE_RX_DESC(R, i)	    \
406dee1ad47SJeff Kirsher 	(&(((union ixgbe_adv_rx_desc *)((R)->desc))[i]))
407e4f74028SAlexander Duyck #define IXGBE_TX_DESC(R, i)	    \
408dee1ad47SJeff Kirsher 	(&(((union ixgbe_adv_tx_desc *)((R)->desc))[i]))
409e4f74028SAlexander Duyck #define IXGBE_TX_CTXTDESC(R, i)	    \
410dee1ad47SJeff Kirsher 	(&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i]))
411dee1ad47SJeff Kirsher 
412dee1ad47SJeff Kirsher #define IXGBE_MAX_JUMBO_FRAME_SIZE        16128
413dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE
414dee1ad47SJeff Kirsher /* Use 3K as the baby jumbo frame size for FCoE */
415dee1ad47SJeff Kirsher #define IXGBE_FCOE_JUMBO_FRAME_SIZE       3072
416dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */
417dee1ad47SJeff Kirsher 
418dee1ad47SJeff Kirsher #define OTHER_VECTOR 1
419dee1ad47SJeff Kirsher #define NON_Q_VECTORS (OTHER_VECTOR)
420dee1ad47SJeff Kirsher 
421dee1ad47SJeff Kirsher #define MAX_MSIX_VECTORS_82599 64
42249c7ffbeSAlexander Duyck #define MAX_Q_VECTORS_82599 64
423dee1ad47SJeff Kirsher #define MAX_MSIX_VECTORS_82598 18
42449c7ffbeSAlexander Duyck #define MAX_Q_VECTORS_82598 16
425dee1ad47SJeff Kirsher 
42649c7ffbeSAlexander Duyck #define MAX_Q_VECTORS MAX_Q_VECTORS_82599
427dee1ad47SJeff Kirsher #define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599
428dee1ad47SJeff Kirsher 
4298f15486dSAlexander Duyck #define MIN_MSIX_Q_VECTORS 1
430dee1ad47SJeff Kirsher #define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)
431dee1ad47SJeff Kirsher 
43246646e61SAlexander Duyck /* default to trying for four seconds */
43346646e61SAlexander Duyck #define IXGBE_TRY_LINK_TIMEOUT (4 * HZ)
43446646e61SAlexander Duyck 
435dee1ad47SJeff Kirsher /* board specific private data structure */
436dee1ad47SJeff Kirsher struct ixgbe_adapter {
43746646e61SAlexander Duyck 	unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
43846646e61SAlexander Duyck 	/* OS defined structs */
43946646e61SAlexander Duyck 	struct net_device *netdev;
44046646e61SAlexander Duyck 	struct pci_dev *pdev;
44146646e61SAlexander Duyck 
442dee1ad47SJeff Kirsher 	unsigned long state;
443dee1ad47SJeff Kirsher 
444dee1ad47SJeff Kirsher 	/* Some features need tri-state capability,
445dee1ad47SJeff Kirsher 	 * thus the additional *_CAPABLE flags.
446dee1ad47SJeff Kirsher 	 */
447dee1ad47SJeff Kirsher 	u32 flags;
448a16a0d2fSAlexander Duyck #define IXGBE_FLAG_MSI_CAPABLE                  (u32)(1 << 0)
449a16a0d2fSAlexander Duyck #define IXGBE_FLAG_MSI_ENABLED                  (u32)(1 << 1)
450a16a0d2fSAlexander Duyck #define IXGBE_FLAG_MSIX_CAPABLE                 (u32)(1 << 2)
451a16a0d2fSAlexander Duyck #define IXGBE_FLAG_MSIX_ENABLED                 (u32)(1 << 3)
452a16a0d2fSAlexander Duyck #define IXGBE_FLAG_RX_1BUF_CAPABLE              (u32)(1 << 4)
453a16a0d2fSAlexander Duyck #define IXGBE_FLAG_RX_PS_CAPABLE                (u32)(1 << 5)
454a16a0d2fSAlexander Duyck #define IXGBE_FLAG_RX_PS_ENABLED                (u32)(1 << 6)
455a16a0d2fSAlexander Duyck #define IXGBE_FLAG_IN_NETPOLL                   (u32)(1 << 7)
456a16a0d2fSAlexander Duyck #define IXGBE_FLAG_DCA_ENABLED                  (u32)(1 << 8)
457a16a0d2fSAlexander Duyck #define IXGBE_FLAG_DCA_CAPABLE                  (u32)(1 << 9)
458a16a0d2fSAlexander Duyck #define IXGBE_FLAG_IMIR_ENABLED                 (u32)(1 << 10)
459a16a0d2fSAlexander Duyck #define IXGBE_FLAG_MQ_CAPABLE                   (u32)(1 << 11)
460a16a0d2fSAlexander Duyck #define IXGBE_FLAG_DCB_ENABLED                  (u32)(1 << 12)
461a16a0d2fSAlexander Duyck #define IXGBE_FLAG_VMDQ_CAPABLE                 (u32)(1 << 13)
462a16a0d2fSAlexander Duyck #define IXGBE_FLAG_VMDQ_ENABLED                 (u32)(1 << 14)
463a16a0d2fSAlexander Duyck #define IXGBE_FLAG_FAN_FAIL_CAPABLE             (u32)(1 << 15)
464a16a0d2fSAlexander Duyck #define IXGBE_FLAG_NEED_LINK_UPDATE             (u32)(1 << 16)
465a16a0d2fSAlexander Duyck #define IXGBE_FLAG_NEED_LINK_CONFIG             (u32)(1 << 17)
466a16a0d2fSAlexander Duyck #define IXGBE_FLAG_FDIR_HASH_CAPABLE            (u32)(1 << 18)
467a16a0d2fSAlexander Duyck #define IXGBE_FLAG_FDIR_PERFECT_CAPABLE         (u32)(1 << 19)
468a16a0d2fSAlexander Duyck #define IXGBE_FLAG_FCOE_CAPABLE                 (u32)(1 << 20)
469a16a0d2fSAlexander Duyck #define IXGBE_FLAG_FCOE_ENABLED                 (u32)(1 << 21)
470a16a0d2fSAlexander Duyck #define IXGBE_FLAG_SRIOV_CAPABLE                (u32)(1 << 22)
471a16a0d2fSAlexander Duyck #define IXGBE_FLAG_SRIOV_ENABLED                (u32)(1 << 23)
472dee1ad47SJeff Kirsher 
473dee1ad47SJeff Kirsher 	u32 flags2;
474a16a0d2fSAlexander Duyck #define IXGBE_FLAG2_RSC_CAPABLE                 (u32)(1 << 0)
475dee1ad47SJeff Kirsher #define IXGBE_FLAG2_RSC_ENABLED                 (u32)(1 << 1)
476dee1ad47SJeff Kirsher #define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE         (u32)(1 << 2)
477dee1ad47SJeff Kirsher #define IXGBE_FLAG2_TEMP_SENSOR_EVENT           (u32)(1 << 3)
478dee1ad47SJeff Kirsher #define IXGBE_FLAG2_SEARCH_FOR_SFP              (u32)(1 << 4)
479dee1ad47SJeff Kirsher #define IXGBE_FLAG2_SFP_NEEDS_RESET             (u32)(1 << 5)
480dee1ad47SJeff Kirsher #define IXGBE_FLAG2_RESET_REQUESTED             (u32)(1 << 6)
481dee1ad47SJeff Kirsher #define IXGBE_FLAG2_FDIR_REQUIRES_REINIT        (u32)(1 << 7)
482ef6afc0cSAlexander Duyck #define IXGBE_FLAG2_RSS_FIELD_IPV4_UDP		(u32)(1 << 8)
483ef6afc0cSAlexander Duyck #define IXGBE_FLAG2_RSS_FIELD_IPV6_UDP		(u32)(1 << 9)
4843a6a4edaSJacob Keller #define IXGBE_FLAG2_OVERFLOW_CHECK_ENABLED	(u32)(1 << 10)
485681ae1adSJacob E Keller #define IXGBE_FLAG2_PTP_PPS_ENABLED		(u32)(1 << 11)
48646646e61SAlexander Duyck 
48746646e61SAlexander Duyck 	/* Tx fast path data */
48846646e61SAlexander Duyck 	int num_tx_queues;
48946646e61SAlexander Duyck 	u16 tx_itr_setting;
49046646e61SAlexander Duyck 	u16 tx_work_limit;
49146646e61SAlexander Duyck 
49246646e61SAlexander Duyck 	/* Rx fast path data */
49346646e61SAlexander Duyck 	int num_rx_queues;
49446646e61SAlexander Duyck 	u16 rx_itr_setting;
49546646e61SAlexander Duyck 
49646646e61SAlexander Duyck 	/* TX */
49746646e61SAlexander Duyck 	struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp;
49846646e61SAlexander Duyck 
49946646e61SAlexander Duyck 	u64 restart_queue;
50046646e61SAlexander Duyck 	u64 lsc_int;
50146646e61SAlexander Duyck 	u32 tx_timeout_count;
50246646e61SAlexander Duyck 
50346646e61SAlexander Duyck 	/* RX */
50446646e61SAlexander Duyck 	struct ixgbe_ring *rx_ring[MAX_RX_QUEUES];
50546646e61SAlexander Duyck 	int num_rx_pools;		/* == num_rx_queues in 82598 */
50646646e61SAlexander Duyck 	int num_rx_queues_per_pool;	/* 1 if 82598, can be many if 82599 */
50746646e61SAlexander Duyck 	u64 hw_csum_rx_error;
50846646e61SAlexander Duyck 	u64 hw_rx_no_dma_resources;
50946646e61SAlexander Duyck 	u64 rsc_total_count;
51046646e61SAlexander Duyck 	u64 rsc_total_flush;
51146646e61SAlexander Duyck 	u64 non_eop_descs;
51246646e61SAlexander Duyck 	u32 alloc_rx_page_failed;
51346646e61SAlexander Duyck 	u32 alloc_rx_buff_failed;
51446646e61SAlexander Duyck 
51549c7ffbeSAlexander Duyck 	struct ixgbe_q_vector *q_vector[MAX_Q_VECTORS];
516dee1ad47SJeff Kirsher 
517dee1ad47SJeff Kirsher 	/* DCB parameters */
518dee1ad47SJeff Kirsher 	struct ieee_pfc *ixgbe_ieee_pfc;
519dee1ad47SJeff Kirsher 	struct ieee_ets *ixgbe_ieee_ets;
520dee1ad47SJeff Kirsher 	struct ixgbe_dcb_config dcb_cfg;
521dee1ad47SJeff Kirsher 	struct ixgbe_dcb_config temp_dcb_cfg;
522dee1ad47SJeff Kirsher 	u8 dcb_set_bitmap;
523dee1ad47SJeff Kirsher 	u8 dcbx_cap;
524dee1ad47SJeff Kirsher 	enum ixgbe_fc_mode last_lfc_mode;
525dee1ad47SJeff Kirsher 
52649c7ffbeSAlexander Duyck 	int num_q_vectors;	/* current number of q_vectors for device */
52749c7ffbeSAlexander Duyck 	int max_q_vectors;	/* true count of q_vectors for device */
528dee1ad47SJeff Kirsher 	struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE];
529dee1ad47SJeff Kirsher 	struct msix_entry *msix_entries;
530dee1ad47SJeff Kirsher 
531dee1ad47SJeff Kirsher 	u32 test_icr;
532dee1ad47SJeff Kirsher 	struct ixgbe_ring test_tx_ring;
533dee1ad47SJeff Kirsher 	struct ixgbe_ring test_rx_ring;
534dee1ad47SJeff Kirsher 
535dee1ad47SJeff Kirsher 	/* structs defined in ixgbe_hw.h */
536dee1ad47SJeff Kirsher 	struct ixgbe_hw hw;
537dee1ad47SJeff Kirsher 	u16 msg_enable;
538dee1ad47SJeff Kirsher 	struct ixgbe_hw_stats stats;
539dee1ad47SJeff Kirsher 
540dee1ad47SJeff Kirsher 	u64 tx_busy;
541dee1ad47SJeff Kirsher 	unsigned int tx_ring_count;
542dee1ad47SJeff Kirsher 	unsigned int rx_ring_count;
543dee1ad47SJeff Kirsher 
544dee1ad47SJeff Kirsher 	u32 link_speed;
545dee1ad47SJeff Kirsher 	bool link_up;
546dee1ad47SJeff Kirsher 	unsigned long link_check_timeout;
547dee1ad47SJeff Kirsher 
548dee1ad47SJeff Kirsher 	struct timer_list service_timer;
54946646e61SAlexander Duyck 	struct work_struct service_task;
55046646e61SAlexander Duyck 
55146646e61SAlexander Duyck 	struct hlist_head fdir_filter_list;
55246646e61SAlexander Duyck 	unsigned long fdir_overflow; /* number of times ATR was backed off */
55346646e61SAlexander Duyck 	union ixgbe_atr_input fdir_mask;
55446646e61SAlexander Duyck 	int fdir_filter_count;
555dee1ad47SJeff Kirsher 	u32 fdir_pballoc;
556dee1ad47SJeff Kirsher 	u32 atr_sample_rate;
557dee1ad47SJeff Kirsher 	spinlock_t fdir_perfect_lock;
55846646e61SAlexander Duyck 
559dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE
560dee1ad47SJeff Kirsher 	struct ixgbe_fcoe fcoe;
561dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */
562dee1ad47SJeff Kirsher 	u32 wol;
56346646e61SAlexander Duyck 
56446646e61SAlexander Duyck 	u16 bd_number;
56546646e61SAlexander Duyck 
56615e5209fSEmil Tantilov 	u16 eeprom_verh;
56715e5209fSEmil Tantilov 	u16 eeprom_verl;
568c23f5b6bSEmil Tantilov 	u16 eeprom_cap;
569dee1ad47SJeff Kirsher 
570dee1ad47SJeff Kirsher 	u32 interrupt_event;
57146646e61SAlexander Duyck 	u32 led_reg;
572dee1ad47SJeff Kirsher 
5733a6a4edaSJacob Keller #ifdef CONFIG_IXGBE_PTP
5743a6a4edaSJacob Keller 	struct ptp_clock *ptp_clock;
5753a6a4edaSJacob Keller 	struct ptp_clock_info ptp_caps;
5763a6a4edaSJacob Keller 	unsigned long last_overflow_check;
5773a6a4edaSJacob Keller 	spinlock_t tmreg_lock;
5783a6a4edaSJacob Keller 	struct cyclecounter cc;
5793a6a4edaSJacob Keller 	struct timecounter tc;
5801d1a79b5SJacob Keller 	int rx_hwtstamp_filter;
5813a6a4edaSJacob Keller 	u32 base_incval;
5823a6a4edaSJacob Keller 	u32 cycle_speed;
5833a6a4edaSJacob Keller #endif /* CONFIG_IXGBE_PTP */
5843a6a4edaSJacob Keller 
585dee1ad47SJeff Kirsher 	/* SR-IOV */
586dee1ad47SJeff Kirsher 	DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS);
587dee1ad47SJeff Kirsher 	unsigned int num_vfs;
588dee1ad47SJeff Kirsher 	struct vf_data_storage *vfinfo;
589dee1ad47SJeff Kirsher 	int vf_rate_link_speed;
590dee1ad47SJeff Kirsher 	struct vf_macvlans vf_mvs;
591dee1ad47SJeff Kirsher 	struct vf_macvlans *mv_list;
592dee1ad47SJeff Kirsher 
59383c61fa9SGreg Rose 	u32 timer_event_accumulator;
59483c61fa9SGreg Rose 	u32 vferr_refcount;
5953ca8bc6dSDon Skidmore 	struct kobject *info_kobj;
5963ca8bc6dSDon Skidmore #ifdef CONFIG_IXGBE_HWMON
5973ca8bc6dSDon Skidmore 	struct hwmon_buff ixgbe_hwmon_buff;
5983ca8bc6dSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */
599dee1ad47SJeff Kirsher };
600dee1ad47SJeff Kirsher 
601dee1ad47SJeff Kirsher struct ixgbe_fdir_filter {
602dee1ad47SJeff Kirsher 	struct hlist_node fdir_node;
603dee1ad47SJeff Kirsher 	union ixgbe_atr_input filter;
604dee1ad47SJeff Kirsher 	u16 sw_idx;
605dee1ad47SJeff Kirsher 	u16 action;
606dee1ad47SJeff Kirsher };
607dee1ad47SJeff Kirsher 
60870e5576cSDon Skidmore enum ixgbe_state_t {
609dee1ad47SJeff Kirsher 	__IXGBE_TESTING,
610dee1ad47SJeff Kirsher 	__IXGBE_RESETTING,
611dee1ad47SJeff Kirsher 	__IXGBE_DOWN,
612dee1ad47SJeff Kirsher 	__IXGBE_SERVICE_SCHED,
613dee1ad47SJeff Kirsher 	__IXGBE_IN_SFP_INIT,
614dee1ad47SJeff Kirsher };
615dee1ad47SJeff Kirsher 
6164c1975d7SAlexander Duyck struct ixgbe_cb {
6174c1975d7SAlexander Duyck 	union {				/* Union defining head/tail partner */
6184c1975d7SAlexander Duyck 		struct sk_buff *head;
6194c1975d7SAlexander Duyck 		struct sk_buff *tail;
6204c1975d7SAlexander Duyck 	};
621dee1ad47SJeff Kirsher 	dma_addr_t dma;
6224c1975d7SAlexander Duyck 	u16 append_cnt;
623f800326dSAlexander Duyck 	bool page_released;
624dee1ad47SJeff Kirsher };
6254c1975d7SAlexander Duyck #define IXGBE_CB(skb) ((struct ixgbe_cb *)(skb)->cb)
626dee1ad47SJeff Kirsher 
627dee1ad47SJeff Kirsher enum ixgbe_boards {
628dee1ad47SJeff Kirsher 	board_82598,
629dee1ad47SJeff Kirsher 	board_82599,
630dee1ad47SJeff Kirsher 	board_X540,
631dee1ad47SJeff Kirsher };
632dee1ad47SJeff Kirsher 
633dee1ad47SJeff Kirsher extern struct ixgbe_info ixgbe_82598_info;
634dee1ad47SJeff Kirsher extern struct ixgbe_info ixgbe_82599_info;
635dee1ad47SJeff Kirsher extern struct ixgbe_info ixgbe_X540_info;
636dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCB
637dee1ad47SJeff Kirsher extern const struct dcbnl_rtnl_ops dcbnl_ops;
638dee1ad47SJeff Kirsher #endif
639dee1ad47SJeff Kirsher 
640dee1ad47SJeff Kirsher extern char ixgbe_driver_name[];
641dee1ad47SJeff Kirsher extern const char ixgbe_driver_version[];
6428af3c33fSJeff Kirsher #ifdef IXGBE_FCOE
643ea81875aSNeerav Parikh extern char ixgbe_default_device_descr[];
6448af3c33fSJeff Kirsher #endif /* IXGBE_FCOE */
645dee1ad47SJeff Kirsher 
646c7ccde0fSAlexander Duyck extern void ixgbe_up(struct ixgbe_adapter *adapter);
647dee1ad47SJeff Kirsher extern void ixgbe_down(struct ixgbe_adapter *adapter);
648dee1ad47SJeff Kirsher extern void ixgbe_reinit_locked(struct ixgbe_adapter *adapter);
649dee1ad47SJeff Kirsher extern void ixgbe_reset(struct ixgbe_adapter *adapter);
650dee1ad47SJeff Kirsher extern void ixgbe_set_ethtool_ops(struct net_device *netdev);
651dee1ad47SJeff Kirsher extern int ixgbe_setup_rx_resources(struct ixgbe_ring *);
652dee1ad47SJeff Kirsher extern int ixgbe_setup_tx_resources(struct ixgbe_ring *);
653dee1ad47SJeff Kirsher extern void ixgbe_free_rx_resources(struct ixgbe_ring *);
654dee1ad47SJeff Kirsher extern void ixgbe_free_tx_resources(struct ixgbe_ring *);
655dee1ad47SJeff Kirsher extern void ixgbe_configure_rx_ring(struct ixgbe_adapter *,struct ixgbe_ring *);
656dee1ad47SJeff Kirsher extern void ixgbe_configure_tx_ring(struct ixgbe_adapter *,struct ixgbe_ring *);
657dee1ad47SJeff Kirsher extern void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
658dee1ad47SJeff Kirsher 				   struct ixgbe_ring *);
659dee1ad47SJeff Kirsher extern void ixgbe_update_stats(struct ixgbe_adapter *adapter);
660dee1ad47SJeff Kirsher extern int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter);
6618e2813f5SJacob Keller extern int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
6628e2813f5SJacob Keller 			       u16 subdevice_id);
663dee1ad47SJeff Kirsher extern void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter);
664dee1ad47SJeff Kirsher extern netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *,
665dee1ad47SJeff Kirsher 					 struct ixgbe_adapter *,
666dee1ad47SJeff Kirsher 					 struct ixgbe_ring *);
667dee1ad47SJeff Kirsher extern void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *,
668dee1ad47SJeff Kirsher                                              struct ixgbe_tx_buffer *);
669dee1ad47SJeff Kirsher extern void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16);
670dee1ad47SJeff Kirsher extern void ixgbe_write_eitr(struct ixgbe_q_vector *);
6718af3c33fSJeff Kirsher extern int ixgbe_poll(struct napi_struct *napi, int budget);
672dee1ad47SJeff Kirsher extern int ethtool_ioctl(struct ifreq *ifr);
673dee1ad47SJeff Kirsher extern s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw);
674dee1ad47SJeff Kirsher extern s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl);
675dee1ad47SJeff Kirsher extern s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl);
676dee1ad47SJeff Kirsher extern s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
677dee1ad47SJeff Kirsher 						 union ixgbe_atr_hash_dword input,
678dee1ad47SJeff Kirsher 						 union ixgbe_atr_hash_dword common,
679dee1ad47SJeff Kirsher                                                  u8 queue);
680dee1ad47SJeff Kirsher extern s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
681dee1ad47SJeff Kirsher 					   union ixgbe_atr_input *input_mask);
682dee1ad47SJeff Kirsher extern s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
683dee1ad47SJeff Kirsher 						 union ixgbe_atr_input *input,
684dee1ad47SJeff Kirsher 						 u16 soft_id, u8 queue);
685dee1ad47SJeff Kirsher extern s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
686dee1ad47SJeff Kirsher 						 union ixgbe_atr_input *input,
687dee1ad47SJeff Kirsher 						 u16 soft_id);
688dee1ad47SJeff Kirsher extern void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
689dee1ad47SJeff Kirsher 						 union ixgbe_atr_input *mask);
690dee1ad47SJeff Kirsher extern void ixgbe_set_rx_mode(struct net_device *netdev);
6918af3c33fSJeff Kirsher #ifdef CONFIG_IXGBE_DCB
6923ebe8fdeSAlexander Duyck extern void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter);
693dee1ad47SJeff Kirsher extern int ixgbe_setup_tc(struct net_device *dev, u8 tc);
6948af3c33fSJeff Kirsher #endif
695dee1ad47SJeff Kirsher extern void ixgbe_tx_ctxtdesc(struct ixgbe_ring *, u32, u32, u32, u32);
696dee1ad47SJeff Kirsher extern void ixgbe_do_reset(struct net_device *netdev);
6971210982bSDon Skidmore #ifdef CONFIG_IXGBE_HWMON
6983ca8bc6dSDon Skidmore extern void ixgbe_sysfs_exit(struct ixgbe_adapter *adapter);
6993ca8bc6dSDon Skidmore extern int ixgbe_sysfs_init(struct ixgbe_adapter *adapter);
7001210982bSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */
701dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE
702dee1ad47SJeff Kirsher extern void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter);
703fd0db0edSAlexander Duyck extern int ixgbe_fso(struct ixgbe_ring *tx_ring,
704fd0db0edSAlexander Duyck 		     struct ixgbe_tx_buffer *first,
705244e27adSAlexander Duyck 		     u8 *hdr_len);
706dee1ad47SJeff Kirsher extern int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter,
707dee1ad47SJeff Kirsher 			  union ixgbe_adv_rx_desc *rx_desc,
708f56e0cb1SAlexander Duyck 			  struct sk_buff *skb);
709dee1ad47SJeff Kirsher extern int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid,
710dee1ad47SJeff Kirsher                               struct scatterlist *sgl, unsigned int sgc);
711dee1ad47SJeff Kirsher extern int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid,
712dee1ad47SJeff Kirsher 				 struct scatterlist *sgl, unsigned int sgc);
713dee1ad47SJeff Kirsher extern int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid);
7147c8ae65aSAlexander Duyck extern int ixgbe_setup_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
7157c8ae65aSAlexander Duyck extern void ixgbe_free_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
716dee1ad47SJeff Kirsher extern int ixgbe_fcoe_enable(struct net_device *netdev);
717dee1ad47SJeff Kirsher extern int ixgbe_fcoe_disable(struct net_device *netdev);
718dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCB
719dee1ad47SJeff Kirsher extern u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter);
720dee1ad47SJeff Kirsher extern u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up);
721dee1ad47SJeff Kirsher #endif /* CONFIG_IXGBE_DCB */
722dee1ad47SJeff Kirsher extern int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type);
723ea81875aSNeerav Parikh extern int ixgbe_fcoe_get_hbainfo(struct net_device *netdev,
724ea81875aSNeerav Parikh 				  struct netdev_fcoe_hbainfo *info);
725800bd607SAlexander Duyck extern u8 ixgbe_fcoe_get_tc(struct ixgbe_adapter *adapter);
726dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */
727dee1ad47SJeff Kirsher 
728b2d96e0aSAlexander Duyck static inline struct netdev_queue *txring_txq(const struct ixgbe_ring *ring)
729b2d96e0aSAlexander Duyck {
730b2d96e0aSAlexander Duyck 	return netdev_get_tx_queue(ring->netdev, ring->queue_index);
731b2d96e0aSAlexander Duyck }
732b2d96e0aSAlexander Duyck 
7333a6a4edaSJacob Keller #ifdef CONFIG_IXGBE_PTP
7343a6a4edaSJacob Keller extern void ixgbe_ptp_init(struct ixgbe_adapter *adapter);
7353a6a4edaSJacob Keller extern void ixgbe_ptp_stop(struct ixgbe_adapter *adapter);
7363a6a4edaSJacob Keller extern void ixgbe_ptp_overflow_check(struct ixgbe_adapter *adapter);
7373a6a4edaSJacob Keller extern void ixgbe_ptp_tx_hwtstamp(struct ixgbe_q_vector *q_vector,
7383a6a4edaSJacob Keller 				  struct sk_buff *skb);
7393a6a4edaSJacob Keller extern void ixgbe_ptp_rx_hwtstamp(struct ixgbe_q_vector *q_vector,
7401d1a79b5SJacob Keller 				  union ixgbe_adv_rx_desc *rx_desc,
7413a6a4edaSJacob Keller 				  struct sk_buff *skb);
7423a6a4edaSJacob Keller extern int ixgbe_ptp_hwtstamp_ioctl(struct ixgbe_adapter *adapter,
7433a6a4edaSJacob Keller 				    struct ifreq *ifr, int cmd);
7443a6a4edaSJacob Keller extern void ixgbe_ptp_start_cyclecounter(struct ixgbe_adapter *adapter);
745681ae1adSJacob E Keller extern void ixgbe_ptp_check_pps_event(struct ixgbe_adapter *adapter, u32 eicr);
7463a6a4edaSJacob Keller #endif /* CONFIG_IXGBE_PTP */
7473a6a4edaSJacob Keller 
748dee1ad47SJeff Kirsher #endif /* _IXGBE_H_ */
749