1dee1ad47SJeff Kirsher /******************************************************************************* 2dee1ad47SJeff Kirsher 3dee1ad47SJeff Kirsher Intel 10 Gigabit PCI Express Linux driver 437689010SMark Rustad Copyright(c) 1999 - 2016 Intel Corporation. 5dee1ad47SJeff Kirsher 6dee1ad47SJeff Kirsher This program is free software; you can redistribute it and/or modify it 7dee1ad47SJeff Kirsher under the terms and conditions of the GNU General Public License, 8dee1ad47SJeff Kirsher version 2, as published by the Free Software Foundation. 9dee1ad47SJeff Kirsher 10dee1ad47SJeff Kirsher This program is distributed in the hope it will be useful, but WITHOUT 11dee1ad47SJeff Kirsher ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 12dee1ad47SJeff Kirsher FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 13dee1ad47SJeff Kirsher more details. 14dee1ad47SJeff Kirsher 15dee1ad47SJeff Kirsher You should have received a copy of the GNU General Public License along with 16dee1ad47SJeff Kirsher this program; if not, write to the Free Software Foundation, Inc., 17dee1ad47SJeff Kirsher 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA. 18dee1ad47SJeff Kirsher 19dee1ad47SJeff Kirsher The full GNU General Public License is included in this distribution in 20dee1ad47SJeff Kirsher the file called "COPYING". 21dee1ad47SJeff Kirsher 22dee1ad47SJeff Kirsher Contact Information: 23b89aae71SJacob Keller Linux NICS <linux.nics@intel.com> 24dee1ad47SJeff Kirsher e1000-devel Mailing List <e1000-devel@lists.sourceforge.net> 25dee1ad47SJeff Kirsher Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 26dee1ad47SJeff Kirsher 27dee1ad47SJeff Kirsher *******************************************************************************/ 28dee1ad47SJeff Kirsher 29dee1ad47SJeff Kirsher #ifndef _IXGBE_H_ 30dee1ad47SJeff Kirsher #define _IXGBE_H_ 31dee1ad47SJeff Kirsher 32dee1ad47SJeff Kirsher #include <linux/bitops.h> 33dee1ad47SJeff Kirsher #include <linux/types.h> 34dee1ad47SJeff Kirsher #include <linux/pci.h> 35dee1ad47SJeff Kirsher #include <linux/netdevice.h> 36dee1ad47SJeff Kirsher #include <linux/cpumask.h> 37dee1ad47SJeff Kirsher #include <linux/aer.h> 38dee1ad47SJeff Kirsher #include <linux/if_vlan.h> 396cb562d6SJacob Keller #include <linux/jiffies.h> 40dee1ad47SJeff Kirsher 4174d23cc7SRichard Cochran #include <linux/timecounter.h> 423a6a4edaSJacob Keller #include <linux/net_tstamp.h> 433a6a4edaSJacob Keller #include <linux/ptp_clock_kernel.h> 443a6a4edaSJacob Keller 45dee1ad47SJeff Kirsher #include "ixgbe_type.h" 46dee1ad47SJeff Kirsher #include "ixgbe_common.h" 47dee1ad47SJeff Kirsher #include "ixgbe_dcb.h" 48ee58c114SJavier Martinez Canillas #if IS_ENABLED(CONFIG_FCOE) 49dee1ad47SJeff Kirsher #define IXGBE_FCOE 50dee1ad47SJeff Kirsher #include "ixgbe_fcoe.h" 51ee58c114SJavier Martinez Canillas #endif /* IS_ENABLED(CONFIG_FCOE) */ 52dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCA 53dee1ad47SJeff Kirsher #include <linux/dca.h> 54dee1ad47SJeff Kirsher #endif 55dee1ad47SJeff Kirsher 56076bb0c8SEliezer Tamir #include <net/busy_poll.h> 575a85e737SEliezer Tamir 58e0d1095aSCong Wang #ifdef CONFIG_NET_RX_BUSY_POLL 59b4640030SJacob Keller #define BP_EXTENDED_STATS 607e15b90fSEliezer Tamir #endif 61dee1ad47SJeff Kirsher /* common prefix used by pr_<> macros */ 62dee1ad47SJeff Kirsher #undef pr_fmt 63dee1ad47SJeff Kirsher #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 64dee1ad47SJeff Kirsher 65dee1ad47SJeff Kirsher /* TX/RX descriptor defines */ 66dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_TXD 512 6759224555SAlexander Duyck #define IXGBE_DEFAULT_TX_WORK 256 68dee1ad47SJeff Kirsher #define IXGBE_MAX_TXD 4096 69dee1ad47SJeff Kirsher #define IXGBE_MIN_TXD 64 70dee1ad47SJeff Kirsher 71fb44519dSAnton Blanchard #if (PAGE_SIZE < 8192) 72dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_RXD 512 73fb44519dSAnton Blanchard #else 74fb44519dSAnton Blanchard #define IXGBE_DEFAULT_RXD 128 75fb44519dSAnton Blanchard #endif 76dee1ad47SJeff Kirsher #define IXGBE_MAX_RXD 4096 77dee1ad47SJeff Kirsher #define IXGBE_MIN_RXD 64 78dee1ad47SJeff Kirsher 795b7f000fSDon Skidmore #define IXGBE_ETH_P_LLDP 0x88CC 805b7f000fSDon Skidmore 81dee1ad47SJeff Kirsher /* flow control */ 82dee1ad47SJeff Kirsher #define IXGBE_MIN_FCRTL 0x40 83dee1ad47SJeff Kirsher #define IXGBE_MAX_FCRTL 0x7FF80 84dee1ad47SJeff Kirsher #define IXGBE_MIN_FCRTH 0x600 85dee1ad47SJeff Kirsher #define IXGBE_MAX_FCRTH 0x7FFF0 86dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_FCPAUSE 0xFFFF 87dee1ad47SJeff Kirsher #define IXGBE_MIN_FCPAUSE 0 88dee1ad47SJeff Kirsher #define IXGBE_MAX_FCPAUSE 0xFFFF 89dee1ad47SJeff Kirsher 90dee1ad47SJeff Kirsher /* Supported Rx Buffer Sizes */ 91252562c2SAlexander Duyck #define IXGBE_RXBUFFER_256 256 /* Used for skb receive header */ 9209816fbeSAlexander Duyck #define IXGBE_RXBUFFER_2K 2048 9309816fbeSAlexander Duyck #define IXGBE_RXBUFFER_3K 3072 9409816fbeSAlexander Duyck #define IXGBE_RXBUFFER_4K 4096 95dee1ad47SJeff Kirsher #define IXGBE_MAX_RXBUFFER 16384 /* largest size for a single descriptor */ 96dee1ad47SJeff Kirsher 97dee1ad47SJeff Kirsher /* 98252562c2SAlexander Duyck * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we 99252562c2SAlexander Duyck * reserve 64 more, and skb_shared_info adds an additional 320 bytes more, 100252562c2SAlexander Duyck * this adds up to 448 bytes of extra data. 101252562c2SAlexander Duyck * 102252562c2SAlexander Duyck * Since netdev_alloc_skb now allocates a page fragment we can use a value 103252562c2SAlexander Duyck * of 256 and the resultant skb will have a truesize of 960 or less. 104dee1ad47SJeff Kirsher */ 105252562c2SAlexander Duyck #define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_256 106dee1ad47SJeff Kirsher 107dee1ad47SJeff Kirsher /* How many Rx Buffers do we bundle into one write to the hardware ? */ 108dee1ad47SJeff Kirsher #define IXGBE_RX_BUFFER_WRITE 16 /* Must be power of 2 */ 109dee1ad47SJeff Kirsher 110472148c3SAlexander Duyck enum ixgbe_tx_flags { 111472148c3SAlexander Duyck /* cmd_type flags */ 112472148c3SAlexander Duyck IXGBE_TX_FLAGS_HW_VLAN = 0x01, 113472148c3SAlexander Duyck IXGBE_TX_FLAGS_TSO = 0x02, 114472148c3SAlexander Duyck IXGBE_TX_FLAGS_TSTAMP = 0x04, 115472148c3SAlexander Duyck 116472148c3SAlexander Duyck /* olinfo flags */ 117472148c3SAlexander Duyck IXGBE_TX_FLAGS_CC = 0x08, 118472148c3SAlexander Duyck IXGBE_TX_FLAGS_IPV4 = 0x10, 119472148c3SAlexander Duyck IXGBE_TX_FLAGS_CSUM = 0x20, 120472148c3SAlexander Duyck 121472148c3SAlexander Duyck /* software defined flags */ 122472148c3SAlexander Duyck IXGBE_TX_FLAGS_SW_VLAN = 0x40, 123472148c3SAlexander Duyck IXGBE_TX_FLAGS_FCOE = 0x80, 124472148c3SAlexander Duyck }; 125472148c3SAlexander Duyck 126472148c3SAlexander Duyck /* VLAN info */ 127dee1ad47SJeff Kirsher #define IXGBE_TX_FLAGS_VLAN_MASK 0xffff0000 12866f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_VLAN_PRIO_MASK 0xe0000000 12966f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT 29 130dee1ad47SJeff Kirsher #define IXGBE_TX_FLAGS_VLAN_SHIFT 16 131dee1ad47SJeff Kirsher 132dee1ad47SJeff Kirsher #define IXGBE_MAX_VF_MC_ENTRIES 30 133dee1ad47SJeff Kirsher #define IXGBE_MAX_VF_FUNCTIONS 64 134dee1ad47SJeff Kirsher #define IXGBE_MAX_VFTA_ENTRIES 128 135dee1ad47SJeff Kirsher #define MAX_EMULATION_MAC_ADDRS 16 136dee1ad47SJeff Kirsher #define IXGBE_MAX_PF_MACVLANS 15 1371d9c0bfdSAlexander Duyck #define VMDQ_P(p) ((p) + adapter->ring_feature[RING_F_VMDQ].offset) 13883c61fa9SGreg Rose #define IXGBE_82599_VF_DEVICE_ID 0x10ED 13983c61fa9SGreg Rose #define IXGBE_X540_VF_DEVICE_ID 0x1515 140dee1ad47SJeff Kirsher 141dee1ad47SJeff Kirsher struct vf_data_storage { 142988d1307SMark Rustad struct pci_dev *vfdev; 143dee1ad47SJeff Kirsher unsigned char vf_mac_addresses[ETH_ALEN]; 144dee1ad47SJeff Kirsher u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES]; 145dee1ad47SJeff Kirsher u16 num_vf_mc_hashes; 146dee1ad47SJeff Kirsher bool clear_to_send; 147dee1ad47SJeff Kirsher bool pf_set_mac; 148dee1ad47SJeff Kirsher u16 pf_vlan; /* When set, guest VLAN config not allowed. */ 149dee1ad47SJeff Kirsher u16 pf_qos; 150dee1ad47SJeff Kirsher u16 tx_rate; 151de4c7f65SGreg Rose u8 spoofchk_enabled; 152e65ce0d3SVlad Zolotarov bool rss_query_enabled; 15354011e4dSHiroshi Shimamoto u8 trusted; 1548443c1a4SHiroshi Shimamoto int xcast_mode; 155374c65d6SAlexander Duyck unsigned int vf_api; 156dee1ad47SJeff Kirsher }; 157dee1ad47SJeff Kirsher 1588443c1a4SHiroshi Shimamoto enum ixgbevf_xcast_modes { 1598443c1a4SHiroshi Shimamoto IXGBEVF_XCAST_MODE_NONE = 0, 1608443c1a4SHiroshi Shimamoto IXGBEVF_XCAST_MODE_MULTI, 1618443c1a4SHiroshi Shimamoto IXGBEVF_XCAST_MODE_ALLMULTI, 162*07eea570SDon Skidmore IXGBEVF_XCAST_MODE_PROMISC, 1638443c1a4SHiroshi Shimamoto }; 1648443c1a4SHiroshi Shimamoto 165dee1ad47SJeff Kirsher struct vf_macvlans { 166dee1ad47SJeff Kirsher struct list_head l; 167dee1ad47SJeff Kirsher int vf; 168dee1ad47SJeff Kirsher bool free; 169dee1ad47SJeff Kirsher bool is_macvlan; 170dee1ad47SJeff Kirsher u8 vf_macvlan[ETH_ALEN]; 171dee1ad47SJeff Kirsher }; 172dee1ad47SJeff Kirsher 173dee1ad47SJeff Kirsher #define IXGBE_MAX_TXD_PWR 14 174b4f47a48SJacob Keller #define IXGBE_MAX_DATA_PER_TXD (1u << IXGBE_MAX_TXD_PWR) 175dee1ad47SJeff Kirsher 176dee1ad47SJeff Kirsher /* Tx Descriptors needed, worst case */ 177dee1ad47SJeff Kirsher #define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD) 178990a3158SAlexander Duyck #define DESC_NEEDED (MAX_SKB_FRAGS + 4) 179dee1ad47SJeff Kirsher 180dee1ad47SJeff Kirsher /* wrapper around a pointer to a socket buffer, 181dee1ad47SJeff Kirsher * so a DMA handle can be stored along with the buffer */ 182dee1ad47SJeff Kirsher struct ixgbe_tx_buffer { 183d3d00239SAlexander Duyck union ixgbe_adv_tx_desc *next_to_watch; 184dee1ad47SJeff Kirsher unsigned long time_stamp; 185d3d00239SAlexander Duyck struct sk_buff *skb; 186fd0db0edSAlexander Duyck unsigned int bytecount; 187fd0db0edSAlexander Duyck unsigned short gso_segs; 188244e27adSAlexander Duyck __be16 protocol; 189729739b7SAlexander Duyck DEFINE_DMA_UNMAP_ADDR(dma); 190729739b7SAlexander Duyck DEFINE_DMA_UNMAP_LEN(len); 191fd0db0edSAlexander Duyck u32 tx_flags; 192dee1ad47SJeff Kirsher }; 193dee1ad47SJeff Kirsher 194dee1ad47SJeff Kirsher struct ixgbe_rx_buffer { 195dee1ad47SJeff Kirsher struct sk_buff *skb; 196dee1ad47SJeff Kirsher dma_addr_t dma; 197dee1ad47SJeff Kirsher struct page *page; 198dee1ad47SJeff Kirsher unsigned int page_offset; 199dee1ad47SJeff Kirsher }; 200dee1ad47SJeff Kirsher 201dee1ad47SJeff Kirsher struct ixgbe_queue_stats { 202dee1ad47SJeff Kirsher u64 packets; 203dee1ad47SJeff Kirsher u64 bytes; 204b4640030SJacob Keller #ifdef BP_EXTENDED_STATS 2057e15b90fSEliezer Tamir u64 yields; 2067e15b90fSEliezer Tamir u64 misses; 2077e15b90fSEliezer Tamir u64 cleaned; 208b4640030SJacob Keller #endif /* BP_EXTENDED_STATS */ 209dee1ad47SJeff Kirsher }; 210dee1ad47SJeff Kirsher 211dee1ad47SJeff Kirsher struct ixgbe_tx_queue_stats { 212dee1ad47SJeff Kirsher u64 restart_queue; 213dee1ad47SJeff Kirsher u64 tx_busy; 214dee1ad47SJeff Kirsher u64 tx_done_old; 215dee1ad47SJeff Kirsher }; 216dee1ad47SJeff Kirsher 217dee1ad47SJeff Kirsher struct ixgbe_rx_queue_stats { 218dee1ad47SJeff Kirsher u64 rsc_count; 219dee1ad47SJeff Kirsher u64 rsc_flush; 220dee1ad47SJeff Kirsher u64 non_eop_descs; 221dee1ad47SJeff Kirsher u64 alloc_rx_page_failed; 222dee1ad47SJeff Kirsher u64 alloc_rx_buff_failed; 2238a0da21bSAlexander Duyck u64 csum_err; 224dee1ad47SJeff Kirsher }; 225dee1ad47SJeff Kirsher 226a9763f3cSMark Rustad #define IXGBE_TS_HDR_LEN 8 227a9763f3cSMark Rustad 228f800326dSAlexander Duyck enum ixgbe_ring_state_t { 229dee1ad47SJeff Kirsher __IXGBE_TX_FDIR_INIT_DONE, 230fd786b7bSAlexander Duyck __IXGBE_TX_XPS_INIT_DONE, 231dee1ad47SJeff Kirsher __IXGBE_TX_DETECT_HANG, 232dee1ad47SJeff Kirsher __IXGBE_HANG_CHECK_ARMED, 233dee1ad47SJeff Kirsher __IXGBE_RX_RSC_ENABLED, 2348a0da21bSAlexander Duyck __IXGBE_RX_CSUM_UDP_ZERO_ERR, 23557efd44cSAlexander Duyck __IXGBE_RX_FCOE, 236dee1ad47SJeff Kirsher }; 237dee1ad47SJeff Kirsher 2382a47fa45SJohn Fastabend struct ixgbe_fwd_adapter { 2392a47fa45SJohn Fastabend unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)]; 2402a47fa45SJohn Fastabend struct net_device *netdev; 2412a47fa45SJohn Fastabend struct ixgbe_adapter *real_adapter; 2422a47fa45SJohn Fastabend unsigned int tx_base_queue; 2432a47fa45SJohn Fastabend unsigned int rx_base_queue; 2442a47fa45SJohn Fastabend int pool; 2452a47fa45SJohn Fastabend }; 2462a47fa45SJohn Fastabend 247dee1ad47SJeff Kirsher #define check_for_tx_hang(ring) \ 248dee1ad47SJeff Kirsher test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state) 249dee1ad47SJeff Kirsher #define set_check_for_tx_hang(ring) \ 250dee1ad47SJeff Kirsher set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state) 251dee1ad47SJeff Kirsher #define clear_check_for_tx_hang(ring) \ 252dee1ad47SJeff Kirsher clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state) 253dee1ad47SJeff Kirsher #define ring_is_rsc_enabled(ring) \ 254dee1ad47SJeff Kirsher test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state) 255dee1ad47SJeff Kirsher #define set_ring_rsc_enabled(ring) \ 256dee1ad47SJeff Kirsher set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state) 257dee1ad47SJeff Kirsher #define clear_ring_rsc_enabled(ring) \ 258dee1ad47SJeff Kirsher clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state) 259dee1ad47SJeff Kirsher struct ixgbe_ring { 260efe3d3c8SAlexander Duyck struct ixgbe_ring *next; /* pointer to next ring in q_vector */ 261d3ee4294SAlexander Duyck struct ixgbe_q_vector *q_vector; /* backpointer to host q_vector */ 262dee1ad47SJeff Kirsher struct net_device *netdev; /* netdev ring belongs to */ 263d3ee4294SAlexander Duyck struct device *dev; /* device for DMA mapping */ 2642a47fa45SJohn Fastabend struct ixgbe_fwd_adapter *l2_accel_priv; 265d3ee4294SAlexander Duyck void *desc; /* descriptor ring memory */ 266dee1ad47SJeff Kirsher union { 267dee1ad47SJeff Kirsher struct ixgbe_tx_buffer *tx_buffer_info; 268dee1ad47SJeff Kirsher struct ixgbe_rx_buffer *rx_buffer_info; 269dee1ad47SJeff Kirsher }; 270dee1ad47SJeff Kirsher unsigned long state; 271dee1ad47SJeff Kirsher u8 __iomem *tail; 272d3ee4294SAlexander Duyck dma_addr_t dma; /* phys. address of descriptor ring */ 273d3ee4294SAlexander Duyck unsigned int size; /* length in bytes */ 274dee1ad47SJeff Kirsher 275dee1ad47SJeff Kirsher u16 count; /* amount of descriptors */ 276dee1ad47SJeff Kirsher 277dee1ad47SJeff Kirsher u8 queue_index; /* needed for multiqueue queue management */ 278dee1ad47SJeff Kirsher u8 reg_idx; /* holds the special value that gets 279dee1ad47SJeff Kirsher * the hardware register offset 280dee1ad47SJeff Kirsher * associated with this ring, which is 281dee1ad47SJeff Kirsher * different for DCB and RSS modes 282dee1ad47SJeff Kirsher */ 283d3ee4294SAlexander Duyck u16 next_to_use; 284d3ee4294SAlexander Duyck u16 next_to_clean; 285d3ee4294SAlexander Duyck 286a9763f3cSMark Rustad unsigned long last_rx_timestamp; 287a9763f3cSMark Rustad 288f800326dSAlexander Duyck union { 289d3ee4294SAlexander Duyck u16 next_to_alloc; 290f800326dSAlexander Duyck struct { 291dee1ad47SJeff Kirsher u8 atr_sample_rate; 292dee1ad47SJeff Kirsher u8 atr_count; 293f800326dSAlexander Duyck }; 294f800326dSAlexander Duyck }; 295dee1ad47SJeff Kirsher 296dee1ad47SJeff Kirsher u8 dcb_tc; 297dee1ad47SJeff Kirsher struct ixgbe_queue_stats stats; 298dee1ad47SJeff Kirsher struct u64_stats_sync syncp; 299dee1ad47SJeff Kirsher union { 300dee1ad47SJeff Kirsher struct ixgbe_tx_queue_stats tx_stats; 301dee1ad47SJeff Kirsher struct ixgbe_rx_queue_stats rx_stats; 302dee1ad47SJeff Kirsher }; 303dee1ad47SJeff Kirsher } ____cacheline_internodealigned_in_smp; 304dee1ad47SJeff Kirsher 305dee1ad47SJeff Kirsher enum ixgbe_ring_f_enum { 306dee1ad47SJeff Kirsher RING_F_NONE = 0, 307dee1ad47SJeff Kirsher RING_F_VMDQ, /* SR-IOV uses the same ring feature */ 308dee1ad47SJeff Kirsher RING_F_RSS, 309dee1ad47SJeff Kirsher RING_F_FDIR, 310dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE 311dee1ad47SJeff Kirsher RING_F_FCOE, 312dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */ 313dee1ad47SJeff Kirsher 314dee1ad47SJeff Kirsher RING_F_ARRAY_SIZE /* must be last in enum set */ 315dee1ad47SJeff Kirsher }; 316dee1ad47SJeff Kirsher 317dee1ad47SJeff Kirsher #define IXGBE_MAX_RSS_INDICES 16 318e9ee3238SEmil Tantilov #define IXGBE_MAX_RSS_INDICES_X550 63 319dee1ad47SJeff Kirsher #define IXGBE_MAX_VMDQ_INDICES 64 320d3cb9869SAlexander Duyck #define IXGBE_MAX_FDIR_INDICES 63 /* based on q_vector limit */ 321dee1ad47SJeff Kirsher #define IXGBE_MAX_FCOE_INDICES 8 322d3cb9869SAlexander Duyck #define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1) 323d3cb9869SAlexander Duyck #define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1) 3242a47fa45SJohn Fastabend #define IXGBE_MAX_L2A_QUEUES 4 3252a47fa45SJohn Fastabend #define IXGBE_BAD_L2A_QUEUE 3 3262a47fa45SJohn Fastabend #define IXGBE_MAX_MACVLANS 31 3272a47fa45SJohn Fastabend #define IXGBE_MAX_DCBMACVLANS 8 3282a47fa45SJohn Fastabend 329dee1ad47SJeff Kirsher struct ixgbe_ring_feature { 330c087663eSAlexander Duyck u16 limit; /* upper limit on feature indices */ 331c087663eSAlexander Duyck u16 indices; /* current value of indices */ 332e4b317e9SAlexander Duyck u16 mask; /* Mask used for feature to ring mapping */ 333e4b317e9SAlexander Duyck u16 offset; /* offset to start of feature */ 334dee1ad47SJeff Kirsher } ____cacheline_internodealigned_in_smp; 335dee1ad47SJeff Kirsher 33673079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_8Q_MASK 0x78 33773079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_4Q_MASK 0x7C 33873079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_2Q_MASK 0x7E 33973079ea0SAlexander Duyck 340f800326dSAlexander Duyck /* 341f800326dSAlexander Duyck * FCoE requires that all Rx buffers be over 2200 bytes in length. Since 342f800326dSAlexander Duyck * this is twice the size of a half page we need to double the page order 343f800326dSAlexander Duyck * for FCoE enabled Rx queues. 344f800326dSAlexander Duyck */ 34509816fbeSAlexander Duyck static inline unsigned int ixgbe_rx_bufsz(struct ixgbe_ring *ring) 34609816fbeSAlexander Duyck { 34709816fbeSAlexander Duyck #ifdef IXGBE_FCOE 34809816fbeSAlexander Duyck if (test_bit(__IXGBE_RX_FCOE, &ring->state)) 34909816fbeSAlexander Duyck return (PAGE_SIZE < 8192) ? IXGBE_RXBUFFER_4K : 35009816fbeSAlexander Duyck IXGBE_RXBUFFER_3K; 35109816fbeSAlexander Duyck #endif 35209816fbeSAlexander Duyck return IXGBE_RXBUFFER_2K; 35309816fbeSAlexander Duyck } 35409816fbeSAlexander Duyck 355f800326dSAlexander Duyck static inline unsigned int ixgbe_rx_pg_order(struct ixgbe_ring *ring) 356f800326dSAlexander Duyck { 35709816fbeSAlexander Duyck #ifdef IXGBE_FCOE 35809816fbeSAlexander Duyck if (test_bit(__IXGBE_RX_FCOE, &ring->state)) 35909816fbeSAlexander Duyck return (PAGE_SIZE < 8192) ? 1 : 0; 360f800326dSAlexander Duyck #endif 36109816fbeSAlexander Duyck return 0; 36209816fbeSAlexander Duyck } 363f800326dSAlexander Duyck #define ixgbe_rx_pg_size(_ring) (PAGE_SIZE << ixgbe_rx_pg_order(_ring)) 364f800326dSAlexander Duyck 365dee1ad47SJeff Kirsher struct ixgbe_ring_container { 366efe3d3c8SAlexander Duyck struct ixgbe_ring *ring; /* pointer to linked list of rings */ 367dee1ad47SJeff Kirsher unsigned int total_bytes; /* total bytes processed this int */ 368dee1ad47SJeff Kirsher unsigned int total_packets; /* total packets processed this int */ 369dee1ad47SJeff Kirsher u16 work_limit; /* total work allowed per interrupt */ 370dee1ad47SJeff Kirsher u8 count; /* total number of rings in vector */ 371dee1ad47SJeff Kirsher u8 itr; /* current ITR setting for ring */ 372dee1ad47SJeff Kirsher }; 373dee1ad47SJeff Kirsher 374a557928eSAlexander Duyck /* iterator for handling rings in ring container */ 375a557928eSAlexander Duyck #define ixgbe_for_each_ring(pos, head) \ 376a557928eSAlexander Duyck for (pos = (head).ring; pos != NULL; pos = pos->next) 377a557928eSAlexander Duyck 378dee1ad47SJeff Kirsher #define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \ 379dee1ad47SJeff Kirsher ? 8 : 1) 380dee1ad47SJeff Kirsher #define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS 381dee1ad47SJeff Kirsher 38249c7ffbeSAlexander Duyck /* MAX_Q_VECTORS of these are allocated, 383dee1ad47SJeff Kirsher * but we only use one per queue-specific vector. 384dee1ad47SJeff Kirsher */ 385dee1ad47SJeff Kirsher struct ixgbe_q_vector { 386dee1ad47SJeff Kirsher struct ixgbe_adapter *adapter; 387dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCA 388dee1ad47SJeff Kirsher int cpu; /* CPU for DCA */ 389dee1ad47SJeff Kirsher #endif 390d5bf4f67SEmil Tantilov u16 v_idx; /* index of q_vector within array, also used for 391d5bf4f67SEmil Tantilov * finding the bit in EICR and friends that 392d5bf4f67SEmil Tantilov * represents the vector for this ring */ 393d5bf4f67SEmil Tantilov u16 itr; /* Interrupt throttle rate written to EITR */ 394dee1ad47SJeff Kirsher struct ixgbe_ring_container rx, tx; 395d5bf4f67SEmil Tantilov 396d5bf4f67SEmil Tantilov struct napi_struct napi; 397de88eeebSAlexander Duyck cpumask_t affinity_mask; 398de88eeebSAlexander Duyck int numa_node; 399de88eeebSAlexander Duyck struct rcu_head rcu; /* to avoid race with update stats on free */ 400dee1ad47SJeff Kirsher char name[IFNAMSIZ + 9]; 401de88eeebSAlexander Duyck 402e0d1095aSCong Wang #ifdef CONFIG_NET_RX_BUSY_POLL 403adc81090SAlexander Duyck atomic_t state; 404e0d1095aSCong Wang #endif /* CONFIG_NET_RX_BUSY_POLL */ 4055a85e737SEliezer Tamir 406de88eeebSAlexander Duyck /* for dynamic allocation of rings associated with this q_vector */ 407de88eeebSAlexander Duyck struct ixgbe_ring ring[0] ____cacheline_internodealigned_in_smp; 408dee1ad47SJeff Kirsher }; 409adc81090SAlexander Duyck 410e0d1095aSCong Wang #ifdef CONFIG_NET_RX_BUSY_POLL 411adc81090SAlexander Duyck enum ixgbe_qv_state_t { 412adc81090SAlexander Duyck IXGBE_QV_STATE_IDLE = 0, 413adc81090SAlexander Duyck IXGBE_QV_STATE_NAPI, 414adc81090SAlexander Duyck IXGBE_QV_STATE_POLL, 415adc81090SAlexander Duyck IXGBE_QV_STATE_DISABLE 416adc81090SAlexander Duyck }; 417adc81090SAlexander Duyck 4185a85e737SEliezer Tamir static inline void ixgbe_qv_init_lock(struct ixgbe_q_vector *q_vector) 4195a85e737SEliezer Tamir { 420adc81090SAlexander Duyck /* reset state to idle */ 421adc81090SAlexander Duyck atomic_set(&q_vector->state, IXGBE_QV_STATE_IDLE); 4225a85e737SEliezer Tamir } 4235a85e737SEliezer Tamir 4245a85e737SEliezer Tamir /* called from the device poll routine to get ownership of a q_vector */ 4255a85e737SEliezer Tamir static inline bool ixgbe_qv_lock_napi(struct ixgbe_q_vector *q_vector) 4265a85e737SEliezer Tamir { 427adc81090SAlexander Duyck int rc = atomic_cmpxchg(&q_vector->state, IXGBE_QV_STATE_IDLE, 428adc81090SAlexander Duyck IXGBE_QV_STATE_NAPI); 429b4640030SJacob Keller #ifdef BP_EXTENDED_STATS 430adc81090SAlexander Duyck if (rc != IXGBE_QV_STATE_IDLE) 4317e15b90fSEliezer Tamir q_vector->tx.ring->stats.yields++; 4327e15b90fSEliezer Tamir #endif 433adc81090SAlexander Duyck 434adc81090SAlexander Duyck return rc == IXGBE_QV_STATE_IDLE; 4355a85e737SEliezer Tamir } 4365a85e737SEliezer Tamir 4375a85e737SEliezer Tamir /* returns true is someone tried to get the qv while napi had it */ 438adc81090SAlexander Duyck static inline void ixgbe_qv_unlock_napi(struct ixgbe_q_vector *q_vector) 4395a85e737SEliezer Tamir { 440adc81090SAlexander Duyck WARN_ON(atomic_read(&q_vector->state) != IXGBE_QV_STATE_NAPI); 4415a85e737SEliezer Tamir 442adc81090SAlexander Duyck /* flush any outstanding Rx frames */ 443adc81090SAlexander Duyck if (q_vector->napi.gro_list) 444adc81090SAlexander Duyck napi_gro_flush(&q_vector->napi, false); 445adc81090SAlexander Duyck 446adc81090SAlexander Duyck /* reset state to idle */ 447adc81090SAlexander Duyck atomic_set(&q_vector->state, IXGBE_QV_STATE_IDLE); 4485a85e737SEliezer Tamir } 4495a85e737SEliezer Tamir 4505a85e737SEliezer Tamir /* called from ixgbe_low_latency_poll() */ 4515a85e737SEliezer Tamir static inline bool ixgbe_qv_lock_poll(struct ixgbe_q_vector *q_vector) 4525a85e737SEliezer Tamir { 453adc81090SAlexander Duyck int rc = atomic_cmpxchg(&q_vector->state, IXGBE_QV_STATE_IDLE, 454adc81090SAlexander Duyck IXGBE_QV_STATE_POLL); 455b4640030SJacob Keller #ifdef BP_EXTENDED_STATS 456adc81090SAlexander Duyck if (rc != IXGBE_QV_STATE_IDLE) 45775b6462eSPavel Tikhomirov q_vector->rx.ring->stats.yields++; 4587e15b90fSEliezer Tamir #endif 459adc81090SAlexander Duyck return rc == IXGBE_QV_STATE_IDLE; 4605a85e737SEliezer Tamir } 4615a85e737SEliezer Tamir 4625a85e737SEliezer Tamir /* returns true if someone tried to get the qv while it was locked */ 463adc81090SAlexander Duyck static inline void ixgbe_qv_unlock_poll(struct ixgbe_q_vector *q_vector) 4645a85e737SEliezer Tamir { 465adc81090SAlexander Duyck WARN_ON(atomic_read(&q_vector->state) != IXGBE_QV_STATE_POLL); 4665a85e737SEliezer Tamir 467adc81090SAlexander Duyck /* reset state to idle */ 468adc81090SAlexander Duyck atomic_set(&q_vector->state, IXGBE_QV_STATE_IDLE); 4695a85e737SEliezer Tamir } 4705a85e737SEliezer Tamir 4715a85e737SEliezer Tamir /* true if a socket is polling, even if it did not get the lock */ 472b4640030SJacob Keller static inline bool ixgbe_qv_busy_polling(struct ixgbe_q_vector *q_vector) 4735a85e737SEliezer Tamir { 474adc81090SAlexander Duyck return atomic_read(&q_vector->state) == IXGBE_QV_STATE_POLL; 4755a85e737SEliezer Tamir } 47627d9ce4fSJacob Keller 47727d9ce4fSJacob Keller /* false if QV is currently owned */ 47827d9ce4fSJacob Keller static inline bool ixgbe_qv_disable(struct ixgbe_q_vector *q_vector) 47927d9ce4fSJacob Keller { 480adc81090SAlexander Duyck int rc = atomic_cmpxchg(&q_vector->state, IXGBE_QV_STATE_IDLE, 481adc81090SAlexander Duyck IXGBE_QV_STATE_DISABLE); 48227d9ce4fSJacob Keller 483adc81090SAlexander Duyck return rc == IXGBE_QV_STATE_IDLE; 48427d9ce4fSJacob Keller } 48527d9ce4fSJacob Keller 486e0d1095aSCong Wang #else /* CONFIG_NET_RX_BUSY_POLL */ 4875a85e737SEliezer Tamir static inline void ixgbe_qv_init_lock(struct ixgbe_q_vector *q_vector) 4885a85e737SEliezer Tamir { 4895a85e737SEliezer Tamir } 4905a85e737SEliezer Tamir 4915a85e737SEliezer Tamir static inline bool ixgbe_qv_lock_napi(struct ixgbe_q_vector *q_vector) 4925a85e737SEliezer Tamir { 4935a85e737SEliezer Tamir return true; 4945a85e737SEliezer Tamir } 4955a85e737SEliezer Tamir 4965a85e737SEliezer Tamir static inline bool ixgbe_qv_unlock_napi(struct ixgbe_q_vector *q_vector) 4975a85e737SEliezer Tamir { 4985a85e737SEliezer Tamir return false; 4995a85e737SEliezer Tamir } 5005a85e737SEliezer Tamir 5015a85e737SEliezer Tamir static inline bool ixgbe_qv_lock_poll(struct ixgbe_q_vector *q_vector) 5025a85e737SEliezer Tamir { 5035a85e737SEliezer Tamir return false; 5045a85e737SEliezer Tamir } 5055a85e737SEliezer Tamir 5065a85e737SEliezer Tamir static inline bool ixgbe_qv_unlock_poll(struct ixgbe_q_vector *q_vector) 5075a85e737SEliezer Tamir { 5085a85e737SEliezer Tamir return false; 5095a85e737SEliezer Tamir } 5105a85e737SEliezer Tamir 511b4640030SJacob Keller static inline bool ixgbe_qv_busy_polling(struct ixgbe_q_vector *q_vector) 5125a85e737SEliezer Tamir { 5135a85e737SEliezer Tamir return false; 5145a85e737SEliezer Tamir } 51527d9ce4fSJacob Keller 51627d9ce4fSJacob Keller static inline bool ixgbe_qv_disable(struct ixgbe_q_vector *q_vector) 51727d9ce4fSJacob Keller { 51827d9ce4fSJacob Keller return true; 51927d9ce4fSJacob Keller } 52027d9ce4fSJacob Keller 521e0d1095aSCong Wang #endif /* CONFIG_NET_RX_BUSY_POLL */ 5225a85e737SEliezer Tamir 5233ca8bc6dSDon Skidmore #ifdef CONFIG_IXGBE_HWMON 5243ca8bc6dSDon Skidmore 5253ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_LOC 0 5263ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_TEMP 1 5273ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_CAUTION 2 5283ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_MAX 3 5293ca8bc6dSDon Skidmore 5303ca8bc6dSDon Skidmore struct hwmon_attr { 5313ca8bc6dSDon Skidmore struct device_attribute dev_attr; 5323ca8bc6dSDon Skidmore struct ixgbe_hw *hw; 5333ca8bc6dSDon Skidmore struct ixgbe_thermal_diode_data *sensor; 5343ca8bc6dSDon Skidmore char name[12]; 5353ca8bc6dSDon Skidmore }; 5363ca8bc6dSDon Skidmore 5373ca8bc6dSDon Skidmore struct hwmon_buff { 53803b77d81SGuenter Roeck struct attribute_group group; 53903b77d81SGuenter Roeck const struct attribute_group *groups[2]; 54003b77d81SGuenter Roeck struct attribute *attrs[IXGBE_MAX_SENSORS * 4 + 1]; 54103b77d81SGuenter Roeck struct hwmon_attr hwmon_list[IXGBE_MAX_SENSORS * 4]; 5423ca8bc6dSDon Skidmore unsigned int n_hwmon; 5433ca8bc6dSDon Skidmore }; 5443ca8bc6dSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */ 545dee1ad47SJeff Kirsher 546d5bf4f67SEmil Tantilov /* 547d5bf4f67SEmil Tantilov * microsecond values for various ITR rates shifted by 2 to fit itr register 548d5bf4f67SEmil Tantilov * with the first 3 bits reserved 0 549dee1ad47SJeff Kirsher */ 550d5bf4f67SEmil Tantilov #define IXGBE_MIN_RSC_ITR 24 551d5bf4f67SEmil Tantilov #define IXGBE_100K_ITR 40 552d5bf4f67SEmil Tantilov #define IXGBE_20K_ITR 200 5538ac34f10SAlexander Duyck #define IXGBE_12K_ITR 336 554dee1ad47SJeff Kirsher 555f56e0cb1SAlexander Duyck /* ixgbe_test_staterr - tests bits in Rx descriptor status and error fields */ 556f56e0cb1SAlexander Duyck static inline __le32 ixgbe_test_staterr(union ixgbe_adv_rx_desc *rx_desc, 557f56e0cb1SAlexander Duyck const u32 stat_err_bits) 558f56e0cb1SAlexander Duyck { 559f56e0cb1SAlexander Duyck return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits); 560f56e0cb1SAlexander Duyck } 561f56e0cb1SAlexander Duyck 562dee1ad47SJeff Kirsher static inline u16 ixgbe_desc_unused(struct ixgbe_ring *ring) 563dee1ad47SJeff Kirsher { 564dee1ad47SJeff Kirsher u16 ntc = ring->next_to_clean; 565dee1ad47SJeff Kirsher u16 ntu = ring->next_to_use; 566dee1ad47SJeff Kirsher 567dee1ad47SJeff Kirsher return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1; 568dee1ad47SJeff Kirsher } 569dee1ad47SJeff Kirsher 570e4f74028SAlexander Duyck #define IXGBE_RX_DESC(R, i) \ 571dee1ad47SJeff Kirsher (&(((union ixgbe_adv_rx_desc *)((R)->desc))[i])) 572e4f74028SAlexander Duyck #define IXGBE_TX_DESC(R, i) \ 573dee1ad47SJeff Kirsher (&(((union ixgbe_adv_tx_desc *)((R)->desc))[i])) 574e4f74028SAlexander Duyck #define IXGBE_TX_CTXTDESC(R, i) \ 575dee1ad47SJeff Kirsher (&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i])) 576dee1ad47SJeff Kirsher 577c88887e0SAlexander Duyck #define IXGBE_MAX_JUMBO_FRAME_SIZE 9728 /* Maximum Supported Size 9.5KB */ 578dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE 579dee1ad47SJeff Kirsher /* Use 3K as the baby jumbo frame size for FCoE */ 580dee1ad47SJeff Kirsher #define IXGBE_FCOE_JUMBO_FRAME_SIZE 3072 581dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */ 582dee1ad47SJeff Kirsher 583dee1ad47SJeff Kirsher #define OTHER_VECTOR 1 584dee1ad47SJeff Kirsher #define NON_Q_VECTORS (OTHER_VECTOR) 585dee1ad47SJeff Kirsher 586dee1ad47SJeff Kirsher #define MAX_MSIX_VECTORS_82599 64 58749c7ffbeSAlexander Duyck #define MAX_Q_VECTORS_82599 64 588dee1ad47SJeff Kirsher #define MAX_MSIX_VECTORS_82598 18 58949c7ffbeSAlexander Duyck #define MAX_Q_VECTORS_82598 16 590dee1ad47SJeff Kirsher 5915d7daa35SJacob Keller struct ixgbe_mac_addr { 5925d7daa35SJacob Keller u8 addr[ETH_ALEN]; 593c9f53e63SAlexander Duyck u16 pool; 5945d7daa35SJacob Keller u16 state; /* bitmask */ 5955d7daa35SJacob Keller }; 596c9f53e63SAlexander Duyck 5975d7daa35SJacob Keller #define IXGBE_MAC_STATE_DEFAULT 0x1 5985d7daa35SJacob Keller #define IXGBE_MAC_STATE_MODIFIED 0x2 5995d7daa35SJacob Keller #define IXGBE_MAC_STATE_IN_USE 0x4 6005d7daa35SJacob Keller 60149c7ffbeSAlexander Duyck #define MAX_Q_VECTORS MAX_Q_VECTORS_82599 602dee1ad47SJeff Kirsher #define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599 603dee1ad47SJeff Kirsher 6048f15486dSAlexander Duyck #define MIN_MSIX_Q_VECTORS 1 605dee1ad47SJeff Kirsher #define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS) 606dee1ad47SJeff Kirsher 60746646e61SAlexander Duyck /* default to trying for four seconds */ 60846646e61SAlexander Duyck #define IXGBE_TRY_LINK_TIMEOUT (4 * HZ) 60958e7cd24SMark Rustad #define IXGBE_SFP_POLL_JIFFIES (2 * HZ) /* SFP poll every 2 seconds */ 61046646e61SAlexander Duyck 611dee1ad47SJeff Kirsher /* board specific private data structure */ 612dee1ad47SJeff Kirsher struct ixgbe_adapter { 61346646e61SAlexander Duyck unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)]; 61446646e61SAlexander Duyck /* OS defined structs */ 61546646e61SAlexander Duyck struct net_device *netdev; 61646646e61SAlexander Duyck struct pci_dev *pdev; 61746646e61SAlexander Duyck 618dee1ad47SJeff Kirsher unsigned long state; 619dee1ad47SJeff Kirsher 620dee1ad47SJeff Kirsher /* Some features need tri-state capability, 621dee1ad47SJeff Kirsher * thus the additional *_CAPABLE flags. 622dee1ad47SJeff Kirsher */ 623dee1ad47SJeff Kirsher u32 flags; 624b4f47a48SJacob Keller #define IXGBE_FLAG_MSI_ENABLED BIT(1) 625b4f47a48SJacob Keller #define IXGBE_FLAG_MSIX_ENABLED BIT(3) 626b4f47a48SJacob Keller #define IXGBE_FLAG_RX_1BUF_CAPABLE BIT(4) 627b4f47a48SJacob Keller #define IXGBE_FLAG_RX_PS_CAPABLE BIT(5) 628b4f47a48SJacob Keller #define IXGBE_FLAG_RX_PS_ENABLED BIT(6) 629b4f47a48SJacob Keller #define IXGBE_FLAG_DCA_ENABLED BIT(8) 630b4f47a48SJacob Keller #define IXGBE_FLAG_DCA_CAPABLE BIT(9) 631b4f47a48SJacob Keller #define IXGBE_FLAG_IMIR_ENABLED BIT(10) 632b4f47a48SJacob Keller #define IXGBE_FLAG_MQ_CAPABLE BIT(11) 633b4f47a48SJacob Keller #define IXGBE_FLAG_DCB_ENABLED BIT(12) 634b4f47a48SJacob Keller #define IXGBE_FLAG_VMDQ_CAPABLE BIT(13) 635b4f47a48SJacob Keller #define IXGBE_FLAG_VMDQ_ENABLED BIT(14) 636b4f47a48SJacob Keller #define IXGBE_FLAG_FAN_FAIL_CAPABLE BIT(15) 637b4f47a48SJacob Keller #define IXGBE_FLAG_NEED_LINK_UPDATE BIT(16) 638b4f47a48SJacob Keller #define IXGBE_FLAG_NEED_LINK_CONFIG BIT(17) 639b4f47a48SJacob Keller #define IXGBE_FLAG_FDIR_HASH_CAPABLE BIT(18) 640b4f47a48SJacob Keller #define IXGBE_FLAG_FDIR_PERFECT_CAPABLE BIT(19) 641b4f47a48SJacob Keller #define IXGBE_FLAG_FCOE_CAPABLE BIT(20) 642b4f47a48SJacob Keller #define IXGBE_FLAG_FCOE_ENABLED BIT(21) 643b4f47a48SJacob Keller #define IXGBE_FLAG_SRIOV_CAPABLE BIT(22) 644b4f47a48SJacob Keller #define IXGBE_FLAG_SRIOV_ENABLED BIT(23) 64567359c3cSMark Rustad #define IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE BIT(24) 646a9763f3cSMark Rustad #define IXGBE_FLAG_RX_HWTSTAMP_ENABLED BIT(25) 647a9763f3cSMark Rustad #define IXGBE_FLAG_RX_HWTSTAMP_IN_REGISTER BIT(26) 6488829009dSUsha Ketineni #define IXGBE_FLAG_DCB_CAPABLE BIT(27) 649a21d0822SEmil Tantilov #define IXGBE_FLAG_GENEVE_OFFLOAD_CAPABLE BIT(28) 650dee1ad47SJeff Kirsher 651dee1ad47SJeff Kirsher u32 flags2; 652b4f47a48SJacob Keller #define IXGBE_FLAG2_RSC_CAPABLE BIT(0) 653b4f47a48SJacob Keller #define IXGBE_FLAG2_RSC_ENABLED BIT(1) 654b4f47a48SJacob Keller #define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE BIT(2) 655b4f47a48SJacob Keller #define IXGBE_FLAG2_TEMP_SENSOR_EVENT BIT(3) 656b4f47a48SJacob Keller #define IXGBE_FLAG2_SEARCH_FOR_SFP BIT(4) 657b4f47a48SJacob Keller #define IXGBE_FLAG2_SFP_NEEDS_RESET BIT(5) 658b4f47a48SJacob Keller #define IXGBE_FLAG2_FDIR_REQUIRES_REINIT BIT(7) 659b4f47a48SJacob Keller #define IXGBE_FLAG2_RSS_FIELD_IPV4_UDP BIT(8) 660b4f47a48SJacob Keller #define IXGBE_FLAG2_RSS_FIELD_IPV6_UDP BIT(9) 661b4f47a48SJacob Keller #define IXGBE_FLAG2_PTP_PPS_ENABLED BIT(10) 662b4f47a48SJacob Keller #define IXGBE_FLAG2_PHY_INTERRUPT BIT(11) 663a21d0822SEmil Tantilov #define IXGBE_FLAG2_UDP_TUN_REREG_NEEDED BIT(12) 66416369564SAlexander Duyck #define IXGBE_FLAG2_VLAN_PROMISC BIT(13) 665b3eb4e18SMark Rustad #define IXGBE_FLAG2_EEE_CAPABLE BIT(14) 666b3eb4e18SMark Rustad #define IXGBE_FLAG2_EEE_ENABLED BIT(15) 66746646e61SAlexander Duyck 66846646e61SAlexander Duyck /* Tx fast path data */ 66946646e61SAlexander Duyck int num_tx_queues; 67046646e61SAlexander Duyck u16 tx_itr_setting; 67146646e61SAlexander Duyck u16 tx_work_limit; 67246646e61SAlexander Duyck 67346646e61SAlexander Duyck /* Rx fast path data */ 67446646e61SAlexander Duyck int num_rx_queues; 67546646e61SAlexander Duyck u16 rx_itr_setting; 67646646e61SAlexander Duyck 6779f12df90SAlexander Duyck /* Port number used to identify VXLAN traffic */ 6789f12df90SAlexander Duyck __be16 vxlan_port; 679a21d0822SEmil Tantilov __be16 geneve_port; 6809f12df90SAlexander Duyck 68146646e61SAlexander Duyck /* TX */ 68246646e61SAlexander Duyck struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp; 68346646e61SAlexander Duyck 68446646e61SAlexander Duyck u64 restart_queue; 68546646e61SAlexander Duyck u64 lsc_int; 68646646e61SAlexander Duyck u32 tx_timeout_count; 68746646e61SAlexander Duyck 68846646e61SAlexander Duyck /* RX */ 68946646e61SAlexander Duyck struct ixgbe_ring *rx_ring[MAX_RX_QUEUES]; 69046646e61SAlexander Duyck int num_rx_pools; /* == num_rx_queues in 82598 */ 69146646e61SAlexander Duyck int num_rx_queues_per_pool; /* 1 if 82598, can be many if 82599 */ 69246646e61SAlexander Duyck u64 hw_csum_rx_error; 69346646e61SAlexander Duyck u64 hw_rx_no_dma_resources; 69446646e61SAlexander Duyck u64 rsc_total_count; 69546646e61SAlexander Duyck u64 rsc_total_flush; 69646646e61SAlexander Duyck u64 non_eop_descs; 69746646e61SAlexander Duyck u32 alloc_rx_page_failed; 69846646e61SAlexander Duyck u32 alloc_rx_buff_failed; 69946646e61SAlexander Duyck 70049c7ffbeSAlexander Duyck struct ixgbe_q_vector *q_vector[MAX_Q_VECTORS]; 701dee1ad47SJeff Kirsher 702dee1ad47SJeff Kirsher /* DCB parameters */ 703dee1ad47SJeff Kirsher struct ieee_pfc *ixgbe_ieee_pfc; 704dee1ad47SJeff Kirsher struct ieee_ets *ixgbe_ieee_ets; 705dee1ad47SJeff Kirsher struct ixgbe_dcb_config dcb_cfg; 706dee1ad47SJeff Kirsher struct ixgbe_dcb_config temp_dcb_cfg; 707dee1ad47SJeff Kirsher u8 dcb_set_bitmap; 708dee1ad47SJeff Kirsher u8 dcbx_cap; 709dee1ad47SJeff Kirsher enum ixgbe_fc_mode last_lfc_mode; 710dee1ad47SJeff Kirsher 71149c7ffbeSAlexander Duyck int num_q_vectors; /* current number of q_vectors for device */ 71249c7ffbeSAlexander Duyck int max_q_vectors; /* true count of q_vectors for device */ 713dee1ad47SJeff Kirsher struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE]; 714dee1ad47SJeff Kirsher struct msix_entry *msix_entries; 715dee1ad47SJeff Kirsher 716dee1ad47SJeff Kirsher u32 test_icr; 717dee1ad47SJeff Kirsher struct ixgbe_ring test_tx_ring; 718dee1ad47SJeff Kirsher struct ixgbe_ring test_rx_ring; 719dee1ad47SJeff Kirsher 720dee1ad47SJeff Kirsher /* structs defined in ixgbe_hw.h */ 721dee1ad47SJeff Kirsher struct ixgbe_hw hw; 722dee1ad47SJeff Kirsher u16 msg_enable; 723dee1ad47SJeff Kirsher struct ixgbe_hw_stats stats; 724dee1ad47SJeff Kirsher 725dee1ad47SJeff Kirsher u64 tx_busy; 726dee1ad47SJeff Kirsher unsigned int tx_ring_count; 727dee1ad47SJeff Kirsher unsigned int rx_ring_count; 728dee1ad47SJeff Kirsher 729dee1ad47SJeff Kirsher u32 link_speed; 730dee1ad47SJeff Kirsher bool link_up; 73158e7cd24SMark Rustad unsigned long sfp_poll_time; 732dee1ad47SJeff Kirsher unsigned long link_check_timeout; 733dee1ad47SJeff Kirsher 734dee1ad47SJeff Kirsher struct timer_list service_timer; 73546646e61SAlexander Duyck struct work_struct service_task; 73646646e61SAlexander Duyck 73746646e61SAlexander Duyck struct hlist_head fdir_filter_list; 73846646e61SAlexander Duyck unsigned long fdir_overflow; /* number of times ATR was backed off */ 73946646e61SAlexander Duyck union ixgbe_atr_input fdir_mask; 74046646e61SAlexander Duyck int fdir_filter_count; 741dee1ad47SJeff Kirsher u32 fdir_pballoc; 742dee1ad47SJeff Kirsher u32 atr_sample_rate; 743dee1ad47SJeff Kirsher spinlock_t fdir_perfect_lock; 74446646e61SAlexander Duyck 745dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE 746dee1ad47SJeff Kirsher struct ixgbe_fcoe fcoe; 747dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */ 7482a1a091cSMark Rustad u8 __iomem *io_addr; /* Mainly for iounmap use */ 749dee1ad47SJeff Kirsher u32 wol; 75046646e61SAlexander Duyck 751aa2bacb6SDon Skidmore u16 bridge_mode; 752aa2bacb6SDon Skidmore 75315e5209fSEmil Tantilov u16 eeprom_verh; 75415e5209fSEmil Tantilov u16 eeprom_verl; 755c23f5b6bSEmil Tantilov u16 eeprom_cap; 756dee1ad47SJeff Kirsher 757dee1ad47SJeff Kirsher u32 interrupt_event; 75846646e61SAlexander Duyck u32 led_reg; 759dee1ad47SJeff Kirsher 7603a6a4edaSJacob Keller struct ptp_clock *ptp_clock; 7613a6a4edaSJacob Keller struct ptp_clock_info ptp_caps; 762891dc082SJacob Keller struct work_struct ptp_tx_work; 763891dc082SJacob Keller struct sk_buff *ptp_tx_skb; 76493501d48SJacob Keller struct hwtstamp_config tstamp_config; 765891dc082SJacob Keller unsigned long ptp_tx_start; 7663a6a4edaSJacob Keller unsigned long last_overflow_check; 7676cb562d6SJacob Keller unsigned long last_rx_ptp_check; 768eda183c2SJakub Kicinski unsigned long last_rx_timestamp; 7693a6a4edaSJacob Keller spinlock_t tmreg_lock; 770a9763f3cSMark Rustad struct cyclecounter hw_cc; 771a9763f3cSMark Rustad struct timecounter hw_tc; 7723a6a4edaSJacob Keller u32 base_incval; 773a9763f3cSMark Rustad u32 tx_hwtstamp_timeouts; 774a9763f3cSMark Rustad u32 rx_hwtstamp_cleared; 775a9763f3cSMark Rustad void (*ptp_setup_sdp)(struct ixgbe_adapter *); 7763a6a4edaSJacob Keller 777dee1ad47SJeff Kirsher /* SR-IOV */ 778dee1ad47SJeff Kirsher DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS); 779dee1ad47SJeff Kirsher unsigned int num_vfs; 780dee1ad47SJeff Kirsher struct vf_data_storage *vfinfo; 781dee1ad47SJeff Kirsher int vf_rate_link_speed; 782dee1ad47SJeff Kirsher struct vf_macvlans vf_mvs; 783dee1ad47SJeff Kirsher struct vf_macvlans *mv_list; 784dee1ad47SJeff Kirsher 78583c61fa9SGreg Rose u32 timer_event_accumulator; 78683c61fa9SGreg Rose u32 vferr_refcount; 7875d7daa35SJacob Keller struct ixgbe_mac_addr *mac_table; 7883ca8bc6dSDon Skidmore struct kobject *info_kobj; 7893ca8bc6dSDon Skidmore #ifdef CONFIG_IXGBE_HWMON 79003b77d81SGuenter Roeck struct hwmon_buff *ixgbe_hwmon_buff; 7913ca8bc6dSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */ 79200949167SCatherine Sullivan #ifdef CONFIG_DEBUG_FS 79300949167SCatherine Sullivan struct dentry *ixgbe_dbg_adapter; 79400949167SCatherine Sullivan #endif /*CONFIG_DEBUG_FS*/ 795107d3018SAlexander Duyck 796107d3018SAlexander Duyck u8 default_up; 7972a47fa45SJohn Fastabend unsigned long fwd_bitmask; /* Bitmask indicating in use pools */ 798dfaf891dSVlad Zolotarov 799b82b17d9SJohn Fastabend #define IXGBE_MAX_LINK_HANDLE 10 8001cdaaf54SAmritha Nambiar struct ixgbe_jump_table *jump_tables[IXGBE_MAX_LINK_HANDLE]; 801db956ae8SJohn Fastabend unsigned long tables; 802b82b17d9SJohn Fastabend 803dfaf891dSVlad Zolotarov /* maximum number of RETA entries among all devices supported by ixgbe 804dfaf891dSVlad Zolotarov * driver: currently it's x550 device in non-SRIOV mode 805dfaf891dSVlad Zolotarov */ 806dfaf891dSVlad Zolotarov #define IXGBE_MAX_RETA_ENTRIES 512 807dfaf891dSVlad Zolotarov u8 rss_indir_tbl[IXGBE_MAX_RETA_ENTRIES]; 808dfaf891dSVlad Zolotarov 809dfaf891dSVlad Zolotarov #define IXGBE_RSS_KEY_SIZE 40 /* size of RSS Hash Key in bytes */ 810dfaf891dSVlad Zolotarov u32 rss_key[IXGBE_RSS_KEY_SIZE / sizeof(u32)]; 811dee1ad47SJeff Kirsher }; 812dee1ad47SJeff Kirsher 8130f9b232bSDon Skidmore static inline u8 ixgbe_max_rss_indices(struct ixgbe_adapter *adapter) 8140f9b232bSDon Skidmore { 8150f9b232bSDon Skidmore switch (adapter->hw.mac.type) { 8160f9b232bSDon Skidmore case ixgbe_mac_82598EB: 8170f9b232bSDon Skidmore case ixgbe_mac_82599EB: 8180f9b232bSDon Skidmore case ixgbe_mac_X540: 8190f9b232bSDon Skidmore return IXGBE_MAX_RSS_INDICES; 8200f9b232bSDon Skidmore case ixgbe_mac_X550: 8210f9b232bSDon Skidmore case ixgbe_mac_X550EM_x: 82249425dfcSMark Rustad case ixgbe_mac_x550em_a: 8230f9b232bSDon Skidmore return IXGBE_MAX_RSS_INDICES_X550; 8240f9b232bSDon Skidmore default: 8250f9b232bSDon Skidmore return 0; 8260f9b232bSDon Skidmore } 8270f9b232bSDon Skidmore } 8280f9b232bSDon Skidmore 829dee1ad47SJeff Kirsher struct ixgbe_fdir_filter { 830dee1ad47SJeff Kirsher struct hlist_node fdir_node; 831dee1ad47SJeff Kirsher union ixgbe_atr_input filter; 832dee1ad47SJeff Kirsher u16 sw_idx; 8332a9ed5d1SSridhar Samudrala u64 action; 834dee1ad47SJeff Kirsher }; 835dee1ad47SJeff Kirsher 83670e5576cSDon Skidmore enum ixgbe_state_t { 837dee1ad47SJeff Kirsher __IXGBE_TESTING, 838dee1ad47SJeff Kirsher __IXGBE_RESETTING, 839dee1ad47SJeff Kirsher __IXGBE_DOWN, 84041c62843SMark Rustad __IXGBE_DISABLED, 84109f40aedSMark Rustad __IXGBE_REMOVING, 842dee1ad47SJeff Kirsher __IXGBE_SERVICE_SCHED, 84358cf663fSMark Rustad __IXGBE_SERVICE_INITED, 844dee1ad47SJeff Kirsher __IXGBE_IN_SFP_INIT, 8458fecf67cSJacob Keller __IXGBE_PTP_RUNNING, 846151b260cSJakub Kicinski __IXGBE_PTP_TX_IN_PROGRESS, 84757ca2a4fSEmil Tantilov __IXGBE_RESET_REQUESTED, 848dee1ad47SJeff Kirsher }; 849dee1ad47SJeff Kirsher 8504c1975d7SAlexander Duyck struct ixgbe_cb { 8514c1975d7SAlexander Duyck union { /* Union defining head/tail partner */ 8524c1975d7SAlexander Duyck struct sk_buff *head; 8534c1975d7SAlexander Duyck struct sk_buff *tail; 8544c1975d7SAlexander Duyck }; 855dee1ad47SJeff Kirsher dma_addr_t dma; 8564c1975d7SAlexander Duyck u16 append_cnt; 857f800326dSAlexander Duyck bool page_released; 858dee1ad47SJeff Kirsher }; 8594c1975d7SAlexander Duyck #define IXGBE_CB(skb) ((struct ixgbe_cb *)(skb)->cb) 860dee1ad47SJeff Kirsher 861dee1ad47SJeff Kirsher enum ixgbe_boards { 862dee1ad47SJeff Kirsher board_82598, 863dee1ad47SJeff Kirsher board_82599, 864dee1ad47SJeff Kirsher board_X540, 8656a14ee0cSDon Skidmore board_X550, 8666a14ee0cSDon Skidmore board_X550EM_x, 86749425dfcSMark Rustad board_x550em_a, 868b3eb4e18SMark Rustad board_x550em_a_fw, 869dee1ad47SJeff Kirsher }; 870dee1ad47SJeff Kirsher 87137689010SMark Rustad extern const struct ixgbe_info ixgbe_82598_info; 87237689010SMark Rustad extern const struct ixgbe_info ixgbe_82599_info; 87337689010SMark Rustad extern const struct ixgbe_info ixgbe_X540_info; 87437689010SMark Rustad extern const struct ixgbe_info ixgbe_X550_info; 87537689010SMark Rustad extern const struct ixgbe_info ixgbe_X550EM_x_info; 87649425dfcSMark Rustad extern const struct ixgbe_info ixgbe_x550em_a_info; 877b3eb4e18SMark Rustad extern const struct ixgbe_info ixgbe_x550em_a_fw_info; 878dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCB 879dee1ad47SJeff Kirsher extern const struct dcbnl_rtnl_ops dcbnl_ops; 880dee1ad47SJeff Kirsher #endif 881dee1ad47SJeff Kirsher 882dee1ad47SJeff Kirsher extern char ixgbe_driver_name[]; 883dee1ad47SJeff Kirsher extern const char ixgbe_driver_version[]; 8848af3c33fSJeff Kirsher #ifdef IXGBE_FCOE 885ea81875aSNeerav Parikh extern char ixgbe_default_device_descr[]; 8868af3c33fSJeff Kirsher #endif /* IXGBE_FCOE */ 887dee1ad47SJeff Kirsher 8886c211fe1SStefan Assmann int ixgbe_open(struct net_device *netdev); 8896c211fe1SStefan Assmann int ixgbe_close(struct net_device *netdev); 8905ccc921aSJoe Perches void ixgbe_up(struct ixgbe_adapter *adapter); 8915ccc921aSJoe Perches void ixgbe_down(struct ixgbe_adapter *adapter); 8925ccc921aSJoe Perches void ixgbe_reinit_locked(struct ixgbe_adapter *adapter); 8935ccc921aSJoe Perches void ixgbe_reset(struct ixgbe_adapter *adapter); 8945ccc921aSJoe Perches void ixgbe_set_ethtool_ops(struct net_device *netdev); 8955ccc921aSJoe Perches int ixgbe_setup_rx_resources(struct ixgbe_ring *); 8965ccc921aSJoe Perches int ixgbe_setup_tx_resources(struct ixgbe_ring *); 8975ccc921aSJoe Perches void ixgbe_free_rx_resources(struct ixgbe_ring *); 8985ccc921aSJoe Perches void ixgbe_free_tx_resources(struct ixgbe_ring *); 8995ccc921aSJoe Perches void ixgbe_configure_rx_ring(struct ixgbe_adapter *, struct ixgbe_ring *); 9005ccc921aSJoe Perches void ixgbe_configure_tx_ring(struct ixgbe_adapter *, struct ixgbe_ring *); 9015ccc921aSJoe Perches void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter, struct ixgbe_ring *); 9025ccc921aSJoe Perches void ixgbe_update_stats(struct ixgbe_adapter *adapter); 9035ccc921aSJoe Perches int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter); 904740234f0SEmil Tantilov bool ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id, 9058e2813f5SJacob Keller u16 subdevice_id); 9065d7daa35SJacob Keller #ifdef CONFIG_PCI_IOV 9075d7daa35SJacob Keller void ixgbe_full_sync_mac_table(struct ixgbe_adapter *adapter); 9085d7daa35SJacob Keller #endif 9095d7daa35SJacob Keller int ixgbe_add_mac_filter(struct ixgbe_adapter *adapter, 910c9f53e63SAlexander Duyck const u8 *addr, u16 queue); 9115d7daa35SJacob Keller int ixgbe_del_mac_filter(struct ixgbe_adapter *adapter, 912c9f53e63SAlexander Duyck const u8 *addr, u16 queue); 913e1d0a2afSAlexander Duyck void ixgbe_update_pf_promisc_vlvf(struct ixgbe_adapter *adapter, u32 vid); 9145ccc921aSJoe Perches void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter); 9155ccc921aSJoe Perches netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *, struct ixgbe_adapter *, 916dee1ad47SJeff Kirsher struct ixgbe_ring *); 9175ccc921aSJoe Perches void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *, 918dee1ad47SJeff Kirsher struct ixgbe_tx_buffer *); 9195ccc921aSJoe Perches void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16); 9205ccc921aSJoe Perches void ixgbe_write_eitr(struct ixgbe_q_vector *); 9215ccc921aSJoe Perches int ixgbe_poll(struct napi_struct *napi, int budget); 9225ccc921aSJoe Perches int ethtool_ioctl(struct ifreq *ifr); 9235ccc921aSJoe Perches s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw); 9245ccc921aSJoe Perches s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl); 9255ccc921aSJoe Perches s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl); 9265ccc921aSJoe Perches s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw, 927dee1ad47SJeff Kirsher union ixgbe_atr_hash_dword input, 928dee1ad47SJeff Kirsher union ixgbe_atr_hash_dword common, 929dee1ad47SJeff Kirsher u8 queue); 9305ccc921aSJoe Perches s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw, 931dee1ad47SJeff Kirsher union ixgbe_atr_input *input_mask); 9325ccc921aSJoe Perches s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw, 933dee1ad47SJeff Kirsher union ixgbe_atr_input *input, 934dee1ad47SJeff Kirsher u16 soft_id, u8 queue); 9355ccc921aSJoe Perches s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw, 936dee1ad47SJeff Kirsher union ixgbe_atr_input *input, 937dee1ad47SJeff Kirsher u16 soft_id); 9385ccc921aSJoe Perches void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input, 939dee1ad47SJeff Kirsher union ixgbe_atr_input *mask); 940b82b17d9SJohn Fastabend int ixgbe_update_ethtool_fdir_entry(struct ixgbe_adapter *adapter, 941b82b17d9SJohn Fastabend struct ixgbe_fdir_filter *input, 942b82b17d9SJohn Fastabend u16 sw_idx); 9435ccc921aSJoe Perches void ixgbe_set_rx_mode(struct net_device *netdev); 9448af3c33fSJeff Kirsher #ifdef CONFIG_IXGBE_DCB 9455ccc921aSJoe Perches void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter); 9468af3c33fSJeff Kirsher #endif 9475ccc921aSJoe Perches int ixgbe_setup_tc(struct net_device *dev, u8 tc); 9485ccc921aSJoe Perches void ixgbe_tx_ctxtdesc(struct ixgbe_ring *, u32, u32, u32, u32); 9495ccc921aSJoe Perches void ixgbe_do_reset(struct net_device *netdev); 9501210982bSDon Skidmore #ifdef CONFIG_IXGBE_HWMON 9515ccc921aSJoe Perches void ixgbe_sysfs_exit(struct ixgbe_adapter *adapter); 9525ccc921aSJoe Perches int ixgbe_sysfs_init(struct ixgbe_adapter *adapter); 9531210982bSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */ 954dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE 9555ccc921aSJoe Perches void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter); 9565ccc921aSJoe Perches int ixgbe_fso(struct ixgbe_ring *tx_ring, struct ixgbe_tx_buffer *first, 957244e27adSAlexander Duyck u8 *hdr_len); 9585ccc921aSJoe Perches int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter, 9595ccc921aSJoe Perches union ixgbe_adv_rx_desc *rx_desc, struct sk_buff *skb); 9605ccc921aSJoe Perches int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid, 961dee1ad47SJeff Kirsher struct scatterlist *sgl, unsigned int sgc); 9625ccc921aSJoe Perches int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid, 963dee1ad47SJeff Kirsher struct scatterlist *sgl, unsigned int sgc); 9645ccc921aSJoe Perches int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid); 9655ccc921aSJoe Perches int ixgbe_setup_fcoe_ddp_resources(struct ixgbe_adapter *adapter); 9665ccc921aSJoe Perches void ixgbe_free_fcoe_ddp_resources(struct ixgbe_adapter *adapter); 9675ccc921aSJoe Perches int ixgbe_fcoe_enable(struct net_device *netdev); 9685ccc921aSJoe Perches int ixgbe_fcoe_disable(struct net_device *netdev); 969dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCB 9705ccc921aSJoe Perches u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter); 9715ccc921aSJoe Perches u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up); 972dee1ad47SJeff Kirsher #endif /* CONFIG_IXGBE_DCB */ 9735ccc921aSJoe Perches int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type); 9745ccc921aSJoe Perches int ixgbe_fcoe_get_hbainfo(struct net_device *netdev, 975ea81875aSNeerav Parikh struct netdev_fcoe_hbainfo *info); 9765ccc921aSJoe Perches u8 ixgbe_fcoe_get_tc(struct ixgbe_adapter *adapter); 977dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */ 97800949167SCatherine Sullivan #ifdef CONFIG_DEBUG_FS 9795ccc921aSJoe Perches void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter); 9805ccc921aSJoe Perches void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter); 9815ccc921aSJoe Perches void ixgbe_dbg_init(void); 9825ccc921aSJoe Perches void ixgbe_dbg_exit(void); 98333243fb0SJoe Perches #else 98433243fb0SJoe Perches static inline void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter) {} 98533243fb0SJoe Perches static inline void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter) {} 98633243fb0SJoe Perches static inline void ixgbe_dbg_init(void) {} 98733243fb0SJoe Perches static inline void ixgbe_dbg_exit(void) {} 98800949167SCatherine Sullivan #endif /* CONFIG_DEBUG_FS */ 989b2d96e0aSAlexander Duyck static inline struct netdev_queue *txring_txq(const struct ixgbe_ring *ring) 990b2d96e0aSAlexander Duyck { 991b2d96e0aSAlexander Duyck return netdev_get_tx_queue(ring->netdev, ring->queue_index); 992b2d96e0aSAlexander Duyck } 993b2d96e0aSAlexander Duyck 9945ccc921aSJoe Perches void ixgbe_ptp_init(struct ixgbe_adapter *adapter); 9959966d1eeSJacob Keller void ixgbe_ptp_suspend(struct ixgbe_adapter *adapter); 9965ccc921aSJoe Perches void ixgbe_ptp_stop(struct ixgbe_adapter *adapter); 9975ccc921aSJoe Perches void ixgbe_ptp_overflow_check(struct ixgbe_adapter *adapter); 9985ccc921aSJoe Perches void ixgbe_ptp_rx_hang(struct ixgbe_adapter *adapter); 999a9763f3cSMark Rustad void ixgbe_ptp_rx_pktstamp(struct ixgbe_q_vector *, struct sk_buff *); 1000a9763f3cSMark Rustad void ixgbe_ptp_rx_rgtstamp(struct ixgbe_q_vector *, struct sk_buff *skb); 1001a9763f3cSMark Rustad static inline void ixgbe_ptp_rx_hwtstamp(struct ixgbe_ring *rx_ring, 1002a9763f3cSMark Rustad union ixgbe_adv_rx_desc *rx_desc, 1003a9763f3cSMark Rustad struct sk_buff *skb) 1004a9763f3cSMark Rustad { 1005a9763f3cSMark Rustad if (unlikely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_TSIP))) { 1006a9763f3cSMark Rustad ixgbe_ptp_rx_pktstamp(rx_ring->q_vector, skb); 1007a9763f3cSMark Rustad return; 1008a9763f3cSMark Rustad } 1009a9763f3cSMark Rustad 1010a9763f3cSMark Rustad if (unlikely(!ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_STAT_TS))) 1011a9763f3cSMark Rustad return; 1012a9763f3cSMark Rustad 1013a9763f3cSMark Rustad ixgbe_ptp_rx_rgtstamp(rx_ring->q_vector, skb); 1014a9763f3cSMark Rustad 1015a9763f3cSMark Rustad /* Update the last_rx_timestamp timer in order to enable watchdog check 1016a9763f3cSMark Rustad * for error case of latched timestamp on a dropped packet. 1017a9763f3cSMark Rustad */ 1018a9763f3cSMark Rustad rx_ring->last_rx_timestamp = jiffies; 1019a9763f3cSMark Rustad } 1020a9763f3cSMark Rustad 102193501d48SJacob Keller int ixgbe_ptp_set_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr); 102293501d48SJacob Keller int ixgbe_ptp_get_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr); 10235ccc921aSJoe Perches void ixgbe_ptp_start_cyclecounter(struct ixgbe_adapter *adapter); 10245ccc921aSJoe Perches void ixgbe_ptp_reset(struct ixgbe_adapter *adapter); 1025a9763f3cSMark Rustad void ixgbe_ptp_check_pps_event(struct ixgbe_adapter *adapter); 1026da36b647SGreg Rose #ifdef CONFIG_PCI_IOV 1027da36b647SGreg Rose void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter); 1028da36b647SGreg Rose #endif 10293a6a4edaSJacob Keller 10302a47fa45SJohn Fastabend netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb, 10312a47fa45SJohn Fastabend struct ixgbe_adapter *adapter, 10322a47fa45SJohn Fastabend struct ixgbe_ring *tx_ring); 10337f276efbSVlad Zolotarov u32 ixgbe_rss_indir_tbl_entries(struct ixgbe_adapter *adapter); 10341c7cf078STom Barbette void ixgbe_store_reta(struct ixgbe_adapter *adapter); 10352916500dSDon Skidmore s32 ixgbe_negotiate_fc(struct ixgbe_hw *hw, u32 adv_reg, u32 lp_reg, 10362916500dSDon Skidmore u32 adv_sym, u32 adv_asm, u32 lp_sym, u32 lp_asm); 1037dee1ad47SJeff Kirsher #endif /* _IXGBE_H_ */ 1038