1ae06c70bSJeff Kirsher /* SPDX-License-Identifier: GPL-2.0 */ 251dce24bSJeff Kirsher /* Copyright(c) 1999 - 2018 Intel Corporation. */ 3dee1ad47SJeff Kirsher 4dee1ad47SJeff Kirsher #ifndef _IXGBE_H_ 5dee1ad47SJeff Kirsher #define _IXGBE_H_ 6dee1ad47SJeff Kirsher 7dee1ad47SJeff Kirsher #include <linux/bitops.h> 8dee1ad47SJeff Kirsher #include <linux/types.h> 9dee1ad47SJeff Kirsher #include <linux/pci.h> 10dee1ad47SJeff Kirsher #include <linux/netdevice.h> 11dee1ad47SJeff Kirsher #include <linux/cpumask.h> 12dee1ad47SJeff Kirsher #include <linux/aer.h> 13dee1ad47SJeff Kirsher #include <linux/if_vlan.h> 146cb562d6SJacob Keller #include <linux/jiffies.h> 158fa10ef0SSteve Douthit #include <linux/phy.h> 16dee1ad47SJeff Kirsher 1774d23cc7SRichard Cochran #include <linux/timecounter.h> 183a6a4edaSJacob Keller #include <linux/net_tstamp.h> 193a6a4edaSJacob Keller #include <linux/ptp_clock_kernel.h> 203a6a4edaSJacob Keller 21dee1ad47SJeff Kirsher #include "ixgbe_type.h" 22dee1ad47SJeff Kirsher #include "ixgbe_common.h" 23dee1ad47SJeff Kirsher #include "ixgbe_dcb.h" 24ee58c114SJavier Martinez Canillas #if IS_ENABLED(CONFIG_FCOE) 25dee1ad47SJeff Kirsher #define IXGBE_FCOE 26dee1ad47SJeff Kirsher #include "ixgbe_fcoe.h" 27ee58c114SJavier Martinez Canillas #endif /* IS_ENABLED(CONFIG_FCOE) */ 28dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCA 29dee1ad47SJeff Kirsher #include <linux/dca.h> 30dee1ad47SJeff Kirsher #endif 318bbbc5e9SShannon Nelson #include "ixgbe_ipsec.h" 32dee1ad47SJeff Kirsher 3399ffc5adSJesper Dangaard Brouer #include <net/xdp.h> 345a85e737SEliezer Tamir 35dee1ad47SJeff Kirsher /* common prefix used by pr_<> macros */ 36dee1ad47SJeff Kirsher #undef pr_fmt 37dee1ad47SJeff Kirsher #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 38dee1ad47SJeff Kirsher 39dee1ad47SJeff Kirsher /* TX/RX descriptor defines */ 40dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_TXD 512 4159224555SAlexander Duyck #define IXGBE_DEFAULT_TX_WORK 256 42dee1ad47SJeff Kirsher #define IXGBE_MAX_TXD 4096 43dee1ad47SJeff Kirsher #define IXGBE_MIN_TXD 64 44dee1ad47SJeff Kirsher 45fb44519dSAnton Blanchard #if (PAGE_SIZE < 8192) 46dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_RXD 512 47fb44519dSAnton Blanchard #else 48fb44519dSAnton Blanchard #define IXGBE_DEFAULT_RXD 128 49fb44519dSAnton Blanchard #endif 50dee1ad47SJeff Kirsher #define IXGBE_MAX_RXD 4096 51dee1ad47SJeff Kirsher #define IXGBE_MIN_RXD 64 52dee1ad47SJeff Kirsher 53dee1ad47SJeff Kirsher /* flow control */ 54dee1ad47SJeff Kirsher #define IXGBE_MIN_FCRTL 0x40 55dee1ad47SJeff Kirsher #define IXGBE_MAX_FCRTL 0x7FF80 56dee1ad47SJeff Kirsher #define IXGBE_MIN_FCRTH 0x600 57dee1ad47SJeff Kirsher #define IXGBE_MAX_FCRTH 0x7FFF0 58dee1ad47SJeff Kirsher #define IXGBE_DEFAULT_FCPAUSE 0xFFFF 59dee1ad47SJeff Kirsher #define IXGBE_MIN_FCPAUSE 0 60dee1ad47SJeff Kirsher #define IXGBE_MAX_FCPAUSE 0xFFFF 61dee1ad47SJeff Kirsher 62dee1ad47SJeff Kirsher /* Supported Rx Buffer Sizes */ 63252562c2SAlexander Duyck #define IXGBE_RXBUFFER_256 256 /* Used for skb receive header */ 64541ea69aSAlexander Duyck #define IXGBE_RXBUFFER_1536 1536 6509816fbeSAlexander Duyck #define IXGBE_RXBUFFER_2K 2048 6609816fbeSAlexander Duyck #define IXGBE_RXBUFFER_3K 3072 6709816fbeSAlexander Duyck #define IXGBE_RXBUFFER_4K 4096 68dee1ad47SJeff Kirsher #define IXGBE_MAX_RXBUFFER 16384 /* largest size for a single descriptor */ 69dee1ad47SJeff Kirsher 70541ea69aSAlexander Duyck /* Attempt to maximize the headroom available for incoming frames. We 71541ea69aSAlexander Duyck * use a 2K buffer for receives and need 1536/1534 to store the data for 72541ea69aSAlexander Duyck * the frame. This leaves us with 512 bytes of room. From that we need 73541ea69aSAlexander Duyck * to deduct the space needed for the shared info and the padding needed 74541ea69aSAlexander Duyck * to IP align the frame. 75541ea69aSAlexander Duyck * 76541ea69aSAlexander Duyck * Note: For cache line sizes 256 or larger this value is going to end 77541ea69aSAlexander Duyck * up negative. In these cases we should fall back to the 3K 78541ea69aSAlexander Duyck * buffers. 79541ea69aSAlexander Duyck */ 802de6aa3aSAlexander Duyck #if (PAGE_SIZE < 8192) 81541ea69aSAlexander Duyck #define IXGBE_MAX_2K_FRAME_BUILD_SKB (IXGBE_RXBUFFER_1536 - NET_IP_ALIGN) 82541ea69aSAlexander Duyck #define IXGBE_2K_TOO_SMALL_WITH_PADDING \ 83541ea69aSAlexander Duyck ((NET_SKB_PAD + IXGBE_RXBUFFER_1536) > SKB_WITH_OVERHEAD(IXGBE_RXBUFFER_2K)) 84541ea69aSAlexander Duyck 85541ea69aSAlexander Duyck static inline int ixgbe_compute_pad(int rx_buf_len) 86541ea69aSAlexander Duyck { 87541ea69aSAlexander Duyck int page_size, pad_size; 88541ea69aSAlexander Duyck 89541ea69aSAlexander Duyck page_size = ALIGN(rx_buf_len, PAGE_SIZE / 2); 90541ea69aSAlexander Duyck pad_size = SKB_WITH_OVERHEAD(page_size) - rx_buf_len; 91541ea69aSAlexander Duyck 92541ea69aSAlexander Duyck return pad_size; 93541ea69aSAlexander Duyck } 94541ea69aSAlexander Duyck 95541ea69aSAlexander Duyck static inline int ixgbe_skb_pad(void) 96541ea69aSAlexander Duyck { 97541ea69aSAlexander Duyck int rx_buf_len; 98541ea69aSAlexander Duyck 99541ea69aSAlexander Duyck /* If a 2K buffer cannot handle a standard Ethernet frame then 100541ea69aSAlexander Duyck * optimize padding for a 3K buffer instead of a 1.5K buffer. 101541ea69aSAlexander Duyck * 102541ea69aSAlexander Duyck * For a 3K buffer we need to add enough padding to allow for 103541ea69aSAlexander Duyck * tailroom due to NET_IP_ALIGN possibly shifting us out of 104541ea69aSAlexander Duyck * cache-line alignment. 105541ea69aSAlexander Duyck */ 106541ea69aSAlexander Duyck if (IXGBE_2K_TOO_SMALL_WITH_PADDING) 107541ea69aSAlexander Duyck rx_buf_len = IXGBE_RXBUFFER_3K + SKB_DATA_ALIGN(NET_IP_ALIGN); 108541ea69aSAlexander Duyck else 109541ea69aSAlexander Duyck rx_buf_len = IXGBE_RXBUFFER_1536; 110541ea69aSAlexander Duyck 111541ea69aSAlexander Duyck /* if needed make room for NET_IP_ALIGN */ 112541ea69aSAlexander Duyck rx_buf_len -= NET_IP_ALIGN; 113541ea69aSAlexander Duyck 114541ea69aSAlexander Duyck return ixgbe_compute_pad(rx_buf_len); 115541ea69aSAlexander Duyck } 116541ea69aSAlexander Duyck 117541ea69aSAlexander Duyck #define IXGBE_SKB_PAD ixgbe_skb_pad() 1182de6aa3aSAlexander Duyck #else 119541ea69aSAlexander Duyck #define IXGBE_SKB_PAD (NET_SKB_PAD + NET_IP_ALIGN) 1202de6aa3aSAlexander Duyck #endif 1212de6aa3aSAlexander Duyck 122dee1ad47SJeff Kirsher /* 123252562c2SAlexander Duyck * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we 124252562c2SAlexander Duyck * reserve 64 more, and skb_shared_info adds an additional 320 bytes more, 125252562c2SAlexander Duyck * this adds up to 448 bytes of extra data. 126252562c2SAlexander Duyck * 127252562c2SAlexander Duyck * Since netdev_alloc_skb now allocates a page fragment we can use a value 128252562c2SAlexander Duyck * of 256 and the resultant skb will have a truesize of 960 or less. 129dee1ad47SJeff Kirsher */ 130252562c2SAlexander Duyck #define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_256 131dee1ad47SJeff Kirsher 132dee1ad47SJeff Kirsher /* How many Rx Buffers do we bundle into one write to the hardware ? */ 133dee1ad47SJeff Kirsher #define IXGBE_RX_BUFFER_WRITE 16 /* Must be power of 2 */ 134dee1ad47SJeff Kirsher 135f3213d93SAlexander Duyck #define IXGBE_RX_DMA_ATTR \ 136f3213d93SAlexander Duyck (DMA_ATTR_SKIP_CPU_SYNC | DMA_ATTR_WEAK_ORDERING) 137f3213d93SAlexander Duyck 138472148c3SAlexander Duyck enum ixgbe_tx_flags { 139472148c3SAlexander Duyck /* cmd_type flags */ 140472148c3SAlexander Duyck IXGBE_TX_FLAGS_HW_VLAN = 0x01, 141472148c3SAlexander Duyck IXGBE_TX_FLAGS_TSO = 0x02, 142472148c3SAlexander Duyck IXGBE_TX_FLAGS_TSTAMP = 0x04, 143472148c3SAlexander Duyck 144472148c3SAlexander Duyck /* olinfo flags */ 145472148c3SAlexander Duyck IXGBE_TX_FLAGS_CC = 0x08, 146472148c3SAlexander Duyck IXGBE_TX_FLAGS_IPV4 = 0x10, 147472148c3SAlexander Duyck IXGBE_TX_FLAGS_CSUM = 0x20, 14859259470SShannon Nelson IXGBE_TX_FLAGS_IPSEC = 0x40, 149472148c3SAlexander Duyck 150472148c3SAlexander Duyck /* software defined flags */ 15159259470SShannon Nelson IXGBE_TX_FLAGS_SW_VLAN = 0x80, 15259259470SShannon Nelson IXGBE_TX_FLAGS_FCOE = 0x100, 153472148c3SAlexander Duyck }; 154472148c3SAlexander Duyck 155472148c3SAlexander Duyck /* VLAN info */ 156dee1ad47SJeff Kirsher #define IXGBE_TX_FLAGS_VLAN_MASK 0xffff0000 15766f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_VLAN_PRIO_MASK 0xe0000000 15866f32a8bSAlexander Duyck #define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT 29 159dee1ad47SJeff Kirsher #define IXGBE_TX_FLAGS_VLAN_SHIFT 16 160dee1ad47SJeff Kirsher 161dee1ad47SJeff Kirsher #define IXGBE_MAX_VF_MC_ENTRIES 30 162dee1ad47SJeff Kirsher #define IXGBE_MAX_VF_FUNCTIONS 64 163dee1ad47SJeff Kirsher #define IXGBE_MAX_VFTA_ENTRIES 128 164dee1ad47SJeff Kirsher #define MAX_EMULATION_MAC_ADDRS 16 165dee1ad47SJeff Kirsher #define IXGBE_MAX_PF_MACVLANS 15 1661d9c0bfdSAlexander Duyck #define VMDQ_P(p) ((p) + adapter->ring_feature[RING_F_VMDQ].offset) 16783c61fa9SGreg Rose #define IXGBE_82599_VF_DEVICE_ID 0x10ED 16883c61fa9SGreg Rose #define IXGBE_X540_VF_DEVICE_ID 0x1515 169dee1ad47SJeff Kirsher 170dee1ad47SJeff Kirsher struct vf_data_storage { 171988d1307SMark Rustad struct pci_dev *vfdev; 172dee1ad47SJeff Kirsher unsigned char vf_mac_addresses[ETH_ALEN]; 173dee1ad47SJeff Kirsher u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES]; 174dee1ad47SJeff Kirsher u16 num_vf_mc_hashes; 175dee1ad47SJeff Kirsher bool clear_to_send; 176dee1ad47SJeff Kirsher bool pf_set_mac; 177dee1ad47SJeff Kirsher u16 pf_vlan; /* When set, guest VLAN config not allowed. */ 178dee1ad47SJeff Kirsher u16 pf_qos; 179dee1ad47SJeff Kirsher u16 tx_rate; 180366fd100SSlawomir Mrozowicz int link_enable; 181366fd100SSlawomir Mrozowicz int link_state; 182de4c7f65SGreg Rose u8 spoofchk_enabled; 183e65ce0d3SVlad Zolotarov bool rss_query_enabled; 18454011e4dSHiroshi Shimamoto u8 trusted; 1858443c1a4SHiroshi Shimamoto int xcast_mode; 186374c65d6SAlexander Duyck unsigned int vf_api; 187*008ca35fSSlawomir Mrozowicz u8 primary_abort_count; 188dee1ad47SJeff Kirsher }; 189dee1ad47SJeff Kirsher 1908443c1a4SHiroshi Shimamoto enum ixgbevf_xcast_modes { 1918443c1a4SHiroshi Shimamoto IXGBEVF_XCAST_MODE_NONE = 0, 1928443c1a4SHiroshi Shimamoto IXGBEVF_XCAST_MODE_MULTI, 1938443c1a4SHiroshi Shimamoto IXGBEVF_XCAST_MODE_ALLMULTI, 19407eea570SDon Skidmore IXGBEVF_XCAST_MODE_PROMISC, 1958443c1a4SHiroshi Shimamoto }; 1968443c1a4SHiroshi Shimamoto 197dee1ad47SJeff Kirsher struct vf_macvlans { 198dee1ad47SJeff Kirsher struct list_head l; 199dee1ad47SJeff Kirsher int vf; 200dee1ad47SJeff Kirsher bool free; 201dee1ad47SJeff Kirsher bool is_macvlan; 202dee1ad47SJeff Kirsher u8 vf_macvlan[ETH_ALEN]; 203dee1ad47SJeff Kirsher }; 204dee1ad47SJeff Kirsher 205dee1ad47SJeff Kirsher #define IXGBE_MAX_TXD_PWR 14 206b4f47a48SJacob Keller #define IXGBE_MAX_DATA_PER_TXD (1u << IXGBE_MAX_TXD_PWR) 207dee1ad47SJeff Kirsher 208dee1ad47SJeff Kirsher /* Tx Descriptors needed, worst case */ 209dee1ad47SJeff Kirsher #define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD) 210990a3158SAlexander Duyck #define DESC_NEEDED (MAX_SKB_FRAGS + 4) 211dee1ad47SJeff Kirsher 212dee1ad47SJeff Kirsher /* wrapper around a pointer to a socket buffer, 213dee1ad47SJeff Kirsher * so a DMA handle can be stored along with the buffer */ 214dee1ad47SJeff Kirsher struct ixgbe_tx_buffer { 215d3d00239SAlexander Duyck union ixgbe_adv_tx_desc *next_to_watch; 216dee1ad47SJeff Kirsher unsigned long time_stamp; 21733fdc82fSJohn Fastabend union { 218d3d00239SAlexander Duyck struct sk_buff *skb; 21903993094SJesper Dangaard Brouer struct xdp_frame *xdpf; 22033fdc82fSJohn Fastabend }; 221fd0db0edSAlexander Duyck unsigned int bytecount; 222fd0db0edSAlexander Duyck unsigned short gso_segs; 223244e27adSAlexander Duyck __be16 protocol; 224729739b7SAlexander Duyck DEFINE_DMA_UNMAP_ADDR(dma); 225729739b7SAlexander Duyck DEFINE_DMA_UNMAP_LEN(len); 226fd0db0edSAlexander Duyck u32 tx_flags; 227dee1ad47SJeff Kirsher }; 228dee1ad47SJeff Kirsher 229dee1ad47SJeff Kirsher struct ixgbe_rx_buffer { 230d0bcacd0SBjörn Töpel union { 231d0bcacd0SBjörn Töpel struct { 2327117132bSBjörn Töpel struct sk_buff *skb; 2337117132bSBjörn Töpel dma_addr_t dma; 234dee1ad47SJeff Kirsher struct page *page; 2351b56cf49SAlexander Duyck __u32 page_offset; 2361b56cf49SAlexander Duyck __u16 pagecnt_bias; 237dee1ad47SJeff Kirsher }; 238d0bcacd0SBjörn Töpel struct { 2397117132bSBjörn Töpel bool discard; 2407117132bSBjörn Töpel struct xdp_buff *xdp; 241d0bcacd0SBjörn Töpel }; 242d0bcacd0SBjörn Töpel }; 243d0bcacd0SBjörn Töpel }; 244dee1ad47SJeff Kirsher 245dee1ad47SJeff Kirsher struct ixgbe_queue_stats { 246dee1ad47SJeff Kirsher u64 packets; 247dee1ad47SJeff Kirsher u64 bytes; 248dee1ad47SJeff Kirsher }; 249dee1ad47SJeff Kirsher 250dee1ad47SJeff Kirsher struct ixgbe_tx_queue_stats { 251dee1ad47SJeff Kirsher u64 restart_queue; 252dee1ad47SJeff Kirsher u64 tx_busy; 253dee1ad47SJeff Kirsher u64 tx_done_old; 254dee1ad47SJeff Kirsher }; 255dee1ad47SJeff Kirsher 256dee1ad47SJeff Kirsher struct ixgbe_rx_queue_stats { 257dee1ad47SJeff Kirsher u64 rsc_count; 258dee1ad47SJeff Kirsher u64 rsc_flush; 259dee1ad47SJeff Kirsher u64 non_eop_descs; 26086e23494SJesper Dangaard Brouer u64 alloc_rx_page; 261dee1ad47SJeff Kirsher u64 alloc_rx_page_failed; 262dee1ad47SJeff Kirsher u64 alloc_rx_buff_failed; 2638a0da21bSAlexander Duyck u64 csum_err; 264dee1ad47SJeff Kirsher }; 265dee1ad47SJeff Kirsher 266a9763f3cSMark Rustad #define IXGBE_TS_HDR_LEN 8 267a9763f3cSMark Rustad 268f800326dSAlexander Duyck enum ixgbe_ring_state_t { 2694f4542bfSAlexander Duyck __IXGBE_RX_3K_BUFFER, 2702de6aa3aSAlexander Duyck __IXGBE_RX_BUILD_SKB_ENABLED, 2714f4542bfSAlexander Duyck __IXGBE_RX_RSC_ENABLED, 2724f4542bfSAlexander Duyck __IXGBE_RX_CSUM_UDP_ZERO_ERR, 2734f4542bfSAlexander Duyck __IXGBE_RX_FCOE, 274dee1ad47SJeff Kirsher __IXGBE_TX_FDIR_INIT_DONE, 275fd786b7bSAlexander Duyck __IXGBE_TX_XPS_INIT_DONE, 276dee1ad47SJeff Kirsher __IXGBE_TX_DETECT_HANG, 277dee1ad47SJeff Kirsher __IXGBE_HANG_CHECK_ARMED, 27833fdc82fSJohn Fastabend __IXGBE_TX_XDP_RING, 279024aa580SBjörn Töpel __IXGBE_TX_DISABLED, 280dee1ad47SJeff Kirsher }; 281dee1ad47SJeff Kirsher 2822de6aa3aSAlexander Duyck #define ring_uses_build_skb(ring) \ 2832de6aa3aSAlexander Duyck test_bit(__IXGBE_RX_BUILD_SKB_ENABLED, &(ring)->state) 2842de6aa3aSAlexander Duyck 2852a47fa45SJohn Fastabend struct ixgbe_fwd_adapter { 2862a47fa45SJohn Fastabend unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)]; 2872a47fa45SJohn Fastabend struct net_device *netdev; 2882a47fa45SJohn Fastabend unsigned int tx_base_queue; 2892a47fa45SJohn Fastabend unsigned int rx_base_queue; 2902a47fa45SJohn Fastabend int pool; 2912a47fa45SJohn Fastabend }; 2922a47fa45SJohn Fastabend 293dee1ad47SJeff Kirsher #define check_for_tx_hang(ring) \ 294dee1ad47SJeff Kirsher test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state) 295dee1ad47SJeff Kirsher #define set_check_for_tx_hang(ring) \ 296dee1ad47SJeff Kirsher set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state) 297dee1ad47SJeff Kirsher #define clear_check_for_tx_hang(ring) \ 298dee1ad47SJeff Kirsher clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state) 299dee1ad47SJeff Kirsher #define ring_is_rsc_enabled(ring) \ 300dee1ad47SJeff Kirsher test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state) 301dee1ad47SJeff Kirsher #define set_ring_rsc_enabled(ring) \ 302dee1ad47SJeff Kirsher set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state) 303dee1ad47SJeff Kirsher #define clear_ring_rsc_enabled(ring) \ 304dee1ad47SJeff Kirsher clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state) 30533fdc82fSJohn Fastabend #define ring_is_xdp(ring) \ 30633fdc82fSJohn Fastabend test_bit(__IXGBE_TX_XDP_RING, &(ring)->state) 30733fdc82fSJohn Fastabend #define set_ring_xdp(ring) \ 30833fdc82fSJohn Fastabend set_bit(__IXGBE_TX_XDP_RING, &(ring)->state) 30933fdc82fSJohn Fastabend #define clear_ring_xdp(ring) \ 31033fdc82fSJohn Fastabend clear_bit(__IXGBE_TX_XDP_RING, &(ring)->state) 311dee1ad47SJeff Kirsher struct ixgbe_ring { 312efe3d3c8SAlexander Duyck struct ixgbe_ring *next; /* pointer to next ring in q_vector */ 313d3ee4294SAlexander Duyck struct ixgbe_q_vector *q_vector; /* backpointer to host q_vector */ 314dee1ad47SJeff Kirsher struct net_device *netdev; /* netdev ring belongs to */ 31592470808SJohn Fastabend struct bpf_prog *xdp_prog; 316d3ee4294SAlexander Duyck struct device *dev; /* device for DMA mapping */ 317d3ee4294SAlexander Duyck void *desc; /* descriptor ring memory */ 318dee1ad47SJeff Kirsher union { 319dee1ad47SJeff Kirsher struct ixgbe_tx_buffer *tx_buffer_info; 320dee1ad47SJeff Kirsher struct ixgbe_rx_buffer *rx_buffer_info; 321dee1ad47SJeff Kirsher }; 322dee1ad47SJeff Kirsher unsigned long state; 323dee1ad47SJeff Kirsher u8 __iomem *tail; 324d3ee4294SAlexander Duyck dma_addr_t dma; /* phys. address of descriptor ring */ 325d3ee4294SAlexander Duyck unsigned int size; /* length in bytes */ 326dee1ad47SJeff Kirsher 327dee1ad47SJeff Kirsher u16 count; /* amount of descriptors */ 328dee1ad47SJeff Kirsher 329dee1ad47SJeff Kirsher u8 queue_index; /* needed for multiqueue queue management */ 330dee1ad47SJeff Kirsher u8 reg_idx; /* holds the special value that gets 331dee1ad47SJeff Kirsher * the hardware register offset 332dee1ad47SJeff Kirsher * associated with this ring, which is 333dee1ad47SJeff Kirsher * different for DCB and RSS modes 334dee1ad47SJeff Kirsher */ 335d3ee4294SAlexander Duyck u16 next_to_use; 336d3ee4294SAlexander Duyck u16 next_to_clean; 337d3ee4294SAlexander Duyck 338a9763f3cSMark Rustad unsigned long last_rx_timestamp; 339a9763f3cSMark Rustad 340f800326dSAlexander Duyck union { 341d3ee4294SAlexander Duyck u16 next_to_alloc; 342f800326dSAlexander Duyck struct { 343dee1ad47SJeff Kirsher u8 atr_sample_rate; 344dee1ad47SJeff Kirsher u8 atr_count; 345f800326dSAlexander Duyck }; 346f800326dSAlexander Duyck }; 347dee1ad47SJeff Kirsher 348dee1ad47SJeff Kirsher u8 dcb_tc; 349dee1ad47SJeff Kirsher struct ixgbe_queue_stats stats; 350dee1ad47SJeff Kirsher struct u64_stats_sync syncp; 351dee1ad47SJeff Kirsher union { 352dee1ad47SJeff Kirsher struct ixgbe_tx_queue_stats tx_stats; 353dee1ad47SJeff Kirsher struct ixgbe_rx_queue_stats rx_stats; 354dee1ad47SJeff Kirsher }; 355c0d4e9d2SMaciej Fijalkowski u16 rx_offset; 35699ffc5adSJesper Dangaard Brouer struct xdp_rxq_info xdp_rxq; 3574fe81585SJason Xing spinlock_t tx_lock; /* used in XDP mode */ 3581742b3d5SMagnus Karlsson struct xsk_buff_pool *xsk_pool; 359d0bcacd0SBjörn Töpel u16 ring_idx; /* {rx,tx,xdp}_ring back reference idx */ 360d0bcacd0SBjörn Töpel u16 rx_buf_len; 361dee1ad47SJeff Kirsher } ____cacheline_internodealigned_in_smp; 362dee1ad47SJeff Kirsher 363dee1ad47SJeff Kirsher enum ixgbe_ring_f_enum { 364dee1ad47SJeff Kirsher RING_F_NONE = 0, 365dee1ad47SJeff Kirsher RING_F_VMDQ, /* SR-IOV uses the same ring feature */ 366dee1ad47SJeff Kirsher RING_F_RSS, 367dee1ad47SJeff Kirsher RING_F_FDIR, 368dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE 369dee1ad47SJeff Kirsher RING_F_FCOE, 370dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */ 371dee1ad47SJeff Kirsher 372dee1ad47SJeff Kirsher RING_F_ARRAY_SIZE /* must be last in enum set */ 373dee1ad47SJeff Kirsher }; 374dee1ad47SJeff Kirsher 375dee1ad47SJeff Kirsher #define IXGBE_MAX_RSS_INDICES 16 376e9ee3238SEmil Tantilov #define IXGBE_MAX_RSS_INDICES_X550 63 377dee1ad47SJeff Kirsher #define IXGBE_MAX_VMDQ_INDICES 64 378d3cb9869SAlexander Duyck #define IXGBE_MAX_FDIR_INDICES 63 /* based on q_vector limit */ 379dee1ad47SJeff Kirsher #define IXGBE_MAX_FCOE_INDICES 8 380d3cb9869SAlexander Duyck #define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1) 381d3cb9869SAlexander Duyck #define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1) 3824fe81585SJason Xing #define IXGBE_MAX_XDP_QS (IXGBE_MAX_FDIR_INDICES + 1) 3832a47fa45SJohn Fastabend #define IXGBE_MAX_L2A_QUEUES 4 3842a47fa45SJohn Fastabend #define IXGBE_BAD_L2A_QUEUE 3 3854e039c16SAlexander Duyck #define IXGBE_MAX_MACVLANS 63 3862a47fa45SJohn Fastabend 3874fe81585SJason Xing DECLARE_STATIC_KEY_FALSE(ixgbe_xdp_locking_key); 3884fe81585SJason Xing 389dee1ad47SJeff Kirsher struct ixgbe_ring_feature { 390c087663eSAlexander Duyck u16 limit; /* upper limit on feature indices */ 391c087663eSAlexander Duyck u16 indices; /* current value of indices */ 392e4b317e9SAlexander Duyck u16 mask; /* Mask used for feature to ring mapping */ 393e4b317e9SAlexander Duyck u16 offset; /* offset to start of feature */ 394dee1ad47SJeff Kirsher } ____cacheline_internodealigned_in_smp; 395dee1ad47SJeff Kirsher 39673079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_8Q_MASK 0x78 39773079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_4Q_MASK 0x7C 39873079ea0SAlexander Duyck #define IXGBE_82599_VMDQ_2Q_MASK 0x7E 39973079ea0SAlexander Duyck 400f800326dSAlexander Duyck /* 401f800326dSAlexander Duyck * FCoE requires that all Rx buffers be over 2200 bytes in length. Since 402f800326dSAlexander Duyck * this is twice the size of a half page we need to double the page order 403f800326dSAlexander Duyck * for FCoE enabled Rx queues. 404f800326dSAlexander Duyck */ 40509816fbeSAlexander Duyck static inline unsigned int ixgbe_rx_bufsz(struct ixgbe_ring *ring) 40609816fbeSAlexander Duyck { 4074f4542bfSAlexander Duyck if (test_bit(__IXGBE_RX_3K_BUFFER, &ring->state)) 4084f4542bfSAlexander Duyck return IXGBE_RXBUFFER_3K; 4092de6aa3aSAlexander Duyck #if (PAGE_SIZE < 8192) 4102de6aa3aSAlexander Duyck if (ring_uses_build_skb(ring)) 411541ea69aSAlexander Duyck return IXGBE_MAX_2K_FRAME_BUILD_SKB; 4122de6aa3aSAlexander Duyck #endif 41309816fbeSAlexander Duyck return IXGBE_RXBUFFER_2K; 41409816fbeSAlexander Duyck } 41509816fbeSAlexander Duyck 416f800326dSAlexander Duyck static inline unsigned int ixgbe_rx_pg_order(struct ixgbe_ring *ring) 417f800326dSAlexander Duyck { 4184f4542bfSAlexander Duyck #if (PAGE_SIZE < 8192) 4194f4542bfSAlexander Duyck if (test_bit(__IXGBE_RX_3K_BUFFER, &ring->state)) 4204f4542bfSAlexander Duyck return 1; 421f800326dSAlexander Duyck #endif 42209816fbeSAlexander Duyck return 0; 42309816fbeSAlexander Duyck } 424f800326dSAlexander Duyck #define ixgbe_rx_pg_size(_ring) (PAGE_SIZE << ixgbe_rx_pg_order(_ring)) 425f800326dSAlexander Duyck 426b4ded832SAlexander Duyck #define IXGBE_ITR_ADAPTIVE_MIN_INC 2 427b4ded832SAlexander Duyck #define IXGBE_ITR_ADAPTIVE_MIN_USECS 10 428b4ded832SAlexander Duyck #define IXGBE_ITR_ADAPTIVE_MAX_USECS 126 429b4ded832SAlexander Duyck #define IXGBE_ITR_ADAPTIVE_LATENCY 0x80 430b4ded832SAlexander Duyck #define IXGBE_ITR_ADAPTIVE_BULK 0x00 431b4ded832SAlexander Duyck 432dee1ad47SJeff Kirsher struct ixgbe_ring_container { 433efe3d3c8SAlexander Duyck struct ixgbe_ring *ring; /* pointer to linked list of rings */ 434b4ded832SAlexander Duyck unsigned long next_update; /* jiffies value of last update */ 435dee1ad47SJeff Kirsher unsigned int total_bytes; /* total bytes processed this int */ 436dee1ad47SJeff Kirsher unsigned int total_packets; /* total packets processed this int */ 437dee1ad47SJeff Kirsher u16 work_limit; /* total work allowed per interrupt */ 438dee1ad47SJeff Kirsher u8 count; /* total number of rings in vector */ 439dee1ad47SJeff Kirsher u8 itr; /* current ITR setting for ring */ 440dee1ad47SJeff Kirsher }; 441dee1ad47SJeff Kirsher 442a557928eSAlexander Duyck /* iterator for handling rings in ring container */ 443a557928eSAlexander Duyck #define ixgbe_for_each_ring(pos, head) \ 444a557928eSAlexander Duyck for (pos = (head).ring; pos != NULL; pos = pos->next) 445a557928eSAlexander Duyck 446dee1ad47SJeff Kirsher #define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \ 447dee1ad47SJeff Kirsher ? 8 : 1) 448dee1ad47SJeff Kirsher #define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS 449dee1ad47SJeff Kirsher 45049c7ffbeSAlexander Duyck /* MAX_Q_VECTORS of these are allocated, 451dee1ad47SJeff Kirsher * but we only use one per queue-specific vector. 452dee1ad47SJeff Kirsher */ 453dee1ad47SJeff Kirsher struct ixgbe_q_vector { 454dee1ad47SJeff Kirsher struct ixgbe_adapter *adapter; 455dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCA 456dee1ad47SJeff Kirsher int cpu; /* CPU for DCA */ 457dee1ad47SJeff Kirsher #endif 458d5bf4f67SEmil Tantilov u16 v_idx; /* index of q_vector within array, also used for 459d5bf4f67SEmil Tantilov * finding the bit in EICR and friends that 460d5bf4f67SEmil Tantilov * represents the vector for this ring */ 461d5bf4f67SEmil Tantilov u16 itr; /* Interrupt throttle rate written to EITR */ 462dee1ad47SJeff Kirsher struct ixgbe_ring_container rx, tx; 463d5bf4f67SEmil Tantilov 464d5bf4f67SEmil Tantilov struct napi_struct napi; 465de88eeebSAlexander Duyck cpumask_t affinity_mask; 466de88eeebSAlexander Duyck int numa_node; 467de88eeebSAlexander Duyck struct rcu_head rcu; /* to avoid race with update stats on free */ 468dee1ad47SJeff Kirsher char name[IFNAMSIZ + 9]; 469de88eeebSAlexander Duyck 470de88eeebSAlexander Duyck /* for dynamic allocation of rings associated with this q_vector */ 471040efdb1SGustavo A. R. Silva struct ixgbe_ring ring[] ____cacheline_internodealigned_in_smp; 472dee1ad47SJeff Kirsher }; 473adc81090SAlexander Duyck 4743ca8bc6dSDon Skidmore #ifdef CONFIG_IXGBE_HWMON 4753ca8bc6dSDon Skidmore 4763ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_LOC 0 4773ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_TEMP 1 4783ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_CAUTION 2 4793ca8bc6dSDon Skidmore #define IXGBE_HWMON_TYPE_MAX 3 4803ca8bc6dSDon Skidmore 4813ca8bc6dSDon Skidmore struct hwmon_attr { 4823ca8bc6dSDon Skidmore struct device_attribute dev_attr; 4833ca8bc6dSDon Skidmore struct ixgbe_hw *hw; 4843ca8bc6dSDon Skidmore struct ixgbe_thermal_diode_data *sensor; 4853ca8bc6dSDon Skidmore char name[12]; 4863ca8bc6dSDon Skidmore }; 4873ca8bc6dSDon Skidmore 4883ca8bc6dSDon Skidmore struct hwmon_buff { 48903b77d81SGuenter Roeck struct attribute_group group; 49003b77d81SGuenter Roeck const struct attribute_group *groups[2]; 49103b77d81SGuenter Roeck struct attribute *attrs[IXGBE_MAX_SENSORS * 4 + 1]; 49203b77d81SGuenter Roeck struct hwmon_attr hwmon_list[IXGBE_MAX_SENSORS * 4]; 4933ca8bc6dSDon Skidmore unsigned int n_hwmon; 4943ca8bc6dSDon Skidmore }; 4953ca8bc6dSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */ 496dee1ad47SJeff Kirsher 497d5bf4f67SEmil Tantilov /* 498d5bf4f67SEmil Tantilov * microsecond values for various ITR rates shifted by 2 to fit itr register 499d5bf4f67SEmil Tantilov * with the first 3 bits reserved 0 500dee1ad47SJeff Kirsher */ 501d5bf4f67SEmil Tantilov #define IXGBE_MIN_RSC_ITR 24 502d5bf4f67SEmil Tantilov #define IXGBE_100K_ITR 40 503d5bf4f67SEmil Tantilov #define IXGBE_20K_ITR 200 5048ac34f10SAlexander Duyck #define IXGBE_12K_ITR 336 505dee1ad47SJeff Kirsher 506f56e0cb1SAlexander Duyck /* ixgbe_test_staterr - tests bits in Rx descriptor status and error fields */ 507f56e0cb1SAlexander Duyck static inline __le32 ixgbe_test_staterr(union ixgbe_adv_rx_desc *rx_desc, 508f56e0cb1SAlexander Duyck const u32 stat_err_bits) 509f56e0cb1SAlexander Duyck { 510f56e0cb1SAlexander Duyck return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits); 511f56e0cb1SAlexander Duyck } 512f56e0cb1SAlexander Duyck 513dee1ad47SJeff Kirsher static inline u16 ixgbe_desc_unused(struct ixgbe_ring *ring) 514dee1ad47SJeff Kirsher { 515dee1ad47SJeff Kirsher u16 ntc = ring->next_to_clean; 516dee1ad47SJeff Kirsher u16 ntu = ring->next_to_use; 517dee1ad47SJeff Kirsher 518dee1ad47SJeff Kirsher return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1; 519dee1ad47SJeff Kirsher } 520dee1ad47SJeff Kirsher 521e4f74028SAlexander Duyck #define IXGBE_RX_DESC(R, i) \ 522dee1ad47SJeff Kirsher (&(((union ixgbe_adv_rx_desc *)((R)->desc))[i])) 523e4f74028SAlexander Duyck #define IXGBE_TX_DESC(R, i) \ 524dee1ad47SJeff Kirsher (&(((union ixgbe_adv_tx_desc *)((R)->desc))[i])) 525e4f74028SAlexander Duyck #define IXGBE_TX_CTXTDESC(R, i) \ 526dee1ad47SJeff Kirsher (&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i])) 527dee1ad47SJeff Kirsher 528c88887e0SAlexander Duyck #define IXGBE_MAX_JUMBO_FRAME_SIZE 9728 /* Maximum Supported Size 9.5KB */ 529dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE 530dee1ad47SJeff Kirsher /* Use 3K as the baby jumbo frame size for FCoE */ 531dee1ad47SJeff Kirsher #define IXGBE_FCOE_JUMBO_FRAME_SIZE 3072 532dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */ 533dee1ad47SJeff Kirsher 534dee1ad47SJeff Kirsher #define OTHER_VECTOR 1 535dee1ad47SJeff Kirsher #define NON_Q_VECTORS (OTHER_VECTOR) 536dee1ad47SJeff Kirsher 537dee1ad47SJeff Kirsher #define MAX_MSIX_VECTORS_82599 64 53849c7ffbeSAlexander Duyck #define MAX_Q_VECTORS_82599 64 539dee1ad47SJeff Kirsher #define MAX_MSIX_VECTORS_82598 18 54049c7ffbeSAlexander Duyck #define MAX_Q_VECTORS_82598 16 541dee1ad47SJeff Kirsher 5425d7daa35SJacob Keller struct ixgbe_mac_addr { 5435d7daa35SJacob Keller u8 addr[ETH_ALEN]; 544c9f53e63SAlexander Duyck u16 pool; 5455d7daa35SJacob Keller u16 state; /* bitmask */ 5465d7daa35SJacob Keller }; 547c9f53e63SAlexander Duyck 5485d7daa35SJacob Keller #define IXGBE_MAC_STATE_DEFAULT 0x1 5495d7daa35SJacob Keller #define IXGBE_MAC_STATE_MODIFIED 0x2 5505d7daa35SJacob Keller #define IXGBE_MAC_STATE_IN_USE 0x4 5515d7daa35SJacob Keller 55249c7ffbeSAlexander Duyck #define MAX_Q_VECTORS MAX_Q_VECTORS_82599 553dee1ad47SJeff Kirsher #define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599 554dee1ad47SJeff Kirsher 5558f15486dSAlexander Duyck #define MIN_MSIX_Q_VECTORS 1 556dee1ad47SJeff Kirsher #define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS) 557dee1ad47SJeff Kirsher 55846646e61SAlexander Duyck /* default to trying for four seconds */ 55946646e61SAlexander Duyck #define IXGBE_TRY_LINK_TIMEOUT (4 * HZ) 56058e7cd24SMark Rustad #define IXGBE_SFP_POLL_JIFFIES (2 * HZ) /* SFP poll every 2 seconds */ 56146646e61SAlexander Duyck 562*008ca35fSSlawomir Mrozowicz #define IXGBE_PRIMARY_ABORT_LIMIT 5 563*008ca35fSSlawomir Mrozowicz 564dee1ad47SJeff Kirsher /* board specific private data structure */ 565dee1ad47SJeff Kirsher struct ixgbe_adapter { 56646646e61SAlexander Duyck unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)]; 56746646e61SAlexander Duyck /* OS defined structs */ 56846646e61SAlexander Duyck struct net_device *netdev; 56992470808SJohn Fastabend struct bpf_prog *xdp_prog; 57046646e61SAlexander Duyck struct pci_dev *pdev; 5718fa10ef0SSteve Douthit struct mii_bus *mii_bus; 57246646e61SAlexander Duyck 573dee1ad47SJeff Kirsher unsigned long state; 574dee1ad47SJeff Kirsher 575dee1ad47SJeff Kirsher /* Some features need tri-state capability, 576dee1ad47SJeff Kirsher * thus the additional *_CAPABLE flags. 577dee1ad47SJeff Kirsher */ 578dee1ad47SJeff Kirsher u32 flags; 579b4f47a48SJacob Keller #define IXGBE_FLAG_MSI_ENABLED BIT(1) 580b4f47a48SJacob Keller #define IXGBE_FLAG_MSIX_ENABLED BIT(3) 581b4f47a48SJacob Keller #define IXGBE_FLAG_RX_1BUF_CAPABLE BIT(4) 582b4f47a48SJacob Keller #define IXGBE_FLAG_RX_PS_CAPABLE BIT(5) 583b4f47a48SJacob Keller #define IXGBE_FLAG_RX_PS_ENABLED BIT(6) 584b4f47a48SJacob Keller #define IXGBE_FLAG_DCA_ENABLED BIT(8) 585b4f47a48SJacob Keller #define IXGBE_FLAG_DCA_CAPABLE BIT(9) 586b4f47a48SJacob Keller #define IXGBE_FLAG_IMIR_ENABLED BIT(10) 587b4f47a48SJacob Keller #define IXGBE_FLAG_MQ_CAPABLE BIT(11) 588b4f47a48SJacob Keller #define IXGBE_FLAG_DCB_ENABLED BIT(12) 589b4f47a48SJacob Keller #define IXGBE_FLAG_VMDQ_CAPABLE BIT(13) 590b4f47a48SJacob Keller #define IXGBE_FLAG_VMDQ_ENABLED BIT(14) 591b4f47a48SJacob Keller #define IXGBE_FLAG_FAN_FAIL_CAPABLE BIT(15) 592b4f47a48SJacob Keller #define IXGBE_FLAG_NEED_LINK_UPDATE BIT(16) 593b4f47a48SJacob Keller #define IXGBE_FLAG_NEED_LINK_CONFIG BIT(17) 594b4f47a48SJacob Keller #define IXGBE_FLAG_FDIR_HASH_CAPABLE BIT(18) 595b4f47a48SJacob Keller #define IXGBE_FLAG_FDIR_PERFECT_CAPABLE BIT(19) 596b4f47a48SJacob Keller #define IXGBE_FLAG_FCOE_CAPABLE BIT(20) 597b4f47a48SJacob Keller #define IXGBE_FLAG_FCOE_ENABLED BIT(21) 598b4f47a48SJacob Keller #define IXGBE_FLAG_SRIOV_CAPABLE BIT(22) 599b4f47a48SJacob Keller #define IXGBE_FLAG_SRIOV_ENABLED BIT(23) 600a9763f3cSMark Rustad #define IXGBE_FLAG_RX_HWTSTAMP_ENABLED BIT(25) 601a9763f3cSMark Rustad #define IXGBE_FLAG_RX_HWTSTAMP_IN_REGISTER BIT(26) 6028829009dSUsha Ketineni #define IXGBE_FLAG_DCB_CAPABLE BIT(27) 603dee1ad47SJeff Kirsher 604dee1ad47SJeff Kirsher u32 flags2; 605b4f47a48SJacob Keller #define IXGBE_FLAG2_RSC_CAPABLE BIT(0) 606b4f47a48SJacob Keller #define IXGBE_FLAG2_RSC_ENABLED BIT(1) 607b4f47a48SJacob Keller #define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE BIT(2) 608b4f47a48SJacob Keller #define IXGBE_FLAG2_TEMP_SENSOR_EVENT BIT(3) 609b4f47a48SJacob Keller #define IXGBE_FLAG2_SEARCH_FOR_SFP BIT(4) 610b4f47a48SJacob Keller #define IXGBE_FLAG2_SFP_NEEDS_RESET BIT(5) 611b4f47a48SJacob Keller #define IXGBE_FLAG2_FDIR_REQUIRES_REINIT BIT(7) 612b4f47a48SJacob Keller #define IXGBE_FLAG2_RSS_FIELD_IPV4_UDP BIT(8) 613b4f47a48SJacob Keller #define IXGBE_FLAG2_RSS_FIELD_IPV6_UDP BIT(9) 614b4f47a48SJacob Keller #define IXGBE_FLAG2_PTP_PPS_ENABLED BIT(10) 615b4f47a48SJacob Keller #define IXGBE_FLAG2_PHY_INTERRUPT BIT(11) 61616369564SAlexander Duyck #define IXGBE_FLAG2_VLAN_PROMISC BIT(13) 617b3eb4e18SMark Rustad #define IXGBE_FLAG2_EEE_CAPABLE BIT(14) 618b3eb4e18SMark Rustad #define IXGBE_FLAG2_EEE_ENABLED BIT(15) 6192de6aa3aSAlexander Duyck #define IXGBE_FLAG2_RX_LEGACY BIT(16) 62034c822e2SShannon Nelson #define IXGBE_FLAG2_IPSEC_ENABLED BIT(17) 6219e4e30ccSShannon Nelson #define IXGBE_FLAG2_VF_IPSEC_ENABLED BIT(18) 622*008ca35fSSlawomir Mrozowicz #define IXGBE_FLAG2_AUTO_DISABLE_VF BIT(19) 62346646e61SAlexander Duyck 62446646e61SAlexander Duyck /* Tx fast path data */ 62546646e61SAlexander Duyck int num_tx_queues; 62646646e61SAlexander Duyck u16 tx_itr_setting; 62746646e61SAlexander Duyck u16 tx_work_limit; 628a8a43fdaSShannon Nelson u64 tx_ipsec; 62946646e61SAlexander Duyck 63046646e61SAlexander Duyck /* Rx fast path data */ 63146646e61SAlexander Duyck int num_rx_queues; 63246646e61SAlexander Duyck u16 rx_itr_setting; 633a8a43fdaSShannon Nelson u64 rx_ipsec; 63446646e61SAlexander Duyck 6359f12df90SAlexander Duyck /* Port number used to identify VXLAN traffic */ 6369f12df90SAlexander Duyck __be16 vxlan_port; 637a21d0822SEmil Tantilov __be16 geneve_port; 6389f12df90SAlexander Duyck 63933fdc82fSJohn Fastabend /* XDP */ 64033fdc82fSJohn Fastabend int num_xdp_queues; 6414fe81585SJason Xing struct ixgbe_ring *xdp_ring[IXGBE_MAX_XDP_QS]; 642d49e286dSJan Sokolowski unsigned long *af_xdp_zc_qps; /* tracks AF_XDP ZC enabled rings */ 64333fdc82fSJohn Fastabend 64446646e61SAlexander Duyck /* TX */ 64546646e61SAlexander Duyck struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp; 64646646e61SAlexander Duyck 64746646e61SAlexander Duyck u64 restart_queue; 64846646e61SAlexander Duyck u64 lsc_int; 64946646e61SAlexander Duyck u32 tx_timeout_count; 65046646e61SAlexander Duyck 65146646e61SAlexander Duyck /* RX */ 65246646e61SAlexander Duyck struct ixgbe_ring *rx_ring[MAX_RX_QUEUES]; 65346646e61SAlexander Duyck int num_rx_pools; /* == num_rx_queues in 82598 */ 65446646e61SAlexander Duyck int num_rx_queues_per_pool; /* 1 if 82598, can be many if 82599 */ 65546646e61SAlexander Duyck u64 hw_csum_rx_error; 65646646e61SAlexander Duyck u64 hw_rx_no_dma_resources; 65746646e61SAlexander Duyck u64 rsc_total_count; 65846646e61SAlexander Duyck u64 rsc_total_flush; 65946646e61SAlexander Duyck u64 non_eop_descs; 66086e23494SJesper Dangaard Brouer u32 alloc_rx_page; 66146646e61SAlexander Duyck u32 alloc_rx_page_failed; 66246646e61SAlexander Duyck u32 alloc_rx_buff_failed; 66346646e61SAlexander Duyck 66449c7ffbeSAlexander Duyck struct ixgbe_q_vector *q_vector[MAX_Q_VECTORS]; 665dee1ad47SJeff Kirsher 666dee1ad47SJeff Kirsher /* DCB parameters */ 667dee1ad47SJeff Kirsher struct ieee_pfc *ixgbe_ieee_pfc; 668dee1ad47SJeff Kirsher struct ieee_ets *ixgbe_ieee_ets; 669dee1ad47SJeff Kirsher struct ixgbe_dcb_config dcb_cfg; 670dee1ad47SJeff Kirsher struct ixgbe_dcb_config temp_dcb_cfg; 6710efbf12bSAlexander Duyck u8 hw_tcs; 672dee1ad47SJeff Kirsher u8 dcb_set_bitmap; 673dee1ad47SJeff Kirsher u8 dcbx_cap; 674dee1ad47SJeff Kirsher enum ixgbe_fc_mode last_lfc_mode; 675dee1ad47SJeff Kirsher 67649c7ffbeSAlexander Duyck int num_q_vectors; /* current number of q_vectors for device */ 67749c7ffbeSAlexander Duyck int max_q_vectors; /* true count of q_vectors for device */ 678dee1ad47SJeff Kirsher struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE]; 679dee1ad47SJeff Kirsher struct msix_entry *msix_entries; 680dee1ad47SJeff Kirsher 681dee1ad47SJeff Kirsher u32 test_icr; 682dee1ad47SJeff Kirsher struct ixgbe_ring test_tx_ring; 683dee1ad47SJeff Kirsher struct ixgbe_ring test_rx_ring; 684dee1ad47SJeff Kirsher 685dee1ad47SJeff Kirsher /* structs defined in ixgbe_hw.h */ 686dee1ad47SJeff Kirsher struct ixgbe_hw hw; 687dee1ad47SJeff Kirsher u16 msg_enable; 688dee1ad47SJeff Kirsher struct ixgbe_hw_stats stats; 689dee1ad47SJeff Kirsher 690dee1ad47SJeff Kirsher u64 tx_busy; 691dee1ad47SJeff Kirsher unsigned int tx_ring_count; 69233fdc82fSJohn Fastabend unsigned int xdp_ring_count; 693dee1ad47SJeff Kirsher unsigned int rx_ring_count; 694dee1ad47SJeff Kirsher 695dee1ad47SJeff Kirsher u32 link_speed; 696dee1ad47SJeff Kirsher bool link_up; 69758e7cd24SMark Rustad unsigned long sfp_poll_time; 698dee1ad47SJeff Kirsher unsigned long link_check_timeout; 699dee1ad47SJeff Kirsher 700dee1ad47SJeff Kirsher struct timer_list service_timer; 70146646e61SAlexander Duyck struct work_struct service_task; 70246646e61SAlexander Duyck 70346646e61SAlexander Duyck struct hlist_head fdir_filter_list; 70446646e61SAlexander Duyck unsigned long fdir_overflow; /* number of times ATR was backed off */ 70546646e61SAlexander Duyck union ixgbe_atr_input fdir_mask; 70646646e61SAlexander Duyck int fdir_filter_count; 707dee1ad47SJeff Kirsher u32 fdir_pballoc; 708dee1ad47SJeff Kirsher u32 atr_sample_rate; 709dee1ad47SJeff Kirsher spinlock_t fdir_perfect_lock; 71046646e61SAlexander Duyck 711dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE 712dee1ad47SJeff Kirsher struct ixgbe_fcoe fcoe; 713dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */ 7142a1a091cSMark Rustad u8 __iomem *io_addr; /* Mainly for iounmap use */ 715dee1ad47SJeff Kirsher u32 wol; 71646646e61SAlexander Duyck 717aa2bacb6SDon Skidmore u16 bridge_mode; 718aa2bacb6SDon Skidmore 71973834aecSPaul Greenwalt char eeprom_id[NVM_VER_SIZE]; 720c23f5b6bSEmil Tantilov u16 eeprom_cap; 721dee1ad47SJeff Kirsher 722dee1ad47SJeff Kirsher u32 interrupt_event; 72346646e61SAlexander Duyck u32 led_reg; 724dee1ad47SJeff Kirsher 7253a6a4edaSJacob Keller struct ptp_clock *ptp_clock; 7263a6a4edaSJacob Keller struct ptp_clock_info ptp_caps; 727891dc082SJacob Keller struct work_struct ptp_tx_work; 728891dc082SJacob Keller struct sk_buff *ptp_tx_skb; 72993501d48SJacob Keller struct hwtstamp_config tstamp_config; 730891dc082SJacob Keller unsigned long ptp_tx_start; 7313a6a4edaSJacob Keller unsigned long last_overflow_check; 7326cb562d6SJacob Keller unsigned long last_rx_ptp_check; 733eda183c2SJakub Kicinski unsigned long last_rx_timestamp; 7343a6a4edaSJacob Keller spinlock_t tmreg_lock; 735a9763f3cSMark Rustad struct cyclecounter hw_cc; 736a9763f3cSMark Rustad struct timecounter hw_tc; 7373a6a4edaSJacob Keller u32 base_incval; 738a9763f3cSMark Rustad u32 tx_hwtstamp_timeouts; 7394cc74c01SJacob Keller u32 tx_hwtstamp_skipped; 740a9763f3cSMark Rustad u32 rx_hwtstamp_cleared; 741a9763f3cSMark Rustad void (*ptp_setup_sdp)(struct ixgbe_adapter *); 7423a6a4edaSJacob Keller 743dee1ad47SJeff Kirsher /* SR-IOV */ 744dee1ad47SJeff Kirsher DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS); 745dee1ad47SJeff Kirsher unsigned int num_vfs; 746dee1ad47SJeff Kirsher struct vf_data_storage *vfinfo; 747dee1ad47SJeff Kirsher int vf_rate_link_speed; 748dee1ad47SJeff Kirsher struct vf_macvlans vf_mvs; 749dee1ad47SJeff Kirsher struct vf_macvlans *mv_list; 750dee1ad47SJeff Kirsher 75183c61fa9SGreg Rose u32 timer_event_accumulator; 75283c61fa9SGreg Rose u32 vferr_refcount; 7535d7daa35SJacob Keller struct ixgbe_mac_addr *mac_table; 7543ca8bc6dSDon Skidmore struct kobject *info_kobj; 7553ca8bc6dSDon Skidmore #ifdef CONFIG_IXGBE_HWMON 75603b77d81SGuenter Roeck struct hwmon_buff *ixgbe_hwmon_buff; 7573ca8bc6dSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */ 75800949167SCatherine Sullivan #ifdef CONFIG_DEBUG_FS 75900949167SCatherine Sullivan struct dentry *ixgbe_dbg_adapter; 76000949167SCatherine Sullivan #endif /*CONFIG_DEBUG_FS*/ 761107d3018SAlexander Duyck 762107d3018SAlexander Duyck u8 default_up; 7634e039c16SAlexander Duyck /* Bitmask indicating in use pools */ 7644e039c16SAlexander Duyck DECLARE_BITMAP(fwd_bitmask, IXGBE_MAX_MACVLANS + 1); 765dfaf891dSVlad Zolotarov 766b82b17d9SJohn Fastabend #define IXGBE_MAX_LINK_HANDLE 10 7671cdaaf54SAmritha Nambiar struct ixgbe_jump_table *jump_tables[IXGBE_MAX_LINK_HANDLE]; 768db956ae8SJohn Fastabend unsigned long tables; 769b82b17d9SJohn Fastabend 770dfaf891dSVlad Zolotarov /* maximum number of RETA entries among all devices supported by ixgbe 771dfaf891dSVlad Zolotarov * driver: currently it's x550 device in non-SRIOV mode 772dfaf891dSVlad Zolotarov */ 773dfaf891dSVlad Zolotarov #define IXGBE_MAX_RETA_ENTRIES 512 774dfaf891dSVlad Zolotarov u8 rss_indir_tbl[IXGBE_MAX_RETA_ENTRIES]; 775dfaf891dSVlad Zolotarov 776dfaf891dSVlad Zolotarov #define IXGBE_RSS_KEY_SIZE 40 /* size of RSS Hash Key in bytes */ 7773dfbfc7eSTony Nguyen u32 *rss_key; 77834c822e2SShannon Nelson 77948e01e00SJeff Kirsher #ifdef CONFIG_IXGBE_IPSEC 78034c822e2SShannon Nelson struct ixgbe_ipsec *ipsec; 78148e01e00SJeff Kirsher #endif /* CONFIG_IXGBE_IPSEC */ 782dee1ad47SJeff Kirsher }; 783dee1ad47SJeff Kirsher 7844fe81585SJason Xing static inline int ixgbe_determine_xdp_q_idx(int cpu) 7854fe81585SJason Xing { 7864fe81585SJason Xing if (static_key_enabled(&ixgbe_xdp_locking_key)) 7874fe81585SJason Xing return cpu % IXGBE_MAX_XDP_QS; 7884fe81585SJason Xing else 7894fe81585SJason Xing return cpu; 7904fe81585SJason Xing } 7914fe81585SJason Xing 7924fe81585SJason Xing static inline 7934fe81585SJason Xing struct ixgbe_ring *ixgbe_determine_xdp_ring(struct ixgbe_adapter *adapter) 7944fe81585SJason Xing { 7954fe81585SJason Xing int index = ixgbe_determine_xdp_q_idx(smp_processor_id()); 7964fe81585SJason Xing 7974fe81585SJason Xing return adapter->xdp_ring[index]; 7984fe81585SJason Xing } 7994fe81585SJason Xing 8000f9b232bSDon Skidmore static inline u8 ixgbe_max_rss_indices(struct ixgbe_adapter *adapter) 8010f9b232bSDon Skidmore { 8020f9b232bSDon Skidmore switch (adapter->hw.mac.type) { 8030f9b232bSDon Skidmore case ixgbe_mac_82598EB: 8040f9b232bSDon Skidmore case ixgbe_mac_82599EB: 8050f9b232bSDon Skidmore case ixgbe_mac_X540: 8060f9b232bSDon Skidmore return IXGBE_MAX_RSS_INDICES; 8070f9b232bSDon Skidmore case ixgbe_mac_X550: 8080f9b232bSDon Skidmore case ixgbe_mac_X550EM_x: 80949425dfcSMark Rustad case ixgbe_mac_x550em_a: 8100f9b232bSDon Skidmore return IXGBE_MAX_RSS_INDICES_X550; 8110f9b232bSDon Skidmore default: 8120f9b232bSDon Skidmore return 0; 8130f9b232bSDon Skidmore } 8140f9b232bSDon Skidmore } 8150f9b232bSDon Skidmore 816dee1ad47SJeff Kirsher struct ixgbe_fdir_filter { 817dee1ad47SJeff Kirsher struct hlist_node fdir_node; 818dee1ad47SJeff Kirsher union ixgbe_atr_input filter; 819dee1ad47SJeff Kirsher u16 sw_idx; 8202a9ed5d1SSridhar Samudrala u64 action; 821dee1ad47SJeff Kirsher }; 822dee1ad47SJeff Kirsher 82370e5576cSDon Skidmore enum ixgbe_state_t { 824dee1ad47SJeff Kirsher __IXGBE_TESTING, 825dee1ad47SJeff Kirsher __IXGBE_RESETTING, 826dee1ad47SJeff Kirsher __IXGBE_DOWN, 82741c62843SMark Rustad __IXGBE_DISABLED, 82809f40aedSMark Rustad __IXGBE_REMOVING, 829dee1ad47SJeff Kirsher __IXGBE_SERVICE_SCHED, 83058cf663fSMark Rustad __IXGBE_SERVICE_INITED, 831dee1ad47SJeff Kirsher __IXGBE_IN_SFP_INIT, 8328fecf67cSJacob Keller __IXGBE_PTP_RUNNING, 833151b260cSJakub Kicinski __IXGBE_PTP_TX_IN_PROGRESS, 83457ca2a4fSEmil Tantilov __IXGBE_RESET_REQUESTED, 835dee1ad47SJeff Kirsher }; 836dee1ad47SJeff Kirsher 8374c1975d7SAlexander Duyck struct ixgbe_cb { 8384c1975d7SAlexander Duyck union { /* Union defining head/tail partner */ 8394c1975d7SAlexander Duyck struct sk_buff *head; 8404c1975d7SAlexander Duyck struct sk_buff *tail; 8414c1975d7SAlexander Duyck }; 842dee1ad47SJeff Kirsher dma_addr_t dma; 8434c1975d7SAlexander Duyck u16 append_cnt; 844f800326dSAlexander Duyck bool page_released; 845dee1ad47SJeff Kirsher }; 8464c1975d7SAlexander Duyck #define IXGBE_CB(skb) ((struct ixgbe_cb *)(skb)->cb) 847dee1ad47SJeff Kirsher 848dee1ad47SJeff Kirsher enum ixgbe_boards { 849dee1ad47SJeff Kirsher board_82598, 850dee1ad47SJeff Kirsher board_82599, 851dee1ad47SJeff Kirsher board_X540, 8526a14ee0cSDon Skidmore board_X550, 8536a14ee0cSDon Skidmore board_X550EM_x, 8548dc963e1SPaul Greenwalt board_x550em_x_fw, 85549425dfcSMark Rustad board_x550em_a, 856b3eb4e18SMark Rustad board_x550em_a_fw, 857dee1ad47SJeff Kirsher }; 858dee1ad47SJeff Kirsher 85937689010SMark Rustad extern const struct ixgbe_info ixgbe_82598_info; 86037689010SMark Rustad extern const struct ixgbe_info ixgbe_82599_info; 86137689010SMark Rustad extern const struct ixgbe_info ixgbe_X540_info; 86237689010SMark Rustad extern const struct ixgbe_info ixgbe_X550_info; 86337689010SMark Rustad extern const struct ixgbe_info ixgbe_X550EM_x_info; 8648dc963e1SPaul Greenwalt extern const struct ixgbe_info ixgbe_x550em_x_fw_info; 86549425dfcSMark Rustad extern const struct ixgbe_info ixgbe_x550em_a_info; 866b3eb4e18SMark Rustad extern const struct ixgbe_info ixgbe_x550em_a_fw_info; 867dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCB 8683f40c74cSStephen Hemminger extern const struct dcbnl_rtnl_ops ixgbe_dcbnl_ops; 869dee1ad47SJeff Kirsher #endif 870dee1ad47SJeff Kirsher 871dee1ad47SJeff Kirsher extern char ixgbe_driver_name[]; 8728af3c33fSJeff Kirsher #ifdef IXGBE_FCOE 873ea81875aSNeerav Parikh extern char ixgbe_default_device_descr[]; 8748af3c33fSJeff Kirsher #endif /* IXGBE_FCOE */ 875dee1ad47SJeff Kirsher 8766c211fe1SStefan Assmann int ixgbe_open(struct net_device *netdev); 8776c211fe1SStefan Assmann int ixgbe_close(struct net_device *netdev); 8785ccc921aSJoe Perches void ixgbe_up(struct ixgbe_adapter *adapter); 8795ccc921aSJoe Perches void ixgbe_down(struct ixgbe_adapter *adapter); 8805ccc921aSJoe Perches void ixgbe_reinit_locked(struct ixgbe_adapter *adapter); 8815ccc921aSJoe Perches void ixgbe_reset(struct ixgbe_adapter *adapter); 8825ccc921aSJoe Perches void ixgbe_set_ethtool_ops(struct net_device *netdev); 88392470808SJohn Fastabend int ixgbe_setup_rx_resources(struct ixgbe_adapter *, struct ixgbe_ring *); 8845ccc921aSJoe Perches int ixgbe_setup_tx_resources(struct ixgbe_ring *); 8855ccc921aSJoe Perches void ixgbe_free_rx_resources(struct ixgbe_ring *); 8865ccc921aSJoe Perches void ixgbe_free_tx_resources(struct ixgbe_ring *); 8875ccc921aSJoe Perches void ixgbe_configure_rx_ring(struct ixgbe_adapter *, struct ixgbe_ring *); 8885ccc921aSJoe Perches void ixgbe_configure_tx_ring(struct ixgbe_adapter *, struct ixgbe_ring *); 8891918e937SAlexander Duyck void ixgbe_disable_rx(struct ixgbe_adapter *adapter); 8901918e937SAlexander Duyck void ixgbe_disable_tx(struct ixgbe_adapter *adapter); 8915ccc921aSJoe Perches void ixgbe_update_stats(struct ixgbe_adapter *adapter); 8925ccc921aSJoe Perches int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter); 893740234f0SEmil Tantilov bool ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id, 8948e2813f5SJacob Keller u16 subdevice_id); 8955d7daa35SJacob Keller #ifdef CONFIG_PCI_IOV 8965d7daa35SJacob Keller void ixgbe_full_sync_mac_table(struct ixgbe_adapter *adapter); 8975d7daa35SJacob Keller #endif 8985d7daa35SJacob Keller int ixgbe_add_mac_filter(struct ixgbe_adapter *adapter, 899c9f53e63SAlexander Duyck const u8 *addr, u16 queue); 9005d7daa35SJacob Keller int ixgbe_del_mac_filter(struct ixgbe_adapter *adapter, 901c9f53e63SAlexander Duyck const u8 *addr, u16 queue); 902e1d0a2afSAlexander Duyck void ixgbe_update_pf_promisc_vlvf(struct ixgbe_adapter *adapter, u32 vid); 9035ccc921aSJoe Perches void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter); 9045ccc921aSJoe Perches netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *, struct ixgbe_adapter *, 905dee1ad47SJeff Kirsher struct ixgbe_ring *); 9065ccc921aSJoe Perches void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *, 907dee1ad47SJeff Kirsher struct ixgbe_tx_buffer *); 9085ccc921aSJoe Perches void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16); 9095ccc921aSJoe Perches void ixgbe_write_eitr(struct ixgbe_q_vector *); 9105ccc921aSJoe Perches int ixgbe_poll(struct napi_struct *napi, int budget); 9115ccc921aSJoe Perches int ethtool_ioctl(struct ifreq *ifr); 9125ccc921aSJoe Perches s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw); 9135ccc921aSJoe Perches s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl); 9145ccc921aSJoe Perches s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl); 9155ccc921aSJoe Perches s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw, 916dee1ad47SJeff Kirsher union ixgbe_atr_hash_dword input, 917dee1ad47SJeff Kirsher union ixgbe_atr_hash_dword common, 918dee1ad47SJeff Kirsher u8 queue); 9195ccc921aSJoe Perches s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw, 920dee1ad47SJeff Kirsher union ixgbe_atr_input *input_mask); 9215ccc921aSJoe Perches s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw, 922dee1ad47SJeff Kirsher union ixgbe_atr_input *input, 923dee1ad47SJeff Kirsher u16 soft_id, u8 queue); 9245ccc921aSJoe Perches s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw, 925dee1ad47SJeff Kirsher union ixgbe_atr_input *input, 926dee1ad47SJeff Kirsher u16 soft_id); 9275ccc921aSJoe Perches void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input, 928dee1ad47SJeff Kirsher union ixgbe_atr_input *mask); 929b82b17d9SJohn Fastabend int ixgbe_update_ethtool_fdir_entry(struct ixgbe_adapter *adapter, 930b82b17d9SJohn Fastabend struct ixgbe_fdir_filter *input, 931b82b17d9SJohn Fastabend u16 sw_idx); 9325ccc921aSJoe Perches void ixgbe_set_rx_mode(struct net_device *netdev); 9338af3c33fSJeff Kirsher #ifdef CONFIG_IXGBE_DCB 9345ccc921aSJoe Perches void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter); 9358af3c33fSJeff Kirsher #endif 9365ccc921aSJoe Perches int ixgbe_setup_tc(struct net_device *dev, u8 tc); 9375ccc921aSJoe Perches void ixgbe_tx_ctxtdesc(struct ixgbe_ring *, u32, u32, u32, u32); 9385ccc921aSJoe Perches void ixgbe_do_reset(struct net_device *netdev); 9391210982bSDon Skidmore #ifdef CONFIG_IXGBE_HWMON 9405ccc921aSJoe Perches void ixgbe_sysfs_exit(struct ixgbe_adapter *adapter); 9415ccc921aSJoe Perches int ixgbe_sysfs_init(struct ixgbe_adapter *adapter); 9421210982bSDon Skidmore #endif /* CONFIG_IXGBE_HWMON */ 943dee1ad47SJeff Kirsher #ifdef IXGBE_FCOE 9445ccc921aSJoe Perches void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter); 9455ccc921aSJoe Perches int ixgbe_fso(struct ixgbe_ring *tx_ring, struct ixgbe_tx_buffer *first, 946244e27adSAlexander Duyck u8 *hdr_len); 9475ccc921aSJoe Perches int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter, 9485ccc921aSJoe Perches union ixgbe_adv_rx_desc *rx_desc, struct sk_buff *skb); 9495ccc921aSJoe Perches int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid, 950dee1ad47SJeff Kirsher struct scatterlist *sgl, unsigned int sgc); 9515ccc921aSJoe Perches int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid, 952dee1ad47SJeff Kirsher struct scatterlist *sgl, unsigned int sgc); 9535ccc921aSJoe Perches int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid); 9545ccc921aSJoe Perches int ixgbe_setup_fcoe_ddp_resources(struct ixgbe_adapter *adapter); 9555ccc921aSJoe Perches void ixgbe_free_fcoe_ddp_resources(struct ixgbe_adapter *adapter); 9565ccc921aSJoe Perches int ixgbe_fcoe_enable(struct net_device *netdev); 9575ccc921aSJoe Perches int ixgbe_fcoe_disable(struct net_device *netdev); 958dee1ad47SJeff Kirsher #ifdef CONFIG_IXGBE_DCB 9595ccc921aSJoe Perches u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter); 9605ccc921aSJoe Perches u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up); 961dee1ad47SJeff Kirsher #endif /* CONFIG_IXGBE_DCB */ 9625ccc921aSJoe Perches int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type); 9635ccc921aSJoe Perches int ixgbe_fcoe_get_hbainfo(struct net_device *netdev, 964ea81875aSNeerav Parikh struct netdev_fcoe_hbainfo *info); 9655ccc921aSJoe Perches u8 ixgbe_fcoe_get_tc(struct ixgbe_adapter *adapter); 966dee1ad47SJeff Kirsher #endif /* IXGBE_FCOE */ 96700949167SCatherine Sullivan #ifdef CONFIG_DEBUG_FS 9685ccc921aSJoe Perches void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter); 9695ccc921aSJoe Perches void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter); 9705ccc921aSJoe Perches void ixgbe_dbg_init(void); 9715ccc921aSJoe Perches void ixgbe_dbg_exit(void); 97233243fb0SJoe Perches #else 97333243fb0SJoe Perches static inline void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter) {} 97433243fb0SJoe Perches static inline void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter) {} 97533243fb0SJoe Perches static inline void ixgbe_dbg_init(void) {} 97633243fb0SJoe Perches static inline void ixgbe_dbg_exit(void) {} 97700949167SCatherine Sullivan #endif /* CONFIG_DEBUG_FS */ 978b2d96e0aSAlexander Duyck static inline struct netdev_queue *txring_txq(const struct ixgbe_ring *ring) 979b2d96e0aSAlexander Duyck { 980b2d96e0aSAlexander Duyck return netdev_get_tx_queue(ring->netdev, ring->queue_index); 981b2d96e0aSAlexander Duyck } 982b2d96e0aSAlexander Duyck 9835ccc921aSJoe Perches void ixgbe_ptp_init(struct ixgbe_adapter *adapter); 9849966d1eeSJacob Keller void ixgbe_ptp_suspend(struct ixgbe_adapter *adapter); 9855ccc921aSJoe Perches void ixgbe_ptp_stop(struct ixgbe_adapter *adapter); 9865ccc921aSJoe Perches void ixgbe_ptp_overflow_check(struct ixgbe_adapter *adapter); 9875ccc921aSJoe Perches void ixgbe_ptp_rx_hang(struct ixgbe_adapter *adapter); 988622a2ef5SJacob Keller void ixgbe_ptp_tx_hang(struct ixgbe_adapter *adapter); 989a9763f3cSMark Rustad void ixgbe_ptp_rx_pktstamp(struct ixgbe_q_vector *, struct sk_buff *); 990a9763f3cSMark Rustad void ixgbe_ptp_rx_rgtstamp(struct ixgbe_q_vector *, struct sk_buff *skb); 991a9763f3cSMark Rustad static inline void ixgbe_ptp_rx_hwtstamp(struct ixgbe_ring *rx_ring, 992a9763f3cSMark Rustad union ixgbe_adv_rx_desc *rx_desc, 993a9763f3cSMark Rustad struct sk_buff *skb) 994a9763f3cSMark Rustad { 995a9763f3cSMark Rustad if (unlikely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_TSIP))) { 996a9763f3cSMark Rustad ixgbe_ptp_rx_pktstamp(rx_ring->q_vector, skb); 997a9763f3cSMark Rustad return; 998a9763f3cSMark Rustad } 999a9763f3cSMark Rustad 1000a9763f3cSMark Rustad if (unlikely(!ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_STAT_TS))) 1001a9763f3cSMark Rustad return; 1002a9763f3cSMark Rustad 1003a9763f3cSMark Rustad ixgbe_ptp_rx_rgtstamp(rx_ring->q_vector, skb); 1004a9763f3cSMark Rustad 1005a9763f3cSMark Rustad /* Update the last_rx_timestamp timer in order to enable watchdog check 1006a9763f3cSMark Rustad * for error case of latched timestamp on a dropped packet. 1007a9763f3cSMark Rustad */ 1008a9763f3cSMark Rustad rx_ring->last_rx_timestamp = jiffies; 1009a9763f3cSMark Rustad } 1010a9763f3cSMark Rustad 101193501d48SJacob Keller int ixgbe_ptp_set_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr); 101293501d48SJacob Keller int ixgbe_ptp_get_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr); 10135ccc921aSJoe Perches void ixgbe_ptp_start_cyclecounter(struct ixgbe_adapter *adapter); 10145ccc921aSJoe Perches void ixgbe_ptp_reset(struct ixgbe_adapter *adapter); 1015a9763f3cSMark Rustad void ixgbe_ptp_check_pps_event(struct ixgbe_adapter *adapter); 1016da36b647SGreg Rose #ifdef CONFIG_PCI_IOV 1017da36b647SGreg Rose void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter); 1018da36b647SGreg Rose #endif 10193a6a4edaSJacob Keller 10202a47fa45SJohn Fastabend netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb, 10212a47fa45SJohn Fastabend struct ixgbe_adapter *adapter, 10222a47fa45SJohn Fastabend struct ixgbe_ring *tx_ring); 10237f276efbSVlad Zolotarov u32 ixgbe_rss_indir_tbl_entries(struct ixgbe_adapter *adapter); 1024d3aa9c9fSPaolo Abeni void ixgbe_store_key(struct ixgbe_adapter *adapter); 10251c7cf078STom Barbette void ixgbe_store_reta(struct ixgbe_adapter *adapter); 10262916500dSDon Skidmore s32 ixgbe_negotiate_fc(struct ixgbe_hw *hw, u32 adv_reg, u32 lp_reg, 10272916500dSDon Skidmore u32 adv_sym, u32 adv_asm, u32 lp_sym, u32 lp_asm); 102848e01e00SJeff Kirsher #ifdef CONFIG_IXGBE_IPSEC 10298bbbc5e9SShannon Nelson void ixgbe_init_ipsec_offload(struct ixgbe_adapter *adapter); 103063a67fe2SShannon Nelson void ixgbe_stop_ipsec_offload(struct ixgbe_adapter *adapter); 10316d73a154SShannon Nelson void ixgbe_ipsec_restore(struct ixgbe_adapter *adapter); 103292103199SShannon Nelson void ixgbe_ipsec_rx(struct ixgbe_ring *rx_ring, 103392103199SShannon Nelson union ixgbe_adv_rx_desc *rx_desc, 103492103199SShannon Nelson struct sk_buff *skb); 103559259470SShannon Nelson int ixgbe_ipsec_tx(struct ixgbe_ring *tx_ring, struct ixgbe_tx_buffer *first, 103659259470SShannon Nelson struct ixgbe_ipsec_tx_data *itd); 103772698240SShannon Nelson void ixgbe_ipsec_vf_clear(struct ixgbe_adapter *adapter, u32 vf); 103872698240SShannon Nelson int ixgbe_ipsec_vf_add_sa(struct ixgbe_adapter *adapter, u32 *mbuf, u32 vf); 103972698240SShannon Nelson int ixgbe_ipsec_vf_del_sa(struct ixgbe_adapter *adapter, u32 *mbuf, u32 vf); 10408bbbc5e9SShannon Nelson #else 104172698240SShannon Nelson static inline void ixgbe_init_ipsec_offload(struct ixgbe_adapter *adapter) { } 104272698240SShannon Nelson static inline void ixgbe_stop_ipsec_offload(struct ixgbe_adapter *adapter) { } 104372698240SShannon Nelson static inline void ixgbe_ipsec_restore(struct ixgbe_adapter *adapter) { } 104492103199SShannon Nelson static inline void ixgbe_ipsec_rx(struct ixgbe_ring *rx_ring, 104592103199SShannon Nelson union ixgbe_adv_rx_desc *rx_desc, 104672698240SShannon Nelson struct sk_buff *skb) { } 104759259470SShannon Nelson static inline int ixgbe_ipsec_tx(struct ixgbe_ring *tx_ring, 104859259470SShannon Nelson struct ixgbe_tx_buffer *first, 104972698240SShannon Nelson struct ixgbe_ipsec_tx_data *itd) { return 0; } 105072698240SShannon Nelson static inline void ixgbe_ipsec_vf_clear(struct ixgbe_adapter *adapter, 105172698240SShannon Nelson u32 vf) { } 105272698240SShannon Nelson static inline int ixgbe_ipsec_vf_add_sa(struct ixgbe_adapter *adapter, 105372698240SShannon Nelson u32 *mbuf, u32 vf) { return -EACCES; } 105472698240SShannon Nelson static inline int ixgbe_ipsec_vf_del_sa(struct ixgbe_adapter *adapter, 105572698240SShannon Nelson u32 *mbuf, u32 vf) { return -EACCES; } 105648e01e00SJeff Kirsher #endif /* CONFIG_IXGBE_IPSEC */ 10579ba095a6SJan Sokolowski 10589ba095a6SJan Sokolowski static inline bool ixgbe_enabled_xdp_adapter(struct ixgbe_adapter *adapter) 10599ba095a6SJan Sokolowski { 10609ba095a6SJan Sokolowski return !!adapter->xdp_prog; 10619ba095a6SJan Sokolowski } 10629ba095a6SJan Sokolowski 1063dee1ad47SJeff Kirsher #endif /* _IXGBE_H_ */ 1064