1ae06c70bSJeff Kirsher /* SPDX-License-Identifier: GPL-2.0 */ 251dce24bSJeff Kirsher /* Copyright(c) 2007 - 2018 Intel Corporation. */ 3dee1ad47SJeff Kirsher 4dee1ad47SJeff Kirsher #ifndef _E1000_DEFINES_H_ 5dee1ad47SJeff Kirsher #define _E1000_DEFINES_H_ 6dee1ad47SJeff Kirsher 7dee1ad47SJeff Kirsher /* Number of Transmit and Receive Descriptors must be a multiple of 8 */ 8dee1ad47SJeff Kirsher #define REQ_TX_DESCRIPTOR_MULTIPLE 8 9dee1ad47SJeff Kirsher #define REQ_RX_DESCRIPTOR_MULTIPLE 8 10dee1ad47SJeff Kirsher 11dee1ad47SJeff Kirsher /* Definitions for power management and wakeup registers */ 12dee1ad47SJeff Kirsher /* Wake Up Control */ 13dee1ad47SJeff Kirsher #define E1000_WUC_PME_EN 0x00000002 /* PME Enable */ 14dee1ad47SJeff Kirsher 15dee1ad47SJeff Kirsher /* Wake Up Filter Control */ 16dee1ad47SJeff Kirsher #define E1000_WUFC_LNKC 0x00000001 /* Link Status Change Wakeup Enable */ 17dee1ad47SJeff Kirsher #define E1000_WUFC_MAG 0x00000002 /* Magic Packet Wakeup Enable */ 18dee1ad47SJeff Kirsher #define E1000_WUFC_EX 0x00000004 /* Directed Exact Wakeup Enable */ 19dee1ad47SJeff Kirsher #define E1000_WUFC_MC 0x00000008 /* Directed Multicast Wakeup Enable */ 20dee1ad47SJeff Kirsher #define E1000_WUFC_BC 0x00000010 /* Broadcast Wakeup Enable */ 21dee1ad47SJeff Kirsher 22b90fa876SKim Tatt Chuah /* Wake Up Status */ 23b90fa876SKim Tatt Chuah #define E1000_WUS_EX 0x00000004 /* Directed Exact */ 24b90fa876SKim Tatt Chuah #define E1000_WUS_ARPD 0x00000020 /* Directed ARP Request */ 25b90fa876SKim Tatt Chuah #define E1000_WUS_IPV4 0x00000040 /* Directed IPv4 */ 26b90fa876SKim Tatt Chuah #define E1000_WUS_IPV6 0x00000080 /* Directed IPv6 */ 27b90fa876SKim Tatt Chuah #define E1000_WUS_NSD 0x00000400 /* Directed IPv6 Neighbor Solicitation */ 28b90fa876SKim Tatt Chuah 29b90fa876SKim Tatt Chuah /* Packet types that are enabled for wake packet delivery */ 30b90fa876SKim Tatt Chuah #define WAKE_PKT_WUS ( \ 31b90fa876SKim Tatt Chuah E1000_WUS_EX | \ 32b90fa876SKim Tatt Chuah E1000_WUS_ARPD | \ 33b90fa876SKim Tatt Chuah E1000_WUS_IPV4 | \ 34b90fa876SKim Tatt Chuah E1000_WUS_IPV6 | \ 35b90fa876SKim Tatt Chuah E1000_WUS_NSD) 36b90fa876SKim Tatt Chuah 37b90fa876SKim Tatt Chuah /* Wake Up Packet Length */ 38b90fa876SKim Tatt Chuah #define E1000_WUPL_MASK 0x00000FFF 39b90fa876SKim Tatt Chuah 40b90fa876SKim Tatt Chuah /* Wake Up Packet Memory stores the first 128 bytes of the wake up packet */ 41b90fa876SKim Tatt Chuah #define E1000_WUPM_BYTES 128 42b90fa876SKim Tatt Chuah 43dee1ad47SJeff Kirsher /* Extended Device Control */ 440c375ac1SCarolyn Wyborny #define E1000_CTRL_EXT_SDP2_DATA 0x00000040 /* Value of SW Defineable Pin 2 */ 45dee1ad47SJeff Kirsher #define E1000_CTRL_EXT_SDP3_DATA 0x00000080 /* Value of SW Defineable Pin 3 */ 460c375ac1SCarolyn Wyborny #define E1000_CTRL_EXT_SDP2_DIR 0x00000400 /* SDP2 Data direction */ 470c375ac1SCarolyn Wyborny #define E1000_CTRL_EXT_SDP3_DIR 0x00000800 /* SDP3 Data direction */ 480c375ac1SCarolyn Wyborny 49dee1ad47SJeff Kirsher /* Physical Func Reset Done Indication */ 50dee1ad47SJeff Kirsher #define E1000_CTRL_EXT_PFRSTD 0x00004000 5194826487STodd Fujinaka #define E1000_CTRL_EXT_SDLPE 0X00040000 /* SerDes Low Power Enable */ 52dee1ad47SJeff Kirsher #define E1000_CTRL_EXT_LINK_MODE_MASK 0x00C00000 53dee1ad47SJeff Kirsher #define E1000_CTRL_EXT_LINK_MODE_PCIE_SERDES 0x00C00000 54dee1ad47SJeff Kirsher #define E1000_CTRL_EXT_LINK_MODE_1000BASE_KX 0x00400000 55dee1ad47SJeff Kirsher #define E1000_CTRL_EXT_LINK_MODE_SGMII 0x00800000 56dee1ad47SJeff Kirsher #define E1000_CTRL_EXT_LINK_MODE_GMII 0x00000000 57dee1ad47SJeff Kirsher #define E1000_CTRL_EXT_EIAME 0x01000000 58dee1ad47SJeff Kirsher #define E1000_CTRL_EXT_IRCA 0x00000001 59dee1ad47SJeff Kirsher /* Interrupt delay cancellation */ 60dee1ad47SJeff Kirsher /* Driver loaded bit for FW */ 61dee1ad47SJeff Kirsher #define E1000_CTRL_EXT_DRV_LOAD 0x10000000 62dee1ad47SJeff Kirsher /* Interrupt acknowledge Auto-mask */ 63dee1ad47SJeff Kirsher /* Clear Interrupt timers after IMS clear */ 64dee1ad47SJeff Kirsher /* packet buffer parity error detection enabled */ 65dee1ad47SJeff Kirsher /* descriptor FIFO parity error detection enable */ 66dee1ad47SJeff Kirsher #define E1000_CTRL_EXT_PBA_CLR 0x80000000 /* PBA Clear */ 6794826487STodd Fujinaka #define E1000_CTRL_EXT_PHYPDEN 0x00100000 68dee1ad47SJeff Kirsher #define E1000_I2CCMD_REG_ADDR_SHIFT 16 69dee1ad47SJeff Kirsher #define E1000_I2CCMD_PHY_ADDR_SHIFT 24 70dee1ad47SJeff Kirsher #define E1000_I2CCMD_OPCODE_READ 0x08000000 71dee1ad47SJeff Kirsher #define E1000_I2CCMD_OPCODE_WRITE 0x00000000 72dee1ad47SJeff Kirsher #define E1000_I2CCMD_READY 0x20000000 73dee1ad47SJeff Kirsher #define E1000_I2CCMD_ERROR 0x80000000 74641ac5c0SAkeem G. Abodunrin #define E1000_I2CCMD_SFP_DATA_ADDR(a) (0x0000 + (a)) 75641ac5c0SAkeem G. Abodunrin #define E1000_I2CCMD_SFP_DIAG_ADDR(a) (0x0100 + (a)) 76dee1ad47SJeff Kirsher #define E1000_MAX_SGMII_PHY_REG_ADDR 255 77dee1ad47SJeff Kirsher #define E1000_I2CCMD_PHY_TIMEOUT 200 78dee1ad47SJeff Kirsher #define E1000_IVAR_VALID 0x80 79dee1ad47SJeff Kirsher #define E1000_GPIE_NSICR 0x00000001 80dee1ad47SJeff Kirsher #define E1000_GPIE_MSIX_MODE 0x00000010 81dee1ad47SJeff Kirsher #define E1000_GPIE_EIAME 0x40000000 82dee1ad47SJeff Kirsher #define E1000_GPIE_PBA 0x80000000 83dee1ad47SJeff Kirsher 84dee1ad47SJeff Kirsher /* Receive Descriptor bit definitions */ 85dee1ad47SJeff Kirsher #define E1000_RXD_STAT_DD 0x01 /* Descriptor Done */ 86dee1ad47SJeff Kirsher #define E1000_RXD_STAT_EOP 0x02 /* End of Packet */ 87dee1ad47SJeff Kirsher #define E1000_RXD_STAT_IXSM 0x04 /* Ignore checksum */ 88dee1ad47SJeff Kirsher #define E1000_RXD_STAT_VP 0x08 /* IEEE VLAN Packet */ 89dee1ad47SJeff Kirsher #define E1000_RXD_STAT_UDPCS 0x10 /* UDP xsum calculated */ 90dee1ad47SJeff Kirsher #define E1000_RXD_STAT_TCPCS 0x20 /* TCP xsum calculated */ 91dee1ad47SJeff Kirsher #define E1000_RXD_STAT_TS 0x10000 /* Pkt was time stamped */ 92dee1ad47SJeff Kirsher 938be10e91SAlexander Duyck #define E1000_RXDEXT_STATERR_LB 0x00040000 94dee1ad47SJeff Kirsher #define E1000_RXDEXT_STATERR_CE 0x01000000 95dee1ad47SJeff Kirsher #define E1000_RXDEXT_STATERR_SE 0x02000000 96dee1ad47SJeff Kirsher #define E1000_RXDEXT_STATERR_SEQ 0x04000000 97dee1ad47SJeff Kirsher #define E1000_RXDEXT_STATERR_CXE 0x10000000 98dee1ad47SJeff Kirsher #define E1000_RXDEXT_STATERR_TCPE 0x20000000 99dee1ad47SJeff Kirsher #define E1000_RXDEXT_STATERR_IPE 0x40000000 100dee1ad47SJeff Kirsher #define E1000_RXDEXT_STATERR_RXE 0x80000000 101dee1ad47SJeff Kirsher 102dee1ad47SJeff Kirsher /* Same mask, but for extended and packet split descriptors */ 103dee1ad47SJeff Kirsher #define E1000_RXDEXT_ERR_FRAME_ERR_MASK ( \ 104dee1ad47SJeff Kirsher E1000_RXDEXT_STATERR_CE | \ 105dee1ad47SJeff Kirsher E1000_RXDEXT_STATERR_SE | \ 106dee1ad47SJeff Kirsher E1000_RXDEXT_STATERR_SEQ | \ 107dee1ad47SJeff Kirsher E1000_RXDEXT_STATERR_CXE | \ 108dee1ad47SJeff Kirsher E1000_RXDEXT_STATERR_RXE) 109dee1ad47SJeff Kirsher 110dee1ad47SJeff Kirsher #define E1000_MRQC_RSS_FIELD_IPV4_TCP 0x00010000 111dee1ad47SJeff Kirsher #define E1000_MRQC_RSS_FIELD_IPV4 0x00020000 112dee1ad47SJeff Kirsher #define E1000_MRQC_RSS_FIELD_IPV6_TCP_EX 0x00040000 113dee1ad47SJeff Kirsher #define E1000_MRQC_RSS_FIELD_IPV6 0x00100000 114dee1ad47SJeff Kirsher #define E1000_MRQC_RSS_FIELD_IPV6_TCP 0x00200000 115dee1ad47SJeff Kirsher 116dee1ad47SJeff Kirsher 117dee1ad47SJeff Kirsher /* Management Control */ 118dee1ad47SJeff Kirsher #define E1000_MANC_SMBUS_EN 0x00000001 /* SMBus Enabled - RO */ 119dee1ad47SJeff Kirsher #define E1000_MANC_ASF_EN 0x00000002 /* ASF Enabled - RO */ 120dee1ad47SJeff Kirsher #define E1000_MANC_EN_BMC2OS 0x10000000 /* OSBMC is Enabled or not */ 121dee1ad47SJeff Kirsher /* Enable Neighbor Discovery Filtering */ 122dee1ad47SJeff Kirsher #define E1000_MANC_RCV_TCO_EN 0x00020000 /* Receive TCO Packets Enabled */ 123dee1ad47SJeff Kirsher #define E1000_MANC_BLK_PHY_RST_ON_IDE 0x00040000 /* Block phy resets */ 124dee1ad47SJeff Kirsher /* Enable MAC address filtering */ 125dee1ad47SJeff Kirsher #define E1000_MANC_EN_MAC_ADDR_FILTER 0x00100000 126dee1ad47SJeff Kirsher 127dee1ad47SJeff Kirsher /* Receive Control */ 128dee1ad47SJeff Kirsher #define E1000_RCTL_EN 0x00000002 /* enable */ 129dee1ad47SJeff Kirsher #define E1000_RCTL_SBP 0x00000004 /* store bad packet */ 130dee1ad47SJeff Kirsher #define E1000_RCTL_UPE 0x00000008 /* unicast promiscuous enable */ 131dee1ad47SJeff Kirsher #define E1000_RCTL_MPE 0x00000010 /* multicast promiscuous enab */ 132dee1ad47SJeff Kirsher #define E1000_RCTL_LPE 0x00000020 /* long packet enable */ 133dee1ad47SJeff Kirsher #define E1000_RCTL_LBM_MAC 0x00000040 /* MAC loopback mode */ 134dee1ad47SJeff Kirsher #define E1000_RCTL_LBM_TCVR 0x000000C0 /* tcvr loopback mode */ 135dee1ad47SJeff Kirsher #define E1000_RCTL_RDMTS_HALF 0x00000000 /* rx desc min threshold size */ 136dee1ad47SJeff Kirsher #define E1000_RCTL_MO_SHIFT 12 /* multicast offset shift */ 137dee1ad47SJeff Kirsher #define E1000_RCTL_BAM 0x00008000 /* broadcast enable */ 138dee1ad47SJeff Kirsher #define E1000_RCTL_SZ_512 0x00020000 /* rx buffer size 512 */ 139dee1ad47SJeff Kirsher #define E1000_RCTL_SZ_256 0x00030000 /* rx buffer size 256 */ 140dee1ad47SJeff Kirsher #define E1000_RCTL_VFE 0x00040000 /* vlan filter enable */ 141dee1ad47SJeff Kirsher #define E1000_RCTL_CFIEN 0x00080000 /* canonical form enable */ 14289eaefb6SBen Greear #define E1000_RCTL_DPF 0x00400000 /* Discard Pause Frames */ 14389eaefb6SBen Greear #define E1000_RCTL_PMCF 0x00800000 /* pass MAC control frames */ 144dee1ad47SJeff Kirsher #define E1000_RCTL_SECRC 0x04000000 /* Strip Ethernet CRC */ 145dee1ad47SJeff Kirsher 146b980ac18SJeff Kirsher /* Use byte values for the following shift parameters 147dee1ad47SJeff Kirsher * Usage: 148dee1ad47SJeff Kirsher * psrctl |= (((ROUNDUP(value0, 128) >> E1000_PSRCTL_BSIZE0_SHIFT) & 149dee1ad47SJeff Kirsher * E1000_PSRCTL_BSIZE0_MASK) | 150dee1ad47SJeff Kirsher * ((ROUNDUP(value1, 1024) >> E1000_PSRCTL_BSIZE1_SHIFT) & 151dee1ad47SJeff Kirsher * E1000_PSRCTL_BSIZE1_MASK) | 152dee1ad47SJeff Kirsher * ((ROUNDUP(value2, 1024) << E1000_PSRCTL_BSIZE2_SHIFT) & 153dee1ad47SJeff Kirsher * E1000_PSRCTL_BSIZE2_MASK) | 154dee1ad47SJeff Kirsher * ((ROUNDUP(value3, 1024) << E1000_PSRCTL_BSIZE3_SHIFT) |; 155dee1ad47SJeff Kirsher * E1000_PSRCTL_BSIZE3_MASK)) 156dee1ad47SJeff Kirsher * where value0 = [128..16256], default=256 157dee1ad47SJeff Kirsher * value1 = [1024..64512], default=4096 158dee1ad47SJeff Kirsher * value2 = [0..64512], default=4096 159dee1ad47SJeff Kirsher * value3 = [0..64512], default=0 160dee1ad47SJeff Kirsher */ 161dee1ad47SJeff Kirsher 162dee1ad47SJeff Kirsher #define E1000_PSRCTL_BSIZE0_MASK 0x0000007F 163dee1ad47SJeff Kirsher #define E1000_PSRCTL_BSIZE1_MASK 0x00003F00 164dee1ad47SJeff Kirsher #define E1000_PSRCTL_BSIZE2_MASK 0x003F0000 165dee1ad47SJeff Kirsher #define E1000_PSRCTL_BSIZE3_MASK 0x3F000000 166dee1ad47SJeff Kirsher 167dee1ad47SJeff Kirsher #define E1000_PSRCTL_BSIZE0_SHIFT 7 /* Shift _right_ 7 */ 168dee1ad47SJeff Kirsher #define E1000_PSRCTL_BSIZE1_SHIFT 2 /* Shift _right_ 2 */ 169dee1ad47SJeff Kirsher #define E1000_PSRCTL_BSIZE2_SHIFT 6 /* Shift _left_ 6 */ 170dee1ad47SJeff Kirsher #define E1000_PSRCTL_BSIZE3_SHIFT 14 /* Shift _left_ 14 */ 171dee1ad47SJeff Kirsher 172dee1ad47SJeff Kirsher /* SWFW_SYNC Definitions */ 173dee1ad47SJeff Kirsher #define E1000_SWFW_EEP_SM 0x1 174dee1ad47SJeff Kirsher #define E1000_SWFW_PHY0_SM 0x2 175dee1ad47SJeff Kirsher #define E1000_SWFW_PHY1_SM 0x4 176dee1ad47SJeff Kirsher #define E1000_SWFW_PHY2_SM 0x20 177dee1ad47SJeff Kirsher #define E1000_SWFW_PHY3_SM 0x40 178dee1ad47SJeff Kirsher 179dee1ad47SJeff Kirsher /* FACTPS Definitions */ 180dee1ad47SJeff Kirsher /* Device Control */ 181dee1ad47SJeff Kirsher #define E1000_CTRL_FD 0x00000001 /* Full duplex.0=half; 1=full */ 182dee1ad47SJeff Kirsher #define E1000_CTRL_GIO_MASTER_DISABLE 0x00000004 /*Blocks new Master requests */ 183dee1ad47SJeff Kirsher #define E1000_CTRL_LRST 0x00000008 /* Link reset. 0=normal,1=reset */ 184dee1ad47SJeff Kirsher #define E1000_CTRL_ASDE 0x00000020 /* Auto-speed detect enable */ 185dee1ad47SJeff Kirsher #define E1000_CTRL_SLU 0x00000040 /* Set link up (Force Link) */ 186dee1ad47SJeff Kirsher #define E1000_CTRL_ILOS 0x00000080 /* Invert Loss-Of Signal */ 187dee1ad47SJeff Kirsher #define E1000_CTRL_SPD_SEL 0x00000300 /* Speed Select Mask */ 188dee1ad47SJeff Kirsher #define E1000_CTRL_SPD_100 0x00000100 /* Force 100Mb */ 189dee1ad47SJeff Kirsher #define E1000_CTRL_SPD_1000 0x00000200 /* Force 1Gb */ 190dee1ad47SJeff Kirsher #define E1000_CTRL_FRCSPD 0x00000800 /* Force Speed */ 191dee1ad47SJeff Kirsher #define E1000_CTRL_FRCDPX 0x00001000 /* Force Duplex */ 192dee1ad47SJeff Kirsher /* Defined polarity of Dock/Undock indication in SDP[0] */ 193dee1ad47SJeff Kirsher /* Reset both PHY ports, through PHYRST_N pin */ 194dee1ad47SJeff Kirsher /* enable link status from external LINK_0 and LINK_1 pins */ 195dee1ad47SJeff Kirsher #define E1000_CTRL_SWDPIN0 0x00040000 /* SWDPIN 0 value */ 196dee1ad47SJeff Kirsher #define E1000_CTRL_SWDPIN1 0x00080000 /* SWDPIN 1 value */ 197dabb8338SArvind Sankar #define E1000_CTRL_ADVD3WUC 0x00100000 /* D3 WUC */ 198dabb8338SArvind Sankar #define E1000_CTRL_EN_PHY_PWR_MGMT 0x00200000 /* PHY PM enable */ 1990c375ac1SCarolyn Wyborny #define E1000_CTRL_SDP0_DIR 0x00400000 /* SDP0 Data direction */ 2000c375ac1SCarolyn Wyborny #define E1000_CTRL_SDP1_DIR 0x00800000 /* SDP1 Data direction */ 201dee1ad47SJeff Kirsher #define E1000_CTRL_RST 0x04000000 /* Global reset */ 202dee1ad47SJeff Kirsher #define E1000_CTRL_RFCE 0x08000000 /* Receive Flow Control enable */ 203dee1ad47SJeff Kirsher #define E1000_CTRL_TFCE 0x10000000 /* Transmit flow control enable */ 204dee1ad47SJeff Kirsher #define E1000_CTRL_VME 0x40000000 /* IEEE VLAN mode enable */ 205dee1ad47SJeff Kirsher #define E1000_CTRL_PHY_RST 0x80000000 /* PHY Reset */ 206dee1ad47SJeff Kirsher /* Initiate an interrupt to manageability engine */ 207dee1ad47SJeff Kirsher #define E1000_CTRL_I2C_ENA 0x02000000 /* I2C enable */ 208dee1ad47SJeff Kirsher 209dee1ad47SJeff Kirsher /* Bit definitions for the Management Data IO (MDIO) and Management Data 210dee1ad47SJeff Kirsher * Clock (MDC) pins in the Device Control Register. 211dee1ad47SJeff Kirsher */ 212dee1ad47SJeff Kirsher 213dee1ad47SJeff Kirsher #define E1000_CONNSW_ENRGSRC 0x4 21456cec249SCarolyn Wyborny #define E1000_CONNSW_PHYSD 0x400 21556cec249SCarolyn Wyborny #define E1000_CONNSW_PHY_PDN 0x800 21656cec249SCarolyn Wyborny #define E1000_CONNSW_SERDESD 0x200 21756cec249SCarolyn Wyborny #define E1000_CONNSW_AUTOSENSE_CONF 0x2 21856cec249SCarolyn Wyborny #define E1000_CONNSW_AUTOSENSE_EN 0x1 219dee1ad47SJeff Kirsher #define E1000_PCS_CFG_PCS_EN 8 220dee1ad47SJeff Kirsher #define E1000_PCS_LCTL_FLV_LINK_UP 1 221dee1ad47SJeff Kirsher #define E1000_PCS_LCTL_FSV_100 2 222dee1ad47SJeff Kirsher #define E1000_PCS_LCTL_FSV_1000 4 223dee1ad47SJeff Kirsher #define E1000_PCS_LCTL_FDV_FULL 8 224dee1ad47SJeff Kirsher #define E1000_PCS_LCTL_FSD 0x10 225dee1ad47SJeff Kirsher #define E1000_PCS_LCTL_FORCE_LINK 0x20 226dee1ad47SJeff Kirsher #define E1000_PCS_LCTL_FORCE_FCTRL 0x80 227dee1ad47SJeff Kirsher #define E1000_PCS_LCTL_AN_ENABLE 0x10000 228dee1ad47SJeff Kirsher #define E1000_PCS_LCTL_AN_RESTART 0x20000 229dee1ad47SJeff Kirsher #define E1000_PCS_LCTL_AN_TIMEOUT 0x40000 230dee1ad47SJeff Kirsher #define E1000_ENABLE_SERDES_LOOPBACK 0x0410 231dee1ad47SJeff Kirsher 232dee1ad47SJeff Kirsher #define E1000_PCS_LSTS_LINK_OK 1 233dee1ad47SJeff Kirsher #define E1000_PCS_LSTS_SPEED_100 2 234dee1ad47SJeff Kirsher #define E1000_PCS_LSTS_SPEED_1000 4 235dee1ad47SJeff Kirsher #define E1000_PCS_LSTS_DUPLEX_FULL 8 236dee1ad47SJeff Kirsher #define E1000_PCS_LSTS_SYNK_OK 0x10 237dee1ad47SJeff Kirsher 238dee1ad47SJeff Kirsher /* Device Status */ 239dee1ad47SJeff Kirsher #define E1000_STATUS_FD 0x00000001 /* Full duplex.0=half,1=full */ 240dee1ad47SJeff Kirsher #define E1000_STATUS_LU 0x00000002 /* Link up.0=no,1=link */ 241dee1ad47SJeff Kirsher #define E1000_STATUS_FUNC_MASK 0x0000000C /* PCI Function Mask */ 242dee1ad47SJeff Kirsher #define E1000_STATUS_FUNC_SHIFT 2 243dee1ad47SJeff Kirsher #define E1000_STATUS_FUNC_1 0x00000004 /* Function 1 */ 244dee1ad47SJeff Kirsher #define E1000_STATUS_TXOFF 0x00000010 /* transmission paused */ 245dee1ad47SJeff Kirsher #define E1000_STATUS_SPEED_100 0x00000040 /* Speed 100Mb/s */ 246dee1ad47SJeff Kirsher #define E1000_STATUS_SPEED_1000 0x00000080 /* Speed 1000Mb/s */ 247dee1ad47SJeff Kirsher /* Change in Dock/Undock state. Clear on write '0'. */ 248dee1ad47SJeff Kirsher /* Status of Master requests. */ 249dee1ad47SJeff Kirsher #define E1000_STATUS_GIO_MASTER_ENABLE 0x00080000 250dee1ad47SJeff Kirsher /* BMC external code execution disabled */ 251dee1ad47SJeff Kirsher 252ceb5f13bSCarolyn Wyborny #define E1000_STATUS_2P5_SKU 0x00001000 /* Val of 2.5GBE SKU strap */ 253ceb5f13bSCarolyn Wyborny #define E1000_STATUS_2P5_SKU_OVER 0x00002000 /* Val of 2.5GBE SKU Over */ 254dee1ad47SJeff Kirsher /* Constants used to intrepret the masked PCI-X bus speed. */ 255dee1ad47SJeff Kirsher 256dee1ad47SJeff Kirsher #define SPEED_10 10 257dee1ad47SJeff Kirsher #define SPEED_100 100 258dee1ad47SJeff Kirsher #define SPEED_1000 1000 259ceb5f13bSCarolyn Wyborny #define SPEED_2500 2500 260dee1ad47SJeff Kirsher #define HALF_DUPLEX 1 261dee1ad47SJeff Kirsher #define FULL_DUPLEX 2 262dee1ad47SJeff Kirsher 263dee1ad47SJeff Kirsher 264dee1ad47SJeff Kirsher #define ADVERTISE_10_HALF 0x0001 265dee1ad47SJeff Kirsher #define ADVERTISE_10_FULL 0x0002 266dee1ad47SJeff Kirsher #define ADVERTISE_100_HALF 0x0004 267dee1ad47SJeff Kirsher #define ADVERTISE_100_FULL 0x0008 268dee1ad47SJeff Kirsher #define ADVERTISE_1000_HALF 0x0010 /* Not used, just FYI */ 269dee1ad47SJeff Kirsher #define ADVERTISE_1000_FULL 0x0020 270dee1ad47SJeff Kirsher 271dee1ad47SJeff Kirsher /* 1000/H is not supported, nor spec-compliant. */ 272dee1ad47SJeff Kirsher #define E1000_ALL_SPEED_DUPLEX (ADVERTISE_10_HALF | ADVERTISE_10_FULL | \ 273dee1ad47SJeff Kirsher ADVERTISE_100_HALF | ADVERTISE_100_FULL | \ 274dee1ad47SJeff Kirsher ADVERTISE_1000_FULL) 275dee1ad47SJeff Kirsher #define E1000_ALL_NOT_GIG (ADVERTISE_10_HALF | ADVERTISE_10_FULL | \ 276dee1ad47SJeff Kirsher ADVERTISE_100_HALF | ADVERTISE_100_FULL) 277dee1ad47SJeff Kirsher #define E1000_ALL_100_SPEED (ADVERTISE_100_HALF | ADVERTISE_100_FULL) 278dee1ad47SJeff Kirsher #define E1000_ALL_10_SPEED (ADVERTISE_10_HALF | ADVERTISE_10_FULL) 279dee1ad47SJeff Kirsher #define E1000_ALL_FULL_DUPLEX (ADVERTISE_10_FULL | ADVERTISE_100_FULL | \ 280dee1ad47SJeff Kirsher ADVERTISE_1000_FULL) 281dee1ad47SJeff Kirsher #define E1000_ALL_HALF_DUPLEX (ADVERTISE_10_HALF | ADVERTISE_100_HALF) 282dee1ad47SJeff Kirsher 283dee1ad47SJeff Kirsher #define AUTONEG_ADVERTISE_SPEED_DEFAULT E1000_ALL_SPEED_DUPLEX 284dee1ad47SJeff Kirsher 285dee1ad47SJeff Kirsher /* LED Control */ 286dee1ad47SJeff Kirsher #define E1000_LEDCTL_LED0_MODE_SHIFT 0 287dee1ad47SJeff Kirsher #define E1000_LEDCTL_LED0_BLINK 0x00000080 288cf7ed221SAkeem G. Abodunrin #define E1000_LEDCTL_LED0_MODE_MASK 0x0000000F 289cf7ed221SAkeem G. Abodunrin #define E1000_LEDCTL_LED0_IVRT 0x00000040 290dee1ad47SJeff Kirsher 291dee1ad47SJeff Kirsher #define E1000_LEDCTL_MODE_LED_ON 0xE 292dee1ad47SJeff Kirsher #define E1000_LEDCTL_MODE_LED_OFF 0xF 293dee1ad47SJeff Kirsher 294dee1ad47SJeff Kirsher /* Transmit Descriptor bit definitions */ 295dee1ad47SJeff Kirsher #define E1000_TXD_POPTS_IXSM 0x01 /* Insert IP checksum */ 296dee1ad47SJeff Kirsher #define E1000_TXD_POPTS_TXSM 0x02 /* Insert TCP/UDP checksum */ 297dee1ad47SJeff Kirsher #define E1000_TXD_CMD_EOP 0x01000000 /* End of Packet */ 298dee1ad47SJeff Kirsher #define E1000_TXD_CMD_IFCS 0x02000000 /* Insert FCS (Ethernet CRC) */ 299dee1ad47SJeff Kirsher #define E1000_TXD_CMD_RS 0x08000000 /* Report Status */ 300dee1ad47SJeff Kirsher #define E1000_TXD_CMD_DEXT 0x20000000 /* Descriptor extension (0 = legacy) */ 301dee1ad47SJeff Kirsher #define E1000_TXD_STAT_DD 0x00000001 /* Descriptor Done */ 302dee1ad47SJeff Kirsher /* Extended desc bits for Linksec and timesync */ 303dee1ad47SJeff Kirsher 304dee1ad47SJeff Kirsher /* Transmit Control */ 305dee1ad47SJeff Kirsher #define E1000_TCTL_EN 0x00000002 /* enable tx */ 306dee1ad47SJeff Kirsher #define E1000_TCTL_PSP 0x00000008 /* pad short packets */ 307dee1ad47SJeff Kirsher #define E1000_TCTL_CT 0x00000ff0 /* collision threshold */ 308dee1ad47SJeff Kirsher #define E1000_TCTL_COLD 0x003ff000 /* collision distance */ 309dee1ad47SJeff Kirsher #define E1000_TCTL_RTLC 0x01000000 /* Re-transmit on late collision */ 310dee1ad47SJeff Kirsher 311dee1ad47SJeff Kirsher /* DMA Coalescing register fields */ 312e52c0f96SCarolyn Wyborny #define E1000_DMACR_DMACWT_MASK 0x00003FFF /* DMA Coal Watchdog Timer */ 313e52c0f96SCarolyn Wyborny #define E1000_DMACR_DMACTHR_MASK 0x00FF0000 /* DMA Coal Rx Threshold */ 314dee1ad47SJeff Kirsher #define E1000_DMACR_DMACTHR_SHIFT 16 315e52c0f96SCarolyn Wyborny #define E1000_DMACR_DMAC_LX_MASK 0x30000000 /* Lx when no PCIe trans */ 316dee1ad47SJeff Kirsher #define E1000_DMACR_DMAC_LX_SHIFT 28 317dee1ad47SJeff Kirsher #define E1000_DMACR_DMAC_EN 0x80000000 /* Enable DMA Coalescing */ 3180c02dd98SMatthew Vick /* DMA Coalescing BMC-to-OS Watchdog Enable */ 3190c02dd98SMatthew Vick #define E1000_DMACR_DC_BMC2OSW_EN 0x00008000 320dee1ad47SJeff Kirsher 321e52c0f96SCarolyn Wyborny #define E1000_DMCTXTH_DMCTTHR_MASK 0x00000FFF /* DMA Coal Tx Threshold */ 322dee1ad47SJeff Kirsher 323dee1ad47SJeff Kirsher #define E1000_DMCTLX_TTLX_MASK 0x00000FFF /* Time to LX request */ 324dee1ad47SJeff Kirsher 325e52c0f96SCarolyn Wyborny #define E1000_DMCRTRH_UTRESH_MASK 0x0007FFFF /* Rx Traffic Rate Thresh */ 326e52c0f96SCarolyn Wyborny #define E1000_DMCRTRH_LRPRCW 0x80000000 /* Rx pkt rate curr window */ 327dee1ad47SJeff Kirsher 328e52c0f96SCarolyn Wyborny #define E1000_DMCCNT_CCOUNT_MASK 0x01FFFFFF /* DMA Coal Rx Current Cnt */ 329dee1ad47SJeff Kirsher 330e52c0f96SCarolyn Wyborny #define E1000_FCRTC_RTH_COAL_MASK 0x0003FFF0 /* FC Rx Thresh High val */ 331dee1ad47SJeff Kirsher #define E1000_FCRTC_RTH_COAL_SHIFT 4 332dee1ad47SJeff Kirsher #define E1000_PCIEMISC_LX_DECISION 0x00000080 /* Lx power decision */ 333dee1ad47SJeff Kirsher 334e57b8bdbSMatthew Vick /* Timestamp in Rx buffer */ 335e57b8bdbSMatthew Vick #define E1000_RXPBS_CFG_TS_EN 0x80000000 336e57b8bdbSMatthew Vick 33727dff8b2STodd Fujinaka #define I210_RXPBSIZE_DEFAULT 0x000000A2 /* RXPBSIZE default */ 33805f9d3e1SAndre Guedes #define I210_RXPBSIZE_MASK 0x0000003F 3396f9ae175SJesus Sanchez-Palencia #define I210_RXPBSIZE_PB_30KB 0x0000001E 34005f9d3e1SAndre Guedes #define I210_RXPBSIZE_PB_32KB 0x00000020 34127dff8b2STodd Fujinaka #define I210_TXPBSIZE_DEFAULT 0x04000014 /* TXPBSIZE default */ 34205f9d3e1SAndre Guedes #define I210_TXPBSIZE_MASK 0xC0FFFFFF 343*26b67f5aSEderson de Souza #define I210_TXPBSIZE_PB0_6KB (6 << 0) 344*26b67f5aSEderson de Souza #define I210_TXPBSIZE_PB1_6KB (6 << 6) 345*26b67f5aSEderson de Souza #define I210_TXPBSIZE_PB2_6KB (6 << 12) 346*26b67f5aSEderson de Souza #define I210_TXPBSIZE_PB3_6KB (6 << 18) 34705f9d3e1SAndre Guedes 34805f9d3e1SAndre Guedes #define I210_DTXMXPKTSZ_DEFAULT 0x00000098 34905f9d3e1SAndre Guedes 35005f9d3e1SAndre Guedes #define I210_SR_QUEUES_NUM 2 35127dff8b2STodd Fujinaka 352dee1ad47SJeff Kirsher /* SerDes Control */ 353dee1ad47SJeff Kirsher #define E1000_SCTL_DISABLE_SERDES_LOOPBACK 0x0400 354dee1ad47SJeff Kirsher 355dee1ad47SJeff Kirsher /* Receive Checksum Control */ 356dee1ad47SJeff Kirsher #define E1000_RXCSUM_IPOFL 0x00000100 /* IPv4 checksum offload */ 357dee1ad47SJeff Kirsher #define E1000_RXCSUM_TUOFL 0x00000200 /* TCP / UDP checksum offload */ 358dee1ad47SJeff Kirsher #define E1000_RXCSUM_CRCOFL 0x00000800 /* CRC32 offload enable */ 359dee1ad47SJeff Kirsher #define E1000_RXCSUM_PCSD 0x00002000 /* packet checksum disabled */ 360dee1ad47SJeff Kirsher 361dee1ad47SJeff Kirsher /* Header split receive */ 3628d0a88a9STodd Fujinaka #define E1000_RFCTL_IPV6_EX_DIS 0x00010000 363dee1ad47SJeff Kirsher #define E1000_RFCTL_LEF 0x00040000 364dee1ad47SJeff Kirsher 365dee1ad47SJeff Kirsher /* Collision related configuration parameters */ 366dee1ad47SJeff Kirsher #define E1000_COLLISION_THRESHOLD 15 367dee1ad47SJeff Kirsher #define E1000_CT_SHIFT 4 368dee1ad47SJeff Kirsher #define E1000_COLLISION_DISTANCE 63 369dee1ad47SJeff Kirsher #define E1000_COLD_SHIFT 12 370dee1ad47SJeff Kirsher 371dee1ad47SJeff Kirsher /* Ethertype field values */ 372dee1ad47SJeff Kirsher #define ETHERNET_IEEE_VLAN_TYPE 0x8100 /* 802.3ac packet */ 373dee1ad47SJeff Kirsher 37445693bcbSAlexander Duyck /* As per the EAS the maximum supported size is 9.5KB (9728 bytes) */ 37545693bcbSAlexander Duyck #define MAX_JUMBO_FRAME_SIZE 0x2600 37691c527a5SJarod Wilson #define MAX_STD_JUMBO_FRAME_SIZE 9216 377dee1ad47SJeff Kirsher 378dee1ad47SJeff Kirsher /* PBA constants */ 379dee1ad47SJeff Kirsher #define E1000_PBA_34K 0x0022 380dee1ad47SJeff Kirsher #define E1000_PBA_64K 0x0040 /* 64KB */ 381dee1ad47SJeff Kirsher 382dee1ad47SJeff Kirsher /* SW Semaphore Register */ 383dee1ad47SJeff Kirsher #define E1000_SWSM_SMBI 0x00000001 /* Driver Semaphore bit */ 384dee1ad47SJeff Kirsher #define E1000_SWSM_SWESMBI 0x00000002 /* FW Semaphore bit */ 385dee1ad47SJeff Kirsher 386dee1ad47SJeff Kirsher /* Interrupt Cause Read */ 387dee1ad47SJeff Kirsher #define E1000_ICR_TXDW 0x00000001 /* Transmit desc written back */ 388dee1ad47SJeff Kirsher #define E1000_ICR_LSC 0x00000004 /* Link Status Change */ 389dee1ad47SJeff Kirsher #define E1000_ICR_RXSEQ 0x00000008 /* rx sequence error */ 390dee1ad47SJeff Kirsher #define E1000_ICR_RXDMT0 0x00000010 /* rx desc min. threshold (0) */ 391dee1ad47SJeff Kirsher #define E1000_ICR_RXT0 0x00000080 /* rx timer intr (ring 0) */ 392dee1ad47SJeff Kirsher #define E1000_ICR_VMMB 0x00000100 /* VM MB event */ 3931f6e8178SMatthew Vick #define E1000_ICR_TS 0x00080000 /* Time Sync Interrupt */ 394dee1ad47SJeff Kirsher #define E1000_ICR_DRSTA 0x40000000 /* Device Reset Asserted */ 395dee1ad47SJeff Kirsher /* If this bit asserted, the driver should claim the interrupt */ 396dee1ad47SJeff Kirsher #define E1000_ICR_INT_ASSERTED 0x80000000 397dee1ad47SJeff Kirsher /* LAN connected device generates an interrupt */ 398dee1ad47SJeff Kirsher #define E1000_ICR_DOUTSYNC 0x10000000 /* NIC DMA out of sync */ 399dee1ad47SJeff Kirsher 400dee1ad47SJeff Kirsher /* Extended Interrupt Cause Read */ 401dee1ad47SJeff Kirsher #define E1000_EICR_RX_QUEUE0 0x00000001 /* Rx Queue 0 Interrupt */ 402dee1ad47SJeff Kirsher #define E1000_EICR_RX_QUEUE1 0x00000002 /* Rx Queue 1 Interrupt */ 403dee1ad47SJeff Kirsher #define E1000_EICR_RX_QUEUE2 0x00000004 /* Rx Queue 2 Interrupt */ 404dee1ad47SJeff Kirsher #define E1000_EICR_RX_QUEUE3 0x00000008 /* Rx Queue 3 Interrupt */ 405dee1ad47SJeff Kirsher #define E1000_EICR_TX_QUEUE0 0x00000100 /* Tx Queue 0 Interrupt */ 406dee1ad47SJeff Kirsher #define E1000_EICR_TX_QUEUE1 0x00000200 /* Tx Queue 1 Interrupt */ 407dee1ad47SJeff Kirsher #define E1000_EICR_TX_QUEUE2 0x00000400 /* Tx Queue 2 Interrupt */ 408dee1ad47SJeff Kirsher #define E1000_EICR_TX_QUEUE3 0x00000800 /* Tx Queue 3 Interrupt */ 409dee1ad47SJeff Kirsher #define E1000_EICR_OTHER 0x80000000 /* Interrupt Cause Active */ 410dee1ad47SJeff Kirsher /* TCP Timer */ 411dee1ad47SJeff Kirsher 412b980ac18SJeff Kirsher /* This defines the bits that are set in the Interrupt Mask 413dee1ad47SJeff Kirsher * Set/Read Register. Each bit is documented below: 414dee1ad47SJeff Kirsher * o RXT0 = Receiver Timer Interrupt (ring 0) 415dee1ad47SJeff Kirsher * o TXDW = Transmit Descriptor Written Back 416dee1ad47SJeff Kirsher * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0) 417dee1ad47SJeff Kirsher * o RXSEQ = Receive Sequence Error 418dee1ad47SJeff Kirsher * o LSC = Link Status Change 419dee1ad47SJeff Kirsher */ 420dee1ad47SJeff Kirsher #define IMS_ENABLE_MASK ( \ 421dee1ad47SJeff Kirsher E1000_IMS_RXT0 | \ 422dee1ad47SJeff Kirsher E1000_IMS_TXDW | \ 423dee1ad47SJeff Kirsher E1000_IMS_RXDMT0 | \ 424dee1ad47SJeff Kirsher E1000_IMS_RXSEQ | \ 425dee1ad47SJeff Kirsher E1000_IMS_LSC | \ 426dee1ad47SJeff Kirsher E1000_IMS_DOUTSYNC) 427dee1ad47SJeff Kirsher 428dee1ad47SJeff Kirsher /* Interrupt Mask Set */ 429dee1ad47SJeff Kirsher #define E1000_IMS_TXDW E1000_ICR_TXDW /* Transmit desc written back */ 430dee1ad47SJeff Kirsher #define E1000_IMS_LSC E1000_ICR_LSC /* Link Status Change */ 431dee1ad47SJeff Kirsher #define E1000_IMS_VMMB E1000_ICR_VMMB /* Mail box activity */ 4321f6e8178SMatthew Vick #define E1000_IMS_TS E1000_ICR_TS /* Time Sync Interrupt */ 433dee1ad47SJeff Kirsher #define E1000_IMS_RXSEQ E1000_ICR_RXSEQ /* rx sequence error */ 434dee1ad47SJeff Kirsher #define E1000_IMS_RXDMT0 E1000_ICR_RXDMT0 /* rx desc min. threshold */ 435dee1ad47SJeff Kirsher #define E1000_IMS_RXT0 E1000_ICR_RXT0 /* rx timer intr */ 436dee1ad47SJeff Kirsher #define E1000_IMS_DRSTA E1000_ICR_DRSTA /* Device Reset Asserted */ 437dee1ad47SJeff Kirsher #define E1000_IMS_DOUTSYNC E1000_ICR_DOUTSYNC /* NIC DMA out of sync */ 438dee1ad47SJeff Kirsher 439dee1ad47SJeff Kirsher /* Extended Interrupt Mask Set */ 440dee1ad47SJeff Kirsher #define E1000_EIMS_OTHER E1000_EICR_OTHER /* Interrupt Cause Active */ 441dee1ad47SJeff Kirsher 442dee1ad47SJeff Kirsher /* Interrupt Cause Set */ 443dee1ad47SJeff Kirsher #define E1000_ICS_LSC E1000_ICR_LSC /* Link Status Change */ 444dee1ad47SJeff Kirsher #define E1000_ICS_RXDMT0 E1000_ICR_RXDMT0 /* rx desc min. threshold */ 445dee1ad47SJeff Kirsher #define E1000_ICS_DRSTA E1000_ICR_DRSTA /* Device Reset Aserted */ 446dee1ad47SJeff Kirsher 447dee1ad47SJeff Kirsher /* Extended Interrupt Cause Set */ 4480ba82994SAlexander Duyck /* E1000_EITR_CNT_IGNR is only for 82576 and newer */ 4490ba82994SAlexander Duyck #define E1000_EITR_CNT_IGNR 0x80000000 /* Don't reset counters on write */ 4500ba82994SAlexander Duyck 451dee1ad47SJeff Kirsher 452dee1ad47SJeff Kirsher /* Transmit Descriptor Control */ 453dee1ad47SJeff Kirsher /* Enable the counting of descriptors still to be processed. */ 454dee1ad47SJeff Kirsher 455dee1ad47SJeff Kirsher /* Flow Control Constants */ 456dee1ad47SJeff Kirsher #define FLOW_CONTROL_ADDRESS_LOW 0x00C28001 457dee1ad47SJeff Kirsher #define FLOW_CONTROL_ADDRESS_HIGH 0x00000100 458dee1ad47SJeff Kirsher #define FLOW_CONTROL_TYPE 0x8808 459dee1ad47SJeff Kirsher 460daf56e40SCarolyn Wyborny /* Transmit Config Word */ 461daf56e40SCarolyn Wyborny #define E1000_TXCW_ASM_DIR 0x00000100 /* TXCW astm pause direction */ 462daf56e40SCarolyn Wyborny #define E1000_TXCW_PAUSE 0x00000080 /* TXCW sym pause request */ 463daf56e40SCarolyn Wyborny 464dee1ad47SJeff Kirsher /* 802.1q VLAN Packet Size */ 465dee1ad47SJeff Kirsher #define VLAN_TAG_SIZE 4 /* 802.3ac tag (not DMA'd) */ 466dee1ad47SJeff Kirsher #define E1000_VLAN_FILTER_TBL_SIZE 128 /* VLAN Filter Table (4096 bits) */ 467dee1ad47SJeff Kirsher 468dee1ad47SJeff Kirsher /* Receive Address */ 469b980ac18SJeff Kirsher /* Number of high/low register pairs in the RAR. The RAR (Receive Address 470dee1ad47SJeff Kirsher * Registers) holds the directed and multicast addresses that we monitor. 471dee1ad47SJeff Kirsher * Technically, we have 16 spots. However, we reserve one of these spots 472dee1ad47SJeff Kirsher * (RAR[15]) for our directed address used by controllers with 473dee1ad47SJeff Kirsher * manageability enabled, allowing us room for 15 multicast addresses. 474dee1ad47SJeff Kirsher */ 475dee1ad47SJeff Kirsher #define E1000_RAH_AV 0x80000000 /* Receive descriptor valid */ 4761d717cf4SVinicius Costa Gomes #define E1000_RAH_ASEL_SRC_ADDR 0x00010000 4770a823899SVinicius Costa Gomes #define E1000_RAH_QSEL_ENABLE 0x10000000 478dee1ad47SJeff Kirsher #define E1000_RAL_MAC_ADDR_LEN 4 479dee1ad47SJeff Kirsher #define E1000_RAH_MAC_ADDR_LEN 2 480dee1ad47SJeff Kirsher #define E1000_RAH_POOL_MASK 0x03FC0000 481dee1ad47SJeff Kirsher #define E1000_RAH_POOL_1 0x00040000 482dee1ad47SJeff Kirsher 483dee1ad47SJeff Kirsher /* Error Codes */ 484dee1ad47SJeff Kirsher #define E1000_ERR_NVM 1 485dee1ad47SJeff Kirsher #define E1000_ERR_PHY 2 486dee1ad47SJeff Kirsher #define E1000_ERR_CONFIG 3 487dee1ad47SJeff Kirsher #define E1000_ERR_PARAM 4 488dee1ad47SJeff Kirsher #define E1000_ERR_MAC_INIT 5 489dee1ad47SJeff Kirsher #define E1000_ERR_RESET 9 490dee1ad47SJeff Kirsher #define E1000_ERR_MASTER_REQUESTS_PENDING 10 491dee1ad47SJeff Kirsher #define E1000_BLK_PHY_RESET 12 492dee1ad47SJeff Kirsher #define E1000_ERR_SWFW_SYNC 13 493dee1ad47SJeff Kirsher #define E1000_NOT_IMPLEMENTED 14 494dee1ad47SJeff Kirsher #define E1000_ERR_MBX 15 495dee1ad47SJeff Kirsher #define E1000_ERR_INVALID_ARGUMENT 16 496dee1ad47SJeff Kirsher #define E1000_ERR_NO_SPACE 17 497dee1ad47SJeff Kirsher #define E1000_ERR_NVM_PBA_SECTION 18 498f96a8a0bSCarolyn Wyborny #define E1000_ERR_INVM_VALUE_NOT_FOUND 19 499441fc6fdSCarolyn Wyborny #define E1000_ERR_I2C 20 500dee1ad47SJeff Kirsher 501dee1ad47SJeff Kirsher /* Loop limit on how long we wait for auto-negotiation to complete */ 502dee1ad47SJeff Kirsher #define COPPER_LINK_UP_LIMIT 10 503dee1ad47SJeff Kirsher #define PHY_AUTO_NEG_LIMIT 45 504dee1ad47SJeff Kirsher #define PHY_FORCE_LIMIT 20 505dee1ad47SJeff Kirsher /* Number of 100 microseconds we wait for PCI Express master disable */ 506dee1ad47SJeff Kirsher #define MASTER_DISABLE_TIMEOUT 800 507dee1ad47SJeff Kirsher /* Number of milliseconds we wait for PHY configuration done after MAC reset */ 508dee1ad47SJeff Kirsher #define PHY_CFG_TIMEOUT 100 509dee1ad47SJeff Kirsher /* Number of 2 milliseconds we wait for acquiring MDIO ownership. */ 510dee1ad47SJeff Kirsher /* Number of milliseconds for NVM auto read done after MAC reset. */ 511dee1ad47SJeff Kirsher #define AUTO_READ_DONE_TIMEOUT 10 512dee1ad47SJeff Kirsher 513dee1ad47SJeff Kirsher /* Flow Control */ 514dee1ad47SJeff Kirsher #define E1000_FCRTL_XONE 0x80000000 /* Enable XON frame transmission */ 515dee1ad47SJeff Kirsher 516dee1ad47SJeff Kirsher #define E1000_TSYNCTXCTL_VALID 0x00000001 /* tx timestamp valid */ 517dee1ad47SJeff Kirsher #define E1000_TSYNCTXCTL_ENABLED 0x00000010 /* enable tx timestampping */ 518dee1ad47SJeff Kirsher 519dee1ad47SJeff Kirsher #define E1000_TSYNCRXCTL_VALID 0x00000001 /* rx timestamp valid */ 520dee1ad47SJeff Kirsher #define E1000_TSYNCRXCTL_TYPE_MASK 0x0000000E /* rx type mask */ 521dee1ad47SJeff Kirsher #define E1000_TSYNCRXCTL_TYPE_L2_V2 0x00 522dee1ad47SJeff Kirsher #define E1000_TSYNCRXCTL_TYPE_L4_V1 0x02 523dee1ad47SJeff Kirsher #define E1000_TSYNCRXCTL_TYPE_L2_L4_V2 0x04 524dee1ad47SJeff Kirsher #define E1000_TSYNCRXCTL_TYPE_ALL 0x08 525dee1ad47SJeff Kirsher #define E1000_TSYNCRXCTL_TYPE_EVENT_V2 0x0A 526dee1ad47SJeff Kirsher #define E1000_TSYNCRXCTL_ENABLED 0x00000010 /* enable rx timestampping */ 527dee1ad47SJeff Kirsher 528dee1ad47SJeff Kirsher #define E1000_TSYNCRXCFG_PTP_V1_CTRLT_MASK 0x000000FF 529dee1ad47SJeff Kirsher #define E1000_TSYNCRXCFG_PTP_V1_SYNC_MESSAGE 0x00 530dee1ad47SJeff Kirsher #define E1000_TSYNCRXCFG_PTP_V1_DELAY_REQ_MESSAGE 0x01 531dee1ad47SJeff Kirsher #define E1000_TSYNCRXCFG_PTP_V1_FOLLOWUP_MESSAGE 0x02 532dee1ad47SJeff Kirsher #define E1000_TSYNCRXCFG_PTP_V1_DELAY_RESP_MESSAGE 0x03 533dee1ad47SJeff Kirsher #define E1000_TSYNCRXCFG_PTP_V1_MANAGEMENT_MESSAGE 0x04 534dee1ad47SJeff Kirsher 535dee1ad47SJeff Kirsher #define E1000_TSYNCRXCFG_PTP_V2_MSGID_MASK 0x00000F00 536dee1ad47SJeff Kirsher #define E1000_TSYNCRXCFG_PTP_V2_SYNC_MESSAGE 0x0000 537dee1ad47SJeff Kirsher #define E1000_TSYNCRXCFG_PTP_V2_DELAY_REQ_MESSAGE 0x0100 538dee1ad47SJeff Kirsher #define E1000_TSYNCRXCFG_PTP_V2_PATH_DELAY_REQ_MESSAGE 0x0200 539dee1ad47SJeff Kirsher #define E1000_TSYNCRXCFG_PTP_V2_PATH_DELAY_RESP_MESSAGE 0x0300 540dee1ad47SJeff Kirsher #define E1000_TSYNCRXCFG_PTP_V2_FOLLOWUP_MESSAGE 0x0800 541dee1ad47SJeff Kirsher #define E1000_TSYNCRXCFG_PTP_V2_DELAY_RESP_MESSAGE 0x0900 542dee1ad47SJeff Kirsher #define E1000_TSYNCRXCFG_PTP_V2_PATH_DELAY_FOLLOWUP_MESSAGE 0x0A00 543dee1ad47SJeff Kirsher #define E1000_TSYNCRXCFG_PTP_V2_ANNOUNCE_MESSAGE 0x0B00 544dee1ad47SJeff Kirsher #define E1000_TSYNCRXCFG_PTP_V2_SIGNALLING_MESSAGE 0x0C00 545dee1ad47SJeff Kirsher #define E1000_TSYNCRXCFG_PTP_V2_MANAGEMENT_MESSAGE 0x0D00 546dee1ad47SJeff Kirsher 547dee1ad47SJeff Kirsher #define E1000_TIMINCA_16NS_SHIFT 24 548dee1ad47SJeff Kirsher 5490c375ac1SCarolyn Wyborny /* Time Sync Interrupt Cause/Mask Register Bits */ 5500c375ac1SCarolyn Wyborny 551a51d8c21SJacob Keller #define TSINTR_SYS_WRAP BIT(0) /* SYSTIM Wrap around. */ 552a51d8c21SJacob Keller #define TSINTR_TXTS BIT(1) /* Transmit Timestamp. */ 553a51d8c21SJacob Keller #define TSINTR_RXTS BIT(2) /* Receive Timestamp. */ 554a51d8c21SJacob Keller #define TSINTR_TT0 BIT(3) /* Target Time 0 Trigger. */ 555a51d8c21SJacob Keller #define TSINTR_TT1 BIT(4) /* Target Time 1 Trigger. */ 556a51d8c21SJacob Keller #define TSINTR_AUTT0 BIT(5) /* Auxiliary Timestamp 0 Taken. */ 557a51d8c21SJacob Keller #define TSINTR_AUTT1 BIT(6) /* Auxiliary Timestamp 1 Taken. */ 558a51d8c21SJacob Keller #define TSINTR_TADJ BIT(7) /* Time Adjust Done. */ 5590c375ac1SCarolyn Wyborny 5600c375ac1SCarolyn Wyborny #define TSYNC_INTERRUPTS TSINTR_TXTS 5610c375ac1SCarolyn Wyborny #define E1000_TSICR_TXTS TSINTR_TXTS 5620c375ac1SCarolyn Wyborny 5630c375ac1SCarolyn Wyborny /* TSAUXC Configuration Bits */ 564a51d8c21SJacob Keller #define TSAUXC_EN_TT0 BIT(0) /* Enable target time 0. */ 565a51d8c21SJacob Keller #define TSAUXC_EN_TT1 BIT(1) /* Enable target time 1. */ 566a51d8c21SJacob Keller #define TSAUXC_EN_CLK0 BIT(2) /* Enable Configurable Frequency Clock 0. */ 567a51d8c21SJacob Keller #define TSAUXC_SAMP_AUT0 BIT(3) /* Latch SYSTIML/H into AUXSTMPL/0. */ 568a51d8c21SJacob Keller #define TSAUXC_ST0 BIT(4) /* Start Clock 0 Toggle on Target Time 0. */ 569a51d8c21SJacob Keller #define TSAUXC_EN_CLK1 BIT(5) /* Enable Configurable Frequency Clock 1. */ 570a51d8c21SJacob Keller #define TSAUXC_SAMP_AUT1 BIT(6) /* Latch SYSTIML/H into AUXSTMPL/1. */ 571a51d8c21SJacob Keller #define TSAUXC_ST1 BIT(7) /* Start Clock 1 Toggle on Target Time 1. */ 572a51d8c21SJacob Keller #define TSAUXC_EN_TS0 BIT(8) /* Enable hardware timestamp 0. */ 573a51d8c21SJacob Keller #define TSAUXC_AUTT0 BIT(9) /* Auxiliary Timestamp Taken. */ 574a51d8c21SJacob Keller #define TSAUXC_EN_TS1 BIT(10) /* Enable hardware timestamp 0. */ 575a51d8c21SJacob Keller #define TSAUXC_AUTT1 BIT(11) /* Auxiliary Timestamp Taken. */ 576a51d8c21SJacob Keller #define TSAUXC_PLSG BIT(17) /* Generate a pulse. */ 577a51d8c21SJacob Keller #define TSAUXC_DISABLE BIT(31) /* Disable SYSTIM Count Operation. */ 5780c375ac1SCarolyn Wyborny 5790c375ac1SCarolyn Wyborny /* SDP Configuration Bits */ 580a51d8c21SJacob Keller #define AUX0_SEL_SDP0 (0u << 0) /* Assign SDP0 to auxiliary time stamp 0. */ 581a51d8c21SJacob Keller #define AUX0_SEL_SDP1 (1u << 0) /* Assign SDP1 to auxiliary time stamp 0. */ 582a51d8c21SJacob Keller #define AUX0_SEL_SDP2 (2u << 0) /* Assign SDP2 to auxiliary time stamp 0. */ 583a51d8c21SJacob Keller #define AUX0_SEL_SDP3 (3u << 0) /* Assign SDP3 to auxiliary time stamp 0. */ 584a51d8c21SJacob Keller #define AUX0_TS_SDP_EN (1u << 2) /* Enable auxiliary time stamp trigger 0. */ 585a51d8c21SJacob Keller #define AUX1_SEL_SDP0 (0u << 3) /* Assign SDP0 to auxiliary time stamp 1. */ 586a51d8c21SJacob Keller #define AUX1_SEL_SDP1 (1u << 3) /* Assign SDP1 to auxiliary time stamp 1. */ 587a51d8c21SJacob Keller #define AUX1_SEL_SDP2 (2u << 3) /* Assign SDP2 to auxiliary time stamp 1. */ 588a51d8c21SJacob Keller #define AUX1_SEL_SDP3 (3u << 3) /* Assign SDP3 to auxiliary time stamp 1. */ 589a51d8c21SJacob Keller #define AUX1_TS_SDP_EN (1u << 5) /* Enable auxiliary time stamp trigger 1. */ 590a51d8c21SJacob Keller #define TS_SDP0_SEL_TT0 (0u << 6) /* Target time 0 is output on SDP0. */ 591a51d8c21SJacob Keller #define TS_SDP0_SEL_TT1 (1u << 6) /* Target time 1 is output on SDP0. */ 592a51d8c21SJacob Keller #define TS_SDP0_SEL_FC0 (2u << 6) /* Freq clock 0 is output on SDP0. */ 593a51d8c21SJacob Keller #define TS_SDP0_SEL_FC1 (3u << 6) /* Freq clock 1 is output on SDP0. */ 594a51d8c21SJacob Keller #define TS_SDP0_EN (1u << 8) /* SDP0 is assigned to Tsync. */ 595a51d8c21SJacob Keller #define TS_SDP1_SEL_TT0 (0u << 9) /* Target time 0 is output on SDP1. */ 596a51d8c21SJacob Keller #define TS_SDP1_SEL_TT1 (1u << 9) /* Target time 1 is output on SDP1. */ 597a51d8c21SJacob Keller #define TS_SDP1_SEL_FC0 (2u << 9) /* Freq clock 0 is output on SDP1. */ 598a51d8c21SJacob Keller #define TS_SDP1_SEL_FC1 (3u << 9) /* Freq clock 1 is output on SDP1. */ 599a51d8c21SJacob Keller #define TS_SDP1_EN (1u << 11) /* SDP1 is assigned to Tsync. */ 600a51d8c21SJacob Keller #define TS_SDP2_SEL_TT0 (0u << 12) /* Target time 0 is output on SDP2. */ 601a51d8c21SJacob Keller #define TS_SDP2_SEL_TT1 (1u << 12) /* Target time 1 is output on SDP2. */ 602a51d8c21SJacob Keller #define TS_SDP2_SEL_FC0 (2u << 12) /* Freq clock 0 is output on SDP2. */ 603a51d8c21SJacob Keller #define TS_SDP2_SEL_FC1 (3u << 12) /* Freq clock 1 is output on SDP2. */ 604a51d8c21SJacob Keller #define TS_SDP2_EN (1u << 14) /* SDP2 is assigned to Tsync. */ 605a51d8c21SJacob Keller #define TS_SDP3_SEL_TT0 (0u << 15) /* Target time 0 is output on SDP3. */ 606a51d8c21SJacob Keller #define TS_SDP3_SEL_TT1 (1u << 15) /* Target time 1 is output on SDP3. */ 607a51d8c21SJacob Keller #define TS_SDP3_SEL_FC0 (2u << 15) /* Freq clock 0 is output on SDP3. */ 608a51d8c21SJacob Keller #define TS_SDP3_SEL_FC1 (3u << 15) /* Freq clock 1 is output on SDP3. */ 609a51d8c21SJacob Keller #define TS_SDP3_EN (1u << 17) /* SDP3 is assigned to Tsync. */ 6101f6e8178SMatthew Vick 611dee1ad47SJeff Kirsher #define E1000_MDICNFG_EXT_MDIO 0x80000000 /* MDI ext/int destination */ 612dee1ad47SJeff Kirsher #define E1000_MDICNFG_COM_MDIO 0x40000000 /* MDI shared w/ lan 0 */ 613dee1ad47SJeff Kirsher #define E1000_MDICNFG_PHY_MASK 0x03E00000 614dee1ad47SJeff Kirsher #define E1000_MDICNFG_PHY_SHIFT 21 615dee1ad47SJeff Kirsher 6162bdfc4e2SCarolyn Wyborny #define E1000_MEDIA_PORT_COPPER 1 6172bdfc4e2SCarolyn Wyborny #define E1000_MEDIA_PORT_OTHER 2 6182bdfc4e2SCarolyn Wyborny #define E1000_M88E1112_AUTO_COPPER_SGMII 0x2 6192bdfc4e2SCarolyn Wyborny #define E1000_M88E1112_AUTO_COPPER_BASEX 0x3 6202bdfc4e2SCarolyn Wyborny #define E1000_M88E1112_STATUS_LINK 0x0004 /* Interface Link Bit */ 6212bdfc4e2SCarolyn Wyborny #define E1000_M88E1112_MAC_CTRL_1 0x10 6222bdfc4e2SCarolyn Wyborny #define E1000_M88E1112_MAC_CTRL_1_MODE_MASK 0x0380 /* Mode Select */ 6232bdfc4e2SCarolyn Wyborny #define E1000_M88E1112_MAC_CTRL_1_MODE_SHIFT 7 6242bdfc4e2SCarolyn Wyborny #define E1000_M88E1112_PAGE_ADDR 0x16 6252bdfc4e2SCarolyn Wyborny #define E1000_M88E1112_STATUS 0x01 62651045ecfSTodd Fujinaka #define E1000_M88E1512_CFG_REG_1 0x0010 62751045ecfSTodd Fujinaka #define E1000_M88E1512_CFG_REG_2 0x0011 62851045ecfSTodd Fujinaka #define E1000_M88E1512_CFG_REG_3 0x0007 62951045ecfSTodd Fujinaka #define E1000_M88E1512_MODE 0x0014 6302bdfc4e2SCarolyn Wyborny 631dee1ad47SJeff Kirsher /* PCI Express Control */ 632dee1ad47SJeff Kirsher #define E1000_GCR_CMPL_TMOUT_MASK 0x0000F000 633dee1ad47SJeff Kirsher #define E1000_GCR_CMPL_TMOUT_10ms 0x00001000 634dee1ad47SJeff Kirsher #define E1000_GCR_CMPL_TMOUT_RESEND 0x00010000 635dee1ad47SJeff Kirsher #define E1000_GCR_CAP_VER2 0x00040000 636dee1ad47SJeff Kirsher 637dee1ad47SJeff Kirsher /* mPHY Address Control and Data Registers */ 638dee1ad47SJeff Kirsher #define E1000_MPHY_ADDR_CTL 0x0024 /* mPHY Address Control Register */ 639dee1ad47SJeff Kirsher #define E1000_MPHY_ADDR_CTL_OFFSET_MASK 0xFFFF0000 640dee1ad47SJeff Kirsher #define E1000_MPHY_DATA 0x0E10 /* mPHY Data Register */ 641dee1ad47SJeff Kirsher 642dee1ad47SJeff Kirsher /* mPHY PCS CLK Register */ 643dee1ad47SJeff Kirsher #define E1000_MPHY_PCS_CLK_REG_OFFSET 0x0004 /* mPHY PCS CLK AFE CSR Offset */ 644dee1ad47SJeff Kirsher /* mPHY Near End Digital Loopback Override Bit */ 645dee1ad47SJeff Kirsher #define E1000_MPHY_PCS_CLK_REG_DIGINELBEN 0x10 646dee1ad47SJeff Kirsher 647daf56e40SCarolyn Wyborny #define E1000_PCS_LCTL_FORCE_FCTRL 0x80 648daf56e40SCarolyn Wyborny #define E1000_PCS_LSTS_AN_COMPLETE 0x10000 649daf56e40SCarolyn Wyborny 650dee1ad47SJeff Kirsher /* PHY Control Register */ 651dee1ad47SJeff Kirsher #define MII_CR_FULL_DUPLEX 0x0100 /* FDX =1, half duplex =0 */ 652dee1ad47SJeff Kirsher #define MII_CR_RESTART_AUTO_NEG 0x0200 /* Restart auto negotiation */ 653dee1ad47SJeff Kirsher #define MII_CR_POWER_DOWN 0x0800 /* Power down */ 654dee1ad47SJeff Kirsher #define MII_CR_AUTO_NEG_EN 0x1000 /* Auto Neg Enable */ 655dee1ad47SJeff Kirsher #define MII_CR_LOOPBACK 0x4000 /* 0 = normal, 1 = loopback */ 656dee1ad47SJeff Kirsher #define MII_CR_RESET 0x8000 /* 0 = normal, 1 = PHY reset */ 657dee1ad47SJeff Kirsher #define MII_CR_SPEED_1000 0x0040 658dee1ad47SJeff Kirsher #define MII_CR_SPEED_100 0x2000 659dee1ad47SJeff Kirsher #define MII_CR_SPEED_10 0x0000 660dee1ad47SJeff Kirsher 661dee1ad47SJeff Kirsher /* PHY Status Register */ 662dee1ad47SJeff Kirsher #define MII_SR_LINK_STATUS 0x0004 /* Link Status 1 = link */ 663dee1ad47SJeff Kirsher #define MII_SR_AUTONEG_COMPLETE 0x0020 /* Auto Neg Complete */ 664dee1ad47SJeff Kirsher 665dee1ad47SJeff Kirsher /* Autoneg Advertisement Register */ 666dee1ad47SJeff Kirsher #define NWAY_AR_10T_HD_CAPS 0x0020 /* 10T Half Duplex Capable */ 667dee1ad47SJeff Kirsher #define NWAY_AR_10T_FD_CAPS 0x0040 /* 10T Full Duplex Capable */ 668dee1ad47SJeff Kirsher #define NWAY_AR_100TX_HD_CAPS 0x0080 /* 100TX Half Duplex Capable */ 669dee1ad47SJeff Kirsher #define NWAY_AR_100TX_FD_CAPS 0x0100 /* 100TX Full Duplex Capable */ 670dee1ad47SJeff Kirsher #define NWAY_AR_PAUSE 0x0400 /* Pause operation desired */ 671dee1ad47SJeff Kirsher #define NWAY_AR_ASM_DIR 0x0800 /* Asymmetric Pause Direction bit */ 672dee1ad47SJeff Kirsher 673dee1ad47SJeff Kirsher /* Link Partner Ability Register (Base Page) */ 674dee1ad47SJeff Kirsher #define NWAY_LPAR_PAUSE 0x0400 /* LP Pause operation desired */ 675dee1ad47SJeff Kirsher #define NWAY_LPAR_ASM_DIR 0x0800 /* LP Asymmetric Pause Direction bit */ 676dee1ad47SJeff Kirsher 677dee1ad47SJeff Kirsher /* Autoneg Expansion Register */ 678dee1ad47SJeff Kirsher 679dee1ad47SJeff Kirsher /* 1000BASE-T Control Register */ 680dee1ad47SJeff Kirsher #define CR_1000T_HD_CAPS 0x0100 /* Advertise 1000T HD capability */ 681dee1ad47SJeff Kirsher #define CR_1000T_FD_CAPS 0x0200 /* Advertise 1000T FD capability */ 682dee1ad47SJeff Kirsher #define CR_1000T_MS_VALUE 0x0800 /* 1=Configure PHY as Master */ 683dee1ad47SJeff Kirsher /* 0=Configure PHY as Slave */ 684dee1ad47SJeff Kirsher #define CR_1000T_MS_ENABLE 0x1000 /* 1=Master/Slave manual config value */ 685dee1ad47SJeff Kirsher /* 0=Automatic Master/Slave config */ 686dee1ad47SJeff Kirsher 687dee1ad47SJeff Kirsher /* 1000BASE-T Status Register */ 688dee1ad47SJeff Kirsher #define SR_1000T_REMOTE_RX_STATUS 0x1000 /* Remote receiver OK */ 689dee1ad47SJeff Kirsher #define SR_1000T_LOCAL_RX_STATUS 0x2000 /* Local receiver OK */ 690dee1ad47SJeff Kirsher 691dee1ad47SJeff Kirsher 692dee1ad47SJeff Kirsher /* PHY 1000 MII Register/Bit Definitions */ 693dee1ad47SJeff Kirsher /* PHY Registers defined by IEEE */ 694dee1ad47SJeff Kirsher #define PHY_CONTROL 0x00 /* Control Register */ 695dee1ad47SJeff Kirsher #define PHY_STATUS 0x01 /* Status Register */ 696dee1ad47SJeff Kirsher #define PHY_ID1 0x02 /* Phy Id Reg (word 1) */ 697dee1ad47SJeff Kirsher #define PHY_ID2 0x03 /* Phy Id Reg (word 2) */ 698dee1ad47SJeff Kirsher #define PHY_AUTONEG_ADV 0x04 /* Autoneg Advertisement */ 699dee1ad47SJeff Kirsher #define PHY_LP_ABILITY 0x05 /* Link Partner Ability (Base Page) */ 700dee1ad47SJeff Kirsher #define PHY_1000T_CTRL 0x09 /* 1000Base-T Control Reg */ 701dee1ad47SJeff Kirsher #define PHY_1000T_STATUS 0x0A /* 1000Base-T Status Reg */ 702dee1ad47SJeff Kirsher 703dee1ad47SJeff Kirsher /* NVM Control */ 704dee1ad47SJeff Kirsher #define E1000_EECD_SK 0x00000001 /* NVM Clock */ 705dee1ad47SJeff Kirsher #define E1000_EECD_CS 0x00000002 /* NVM Chip Select */ 706dee1ad47SJeff Kirsher #define E1000_EECD_DI 0x00000004 /* NVM Data In */ 707dee1ad47SJeff Kirsher #define E1000_EECD_DO 0x00000008 /* NVM Data Out */ 708dee1ad47SJeff Kirsher #define E1000_EECD_REQ 0x00000040 /* NVM Access Request */ 709dee1ad47SJeff Kirsher #define E1000_EECD_GNT 0x00000080 /* NVM Access Grant */ 710dee1ad47SJeff Kirsher #define E1000_EECD_PRES 0x00000100 /* NVM Present */ 711dee1ad47SJeff Kirsher /* NVM Addressing bits based on type 0=small, 1=large */ 712dee1ad47SJeff Kirsher #define E1000_EECD_ADDR_BITS 0x00000400 713dee1ad47SJeff Kirsher #define E1000_NVM_GRANT_ATTEMPTS 1000 /* NVM # attempts to gain grant */ 714dee1ad47SJeff Kirsher #define E1000_EECD_AUTO_RD 0x00000200 /* NVM Auto Read done */ 715dee1ad47SJeff Kirsher #define E1000_EECD_SIZE_EX_MASK 0x00007800 /* NVM Size */ 716dee1ad47SJeff Kirsher #define E1000_EECD_SIZE_EX_SHIFT 11 717f96a8a0bSCarolyn Wyborny #define E1000_EECD_FLUPD_I210 0x00800000 /* Update FLASH */ 718f96a8a0bSCarolyn Wyborny #define E1000_EECD_FLUDONE_I210 0x04000000 /* Update FLASH done*/ 7195a823d8cSCarolyn Wyborny #define E1000_EECD_FLASH_DETECTED_I210 0x00080000 /* FLASH detected */ 720f96a8a0bSCarolyn Wyborny #define E1000_FLUDONE_ATTEMPTS 20000 721f96a8a0bSCarolyn Wyborny #define E1000_EERD_EEWR_MAX_COUNT 512 /* buffered EEPROM words rw */ 722f96a8a0bSCarolyn Wyborny #define E1000_I210_FIFO_SEL_RX 0x00 723f96a8a0bSCarolyn Wyborny #define E1000_I210_FIFO_SEL_TX_QAV(_i) (0x02 + (_i)) 724f96a8a0bSCarolyn Wyborny #define E1000_I210_FIFO_SEL_TX_LEGACY E1000_I210_FIFO_SEL_TX_QAV(0) 725f96a8a0bSCarolyn Wyborny #define E1000_I210_FIFO_SEL_BMC2OS_TX 0x06 726f96a8a0bSCarolyn Wyborny #define E1000_I210_FIFO_SEL_BMC2OS_RX 0x01 727ef3a0092SCarolyn Wyborny #define E1000_I210_FLASH_SECTOR_SIZE 0x1000 /* 4KB FLASH sector unit size */ 728ef3a0092SCarolyn Wyborny /* Secure FLASH mode requires removing MSb */ 729ef3a0092SCarolyn Wyborny #define E1000_I210_FW_PTR_MASK 0x7FFF 730ef3a0092SCarolyn Wyborny /* Firmware code revision field word offset*/ 731ef3a0092SCarolyn Wyborny #define E1000_I210_FW_VER_OFFSET 328 732f96a8a0bSCarolyn Wyborny #define E1000_EECD_FLUPD_I210 0x00800000 /* Update FLASH */ 733f96a8a0bSCarolyn Wyborny #define E1000_EECD_FLUDONE_I210 0x04000000 /* Update FLASH done*/ 734f96a8a0bSCarolyn Wyborny #define E1000_FLUDONE_ATTEMPTS 20000 735f96a8a0bSCarolyn Wyborny #define E1000_EERD_EEWR_MAX_COUNT 512 /* buffered EEPROM words rw */ 736f96a8a0bSCarolyn Wyborny #define E1000_I210_FIFO_SEL_RX 0x00 737f96a8a0bSCarolyn Wyborny #define E1000_I210_FIFO_SEL_TX_QAV(_i) (0x02 + (_i)) 738f96a8a0bSCarolyn Wyborny #define E1000_I210_FIFO_SEL_TX_LEGACY E1000_I210_FIFO_SEL_TX_QAV(0) 739f96a8a0bSCarolyn Wyborny #define E1000_I210_FIFO_SEL_BMC2OS_TX 0x06 740f96a8a0bSCarolyn Wyborny #define E1000_I210_FIFO_SEL_BMC2OS_RX 0x01 741f96a8a0bSCarolyn Wyborny 742dee1ad47SJeff Kirsher 743dee1ad47SJeff Kirsher /* Offset to data in NVM read/write registers */ 744dee1ad47SJeff Kirsher #define E1000_NVM_RW_REG_DATA 16 745dee1ad47SJeff Kirsher #define E1000_NVM_RW_REG_DONE 2 /* Offset to READ/WRITE done bit */ 746dee1ad47SJeff Kirsher #define E1000_NVM_RW_REG_START 1 /* Start operation */ 747dee1ad47SJeff Kirsher #define E1000_NVM_RW_ADDR_SHIFT 2 /* Shift to the address bits */ 748dee1ad47SJeff Kirsher #define E1000_NVM_POLL_READ 0 /* Flag for polling for read complete */ 749dee1ad47SJeff Kirsher 750dee1ad47SJeff Kirsher /* NVM Word Offsets */ 751dee1ad47SJeff Kirsher #define NVM_COMPAT 0x0003 752dee1ad47SJeff Kirsher #define NVM_ID_LED_SETTINGS 0x0004 /* SERDES output amplitude */ 7530b1a6f2eSCarolyn Wyborny #define NVM_VERSION 0x0005 754dee1ad47SJeff Kirsher #define NVM_INIT_CONTROL2_REG 0x000F 755dee1ad47SJeff Kirsher #define NVM_INIT_CONTROL3_PORT_B 0x0014 756dee1ad47SJeff Kirsher #define NVM_INIT_CONTROL3_PORT_A 0x0024 757dee1ad47SJeff Kirsher #define NVM_ALT_MAC_ADDR_PTR 0x0037 758dee1ad47SJeff Kirsher #define NVM_CHECKSUM_REG 0x003F 759dee1ad47SJeff Kirsher #define NVM_COMPATIBILITY_REG_3 0x0003 760dee1ad47SJeff Kirsher #define NVM_COMPATIBILITY_BIT_MASK 0x8000 761f96a8a0bSCarolyn Wyborny #define NVM_MAC_ADDR 0x0000 762f96a8a0bSCarolyn Wyborny #define NVM_SUB_DEV_ID 0x000B 763f96a8a0bSCarolyn Wyborny #define NVM_SUB_VEN_ID 0x000C 764f96a8a0bSCarolyn Wyborny #define NVM_DEV_ID 0x000D 765f96a8a0bSCarolyn Wyborny #define NVM_VEN_ID 0x000E 766f96a8a0bSCarolyn Wyborny #define NVM_INIT_CTRL_2 0x000F 767f96a8a0bSCarolyn Wyborny #define NVM_INIT_CTRL_4 0x0013 768f96a8a0bSCarolyn Wyborny #define NVM_LED_1_CFG 0x001C 769f96a8a0bSCarolyn Wyborny #define NVM_LED_0_2_CFG 0x001F 7700b1a6f2eSCarolyn Wyborny #define NVM_ETRACK_WORD 0x0042 7717dc98a62SCarolyn Wyborny #define NVM_ETRACK_HIWORD 0x0043 7720b1a6f2eSCarolyn Wyborny #define NVM_COMB_VER_OFF 0x0083 7730b1a6f2eSCarolyn Wyborny #define NVM_COMB_VER_PTR 0x003d 7747dc98a62SCarolyn Wyborny 7757dc98a62SCarolyn Wyborny /* NVM version defines */ 7760b1a6f2eSCarolyn Wyborny #define NVM_MAJOR_MASK 0xF000 7770b1a6f2eSCarolyn Wyborny #define NVM_MINOR_MASK 0x0FF0 7787dc98a62SCarolyn Wyborny #define NVM_IMAGE_ID_MASK 0x000F 7790b1a6f2eSCarolyn Wyborny #define NVM_COMB_VER_MASK 0x00FF 7800b1a6f2eSCarolyn Wyborny #define NVM_MAJOR_SHIFT 12 7810b1a6f2eSCarolyn Wyborny #define NVM_MINOR_SHIFT 4 7820b1a6f2eSCarolyn Wyborny #define NVM_COMB_VER_SHFT 8 7830b1a6f2eSCarolyn Wyborny #define NVM_VER_INVALID 0xFFFF 7840b1a6f2eSCarolyn Wyborny #define NVM_ETRACK_SHIFT 16 7857dc98a62SCarolyn Wyborny #define NVM_ETRACK_VALID 0x8000 7867dc98a62SCarolyn Wyborny #define NVM_NEW_DEC_MASK 0x0F00 7877dc98a62SCarolyn Wyborny #define NVM_HEX_CONV 16 7887dc98a62SCarolyn Wyborny #define NVM_HEX_TENS 10 7897dc98a62SCarolyn Wyborny 790aca5dae8SCarolyn Wyborny #define NVM_ETS_CFG 0x003E 791aca5dae8SCarolyn Wyborny #define NVM_ETS_LTHRES_DELTA_MASK 0x07C0 792aca5dae8SCarolyn Wyborny #define NVM_ETS_LTHRES_DELTA_SHIFT 6 793aca5dae8SCarolyn Wyborny #define NVM_ETS_TYPE_MASK 0x0038 794aca5dae8SCarolyn Wyborny #define NVM_ETS_TYPE_SHIFT 3 795aca5dae8SCarolyn Wyborny #define NVM_ETS_TYPE_EMC 0x000 796aca5dae8SCarolyn Wyborny #define NVM_ETS_NUM_SENSORS_MASK 0x0007 797aca5dae8SCarolyn Wyborny #define NVM_ETS_DATA_LOC_MASK 0x3C00 798aca5dae8SCarolyn Wyborny #define NVM_ETS_DATA_LOC_SHIFT 10 799aca5dae8SCarolyn Wyborny #define NVM_ETS_DATA_INDEX_MASK 0x0300 800aca5dae8SCarolyn Wyborny #define NVM_ETS_DATA_INDEX_SHIFT 8 801aca5dae8SCarolyn Wyborny #define NVM_ETS_DATA_HTHRESH_MASK 0x00FF 802dee1ad47SJeff Kirsher 803dee1ad47SJeff Kirsher #define E1000_NVM_CFG_DONE_PORT_0 0x040000 /* MNG config cycle done */ 804dee1ad47SJeff Kirsher #define E1000_NVM_CFG_DONE_PORT_1 0x080000 /* ...for second port */ 805dee1ad47SJeff Kirsher #define E1000_NVM_CFG_DONE_PORT_2 0x100000 /* ...for third port */ 806dee1ad47SJeff Kirsher #define E1000_NVM_CFG_DONE_PORT_3 0x200000 /* ...for fourth port */ 807dee1ad47SJeff Kirsher 808dee1ad47SJeff Kirsher #define NVM_82580_LAN_FUNC_OFFSET(a) (a ? (0x40 + (0x40 * a)) : 0) 809dee1ad47SJeff Kirsher 810dee1ad47SJeff Kirsher /* Mask bits for fields in Word 0x24 of the NVM */ 811dee1ad47SJeff Kirsher #define NVM_WORD24_COM_MDIO 0x0008 /* MDIO interface shared */ 812dee1ad47SJeff Kirsher #define NVM_WORD24_EXT_MDIO 0x0004 /* MDIO accesses routed external */ 813dee1ad47SJeff Kirsher 814dee1ad47SJeff Kirsher /* Mask bits for fields in Word 0x0f of the NVM */ 815dee1ad47SJeff Kirsher #define NVM_WORD0F_PAUSE_MASK 0x3000 816dee1ad47SJeff Kirsher #define NVM_WORD0F_ASM_DIR 0x2000 817dee1ad47SJeff Kirsher 818dee1ad47SJeff Kirsher /* Mask bits for fields in Word 0x1a of the NVM */ 819dee1ad47SJeff Kirsher 820dee1ad47SJeff Kirsher /* length of string needed to store part num */ 821dee1ad47SJeff Kirsher #define E1000_PBANUM_LENGTH 11 822dee1ad47SJeff Kirsher 823dee1ad47SJeff Kirsher /* For checksumming, the sum of all words in the NVM should equal 0xBABA. */ 824dee1ad47SJeff Kirsher #define NVM_SUM 0xBABA 825dee1ad47SJeff Kirsher 826dee1ad47SJeff Kirsher #define NVM_PBA_OFFSET_0 8 827dee1ad47SJeff Kirsher #define NVM_PBA_OFFSET_1 9 828f96a8a0bSCarolyn Wyborny #define NVM_RESERVED_WORD 0xFFFF 829dee1ad47SJeff Kirsher #define NVM_PBA_PTR_GUARD 0xFAFA 830dee1ad47SJeff Kirsher #define NVM_WORD_SIZE_BASE_SHIFT 6 831dee1ad47SJeff Kirsher 832dee1ad47SJeff Kirsher /* NVM Commands - Microwire */ 833dee1ad47SJeff Kirsher 834dee1ad47SJeff Kirsher /* NVM Commands - SPI */ 835dee1ad47SJeff Kirsher #define NVM_MAX_RETRY_SPI 5000 /* Max wait of 5ms, for RDY signal */ 836dee1ad47SJeff Kirsher #define NVM_WRITE_OPCODE_SPI 0x02 /* NVM write opcode */ 837dee1ad47SJeff Kirsher #define NVM_READ_OPCODE_SPI 0x03 /* NVM read opcode */ 838dee1ad47SJeff Kirsher #define NVM_A8_OPCODE_SPI 0x08 /* opcode bit-3 = address bit-8 */ 839dee1ad47SJeff Kirsher #define NVM_WREN_OPCODE_SPI 0x06 /* NVM set Write Enable latch */ 840dee1ad47SJeff Kirsher #define NVM_RDSR_OPCODE_SPI 0x05 /* NVM read Status register */ 841dee1ad47SJeff Kirsher 842dee1ad47SJeff Kirsher /* SPI NVM Status Register */ 843dee1ad47SJeff Kirsher #define NVM_STATUS_RDY_SPI 0x01 844dee1ad47SJeff Kirsher 845dee1ad47SJeff Kirsher /* Word definitions for ID LED Settings */ 846dee1ad47SJeff Kirsher #define ID_LED_RESERVED_0000 0x0000 847dee1ad47SJeff Kirsher #define ID_LED_RESERVED_FFFF 0xFFFF 848dee1ad47SJeff Kirsher #define ID_LED_DEFAULT ((ID_LED_OFF1_ON2 << 12) | \ 849dee1ad47SJeff Kirsher (ID_LED_OFF1_OFF2 << 8) | \ 850dee1ad47SJeff Kirsher (ID_LED_DEF1_DEF2 << 4) | \ 851dee1ad47SJeff Kirsher (ID_LED_DEF1_DEF2)) 852dee1ad47SJeff Kirsher #define ID_LED_DEF1_DEF2 0x1 853dee1ad47SJeff Kirsher #define ID_LED_DEF1_ON2 0x2 854dee1ad47SJeff Kirsher #define ID_LED_DEF1_OFF2 0x3 855dee1ad47SJeff Kirsher #define ID_LED_ON1_DEF2 0x4 856dee1ad47SJeff Kirsher #define ID_LED_ON1_ON2 0x5 857dee1ad47SJeff Kirsher #define ID_LED_ON1_OFF2 0x6 858dee1ad47SJeff Kirsher #define ID_LED_OFF1_DEF2 0x7 859dee1ad47SJeff Kirsher #define ID_LED_OFF1_ON2 0x8 860dee1ad47SJeff Kirsher #define ID_LED_OFF1_OFF2 0x9 861dee1ad47SJeff Kirsher 862dee1ad47SJeff Kirsher #define IGP_ACTIVITY_LED_MASK 0xFFFFF0FF 863dee1ad47SJeff Kirsher #define IGP_ACTIVITY_LED_ENABLE 0x0300 864dee1ad47SJeff Kirsher #define IGP_LED3_MODE 0x07000000 865dee1ad47SJeff Kirsher 866dee1ad47SJeff Kirsher /* PCI/PCI-X/PCI-EX Config space */ 867dee1ad47SJeff Kirsher #define PCIE_DEVICE_CONTROL2 0x28 868dee1ad47SJeff Kirsher #define PCIE_DEVICE_CONTROL2_16ms 0x0005 869dee1ad47SJeff Kirsher 870dee1ad47SJeff Kirsher #define PHY_REVISION_MASK 0xFFFFFFF0 871dee1ad47SJeff Kirsher #define MAX_PHY_REG_ADDRESS 0x1F /* 5 bit address bus (0-0x1F) */ 872dee1ad47SJeff Kirsher #define MAX_PHY_MULTI_PAGE_REG 0xF 873dee1ad47SJeff Kirsher 874dee1ad47SJeff Kirsher /* Bit definitions for valid PHY IDs. */ 875b980ac18SJeff Kirsher /* I = Integrated 876dee1ad47SJeff Kirsher * E = External 877dee1ad47SJeff Kirsher */ 878dee1ad47SJeff Kirsher #define M88E1111_I_PHY_ID 0x01410CC0 879dee1ad47SJeff Kirsher #define M88E1112_E_PHY_ID 0x01410C90 880dee1ad47SJeff Kirsher #define I347AT4_E_PHY_ID 0x01410DC0 881dee1ad47SJeff Kirsher #define IGP03E1000_E_PHY_ID 0x02A80390 882dee1ad47SJeff Kirsher #define I82580_I_PHY_ID 0x015403A0 883dee1ad47SJeff Kirsher #define I350_I_PHY_ID 0x015403B0 884dee1ad47SJeff Kirsher #define M88_VENDOR 0x0141 885f96a8a0bSCarolyn Wyborny #define I210_I_PHY_ID 0x01410C00 88699af4729SAkeem G Abodunrin #define M88E1543_E_PHY_ID 0x01410EA0 88751045ecfSTodd Fujinaka #define M88E1512_E_PHY_ID 0x01410DD0 888eeb01496SJohn W Linville #define BCM54616_E_PHY_ID 0x03625D10 889dee1ad47SJeff Kirsher 890dee1ad47SJeff Kirsher /* M88E1000 Specific Registers */ 891dee1ad47SJeff Kirsher #define M88E1000_PHY_SPEC_CTRL 0x10 /* PHY Specific Control Register */ 892dee1ad47SJeff Kirsher #define M88E1000_PHY_SPEC_STATUS 0x11 /* PHY Specific Status Register */ 893dee1ad47SJeff Kirsher #define M88E1000_EXT_PHY_SPEC_CTRL 0x14 /* Extended PHY Specific Control */ 894dee1ad47SJeff Kirsher 895dee1ad47SJeff Kirsher #define M88E1000_PHY_PAGE_SELECT 0x1D /* Reg 29 for page number setting */ 896dee1ad47SJeff Kirsher #define M88E1000_PHY_GEN_CONTROL 0x1E /* Its meaning depends on reg 29 */ 897dee1ad47SJeff Kirsher 898dee1ad47SJeff Kirsher /* M88E1000 PHY Specific Control Register */ 899dee1ad47SJeff Kirsher #define M88E1000_PSCR_POLARITY_REVERSAL 0x0002 /* 1=Polarity Reversal enabled */ 900dee1ad47SJeff Kirsher /* 1=CLK125 low, 0=CLK125 toggling */ 901dee1ad47SJeff Kirsher #define M88E1000_PSCR_MDI_MANUAL_MODE 0x0000 /* MDI Crossover Mode bits 6:5 */ 902dee1ad47SJeff Kirsher /* Manual MDI configuration */ 903dee1ad47SJeff Kirsher #define M88E1000_PSCR_MDIX_MANUAL_MODE 0x0020 /* Manual MDIX configuration */ 904dee1ad47SJeff Kirsher /* 1000BASE-T: Auto crossover, 100BASE-TX/10BASE-T: MDI Mode */ 905dee1ad47SJeff Kirsher #define M88E1000_PSCR_AUTO_X_1000T 0x0040 906dee1ad47SJeff Kirsher /* Auto crossover enabled all speeds */ 907dee1ad47SJeff Kirsher #define M88E1000_PSCR_AUTO_X_MODE 0x0060 908b980ac18SJeff Kirsher /* 1=Enable Extended 10BASE-T distance (Lower 10BASE-T Rx Threshold 909dee1ad47SJeff Kirsher * 0=Normal 10BASE-T Rx Threshold 910dee1ad47SJeff Kirsher */ 911dee1ad47SJeff Kirsher /* 1=5-bit interface in 100BASE-TX, 0=MII interface in 100BASE-TX */ 912dee1ad47SJeff Kirsher #define M88E1000_PSCR_ASSERT_CRS_ON_TX 0x0800 /* 1=Assert CRS on Transmit */ 913dee1ad47SJeff Kirsher 914dee1ad47SJeff Kirsher /* M88E1000 PHY Specific Status Register */ 915dee1ad47SJeff Kirsher #define M88E1000_PSSR_REV_POLARITY 0x0002 /* 1=Polarity reversed */ 916dee1ad47SJeff Kirsher #define M88E1000_PSSR_DOWNSHIFT 0x0020 /* 1=Downshifted */ 917dee1ad47SJeff Kirsher #define M88E1000_PSSR_MDIX 0x0040 /* 1=MDIX; 0=MDI */ 918b980ac18SJeff Kirsher /* 0 = <50M 919dee1ad47SJeff Kirsher * 1 = 50-80M 920dee1ad47SJeff Kirsher * 2 = 80-110M 921dee1ad47SJeff Kirsher * 3 = 110-140M 922dee1ad47SJeff Kirsher * 4 = >140M 923dee1ad47SJeff Kirsher */ 924dee1ad47SJeff Kirsher #define M88E1000_PSSR_CABLE_LENGTH 0x0380 925dee1ad47SJeff Kirsher #define M88E1000_PSSR_SPEED 0xC000 /* Speed, bits 14:15 */ 926dee1ad47SJeff Kirsher #define M88E1000_PSSR_1000MBS 0x8000 /* 10=1000Mbs */ 927dee1ad47SJeff Kirsher 928dee1ad47SJeff Kirsher #define M88E1000_PSSR_CABLE_LENGTH_SHIFT 7 929dee1ad47SJeff Kirsher 930dee1ad47SJeff Kirsher /* M88E1000 Extended PHY Specific Control Register */ 931b980ac18SJeff Kirsher /* 1 = Lost lock detect enabled. 932dee1ad47SJeff Kirsher * Will assert lost lock and bring 933dee1ad47SJeff Kirsher * link down if idle not seen 934dee1ad47SJeff Kirsher * within 1ms in 1000BASE-T 935dee1ad47SJeff Kirsher */ 936b980ac18SJeff Kirsher /* Number of times we will attempt to autonegotiate before downshifting if we 937dee1ad47SJeff Kirsher * are the master 938dee1ad47SJeff Kirsher */ 939dee1ad47SJeff Kirsher #define M88E1000_EPSCR_MASTER_DOWNSHIFT_MASK 0x0C00 940dee1ad47SJeff Kirsher #define M88E1000_EPSCR_MASTER_DOWNSHIFT_1X 0x0000 941b980ac18SJeff Kirsher /* Number of times we will attempt to autonegotiate before downshifting if we 942dee1ad47SJeff Kirsher * are the slave 943dee1ad47SJeff Kirsher */ 944dee1ad47SJeff Kirsher #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_MASK 0x0300 945dee1ad47SJeff Kirsher #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_1X 0x0100 946dee1ad47SJeff Kirsher #define M88E1000_EPSCR_TX_CLK_25 0x0070 /* 25 MHz TX_CLK */ 947dee1ad47SJeff Kirsher 948dee1ad47SJeff Kirsher /* Intel i347-AT4 Registers */ 949dee1ad47SJeff Kirsher 9503627f8f1SJoe Schultz #define I347AT4_PCDL0 0x10 /* Pair 0 PHY Cable Diagnostics Length */ 9513627f8f1SJoe Schultz #define I347AT4_PCDL1 0x11 /* Pair 1 PHY Cable Diagnostics Length */ 9523627f8f1SJoe Schultz #define I347AT4_PCDL2 0x12 /* Pair 2 PHY Cable Diagnostics Length */ 9533627f8f1SJoe Schultz #define I347AT4_PCDL3 0x13 /* Pair 3 PHY Cable Diagnostics Length */ 954dee1ad47SJeff Kirsher #define I347AT4_PCDC 0x15 /* PHY Cable Diagnostics Control */ 955dee1ad47SJeff Kirsher #define I347AT4_PAGE_SELECT 0x16 956dee1ad47SJeff Kirsher 957dee1ad47SJeff Kirsher /* i347-AT4 Extended PHY Specific Control Register */ 958dee1ad47SJeff Kirsher 959b980ac18SJeff Kirsher /* Number of times we will attempt to autonegotiate before downshifting if we 960dee1ad47SJeff Kirsher * are the master 961dee1ad47SJeff Kirsher */ 962dee1ad47SJeff Kirsher #define I347AT4_PSCR_DOWNSHIFT_ENABLE 0x0800 963dee1ad47SJeff Kirsher #define I347AT4_PSCR_DOWNSHIFT_MASK 0x7000 964dee1ad47SJeff Kirsher #define I347AT4_PSCR_DOWNSHIFT_1X 0x0000 965dee1ad47SJeff Kirsher #define I347AT4_PSCR_DOWNSHIFT_2X 0x1000 966dee1ad47SJeff Kirsher #define I347AT4_PSCR_DOWNSHIFT_3X 0x2000 967dee1ad47SJeff Kirsher #define I347AT4_PSCR_DOWNSHIFT_4X 0x3000 968dee1ad47SJeff Kirsher #define I347AT4_PSCR_DOWNSHIFT_5X 0x4000 969dee1ad47SJeff Kirsher #define I347AT4_PSCR_DOWNSHIFT_6X 0x5000 970dee1ad47SJeff Kirsher #define I347AT4_PSCR_DOWNSHIFT_7X 0x6000 971dee1ad47SJeff Kirsher #define I347AT4_PSCR_DOWNSHIFT_8X 0x7000 972dee1ad47SJeff Kirsher 973dee1ad47SJeff Kirsher /* i347-AT4 PHY Cable Diagnostics Control */ 974dee1ad47SJeff Kirsher #define I347AT4_PCDC_CABLE_LENGTH_UNIT 0x0400 /* 0=cm 1=meters */ 975dee1ad47SJeff Kirsher 976dee1ad47SJeff Kirsher /* Marvell 1112 only registers */ 977dee1ad47SJeff Kirsher #define M88E1112_VCT_DSP_DISTANCE 0x001A 978dee1ad47SJeff Kirsher 979dee1ad47SJeff Kirsher /* M88EC018 Rev 2 specific DownShift settings */ 980dee1ad47SJeff Kirsher #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_MASK 0x0E00 981dee1ad47SJeff Kirsher #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_5X 0x0800 982dee1ad47SJeff Kirsher 983dee1ad47SJeff Kirsher /* MDI Control */ 984dee1ad47SJeff Kirsher #define E1000_MDIC_DATA_MASK 0x0000FFFF 985dee1ad47SJeff Kirsher #define E1000_MDIC_REG_MASK 0x001F0000 986dee1ad47SJeff Kirsher #define E1000_MDIC_REG_SHIFT 16 987dee1ad47SJeff Kirsher #define E1000_MDIC_PHY_MASK 0x03E00000 988dee1ad47SJeff Kirsher #define E1000_MDIC_PHY_SHIFT 21 989dee1ad47SJeff Kirsher #define E1000_MDIC_OP_WRITE 0x04000000 990dee1ad47SJeff Kirsher #define E1000_MDIC_OP_READ 0x08000000 991dee1ad47SJeff Kirsher #define E1000_MDIC_READY 0x10000000 992dee1ad47SJeff Kirsher #define E1000_MDIC_INT_EN 0x20000000 993dee1ad47SJeff Kirsher #define E1000_MDIC_ERROR 0x40000000 994dee1ad47SJeff Kirsher #define E1000_MDIC_DEST 0x80000000 995dee1ad47SJeff Kirsher 996dee1ad47SJeff Kirsher /* Thermal Sensor */ 997dee1ad47SJeff Kirsher #define E1000_THSTAT_PWR_DOWN 0x00000001 /* Power Down Event */ 998dee1ad47SJeff Kirsher #define E1000_THSTAT_LINK_THROTTLE 0x00000002 /* Link Speed Throttle Event */ 999dee1ad47SJeff Kirsher 1000dee1ad47SJeff Kirsher /* Energy Efficient Ethernet */ 1001dee1ad47SJeff Kirsher #define E1000_IPCNFG_EEE_1G_AN 0x00000008 /* EEE Enable 1G AN */ 1002dee1ad47SJeff Kirsher #define E1000_IPCNFG_EEE_100M_AN 0x00000004 /* EEE Enable 100M AN */ 1003dee1ad47SJeff Kirsher #define E1000_EEER_TX_LPI_EN 0x00010000 /* EEE Tx LPI Enable */ 1004dee1ad47SJeff Kirsher #define E1000_EEER_RX_LPI_EN 0x00020000 /* EEE Rx LPI Enable */ 1005f96a8a0bSCarolyn Wyborny #define E1000_EEER_FRC_AN 0x10000000 /* Enable EEE in loopback */ 1006dee1ad47SJeff Kirsher #define E1000_EEER_LPI_FC 0x00040000 /* EEE Enable on FC */ 1007e5461112SAkeem G. Abodunrin #define E1000_EEE_SU_LPI_CLK_STP 0X00800000 /* EEE LPI Clock Stop */ 100824a372cdSAkeem G. Abodunrin #define E1000_EEER_EEE_NEG 0x20000000 /* EEE capability nego */ 100987371b9dSMatthew Vick #define E1000_EEE_LP_ADV_ADDR_I350 0x040F /* EEE LP Advertisement */ 101087371b9dSMatthew Vick #define E1000_EEE_LP_ADV_DEV_I210 7 /* EEE LP Adv Device */ 101187371b9dSMatthew Vick #define E1000_EEE_LP_ADV_ADDR_I210 61 /* EEE LP Adv Register */ 101287371b9dSMatthew Vick #define E1000_MMDAC_FUNC_DATA 0x4000 /* Data, no post increment */ 101399af4729SAkeem G Abodunrin #define E1000_M88E1543_PAGE_ADDR 0x16 /* Page Offset Register */ 101499af4729SAkeem G Abodunrin #define E1000_M88E1543_EEE_CTRL_1 0x0 101599af4729SAkeem G Abodunrin #define E1000_M88E1543_EEE_CTRL_1_MS 0x0001 /* EEE Master/Slave */ 101618f7ce54STodd Fujinaka #define E1000_M88E1543_FIBER_CTRL 0x0 1017ceb5f13bSCarolyn Wyborny #define E1000_EEE_ADV_DEV_I354 7 1018ceb5f13bSCarolyn Wyborny #define E1000_EEE_ADV_ADDR_I354 60 1019a51d8c21SJacob Keller #define E1000_EEE_ADV_100_SUPPORTED BIT(1) /* 100BaseTx EEE Supported */ 1020a51d8c21SJacob Keller #define E1000_EEE_ADV_1000_SUPPORTED BIT(2) /* 1000BaseT EEE Supported */ 1021ceb5f13bSCarolyn Wyborny #define E1000_PCS_STATUS_DEV_I354 3 1022ceb5f13bSCarolyn Wyborny #define E1000_PCS_STATUS_ADDR_I354 1 1023ceb5f13bSCarolyn Wyborny #define E1000_PCS_STATUS_TX_LPI_IND 0x0200 /* Tx in LPI state */ 1024ceb5f13bSCarolyn Wyborny #define E1000_PCS_STATUS_RX_LPI_RCVD 0x0400 1025ceb5f13bSCarolyn Wyborny #define E1000_PCS_STATUS_TX_LPI_RCVD 0x0800 1026dee1ad47SJeff Kirsher 1027dee1ad47SJeff Kirsher /* SerDes Control */ 1028dee1ad47SJeff Kirsher #define E1000_GEN_CTL_READY 0x80000000 1029dee1ad47SJeff Kirsher #define E1000_GEN_CTL_ADDRESS_SHIFT 8 1030dee1ad47SJeff Kirsher #define E1000_GEN_POLL_TIMEOUT 640 1031dee1ad47SJeff Kirsher 1032dee1ad47SJeff Kirsher #define E1000_VFTA_ENTRY_SHIFT 5 1033dee1ad47SJeff Kirsher #define E1000_VFTA_ENTRY_MASK 0x7F 1034dee1ad47SJeff Kirsher #define E1000_VFTA_ENTRY_BIT_SHIFT_MASK 0x1F 1035dee1ad47SJeff Kirsher 1036dee1ad47SJeff Kirsher /* Tx Rate-Scheduler Config fields */ 1037dee1ad47SJeff Kirsher #define E1000_RTTBCNRC_RS_ENA 0x80000000 1038dee1ad47SJeff Kirsher #define E1000_RTTBCNRC_RF_DEC_MASK 0x00003FFF 1039dee1ad47SJeff Kirsher #define E1000_RTTBCNRC_RF_INT_SHIFT 14 1040dee1ad47SJeff Kirsher #define E1000_RTTBCNRC_RF_INT_MASK \ 1041dee1ad47SJeff Kirsher (E1000_RTTBCNRC_RF_DEC_MASK << E1000_RTTBCNRC_RF_INT_SHIFT) 1042dee1ad47SJeff Kirsher 10437a277a96SGangfeng Huang #define E1000_VLAPQF_QUEUE_SEL(_n, q_idx) (q_idx << ((_n) * 4)) 10447a277a96SGangfeng Huang #define E1000_VLAPQF_P_VALID(_n) (0x1 << (3 + (_n) * 4)) 10457a277a96SGangfeng Huang #define E1000_VLAPQF_QUEUE_MASK 0x03 10467a277a96SGangfeng Huang 104705f9d3e1SAndre Guedes /* TX Qav Control fields */ 104805f9d3e1SAndre Guedes #define E1000_TQAVCTRL_XMIT_MODE BIT(0) 104905f9d3e1SAndre Guedes #define E1000_TQAVCTRL_DATAFETCHARB BIT(4) 105005f9d3e1SAndre Guedes #define E1000_TQAVCTRL_DATATRANARB BIT(8) 10513048cf84SJesus Sanchez-Palencia #define E1000_TQAVCTRL_DATATRANTIM BIT(9) 10523048cf84SJesus Sanchez-Palencia #define E1000_TQAVCTRL_SP_WAIT_SR BIT(10) 10533048cf84SJesus Sanchez-Palencia /* Fetch Time Delta - bits 31:16 10543048cf84SJesus Sanchez-Palencia * 10553048cf84SJesus Sanchez-Palencia * This field holds the value to be reduced from the launch time for 10563048cf84SJesus Sanchez-Palencia * fetch time decision. The FetchTimeDelta value is defined in 32 ns 10573048cf84SJesus Sanchez-Palencia * granularity. 10583048cf84SJesus Sanchez-Palencia * 10593048cf84SJesus Sanchez-Palencia * This field is 16 bits wide, and so the maximum value is: 10603048cf84SJesus Sanchez-Palencia * 10613048cf84SJesus Sanchez-Palencia * 65535 * 32 = 2097120 ~= 2.1 msec 10623048cf84SJesus Sanchez-Palencia * 10633048cf84SJesus Sanchez-Palencia * XXX: We are configuring the max value here since we couldn't come up 10643048cf84SJesus Sanchez-Palencia * with a reason for not doing so. 10653048cf84SJesus Sanchez-Palencia */ 10663048cf84SJesus Sanchez-Palencia #define E1000_TQAVCTRL_FETCHTIME_DELTA (0xFFFF << 16) 106705f9d3e1SAndre Guedes 106805f9d3e1SAndre Guedes /* TX Qav Credit Control fields */ 106905f9d3e1SAndre Guedes #define E1000_TQAVCC_IDLESLOPE_MASK 0xFFFF 107005f9d3e1SAndre Guedes #define E1000_TQAVCC_QUEUEMODE BIT(31) 107105f9d3e1SAndre Guedes 107205f9d3e1SAndre Guedes /* Transmit Descriptor Control fields */ 107305f9d3e1SAndre Guedes #define E1000_TXDCTL_PRIORITY BIT(27) 107405f9d3e1SAndre Guedes 1075dee1ad47SJeff Kirsher #endif 1076