1ae06c70bSJeff Kirsher /* SPDX-License-Identifier: GPL-2.0 */ 251dce24bSJeff Kirsher /* Copyright(c) 2007 - 2018 Intel Corporation. */ 3dee1ad47SJeff Kirsher 4dee1ad47SJeff Kirsher #ifndef _E1000_82575_H_ 5dee1ad47SJeff Kirsher #define _E1000_82575_H_ 6dee1ad47SJeff Kirsher 75ccc921aSJoe Perches void igb_shutdown_serdes_link_82575(struct e1000_hw *hw); 85ccc921aSJoe Perches void igb_power_up_serdes_link_82575(struct e1000_hw *hw); 95ccc921aSJoe Perches void igb_power_down_phy_copper_82575(struct e1000_hw *hw); 105ccc921aSJoe Perches void igb_rx_fifo_flush_82575(struct e1000_hw *hw); 115ccc921aSJoe Perches s32 igb_read_i2c_byte(struct e1000_hw *hw, u8 byte_offset, u8 dev_addr, 125ccc921aSJoe Perches u8 *data); 135ccc921aSJoe Perches s32 igb_write_i2c_byte(struct e1000_hw *hw, u8 byte_offset, u8 dev_addr, 145ccc921aSJoe Perches u8 data); 15dee1ad47SJeff Kirsher 16dee1ad47SJeff Kirsher #define ID_LED_DEFAULT_82575_SERDES ((ID_LED_DEF1_DEF2 << 12) | \ 17dee1ad47SJeff Kirsher (ID_LED_DEF1_DEF2 << 8) | \ 18dee1ad47SJeff Kirsher (ID_LED_DEF1_DEF2 << 4) | \ 19dee1ad47SJeff Kirsher (ID_LED_OFF1_ON2)) 20dee1ad47SJeff Kirsher 21dee1ad47SJeff Kirsher #define E1000_RAR_ENTRIES_82575 16 22dee1ad47SJeff Kirsher #define E1000_RAR_ENTRIES_82576 24 23dee1ad47SJeff Kirsher #define E1000_RAR_ENTRIES_82580 24 24dee1ad47SJeff Kirsher #define E1000_RAR_ENTRIES_I350 32 25dee1ad47SJeff Kirsher 26dee1ad47SJeff Kirsher #define E1000_SW_SYNCH_MB 0x00000100 27dee1ad47SJeff Kirsher #define E1000_STAT_DEV_RST_SET 0x00100000 28dee1ad47SJeff Kirsher #define E1000_CTRL_DEV_RST 0x20000000 29dee1ad47SJeff Kirsher 30dee1ad47SJeff Kirsher /* SRRCTL bit definitions */ 31dee1ad47SJeff Kirsher #define E1000_SRRCTL_BSIZEPKT_SHIFT 10 /* Shift _right_ */ 32dee1ad47SJeff Kirsher #define E1000_SRRCTL_BSIZEHDRSIZE_SHIFT 2 /* Shift _left_ */ 33dee1ad47SJeff Kirsher #define E1000_SRRCTL_DESCTYPE_ADV_ONEBUF 0x02000000 34dee1ad47SJeff Kirsher #define E1000_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS 0x0A000000 35dee1ad47SJeff Kirsher #define E1000_SRRCTL_DROP_EN 0x80000000 36dee1ad47SJeff Kirsher #define E1000_SRRCTL_TIMESTAMP 0x40000000 37dee1ad47SJeff Kirsher 38f96a8a0bSCarolyn Wyborny 39c883de9fSTodd Fujinaka #define E1000_MRQC_ENABLE_RSS_MQ 0x00000002 40dee1ad47SJeff Kirsher #define E1000_MRQC_ENABLE_VMDQ 0x00000003 41dee1ad47SJeff Kirsher #define E1000_MRQC_RSS_FIELD_IPV4_UDP 0x00400000 42c883de9fSTodd Fujinaka #define E1000_MRQC_ENABLE_VMDQ_RSS_MQ 0x00000005 43dee1ad47SJeff Kirsher #define E1000_MRQC_RSS_FIELD_IPV6_UDP 0x00800000 44dee1ad47SJeff Kirsher #define E1000_MRQC_RSS_FIELD_IPV6_UDP_EX 0x01000000 45dee1ad47SJeff Kirsher 46dee1ad47SJeff Kirsher #define E1000_EICR_TX_QUEUE ( \ 47dee1ad47SJeff Kirsher E1000_EICR_TX_QUEUE0 | \ 48dee1ad47SJeff Kirsher E1000_EICR_TX_QUEUE1 | \ 49dee1ad47SJeff Kirsher E1000_EICR_TX_QUEUE2 | \ 50dee1ad47SJeff Kirsher E1000_EICR_TX_QUEUE3) 51dee1ad47SJeff Kirsher 52dee1ad47SJeff Kirsher #define E1000_EICR_RX_QUEUE ( \ 53dee1ad47SJeff Kirsher E1000_EICR_RX_QUEUE0 | \ 54dee1ad47SJeff Kirsher E1000_EICR_RX_QUEUE1 | \ 55dee1ad47SJeff Kirsher E1000_EICR_RX_QUEUE2 | \ 56dee1ad47SJeff Kirsher E1000_EICR_RX_QUEUE3) 57dee1ad47SJeff Kirsher 58dee1ad47SJeff Kirsher /* Immediate Interrupt Rx (A.K.A. Low Latency Interrupt) */ 59dee1ad47SJeff Kirsher #define E1000_IMIREXT_SIZE_BP 0x00001000 /* Packet size bypass */ 60dee1ad47SJeff Kirsher #define E1000_IMIREXT_CTRL_BP 0x00080000 /* Bypass check of ctrl bits */ 61dee1ad47SJeff Kirsher 62dee1ad47SJeff Kirsher /* Receive Descriptor - Advanced */ 63dee1ad47SJeff Kirsher union e1000_adv_rx_desc { 64dee1ad47SJeff Kirsher struct { 65dee1ad47SJeff Kirsher __le64 pkt_addr; /* Packet buffer address */ 66dee1ad47SJeff Kirsher __le64 hdr_addr; /* Header buffer address */ 67dee1ad47SJeff Kirsher } read; 68dee1ad47SJeff Kirsher struct { 69dee1ad47SJeff Kirsher struct { 70dee1ad47SJeff Kirsher struct { 71dee1ad47SJeff Kirsher __le16 pkt_info; /* RSS type, Packet type */ 72e52c0f96SCarolyn Wyborny __le16 hdr_info; /* Split Head, buf len */ 73dee1ad47SJeff Kirsher } lo_dword; 74dee1ad47SJeff Kirsher union { 75dee1ad47SJeff Kirsher __le32 rss; /* RSS Hash */ 76dee1ad47SJeff Kirsher struct { 77dee1ad47SJeff Kirsher __le16 ip_id; /* IP id */ 78dee1ad47SJeff Kirsher __le16 csum; /* Packet Checksum */ 79dee1ad47SJeff Kirsher } csum_ip; 80dee1ad47SJeff Kirsher } hi_dword; 81dee1ad47SJeff Kirsher } lower; 82dee1ad47SJeff Kirsher struct { 83dee1ad47SJeff Kirsher __le32 status_error; /* ext status/error */ 84dee1ad47SJeff Kirsher __le16 length; /* Packet length */ 85dee1ad47SJeff Kirsher __le16 vlan; /* VLAN tag */ 86dee1ad47SJeff Kirsher } upper; 87dee1ad47SJeff Kirsher } wb; /* writeback */ 88dee1ad47SJeff Kirsher }; 89dee1ad47SJeff Kirsher 90dee1ad47SJeff Kirsher #define E1000_RXDADV_HDRBUFLEN_MASK 0x7FE0 91dee1ad47SJeff Kirsher #define E1000_RXDADV_HDRBUFLEN_SHIFT 5 92dee1ad47SJeff Kirsher #define E1000_RXDADV_STAT_TS 0x10000 /* Pkt was time stamped */ 93dee1ad47SJeff Kirsher #define E1000_RXDADV_STAT_TSIP 0x08000 /* timestamp in packet */ 94dee1ad47SJeff Kirsher 95dee1ad47SJeff Kirsher /* Transmit Descriptor - Advanced */ 96dee1ad47SJeff Kirsher union e1000_adv_tx_desc { 97dee1ad47SJeff Kirsher struct { 98dee1ad47SJeff Kirsher __le64 buffer_addr; /* Address of descriptor's data buf */ 99dee1ad47SJeff Kirsher __le32 cmd_type_len; 100dee1ad47SJeff Kirsher __le32 olinfo_status; 101dee1ad47SJeff Kirsher } read; 102dee1ad47SJeff Kirsher struct { 103dee1ad47SJeff Kirsher __le64 rsvd; /* Reserved */ 104dee1ad47SJeff Kirsher __le32 nxtseq_seed; 105dee1ad47SJeff Kirsher __le32 status; 106dee1ad47SJeff Kirsher } wb; 107dee1ad47SJeff Kirsher }; 108dee1ad47SJeff Kirsher 109dee1ad47SJeff Kirsher /* Adv Transmit Descriptor Config Masks */ 110dee1ad47SJeff Kirsher #define E1000_ADVTXD_MAC_TSTAMP 0x00080000 /* IEEE1588 Timestamp packet */ 111dee1ad47SJeff Kirsher #define E1000_ADVTXD_DTYP_CTXT 0x00200000 /* Advanced Context Descriptor */ 112dee1ad47SJeff Kirsher #define E1000_ADVTXD_DTYP_DATA 0x00300000 /* Advanced Data Descriptor */ 113e032afc8SAlexander Duyck #define E1000_ADVTXD_DCMD_EOP 0x01000000 /* End of Packet */ 114dee1ad47SJeff Kirsher #define E1000_ADVTXD_DCMD_IFCS 0x02000000 /* Insert FCS (Ethernet CRC) */ 115e032afc8SAlexander Duyck #define E1000_ADVTXD_DCMD_RS 0x08000000 /* Report Status */ 116dee1ad47SJeff Kirsher #define E1000_ADVTXD_DCMD_DEXT 0x20000000 /* Descriptor extension (1=Adv) */ 117dee1ad47SJeff Kirsher #define E1000_ADVTXD_DCMD_VLE 0x40000000 /* VLAN pkt enable */ 118dee1ad47SJeff Kirsher #define E1000_ADVTXD_DCMD_TSE 0x80000000 /* TCP Seg enable */ 119dee1ad47SJeff Kirsher #define E1000_ADVTXD_PAYLEN_SHIFT 14 /* Adv desc PAYLEN shift */ 120dee1ad47SJeff Kirsher 121dee1ad47SJeff Kirsher /* Context descriptors */ 122dee1ad47SJeff Kirsher struct e1000_adv_tx_context_desc { 123dee1ad47SJeff Kirsher __le32 vlan_macip_lens; 124dee1ad47SJeff Kirsher __le32 seqnum_seed; 125dee1ad47SJeff Kirsher __le32 type_tucmd_mlhl; 126dee1ad47SJeff Kirsher __le32 mss_l4len_idx; 127dee1ad47SJeff Kirsher }; 128dee1ad47SJeff Kirsher 129dee1ad47SJeff Kirsher #define E1000_ADVTXD_MACLEN_SHIFT 9 /* Adv ctxt desc mac len shift */ 130*4085d06dSJosh Hunt #define E1000_ADVTXD_TUCMD_L4T_UDP 0x00000000 /* L4 Packet TYPE of UDP */ 131dee1ad47SJeff Kirsher #define E1000_ADVTXD_TUCMD_IPV4 0x00000400 /* IP Packet Type: 1=IPv4 */ 132dee1ad47SJeff Kirsher #define E1000_ADVTXD_TUCMD_L4T_TCP 0x00000800 /* L4 Packet TYPE of TCP */ 133dee1ad47SJeff Kirsher #define E1000_ADVTXD_TUCMD_L4T_SCTP 0x00001000 /* L4 packet TYPE of SCTP */ 134dee1ad47SJeff Kirsher /* IPSec Encrypt Enable for ESP */ 135dee1ad47SJeff Kirsher #define E1000_ADVTXD_L4LEN_SHIFT 8 /* Adv ctxt L4LEN shift */ 136dee1ad47SJeff Kirsher #define E1000_ADVTXD_MSS_SHIFT 16 /* Adv ctxt MSS shift */ 137dee1ad47SJeff Kirsher /* Adv ctxt IPSec SA IDX mask */ 138dee1ad47SJeff Kirsher /* Adv ctxt IPSec ESP len mask */ 139dee1ad47SJeff Kirsher 140dee1ad47SJeff Kirsher /* Additional Transmit Descriptor Control definitions */ 141dee1ad47SJeff Kirsher #define E1000_TXDCTL_QUEUE_ENABLE 0x02000000 /* Enable specific Tx Queue */ 142dee1ad47SJeff Kirsher /* Tx Queue Arbitration Priority 0=low, 1=high */ 143dee1ad47SJeff Kirsher 144dee1ad47SJeff Kirsher /* Additional Receive Descriptor Control definitions */ 145dee1ad47SJeff Kirsher #define E1000_RXDCTL_QUEUE_ENABLE 0x02000000 /* Enable specific Rx Queue */ 146dee1ad47SJeff Kirsher 147dee1ad47SJeff Kirsher /* Direct Cache Access (DCA) definitions */ 148dee1ad47SJeff Kirsher #define E1000_DCA_CTRL_DCA_MODE_DISABLE 0x01 /* DCA Disable */ 149dee1ad47SJeff Kirsher #define E1000_DCA_CTRL_DCA_MODE_CB2 0x02 /* DCA Mode CB2 */ 150dee1ad47SJeff Kirsher 151dee1ad47SJeff Kirsher #define E1000_DCA_RXCTRL_CPUID_MASK 0x0000001F /* Rx CPUID Mask */ 152a51d8c21SJacob Keller #define E1000_DCA_RXCTRL_DESC_DCA_EN BIT(5) /* DCA Rx Desc enable */ 153a51d8c21SJacob Keller #define E1000_DCA_RXCTRL_HEAD_DCA_EN BIT(6) /* DCA Rx Desc header enable */ 154a51d8c21SJacob Keller #define E1000_DCA_RXCTRL_DATA_DCA_EN BIT(7) /* DCA Rx Desc payload enable */ 155a51d8c21SJacob Keller #define E1000_DCA_RXCTRL_DESC_RRO_EN BIT(9) /* DCA Rx rd Desc Relax Order */ 156dee1ad47SJeff Kirsher 157dee1ad47SJeff Kirsher #define E1000_DCA_TXCTRL_CPUID_MASK 0x0000001F /* Tx CPUID Mask */ 158a51d8c21SJacob Keller #define E1000_DCA_TXCTRL_DESC_DCA_EN BIT(5) /* DCA Tx Desc enable */ 159a51d8c21SJacob Keller #define E1000_DCA_TXCTRL_DESC_RRO_EN BIT(9) /* Tx rd Desc Relax Order */ 160a51d8c21SJacob Keller #define E1000_DCA_TXCTRL_TX_WB_RO_EN BIT(11) /* Tx Desc writeback RO bit */ 161a51d8c21SJacob Keller #define E1000_DCA_TXCTRL_DATA_RRO_EN BIT(13) /* Tx rd data Relax Order */ 162dee1ad47SJeff Kirsher 163dee1ad47SJeff Kirsher /* Additional DCA related definitions, note change in position of CPUID */ 164dee1ad47SJeff Kirsher #define E1000_DCA_TXCTRL_CPUID_MASK_82576 0xFF000000 /* Tx CPUID Mask */ 165dee1ad47SJeff Kirsher #define E1000_DCA_RXCTRL_CPUID_MASK_82576 0xFF000000 /* Rx CPUID Mask */ 166dee1ad47SJeff Kirsher #define E1000_DCA_TXCTRL_CPUID_SHIFT 24 /* Tx CPUID now in the last byte */ 167dee1ad47SJeff Kirsher #define E1000_DCA_RXCTRL_CPUID_SHIFT 24 /* Rx CPUID now in the last byte */ 168dee1ad47SJeff Kirsher 169dee1ad47SJeff Kirsher /* ETQF register bit definitions */ 170a51d8c21SJacob Keller #define E1000_ETQF_FILTER_ENABLE BIT(26) 171a51d8c21SJacob Keller #define E1000_ETQF_1588 BIT(30) 17264c75d41SGangfeng Huang #define E1000_ETQF_IMM_INT BIT(29) 17364c75d41SGangfeng Huang #define E1000_ETQF_QUEUE_ENABLE BIT(31) 17464c75d41SGangfeng Huang #define E1000_ETQF_QUEUE_SHIFT 16 17564c75d41SGangfeng Huang #define E1000_ETQF_QUEUE_MASK 0x00070000 17664c75d41SGangfeng Huang #define E1000_ETQF_ETYPE_MASK 0x0000FFFF 177dee1ad47SJeff Kirsher 178dee1ad47SJeff Kirsher /* FTQF register bit definitions */ 179dee1ad47SJeff Kirsher #define E1000_FTQF_VF_BP 0x00008000 180dee1ad47SJeff Kirsher #define E1000_FTQF_1588_TIME_STAMP 0x08000000 181dee1ad47SJeff Kirsher #define E1000_FTQF_MASK 0xF0000000 182dee1ad47SJeff Kirsher #define E1000_FTQF_MASK_PROTO_BP 0x10000000 183dee1ad47SJeff Kirsher #define E1000_FTQF_MASK_SOURCE_PORT_BP 0x80000000 184dee1ad47SJeff Kirsher 185dee1ad47SJeff Kirsher #define E1000_NVM_APME_82575 0x0400 186dee1ad47SJeff Kirsher #define MAX_NUM_VFS 8 187dee1ad47SJeff Kirsher 188dee1ad47SJeff Kirsher #define E1000_DTXSWC_MAC_SPOOF_MASK 0x000000FF /* Per VF MAC spoof control */ 189dee1ad47SJeff Kirsher #define E1000_DTXSWC_VLAN_SPOOF_MASK 0x0000FF00 /* Per VF VLAN spoof control */ 190dee1ad47SJeff Kirsher #define E1000_DTXSWC_LLE_MASK 0x00FF0000 /* Per VF Local LB enables */ 191dee1ad47SJeff Kirsher #define E1000_DTXSWC_VLAN_SPOOF_SHIFT 8 192a51d8c21SJacob Keller #define E1000_DTXSWC_VMDQ_LOOPBACK_EN BIT(31) /* global VF LB enable */ 193dee1ad47SJeff Kirsher 194dee1ad47SJeff Kirsher /* Easy defines for setting default pool, would normally be left a zero */ 195dee1ad47SJeff Kirsher #define E1000_VT_CTL_DEFAULT_POOL_SHIFT 7 196dee1ad47SJeff Kirsher #define E1000_VT_CTL_DEFAULT_POOL_MASK (0x7 << E1000_VT_CTL_DEFAULT_POOL_SHIFT) 197dee1ad47SJeff Kirsher 198dee1ad47SJeff Kirsher /* Other useful VMD_CTL register defines */ 199a51d8c21SJacob Keller #define E1000_VT_CTL_IGNORE_MAC BIT(28) 200a51d8c21SJacob Keller #define E1000_VT_CTL_DISABLE_DEF_POOL BIT(29) 201a51d8c21SJacob Keller #define E1000_VT_CTL_VM_REPL_EN BIT(30) 202dee1ad47SJeff Kirsher 203dee1ad47SJeff Kirsher /* Per VM Offload register setup */ 204dee1ad47SJeff Kirsher #define E1000_VMOLR_RLPML_MASK 0x00003FFF /* Long Packet Maximum Length mask */ 205dee1ad47SJeff Kirsher #define E1000_VMOLR_LPE 0x00010000 /* Accept Long packet */ 206dee1ad47SJeff Kirsher #define E1000_VMOLR_RSSE 0x00020000 /* Enable RSS */ 207dee1ad47SJeff Kirsher #define E1000_VMOLR_AUPE 0x01000000 /* Accept untagged packets */ 208dee1ad47SJeff Kirsher #define E1000_VMOLR_ROMPE 0x02000000 /* Accept overflow multicast */ 209dee1ad47SJeff Kirsher #define E1000_VMOLR_ROPE 0x04000000 /* Accept overflow unicast */ 210dee1ad47SJeff Kirsher #define E1000_VMOLR_BAM 0x08000000 /* Accept Broadcast packets */ 211dee1ad47SJeff Kirsher #define E1000_VMOLR_MPME 0x10000000 /* Multicast promiscuous mode */ 212dee1ad47SJeff Kirsher #define E1000_VMOLR_STRVLAN 0x40000000 /* Vlan stripping enable */ 213dee1ad47SJeff Kirsher #define E1000_VMOLR_STRCRC 0x80000000 /* CRC stripping enable */ 214dee1ad47SJeff Kirsher 215dc1edc67SStefan Assmann #define E1000_DVMOLR_HIDEVLAN 0x20000000 /* Hide vlan enable */ 216dc1edc67SStefan Assmann #define E1000_DVMOLR_STRVLAN 0x40000000 /* Vlan stripping enable */ 217dc1edc67SStefan Assmann #define E1000_DVMOLR_STRCRC 0x80000000 /* CRC stripping enable */ 218dc1edc67SStefan Assmann 219dee1ad47SJeff Kirsher #define E1000_VLVF_ARRAY_SIZE 32 220dee1ad47SJeff Kirsher #define E1000_VLVF_VLANID_MASK 0x00000FFF 221dee1ad47SJeff Kirsher #define E1000_VLVF_POOLSEL_SHIFT 12 222dee1ad47SJeff Kirsher #define E1000_VLVF_POOLSEL_MASK (0xFF << E1000_VLVF_POOLSEL_SHIFT) 223dee1ad47SJeff Kirsher #define E1000_VLVF_LVLAN 0x00100000 224dee1ad47SJeff Kirsher #define E1000_VLVF_VLANID_ENABLE 0x80000000 225dee1ad47SJeff Kirsher 226dee1ad47SJeff Kirsher #define E1000_VMVIR_VLANA_DEFAULT 0x40000000 /* Always use default VLAN */ 227dee1ad47SJeff Kirsher #define E1000_VMVIR_VLANA_NEVER 0x80000000 /* Never insert VLAN tag */ 228dee1ad47SJeff Kirsher 229dee1ad47SJeff Kirsher #define E1000_IOVCTL 0x05BBC 230dee1ad47SJeff Kirsher #define E1000_IOVCTL_REUSE_VFQ 0x00000001 231dee1ad47SJeff Kirsher 232dee1ad47SJeff Kirsher #define E1000_RPLOLR_STRVLAN 0x40000000 233dee1ad47SJeff Kirsher #define E1000_RPLOLR_STRCRC 0x80000000 234dee1ad47SJeff Kirsher 235dee1ad47SJeff Kirsher #define E1000_DTXCTL_8023LL 0x0004 236dee1ad47SJeff Kirsher #define E1000_DTXCTL_VLAN_ADDED 0x0008 237dee1ad47SJeff Kirsher #define E1000_DTXCTL_OOS_ENABLE 0x0010 238dee1ad47SJeff Kirsher #define E1000_DTXCTL_MDP_EN 0x0020 239dee1ad47SJeff Kirsher #define E1000_DTXCTL_SPOOF_INT 0x0040 240dee1ad47SJeff Kirsher 241a51d8c21SJacob Keller #define E1000_EEPROM_PCS_AUTONEG_DISABLE_BIT BIT(14) 242dee1ad47SJeff Kirsher 243dee1ad47SJeff Kirsher #define ALL_QUEUES 0xFFFF 244dee1ad47SJeff Kirsher 245dee1ad47SJeff Kirsher /* RX packet buffer size defines */ 246dee1ad47SJeff Kirsher #define E1000_RXPBS_SIZE_MASK_82576 0x0000007F 247dee1ad47SJeff Kirsher void igb_vmdq_set_anti_spoofing_pf(struct e1000_hw *, bool, int); 248dee1ad47SJeff Kirsher void igb_vmdq_set_loopback_pf(struct e1000_hw *, bool); 249dee1ad47SJeff Kirsher void igb_vmdq_set_replication_pf(struct e1000_hw *, bool); 250dee1ad47SJeff Kirsher u16 igb_rxpbs_adjust_82580(u32 data); 25187371b9dSMatthew Vick s32 igb_read_emi_reg(struct e1000_hw *, u16 addr, u16 *data); 252c4c112f1STodd Fujinaka s32 igb_set_eee_i350(struct e1000_hw *, bool adv1G, bool adv100M); 253c4c112f1STodd Fujinaka s32 igb_set_eee_i354(struct e1000_hw *, bool adv1G, bool adv100M); 254f4c01e96SCarolyn Wyborny s32 igb_get_eee_status_i354(struct e1000_hw *hw, bool *status); 255dee1ad47SJeff Kirsher 256441fc6fdSCarolyn Wyborny #define E1000_I2C_THERMAL_SENSOR_ADDR 0xF8 257aca5dae8SCarolyn Wyborny #define E1000_EMC_INTERNAL_DATA 0x00 258aca5dae8SCarolyn Wyborny #define E1000_EMC_INTERNAL_THERM_LIMIT 0x20 259aca5dae8SCarolyn Wyborny #define E1000_EMC_DIODE1_DATA 0x01 260aca5dae8SCarolyn Wyborny #define E1000_EMC_DIODE1_THERM_LIMIT 0x19 261aca5dae8SCarolyn Wyborny #define E1000_EMC_DIODE2_DATA 0x23 262aca5dae8SCarolyn Wyborny #define E1000_EMC_DIODE2_THERM_LIMIT 0x1A 263aca5dae8SCarolyn Wyborny #define E1000_EMC_DIODE3_DATA 0x2A 264aca5dae8SCarolyn Wyborny #define E1000_EMC_DIODE3_THERM_LIMIT 0x30 265dee1ad47SJeff Kirsher #endif 266