xref: /openbmc/linux/drivers/net/ethernet/intel/ice/ice.h (revision e3710a01a869917271718acdc53134ced24d4c82)
1837f08fdSAnirudh Venkataramanan /* SPDX-License-Identifier: GPL-2.0 */
2837f08fdSAnirudh Venkataramanan /* Copyright (c) 2018, Intel Corporation. */
3837f08fdSAnirudh Venkataramanan 
4837f08fdSAnirudh Venkataramanan #ifndef _ICE_H_
5837f08fdSAnirudh Venkataramanan #define _ICE_H_
6837f08fdSAnirudh Venkataramanan 
7837f08fdSAnirudh Venkataramanan #include <linux/types.h>
8837f08fdSAnirudh Venkataramanan #include <linux/errno.h>
9837f08fdSAnirudh Venkataramanan #include <linux/kernel.h>
10837f08fdSAnirudh Venkataramanan #include <linux/module.h>
11837f08fdSAnirudh Venkataramanan #include <linux/netdevice.h>
12837f08fdSAnirudh Venkataramanan #include <linux/compiler.h>
13dc49c772SAnirudh Venkataramanan #include <linux/etherdevice.h>
14cdedef59SAnirudh Venkataramanan #include <linux/skbuff.h>
153a858ba3SAnirudh Venkataramanan #include <linux/cpumask.h>
16fcea6f3dSAnirudh Venkataramanan #include <linux/rtnetlink.h>
173a858ba3SAnirudh Venkataramanan #include <linux/if_vlan.h>
18cdedef59SAnirudh Venkataramanan #include <linux/dma-mapping.h>
19837f08fdSAnirudh Venkataramanan #include <linux/pci.h>
20940b61afSAnirudh Venkataramanan #include <linux/workqueue.h>
21837f08fdSAnirudh Venkataramanan #include <linux/aer.h>
22940b61afSAnirudh Venkataramanan #include <linux/interrupt.h>
23fcea6f3dSAnirudh Venkataramanan #include <linux/ethtool.h>
24940b61afSAnirudh Venkataramanan #include <linux/timer.h>
257ec59eeaSAnirudh Venkataramanan #include <linux/delay.h>
26837f08fdSAnirudh Venkataramanan #include <linux/bitmap.h>
273a858ba3SAnirudh Venkataramanan #include <linux/log2.h>
28d76a60baSAnirudh Venkataramanan #include <linux/ip.h>
29cf909e19SAnirudh Venkataramanan #include <linux/sctp.h>
30d76a60baSAnirudh Venkataramanan #include <linux/ipv6.h>
31940b61afSAnirudh Venkataramanan #include <linux/if_bridge.h>
32*e3710a01SPaul M Stillwell Jr #include <linux/ctype.h>
33ddf30f7fSAnirudh Venkataramanan #include <linux/avf/virtchnl.h>
34d76a60baSAnirudh Venkataramanan #include <net/ipv6.h>
35837f08fdSAnirudh Venkataramanan #include "ice_devids.h"
36837f08fdSAnirudh Venkataramanan #include "ice_type.h"
37940b61afSAnirudh Venkataramanan #include "ice_txrx.h"
3837b6f646SAnirudh Venkataramanan #include "ice_dcb.h"
399c20346bSAnirudh Venkataramanan #include "ice_switch.h"
40f31e4b6fSAnirudh Venkataramanan #include "ice_common.h"
419c20346bSAnirudh Venkataramanan #include "ice_sched.h"
42ddf30f7fSAnirudh Venkataramanan #include "ice_virtchnl_pf.h"
43007676b4SAnirudh Venkataramanan #include "ice_sriov.h"
44837f08fdSAnirudh Venkataramanan 
45fcea6f3dSAnirudh Venkataramanan extern const char ice_drv_ver[];
46837f08fdSAnirudh Venkataramanan #define ICE_BAR0		0
473a858ba3SAnirudh Venkataramanan #define ICE_REQ_DESC_MULTIPLE	32
488be92a76SPreethi Banala #define ICE_MIN_NUM_DESC	64
493b6bf296SBruce Allan #define ICE_MAX_NUM_DESC	8160
501aec6e1bSBrett Creeley #define ICE_DFLT_MIN_RX_DESC	512
51dd47e1fdSJesse Brandeburg #define ICE_DFLT_NUM_TX_DESC	256
52dd47e1fdSJesse Brandeburg #define ICE_DFLT_NUM_RX_DESC	2048
53ad71b256SBrett Creeley 
545513b920SAnirudh Venkataramanan #define ICE_DFLT_TRAFFIC_CLASS	BIT(0)
55940b61afSAnirudh Venkataramanan #define ICE_INT_NAME_STR_LEN	(IFNAMSIZ + 16)
56fcea6f3dSAnirudh Venkataramanan #define ICE_ETHTOOL_FWVER_LEN	32
57f31e4b6fSAnirudh Venkataramanan #define ICE_AQ_LEN		64
5811836214SBrett Creeley #define ICE_MBXSQ_LEN		64
5911836214SBrett Creeley #define ICE_MBXRQ_LEN		512
60940b61afSAnirudh Venkataramanan #define ICE_MIN_MSIX		2
613a858ba3SAnirudh Venkataramanan #define ICE_NO_VSI		0xffff
623a858ba3SAnirudh Venkataramanan #define ICE_VSI_MAP_CONTIG	0
633a858ba3SAnirudh Venkataramanan #define ICE_VSI_MAP_SCATTER	1
643a858ba3SAnirudh Venkataramanan #define ICE_MAX_SCATTER_TXQS	16
653a858ba3SAnirudh Venkataramanan #define ICE_MAX_SCATTER_RXQS	16
66cdedef59SAnirudh Venkataramanan #define ICE_Q_WAIT_RETRY_LIMIT	10
67cdedef59SAnirudh Venkataramanan #define ICE_Q_WAIT_MAX_RETRY	(5 * ICE_Q_WAIT_RETRY_LIMIT)
68d76a60baSAnirudh Venkataramanan #define ICE_MAX_LG_RSS_QS	256
69d76a60baSAnirudh Venkataramanan #define ICE_MAX_SMALL_RSS_QS	8
70940b61afSAnirudh Venkataramanan #define ICE_RES_VALID_BIT	0x8000
71940b61afSAnirudh Venkataramanan #define ICE_RES_MISC_VEC_ID	(ICE_RES_VALID_BIT - 1)
723a858ba3SAnirudh Venkataramanan #define ICE_INVAL_Q_INDEX	0xffff
730f9d5027SAnirudh Venkataramanan #define ICE_INVAL_VFID		256
74837f08fdSAnirudh Venkataramanan 
75afd9d4abSAnirudh Venkataramanan #define ICE_MAX_RESET_WAIT		20
76afd9d4abSAnirudh Venkataramanan 
77fcea6f3dSAnirudh Venkataramanan #define ICE_VSIQF_HKEY_ARRAY_SIZE	((VSIQF_HKEY_MAX_INDEX + 1) *	4)
78fcea6f3dSAnirudh Venkataramanan 
79837f08fdSAnirudh Venkataramanan #define ICE_DFLT_NETIF_M (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK)
80837f08fdSAnirudh Venkataramanan 
813a858ba3SAnirudh Venkataramanan #define ICE_MAX_MTU	(ICE_AQ_SET_MAC_FRAME_SIZE_MAX - \
825ed5d316SMaciej Fijalkowski 			(ETH_HLEN + ETH_FCS_LEN + (VLAN_HLEN * 2)))
833a858ba3SAnirudh Venkataramanan 
843a858ba3SAnirudh Venkataramanan #define ICE_UP_TABLE_TRANSLATE(val, i) \
853a858ba3SAnirudh Venkataramanan 		(((val) << ICE_AQ_VSI_UP_TABLE_UP##i##_S) & \
863a858ba3SAnirudh Venkataramanan 		  ICE_AQ_VSI_UP_TABLE_UP##i##_M)
873a858ba3SAnirudh Venkataramanan 
882b245cb2SAnirudh Venkataramanan #define ICE_TX_DESC(R, i) (&(((struct ice_tx_desc *)((R)->desc))[i]))
89cdedef59SAnirudh Venkataramanan #define ICE_RX_DESC(R, i) (&(((union ice_32b_rx_flex_desc *)((R)->desc))[i]))
90d76a60baSAnirudh Venkataramanan #define ICE_TX_CTX_DESC(R, i) (&(((struct ice_tx_ctx_desc *)((R)->desc))[i]))
91cdedef59SAnirudh Venkataramanan 
920b28b702SAnirudh Venkataramanan /* Macro for each VSI in a PF */
930b28b702SAnirudh Venkataramanan #define ice_for_each_vsi(pf, i) \
940b28b702SAnirudh Venkataramanan 	for ((i) = 0; (i) < (pf)->num_alloc_vsi; (i)++)
950b28b702SAnirudh Venkataramanan 
96d337f2afSAnirudh Venkataramanan /* Macros for each Tx/Rx ring in a VSI */
97cdedef59SAnirudh Venkataramanan #define ice_for_each_txq(vsi, i) \
98cdedef59SAnirudh Venkataramanan 	for ((i) = 0; (i) < (vsi)->num_txq; (i)++)
99cdedef59SAnirudh Venkataramanan 
100cdedef59SAnirudh Venkataramanan #define ice_for_each_rxq(vsi, i) \
101cdedef59SAnirudh Venkataramanan 	for ((i) = 0; (i) < (vsi)->num_rxq; (i)++)
102cdedef59SAnirudh Venkataramanan 
103d337f2afSAnirudh Venkataramanan /* Macros for each allocated Tx/Rx ring whether used or not in a VSI */
104f8ba7db8SJacob Keller #define ice_for_each_alloc_txq(vsi, i) \
105f8ba7db8SJacob Keller 	for ((i) = 0; (i) < (vsi)->alloc_txq; (i)++)
106f8ba7db8SJacob Keller 
107f8ba7db8SJacob Keller #define ice_for_each_alloc_rxq(vsi, i) \
108f8ba7db8SJacob Keller 	for ((i) = 0; (i) < (vsi)->alloc_rxq; (i)++)
109f8ba7db8SJacob Keller 
11067fe64d7SBrett Creeley #define ice_for_each_q_vector(vsi, i) \
11167fe64d7SBrett Creeley 	for ((i) = 0; (i) < (vsi)->num_q_vectors; (i)++)
11267fe64d7SBrett Creeley 
1135eda8afdSAkeem G Abodunrin #define ICE_UCAST_PROMISC_BITS (ICE_PROMISC_UCAST_TX | ICE_PROMISC_MCAST_TX | \
1145eda8afdSAkeem G Abodunrin 				ICE_PROMISC_UCAST_RX | ICE_PROMISC_MCAST_RX)
1155eda8afdSAkeem G Abodunrin 
1165eda8afdSAkeem G Abodunrin #define ICE_UCAST_VLAN_PROMISC_BITS (ICE_PROMISC_UCAST_TX | \
1175eda8afdSAkeem G Abodunrin 				     ICE_PROMISC_MCAST_TX | \
1185eda8afdSAkeem G Abodunrin 				     ICE_PROMISC_UCAST_RX | \
1195eda8afdSAkeem G Abodunrin 				     ICE_PROMISC_MCAST_RX | \
1205eda8afdSAkeem G Abodunrin 				     ICE_PROMISC_VLAN_TX  | \
1215eda8afdSAkeem G Abodunrin 				     ICE_PROMISC_VLAN_RX)
1225eda8afdSAkeem G Abodunrin 
1235eda8afdSAkeem G Abodunrin #define ICE_MCAST_PROMISC_BITS (ICE_PROMISC_MCAST_TX | ICE_PROMISC_MCAST_RX)
1245eda8afdSAkeem G Abodunrin 
1255eda8afdSAkeem G Abodunrin #define ICE_MCAST_VLAN_PROMISC_BITS (ICE_PROMISC_MCAST_TX | \
1265eda8afdSAkeem G Abodunrin 				     ICE_PROMISC_MCAST_RX | \
1275eda8afdSAkeem G Abodunrin 				     ICE_PROMISC_VLAN_TX  | \
1285eda8afdSAkeem G Abodunrin 				     ICE_PROMISC_VLAN_RX)
1295eda8afdSAkeem G Abodunrin 
1303a858ba3SAnirudh Venkataramanan struct ice_tc_info {
1313a858ba3SAnirudh Venkataramanan 	u16 qoffset;
132c5a2a4a3SUsha Ketineni 	u16 qcount_tx;
133c5a2a4a3SUsha Ketineni 	u16 qcount_rx;
134c5a2a4a3SUsha Ketineni 	u8 netdev_tc;
1353a858ba3SAnirudh Venkataramanan };
1363a858ba3SAnirudh Venkataramanan 
1373a858ba3SAnirudh Venkataramanan struct ice_tc_cfg {
1383a858ba3SAnirudh Venkataramanan 	u8 numtc; /* Total number of enabled TCs */
139f9867df6SAnirudh Venkataramanan 	u8 ena_tc; /* Tx map */
1403a858ba3SAnirudh Venkataramanan 	struct ice_tc_info tc_info[ICE_MAX_TRAFFIC_CLASS];
1413a858ba3SAnirudh Venkataramanan };
1423a858ba3SAnirudh Venkataramanan 
143940b61afSAnirudh Venkataramanan struct ice_res_tracker {
144940b61afSAnirudh Venkataramanan 	u16 num_entries;
145cbe66bfeSBrett Creeley 	u16 end;
146940b61afSAnirudh Venkataramanan 	u16 list[1];
147940b61afSAnirudh Venkataramanan };
148940b61afSAnirudh Venkataramanan 
14903f7a986SAnirudh Venkataramanan struct ice_qs_cfg {
15094c4441bSAnirudh Venkataramanan 	struct mutex *qs_mutex;  /* will be assigned to &pf->avail_q_mutex */
15103f7a986SAnirudh Venkataramanan 	unsigned long *pf_map;
15203f7a986SAnirudh Venkataramanan 	unsigned long pf_map_size;
15303f7a986SAnirudh Venkataramanan 	unsigned int q_count;
15403f7a986SAnirudh Venkataramanan 	unsigned int scatter_count;
15503f7a986SAnirudh Venkataramanan 	u16 *vsi_map;
15603f7a986SAnirudh Venkataramanan 	u16 vsi_map_offset;
15703f7a986SAnirudh Venkataramanan 	u8 mapping_mode;
15803f7a986SAnirudh Venkataramanan };
15903f7a986SAnirudh Venkataramanan 
160940b61afSAnirudh Venkataramanan struct ice_sw {
161940b61afSAnirudh Venkataramanan 	struct ice_pf *pf;
162940b61afSAnirudh Venkataramanan 	u16 sw_id;		/* switch ID for this switch */
163940b61afSAnirudh Venkataramanan 	u16 bridge_mode;	/* VEB/VEPA/Port Virtualizer */
164940b61afSAnirudh Venkataramanan };
165940b61afSAnirudh Venkataramanan 
166837f08fdSAnirudh Venkataramanan enum ice_state {
1670e674aebSAnirudh Venkataramanan 	__ICE_TESTING,
168837f08fdSAnirudh Venkataramanan 	__ICE_DOWN,
1690b28b702SAnirudh Venkataramanan 	__ICE_NEEDS_RESTART,
1700f9d5027SAnirudh Venkataramanan 	__ICE_PREPARED_FOR_RESET,	/* set by driver when prepared */
1715df7e45dSDave Ertman 	__ICE_RESET_OICR_RECV,		/* set by driver after rcv reset OICR */
172940b61afSAnirudh Venkataramanan 	__ICE_PFR_REQ,			/* set by driver and peers */
1730b28b702SAnirudh Venkataramanan 	__ICE_CORER_REQ,		/* set by driver and peers */
1740b28b702SAnirudh Venkataramanan 	__ICE_GLOBR_REQ,		/* set by driver and peers */
1750b28b702SAnirudh Venkataramanan 	__ICE_CORER_RECV,		/* set by OICR handler */
1760b28b702SAnirudh Venkataramanan 	__ICE_GLOBR_RECV,		/* set by OICR handler */
1770b28b702SAnirudh Venkataramanan 	__ICE_EMPR_RECV,		/* set by OICR handler */
1780b28b702SAnirudh Venkataramanan 	__ICE_SUSPENDED,		/* set on module remove path */
1790b28b702SAnirudh Venkataramanan 	__ICE_RESET_FAILED,		/* set by reset/rebuild */
180ddf30f7fSAnirudh Venkataramanan 	/* When checking for the PF to be in a nominal operating state, the
181ddf30f7fSAnirudh Venkataramanan 	 * bits that are grouped at the beginning of the list need to be
182ddf30f7fSAnirudh Venkataramanan 	 * checked. Bits occurring before __ICE_STATE_NOMINAL_CHECK_BITS will
183ddf30f7fSAnirudh Venkataramanan 	 * be checked. If you need to add a bit into consideration for nominal
184ddf30f7fSAnirudh Venkataramanan 	 * operating state, it must be added before
185ddf30f7fSAnirudh Venkataramanan 	 * __ICE_STATE_NOMINAL_CHECK_BITS. Do not move this entry's position
186ddf30f7fSAnirudh Venkataramanan 	 * without appropriate consideration.
187ddf30f7fSAnirudh Venkataramanan 	 */
188ddf30f7fSAnirudh Venkataramanan 	__ICE_STATE_NOMINAL_CHECK_BITS,
189940b61afSAnirudh Venkataramanan 	__ICE_ADMINQ_EVENT_PENDING,
19075d2b253SAnirudh Venkataramanan 	__ICE_MAILBOXQ_EVENT_PENDING,
191b3969fd7SSudheer Mogilappagari 	__ICE_MDD_EVENT_PENDING,
192007676b4SAnirudh Venkataramanan 	__ICE_VFLR_EVENT_PENDING,
193e94d4478SAnirudh Venkataramanan 	__ICE_FLTR_OVERFLOW_PROMISC,
194ddf30f7fSAnirudh Venkataramanan 	__ICE_VF_DIS,
195fcea6f3dSAnirudh Venkataramanan 	__ICE_CFG_BUSY,
196940b61afSAnirudh Venkataramanan 	__ICE_SERVICE_SCHED,
1978d81fa55SAkeem G Abodunrin 	__ICE_SERVICE_DIS,
198d82dd83dSAkeem G Abodunrin 	__ICE_OICR_INTR_DIS,		/* Global OICR interrupt disabled */
199837f08fdSAnirudh Venkataramanan 	__ICE_STATE_NBITS		/* must be last */
200837f08fdSAnirudh Venkataramanan };
201837f08fdSAnirudh Venkataramanan 
202e94d4478SAnirudh Venkataramanan enum ice_vsi_flags {
203e94d4478SAnirudh Venkataramanan 	ICE_VSI_FLAG_UMAC_FLTR_CHANGED,
204e94d4478SAnirudh Venkataramanan 	ICE_VSI_FLAG_MMAC_FLTR_CHANGED,
205e94d4478SAnirudh Venkataramanan 	ICE_VSI_FLAG_VLAN_FLTR_CHANGED,
206e94d4478SAnirudh Venkataramanan 	ICE_VSI_FLAG_PROMISC_CHANGED,
207e94d4478SAnirudh Venkataramanan 	ICE_VSI_FLAG_NBITS		/* must be last */
208e94d4478SAnirudh Venkataramanan };
209e94d4478SAnirudh Venkataramanan 
210940b61afSAnirudh Venkataramanan /* struct that defines a VSI, associated with a dev */
211940b61afSAnirudh Venkataramanan struct ice_vsi {
212940b61afSAnirudh Venkataramanan 	struct net_device *netdev;
2133a858ba3SAnirudh Venkataramanan 	struct ice_sw *vsw;		 /* switch this VSI is on */
2143a858ba3SAnirudh Venkataramanan 	struct ice_pf *back;		 /* back pointer to PF */
215940b61afSAnirudh Venkataramanan 	struct ice_port_info *port_info; /* back pointer to port_info */
216d337f2afSAnirudh Venkataramanan 	struct ice_ring **rx_rings;	 /* Rx ring array */
217d337f2afSAnirudh Venkataramanan 	struct ice_ring **tx_rings;	 /* Tx ring array */
2183a858ba3SAnirudh Venkataramanan 	struct ice_q_vector **q_vectors; /* q_vector array */
219cdedef59SAnirudh Venkataramanan 
220cdedef59SAnirudh Venkataramanan 	irqreturn_t (*irq_handler)(int irq, void *data);
221cdedef59SAnirudh Venkataramanan 
222fcea6f3dSAnirudh Venkataramanan 	u64 tx_linearize;
2233a858ba3SAnirudh Venkataramanan 	DECLARE_BITMAP(state, __ICE_STATE_NBITS);
224e94d4478SAnirudh Venkataramanan 	DECLARE_BITMAP(flags, ICE_VSI_FLAG_NBITS);
225e94d4478SAnirudh Venkataramanan 	unsigned int current_netdev_flags;
226fcea6f3dSAnirudh Venkataramanan 	u32 tx_restart;
227fcea6f3dSAnirudh Venkataramanan 	u32 tx_busy;
228fcea6f3dSAnirudh Venkataramanan 	u32 rx_buf_failed;
229fcea6f3dSAnirudh Venkataramanan 	u32 rx_page_failed;
2303a858ba3SAnirudh Venkataramanan 	int num_q_vectors;
231cbe66bfeSBrett Creeley 	int base_vector;		/* IRQ base for OS reserved vectors */
2323a858ba3SAnirudh Venkataramanan 	enum ice_vsi_type type;
233940b61afSAnirudh Venkataramanan 	u16 vsi_num;			/* HW (absolute) index of this VSI */
2343a858ba3SAnirudh Venkataramanan 	u16 idx;			/* software index in pf->vsi[] */
2353a858ba3SAnirudh Venkataramanan 
2368ede0178SAnirudh Venkataramanan 	s16 vf_id;			/* VF ID for SR-IOV VSIs */
2378ede0178SAnirudh Venkataramanan 
238d95276ceSAkeem G Abodunrin 	u16 ethtype;			/* Ethernet protocol for pause frame */
239d95276ceSAkeem G Abodunrin 
240d76a60baSAnirudh Venkataramanan 	/* RSS config */
241d76a60baSAnirudh Venkataramanan 	u16 rss_table_size;	/* HW RSS table size */
242d76a60baSAnirudh Venkataramanan 	u16 rss_size;		/* Allocated RSS queues */
243d76a60baSAnirudh Venkataramanan 	u8 *rss_hkey_user;	/* User configured hash keys */
244d76a60baSAnirudh Venkataramanan 	u8 *rss_lut_user;	/* User configured lookup table entries */
245d76a60baSAnirudh Venkataramanan 	u8 rss_lut_type;	/* used to configure Get/Set RSS LUT AQ call */
246d76a60baSAnirudh Venkataramanan 
247cdedef59SAnirudh Venkataramanan 	u16 max_frame;
248cdedef59SAnirudh Venkataramanan 	u16 rx_buf_len;
249cdedef59SAnirudh Venkataramanan 
2503a858ba3SAnirudh Venkataramanan 	struct ice_aqc_vsi_props info;	 /* VSI properties */
2513a858ba3SAnirudh Venkataramanan 
252fcea6f3dSAnirudh Venkataramanan 	/* VSI stats */
253fcea6f3dSAnirudh Venkataramanan 	struct rtnl_link_stats64 net_stats;
254fcea6f3dSAnirudh Venkataramanan 	struct ice_eth_stats eth_stats;
255fcea6f3dSAnirudh Venkataramanan 	struct ice_eth_stats eth_stats_prev;
256fcea6f3dSAnirudh Venkataramanan 
257e94d4478SAnirudh Venkataramanan 	struct list_head tmp_sync_list;		/* MAC filters to be synced */
258e94d4478SAnirudh Venkataramanan 	struct list_head tmp_unsync_list;	/* MAC filters to be unsynced */
259e94d4478SAnirudh Venkataramanan 
2600ab54c5fSJesse Brandeburg 	u8 irqs_ready:1;
2610ab54c5fSJesse Brandeburg 	u8 current_isup:1;		 /* Sync 'link up' logging */
2620ab54c5fSJesse Brandeburg 	u8 stat_offsets_loaded:1;
2630ab54c5fSJesse Brandeburg 	u8 vlan_ena:1;
264cdedef59SAnirudh Venkataramanan 
2653a858ba3SAnirudh Venkataramanan 	/* queue information */
2663a858ba3SAnirudh Venkataramanan 	u8 tx_mapping_mode;		 /* ICE_MAP_MODE_[CONTIG|SCATTER] */
2673a858ba3SAnirudh Venkataramanan 	u8 rx_mapping_mode;		 /* ICE_MAP_MODE_[CONTIG|SCATTER] */
26878b5713aSAnirudh Venkataramanan 	u16 *txq_map;			 /* index in pf->avail_txqs */
26978b5713aSAnirudh Venkataramanan 	u16 *rxq_map;			 /* index in pf->avail_rxqs */
2703a858ba3SAnirudh Venkataramanan 	u16 alloc_txq;			 /* Allocated Tx queues */
2713a858ba3SAnirudh Venkataramanan 	u16 num_txq;			 /* Used Tx queues */
2723a858ba3SAnirudh Venkataramanan 	u16 alloc_rxq;			 /* Allocated Rx queues */
2733a858ba3SAnirudh Venkataramanan 	u16 num_rxq;			 /* Used Rx queues */
274ad71b256SBrett Creeley 	u16 num_rx_desc;
275ad71b256SBrett Creeley 	u16 num_tx_desc;
2763a858ba3SAnirudh Venkataramanan 	struct ice_tc_cfg tc_cfg;
2773a858ba3SAnirudh Venkataramanan } ____cacheline_internodealigned_in_smp;
2783a858ba3SAnirudh Venkataramanan 
2793a858ba3SAnirudh Venkataramanan /* struct that defines an interrupt vector */
2803a858ba3SAnirudh Venkataramanan struct ice_q_vector {
2813a858ba3SAnirudh Venkataramanan 	struct ice_vsi *vsi;
2828244dd2dSBrett Creeley 
2833a858ba3SAnirudh Venkataramanan 	u16 v_idx;			/* index in the vsi->q_vector array. */
284b07833a0SBrett Creeley 	u16 reg_idx;
285d337f2afSAnirudh Venkataramanan 	u8 num_ring_rx;			/* total number of Rx rings in vector */
2868244dd2dSBrett Creeley 	u8 num_ring_tx;			/* total number of Tx rings in vector */
2878244dd2dSBrett Creeley 	u8 itr_countdown;		/* when 0 should adjust adaptive ITR */
2889e4ab4c2SBrett Creeley 	/* in usecs, need to use ice_intrl_to_usecs_reg() before writing this
2899e4ab4c2SBrett Creeley 	 * value to the device
2909e4ab4c2SBrett Creeley 	 */
2919e4ab4c2SBrett Creeley 	u8 intrl;
2928244dd2dSBrett Creeley 
2938244dd2dSBrett Creeley 	struct napi_struct napi;
2948244dd2dSBrett Creeley 
2958244dd2dSBrett Creeley 	struct ice_ring_container rx;
2968244dd2dSBrett Creeley 	struct ice_ring_container tx;
2978244dd2dSBrett Creeley 
2988244dd2dSBrett Creeley 	cpumask_t affinity_mask;
2998244dd2dSBrett Creeley 	struct irq_affinity_notify affinity_notify;
3008244dd2dSBrett Creeley 
3018244dd2dSBrett Creeley 	char name[ICE_INT_NAME_STR_LEN];
302940b61afSAnirudh Venkataramanan } ____cacheline_internodealigned_in_smp;
303940b61afSAnirudh Venkataramanan 
304940b61afSAnirudh Venkataramanan enum ice_pf_flags {
305940b61afSAnirudh Venkataramanan 	ICE_FLAG_FLTR_SYNC,
306940b61afSAnirudh Venkataramanan 	ICE_FLAG_RSS_ENA,
307ddf30f7fSAnirudh Venkataramanan 	ICE_FLAG_SRIOV_ENA,
30875d2b253SAnirudh Venkataramanan 	ICE_FLAG_SRIOV_CAPABLE,
30937b6f646SAnirudh Venkataramanan 	ICE_FLAG_DCB_CAPABLE,
31037b6f646SAnirudh Venkataramanan 	ICE_FLAG_DCB_ENA,
311ab4ab73fSBruce Allan 	ICE_FLAG_LINK_DOWN_ON_CLOSE_ENA,
3126d599946STony Nguyen 	ICE_FLAG_NO_MEDIA,
31384a118abSDave Ertman 	ICE_FLAG_FW_LLDP_AGENT,
3143a257a14SAnirudh Venkataramanan 	ICE_FLAG_ETHTOOL_CTXT,		/* set when ethtool holds RTNL lock */
315940b61afSAnirudh Venkataramanan 	ICE_PF_FLAGS_NBITS		/* must be last */
316940b61afSAnirudh Venkataramanan };
317940b61afSAnirudh Venkataramanan 
318837f08fdSAnirudh Venkataramanan struct ice_pf {
319837f08fdSAnirudh Venkataramanan 	struct pci_dev *pdev;
320eb0208ecSPreethi Banala 
321eb0208ecSPreethi Banala 	/* OS reserved IRQ details */
322940b61afSAnirudh Venkataramanan 	struct msix_entry *msix_entries;
323cbe66bfeSBrett Creeley 	struct ice_res_tracker *irq_tracker;
324cbe66bfeSBrett Creeley 	/* First MSIX vector used by SR-IOV VFs. Calculated by subtracting the
325cbe66bfeSBrett Creeley 	 * number of MSIX vectors needed for all SR-IOV VFs from the number of
326cbe66bfeSBrett Creeley 	 * MSIX vectors allowed on this PF.
327cbe66bfeSBrett Creeley 	 */
328cbe66bfeSBrett Creeley 	u16 sriov_base_vector;
329eb0208ecSPreethi Banala 
330940b61afSAnirudh Venkataramanan 	struct ice_vsi **vsi;		/* VSIs created by the driver */
331940b61afSAnirudh Venkataramanan 	struct ice_sw *first_sw;	/* first switch created by firmware */
332ddf30f7fSAnirudh Venkataramanan 	/* Virtchnl/SR-IOV config info */
333ddf30f7fSAnirudh Venkataramanan 	struct ice_vf *vf;
334ddf30f7fSAnirudh Venkataramanan 	int num_alloc_vfs;		/* actual number of VFs allocated */
33575d2b253SAnirudh Venkataramanan 	u16 num_vfs_supported;		/* num VFs supported for this PF */
336ddf30f7fSAnirudh Venkataramanan 	u16 num_vf_qps;			/* num queue pairs per VF */
337ddf30f7fSAnirudh Venkataramanan 	u16 num_vf_msix;		/* num vectors per VF */
338837f08fdSAnirudh Venkataramanan 	DECLARE_BITMAP(state, __ICE_STATE_NBITS);
339940b61afSAnirudh Venkataramanan 	DECLARE_BITMAP(flags, ICE_PF_FLAGS_NBITS);
34078b5713aSAnirudh Venkataramanan 	unsigned long *avail_txqs;	/* bitmap to track PF Tx queue usage */
34178b5713aSAnirudh Venkataramanan 	unsigned long *avail_rxqs;	/* bitmap to track PF Rx queue usage */
342940b61afSAnirudh Venkataramanan 	unsigned long serv_tmr_period;
343940b61afSAnirudh Venkataramanan 	unsigned long serv_tmr_prev;
344940b61afSAnirudh Venkataramanan 	struct timer_list serv_tmr;
345940b61afSAnirudh Venkataramanan 	struct work_struct serv_task;
346940b61afSAnirudh Venkataramanan 	struct mutex avail_q_mutex;	/* protects access to avail_[rx|tx]qs */
347940b61afSAnirudh Venkataramanan 	struct mutex sw_mutex;		/* lock for protecting VSI alloc flow */
348837f08fdSAnirudh Venkataramanan 	u32 msg_enable;
349d76a60baSAnirudh Venkataramanan 	u32 hw_csum_rx_error;
350cbe66bfeSBrett Creeley 	u32 oicr_idx;		/* Other interrupt cause MSIX vector index */
351eb0208ecSPreethi Banala 	u32 num_avail_sw_msix;	/* remaining MSIX SW vectors left unclaimed */
35278b5713aSAnirudh Venkataramanan 	u16 max_pf_txqs;	/* Total Tx queues PF wide */
35378b5713aSAnirudh Venkataramanan 	u16 max_pf_rxqs;	/* Total Rx queues PF wide */
354940b61afSAnirudh Venkataramanan 	u32 num_lan_msix;	/* Total MSIX vectors for base driver */
355f9867df6SAnirudh Venkataramanan 	u16 num_lan_tx;		/* num LAN Tx queues setup */
356f9867df6SAnirudh Venkataramanan 	u16 num_lan_rx;		/* num LAN Rx queues setup */
357940b61afSAnirudh Venkataramanan 	u16 next_vsi;		/* Next free slot in pf->vsi[] - 0-based! */
358940b61afSAnirudh Venkataramanan 	u16 num_alloc_vsi;
3590b28b702SAnirudh Venkataramanan 	u16 corer_count;	/* Core reset count */
3600b28b702SAnirudh Venkataramanan 	u16 globr_count;	/* Global reset count */
3610b28b702SAnirudh Venkataramanan 	u16 empr_count;		/* EMP reset count */
3620b28b702SAnirudh Venkataramanan 	u16 pfr_count;		/* PF reset count */
3630b28b702SAnirudh Venkataramanan 
364fcea6f3dSAnirudh Venkataramanan 	struct ice_hw_port_stats stats;
365fcea6f3dSAnirudh Venkataramanan 	struct ice_hw_port_stats stats_prev;
366837f08fdSAnirudh Venkataramanan 	struct ice_hw hw;
3670ab54c5fSJesse Brandeburg 	u8 stat_prev_loaded:1; /* has previous stats been loaded */
3687b9ffc76SAnirudh Venkataramanan #ifdef CONFIG_DCB
3697b9ffc76SAnirudh Venkataramanan 	u16 dcbx_cap;
3707b9ffc76SAnirudh Venkataramanan #endif /* CONFIG_DCB */
371b3969fd7SSudheer Mogilappagari 	u32 tx_timeout_count;
372b3969fd7SSudheer Mogilappagari 	unsigned long tx_timeout_last_recovery;
373b3969fd7SSudheer Mogilappagari 	u32 tx_timeout_recovery_level;
374940b61afSAnirudh Venkataramanan 	char int_name[ICE_INT_NAME_STR_LEN];
3750e674aebSAnirudh Venkataramanan 	u32 sw_int_count;
376837f08fdSAnirudh Venkataramanan };
377940b61afSAnirudh Venkataramanan 
3783a858ba3SAnirudh Venkataramanan struct ice_netdev_priv {
3793a858ba3SAnirudh Venkataramanan 	struct ice_vsi *vsi;
3803a858ba3SAnirudh Venkataramanan };
3813a858ba3SAnirudh Venkataramanan 
382940b61afSAnirudh Venkataramanan /**
383940b61afSAnirudh Venkataramanan  * ice_irq_dynamic_ena - Enable default interrupt generation settings
384f9867df6SAnirudh Venkataramanan  * @hw: pointer to HW struct
385f9867df6SAnirudh Venkataramanan  * @vsi: pointer to VSI struct, can be NULL
386cdedef59SAnirudh Venkataramanan  * @q_vector: pointer to q_vector, can be NULL
387940b61afSAnirudh Venkataramanan  */
388c8b7abddSBruce Allan static inline void
389c8b7abddSBruce Allan ice_irq_dynamic_ena(struct ice_hw *hw, struct ice_vsi *vsi,
390cdedef59SAnirudh Venkataramanan 		    struct ice_q_vector *q_vector)
391940b61afSAnirudh Venkataramanan {
392b07833a0SBrett Creeley 	u32 vector = (vsi && q_vector) ? q_vector->reg_idx :
393cbe66bfeSBrett Creeley 				((struct ice_pf *)hw->back)->oicr_idx;
394940b61afSAnirudh Venkataramanan 	int itr = ICE_ITR_NONE;
395940b61afSAnirudh Venkataramanan 	u32 val;
396940b61afSAnirudh Venkataramanan 
397940b61afSAnirudh Venkataramanan 	/* clear the PBA here, as this function is meant to clean out all
398940b61afSAnirudh Venkataramanan 	 * previous interrupts and enable the interrupt
399940b61afSAnirudh Venkataramanan 	 */
400940b61afSAnirudh Venkataramanan 	val = GLINT_DYN_CTL_INTENA_M | GLINT_DYN_CTL_CLEARPBA_M |
401940b61afSAnirudh Venkataramanan 	      (itr << GLINT_DYN_CTL_ITR_INDX_S);
402cdedef59SAnirudh Venkataramanan 	if (vsi)
403cdedef59SAnirudh Venkataramanan 		if (test_bit(__ICE_DOWN, vsi->state))
404cdedef59SAnirudh Venkataramanan 			return;
405940b61afSAnirudh Venkataramanan 	wr32(hw, GLINT_DYN_CTL(vector), val);
406940b61afSAnirudh Venkataramanan }
407cdedef59SAnirudh Venkataramanan 
408c2a23e00SBrett Creeley /**
409208ff751SAnirudh Venkataramanan  * ice_get_main_vsi - Get the PF VSI
410208ff751SAnirudh Venkataramanan  * @pf: PF instance
411208ff751SAnirudh Venkataramanan  *
412208ff751SAnirudh Venkataramanan  * returns pf->vsi[0], which by definition is the PF VSI
413c2a23e00SBrett Creeley  */
414208ff751SAnirudh Venkataramanan static inline struct ice_vsi *ice_get_main_vsi(struct ice_pf *pf)
415c2a23e00SBrett Creeley {
416208ff751SAnirudh Venkataramanan 	if (pf->vsi)
417208ff751SAnirudh Venkataramanan 		return pf->vsi[0];
418c2a23e00SBrett Creeley 
419c2a23e00SBrett Creeley 	return NULL;
420c2a23e00SBrett Creeley }
421c2a23e00SBrett Creeley 
4220e674aebSAnirudh Venkataramanan int ice_vsi_setup_tx_rings(struct ice_vsi *vsi);
4230e674aebSAnirudh Venkataramanan int ice_vsi_setup_rx_rings(struct ice_vsi *vsi);
424fcea6f3dSAnirudh Venkataramanan void ice_set_ethtool_ops(struct net_device *netdev);
4258c243700SAnirudh Venkataramanan u16 ice_get_avail_txq_count(struct ice_pf *pf);
4268c243700SAnirudh Venkataramanan u16 ice_get_avail_rxq_count(struct ice_pf *pf);
4275a4a8673SBruce Allan void ice_update_vsi_stats(struct ice_vsi *vsi);
4285a4a8673SBruce Allan void ice_update_pf_stats(struct ice_pf *pf);
429fcea6f3dSAnirudh Venkataramanan int ice_up(struct ice_vsi *vsi);
430fcea6f3dSAnirudh Venkataramanan int ice_down(struct ice_vsi *vsi);
4310e674aebSAnirudh Venkataramanan int ice_vsi_cfg(struct ice_vsi *vsi);
4320e674aebSAnirudh Venkataramanan struct ice_vsi *ice_lb_vsi_setup(struct ice_pf *pf, struct ice_port_info *pi);
433d76a60baSAnirudh Venkataramanan int ice_set_rss(struct ice_vsi *vsi, u8 *seed, u8 *lut, u16 lut_size);
434d76a60baSAnirudh Venkataramanan int ice_get_rss(struct ice_vsi *vsi, u8 *seed, u8 *lut, u16 lut_size);
435d76a60baSAnirudh Venkataramanan void ice_fill_rss_lut(u8 *lut, u16 rss_table_size, u16 rss_size);
436fcea6f3dSAnirudh Venkataramanan void ice_print_link_msg(struct ice_vsi *vsi, bool isup);
4377b9ffc76SAnirudh Venkataramanan #ifdef CONFIG_DCB
4387b9ffc76SAnirudh Venkataramanan int ice_pf_ena_all_vsi(struct ice_pf *pf, bool locked);
4397b9ffc76SAnirudh Venkataramanan void ice_pf_dis_all_vsi(struct ice_pf *pf, bool locked);
4407b9ffc76SAnirudh Venkataramanan #endif /* CONFIG_DCB */
4410e674aebSAnirudh Venkataramanan int ice_open(struct net_device *netdev);
4420e674aebSAnirudh Venkataramanan int ice_stop(struct net_device *netdev);
443d76a60baSAnirudh Venkataramanan 
444837f08fdSAnirudh Venkataramanan #endif /* _ICE_H_ */
445