xref: /openbmc/linux/drivers/net/ethernet/intel/ice/ice.h (revision ddf30f7ff840d4467ef45ec0b443575f9e95bec6)
1837f08fdSAnirudh Venkataramanan /* SPDX-License-Identifier: GPL-2.0 */
2837f08fdSAnirudh Venkataramanan /* Copyright (c) 2018, Intel Corporation. */
3837f08fdSAnirudh Venkataramanan 
4837f08fdSAnirudh Venkataramanan #ifndef _ICE_H_
5837f08fdSAnirudh Venkataramanan #define _ICE_H_
6837f08fdSAnirudh Venkataramanan 
7837f08fdSAnirudh Venkataramanan #include <linux/types.h>
8837f08fdSAnirudh Venkataramanan #include <linux/errno.h>
9837f08fdSAnirudh Venkataramanan #include <linux/kernel.h>
10837f08fdSAnirudh Venkataramanan #include <linux/module.h>
11837f08fdSAnirudh Venkataramanan #include <linux/netdevice.h>
12837f08fdSAnirudh Venkataramanan #include <linux/compiler.h>
13dc49c772SAnirudh Venkataramanan #include <linux/etherdevice.h>
14cdedef59SAnirudh Venkataramanan #include <linux/skbuff.h>
153a858ba3SAnirudh Venkataramanan #include <linux/cpumask.h>
16fcea6f3dSAnirudh Venkataramanan #include <linux/rtnetlink.h>
173a858ba3SAnirudh Venkataramanan #include <linux/if_vlan.h>
18cdedef59SAnirudh Venkataramanan #include <linux/dma-mapping.h>
19837f08fdSAnirudh Venkataramanan #include <linux/pci.h>
20940b61afSAnirudh Venkataramanan #include <linux/workqueue.h>
21837f08fdSAnirudh Venkataramanan #include <linux/aer.h>
22940b61afSAnirudh Venkataramanan #include <linux/interrupt.h>
23fcea6f3dSAnirudh Venkataramanan #include <linux/ethtool.h>
24940b61afSAnirudh Venkataramanan #include <linux/timer.h>
257ec59eeaSAnirudh Venkataramanan #include <linux/delay.h>
26837f08fdSAnirudh Venkataramanan #include <linux/bitmap.h>
273a858ba3SAnirudh Venkataramanan #include <linux/log2.h>
28d76a60baSAnirudh Venkataramanan #include <linux/ip.h>
29d76a60baSAnirudh Venkataramanan #include <linux/ipv6.h>
30940b61afSAnirudh Venkataramanan #include <linux/if_bridge.h>
31*ddf30f7fSAnirudh Venkataramanan #include <linux/avf/virtchnl.h>
32d76a60baSAnirudh Venkataramanan #include <net/ipv6.h>
33837f08fdSAnirudh Venkataramanan #include "ice_devids.h"
34837f08fdSAnirudh Venkataramanan #include "ice_type.h"
35940b61afSAnirudh Venkataramanan #include "ice_txrx.h"
369c20346bSAnirudh Venkataramanan #include "ice_switch.h"
37f31e4b6fSAnirudh Venkataramanan #include "ice_common.h"
389c20346bSAnirudh Venkataramanan #include "ice_sched.h"
39*ddf30f7fSAnirudh Venkataramanan #include "ice_virtchnl_pf.h"
40837f08fdSAnirudh Venkataramanan 
41fcea6f3dSAnirudh Venkataramanan extern const char ice_drv_ver[];
42837f08fdSAnirudh Venkataramanan #define ICE_BAR0		0
433a858ba3SAnirudh Venkataramanan #define ICE_DFLT_NUM_DESC	128
443a858ba3SAnirudh Venkataramanan #define ICE_REQ_DESC_MULTIPLE	32
453b6bf296SBruce Allan #define ICE_MIN_NUM_DESC	ICE_REQ_DESC_MULTIPLE
463b6bf296SBruce Allan #define ICE_MAX_NUM_DESC	8160
475513b920SAnirudh Venkataramanan #define ICE_DFLT_TRAFFIC_CLASS	BIT(0)
48940b61afSAnirudh Venkataramanan #define ICE_INT_NAME_STR_LEN	(IFNAMSIZ + 16)
49fcea6f3dSAnirudh Venkataramanan #define ICE_ETHTOOL_FWVER_LEN	32
50f31e4b6fSAnirudh Venkataramanan #define ICE_AQ_LEN		64
5175d2b253SAnirudh Venkataramanan #define ICE_MBXQ_LEN		64
52940b61afSAnirudh Venkataramanan #define ICE_MIN_MSIX		2
533a858ba3SAnirudh Venkataramanan #define ICE_NO_VSI		0xffff
54940b61afSAnirudh Venkataramanan #define ICE_MAX_VSI_ALLOC	130
55940b61afSAnirudh Venkataramanan #define ICE_MAX_TXQS		2048
56940b61afSAnirudh Venkataramanan #define ICE_MAX_RXQS		2048
573a858ba3SAnirudh Venkataramanan #define ICE_VSI_MAP_CONTIG	0
583a858ba3SAnirudh Venkataramanan #define ICE_VSI_MAP_SCATTER	1
593a858ba3SAnirudh Venkataramanan #define ICE_MAX_SCATTER_TXQS	16
603a858ba3SAnirudh Venkataramanan #define ICE_MAX_SCATTER_RXQS	16
61cdedef59SAnirudh Venkataramanan #define ICE_Q_WAIT_RETRY_LIMIT	10
62cdedef59SAnirudh Venkataramanan #define ICE_Q_WAIT_MAX_RETRY	(5 * ICE_Q_WAIT_RETRY_LIMIT)
63d76a60baSAnirudh Venkataramanan #define ICE_MAX_LG_RSS_QS	256
64d76a60baSAnirudh Venkataramanan #define ICE_MAX_SMALL_RSS_QS	8
65940b61afSAnirudh Venkataramanan #define ICE_RES_VALID_BIT	0x8000
66940b61afSAnirudh Venkataramanan #define ICE_RES_MISC_VEC_ID	(ICE_RES_VALID_BIT - 1)
673a858ba3SAnirudh Venkataramanan #define ICE_INVAL_Q_INDEX	0xffff
680f9d5027SAnirudh Venkataramanan #define ICE_INVAL_VFID		256
6975d2b253SAnirudh Venkataramanan #define ICE_MAX_VF_COUNT	256
70*ddf30f7fSAnirudh Venkataramanan #define ICE_MAX_QS_PER_VF		256
71*ddf30f7fSAnirudh Venkataramanan #define ICE_MIN_QS_PER_VF		1
72*ddf30f7fSAnirudh Venkataramanan #define ICE_DFLT_QS_PER_VF		4
73*ddf30f7fSAnirudh Venkataramanan #define ICE_MAX_INTR_PER_VF		65
74*ddf30f7fSAnirudh Venkataramanan #define ICE_MIN_INTR_PER_VF		(ICE_MIN_QS_PER_VF + 1)
75*ddf30f7fSAnirudh Venkataramanan #define ICE_DFLT_INTR_PER_VF		(ICE_DFLT_QS_PER_VF + 1)
76837f08fdSAnirudh Venkataramanan 
77fcea6f3dSAnirudh Venkataramanan #define ICE_VSIQF_HKEY_ARRAY_SIZE	((VSIQF_HKEY_MAX_INDEX + 1) *	4)
78fcea6f3dSAnirudh Venkataramanan 
79837f08fdSAnirudh Venkataramanan #define ICE_DFLT_NETIF_M (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK)
80837f08fdSAnirudh Venkataramanan 
813a858ba3SAnirudh Venkataramanan #define ICE_MAX_MTU	(ICE_AQ_SET_MAC_FRAME_SIZE_MAX - \
823a858ba3SAnirudh Venkataramanan 			 ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN)
833a858ba3SAnirudh Venkataramanan 
843a858ba3SAnirudh Venkataramanan #define ICE_UP_TABLE_TRANSLATE(val, i) \
853a858ba3SAnirudh Venkataramanan 		(((val) << ICE_AQ_VSI_UP_TABLE_UP##i##_S) & \
863a858ba3SAnirudh Venkataramanan 		  ICE_AQ_VSI_UP_TABLE_UP##i##_M)
873a858ba3SAnirudh Venkataramanan 
882b245cb2SAnirudh Venkataramanan #define ICE_TX_DESC(R, i) (&(((struct ice_tx_desc *)((R)->desc))[i]))
89cdedef59SAnirudh Venkataramanan #define ICE_RX_DESC(R, i) (&(((union ice_32b_rx_flex_desc *)((R)->desc))[i]))
90d76a60baSAnirudh Venkataramanan #define ICE_TX_CTX_DESC(R, i) (&(((struct ice_tx_ctx_desc *)((R)->desc))[i]))
91cdedef59SAnirudh Venkataramanan 
920b28b702SAnirudh Venkataramanan /* Macro for each VSI in a PF */
930b28b702SAnirudh Venkataramanan #define ice_for_each_vsi(pf, i) \
940b28b702SAnirudh Venkataramanan 	for ((i) = 0; (i) < (pf)->num_alloc_vsi; (i)++)
950b28b702SAnirudh Venkataramanan 
960b28b702SAnirudh Venkataramanan /* Macros for each tx/rx ring in a VSI */
97cdedef59SAnirudh Venkataramanan #define ice_for_each_txq(vsi, i) \
98cdedef59SAnirudh Venkataramanan 	for ((i) = 0; (i) < (vsi)->num_txq; (i)++)
99cdedef59SAnirudh Venkataramanan 
100cdedef59SAnirudh Venkataramanan #define ice_for_each_rxq(vsi, i) \
101cdedef59SAnirudh Venkataramanan 	for ((i) = 0; (i) < (vsi)->num_rxq; (i)++)
102cdedef59SAnirudh Venkataramanan 
103f8ba7db8SJacob Keller /* Macros for each allocated tx/rx ring whether used or not in a VSI */
104f8ba7db8SJacob Keller #define ice_for_each_alloc_txq(vsi, i) \
105f8ba7db8SJacob Keller 	for ((i) = 0; (i) < (vsi)->alloc_txq; (i)++)
106f8ba7db8SJacob Keller 
107f8ba7db8SJacob Keller #define ice_for_each_alloc_rxq(vsi, i) \
108f8ba7db8SJacob Keller 	for ((i) = 0; (i) < (vsi)->alloc_rxq; (i)++)
109f8ba7db8SJacob Keller 
1103a858ba3SAnirudh Venkataramanan struct ice_tc_info {
1113a858ba3SAnirudh Venkataramanan 	u16 qoffset;
1123a858ba3SAnirudh Venkataramanan 	u16 qcount;
1133a858ba3SAnirudh Venkataramanan };
1143a858ba3SAnirudh Venkataramanan 
1153a858ba3SAnirudh Venkataramanan struct ice_tc_cfg {
1163a858ba3SAnirudh Venkataramanan 	u8 numtc; /* Total number of enabled TCs */
1173a858ba3SAnirudh Venkataramanan 	u8 ena_tc; /* TX map */
1183a858ba3SAnirudh Venkataramanan 	struct ice_tc_info tc_info[ICE_MAX_TRAFFIC_CLASS];
1193a858ba3SAnirudh Venkataramanan };
1203a858ba3SAnirudh Venkataramanan 
121940b61afSAnirudh Venkataramanan struct ice_res_tracker {
122940b61afSAnirudh Venkataramanan 	u16 num_entries;
123940b61afSAnirudh Venkataramanan 	u16 search_hint;
124940b61afSAnirudh Venkataramanan 	u16 list[1];
125940b61afSAnirudh Venkataramanan };
126940b61afSAnirudh Venkataramanan 
127940b61afSAnirudh Venkataramanan struct ice_sw {
128940b61afSAnirudh Venkataramanan 	struct ice_pf *pf;
129940b61afSAnirudh Venkataramanan 	u16 sw_id;		/* switch ID for this switch */
130940b61afSAnirudh Venkataramanan 	u16 bridge_mode;	/* VEB/VEPA/Port Virtualizer */
131940b61afSAnirudh Venkataramanan };
132940b61afSAnirudh Venkataramanan 
133837f08fdSAnirudh Venkataramanan enum ice_state {
134837f08fdSAnirudh Venkataramanan 	__ICE_DOWN,
1350b28b702SAnirudh Venkataramanan 	__ICE_NEEDS_RESTART,
1360f9d5027SAnirudh Venkataramanan 	__ICE_PREPARED_FOR_RESET,	/* set by driver when prepared */
1375df7e45dSDave Ertman 	__ICE_RESET_OICR_RECV,		/* set by driver after rcv reset OICR */
138940b61afSAnirudh Venkataramanan 	__ICE_PFR_REQ,			/* set by driver and peers */
1390b28b702SAnirudh Venkataramanan 	__ICE_CORER_REQ,		/* set by driver and peers */
1400b28b702SAnirudh Venkataramanan 	__ICE_GLOBR_REQ,		/* set by driver and peers */
1410b28b702SAnirudh Venkataramanan 	__ICE_CORER_RECV,		/* set by OICR handler */
1420b28b702SAnirudh Venkataramanan 	__ICE_GLOBR_RECV,		/* set by OICR handler */
1430b28b702SAnirudh Venkataramanan 	__ICE_EMPR_RECV,		/* set by OICR handler */
1440b28b702SAnirudh Venkataramanan 	__ICE_SUSPENDED,		/* set on module remove path */
1450b28b702SAnirudh Venkataramanan 	__ICE_RESET_FAILED,		/* set by reset/rebuild */
146*ddf30f7fSAnirudh Venkataramanan 	/* When checking for the PF to be in a nominal operating state, the
147*ddf30f7fSAnirudh Venkataramanan 	 * bits that are grouped at the beginning of the list need to be
148*ddf30f7fSAnirudh Venkataramanan 	 * checked.  Bits occurring before __ICE_STATE_NOMINAL_CHECK_BITS will
149*ddf30f7fSAnirudh Venkataramanan 	 * be checked.  If you need to add a bit into consideration for nominal
150*ddf30f7fSAnirudh Venkataramanan 	 * operating state, it must be added before
151*ddf30f7fSAnirudh Venkataramanan 	 * __ICE_STATE_NOMINAL_CHECK_BITS.  Do not move this entry's position
152*ddf30f7fSAnirudh Venkataramanan 	 * without appropriate consideration.
153*ddf30f7fSAnirudh Venkataramanan 	 */
154*ddf30f7fSAnirudh Venkataramanan 	__ICE_STATE_NOMINAL_CHECK_BITS,
155940b61afSAnirudh Venkataramanan 	__ICE_ADMINQ_EVENT_PENDING,
15675d2b253SAnirudh Venkataramanan 	__ICE_MAILBOXQ_EVENT_PENDING,
157b3969fd7SSudheer Mogilappagari 	__ICE_MDD_EVENT_PENDING,
158e94d4478SAnirudh Venkataramanan 	__ICE_FLTR_OVERFLOW_PROMISC,
159*ddf30f7fSAnirudh Venkataramanan 	__ICE_VF_DIS,
160fcea6f3dSAnirudh Venkataramanan 	__ICE_CFG_BUSY,
161940b61afSAnirudh Venkataramanan 	__ICE_SERVICE_SCHED,
1628d81fa55SAkeem G Abodunrin 	__ICE_SERVICE_DIS,
163837f08fdSAnirudh Venkataramanan 	__ICE_STATE_NBITS		/* must be last */
164837f08fdSAnirudh Venkataramanan };
165837f08fdSAnirudh Venkataramanan 
166e94d4478SAnirudh Venkataramanan enum ice_vsi_flags {
167e94d4478SAnirudh Venkataramanan 	ICE_VSI_FLAG_UMAC_FLTR_CHANGED,
168e94d4478SAnirudh Venkataramanan 	ICE_VSI_FLAG_MMAC_FLTR_CHANGED,
169e94d4478SAnirudh Venkataramanan 	ICE_VSI_FLAG_VLAN_FLTR_CHANGED,
170e94d4478SAnirudh Venkataramanan 	ICE_VSI_FLAG_PROMISC_CHANGED,
171e94d4478SAnirudh Venkataramanan 	ICE_VSI_FLAG_NBITS		/* must be last */
172e94d4478SAnirudh Venkataramanan };
173e94d4478SAnirudh Venkataramanan 
174940b61afSAnirudh Venkataramanan /* struct that defines a VSI, associated with a dev */
175940b61afSAnirudh Venkataramanan struct ice_vsi {
176940b61afSAnirudh Venkataramanan 	struct net_device *netdev;
1773a858ba3SAnirudh Venkataramanan 	struct ice_sw *vsw;		 /* switch this VSI is on */
1783a858ba3SAnirudh Venkataramanan 	struct ice_pf *back;		 /* back pointer to PF */
179940b61afSAnirudh Venkataramanan 	struct ice_port_info *port_info; /* back pointer to port_info */
1803a858ba3SAnirudh Venkataramanan 	struct ice_ring **rx_rings;	 /* rx ring array */
1813a858ba3SAnirudh Venkataramanan 	struct ice_ring **tx_rings;	 /* tx ring array */
1823a858ba3SAnirudh Venkataramanan 	struct ice_q_vector **q_vectors; /* q_vector array */
183cdedef59SAnirudh Venkataramanan 
184cdedef59SAnirudh Venkataramanan 	irqreturn_t (*irq_handler)(int irq, void *data);
185cdedef59SAnirudh Venkataramanan 
186fcea6f3dSAnirudh Venkataramanan 	u64 tx_linearize;
1873a858ba3SAnirudh Venkataramanan 	DECLARE_BITMAP(state, __ICE_STATE_NBITS);
188e94d4478SAnirudh Venkataramanan 	DECLARE_BITMAP(flags, ICE_VSI_FLAG_NBITS);
189d76a60baSAnirudh Venkataramanan 	unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
190e94d4478SAnirudh Venkataramanan 	unsigned int current_netdev_flags;
191fcea6f3dSAnirudh Venkataramanan 	u32 tx_restart;
192fcea6f3dSAnirudh Venkataramanan 	u32 tx_busy;
193fcea6f3dSAnirudh Venkataramanan 	u32 rx_buf_failed;
194fcea6f3dSAnirudh Venkataramanan 	u32 rx_page_failed;
1953a858ba3SAnirudh Venkataramanan 	int num_q_vectors;
196eb0208ecSPreethi Banala 	int sw_base_vector;		/* Irq base for OS reserved vectors */
197eb0208ecSPreethi Banala 	int hw_base_vector;		/* HW (absolute) index of a vector */
1983a858ba3SAnirudh Venkataramanan 	enum ice_vsi_type type;
199940b61afSAnirudh Venkataramanan 	u16 vsi_num;			 /* HW (absolute) index of this VSI */
2003a858ba3SAnirudh Venkataramanan 	u16 idx;			 /* software index in pf->vsi[] */
2013a858ba3SAnirudh Venkataramanan 
2023a858ba3SAnirudh Venkataramanan 	/* Interrupt thresholds */
2033a858ba3SAnirudh Venkataramanan 	u16 work_lmt;
2043a858ba3SAnirudh Venkataramanan 
205d76a60baSAnirudh Venkataramanan 	/* RSS config */
206d76a60baSAnirudh Venkataramanan 	u16 rss_table_size;	/* HW RSS table size */
207d76a60baSAnirudh Venkataramanan 	u16 rss_size;		/* Allocated RSS queues */
208d76a60baSAnirudh Venkataramanan 	u8 *rss_hkey_user;	/* User configured hash keys */
209d76a60baSAnirudh Venkataramanan 	u8 *rss_lut_user;	/* User configured lookup table entries */
210d76a60baSAnirudh Venkataramanan 	u8 rss_lut_type;	/* used to configure Get/Set RSS LUT AQ call */
211d76a60baSAnirudh Venkataramanan 
212cdedef59SAnirudh Venkataramanan 	u16 max_frame;
213cdedef59SAnirudh Venkataramanan 	u16 rx_buf_len;
214cdedef59SAnirudh Venkataramanan 
2153a858ba3SAnirudh Venkataramanan 	struct ice_aqc_vsi_props info;	 /* VSI properties */
2163a858ba3SAnirudh Venkataramanan 
217fcea6f3dSAnirudh Venkataramanan 	/* VSI stats */
218fcea6f3dSAnirudh Venkataramanan 	struct rtnl_link_stats64 net_stats;
219fcea6f3dSAnirudh Venkataramanan 	struct ice_eth_stats eth_stats;
220fcea6f3dSAnirudh Venkataramanan 	struct ice_eth_stats eth_stats_prev;
221fcea6f3dSAnirudh Venkataramanan 
222e94d4478SAnirudh Venkataramanan 	struct list_head tmp_sync_list;		/* MAC filters to be synced */
223e94d4478SAnirudh Venkataramanan 	struct list_head tmp_unsync_list;	/* MAC filters to be unsynced */
224e94d4478SAnirudh Venkataramanan 
22543f8b224SBruce Allan 	u8 irqs_ready;
22643f8b224SBruce Allan 	u8 current_isup;		 /* Sync 'link up' logging */
22743f8b224SBruce Allan 	u8 stat_offsets_loaded;
228cdedef59SAnirudh Venkataramanan 
2293a858ba3SAnirudh Venkataramanan 	/* queue information */
2303a858ba3SAnirudh Venkataramanan 	u8 tx_mapping_mode;		 /* ICE_MAP_MODE_[CONTIG|SCATTER] */
2313a858ba3SAnirudh Venkataramanan 	u8 rx_mapping_mode;		 /* ICE_MAP_MODE_[CONTIG|SCATTER] */
2323a858ba3SAnirudh Venkataramanan 	u16 txq_map[ICE_MAX_TXQS];	 /* index in pf->avail_txqs */
2333a858ba3SAnirudh Venkataramanan 	u16 rxq_map[ICE_MAX_RXQS];	 /* index in pf->avail_rxqs */
2343a858ba3SAnirudh Venkataramanan 	u16 alloc_txq;			 /* Allocated Tx queues */
2353a858ba3SAnirudh Venkataramanan 	u16 num_txq;			 /* Used Tx queues */
2363a858ba3SAnirudh Venkataramanan 	u16 alloc_rxq;			 /* Allocated Rx queues */
2373a858ba3SAnirudh Venkataramanan 	u16 num_rxq;			 /* Used Rx queues */
2383a858ba3SAnirudh Venkataramanan 	u16 num_desc;
2393a858ba3SAnirudh Venkataramanan 	struct ice_tc_cfg tc_cfg;
2403a858ba3SAnirudh Venkataramanan } ____cacheline_internodealigned_in_smp;
2413a858ba3SAnirudh Venkataramanan 
2423a858ba3SAnirudh Venkataramanan /* struct that defines an interrupt vector */
2433a858ba3SAnirudh Venkataramanan struct ice_q_vector {
2443a858ba3SAnirudh Venkataramanan 	struct ice_vsi *vsi;
2453a858ba3SAnirudh Venkataramanan 	cpumask_t affinity_mask;
2463a858ba3SAnirudh Venkataramanan 	struct napi_struct napi;
2473a858ba3SAnirudh Venkataramanan 	struct ice_ring_container rx;
2483a858ba3SAnirudh Venkataramanan 	struct ice_ring_container tx;
249cdedef59SAnirudh Venkataramanan 	struct irq_affinity_notify affinity_notify;
2503a858ba3SAnirudh Venkataramanan 	u16 v_idx;			/* index in the vsi->q_vector array. */
2513a858ba3SAnirudh Venkataramanan 	u8 num_ring_tx;			/* total number of tx rings in vector */
2523a858ba3SAnirudh Venkataramanan 	u8 num_ring_rx;			/* total number of rx rings in vector */
253cdedef59SAnirudh Venkataramanan 	char name[ICE_INT_NAME_STR_LEN];
2549e4ab4c2SBrett Creeley 	/* in usecs, need to use ice_intrl_to_usecs_reg() before writing this
2559e4ab4c2SBrett Creeley 	 * value to the device
2569e4ab4c2SBrett Creeley 	 */
2579e4ab4c2SBrett Creeley 	u8 intrl;
258940b61afSAnirudh Venkataramanan } ____cacheline_internodealigned_in_smp;
259940b61afSAnirudh Venkataramanan 
260940b61afSAnirudh Venkataramanan enum ice_pf_flags {
261940b61afSAnirudh Venkataramanan 	ICE_FLAG_MSIX_ENA,
262940b61afSAnirudh Venkataramanan 	ICE_FLAG_FLTR_SYNC,
263940b61afSAnirudh Venkataramanan 	ICE_FLAG_RSS_ENA,
264*ddf30f7fSAnirudh Venkataramanan 	ICE_FLAG_SRIOV_ENA,
26575d2b253SAnirudh Venkataramanan 	ICE_FLAG_SRIOV_CAPABLE,
266940b61afSAnirudh Venkataramanan 	ICE_PF_FLAGS_NBITS		/* must be last */
267940b61afSAnirudh Venkataramanan };
268940b61afSAnirudh Venkataramanan 
269837f08fdSAnirudh Venkataramanan struct ice_pf {
270837f08fdSAnirudh Venkataramanan 	struct pci_dev *pdev;
271eb0208ecSPreethi Banala 
272eb0208ecSPreethi Banala 	/* OS reserved IRQ details */
273940b61afSAnirudh Venkataramanan 	struct msix_entry *msix_entries;
274eb0208ecSPreethi Banala 	struct ice_res_tracker *sw_irq_tracker;
275eb0208ecSPreethi Banala 
276eb0208ecSPreethi Banala 	/* HW reserved Interrupts for this PF */
277eb0208ecSPreethi Banala 	struct ice_res_tracker *hw_irq_tracker;
278eb0208ecSPreethi Banala 
279940b61afSAnirudh Venkataramanan 	struct ice_vsi **vsi;		/* VSIs created by the driver */
280940b61afSAnirudh Venkataramanan 	struct ice_sw *first_sw;	/* first switch created by firmware */
281*ddf30f7fSAnirudh Venkataramanan 	/* Virtchnl/SR-IOV config info */
282*ddf30f7fSAnirudh Venkataramanan 	struct ice_vf *vf;
283*ddf30f7fSAnirudh Venkataramanan 	int num_alloc_vfs;		/* actual number of VFs allocated */
28475d2b253SAnirudh Venkataramanan 	u16 num_vfs_supported;		/* num VFs supported for this PF */
285*ddf30f7fSAnirudh Venkataramanan 	u16 num_vf_qps;			/* num queue pairs per VF */
286*ddf30f7fSAnirudh Venkataramanan 	u16 num_vf_msix;		/* num vectors per VF */
287837f08fdSAnirudh Venkataramanan 	DECLARE_BITMAP(state, __ICE_STATE_NBITS);
288940b61afSAnirudh Venkataramanan 	DECLARE_BITMAP(avail_txqs, ICE_MAX_TXQS);
289940b61afSAnirudh Venkataramanan 	DECLARE_BITMAP(avail_rxqs, ICE_MAX_RXQS);
290940b61afSAnirudh Venkataramanan 	DECLARE_BITMAP(flags, ICE_PF_FLAGS_NBITS);
291940b61afSAnirudh Venkataramanan 	unsigned long serv_tmr_period;
292940b61afSAnirudh Venkataramanan 	unsigned long serv_tmr_prev;
293940b61afSAnirudh Venkataramanan 	struct timer_list serv_tmr;
294940b61afSAnirudh Venkataramanan 	struct work_struct serv_task;
295940b61afSAnirudh Venkataramanan 	struct mutex avail_q_mutex;	/* protects access to avail_[rx|tx]qs */
296940b61afSAnirudh Venkataramanan 	struct mutex sw_mutex;		/* lock for protecting VSI alloc flow */
297837f08fdSAnirudh Venkataramanan 	u32 msg_enable;
298d76a60baSAnirudh Venkataramanan 	u32 hw_csum_rx_error;
299eb0208ecSPreethi Banala 	u32 sw_oicr_idx;	/* Other interrupt cause SW vector index */
300eb0208ecSPreethi Banala 	u32 num_avail_sw_msix;	/* remaining MSIX SW vectors left unclaimed */
301eb0208ecSPreethi Banala 	u32 hw_oicr_idx;	/* Other interrupt cause vector HW index */
302eb0208ecSPreethi Banala 	u32 num_avail_hw_msix;	/* remaining HW MSIX vectors left unclaimed */
303940b61afSAnirudh Venkataramanan 	u32 num_lan_msix;	/* Total MSIX vectors for base driver */
304940b61afSAnirudh Venkataramanan 	u16 num_lan_tx;		/* num lan tx queues setup */
305940b61afSAnirudh Venkataramanan 	u16 num_lan_rx;		/* num lan rx queues setup */
306940b61afSAnirudh Venkataramanan 	u16 q_left_tx;		/* remaining num tx queues left unclaimed */
307940b61afSAnirudh Venkataramanan 	u16 q_left_rx;		/* remaining num rx queues left unclaimed */
308940b61afSAnirudh Venkataramanan 	u16 next_vsi;		/* Next free slot in pf->vsi[] - 0-based! */
309940b61afSAnirudh Venkataramanan 	u16 num_alloc_vsi;
3100b28b702SAnirudh Venkataramanan 	u16 corer_count;	/* Core reset count */
3110b28b702SAnirudh Venkataramanan 	u16 globr_count;	/* Global reset count */
3120b28b702SAnirudh Venkataramanan 	u16 empr_count;		/* EMP reset count */
3130b28b702SAnirudh Venkataramanan 	u16 pfr_count;		/* PF reset count */
3140b28b702SAnirudh Venkataramanan 
315fcea6f3dSAnirudh Venkataramanan 	struct ice_hw_port_stats stats;
316fcea6f3dSAnirudh Venkataramanan 	struct ice_hw_port_stats stats_prev;
317837f08fdSAnirudh Venkataramanan 	struct ice_hw hw;
31843f8b224SBruce Allan 	u8 stat_prev_loaded;	/* has previous stats been loaded */
319b3969fd7SSudheer Mogilappagari 	u32 tx_timeout_count;
320b3969fd7SSudheer Mogilappagari 	unsigned long tx_timeout_last_recovery;
321b3969fd7SSudheer Mogilappagari 	u32 tx_timeout_recovery_level;
322940b61afSAnirudh Venkataramanan 	char int_name[ICE_INT_NAME_STR_LEN];
323837f08fdSAnirudh Venkataramanan };
324940b61afSAnirudh Venkataramanan 
3253a858ba3SAnirudh Venkataramanan struct ice_netdev_priv {
3263a858ba3SAnirudh Venkataramanan 	struct ice_vsi *vsi;
3273a858ba3SAnirudh Venkataramanan };
3283a858ba3SAnirudh Venkataramanan 
329940b61afSAnirudh Venkataramanan /**
330940b61afSAnirudh Venkataramanan  * ice_irq_dynamic_ena - Enable default interrupt generation settings
331940b61afSAnirudh Venkataramanan  * @hw: pointer to hw struct
332cdedef59SAnirudh Venkataramanan  * @vsi: pointer to vsi struct, can be NULL
333cdedef59SAnirudh Venkataramanan  * @q_vector: pointer to q_vector, can be NULL
334940b61afSAnirudh Venkataramanan  */
335cdedef59SAnirudh Venkataramanan static inline void ice_irq_dynamic_ena(struct ice_hw *hw, struct ice_vsi *vsi,
336cdedef59SAnirudh Venkataramanan 				       struct ice_q_vector *q_vector)
337940b61afSAnirudh Venkataramanan {
338eb0208ecSPreethi Banala 	u32 vector = (vsi && q_vector) ? vsi->hw_base_vector + q_vector->v_idx :
339eb0208ecSPreethi Banala 				((struct ice_pf *)hw->back)->hw_oicr_idx;
340940b61afSAnirudh Venkataramanan 	int itr = ICE_ITR_NONE;
341940b61afSAnirudh Venkataramanan 	u32 val;
342940b61afSAnirudh Venkataramanan 
343940b61afSAnirudh Venkataramanan 	/* clear the PBA here, as this function is meant to clean out all
344940b61afSAnirudh Venkataramanan 	 * previous interrupts and enable the interrupt
345940b61afSAnirudh Venkataramanan 	 */
346940b61afSAnirudh Venkataramanan 	val = GLINT_DYN_CTL_INTENA_M | GLINT_DYN_CTL_CLEARPBA_M |
347940b61afSAnirudh Venkataramanan 	      (itr << GLINT_DYN_CTL_ITR_INDX_S);
348cdedef59SAnirudh Venkataramanan 	if (vsi)
349cdedef59SAnirudh Venkataramanan 		if (test_bit(__ICE_DOWN, vsi->state))
350cdedef59SAnirudh Venkataramanan 			return;
351940b61afSAnirudh Venkataramanan 	wr32(hw, GLINT_DYN_CTL(vector), val);
352940b61afSAnirudh Venkataramanan }
353cdedef59SAnirudh Venkataramanan 
3545513b920SAnirudh Venkataramanan static inline void ice_vsi_set_tc_cfg(struct ice_vsi *vsi)
3555513b920SAnirudh Venkataramanan {
3565513b920SAnirudh Venkataramanan 	vsi->tc_cfg.ena_tc =  ICE_DFLT_TRAFFIC_CLASS;
3575513b920SAnirudh Venkataramanan 	vsi->tc_cfg.numtc = 1;
3585513b920SAnirudh Venkataramanan }
3595513b920SAnirudh Venkataramanan 
360fcea6f3dSAnirudh Venkataramanan void ice_set_ethtool_ops(struct net_device *netdev);
361fcea6f3dSAnirudh Venkataramanan int ice_up(struct ice_vsi *vsi);
362fcea6f3dSAnirudh Venkataramanan int ice_down(struct ice_vsi *vsi);
363d76a60baSAnirudh Venkataramanan int ice_set_rss(struct ice_vsi *vsi, u8 *seed, u8 *lut, u16 lut_size);
364d76a60baSAnirudh Venkataramanan int ice_get_rss(struct ice_vsi *vsi, u8 *seed, u8 *lut, u16 lut_size);
365d76a60baSAnirudh Venkataramanan void ice_fill_rss_lut(u8 *lut, u16 rss_table_size, u16 rss_size);
366fcea6f3dSAnirudh Venkataramanan void ice_print_link_msg(struct ice_vsi *vsi, bool isup);
367d76a60baSAnirudh Venkataramanan 
368837f08fdSAnirudh Venkataramanan #endif /* _ICE_H_ */
369