1837f08fdSAnirudh Venkataramanan /* SPDX-License-Identifier: GPL-2.0 */ 2837f08fdSAnirudh Venkataramanan /* Copyright (c) 2018, Intel Corporation. */ 3837f08fdSAnirudh Venkataramanan 4837f08fdSAnirudh Venkataramanan #ifndef _ICE_H_ 5837f08fdSAnirudh Venkataramanan #define _ICE_H_ 6837f08fdSAnirudh Venkataramanan 7837f08fdSAnirudh Venkataramanan #include <linux/types.h> 8837f08fdSAnirudh Venkataramanan #include <linux/errno.h> 9837f08fdSAnirudh Venkataramanan #include <linux/kernel.h> 10837f08fdSAnirudh Venkataramanan #include <linux/module.h> 11462acf6aSTony Nguyen #include <linux/firmware.h> 12837f08fdSAnirudh Venkataramanan #include <linux/netdevice.h> 13837f08fdSAnirudh Venkataramanan #include <linux/compiler.h> 14dc49c772SAnirudh Venkataramanan #include <linux/etherdevice.h> 15cdedef59SAnirudh Venkataramanan #include <linux/skbuff.h> 163a858ba3SAnirudh Venkataramanan #include <linux/cpumask.h> 17fcea6f3dSAnirudh Venkataramanan #include <linux/rtnetlink.h> 183a858ba3SAnirudh Venkataramanan #include <linux/if_vlan.h> 19cdedef59SAnirudh Venkataramanan #include <linux/dma-mapping.h> 20837f08fdSAnirudh Venkataramanan #include <linux/pci.h> 21940b61afSAnirudh Venkataramanan #include <linux/workqueue.h> 22d69ea414SJacob Keller #include <linux/wait.h> 23837f08fdSAnirudh Venkataramanan #include <linux/aer.h> 24940b61afSAnirudh Venkataramanan #include <linux/interrupt.h> 25fcea6f3dSAnirudh Venkataramanan #include <linux/ethtool.h> 26940b61afSAnirudh Venkataramanan #include <linux/timer.h> 277ec59eeaSAnirudh Venkataramanan #include <linux/delay.h> 28837f08fdSAnirudh Venkataramanan #include <linux/bitmap.h> 293a858ba3SAnirudh Venkataramanan #include <linux/log2.h> 30d76a60baSAnirudh Venkataramanan #include <linux/ip.h> 31cf909e19SAnirudh Venkataramanan #include <linux/sctp.h> 32d76a60baSAnirudh Venkataramanan #include <linux/ipv6.h> 33efc2214bSMaciej Fijalkowski #include <linux/pkt_sched.h> 34940b61afSAnirudh Venkataramanan #include <linux/if_bridge.h> 35e3710a01SPaul M Stillwell Jr #include <linux/ctype.h> 36efc2214bSMaciej Fijalkowski #include <linux/bpf.h> 37ddf30f7fSAnirudh Venkataramanan #include <linux/avf/virtchnl.h> 3828bf2672SBrett Creeley #include <linux/cpu_rmap.h> 39cdf1f1f1SJacob Keller #include <linux/dim.h> 401adf7eadSJacob Keller #include <net/devlink.h> 41d76a60baSAnirudh Venkataramanan #include <net/ipv6.h> 422d4238f5SKrzysztof Kazimierczak #include <net/xdp_sock.h> 43c7a21904SMichal Swiatkowski #include <net/xdp_sock_drv.h> 44a4e82a81STony Nguyen #include <net/geneve.h> 45a4e82a81STony Nguyen #include <net/gre.h> 46a4e82a81STony Nguyen #include <net/udp_tunnel.h> 47a4e82a81STony Nguyen #include <net/vxlan.h> 48d41f26b5SBruce Allan #if IS_ENABLED(CONFIG_DCB) 49d41f26b5SBruce Allan #include <scsi/iscsi_proto.h> 50d41f26b5SBruce Allan #endif /* CONFIG_DCB */ 51837f08fdSAnirudh Venkataramanan #include "ice_devids.h" 52837f08fdSAnirudh Venkataramanan #include "ice_type.h" 53940b61afSAnirudh Venkataramanan #include "ice_txrx.h" 5437b6f646SAnirudh Venkataramanan #include "ice_dcb.h" 559c20346bSAnirudh Venkataramanan #include "ice_switch.h" 56f31e4b6fSAnirudh Venkataramanan #include "ice_common.h" 579c20346bSAnirudh Venkataramanan #include "ice_sched.h" 58ddf30f7fSAnirudh Venkataramanan #include "ice_virtchnl_pf.h" 59007676b4SAnirudh Venkataramanan #include "ice_sriov.h" 60148beb61SHenry Tieman #include "ice_fdir.h" 612d4238f5SKrzysztof Kazimierczak #include "ice_xsk.h" 6228bf2672SBrett Creeley #include "ice_arfs.h" 63df006dd4SDave Ertman #include "ice_lag.h" 64837f08fdSAnirudh Venkataramanan 65837f08fdSAnirudh Venkataramanan #define ICE_BAR0 0 663a858ba3SAnirudh Venkataramanan #define ICE_REQ_DESC_MULTIPLE 32 678be92a76SPreethi Banala #define ICE_MIN_NUM_DESC 64 683b6bf296SBruce Allan #define ICE_MAX_NUM_DESC 8160 691aec6e1bSBrett Creeley #define ICE_DFLT_MIN_RX_DESC 512 70dd47e1fdSJesse Brandeburg #define ICE_DFLT_NUM_TX_DESC 256 71dd47e1fdSJesse Brandeburg #define ICE_DFLT_NUM_RX_DESC 2048 72ad71b256SBrett Creeley 735513b920SAnirudh Venkataramanan #define ICE_DFLT_TRAFFIC_CLASS BIT(0) 74940b61afSAnirudh Venkataramanan #define ICE_INT_NAME_STR_LEN (IFNAMSIZ + 16) 75f31e4b6fSAnirudh Venkataramanan #define ICE_AQ_LEN 64 7611836214SBrett Creeley #define ICE_MBXSQ_LEN 64 77f3fe97f6SBrett Creeley #define ICE_MIN_LAN_TXRX_MSIX 1 78f3fe97f6SBrett Creeley #define ICE_MIN_LAN_OICR_MSIX 1 79f3fe97f6SBrett Creeley #define ICE_MIN_MSIX (ICE_MIN_LAN_TXRX_MSIX + ICE_MIN_LAN_OICR_MSIX) 80da62c5ffSQi Zhang #define ICE_FDIR_MSIX 2 81*d25a0fc4SDave Ertman #define ICE_RDMA_NUM_AEQ_MSIX 4 82*d25a0fc4SDave Ertman #define ICE_MIN_RDMA_MSIX 2 833a858ba3SAnirudh Venkataramanan #define ICE_NO_VSI 0xffff 843a858ba3SAnirudh Venkataramanan #define ICE_VSI_MAP_CONTIG 0 853a858ba3SAnirudh Venkataramanan #define ICE_VSI_MAP_SCATTER 1 863a858ba3SAnirudh Venkataramanan #define ICE_MAX_SCATTER_TXQS 16 873a858ba3SAnirudh Venkataramanan #define ICE_MAX_SCATTER_RXQS 16 88cdedef59SAnirudh Venkataramanan #define ICE_Q_WAIT_RETRY_LIMIT 10 89cdedef59SAnirudh Venkataramanan #define ICE_Q_WAIT_MAX_RETRY (5 * ICE_Q_WAIT_RETRY_LIMIT) 90d76a60baSAnirudh Venkataramanan #define ICE_MAX_LG_RSS_QS 256 91940b61afSAnirudh Venkataramanan #define ICE_RES_VALID_BIT 0x8000 92940b61afSAnirudh Venkataramanan #define ICE_RES_MISC_VEC_ID (ICE_RES_VALID_BIT - 1) 93*d25a0fc4SDave Ertman #define ICE_RES_RDMA_VEC_ID (ICE_RES_MISC_VEC_ID - 1) 94da62c5ffSQi Zhang /* All VF control VSIs share the same IRQ, so assign a unique ID for them */ 95*d25a0fc4SDave Ertman #define ICE_RES_VF_CTRL_VEC_ID (ICE_RES_RDMA_VEC_ID - 1) 963a858ba3SAnirudh Venkataramanan #define ICE_INVAL_Q_INDEX 0xffff 970f9d5027SAnirudh Venkataramanan #define ICE_INVAL_VFID 256 98837f08fdSAnirudh Venkataramanan 998134d5ffSBrett Creeley #define ICE_MAX_RXQS_PER_TC 256 /* Used when setting VSI context per TC Rx queues */ 100afd9d4abSAnirudh Venkataramanan #define ICE_MAX_RESET_WAIT 20 101afd9d4abSAnirudh Venkataramanan 102fcea6f3dSAnirudh Venkataramanan #define ICE_VSIQF_HKEY_ARRAY_SIZE ((VSIQF_HKEY_MAX_INDEX + 1) * 4) 103fcea6f3dSAnirudh Venkataramanan 104837f08fdSAnirudh Venkataramanan #define ICE_DFLT_NETIF_M (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK) 105837f08fdSAnirudh Venkataramanan 106efc2214bSMaciej Fijalkowski #define ICE_MAX_MTU (ICE_AQ_SET_MAC_FRAME_SIZE_MAX - ICE_ETH_PKT_HDR_PAD) 1073a858ba3SAnirudh Venkataramanan 1083a858ba3SAnirudh Venkataramanan #define ICE_UP_TABLE_TRANSLATE(val, i) \ 1093a858ba3SAnirudh Venkataramanan (((val) << ICE_AQ_VSI_UP_TABLE_UP##i##_S) & \ 1103a858ba3SAnirudh Venkataramanan ICE_AQ_VSI_UP_TABLE_UP##i##_M) 1113a858ba3SAnirudh Venkataramanan 1122b245cb2SAnirudh Venkataramanan #define ICE_TX_DESC(R, i) (&(((struct ice_tx_desc *)((R)->desc))[i])) 113cdedef59SAnirudh Venkataramanan #define ICE_RX_DESC(R, i) (&(((union ice_32b_rx_flex_desc *)((R)->desc))[i])) 114d76a60baSAnirudh Venkataramanan #define ICE_TX_CTX_DESC(R, i) (&(((struct ice_tx_ctx_desc *)((R)->desc))[i])) 115cac2a27cSHenry Tieman #define ICE_TX_FDIRDESC(R, i) (&(((struct ice_fltr_desc *)((R)->desc))[i])) 116cdedef59SAnirudh Venkataramanan 1170b28b702SAnirudh Venkataramanan /* Macro for each VSI in a PF */ 1180b28b702SAnirudh Venkataramanan #define ice_for_each_vsi(pf, i) \ 1190b28b702SAnirudh Venkataramanan for ((i) = 0; (i) < (pf)->num_alloc_vsi; (i)++) 1200b28b702SAnirudh Venkataramanan 121d337f2afSAnirudh Venkataramanan /* Macros for each Tx/Rx ring in a VSI */ 122cdedef59SAnirudh Venkataramanan #define ice_for_each_txq(vsi, i) \ 123cdedef59SAnirudh Venkataramanan for ((i) = 0; (i) < (vsi)->num_txq; (i)++) 124cdedef59SAnirudh Venkataramanan 125cdedef59SAnirudh Venkataramanan #define ice_for_each_rxq(vsi, i) \ 126cdedef59SAnirudh Venkataramanan for ((i) = 0; (i) < (vsi)->num_rxq; (i)++) 127cdedef59SAnirudh Venkataramanan 128d337f2afSAnirudh Venkataramanan /* Macros for each allocated Tx/Rx ring whether used or not in a VSI */ 129f8ba7db8SJacob Keller #define ice_for_each_alloc_txq(vsi, i) \ 130f8ba7db8SJacob Keller for ((i) = 0; (i) < (vsi)->alloc_txq; (i)++) 131f8ba7db8SJacob Keller 132f8ba7db8SJacob Keller #define ice_for_each_alloc_rxq(vsi, i) \ 133f8ba7db8SJacob Keller for ((i) = 0; (i) < (vsi)->alloc_rxq; (i)++) 134f8ba7db8SJacob Keller 13567fe64d7SBrett Creeley #define ice_for_each_q_vector(vsi, i) \ 13667fe64d7SBrett Creeley for ((i) = 0; (i) < (vsi)->num_q_vectors; (i)++) 13767fe64d7SBrett Creeley 1385eda8afdSAkeem G Abodunrin #define ICE_UCAST_PROMISC_BITS (ICE_PROMISC_UCAST_TX | ICE_PROMISC_MCAST_TX | \ 1395eda8afdSAkeem G Abodunrin ICE_PROMISC_UCAST_RX | ICE_PROMISC_MCAST_RX) 1405eda8afdSAkeem G Abodunrin 1415eda8afdSAkeem G Abodunrin #define ICE_UCAST_VLAN_PROMISC_BITS (ICE_PROMISC_UCAST_TX | \ 1425eda8afdSAkeem G Abodunrin ICE_PROMISC_MCAST_TX | \ 1435eda8afdSAkeem G Abodunrin ICE_PROMISC_UCAST_RX | \ 1445eda8afdSAkeem G Abodunrin ICE_PROMISC_MCAST_RX | \ 1455eda8afdSAkeem G Abodunrin ICE_PROMISC_VLAN_TX | \ 1465eda8afdSAkeem G Abodunrin ICE_PROMISC_VLAN_RX) 1475eda8afdSAkeem G Abodunrin 1485eda8afdSAkeem G Abodunrin #define ICE_MCAST_PROMISC_BITS (ICE_PROMISC_MCAST_TX | ICE_PROMISC_MCAST_RX) 1495eda8afdSAkeem G Abodunrin 1505eda8afdSAkeem G Abodunrin #define ICE_MCAST_VLAN_PROMISC_BITS (ICE_PROMISC_MCAST_TX | \ 1515eda8afdSAkeem G Abodunrin ICE_PROMISC_MCAST_RX | \ 1525eda8afdSAkeem G Abodunrin ICE_PROMISC_VLAN_TX | \ 1535eda8afdSAkeem G Abodunrin ICE_PROMISC_VLAN_RX) 1545eda8afdSAkeem G Abodunrin 1554015d11eSBrett Creeley #define ice_pf_to_dev(pf) (&((pf)->pdev->dev)) 1564015d11eSBrett Creeley 157eff380aaSAnirudh Venkataramanan struct ice_txq_meta { 158eff380aaSAnirudh Venkataramanan u32 q_teid; /* Tx-scheduler element identifier */ 159eff380aaSAnirudh Venkataramanan u16 q_id; /* Entry in VSI's txq_map bitmap */ 160eff380aaSAnirudh Venkataramanan u16 q_handle; /* Relative index of Tx queue within TC */ 161eff380aaSAnirudh Venkataramanan u16 vsi_idx; /* VSI index that Tx queue belongs to */ 162eff380aaSAnirudh Venkataramanan u8 tc; /* TC number that Tx queue belongs to */ 163eff380aaSAnirudh Venkataramanan }; 164eff380aaSAnirudh Venkataramanan 1653a858ba3SAnirudh Venkataramanan struct ice_tc_info { 1663a858ba3SAnirudh Venkataramanan u16 qoffset; 167c5a2a4a3SUsha Ketineni u16 qcount_tx; 168c5a2a4a3SUsha Ketineni u16 qcount_rx; 169c5a2a4a3SUsha Ketineni u8 netdev_tc; 1703a858ba3SAnirudh Venkataramanan }; 1713a858ba3SAnirudh Venkataramanan 1723a858ba3SAnirudh Venkataramanan struct ice_tc_cfg { 1733a858ba3SAnirudh Venkataramanan u8 numtc; /* Total number of enabled TCs */ 174f9867df6SAnirudh Venkataramanan u8 ena_tc; /* Tx map */ 1753a858ba3SAnirudh Venkataramanan struct ice_tc_info tc_info[ICE_MAX_TRAFFIC_CLASS]; 1763a858ba3SAnirudh Venkataramanan }; 1773a858ba3SAnirudh Venkataramanan 178940b61afSAnirudh Venkataramanan struct ice_res_tracker { 179940b61afSAnirudh Venkataramanan u16 num_entries; 180cbe66bfeSBrett Creeley u16 end; 181e94c0df9SGustavo A. R. Silva u16 list[]; 182940b61afSAnirudh Venkataramanan }; 183940b61afSAnirudh Venkataramanan 18403f7a986SAnirudh Venkataramanan struct ice_qs_cfg { 18594c4441bSAnirudh Venkataramanan struct mutex *qs_mutex; /* will be assigned to &pf->avail_q_mutex */ 18603f7a986SAnirudh Venkataramanan unsigned long *pf_map; 18703f7a986SAnirudh Venkataramanan unsigned long pf_map_size; 18803f7a986SAnirudh Venkataramanan unsigned int q_count; 18903f7a986SAnirudh Venkataramanan unsigned int scatter_count; 19003f7a986SAnirudh Venkataramanan u16 *vsi_map; 19103f7a986SAnirudh Venkataramanan u16 vsi_map_offset; 19203f7a986SAnirudh Venkataramanan u8 mapping_mode; 19303f7a986SAnirudh Venkataramanan }; 19403f7a986SAnirudh Venkataramanan 195940b61afSAnirudh Venkataramanan struct ice_sw { 196940b61afSAnirudh Venkataramanan struct ice_pf *pf; 197940b61afSAnirudh Venkataramanan u16 sw_id; /* switch ID for this switch */ 198940b61afSAnirudh Venkataramanan u16 bridge_mode; /* VEB/VEPA/Port Virtualizer */ 199fc0f39bcSBrett Creeley struct ice_vsi *dflt_vsi; /* default VSI for this switch */ 200fc0f39bcSBrett Creeley u8 dflt_vsi_ena:1; /* true if above dflt_vsi is enabled */ 201940b61afSAnirudh Venkataramanan }; 202940b61afSAnirudh Venkataramanan 203e97fb1aeSAnirudh Venkataramanan enum ice_pf_state { 2047e408e07SAnirudh Venkataramanan ICE_TESTING, 2057e408e07SAnirudh Venkataramanan ICE_DOWN, 2067e408e07SAnirudh Venkataramanan ICE_NEEDS_RESTART, 2077e408e07SAnirudh Venkataramanan ICE_PREPARED_FOR_RESET, /* set by driver when prepared */ 2087e408e07SAnirudh Venkataramanan ICE_RESET_OICR_RECV, /* set by driver after rcv reset OICR */ 2097e408e07SAnirudh Venkataramanan ICE_PFR_REQ, /* set by driver and peers */ 2107e408e07SAnirudh Venkataramanan ICE_CORER_REQ, /* set by driver and peers */ 2117e408e07SAnirudh Venkataramanan ICE_GLOBR_REQ, /* set by driver and peers */ 2127e408e07SAnirudh Venkataramanan ICE_CORER_RECV, /* set by OICR handler */ 2137e408e07SAnirudh Venkataramanan ICE_GLOBR_RECV, /* set by OICR handler */ 2147e408e07SAnirudh Venkataramanan ICE_EMPR_RECV, /* set by OICR handler */ 2157e408e07SAnirudh Venkataramanan ICE_SUSPENDED, /* set on module remove path */ 2167e408e07SAnirudh Venkataramanan ICE_RESET_FAILED, /* set by reset/rebuild */ 217ddf30f7fSAnirudh Venkataramanan /* When checking for the PF to be in a nominal operating state, the 218ddf30f7fSAnirudh Venkataramanan * bits that are grouped at the beginning of the list need to be 2197e408e07SAnirudh Venkataramanan * checked. Bits occurring before ICE_STATE_NOMINAL_CHECK_BITS will 220ddf30f7fSAnirudh Venkataramanan * be checked. If you need to add a bit into consideration for nominal 221ddf30f7fSAnirudh Venkataramanan * operating state, it must be added before 2227e408e07SAnirudh Venkataramanan * ICE_STATE_NOMINAL_CHECK_BITS. Do not move this entry's position 223ddf30f7fSAnirudh Venkataramanan * without appropriate consideration. 224ddf30f7fSAnirudh Venkataramanan */ 2257e408e07SAnirudh Venkataramanan ICE_STATE_NOMINAL_CHECK_BITS, 2267e408e07SAnirudh Venkataramanan ICE_ADMINQ_EVENT_PENDING, 2277e408e07SAnirudh Venkataramanan ICE_MAILBOXQ_EVENT_PENDING, 2287e408e07SAnirudh Venkataramanan ICE_MDD_EVENT_PENDING, 2297e408e07SAnirudh Venkataramanan ICE_VFLR_EVENT_PENDING, 2307e408e07SAnirudh Venkataramanan ICE_FLTR_OVERFLOW_PROMISC, 2317e408e07SAnirudh Venkataramanan ICE_VF_DIS, 2327e408e07SAnirudh Venkataramanan ICE_CFG_BUSY, 2337e408e07SAnirudh Venkataramanan ICE_SERVICE_SCHED, 2347e408e07SAnirudh Venkataramanan ICE_SERVICE_DIS, 2357e408e07SAnirudh Venkataramanan ICE_FD_FLUSH_REQ, 2367e408e07SAnirudh Venkataramanan ICE_OICR_INTR_DIS, /* Global OICR interrupt disabled */ 2377e408e07SAnirudh Venkataramanan ICE_MDD_VF_PRINT_PENDING, /* set when MDD event handle */ 2387e408e07SAnirudh Venkataramanan ICE_VF_RESETS_DISABLED, /* disable resets during ice_remove */ 2397e408e07SAnirudh Venkataramanan ICE_LINK_DEFAULT_OVERRIDE_PENDING, 2407e408e07SAnirudh Venkataramanan ICE_PHY_INIT_COMPLETE, 2417e408e07SAnirudh Venkataramanan ICE_FD_VF_FLUSH_CTX, /* set at FD Rx IRQ or timeout */ 2427e408e07SAnirudh Venkataramanan ICE_STATE_NBITS /* must be last */ 243837f08fdSAnirudh Venkataramanan }; 244837f08fdSAnirudh Venkataramanan 245e97fb1aeSAnirudh Venkataramanan enum ice_vsi_state { 246e97fb1aeSAnirudh Venkataramanan ICE_VSI_DOWN, 247e97fb1aeSAnirudh Venkataramanan ICE_VSI_NEEDS_RESTART, 248a476d72aSAnirudh Venkataramanan ICE_VSI_NETDEV_ALLOCD, 249a476d72aSAnirudh Venkataramanan ICE_VSI_NETDEV_REGISTERED, 250e97fb1aeSAnirudh Venkataramanan ICE_VSI_UMAC_FLTR_CHANGED, 251e97fb1aeSAnirudh Venkataramanan ICE_VSI_MMAC_FLTR_CHANGED, 252e97fb1aeSAnirudh Venkataramanan ICE_VSI_VLAN_FLTR_CHANGED, 253e97fb1aeSAnirudh Venkataramanan ICE_VSI_PROMISC_CHANGED, 254e97fb1aeSAnirudh Venkataramanan ICE_VSI_STATE_NBITS /* must be last */ 255e94d4478SAnirudh Venkataramanan }; 256e94d4478SAnirudh Venkataramanan 257940b61afSAnirudh Venkataramanan /* struct that defines a VSI, associated with a dev */ 258940b61afSAnirudh Venkataramanan struct ice_vsi { 259940b61afSAnirudh Venkataramanan struct net_device *netdev; 2603a858ba3SAnirudh Venkataramanan struct ice_sw *vsw; /* switch this VSI is on */ 2613a858ba3SAnirudh Venkataramanan struct ice_pf *back; /* back pointer to PF */ 262940b61afSAnirudh Venkataramanan struct ice_port_info *port_info; /* back pointer to port_info */ 263d337f2afSAnirudh Venkataramanan struct ice_ring **rx_rings; /* Rx ring array */ 264d337f2afSAnirudh Venkataramanan struct ice_ring **tx_rings; /* Tx ring array */ 2653a858ba3SAnirudh Venkataramanan struct ice_q_vector **q_vectors; /* q_vector array */ 266cdedef59SAnirudh Venkataramanan 267cdedef59SAnirudh Venkataramanan irqreturn_t (*irq_handler)(int irq, void *data); 268cdedef59SAnirudh Venkataramanan 269fcea6f3dSAnirudh Venkataramanan u64 tx_linearize; 270e97fb1aeSAnirudh Venkataramanan DECLARE_BITMAP(state, ICE_VSI_STATE_NBITS); 271e94d4478SAnirudh Venkataramanan unsigned int current_netdev_flags; 272fcea6f3dSAnirudh Venkataramanan u32 tx_restart; 273fcea6f3dSAnirudh Venkataramanan u32 tx_busy; 274fcea6f3dSAnirudh Venkataramanan u32 rx_buf_failed; 275fcea6f3dSAnirudh Venkataramanan u32 rx_page_failed; 27688865fc4SKarol Kolacinski u16 num_q_vectors; 27788865fc4SKarol Kolacinski u16 base_vector; /* IRQ base for OS reserved vectors */ 2783a858ba3SAnirudh Venkataramanan enum ice_vsi_type type; 279940b61afSAnirudh Venkataramanan u16 vsi_num; /* HW (absolute) index of this VSI */ 2803a858ba3SAnirudh Venkataramanan u16 idx; /* software index in pf->vsi[] */ 2813a858ba3SAnirudh Venkataramanan 2828ede0178SAnirudh Venkataramanan s16 vf_id; /* VF ID for SR-IOV VSIs */ 2838ede0178SAnirudh Venkataramanan 284d95276ceSAkeem G Abodunrin u16 ethtype; /* Ethernet protocol for pause frame */ 285148beb61SHenry Tieman u16 num_gfltr; 286148beb61SHenry Tieman u16 num_bfltr; 287d95276ceSAkeem G Abodunrin 288d76a60baSAnirudh Venkataramanan /* RSS config */ 289d76a60baSAnirudh Venkataramanan u16 rss_table_size; /* HW RSS table size */ 290d76a60baSAnirudh Venkataramanan u16 rss_size; /* Allocated RSS queues */ 291d76a60baSAnirudh Venkataramanan u8 *rss_hkey_user; /* User configured hash keys */ 292d76a60baSAnirudh Venkataramanan u8 *rss_lut_user; /* User configured lookup table entries */ 293d76a60baSAnirudh Venkataramanan u8 rss_lut_type; /* used to configure Get/Set RSS LUT AQ call */ 294d76a60baSAnirudh Venkataramanan 29528bf2672SBrett Creeley /* aRFS members only allocated for the PF VSI */ 29628bf2672SBrett Creeley #define ICE_MAX_ARFS_LIST 1024 29728bf2672SBrett Creeley #define ICE_ARFS_LST_MASK (ICE_MAX_ARFS_LIST - 1) 29828bf2672SBrett Creeley struct hlist_head *arfs_fltr_list; 29928bf2672SBrett Creeley struct ice_arfs_active_fltr_cntrs *arfs_fltr_cntrs; 30028bf2672SBrett Creeley spinlock_t arfs_lock; /* protects aRFS hash table and filter state */ 30128bf2672SBrett Creeley atomic_t *arfs_last_fltr_id; 30228bf2672SBrett Creeley 30348d40025SJacob Keller /* devlink port data */ 30448d40025SJacob Keller struct devlink_port devlink_port; 30548d40025SJacob Keller bool devlink_port_registered; 30648d40025SJacob Keller 307cdedef59SAnirudh Venkataramanan u16 max_frame; 308cdedef59SAnirudh Venkataramanan u16 rx_buf_len; 309cdedef59SAnirudh Venkataramanan 3103a858ba3SAnirudh Venkataramanan struct ice_aqc_vsi_props info; /* VSI properties */ 3113a858ba3SAnirudh Venkataramanan 312fcea6f3dSAnirudh Venkataramanan /* VSI stats */ 313fcea6f3dSAnirudh Venkataramanan struct rtnl_link_stats64 net_stats; 314fcea6f3dSAnirudh Venkataramanan struct ice_eth_stats eth_stats; 315fcea6f3dSAnirudh Venkataramanan struct ice_eth_stats eth_stats_prev; 316fcea6f3dSAnirudh Venkataramanan 317e94d4478SAnirudh Venkataramanan struct list_head tmp_sync_list; /* MAC filters to be synced */ 318e94d4478SAnirudh Venkataramanan struct list_head tmp_unsync_list; /* MAC filters to be unsynced */ 319e94d4478SAnirudh Venkataramanan 3200ab54c5fSJesse Brandeburg u8 irqs_ready:1; 3210ab54c5fSJesse Brandeburg u8 current_isup:1; /* Sync 'link up' logging */ 3220ab54c5fSJesse Brandeburg u8 stat_offsets_loaded:1; 323cd6d6b83SBrett Creeley u16 num_vlan; 324cdedef59SAnirudh Venkataramanan 3253a858ba3SAnirudh Venkataramanan /* queue information */ 3263a858ba3SAnirudh Venkataramanan u8 tx_mapping_mode; /* ICE_MAP_MODE_[CONTIG|SCATTER] */ 3273a858ba3SAnirudh Venkataramanan u8 rx_mapping_mode; /* ICE_MAP_MODE_[CONTIG|SCATTER] */ 32878b5713aSAnirudh Venkataramanan u16 *txq_map; /* index in pf->avail_txqs */ 32978b5713aSAnirudh Venkataramanan u16 *rxq_map; /* index in pf->avail_rxqs */ 3303a858ba3SAnirudh Venkataramanan u16 alloc_txq; /* Allocated Tx queues */ 3313a858ba3SAnirudh Venkataramanan u16 num_txq; /* Used Tx queues */ 3323a858ba3SAnirudh Venkataramanan u16 alloc_rxq; /* Allocated Rx queues */ 3333a858ba3SAnirudh Venkataramanan u16 num_rxq; /* Used Rx queues */ 33487324e74SHenry Tieman u16 req_txq; /* User requested Tx queues */ 33587324e74SHenry Tieman u16 req_rxq; /* User requested Rx queues */ 336ad71b256SBrett Creeley u16 num_rx_desc; 337ad71b256SBrett Creeley u16 num_tx_desc; 3383a858ba3SAnirudh Venkataramanan struct ice_tc_cfg tc_cfg; 339efc2214bSMaciej Fijalkowski struct bpf_prog *xdp_prog; 340efc2214bSMaciej Fijalkowski struct ice_ring **xdp_rings; /* XDP ring array */ 341efc2214bSMaciej Fijalkowski u16 num_xdp_txq; /* Used XDP queues */ 342efc2214bSMaciej Fijalkowski u8 xdp_mapping_mode; /* ICE_MAP_MODE_[CONTIG|SCATTER] */ 343b126bd6bSKiran Patil 344b126bd6bSKiran Patil /* setup back reference, to which aggregator node this VSI 345b126bd6bSKiran Patil * corresponds to 346b126bd6bSKiran Patil */ 347b126bd6bSKiran Patil struct ice_agg_node *agg_node; 3483a858ba3SAnirudh Venkataramanan } ____cacheline_internodealigned_in_smp; 3493a858ba3SAnirudh Venkataramanan 3503a858ba3SAnirudh Venkataramanan /* struct that defines an interrupt vector */ 3513a858ba3SAnirudh Venkataramanan struct ice_q_vector { 3523a858ba3SAnirudh Venkataramanan struct ice_vsi *vsi; 3538244dd2dSBrett Creeley 3543a858ba3SAnirudh Venkataramanan u16 v_idx; /* index in the vsi->q_vector array. */ 355b07833a0SBrett Creeley u16 reg_idx; 356d337f2afSAnirudh Venkataramanan u8 num_ring_rx; /* total number of Rx rings in vector */ 3578244dd2dSBrett Creeley u8 num_ring_tx; /* total number of Tx rings in vector */ 358cdf1f1f1SJacob Keller u8 wb_on_itr:1; /* if true, WB on ITR is enabled */ 3599e4ab4c2SBrett Creeley /* in usecs, need to use ice_intrl_to_usecs_reg() before writing this 3609e4ab4c2SBrett Creeley * value to the device 3619e4ab4c2SBrett Creeley */ 3629e4ab4c2SBrett Creeley u8 intrl; 3638244dd2dSBrett Creeley 3648244dd2dSBrett Creeley struct napi_struct napi; 3658244dd2dSBrett Creeley 3668244dd2dSBrett Creeley struct ice_ring_container rx; 3678244dd2dSBrett Creeley struct ice_ring_container tx; 3688244dd2dSBrett Creeley 3698244dd2dSBrett Creeley cpumask_t affinity_mask; 3708244dd2dSBrett Creeley struct irq_affinity_notify affinity_notify; 3718244dd2dSBrett Creeley 3728244dd2dSBrett Creeley char name[ICE_INT_NAME_STR_LEN]; 373cdf1f1f1SJacob Keller 374cdf1f1f1SJacob Keller u16 total_events; /* net_dim(): number of interrupts processed */ 375940b61afSAnirudh Venkataramanan } ____cacheline_internodealigned_in_smp; 376940b61afSAnirudh Venkataramanan 377940b61afSAnirudh Venkataramanan enum ice_pf_flags { 378940b61afSAnirudh Venkataramanan ICE_FLAG_FLTR_SYNC, 379*d25a0fc4SDave Ertman ICE_FLAG_RDMA_ENA, 380940b61afSAnirudh Venkataramanan ICE_FLAG_RSS_ENA, 381ddf30f7fSAnirudh Venkataramanan ICE_FLAG_SRIOV_ENA, 38275d2b253SAnirudh Venkataramanan ICE_FLAG_SRIOV_CAPABLE, 38337b6f646SAnirudh Venkataramanan ICE_FLAG_DCB_CAPABLE, 38437b6f646SAnirudh Venkataramanan ICE_FLAG_DCB_ENA, 385148beb61SHenry Tieman ICE_FLAG_FD_ENA, 386*d25a0fc4SDave Ertman ICE_FLAG_AUX_ENA, 387462acf6aSTony Nguyen ICE_FLAG_ADV_FEATURES, 388ab4ab73fSBruce Allan ICE_FLAG_LINK_DOWN_ON_CLOSE_ENA, 389b4e813ddSBruce Allan ICE_FLAG_TOTAL_PORT_SHUTDOWN_ENA, 3906d599946STony Nguyen ICE_FLAG_NO_MEDIA, 39184a118abSDave Ertman ICE_FLAG_FW_LLDP_AGENT, 3923a257a14SAnirudh Venkataramanan ICE_FLAG_ETHTOOL_CTXT, /* set when ethtool holds RTNL lock */ 3937237f5b0SMaciej Fijalkowski ICE_FLAG_LEGACY_RX, 39401b5e89aSBrett Creeley ICE_FLAG_VF_TRUE_PROMISC_ENA, 3959d5c5a52SPaul Greenwalt ICE_FLAG_MDD_AUTO_RESET_VF, 396ea78ce4dSPaul Greenwalt ICE_FLAG_LINK_LENIENT_MODE_ENA, 397940b61afSAnirudh Venkataramanan ICE_PF_FLAGS_NBITS /* must be last */ 398940b61afSAnirudh Venkataramanan }; 399940b61afSAnirudh Venkataramanan 400b126bd6bSKiran Patil struct ice_agg_node { 401b126bd6bSKiran Patil u32 agg_id; 402b126bd6bSKiran Patil #define ICE_MAX_VSIS_IN_AGG_NODE 64 403b126bd6bSKiran Patil u32 num_vsis; 404b126bd6bSKiran Patil u8 valid; 405b126bd6bSKiran Patil }; 406b126bd6bSKiran Patil 407837f08fdSAnirudh Venkataramanan struct ice_pf { 408837f08fdSAnirudh Venkataramanan struct pci_dev *pdev; 409eb0208ecSPreethi Banala 410dce730f1SJacob Keller struct devlink_region *nvm_region; 4118d7aab35SJacob Keller struct devlink_region *devcaps_region; 412dce730f1SJacob Keller 413eb0208ecSPreethi Banala /* OS reserved IRQ details */ 414940b61afSAnirudh Venkataramanan struct msix_entry *msix_entries; 415cbe66bfeSBrett Creeley struct ice_res_tracker *irq_tracker; 416cbe66bfeSBrett Creeley /* First MSIX vector used by SR-IOV VFs. Calculated by subtracting the 417cbe66bfeSBrett Creeley * number of MSIX vectors needed for all SR-IOV VFs from the number of 418cbe66bfeSBrett Creeley * MSIX vectors allowed on this PF. 419cbe66bfeSBrett Creeley */ 420cbe66bfeSBrett Creeley u16 sriov_base_vector; 421eb0208ecSPreethi Banala 422148beb61SHenry Tieman u16 ctrl_vsi_idx; /* control VSI index in pf->vsi array */ 423148beb61SHenry Tieman 424940b61afSAnirudh Venkataramanan struct ice_vsi **vsi; /* VSIs created by the driver */ 425940b61afSAnirudh Venkataramanan struct ice_sw *first_sw; /* first switch created by firmware */ 426ddf30f7fSAnirudh Venkataramanan /* Virtchnl/SR-IOV config info */ 427ddf30f7fSAnirudh Venkataramanan struct ice_vf *vf; 42853bb6698SJesse Brandeburg u16 num_alloc_vfs; /* actual number of VFs allocated */ 42975d2b253SAnirudh Venkataramanan u16 num_vfs_supported; /* num VFs supported for this PF */ 43046c276ceSBrett Creeley u16 num_qps_per_vf; 43146c276ceSBrett Creeley u16 num_msix_per_vf; 4329d5c5a52SPaul Greenwalt /* used to ratelimit the MDD event logging */ 4339d5c5a52SPaul Greenwalt unsigned long last_printed_mdd_jiffies; 4340891c896SVignesh Sridhar DECLARE_BITMAP(malvfs, ICE_MAX_VF_COUNT); 4357e408e07SAnirudh Venkataramanan DECLARE_BITMAP(state, ICE_STATE_NBITS); 436940b61afSAnirudh Venkataramanan DECLARE_BITMAP(flags, ICE_PF_FLAGS_NBITS); 43778b5713aSAnirudh Venkataramanan unsigned long *avail_txqs; /* bitmap to track PF Tx queue usage */ 43878b5713aSAnirudh Venkataramanan unsigned long *avail_rxqs; /* bitmap to track PF Rx queue usage */ 439940b61afSAnirudh Venkataramanan unsigned long serv_tmr_period; 440940b61afSAnirudh Venkataramanan unsigned long serv_tmr_prev; 441940b61afSAnirudh Venkataramanan struct timer_list serv_tmr; 442940b61afSAnirudh Venkataramanan struct work_struct serv_task; 443940b61afSAnirudh Venkataramanan struct mutex avail_q_mutex; /* protects access to avail_[rx|tx]qs */ 444940b61afSAnirudh Venkataramanan struct mutex sw_mutex; /* lock for protecting VSI alloc flow */ 445b94b013eSDave Ertman struct mutex tc_mutex; /* lock to protect TC changes */ 446837f08fdSAnirudh Venkataramanan u32 msg_enable; 447*d25a0fc4SDave Ertman u16 num_rdma_msix; /* Total MSIX vectors for RDMA driver */ 448*d25a0fc4SDave Ertman u16 rdma_base_vector; 449d69ea414SJacob Keller 450d69ea414SJacob Keller /* spinlock to protect the AdminQ wait list */ 451d69ea414SJacob Keller spinlock_t aq_wait_lock; 452d69ea414SJacob Keller struct hlist_head aq_wait_list; 453d69ea414SJacob Keller wait_queue_head_t aq_wait_queue; 454d69ea414SJacob Keller 455d76a60baSAnirudh Venkataramanan u32 hw_csum_rx_error; 45688865fc4SKarol Kolacinski u16 oicr_idx; /* Other interrupt cause MSIX vector index */ 45788865fc4SKarol Kolacinski u16 num_avail_sw_msix; /* remaining MSIX SW vectors left unclaimed */ 45878b5713aSAnirudh Venkataramanan u16 max_pf_txqs; /* Total Tx queues PF wide */ 45978b5713aSAnirudh Venkataramanan u16 max_pf_rxqs; /* Total Rx queues PF wide */ 46088865fc4SKarol Kolacinski u16 num_lan_msix; /* Total MSIX vectors for base driver */ 461f9867df6SAnirudh Venkataramanan u16 num_lan_tx; /* num LAN Tx queues setup */ 462f9867df6SAnirudh Venkataramanan u16 num_lan_rx; /* num LAN Rx queues setup */ 463940b61afSAnirudh Venkataramanan u16 next_vsi; /* Next free slot in pf->vsi[] - 0-based! */ 464940b61afSAnirudh Venkataramanan u16 num_alloc_vsi; 4650b28b702SAnirudh Venkataramanan u16 corer_count; /* Core reset count */ 4660b28b702SAnirudh Venkataramanan u16 globr_count; /* Global reset count */ 4670b28b702SAnirudh Venkataramanan u16 empr_count; /* EMP reset count */ 4680b28b702SAnirudh Venkataramanan u16 pfr_count; /* PF reset count */ 4690b28b702SAnirudh Venkataramanan 470769c500dSAkeem G Abodunrin u8 wol_ena : 1; /* software state of WoL */ 471769c500dSAkeem G Abodunrin u32 wakeup_reason; /* last wakeup reason */ 472fcea6f3dSAnirudh Venkataramanan struct ice_hw_port_stats stats; 473fcea6f3dSAnirudh Venkataramanan struct ice_hw_port_stats stats_prev; 474837f08fdSAnirudh Venkataramanan struct ice_hw hw; 4750ab54c5fSJesse Brandeburg u8 stat_prev_loaded:1; /* has previous stats been loaded */ 4767b9ffc76SAnirudh Venkataramanan u16 dcbx_cap; 477b3969fd7SSudheer Mogilappagari u32 tx_timeout_count; 478b3969fd7SSudheer Mogilappagari unsigned long tx_timeout_last_recovery; 479b3969fd7SSudheer Mogilappagari u32 tx_timeout_recovery_level; 480940b61afSAnirudh Venkataramanan char int_name[ICE_INT_NAME_STR_LEN]; 481*d25a0fc4SDave Ertman struct auxiliary_device *adev; 482*d25a0fc4SDave Ertman int aux_idx; 4830e674aebSAnirudh Venkataramanan u32 sw_int_count; 4841a3571b5SPaul Greenwalt 4851a3571b5SPaul Greenwalt __le64 nvm_phy_type_lo; /* NVM PHY type low */ 4861a3571b5SPaul Greenwalt __le64 nvm_phy_type_hi; /* NVM PHY type high */ 487ea78ce4dSPaul Greenwalt struct ice_link_default_override_tlv link_dflt_override; 488df006dd4SDave Ertman struct ice_lag *lag; /* Link Aggregation information */ 489b126bd6bSKiran Patil 490b126bd6bSKiran Patil #define ICE_INVALID_AGG_NODE_ID 0 491b126bd6bSKiran Patil #define ICE_PF_AGG_NODE_ID_START 1 492b126bd6bSKiran Patil #define ICE_MAX_PF_AGG_NODES 32 493b126bd6bSKiran Patil struct ice_agg_node pf_agg_node[ICE_MAX_PF_AGG_NODES]; 494b126bd6bSKiran Patil #define ICE_VF_AGG_NODE_ID_START 65 495b126bd6bSKiran Patil #define ICE_MAX_VF_AGG_NODES 32 496b126bd6bSKiran Patil struct ice_agg_node vf_agg_node[ICE_MAX_VF_AGG_NODES]; 497837f08fdSAnirudh Venkataramanan }; 498940b61afSAnirudh Venkataramanan 4993a858ba3SAnirudh Venkataramanan struct ice_netdev_priv { 5003a858ba3SAnirudh Venkataramanan struct ice_vsi *vsi; 5013a858ba3SAnirudh Venkataramanan }; 5023a858ba3SAnirudh Venkataramanan 503940b61afSAnirudh Venkataramanan /** 504940b61afSAnirudh Venkataramanan * ice_irq_dynamic_ena - Enable default interrupt generation settings 505f9867df6SAnirudh Venkataramanan * @hw: pointer to HW struct 506f9867df6SAnirudh Venkataramanan * @vsi: pointer to VSI struct, can be NULL 507cdedef59SAnirudh Venkataramanan * @q_vector: pointer to q_vector, can be NULL 508940b61afSAnirudh Venkataramanan */ 509c8b7abddSBruce Allan static inline void 510c8b7abddSBruce Allan ice_irq_dynamic_ena(struct ice_hw *hw, struct ice_vsi *vsi, 511cdedef59SAnirudh Venkataramanan struct ice_q_vector *q_vector) 512940b61afSAnirudh Venkataramanan { 513b07833a0SBrett Creeley u32 vector = (vsi && q_vector) ? q_vector->reg_idx : 514cbe66bfeSBrett Creeley ((struct ice_pf *)hw->back)->oicr_idx; 515940b61afSAnirudh Venkataramanan int itr = ICE_ITR_NONE; 516940b61afSAnirudh Venkataramanan u32 val; 517940b61afSAnirudh Venkataramanan 518940b61afSAnirudh Venkataramanan /* clear the PBA here, as this function is meant to clean out all 519940b61afSAnirudh Venkataramanan * previous interrupts and enable the interrupt 520940b61afSAnirudh Venkataramanan */ 521940b61afSAnirudh Venkataramanan val = GLINT_DYN_CTL_INTENA_M | GLINT_DYN_CTL_CLEARPBA_M | 522940b61afSAnirudh Venkataramanan (itr << GLINT_DYN_CTL_ITR_INDX_S); 523cdedef59SAnirudh Venkataramanan if (vsi) 524e97fb1aeSAnirudh Venkataramanan if (test_bit(ICE_VSI_DOWN, vsi->state)) 525cdedef59SAnirudh Venkataramanan return; 526940b61afSAnirudh Venkataramanan wr32(hw, GLINT_DYN_CTL(vector), val); 527940b61afSAnirudh Venkataramanan } 528cdedef59SAnirudh Venkataramanan 529c2a23e00SBrett Creeley /** 530462acf6aSTony Nguyen * ice_netdev_to_pf - Retrieve the PF struct associated with a netdev 531462acf6aSTony Nguyen * @netdev: pointer to the netdev struct 532462acf6aSTony Nguyen */ 533462acf6aSTony Nguyen static inline struct ice_pf *ice_netdev_to_pf(struct net_device *netdev) 534462acf6aSTony Nguyen { 535462acf6aSTony Nguyen struct ice_netdev_priv *np = netdev_priv(netdev); 536462acf6aSTony Nguyen 537462acf6aSTony Nguyen return np->vsi->back; 538462acf6aSTony Nguyen } 539462acf6aSTony Nguyen 540efc2214bSMaciej Fijalkowski static inline bool ice_is_xdp_ena_vsi(struct ice_vsi *vsi) 541efc2214bSMaciej Fijalkowski { 542efc2214bSMaciej Fijalkowski return !!vsi->xdp_prog; 543efc2214bSMaciej Fijalkowski } 544efc2214bSMaciej Fijalkowski 545efc2214bSMaciej Fijalkowski static inline void ice_set_ring_xdp(struct ice_ring *ring) 546efc2214bSMaciej Fijalkowski { 547efc2214bSMaciej Fijalkowski ring->flags |= ICE_TX_FLAGS_RING_XDP; 548efc2214bSMaciej Fijalkowski } 549efc2214bSMaciej Fijalkowski 550462acf6aSTony Nguyen /** 5511742b3d5SMagnus Karlsson * ice_xsk_pool - get XSK buffer pool bound to a ring 552b50f7bcaSJesse Brandeburg * @ring: ring to use 5532d4238f5SKrzysztof Kazimierczak * 5541742b3d5SMagnus Karlsson * Returns a pointer to xdp_umem structure if there is a buffer pool present, 5552d4238f5SKrzysztof Kazimierczak * NULL otherwise. 5562d4238f5SKrzysztof Kazimierczak */ 5571742b3d5SMagnus Karlsson static inline struct xsk_buff_pool *ice_xsk_pool(struct ice_ring *ring) 5582d4238f5SKrzysztof Kazimierczak { 55965bb559bSKrzysztof Kazimierczak u16 qid = ring->q_index; 5602d4238f5SKrzysztof Kazimierczak 5612d4238f5SKrzysztof Kazimierczak if (ice_ring_is_xdp(ring)) 5622d4238f5SKrzysztof Kazimierczak qid -= ring->vsi->num_xdp_txq; 5632d4238f5SKrzysztof Kazimierczak 564c7a21904SMichal Swiatkowski if (!ice_is_xdp_ena_vsi(ring->vsi)) 5652d4238f5SKrzysztof Kazimierczak return NULL; 5662d4238f5SKrzysztof Kazimierczak 567c7a21904SMichal Swiatkowski return xsk_get_pool_from_qid(ring->vsi->netdev, qid); 5682d4238f5SKrzysztof Kazimierczak } 5692d4238f5SKrzysztof Kazimierczak 5702d4238f5SKrzysztof Kazimierczak /** 571208ff751SAnirudh Venkataramanan * ice_get_main_vsi - Get the PF VSI 572208ff751SAnirudh Venkataramanan * @pf: PF instance 573208ff751SAnirudh Venkataramanan * 574208ff751SAnirudh Venkataramanan * returns pf->vsi[0], which by definition is the PF VSI 575c2a23e00SBrett Creeley */ 576208ff751SAnirudh Venkataramanan static inline struct ice_vsi *ice_get_main_vsi(struct ice_pf *pf) 577c2a23e00SBrett Creeley { 578208ff751SAnirudh Venkataramanan if (pf->vsi) 579208ff751SAnirudh Venkataramanan return pf->vsi[0]; 580c2a23e00SBrett Creeley 581c2a23e00SBrett Creeley return NULL; 582c2a23e00SBrett Creeley } 583c2a23e00SBrett Creeley 584148beb61SHenry Tieman /** 585148beb61SHenry Tieman * ice_get_ctrl_vsi - Get the control VSI 586148beb61SHenry Tieman * @pf: PF instance 587148beb61SHenry Tieman */ 588148beb61SHenry Tieman static inline struct ice_vsi *ice_get_ctrl_vsi(struct ice_pf *pf) 589148beb61SHenry Tieman { 590148beb61SHenry Tieman /* if pf->ctrl_vsi_idx is ICE_NO_VSI, control VSI was not set up */ 591148beb61SHenry Tieman if (!pf->vsi || pf->ctrl_vsi_idx == ICE_NO_VSI) 592148beb61SHenry Tieman return NULL; 593148beb61SHenry Tieman 594148beb61SHenry Tieman return pf->vsi[pf->ctrl_vsi_idx]; 595148beb61SHenry Tieman } 596148beb61SHenry Tieman 597df006dd4SDave Ertman /** 598df006dd4SDave Ertman * ice_set_sriov_cap - enable SRIOV in PF flags 599df006dd4SDave Ertman * @pf: PF struct 600df006dd4SDave Ertman */ 601df006dd4SDave Ertman static inline void ice_set_sriov_cap(struct ice_pf *pf) 602df006dd4SDave Ertman { 603df006dd4SDave Ertman if (pf->hw.func_caps.common_cap.sr_iov_1_1) 604df006dd4SDave Ertman set_bit(ICE_FLAG_SRIOV_CAPABLE, pf->flags); 605df006dd4SDave Ertman } 606df006dd4SDave Ertman 607df006dd4SDave Ertman /** 608df006dd4SDave Ertman * ice_clear_sriov_cap - disable SRIOV in PF flags 609df006dd4SDave Ertman * @pf: PF struct 610df006dd4SDave Ertman */ 611df006dd4SDave Ertman static inline void ice_clear_sriov_cap(struct ice_pf *pf) 612df006dd4SDave Ertman { 613df006dd4SDave Ertman clear_bit(ICE_FLAG_SRIOV_CAPABLE, pf->flags); 614df006dd4SDave Ertman } 615df006dd4SDave Ertman 6164ab95646SHenry Tieman #define ICE_FD_STAT_CTR_BLOCK_COUNT 256 6174ab95646SHenry Tieman #define ICE_FD_STAT_PF_IDX(base_idx) \ 6184ab95646SHenry Tieman ((base_idx) * ICE_FD_STAT_CTR_BLOCK_COUNT) 6194ab95646SHenry Tieman #define ICE_FD_SB_STAT_IDX(base_idx) ICE_FD_STAT_PF_IDX(base_idx) 6204ab95646SHenry Tieman 621df006dd4SDave Ertman bool netif_is_ice(struct net_device *dev); 6220e674aebSAnirudh Venkataramanan int ice_vsi_setup_tx_rings(struct ice_vsi *vsi); 6230e674aebSAnirudh Venkataramanan int ice_vsi_setup_rx_rings(struct ice_vsi *vsi); 624148beb61SHenry Tieman int ice_vsi_open_ctrl(struct ice_vsi *vsi); 625fcea6f3dSAnirudh Venkataramanan void ice_set_ethtool_ops(struct net_device *netdev); 626462acf6aSTony Nguyen void ice_set_ethtool_safe_mode_ops(struct net_device *netdev); 6278c243700SAnirudh Venkataramanan u16 ice_get_avail_txq_count(struct ice_pf *pf); 6288c243700SAnirudh Venkataramanan u16 ice_get_avail_rxq_count(struct ice_pf *pf); 62987324e74SHenry Tieman int ice_vsi_recfg_qs(struct ice_vsi *vsi, int new_rx, int new_tx); 6305a4a8673SBruce Allan void ice_update_vsi_stats(struct ice_vsi *vsi); 6315a4a8673SBruce Allan void ice_update_pf_stats(struct ice_pf *pf); 632fcea6f3dSAnirudh Venkataramanan int ice_up(struct ice_vsi *vsi); 633fcea6f3dSAnirudh Venkataramanan int ice_down(struct ice_vsi *vsi); 6340e674aebSAnirudh Venkataramanan int ice_vsi_cfg(struct ice_vsi *vsi); 6350e674aebSAnirudh Venkataramanan struct ice_vsi *ice_lb_vsi_setup(struct ice_pf *pf, struct ice_port_info *pi); 636efc2214bSMaciej Fijalkowski int ice_prepare_xdp_rings(struct ice_vsi *vsi, struct bpf_prog *prog); 637efc2214bSMaciej Fijalkowski int ice_destroy_xdp_rings(struct ice_vsi *vsi); 638efc2214bSMaciej Fijalkowski int 639efc2214bSMaciej Fijalkowski ice_xdp_xmit(struct net_device *dev, int n, struct xdp_frame **frames, 640efc2214bSMaciej Fijalkowski u32 flags); 641b66a972aSBrett Creeley int ice_set_rss_lut(struct ice_vsi *vsi, u8 *lut, u16 lut_size); 642b66a972aSBrett Creeley int ice_get_rss_lut(struct ice_vsi *vsi, u8 *lut, u16 lut_size); 643b66a972aSBrett Creeley int ice_set_rss_key(struct ice_vsi *vsi, u8 *seed); 644b66a972aSBrett Creeley int ice_get_rss_key(struct ice_vsi *vsi, u8 *seed); 645d76a60baSAnirudh Venkataramanan void ice_fill_rss_lut(u8 *lut, u16 rss_table_size, u16 rss_size); 64687324e74SHenry Tieman int ice_schedule_reset(struct ice_pf *pf, enum ice_reset_req reset); 647fcea6f3dSAnirudh Venkataramanan void ice_print_link_msg(struct ice_vsi *vsi, bool isup); 648*d25a0fc4SDave Ertman int ice_init_rdma(struct ice_pf *pf); 6490fee3577SLihong Yang const char *ice_stat_str(enum ice_status stat_err); 6500fee3577SLihong Yang const char *ice_aq_str(enum ice_aq_err aq_err); 65131765519SAnirudh Venkataramanan bool ice_is_wol_supported(struct ice_hw *hw); 65228bf2672SBrett Creeley int 65328bf2672SBrett Creeley ice_fdir_write_fltr(struct ice_pf *pf, struct ice_fdir_fltr *input, bool add, 65428bf2672SBrett Creeley bool is_tun); 655148beb61SHenry Tieman void ice_vsi_manage_fdir(struct ice_vsi *vsi, bool ena); 656cac2a27cSHenry Tieman int ice_add_fdir_ethtool(struct ice_vsi *vsi, struct ethtool_rxnfc *cmd); 657cac2a27cSHenry Tieman int ice_del_fdir_ethtool(struct ice_vsi *vsi, struct ethtool_rxnfc *cmd); 6584ab95646SHenry Tieman int ice_get_ethtool_fdir_entry(struct ice_hw *hw, struct ethtool_rxnfc *cmd); 6594ab95646SHenry Tieman int 6604ab95646SHenry Tieman ice_get_fdir_fltr_ids(struct ice_hw *hw, struct ethtool_rxnfc *cmd, 6614ab95646SHenry Tieman u32 *rule_locs); 662148beb61SHenry Tieman void ice_fdir_release_flows(struct ice_hw *hw); 66383af0039SHenry Tieman void ice_fdir_replay_flows(struct ice_hw *hw); 66483af0039SHenry Tieman void ice_fdir_replay_fltrs(struct ice_pf *pf); 665148beb61SHenry Tieman int ice_fdir_create_dflt_rules(struct ice_pf *pf); 666d69ea414SJacob Keller int ice_aq_wait_for_event(struct ice_pf *pf, u16 opcode, unsigned long timeout, 667d69ea414SJacob Keller struct ice_rq_event_info *event); 6680e674aebSAnirudh Venkataramanan int ice_open(struct net_device *netdev); 669e95fc857SKrzysztof Goreczny int ice_open_internal(struct net_device *netdev); 6700e674aebSAnirudh Venkataramanan int ice_stop(struct net_device *netdev); 67128bf2672SBrett Creeley void ice_service_task_schedule(struct ice_pf *pf); 672d76a60baSAnirudh Venkataramanan 673*d25a0fc4SDave Ertman /** 674*d25a0fc4SDave Ertman * ice_set_rdma_cap - enable RDMA support 675*d25a0fc4SDave Ertman * @pf: PF struct 676*d25a0fc4SDave Ertman */ 677*d25a0fc4SDave Ertman static inline void ice_set_rdma_cap(struct ice_pf *pf) 678*d25a0fc4SDave Ertman { 679*d25a0fc4SDave Ertman if (pf->hw.func_caps.common_cap.rdma && pf->num_rdma_msix) 680*d25a0fc4SDave Ertman set_bit(ICE_FLAG_RDMA_ENA, pf->flags); 681*d25a0fc4SDave Ertman } 682*d25a0fc4SDave Ertman 683*d25a0fc4SDave Ertman /** 684*d25a0fc4SDave Ertman * ice_clear_rdma_cap - disable RDMA support 685*d25a0fc4SDave Ertman * @pf: PF struct 686*d25a0fc4SDave Ertman */ 687*d25a0fc4SDave Ertman static inline void ice_clear_rdma_cap(struct ice_pf *pf) 688*d25a0fc4SDave Ertman { 689*d25a0fc4SDave Ertman clear_bit(ICE_FLAG_RDMA_ENA, pf->flags); 690*d25a0fc4SDave Ertman } 691837f08fdSAnirudh Venkataramanan #endif /* _ICE_H_ */ 692