xref: /openbmc/linux/drivers/net/ethernet/intel/ice/ice.h (revision ad71b256ba4e6e469d60e3f7b9973fd195b04bee)
1837f08fdSAnirudh Venkataramanan /* SPDX-License-Identifier: GPL-2.0 */
2837f08fdSAnirudh Venkataramanan /* Copyright (c) 2018, Intel Corporation. */
3837f08fdSAnirudh Venkataramanan 
4837f08fdSAnirudh Venkataramanan #ifndef _ICE_H_
5837f08fdSAnirudh Venkataramanan #define _ICE_H_
6837f08fdSAnirudh Venkataramanan 
7837f08fdSAnirudh Venkataramanan #include <linux/types.h>
8837f08fdSAnirudh Venkataramanan #include <linux/errno.h>
9837f08fdSAnirudh Venkataramanan #include <linux/kernel.h>
10837f08fdSAnirudh Venkataramanan #include <linux/module.h>
11837f08fdSAnirudh Venkataramanan #include <linux/netdevice.h>
12837f08fdSAnirudh Venkataramanan #include <linux/compiler.h>
13dc49c772SAnirudh Venkataramanan #include <linux/etherdevice.h>
14cdedef59SAnirudh Venkataramanan #include <linux/skbuff.h>
153a858ba3SAnirudh Venkataramanan #include <linux/cpumask.h>
16fcea6f3dSAnirudh Venkataramanan #include <linux/rtnetlink.h>
173a858ba3SAnirudh Venkataramanan #include <linux/if_vlan.h>
18cdedef59SAnirudh Venkataramanan #include <linux/dma-mapping.h>
19837f08fdSAnirudh Venkataramanan #include <linux/pci.h>
20940b61afSAnirudh Venkataramanan #include <linux/workqueue.h>
21837f08fdSAnirudh Venkataramanan #include <linux/aer.h>
22940b61afSAnirudh Venkataramanan #include <linux/interrupt.h>
23fcea6f3dSAnirudh Venkataramanan #include <linux/ethtool.h>
24940b61afSAnirudh Venkataramanan #include <linux/timer.h>
257ec59eeaSAnirudh Venkataramanan #include <linux/delay.h>
26837f08fdSAnirudh Venkataramanan #include <linux/bitmap.h>
273a858ba3SAnirudh Venkataramanan #include <linux/log2.h>
28d76a60baSAnirudh Venkataramanan #include <linux/ip.h>
29cf909e19SAnirudh Venkataramanan #include <linux/sctp.h>
30d76a60baSAnirudh Venkataramanan #include <linux/ipv6.h>
31940b61afSAnirudh Venkataramanan #include <linux/if_bridge.h>
32ddf30f7fSAnirudh Venkataramanan #include <linux/avf/virtchnl.h>
33d76a60baSAnirudh Venkataramanan #include <net/ipv6.h>
34837f08fdSAnirudh Venkataramanan #include "ice_devids.h"
35837f08fdSAnirudh Venkataramanan #include "ice_type.h"
36940b61afSAnirudh Venkataramanan #include "ice_txrx.h"
379c20346bSAnirudh Venkataramanan #include "ice_switch.h"
38f31e4b6fSAnirudh Venkataramanan #include "ice_common.h"
399c20346bSAnirudh Venkataramanan #include "ice_sched.h"
40ddf30f7fSAnirudh Venkataramanan #include "ice_virtchnl_pf.h"
41007676b4SAnirudh Venkataramanan #include "ice_sriov.h"
42837f08fdSAnirudh Venkataramanan 
43fcea6f3dSAnirudh Venkataramanan extern const char ice_drv_ver[];
44837f08fdSAnirudh Venkataramanan #define ICE_BAR0		0
453a858ba3SAnirudh Venkataramanan #define ICE_REQ_DESC_MULTIPLE	32
463b6bf296SBruce Allan #define ICE_MIN_NUM_DESC	ICE_REQ_DESC_MULTIPLE
473b6bf296SBruce Allan #define ICE_MAX_NUM_DESC	8160
48*ad71b256SBrett Creeley /* set default number of Rx/Tx descriptors to the minimum between
49*ad71b256SBrett Creeley  * ICE_MAX_NUM_DESC and the number of descriptors to fill up an entire page
50*ad71b256SBrett Creeley  */
51*ad71b256SBrett Creeley #define ICE_DFLT_NUM_RX_DESC	min_t(u16, ICE_MAX_NUM_DESC, \
52*ad71b256SBrett Creeley 				      ALIGN(PAGE_SIZE / \
53*ad71b256SBrett Creeley 					    sizeof(union ice_32byte_rx_desc), \
54*ad71b256SBrett Creeley 					    ICE_REQ_DESC_MULTIPLE))
55*ad71b256SBrett Creeley #define ICE_DFLT_NUM_TX_DESC	min_t(u16, ICE_MAX_NUM_DESC, \
56*ad71b256SBrett Creeley 				      ALIGN(PAGE_SIZE / \
57*ad71b256SBrett Creeley 					    sizeof(struct ice_tx_desc), \
58*ad71b256SBrett Creeley 					    ICE_REQ_DESC_MULTIPLE))
59*ad71b256SBrett Creeley 
605513b920SAnirudh Venkataramanan #define ICE_DFLT_TRAFFIC_CLASS	BIT(0)
61940b61afSAnirudh Venkataramanan #define ICE_INT_NAME_STR_LEN	(IFNAMSIZ + 16)
62fcea6f3dSAnirudh Venkataramanan #define ICE_ETHTOOL_FWVER_LEN	32
63f31e4b6fSAnirudh Venkataramanan #define ICE_AQ_LEN		64
6475d2b253SAnirudh Venkataramanan #define ICE_MBXQ_LEN		64
65940b61afSAnirudh Venkataramanan #define ICE_MIN_MSIX		2
663a858ba3SAnirudh Venkataramanan #define ICE_NO_VSI		0xffff
67940b61afSAnirudh Venkataramanan #define ICE_MAX_TXQS		2048
68940b61afSAnirudh Venkataramanan #define ICE_MAX_RXQS		2048
693a858ba3SAnirudh Venkataramanan #define ICE_VSI_MAP_CONTIG	0
703a858ba3SAnirudh Venkataramanan #define ICE_VSI_MAP_SCATTER	1
713a858ba3SAnirudh Venkataramanan #define ICE_MAX_SCATTER_TXQS	16
723a858ba3SAnirudh Venkataramanan #define ICE_MAX_SCATTER_RXQS	16
73cdedef59SAnirudh Venkataramanan #define ICE_Q_WAIT_RETRY_LIMIT	10
74cdedef59SAnirudh Venkataramanan #define ICE_Q_WAIT_MAX_RETRY	(5 * ICE_Q_WAIT_RETRY_LIMIT)
75d76a60baSAnirudh Venkataramanan #define ICE_MAX_LG_RSS_QS	256
76d76a60baSAnirudh Venkataramanan #define ICE_MAX_SMALL_RSS_QS	8
77940b61afSAnirudh Venkataramanan #define ICE_RES_VALID_BIT	0x8000
78940b61afSAnirudh Venkataramanan #define ICE_RES_MISC_VEC_ID	(ICE_RES_VALID_BIT - 1)
793a858ba3SAnirudh Venkataramanan #define ICE_INVAL_Q_INDEX	0xffff
800f9d5027SAnirudh Venkataramanan #define ICE_INVAL_VFID		256
8175d2b253SAnirudh Venkataramanan #define ICE_MAX_VF_COUNT	256
82ddf30f7fSAnirudh Venkataramanan #define ICE_MAX_QS_PER_VF		256
83ddf30f7fSAnirudh Venkataramanan #define ICE_MIN_QS_PER_VF		1
84ddf30f7fSAnirudh Venkataramanan #define ICE_DFLT_QS_PER_VF		4
851071a835SAnirudh Venkataramanan #define ICE_MAX_BASE_QS_PER_VF		16
86ddf30f7fSAnirudh Venkataramanan #define ICE_MAX_INTR_PER_VF		65
87ddf30f7fSAnirudh Venkataramanan #define ICE_MIN_INTR_PER_VF		(ICE_MIN_QS_PER_VF + 1)
88ddf30f7fSAnirudh Venkataramanan #define ICE_DFLT_INTR_PER_VF		(ICE_DFLT_QS_PER_VF + 1)
89837f08fdSAnirudh Venkataramanan 
90afd9d4abSAnirudh Venkataramanan #define ICE_MAX_RESET_WAIT		20
91afd9d4abSAnirudh Venkataramanan 
92fcea6f3dSAnirudh Venkataramanan #define ICE_VSIQF_HKEY_ARRAY_SIZE	((VSIQF_HKEY_MAX_INDEX + 1) *	4)
93fcea6f3dSAnirudh Venkataramanan 
94837f08fdSAnirudh Venkataramanan #define ICE_DFLT_NETIF_M (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK)
95837f08fdSAnirudh Venkataramanan 
963a858ba3SAnirudh Venkataramanan #define ICE_MAX_MTU	(ICE_AQ_SET_MAC_FRAME_SIZE_MAX - \
975ed5d316SMaciej Fijalkowski 			(ETH_HLEN + ETH_FCS_LEN + (VLAN_HLEN * 2)))
983a858ba3SAnirudh Venkataramanan 
993a858ba3SAnirudh Venkataramanan #define ICE_UP_TABLE_TRANSLATE(val, i) \
1003a858ba3SAnirudh Venkataramanan 		(((val) << ICE_AQ_VSI_UP_TABLE_UP##i##_S) & \
1013a858ba3SAnirudh Venkataramanan 		  ICE_AQ_VSI_UP_TABLE_UP##i##_M)
1023a858ba3SAnirudh Venkataramanan 
1032b245cb2SAnirudh Venkataramanan #define ICE_TX_DESC(R, i) (&(((struct ice_tx_desc *)((R)->desc))[i]))
104cdedef59SAnirudh Venkataramanan #define ICE_RX_DESC(R, i) (&(((union ice_32b_rx_flex_desc *)((R)->desc))[i]))
105d76a60baSAnirudh Venkataramanan #define ICE_TX_CTX_DESC(R, i) (&(((struct ice_tx_ctx_desc *)((R)->desc))[i]))
106cdedef59SAnirudh Venkataramanan 
1070b28b702SAnirudh Venkataramanan /* Macro for each VSI in a PF */
1080b28b702SAnirudh Venkataramanan #define ice_for_each_vsi(pf, i) \
1090b28b702SAnirudh Venkataramanan 	for ((i) = 0; (i) < (pf)->num_alloc_vsi; (i)++)
1100b28b702SAnirudh Venkataramanan 
111d337f2afSAnirudh Venkataramanan /* Macros for each Tx/Rx ring in a VSI */
112cdedef59SAnirudh Venkataramanan #define ice_for_each_txq(vsi, i) \
113cdedef59SAnirudh Venkataramanan 	for ((i) = 0; (i) < (vsi)->num_txq; (i)++)
114cdedef59SAnirudh Venkataramanan 
115cdedef59SAnirudh Venkataramanan #define ice_for_each_rxq(vsi, i) \
116cdedef59SAnirudh Venkataramanan 	for ((i) = 0; (i) < (vsi)->num_rxq; (i)++)
117cdedef59SAnirudh Venkataramanan 
118d337f2afSAnirudh Venkataramanan /* Macros for each allocated Tx/Rx ring whether used or not in a VSI */
119f8ba7db8SJacob Keller #define ice_for_each_alloc_txq(vsi, i) \
120f8ba7db8SJacob Keller 	for ((i) = 0; (i) < (vsi)->alloc_txq; (i)++)
121f8ba7db8SJacob Keller 
122f8ba7db8SJacob Keller #define ice_for_each_alloc_rxq(vsi, i) \
123f8ba7db8SJacob Keller 	for ((i) = 0; (i) < (vsi)->alloc_rxq; (i)++)
124f8ba7db8SJacob Keller 
12567fe64d7SBrett Creeley #define ice_for_each_q_vector(vsi, i) \
12667fe64d7SBrett Creeley 	for ((i) = 0; (i) < (vsi)->num_q_vectors; (i)++)
12767fe64d7SBrett Creeley 
1283a858ba3SAnirudh Venkataramanan struct ice_tc_info {
1293a858ba3SAnirudh Venkataramanan 	u16 qoffset;
130c5a2a4a3SUsha Ketineni 	u16 qcount_tx;
131c5a2a4a3SUsha Ketineni 	u16 qcount_rx;
132c5a2a4a3SUsha Ketineni 	u8 netdev_tc;
1333a858ba3SAnirudh Venkataramanan };
1343a858ba3SAnirudh Venkataramanan 
1353a858ba3SAnirudh Venkataramanan struct ice_tc_cfg {
1363a858ba3SAnirudh Venkataramanan 	u8 numtc; /* Total number of enabled TCs */
1373a858ba3SAnirudh Venkataramanan 	u8 ena_tc; /* TX map */
1383a858ba3SAnirudh Venkataramanan 	struct ice_tc_info tc_info[ICE_MAX_TRAFFIC_CLASS];
1393a858ba3SAnirudh Venkataramanan };
1403a858ba3SAnirudh Venkataramanan 
141940b61afSAnirudh Venkataramanan struct ice_res_tracker {
142940b61afSAnirudh Venkataramanan 	u16 num_entries;
143940b61afSAnirudh Venkataramanan 	u16 search_hint;
144940b61afSAnirudh Venkataramanan 	u16 list[1];
145940b61afSAnirudh Venkataramanan };
146940b61afSAnirudh Venkataramanan 
14703f7a986SAnirudh Venkataramanan struct ice_qs_cfg {
14803f7a986SAnirudh Venkataramanan 	struct mutex *qs_mutex;  /* will be assgined to &pf->avail_q_mutex */
14903f7a986SAnirudh Venkataramanan 	unsigned long *pf_map;
15003f7a986SAnirudh Venkataramanan 	unsigned long pf_map_size;
15103f7a986SAnirudh Venkataramanan 	unsigned int q_count;
15203f7a986SAnirudh Venkataramanan 	unsigned int scatter_count;
15303f7a986SAnirudh Venkataramanan 	u16 *vsi_map;
15403f7a986SAnirudh Venkataramanan 	u16 vsi_map_offset;
15503f7a986SAnirudh Venkataramanan 	u8 mapping_mode;
15603f7a986SAnirudh Venkataramanan };
15703f7a986SAnirudh Venkataramanan 
158940b61afSAnirudh Venkataramanan struct ice_sw {
159940b61afSAnirudh Venkataramanan 	struct ice_pf *pf;
160940b61afSAnirudh Venkataramanan 	u16 sw_id;		/* switch ID for this switch */
161940b61afSAnirudh Venkataramanan 	u16 bridge_mode;	/* VEB/VEPA/Port Virtualizer */
162940b61afSAnirudh Venkataramanan };
163940b61afSAnirudh Venkataramanan 
164837f08fdSAnirudh Venkataramanan enum ice_state {
165837f08fdSAnirudh Venkataramanan 	__ICE_DOWN,
1660b28b702SAnirudh Venkataramanan 	__ICE_NEEDS_RESTART,
1670f9d5027SAnirudh Venkataramanan 	__ICE_PREPARED_FOR_RESET,	/* set by driver when prepared */
1685df7e45dSDave Ertman 	__ICE_RESET_OICR_RECV,		/* set by driver after rcv reset OICR */
169940b61afSAnirudh Venkataramanan 	__ICE_PFR_REQ,			/* set by driver and peers */
1700b28b702SAnirudh Venkataramanan 	__ICE_CORER_REQ,		/* set by driver and peers */
1710b28b702SAnirudh Venkataramanan 	__ICE_GLOBR_REQ,		/* set by driver and peers */
1720b28b702SAnirudh Venkataramanan 	__ICE_CORER_RECV,		/* set by OICR handler */
1730b28b702SAnirudh Venkataramanan 	__ICE_GLOBR_RECV,		/* set by OICR handler */
1740b28b702SAnirudh Venkataramanan 	__ICE_EMPR_RECV,		/* set by OICR handler */
1750b28b702SAnirudh Venkataramanan 	__ICE_SUSPENDED,		/* set on module remove path */
1760b28b702SAnirudh Venkataramanan 	__ICE_RESET_FAILED,		/* set by reset/rebuild */
177ddf30f7fSAnirudh Venkataramanan 	/* When checking for the PF to be in a nominal operating state, the
178ddf30f7fSAnirudh Venkataramanan 	 * bits that are grouped at the beginning of the list need to be
179ddf30f7fSAnirudh Venkataramanan 	 * checked. Bits occurring before __ICE_STATE_NOMINAL_CHECK_BITS will
180ddf30f7fSAnirudh Venkataramanan 	 * be checked. If you need to add a bit into consideration for nominal
181ddf30f7fSAnirudh Venkataramanan 	 * operating state, it must be added before
182ddf30f7fSAnirudh Venkataramanan 	 * __ICE_STATE_NOMINAL_CHECK_BITS. Do not move this entry's position
183ddf30f7fSAnirudh Venkataramanan 	 * without appropriate consideration.
184ddf30f7fSAnirudh Venkataramanan 	 */
185ddf30f7fSAnirudh Venkataramanan 	__ICE_STATE_NOMINAL_CHECK_BITS,
186940b61afSAnirudh Venkataramanan 	__ICE_ADMINQ_EVENT_PENDING,
18775d2b253SAnirudh Venkataramanan 	__ICE_MAILBOXQ_EVENT_PENDING,
188b3969fd7SSudheer Mogilappagari 	__ICE_MDD_EVENT_PENDING,
189007676b4SAnirudh Venkataramanan 	__ICE_VFLR_EVENT_PENDING,
190e94d4478SAnirudh Venkataramanan 	__ICE_FLTR_OVERFLOW_PROMISC,
191ddf30f7fSAnirudh Venkataramanan 	__ICE_VF_DIS,
192fcea6f3dSAnirudh Venkataramanan 	__ICE_CFG_BUSY,
193940b61afSAnirudh Venkataramanan 	__ICE_SERVICE_SCHED,
1948d81fa55SAkeem G Abodunrin 	__ICE_SERVICE_DIS,
195837f08fdSAnirudh Venkataramanan 	__ICE_STATE_NBITS		/* must be last */
196837f08fdSAnirudh Venkataramanan };
197837f08fdSAnirudh Venkataramanan 
198e94d4478SAnirudh Venkataramanan enum ice_vsi_flags {
199e94d4478SAnirudh Venkataramanan 	ICE_VSI_FLAG_UMAC_FLTR_CHANGED,
200e94d4478SAnirudh Venkataramanan 	ICE_VSI_FLAG_MMAC_FLTR_CHANGED,
201e94d4478SAnirudh Venkataramanan 	ICE_VSI_FLAG_VLAN_FLTR_CHANGED,
202e94d4478SAnirudh Venkataramanan 	ICE_VSI_FLAG_PROMISC_CHANGED,
203e94d4478SAnirudh Venkataramanan 	ICE_VSI_FLAG_NBITS		/* must be last */
204e94d4478SAnirudh Venkataramanan };
205e94d4478SAnirudh Venkataramanan 
206940b61afSAnirudh Venkataramanan /* struct that defines a VSI, associated with a dev */
207940b61afSAnirudh Venkataramanan struct ice_vsi {
208940b61afSAnirudh Venkataramanan 	struct net_device *netdev;
2093a858ba3SAnirudh Venkataramanan 	struct ice_sw *vsw;		 /* switch this VSI is on */
2103a858ba3SAnirudh Venkataramanan 	struct ice_pf *back;		 /* back pointer to PF */
211940b61afSAnirudh Venkataramanan 	struct ice_port_info *port_info; /* back pointer to port_info */
212d337f2afSAnirudh Venkataramanan 	struct ice_ring **rx_rings;	 /* Rx ring array */
213d337f2afSAnirudh Venkataramanan 	struct ice_ring **tx_rings;	 /* Tx ring array */
2143a858ba3SAnirudh Venkataramanan 	struct ice_q_vector **q_vectors; /* q_vector array */
215cdedef59SAnirudh Venkataramanan 
216cdedef59SAnirudh Venkataramanan 	irqreturn_t (*irq_handler)(int irq, void *data);
217cdedef59SAnirudh Venkataramanan 
218fcea6f3dSAnirudh Venkataramanan 	u64 tx_linearize;
2193a858ba3SAnirudh Venkataramanan 	DECLARE_BITMAP(state, __ICE_STATE_NBITS);
220e94d4478SAnirudh Venkataramanan 	DECLARE_BITMAP(flags, ICE_VSI_FLAG_NBITS);
221e94d4478SAnirudh Venkataramanan 	unsigned int current_netdev_flags;
222fcea6f3dSAnirudh Venkataramanan 	u32 tx_restart;
223fcea6f3dSAnirudh Venkataramanan 	u32 tx_busy;
224fcea6f3dSAnirudh Venkataramanan 	u32 rx_buf_failed;
225fcea6f3dSAnirudh Venkataramanan 	u32 rx_page_failed;
2263a858ba3SAnirudh Venkataramanan 	int num_q_vectors;
227eb0208ecSPreethi Banala 	int sw_base_vector;		/* Irq base for OS reserved vectors */
228eb0208ecSPreethi Banala 	int hw_base_vector;		/* HW (absolute) index of a vector */
2293a858ba3SAnirudh Venkataramanan 	enum ice_vsi_type type;
230940b61afSAnirudh Venkataramanan 	u16 vsi_num;			/* HW (absolute) index of this VSI */
2313a858ba3SAnirudh Venkataramanan 	u16 idx;			/* software index in pf->vsi[] */
2323a858ba3SAnirudh Venkataramanan 
2333a858ba3SAnirudh Venkataramanan 	/* Interrupt thresholds */
2343a858ba3SAnirudh Venkataramanan 	u16 work_lmt;
2353a858ba3SAnirudh Venkataramanan 
2368ede0178SAnirudh Venkataramanan 	s16 vf_id;			/* VF ID for SR-IOV VSIs */
2378ede0178SAnirudh Venkataramanan 
238d76a60baSAnirudh Venkataramanan 	/* RSS config */
239d76a60baSAnirudh Venkataramanan 	u16 rss_table_size;	/* HW RSS table size */
240d76a60baSAnirudh Venkataramanan 	u16 rss_size;		/* Allocated RSS queues */
241d76a60baSAnirudh Venkataramanan 	u8 *rss_hkey_user;	/* User configured hash keys */
242d76a60baSAnirudh Venkataramanan 	u8 *rss_lut_user;	/* User configured lookup table entries */
243d76a60baSAnirudh Venkataramanan 	u8 rss_lut_type;	/* used to configure Get/Set RSS LUT AQ call */
244d76a60baSAnirudh Venkataramanan 
245cdedef59SAnirudh Venkataramanan 	u16 max_frame;
246cdedef59SAnirudh Venkataramanan 	u16 rx_buf_len;
247cdedef59SAnirudh Venkataramanan 
2483a858ba3SAnirudh Venkataramanan 	struct ice_aqc_vsi_props info;	 /* VSI properties */
2493a858ba3SAnirudh Venkataramanan 
250fcea6f3dSAnirudh Venkataramanan 	/* VSI stats */
251fcea6f3dSAnirudh Venkataramanan 	struct rtnl_link_stats64 net_stats;
252fcea6f3dSAnirudh Venkataramanan 	struct ice_eth_stats eth_stats;
253fcea6f3dSAnirudh Venkataramanan 	struct ice_eth_stats eth_stats_prev;
254fcea6f3dSAnirudh Venkataramanan 
255e94d4478SAnirudh Venkataramanan 	struct list_head tmp_sync_list;		/* MAC filters to be synced */
256e94d4478SAnirudh Venkataramanan 	struct list_head tmp_unsync_list;	/* MAC filters to be unsynced */
257e94d4478SAnirudh Venkataramanan 
25843f8b224SBruce Allan 	u8 irqs_ready;
25943f8b224SBruce Allan 	u8 current_isup;		 /* Sync 'link up' logging */
26043f8b224SBruce Allan 	u8 stat_offsets_loaded;
261cdedef59SAnirudh Venkataramanan 
2623a858ba3SAnirudh Venkataramanan 	/* queue information */
2633a858ba3SAnirudh Venkataramanan 	u8 tx_mapping_mode;		 /* ICE_MAP_MODE_[CONTIG|SCATTER] */
2643a858ba3SAnirudh Venkataramanan 	u8 rx_mapping_mode;		 /* ICE_MAP_MODE_[CONTIG|SCATTER] */
2653a858ba3SAnirudh Venkataramanan 	u16 txq_map[ICE_MAX_TXQS];	 /* index in pf->avail_txqs */
2663a858ba3SAnirudh Venkataramanan 	u16 rxq_map[ICE_MAX_RXQS];	 /* index in pf->avail_rxqs */
2673a858ba3SAnirudh Venkataramanan 	u16 alloc_txq;			 /* Allocated Tx queues */
2683a858ba3SAnirudh Venkataramanan 	u16 num_txq;			 /* Used Tx queues */
2693a858ba3SAnirudh Venkataramanan 	u16 alloc_rxq;			 /* Allocated Rx queues */
2703a858ba3SAnirudh Venkataramanan 	u16 num_rxq;			 /* Used Rx queues */
271*ad71b256SBrett Creeley 	u16 num_rx_desc;
272*ad71b256SBrett Creeley 	u16 num_tx_desc;
2733a858ba3SAnirudh Venkataramanan 	struct ice_tc_cfg tc_cfg;
2743a858ba3SAnirudh Venkataramanan } ____cacheline_internodealigned_in_smp;
2753a858ba3SAnirudh Venkataramanan 
2763a858ba3SAnirudh Venkataramanan /* struct that defines an interrupt vector */
2773a858ba3SAnirudh Venkataramanan struct ice_q_vector {
2783a858ba3SAnirudh Venkataramanan 	struct ice_vsi *vsi;
2793a858ba3SAnirudh Venkataramanan 	cpumask_t affinity_mask;
2803a858ba3SAnirudh Venkataramanan 	struct napi_struct napi;
2813a858ba3SAnirudh Venkataramanan 	struct ice_ring_container rx;
2823a858ba3SAnirudh Venkataramanan 	struct ice_ring_container tx;
283cdedef59SAnirudh Venkataramanan 	struct irq_affinity_notify affinity_notify;
2843a858ba3SAnirudh Venkataramanan 	u16 v_idx;			/* index in the vsi->q_vector array. */
285d337f2afSAnirudh Venkataramanan 	u8 num_ring_tx;			/* total number of Tx rings in vector */
286d337f2afSAnirudh Venkataramanan 	u8 num_ring_rx;			/* total number of Rx rings in vector */
287cdedef59SAnirudh Venkataramanan 	char name[ICE_INT_NAME_STR_LEN];
2889e4ab4c2SBrett Creeley 	/* in usecs, need to use ice_intrl_to_usecs_reg() before writing this
2899e4ab4c2SBrett Creeley 	 * value to the device
2909e4ab4c2SBrett Creeley 	 */
2919e4ab4c2SBrett Creeley 	u8 intrl;
292940b61afSAnirudh Venkataramanan } ____cacheline_internodealigned_in_smp;
293940b61afSAnirudh Venkataramanan 
294940b61afSAnirudh Venkataramanan enum ice_pf_flags {
295940b61afSAnirudh Venkataramanan 	ICE_FLAG_MSIX_ENA,
296940b61afSAnirudh Venkataramanan 	ICE_FLAG_FLTR_SYNC,
297940b61afSAnirudh Venkataramanan 	ICE_FLAG_RSS_ENA,
298ddf30f7fSAnirudh Venkataramanan 	ICE_FLAG_SRIOV_ENA,
29975d2b253SAnirudh Venkataramanan 	ICE_FLAG_SRIOV_CAPABLE,
300ab4ab73fSBruce Allan 	ICE_FLAG_LINK_DOWN_ON_CLOSE_ENA,
301940b61afSAnirudh Venkataramanan 	ICE_PF_FLAGS_NBITS		/* must be last */
302940b61afSAnirudh Venkataramanan };
303940b61afSAnirudh Venkataramanan 
304837f08fdSAnirudh Venkataramanan struct ice_pf {
305837f08fdSAnirudh Venkataramanan 	struct pci_dev *pdev;
306eb0208ecSPreethi Banala 
307eb0208ecSPreethi Banala 	/* OS reserved IRQ details */
308940b61afSAnirudh Venkataramanan 	struct msix_entry *msix_entries;
309eb0208ecSPreethi Banala 	struct ice_res_tracker *sw_irq_tracker;
310eb0208ecSPreethi Banala 
311eb0208ecSPreethi Banala 	/* HW reserved Interrupts for this PF */
312eb0208ecSPreethi Banala 	struct ice_res_tracker *hw_irq_tracker;
313eb0208ecSPreethi Banala 
314940b61afSAnirudh Venkataramanan 	struct ice_vsi **vsi;		/* VSIs created by the driver */
315940b61afSAnirudh Venkataramanan 	struct ice_sw *first_sw;	/* first switch created by firmware */
316ddf30f7fSAnirudh Venkataramanan 	/* Virtchnl/SR-IOV config info */
317ddf30f7fSAnirudh Venkataramanan 	struct ice_vf *vf;
318ddf30f7fSAnirudh Venkataramanan 	int num_alloc_vfs;		/* actual number of VFs allocated */
31975d2b253SAnirudh Venkataramanan 	u16 num_vfs_supported;		/* num VFs supported for this PF */
320ddf30f7fSAnirudh Venkataramanan 	u16 num_vf_qps;			/* num queue pairs per VF */
321ddf30f7fSAnirudh Venkataramanan 	u16 num_vf_msix;		/* num vectors per VF */
322837f08fdSAnirudh Venkataramanan 	DECLARE_BITMAP(state, __ICE_STATE_NBITS);
323940b61afSAnirudh Venkataramanan 	DECLARE_BITMAP(avail_txqs, ICE_MAX_TXQS);
324940b61afSAnirudh Venkataramanan 	DECLARE_BITMAP(avail_rxqs, ICE_MAX_RXQS);
325940b61afSAnirudh Venkataramanan 	DECLARE_BITMAP(flags, ICE_PF_FLAGS_NBITS);
326940b61afSAnirudh Venkataramanan 	unsigned long serv_tmr_period;
327940b61afSAnirudh Venkataramanan 	unsigned long serv_tmr_prev;
328940b61afSAnirudh Venkataramanan 	struct timer_list serv_tmr;
329940b61afSAnirudh Venkataramanan 	struct work_struct serv_task;
330940b61afSAnirudh Venkataramanan 	struct mutex avail_q_mutex;	/* protects access to avail_[rx|tx]qs */
331940b61afSAnirudh Venkataramanan 	struct mutex sw_mutex;		/* lock for protecting VSI alloc flow */
332837f08fdSAnirudh Venkataramanan 	u32 msg_enable;
333d76a60baSAnirudh Venkataramanan 	u32 hw_csum_rx_error;
334eb0208ecSPreethi Banala 	u32 sw_oicr_idx;	/* Other interrupt cause SW vector index */
335eb0208ecSPreethi Banala 	u32 num_avail_sw_msix;	/* remaining MSIX SW vectors left unclaimed */
336eb0208ecSPreethi Banala 	u32 hw_oicr_idx;	/* Other interrupt cause vector HW index */
337eb0208ecSPreethi Banala 	u32 num_avail_hw_msix;	/* remaining HW MSIX vectors left unclaimed */
338940b61afSAnirudh Venkataramanan 	u32 num_lan_msix;	/* Total MSIX vectors for base driver */
339d337f2afSAnirudh Venkataramanan 	u16 num_lan_tx;		/* num lan Tx queues setup */
340d337f2afSAnirudh Venkataramanan 	u16 num_lan_rx;		/* num lan Rx queues setup */
341d337f2afSAnirudh Venkataramanan 	u16 q_left_tx;		/* remaining num Tx queues left unclaimed */
342d337f2afSAnirudh Venkataramanan 	u16 q_left_rx;		/* remaining num Rx queues left unclaimed */
343940b61afSAnirudh Venkataramanan 	u16 next_vsi;		/* Next free slot in pf->vsi[] - 0-based! */
344940b61afSAnirudh Venkataramanan 	u16 num_alloc_vsi;
3450b28b702SAnirudh Venkataramanan 	u16 corer_count;	/* Core reset count */
3460b28b702SAnirudh Venkataramanan 	u16 globr_count;	/* Global reset count */
3470b28b702SAnirudh Venkataramanan 	u16 empr_count;		/* EMP reset count */
3480b28b702SAnirudh Venkataramanan 	u16 pfr_count;		/* PF reset count */
3490b28b702SAnirudh Venkataramanan 
350fcea6f3dSAnirudh Venkataramanan 	struct ice_hw_port_stats stats;
351fcea6f3dSAnirudh Venkataramanan 	struct ice_hw_port_stats stats_prev;
352837f08fdSAnirudh Venkataramanan 	struct ice_hw hw;
35343f8b224SBruce Allan 	u8 stat_prev_loaded;	/* has previous stats been loaded */
354b3969fd7SSudheer Mogilappagari 	u32 tx_timeout_count;
355b3969fd7SSudheer Mogilappagari 	unsigned long tx_timeout_last_recovery;
356b3969fd7SSudheer Mogilappagari 	u32 tx_timeout_recovery_level;
357940b61afSAnirudh Venkataramanan 	char int_name[ICE_INT_NAME_STR_LEN];
358837f08fdSAnirudh Venkataramanan };
359940b61afSAnirudh Venkataramanan 
3603a858ba3SAnirudh Venkataramanan struct ice_netdev_priv {
3613a858ba3SAnirudh Venkataramanan 	struct ice_vsi *vsi;
3623a858ba3SAnirudh Venkataramanan };
3633a858ba3SAnirudh Venkataramanan 
364940b61afSAnirudh Venkataramanan /**
365940b61afSAnirudh Venkataramanan  * ice_irq_dynamic_ena - Enable default interrupt generation settings
366940b61afSAnirudh Venkataramanan  * @hw: pointer to hw struct
367cdedef59SAnirudh Venkataramanan  * @vsi: pointer to vsi struct, can be NULL
368cdedef59SAnirudh Venkataramanan  * @q_vector: pointer to q_vector, can be NULL
369940b61afSAnirudh Venkataramanan  */
370cdedef59SAnirudh Venkataramanan static inline void ice_irq_dynamic_ena(struct ice_hw *hw, struct ice_vsi *vsi,
371cdedef59SAnirudh Venkataramanan 				       struct ice_q_vector *q_vector)
372940b61afSAnirudh Venkataramanan {
373eb0208ecSPreethi Banala 	u32 vector = (vsi && q_vector) ? vsi->hw_base_vector + q_vector->v_idx :
374eb0208ecSPreethi Banala 				((struct ice_pf *)hw->back)->hw_oicr_idx;
375940b61afSAnirudh Venkataramanan 	int itr = ICE_ITR_NONE;
376940b61afSAnirudh Venkataramanan 	u32 val;
377940b61afSAnirudh Venkataramanan 
378940b61afSAnirudh Venkataramanan 	/* clear the PBA here, as this function is meant to clean out all
379940b61afSAnirudh Venkataramanan 	 * previous interrupts and enable the interrupt
380940b61afSAnirudh Venkataramanan 	 */
381940b61afSAnirudh Venkataramanan 	val = GLINT_DYN_CTL_INTENA_M | GLINT_DYN_CTL_CLEARPBA_M |
382940b61afSAnirudh Venkataramanan 	      (itr << GLINT_DYN_CTL_ITR_INDX_S);
383cdedef59SAnirudh Venkataramanan 	if (vsi)
384cdedef59SAnirudh Venkataramanan 		if (test_bit(__ICE_DOWN, vsi->state))
385cdedef59SAnirudh Venkataramanan 			return;
386940b61afSAnirudh Venkataramanan 	wr32(hw, GLINT_DYN_CTL(vector), val);
387940b61afSAnirudh Venkataramanan }
388cdedef59SAnirudh Venkataramanan 
3895513b920SAnirudh Venkataramanan static inline void ice_vsi_set_tc_cfg(struct ice_vsi *vsi)
3905513b920SAnirudh Venkataramanan {
3915513b920SAnirudh Venkataramanan 	vsi->tc_cfg.ena_tc =  ICE_DFLT_TRAFFIC_CLASS;
3925513b920SAnirudh Venkataramanan 	vsi->tc_cfg.numtc = 1;
3935513b920SAnirudh Venkataramanan }
3945513b920SAnirudh Venkataramanan 
395fcea6f3dSAnirudh Venkataramanan void ice_set_ethtool_ops(struct net_device *netdev);
396fcea6f3dSAnirudh Venkataramanan int ice_up(struct ice_vsi *vsi);
397fcea6f3dSAnirudh Venkataramanan int ice_down(struct ice_vsi *vsi);
398d76a60baSAnirudh Venkataramanan int ice_set_rss(struct ice_vsi *vsi, u8 *seed, u8 *lut, u16 lut_size);
399d76a60baSAnirudh Venkataramanan int ice_get_rss(struct ice_vsi *vsi, u8 *seed, u8 *lut, u16 lut_size);
400d76a60baSAnirudh Venkataramanan void ice_fill_rss_lut(u8 *lut, u16 rss_table_size, u16 rss_size);
401fcea6f3dSAnirudh Venkataramanan void ice_print_link_msg(struct ice_vsi *vsi, bool isup);
40225525b69SDave Ertman void ice_napi_del(struct ice_vsi *vsi);
403d76a60baSAnirudh Venkataramanan 
404837f08fdSAnirudh Venkataramanan #endif /* _ICE_H_ */
405