xref: /openbmc/linux/drivers/net/ethernet/intel/ice/ice.h (revision 9fea749856d14c4713a2f5dee6f692aeaa2700b9)
1837f08fdSAnirudh Venkataramanan /* SPDX-License-Identifier: GPL-2.0 */
2837f08fdSAnirudh Venkataramanan /* Copyright (c) 2018, Intel Corporation. */
3837f08fdSAnirudh Venkataramanan 
4837f08fdSAnirudh Venkataramanan #ifndef _ICE_H_
5837f08fdSAnirudh Venkataramanan #define _ICE_H_
6837f08fdSAnirudh Venkataramanan 
7837f08fdSAnirudh Venkataramanan #include <linux/types.h>
8837f08fdSAnirudh Venkataramanan #include <linux/errno.h>
9837f08fdSAnirudh Venkataramanan #include <linux/kernel.h>
10837f08fdSAnirudh Venkataramanan #include <linux/module.h>
11462acf6aSTony Nguyen #include <linux/firmware.h>
12837f08fdSAnirudh Venkataramanan #include <linux/netdevice.h>
13837f08fdSAnirudh Venkataramanan #include <linux/compiler.h>
14dc49c772SAnirudh Venkataramanan #include <linux/etherdevice.h>
15cdedef59SAnirudh Venkataramanan #include <linux/skbuff.h>
163a858ba3SAnirudh Venkataramanan #include <linux/cpumask.h>
17fcea6f3dSAnirudh Venkataramanan #include <linux/rtnetlink.h>
183a858ba3SAnirudh Venkataramanan #include <linux/if_vlan.h>
19cdedef59SAnirudh Venkataramanan #include <linux/dma-mapping.h>
20837f08fdSAnirudh Venkataramanan #include <linux/pci.h>
21940b61afSAnirudh Venkataramanan #include <linux/workqueue.h>
22d69ea414SJacob Keller #include <linux/wait.h>
23837f08fdSAnirudh Venkataramanan #include <linux/aer.h>
24940b61afSAnirudh Venkataramanan #include <linux/interrupt.h>
25fcea6f3dSAnirudh Venkataramanan #include <linux/ethtool.h>
26940b61afSAnirudh Venkataramanan #include <linux/timer.h>
277ec59eeaSAnirudh Venkataramanan #include <linux/delay.h>
28837f08fdSAnirudh Venkataramanan #include <linux/bitmap.h>
293a858ba3SAnirudh Venkataramanan #include <linux/log2.h>
30d76a60baSAnirudh Venkataramanan #include <linux/ip.h>
31cf909e19SAnirudh Venkataramanan #include <linux/sctp.h>
32d76a60baSAnirudh Venkataramanan #include <linux/ipv6.h>
33efc2214bSMaciej Fijalkowski #include <linux/pkt_sched.h>
34940b61afSAnirudh Venkataramanan #include <linux/if_bridge.h>
35e3710a01SPaul M Stillwell Jr #include <linux/ctype.h>
36efc2214bSMaciej Fijalkowski #include <linux/bpf.h>
37f9f5301eSDave Ertman #include <linux/auxiliary_bus.h>
38ddf30f7fSAnirudh Venkataramanan #include <linux/avf/virtchnl.h>
3928bf2672SBrett Creeley #include <linux/cpu_rmap.h>
40cdf1f1f1SJacob Keller #include <linux/dim.h>
410754d65bSKiran Patil #include <net/pkt_cls.h>
42*9fea7498SKiran Patil #include <net/tc_act/tc_mirred.h>
43*9fea7498SKiran Patil #include <net/tc_act/tc_gact.h>
44*9fea7498SKiran Patil #include <net/ip.h>
451adf7eadSJacob Keller #include <net/devlink.h>
46d76a60baSAnirudh Venkataramanan #include <net/ipv6.h>
472d4238f5SKrzysztof Kazimierczak #include <net/xdp_sock.h>
48c7a21904SMichal Swiatkowski #include <net/xdp_sock_drv.h>
49a4e82a81STony Nguyen #include <net/geneve.h>
50a4e82a81STony Nguyen #include <net/gre.h>
51a4e82a81STony Nguyen #include <net/udp_tunnel.h>
52a4e82a81STony Nguyen #include <net/vxlan.h>
53d41f26b5SBruce Allan #if IS_ENABLED(CONFIG_DCB)
54d41f26b5SBruce Allan #include <scsi/iscsi_proto.h>
55d41f26b5SBruce Allan #endif /* CONFIG_DCB */
56837f08fdSAnirudh Venkataramanan #include "ice_devids.h"
57837f08fdSAnirudh Venkataramanan #include "ice_type.h"
58940b61afSAnirudh Venkataramanan #include "ice_txrx.h"
5937b6f646SAnirudh Venkataramanan #include "ice_dcb.h"
609c20346bSAnirudh Venkataramanan #include "ice_switch.h"
61f31e4b6fSAnirudh Venkataramanan #include "ice_common.h"
62fbc7b27aSKiran Patil #include "ice_flow.h"
639c20346bSAnirudh Venkataramanan #include "ice_sched.h"
64348048e7SDave Ertman #include "ice_idc_int.h"
65ddf30f7fSAnirudh Venkataramanan #include "ice_virtchnl_pf.h"
66007676b4SAnirudh Venkataramanan #include "ice_sriov.h"
6706c16d89SJacob Keller #include "ice_ptp.h"
68148beb61SHenry Tieman #include "ice_fdir.h"
692d4238f5SKrzysztof Kazimierczak #include "ice_xsk.h"
7028bf2672SBrett Creeley #include "ice_arfs.h"
7137165e3fSMichal Swiatkowski #include "ice_repr.h"
720d08a441SKiran Patil #include "ice_eswitch.h"
73df006dd4SDave Ertman #include "ice_lag.h"
74837f08fdSAnirudh Venkataramanan 
75837f08fdSAnirudh Venkataramanan #define ICE_BAR0		0
763a858ba3SAnirudh Venkataramanan #define ICE_REQ_DESC_MULTIPLE	32
778be92a76SPreethi Banala #define ICE_MIN_NUM_DESC	64
783b6bf296SBruce Allan #define ICE_MAX_NUM_DESC	8160
791aec6e1bSBrett Creeley #define ICE_DFLT_MIN_RX_DESC	512
80dd47e1fdSJesse Brandeburg #define ICE_DFLT_NUM_TX_DESC	256
81dd47e1fdSJesse Brandeburg #define ICE_DFLT_NUM_RX_DESC	2048
82ad71b256SBrett Creeley 
835513b920SAnirudh Venkataramanan #define ICE_DFLT_TRAFFIC_CLASS	BIT(0)
84940b61afSAnirudh Venkataramanan #define ICE_INT_NAME_STR_LEN	(IFNAMSIZ + 16)
858f5ee3c4SJacob Keller #define ICE_AQ_LEN		192
8611836214SBrett Creeley #define ICE_MBXSQ_LEN		64
878f5ee3c4SJacob Keller #define ICE_SBQ_LEN		64
88f3fe97f6SBrett Creeley #define ICE_MIN_LAN_TXRX_MSIX	1
89f3fe97f6SBrett Creeley #define ICE_MIN_LAN_OICR_MSIX	1
90f3fe97f6SBrett Creeley #define ICE_MIN_MSIX		(ICE_MIN_LAN_TXRX_MSIX + ICE_MIN_LAN_OICR_MSIX)
91da62c5ffSQi Zhang #define ICE_FDIR_MSIX		2
92d25a0fc4SDave Ertman #define ICE_RDMA_NUM_AEQ_MSIX	4
93d25a0fc4SDave Ertman #define ICE_MIN_RDMA_MSIX	2
94f66756e0SGrzegorz Nitka #define ICE_ESWITCH_MSIX	1
953a858ba3SAnirudh Venkataramanan #define ICE_NO_VSI		0xffff
963a858ba3SAnirudh Venkataramanan #define ICE_VSI_MAP_CONTIG	0
973a858ba3SAnirudh Venkataramanan #define ICE_VSI_MAP_SCATTER	1
983a858ba3SAnirudh Venkataramanan #define ICE_MAX_SCATTER_TXQS	16
993a858ba3SAnirudh Venkataramanan #define ICE_MAX_SCATTER_RXQS	16
100cdedef59SAnirudh Venkataramanan #define ICE_Q_WAIT_RETRY_LIMIT	10
101cdedef59SAnirudh Venkataramanan #define ICE_Q_WAIT_MAX_RETRY	(5 * ICE_Q_WAIT_RETRY_LIMIT)
102d76a60baSAnirudh Venkataramanan #define ICE_MAX_LG_RSS_QS	256
103940b61afSAnirudh Venkataramanan #define ICE_RES_VALID_BIT	0x8000
104940b61afSAnirudh Venkataramanan #define ICE_RES_MISC_VEC_ID	(ICE_RES_VALID_BIT - 1)
105d25a0fc4SDave Ertman #define ICE_RES_RDMA_VEC_ID	(ICE_RES_MISC_VEC_ID - 1)
106da62c5ffSQi Zhang /* All VF control VSIs share the same IRQ, so assign a unique ID for them */
107d25a0fc4SDave Ertman #define ICE_RES_VF_CTRL_VEC_ID	(ICE_RES_RDMA_VEC_ID - 1)
1083a858ba3SAnirudh Venkataramanan #define ICE_INVAL_Q_INDEX	0xffff
1090f9d5027SAnirudh Venkataramanan #define ICE_INVAL_VFID		256
110837f08fdSAnirudh Venkataramanan 
1118134d5ffSBrett Creeley #define ICE_MAX_RXQS_PER_TC		256	/* Used when setting VSI context per TC Rx queues */
1120754d65bSKiran Patil 
1130754d65bSKiran Patil #define ICE_CHNL_START_TC		1
1140754d65bSKiran Patil #define ICE_CHNL_MAX_TC			16
1150754d65bSKiran Patil 
116afd9d4abSAnirudh Venkataramanan #define ICE_MAX_RESET_WAIT		20
117afd9d4abSAnirudh Venkataramanan 
118fcea6f3dSAnirudh Venkataramanan #define ICE_VSIQF_HKEY_ARRAY_SIZE	((VSIQF_HKEY_MAX_INDEX + 1) *	4)
119fcea6f3dSAnirudh Venkataramanan 
120837f08fdSAnirudh Venkataramanan #define ICE_DFLT_NETIF_M (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK)
121837f08fdSAnirudh Venkataramanan 
122efc2214bSMaciej Fijalkowski #define ICE_MAX_MTU	(ICE_AQ_SET_MAC_FRAME_SIZE_MAX - ICE_ETH_PKT_HDR_PAD)
1233a858ba3SAnirudh Venkataramanan 
1243a858ba3SAnirudh Venkataramanan #define ICE_UP_TABLE_TRANSLATE(val, i) \
1253a858ba3SAnirudh Venkataramanan 		(((val) << ICE_AQ_VSI_UP_TABLE_UP##i##_S) & \
1263a858ba3SAnirudh Venkataramanan 		  ICE_AQ_VSI_UP_TABLE_UP##i##_M)
1273a858ba3SAnirudh Venkataramanan 
1282b245cb2SAnirudh Venkataramanan #define ICE_TX_DESC(R, i) (&(((struct ice_tx_desc *)((R)->desc))[i]))
129cdedef59SAnirudh Venkataramanan #define ICE_RX_DESC(R, i) (&(((union ice_32b_rx_flex_desc *)((R)->desc))[i]))
130d76a60baSAnirudh Venkataramanan #define ICE_TX_CTX_DESC(R, i) (&(((struct ice_tx_ctx_desc *)((R)->desc))[i]))
131cac2a27cSHenry Tieman #define ICE_TX_FDIRDESC(R, i) (&(((struct ice_fltr_desc *)((R)->desc))[i]))
132cdedef59SAnirudh Venkataramanan 
133fbc7b27aSKiran Patil /* Minimum BW limit is 500 Kbps for any scheduler node */
134fbc7b27aSKiran Patil #define ICE_MIN_BW_LIMIT		500
135fbc7b27aSKiran Patil /* User can specify BW in either Kbit/Mbit/Gbit and OS converts it in bytes.
136fbc7b27aSKiran Patil  * use it to convert user specified BW limit into Kbps
137fbc7b27aSKiran Patil  */
138fbc7b27aSKiran Patil #define ICE_BW_KBPS_DIVISOR		125
139fbc7b27aSKiran Patil 
1400b28b702SAnirudh Venkataramanan /* Macro for each VSI in a PF */
1410b28b702SAnirudh Venkataramanan #define ice_for_each_vsi(pf, i) \
1420b28b702SAnirudh Venkataramanan 	for ((i) = 0; (i) < (pf)->num_alloc_vsi; (i)++)
1430b28b702SAnirudh Venkataramanan 
1442faf63b6SMaciej Fijalkowski /* Macros for each Tx/Xdp/Rx ring in a VSI */
145cdedef59SAnirudh Venkataramanan #define ice_for_each_txq(vsi, i) \
146cdedef59SAnirudh Venkataramanan 	for ((i) = 0; (i) < (vsi)->num_txq; (i)++)
147cdedef59SAnirudh Venkataramanan 
1482faf63b6SMaciej Fijalkowski #define ice_for_each_xdp_txq(vsi, i) \
1492faf63b6SMaciej Fijalkowski 	for ((i) = 0; (i) < (vsi)->num_xdp_txq; (i)++)
1502faf63b6SMaciej Fijalkowski 
151cdedef59SAnirudh Venkataramanan #define ice_for_each_rxq(vsi, i) \
152cdedef59SAnirudh Venkataramanan 	for ((i) = 0; (i) < (vsi)->num_rxq; (i)++)
153cdedef59SAnirudh Venkataramanan 
154d337f2afSAnirudh Venkataramanan /* Macros for each allocated Tx/Rx ring whether used or not in a VSI */
155f8ba7db8SJacob Keller #define ice_for_each_alloc_txq(vsi, i) \
156f8ba7db8SJacob Keller 	for ((i) = 0; (i) < (vsi)->alloc_txq; (i)++)
157f8ba7db8SJacob Keller 
158f8ba7db8SJacob Keller #define ice_for_each_alloc_rxq(vsi, i) \
159f8ba7db8SJacob Keller 	for ((i) = 0; (i) < (vsi)->alloc_rxq; (i)++)
160f8ba7db8SJacob Keller 
16167fe64d7SBrett Creeley #define ice_for_each_q_vector(vsi, i) \
16267fe64d7SBrett Creeley 	for ((i) = 0; (i) < (vsi)->num_q_vectors; (i)++)
16367fe64d7SBrett Creeley 
1640754d65bSKiran Patil #define ice_for_each_chnl_tc(i)	\
1650754d65bSKiran Patil 	for ((i) = ICE_CHNL_START_TC; (i) < ICE_CHNL_MAX_TC; (i)++)
1660754d65bSKiran Patil 
1675eda8afdSAkeem G Abodunrin #define ICE_UCAST_PROMISC_BITS (ICE_PROMISC_UCAST_TX | ICE_PROMISC_MCAST_TX | \
1685eda8afdSAkeem G Abodunrin 				ICE_PROMISC_UCAST_RX | ICE_PROMISC_MCAST_RX)
1695eda8afdSAkeem G Abodunrin 
1705eda8afdSAkeem G Abodunrin #define ICE_UCAST_VLAN_PROMISC_BITS (ICE_PROMISC_UCAST_TX | \
1715eda8afdSAkeem G Abodunrin 				     ICE_PROMISC_MCAST_TX | \
1725eda8afdSAkeem G Abodunrin 				     ICE_PROMISC_UCAST_RX | \
1735eda8afdSAkeem G Abodunrin 				     ICE_PROMISC_MCAST_RX | \
1745eda8afdSAkeem G Abodunrin 				     ICE_PROMISC_VLAN_TX  | \
1755eda8afdSAkeem G Abodunrin 				     ICE_PROMISC_VLAN_RX)
1765eda8afdSAkeem G Abodunrin 
1775eda8afdSAkeem G Abodunrin #define ICE_MCAST_PROMISC_BITS (ICE_PROMISC_MCAST_TX | ICE_PROMISC_MCAST_RX)
1785eda8afdSAkeem G Abodunrin 
1795eda8afdSAkeem G Abodunrin #define ICE_MCAST_VLAN_PROMISC_BITS (ICE_PROMISC_MCAST_TX | \
1805eda8afdSAkeem G Abodunrin 				     ICE_PROMISC_MCAST_RX | \
1815eda8afdSAkeem G Abodunrin 				     ICE_PROMISC_VLAN_TX  | \
1825eda8afdSAkeem G Abodunrin 				     ICE_PROMISC_VLAN_RX)
1835eda8afdSAkeem G Abodunrin 
1844015d11eSBrett Creeley #define ice_pf_to_dev(pf) (&((pf)->pdev->dev))
1854015d11eSBrett Creeley 
18640b24760SAnirudh Venkataramanan enum ice_feature {
18740b24760SAnirudh Venkataramanan 	ICE_F_DSCP,
188325b2064SMaciej Machnikowski 	ICE_F_SMA_CTRL,
18940b24760SAnirudh Venkataramanan 	ICE_F_MAX
19040b24760SAnirudh Venkataramanan };
19140b24760SAnirudh Venkataramanan 
19222bf877eSMaciej Fijalkowski DECLARE_STATIC_KEY_FALSE(ice_xdp_locking_key);
19322bf877eSMaciej Fijalkowski 
1940754d65bSKiran Patil struct ice_channel {
1950754d65bSKiran Patil 	struct list_head list;
1960754d65bSKiran Patil 	u8 type;
1970754d65bSKiran Patil 	u16 sw_id;
1980754d65bSKiran Patil 	u16 base_q;
1990754d65bSKiran Patil 	u16 num_rxq;
2000754d65bSKiran Patil 	u16 num_txq;
2010754d65bSKiran Patil 	u16 vsi_num;
2020754d65bSKiran Patil 	u8 ena_tc;
2030754d65bSKiran Patil 	struct ice_aqc_vsi_props info;
2040754d65bSKiran Patil 	u64 max_tx_rate;
2050754d65bSKiran Patil 	u64 min_tx_rate;
2060754d65bSKiran Patil 	struct ice_vsi *ch_vsi;
2070754d65bSKiran Patil };
2080754d65bSKiran Patil 
209eff380aaSAnirudh Venkataramanan struct ice_txq_meta {
210eff380aaSAnirudh Venkataramanan 	u32 q_teid;	/* Tx-scheduler element identifier */
211eff380aaSAnirudh Venkataramanan 	u16 q_id;	/* Entry in VSI's txq_map bitmap */
212eff380aaSAnirudh Venkataramanan 	u16 q_handle;	/* Relative index of Tx queue within TC */
213eff380aaSAnirudh Venkataramanan 	u16 vsi_idx;	/* VSI index that Tx queue belongs to */
214eff380aaSAnirudh Venkataramanan 	u8 tc;		/* TC number that Tx queue belongs to */
215eff380aaSAnirudh Venkataramanan };
216eff380aaSAnirudh Venkataramanan 
2173a858ba3SAnirudh Venkataramanan struct ice_tc_info {
2183a858ba3SAnirudh Venkataramanan 	u16 qoffset;
219c5a2a4a3SUsha Ketineni 	u16 qcount_tx;
220c5a2a4a3SUsha Ketineni 	u16 qcount_rx;
221c5a2a4a3SUsha Ketineni 	u8 netdev_tc;
2223a858ba3SAnirudh Venkataramanan };
2233a858ba3SAnirudh Venkataramanan 
2243a858ba3SAnirudh Venkataramanan struct ice_tc_cfg {
2253a858ba3SAnirudh Venkataramanan 	u8 numtc; /* Total number of enabled TCs */
2260754d65bSKiran Patil 	u16 ena_tc; /* Tx map */
2273a858ba3SAnirudh Venkataramanan 	struct ice_tc_info tc_info[ICE_MAX_TRAFFIC_CLASS];
2283a858ba3SAnirudh Venkataramanan };
2293a858ba3SAnirudh Venkataramanan 
230940b61afSAnirudh Venkataramanan struct ice_res_tracker {
231940b61afSAnirudh Venkataramanan 	u16 num_entries;
232cbe66bfeSBrett Creeley 	u16 end;
233e94c0df9SGustavo A. R. Silva 	u16 list[];
234940b61afSAnirudh Venkataramanan };
235940b61afSAnirudh Venkataramanan 
23603f7a986SAnirudh Venkataramanan struct ice_qs_cfg {
23794c4441bSAnirudh Venkataramanan 	struct mutex *qs_mutex;  /* will be assigned to &pf->avail_q_mutex */
23803f7a986SAnirudh Venkataramanan 	unsigned long *pf_map;
23903f7a986SAnirudh Venkataramanan 	unsigned long pf_map_size;
24003f7a986SAnirudh Venkataramanan 	unsigned int q_count;
24103f7a986SAnirudh Venkataramanan 	unsigned int scatter_count;
24203f7a986SAnirudh Venkataramanan 	u16 *vsi_map;
24303f7a986SAnirudh Venkataramanan 	u16 vsi_map_offset;
24403f7a986SAnirudh Venkataramanan 	u8 mapping_mode;
24503f7a986SAnirudh Venkataramanan };
24603f7a986SAnirudh Venkataramanan 
247940b61afSAnirudh Venkataramanan struct ice_sw {
248940b61afSAnirudh Venkataramanan 	struct ice_pf *pf;
249940b61afSAnirudh Venkataramanan 	u16 sw_id;		/* switch ID for this switch */
250940b61afSAnirudh Venkataramanan 	u16 bridge_mode;	/* VEB/VEPA/Port Virtualizer */
251fc0f39bcSBrett Creeley 	struct ice_vsi *dflt_vsi;	/* default VSI for this switch */
252fc0f39bcSBrett Creeley 	u8 dflt_vsi_ena:1;	/* true if above dflt_vsi is enabled */
253940b61afSAnirudh Venkataramanan };
254940b61afSAnirudh Venkataramanan 
255e97fb1aeSAnirudh Venkataramanan enum ice_pf_state {
2567e408e07SAnirudh Venkataramanan 	ICE_TESTING,
2577e408e07SAnirudh Venkataramanan 	ICE_DOWN,
2587e408e07SAnirudh Venkataramanan 	ICE_NEEDS_RESTART,
2597e408e07SAnirudh Venkataramanan 	ICE_PREPARED_FOR_RESET,	/* set by driver when prepared */
2607e408e07SAnirudh Venkataramanan 	ICE_RESET_OICR_RECV,		/* set by driver after rcv reset OICR */
261348048e7SDave Ertman 	ICE_PFR_REQ,		/* set by driver */
262348048e7SDave Ertman 	ICE_CORER_REQ,		/* set by driver */
263348048e7SDave Ertman 	ICE_GLOBR_REQ,		/* set by driver */
2647e408e07SAnirudh Venkataramanan 	ICE_CORER_RECV,		/* set by OICR handler */
2657e408e07SAnirudh Venkataramanan 	ICE_GLOBR_RECV,		/* set by OICR handler */
2667e408e07SAnirudh Venkataramanan 	ICE_EMPR_RECV,		/* set by OICR handler */
2677e408e07SAnirudh Venkataramanan 	ICE_SUSPENDED,		/* set on module remove path */
2687e408e07SAnirudh Venkataramanan 	ICE_RESET_FAILED,		/* set by reset/rebuild */
269ddf30f7fSAnirudh Venkataramanan 	/* When checking for the PF to be in a nominal operating state, the
270ddf30f7fSAnirudh Venkataramanan 	 * bits that are grouped at the beginning of the list need to be
2717e408e07SAnirudh Venkataramanan 	 * checked. Bits occurring before ICE_STATE_NOMINAL_CHECK_BITS will
272ddf30f7fSAnirudh Venkataramanan 	 * be checked. If you need to add a bit into consideration for nominal
273ddf30f7fSAnirudh Venkataramanan 	 * operating state, it must be added before
2747e408e07SAnirudh Venkataramanan 	 * ICE_STATE_NOMINAL_CHECK_BITS. Do not move this entry's position
275ddf30f7fSAnirudh Venkataramanan 	 * without appropriate consideration.
276ddf30f7fSAnirudh Venkataramanan 	 */
2777e408e07SAnirudh Venkataramanan 	ICE_STATE_NOMINAL_CHECK_BITS,
2787e408e07SAnirudh Venkataramanan 	ICE_ADMINQ_EVENT_PENDING,
2797e408e07SAnirudh Venkataramanan 	ICE_MAILBOXQ_EVENT_PENDING,
2808f5ee3c4SJacob Keller 	ICE_SIDEBANDQ_EVENT_PENDING,
2817e408e07SAnirudh Venkataramanan 	ICE_MDD_EVENT_PENDING,
2827e408e07SAnirudh Venkataramanan 	ICE_VFLR_EVENT_PENDING,
2837e408e07SAnirudh Venkataramanan 	ICE_FLTR_OVERFLOW_PROMISC,
2847e408e07SAnirudh Venkataramanan 	ICE_VF_DIS,
285c503e632SAnirudh Venkataramanan 	ICE_VF_DEINIT_IN_PROGRESS,
2867e408e07SAnirudh Venkataramanan 	ICE_CFG_BUSY,
2877e408e07SAnirudh Venkataramanan 	ICE_SERVICE_SCHED,
2887e408e07SAnirudh Venkataramanan 	ICE_SERVICE_DIS,
2897e408e07SAnirudh Venkataramanan 	ICE_FD_FLUSH_REQ,
2907e408e07SAnirudh Venkataramanan 	ICE_OICR_INTR_DIS,		/* Global OICR interrupt disabled */
2917e408e07SAnirudh Venkataramanan 	ICE_MDD_VF_PRINT_PENDING,	/* set when MDD event handle */
2927e408e07SAnirudh Venkataramanan 	ICE_VF_RESETS_DISABLED,	/* disable resets during ice_remove */
2937e408e07SAnirudh Venkataramanan 	ICE_LINK_DEFAULT_OVERRIDE_PENDING,
2947e408e07SAnirudh Venkataramanan 	ICE_PHY_INIT_COMPLETE,
2957e408e07SAnirudh Venkataramanan 	ICE_FD_VF_FLUSH_CTX,		/* set at FD Rx IRQ or timeout */
2967e408e07SAnirudh Venkataramanan 	ICE_STATE_NBITS		/* must be last */
297837f08fdSAnirudh Venkataramanan };
298837f08fdSAnirudh Venkataramanan 
299e97fb1aeSAnirudh Venkataramanan enum ice_vsi_state {
300e97fb1aeSAnirudh Venkataramanan 	ICE_VSI_DOWN,
301e97fb1aeSAnirudh Venkataramanan 	ICE_VSI_NEEDS_RESTART,
302a476d72aSAnirudh Venkataramanan 	ICE_VSI_NETDEV_ALLOCD,
303a476d72aSAnirudh Venkataramanan 	ICE_VSI_NETDEV_REGISTERED,
304e97fb1aeSAnirudh Venkataramanan 	ICE_VSI_UMAC_FLTR_CHANGED,
305e97fb1aeSAnirudh Venkataramanan 	ICE_VSI_MMAC_FLTR_CHANGED,
306e97fb1aeSAnirudh Venkataramanan 	ICE_VSI_VLAN_FLTR_CHANGED,
307e97fb1aeSAnirudh Venkataramanan 	ICE_VSI_PROMISC_CHANGED,
308e97fb1aeSAnirudh Venkataramanan 	ICE_VSI_STATE_NBITS		/* must be last */
309e94d4478SAnirudh Venkataramanan };
310e94d4478SAnirudh Venkataramanan 
311940b61afSAnirudh Venkataramanan /* struct that defines a VSI, associated with a dev */
312940b61afSAnirudh Venkataramanan struct ice_vsi {
313940b61afSAnirudh Venkataramanan 	struct net_device *netdev;
3143a858ba3SAnirudh Venkataramanan 	struct ice_sw *vsw;		 /* switch this VSI is on */
3153a858ba3SAnirudh Venkataramanan 	struct ice_pf *back;		 /* back pointer to PF */
316940b61afSAnirudh Venkataramanan 	struct ice_port_info *port_info; /* back pointer to port_info */
317e72bba21SMaciej Fijalkowski 	struct ice_rx_ring **rx_rings;	 /* Rx ring array */
318e72bba21SMaciej Fijalkowski 	struct ice_tx_ring **tx_rings;	 /* Tx ring array */
3193a858ba3SAnirudh Venkataramanan 	struct ice_q_vector **q_vectors; /* q_vector array */
320cdedef59SAnirudh Venkataramanan 
321cdedef59SAnirudh Venkataramanan 	irqreturn_t (*irq_handler)(int irq, void *data);
322cdedef59SAnirudh Venkataramanan 
323fcea6f3dSAnirudh Venkataramanan 	u64 tx_linearize;
324e97fb1aeSAnirudh Venkataramanan 	DECLARE_BITMAP(state, ICE_VSI_STATE_NBITS);
325e94d4478SAnirudh Venkataramanan 	unsigned int current_netdev_flags;
326fcea6f3dSAnirudh Venkataramanan 	u32 tx_restart;
327fcea6f3dSAnirudh Venkataramanan 	u32 tx_busy;
328fcea6f3dSAnirudh Venkataramanan 	u32 rx_buf_failed;
329fcea6f3dSAnirudh Venkataramanan 	u32 rx_page_failed;
33088865fc4SKarol Kolacinski 	u16 num_q_vectors;
33188865fc4SKarol Kolacinski 	u16 base_vector;		/* IRQ base for OS reserved vectors */
3323a858ba3SAnirudh Venkataramanan 	enum ice_vsi_type type;
333940b61afSAnirudh Venkataramanan 	u16 vsi_num;			/* HW (absolute) index of this VSI */
3343a858ba3SAnirudh Venkataramanan 	u16 idx;			/* software index in pf->vsi[] */
3353a858ba3SAnirudh Venkataramanan 
3368ede0178SAnirudh Venkataramanan 	s16 vf_id;			/* VF ID for SR-IOV VSIs */
3378ede0178SAnirudh Venkataramanan 
338d95276ceSAkeem G Abodunrin 	u16 ethtype;			/* Ethernet protocol for pause frame */
339148beb61SHenry Tieman 	u16 num_gfltr;
340148beb61SHenry Tieman 	u16 num_bfltr;
341d95276ceSAkeem G Abodunrin 
342d76a60baSAnirudh Venkataramanan 	/* RSS config */
343d76a60baSAnirudh Venkataramanan 	u16 rss_table_size;	/* HW RSS table size */
344d76a60baSAnirudh Venkataramanan 	u16 rss_size;		/* Allocated RSS queues */
345d76a60baSAnirudh Venkataramanan 	u8 *rss_hkey_user;	/* User configured hash keys */
346d76a60baSAnirudh Venkataramanan 	u8 *rss_lut_user;	/* User configured lookup table entries */
347d76a60baSAnirudh Venkataramanan 	u8 rss_lut_type;	/* used to configure Get/Set RSS LUT AQ call */
348d76a60baSAnirudh Venkataramanan 
34928bf2672SBrett Creeley 	/* aRFS members only allocated for the PF VSI */
35028bf2672SBrett Creeley #define ICE_MAX_ARFS_LIST	1024
35128bf2672SBrett Creeley #define ICE_ARFS_LST_MASK	(ICE_MAX_ARFS_LIST - 1)
35228bf2672SBrett Creeley 	struct hlist_head *arfs_fltr_list;
35328bf2672SBrett Creeley 	struct ice_arfs_active_fltr_cntrs *arfs_fltr_cntrs;
35428bf2672SBrett Creeley 	spinlock_t arfs_lock;	/* protects aRFS hash table and filter state */
35528bf2672SBrett Creeley 	atomic_t *arfs_last_fltr_id;
35628bf2672SBrett Creeley 
357cdedef59SAnirudh Venkataramanan 	u16 max_frame;
358cdedef59SAnirudh Venkataramanan 	u16 rx_buf_len;
359cdedef59SAnirudh Venkataramanan 
3603a858ba3SAnirudh Venkataramanan 	struct ice_aqc_vsi_props info;	 /* VSI properties */
3613a858ba3SAnirudh Venkataramanan 
362fcea6f3dSAnirudh Venkataramanan 	/* VSI stats */
363fcea6f3dSAnirudh Venkataramanan 	struct rtnl_link_stats64 net_stats;
364fcea6f3dSAnirudh Venkataramanan 	struct ice_eth_stats eth_stats;
365fcea6f3dSAnirudh Venkataramanan 	struct ice_eth_stats eth_stats_prev;
366fcea6f3dSAnirudh Venkataramanan 
367e94d4478SAnirudh Venkataramanan 	struct list_head tmp_sync_list;		/* MAC filters to be synced */
368e94d4478SAnirudh Venkataramanan 	struct list_head tmp_unsync_list;	/* MAC filters to be unsynced */
369e94d4478SAnirudh Venkataramanan 
3700ab54c5fSJesse Brandeburg 	u8 irqs_ready:1;
3710ab54c5fSJesse Brandeburg 	u8 current_isup:1;		 /* Sync 'link up' logging */
3720ab54c5fSJesse Brandeburg 	u8 stat_offsets_loaded:1;
373cd6d6b83SBrett Creeley 	u16 num_vlan;
374cdedef59SAnirudh Venkataramanan 
3753a858ba3SAnirudh Venkataramanan 	/* queue information */
3763a858ba3SAnirudh Venkataramanan 	u8 tx_mapping_mode;		 /* ICE_MAP_MODE_[CONTIG|SCATTER] */
3773a858ba3SAnirudh Venkataramanan 	u8 rx_mapping_mode;		 /* ICE_MAP_MODE_[CONTIG|SCATTER] */
37878b5713aSAnirudh Venkataramanan 	u16 *txq_map;			 /* index in pf->avail_txqs */
37978b5713aSAnirudh Venkataramanan 	u16 *rxq_map;			 /* index in pf->avail_rxqs */
3803a858ba3SAnirudh Venkataramanan 	u16 alloc_txq;			 /* Allocated Tx queues */
3813a858ba3SAnirudh Venkataramanan 	u16 num_txq;			 /* Used Tx queues */
3823a858ba3SAnirudh Venkataramanan 	u16 alloc_rxq;			 /* Allocated Rx queues */
3833a858ba3SAnirudh Venkataramanan 	u16 num_rxq;			 /* Used Rx queues */
38487324e74SHenry Tieman 	u16 req_txq;			 /* User requested Tx queues */
38587324e74SHenry Tieman 	u16 req_rxq;			 /* User requested Rx queues */
386ad71b256SBrett Creeley 	u16 num_rx_desc;
387ad71b256SBrett Creeley 	u16 num_tx_desc;
388348048e7SDave Ertman 	u16 qset_handle[ICE_MAX_TRAFFIC_CLASS];
3893a858ba3SAnirudh Venkataramanan 	struct ice_tc_cfg tc_cfg;
390efc2214bSMaciej Fijalkowski 	struct bpf_prog *xdp_prog;
391e72bba21SMaciej Fijalkowski 	struct ice_tx_ring **xdp_rings;	 /* XDP ring array */
392e102db78SMaciej Fijalkowski 	unsigned long *af_xdp_zc_qps;	 /* tracks AF_XDP ZC enabled qps */
393efc2214bSMaciej Fijalkowski 	u16 num_xdp_txq;		 /* Used XDP queues */
394efc2214bSMaciej Fijalkowski 	u8 xdp_mapping_mode;		 /* ICE_MAP_MODE_[CONTIG|SCATTER] */
395b126bd6bSKiran Patil 
3961a1c40dfSGrzegorz Nitka 	struct net_device **target_netdevs;
3971a1c40dfSGrzegorz Nitka 
3980754d65bSKiran Patil 	struct tc_mqprio_qopt_offload mqprio_qopt; /* queue parameters */
3990754d65bSKiran Patil 
4000754d65bSKiran Patil 	/* Channel Specific Fields */
4010754d65bSKiran Patil 	struct ice_vsi *tc_map_vsi[ICE_CHNL_MAX_TC];
4020754d65bSKiran Patil 	u16 cnt_q_avail;
4030754d65bSKiran Patil 	u16 next_base_q;	/* next queue to be used for channel setup */
4040754d65bSKiran Patil 	struct list_head ch_list;
4050754d65bSKiran Patil 	u16 num_chnl_rxq;
4060754d65bSKiran Patil 	u16 num_chnl_txq;
4070754d65bSKiran Patil 	u16 ch_rss_size;
408*9fea7498SKiran Patil 	u16 num_chnl_fltr;
4090754d65bSKiran Patil 	/* store away rss size info before configuring ADQ channels so that,
4100754d65bSKiran Patil 	 * it can be used after tc-qdisc delete, to get back RSS setting as
4110754d65bSKiran Patil 	 * they were before
4120754d65bSKiran Patil 	 */
4130754d65bSKiran Patil 	u16 orig_rss_size;
4140754d65bSKiran Patil 	/* this keeps tracks of all enabled TC with and without DCB
4150754d65bSKiran Patil 	 * and inclusive of ADQ, vsi->mqprio_opt keeps track of queue
4160754d65bSKiran Patil 	 * information
4170754d65bSKiran Patil 	 */
4180754d65bSKiran Patil 	u8 all_numtc;
4190754d65bSKiran Patil 	u16 all_enatc;
4200754d65bSKiran Patil 
4210754d65bSKiran Patil 	/* store away TC info, to be used for rebuild logic */
4220754d65bSKiran Patil 	u8 old_numtc;
4230754d65bSKiran Patil 	u16 old_ena_tc;
4240754d65bSKiran Patil 
4250754d65bSKiran Patil 	struct ice_channel *ch;
4260754d65bSKiran Patil 
427b126bd6bSKiran Patil 	/* setup back reference, to which aggregator node this VSI
428b126bd6bSKiran Patil 	 * corresponds to
429b126bd6bSKiran Patil 	 */
430b126bd6bSKiran Patil 	struct ice_agg_node *agg_node;
4313a858ba3SAnirudh Venkataramanan } ____cacheline_internodealigned_in_smp;
4323a858ba3SAnirudh Venkataramanan 
4333a858ba3SAnirudh Venkataramanan /* struct that defines an interrupt vector */
4343a858ba3SAnirudh Venkataramanan struct ice_q_vector {
4353a858ba3SAnirudh Venkataramanan 	struct ice_vsi *vsi;
4368244dd2dSBrett Creeley 
4373a858ba3SAnirudh Venkataramanan 	u16 v_idx;			/* index in the vsi->q_vector array. */
438b07833a0SBrett Creeley 	u16 reg_idx;
439d337f2afSAnirudh Venkataramanan 	u8 num_ring_rx;			/* total number of Rx rings in vector */
4408244dd2dSBrett Creeley 	u8 num_ring_tx;			/* total number of Tx rings in vector */
441cdf1f1f1SJacob Keller 	u8 wb_on_itr:1;			/* if true, WB on ITR is enabled */
4429e4ab4c2SBrett Creeley 	/* in usecs, need to use ice_intrl_to_usecs_reg() before writing this
4439e4ab4c2SBrett Creeley 	 * value to the device
4449e4ab4c2SBrett Creeley 	 */
4459e4ab4c2SBrett Creeley 	u8 intrl;
4468244dd2dSBrett Creeley 
4478244dd2dSBrett Creeley 	struct napi_struct napi;
4488244dd2dSBrett Creeley 
4498244dd2dSBrett Creeley 	struct ice_ring_container rx;
4508244dd2dSBrett Creeley 	struct ice_ring_container tx;
4518244dd2dSBrett Creeley 
4528244dd2dSBrett Creeley 	cpumask_t affinity_mask;
4538244dd2dSBrett Creeley 	struct irq_affinity_notify affinity_notify;
4548244dd2dSBrett Creeley 
455fbc7b27aSKiran Patil 	struct ice_channel *ch;
456fbc7b27aSKiran Patil 
4578244dd2dSBrett Creeley 	char name[ICE_INT_NAME_STR_LEN];
458cdf1f1f1SJacob Keller 
459cdf1f1f1SJacob Keller 	u16 total_events;	/* net_dim(): number of interrupts processed */
460940b61afSAnirudh Venkataramanan } ____cacheline_internodealigned_in_smp;
461940b61afSAnirudh Venkataramanan 
462940b61afSAnirudh Venkataramanan enum ice_pf_flags {
463940b61afSAnirudh Venkataramanan 	ICE_FLAG_FLTR_SYNC,
464d25a0fc4SDave Ertman 	ICE_FLAG_RDMA_ENA,
465940b61afSAnirudh Venkataramanan 	ICE_FLAG_RSS_ENA,
466ddf30f7fSAnirudh Venkataramanan 	ICE_FLAG_SRIOV_ENA,
46775d2b253SAnirudh Venkataramanan 	ICE_FLAG_SRIOV_CAPABLE,
46837b6f646SAnirudh Venkataramanan 	ICE_FLAG_DCB_CAPABLE,
46937b6f646SAnirudh Venkataramanan 	ICE_FLAG_DCB_ENA,
470148beb61SHenry Tieman 	ICE_FLAG_FD_ENA,
47106c16d89SJacob Keller 	ICE_FLAG_PTP_SUPPORTED,		/* PTP is supported by NVM */
47206c16d89SJacob Keller 	ICE_FLAG_PTP,			/* PTP is enabled by software */
473d25a0fc4SDave Ertman 	ICE_FLAG_AUX_ENA,
474462acf6aSTony Nguyen 	ICE_FLAG_ADV_FEATURES,
4750754d65bSKiran Patil 	ICE_FLAG_TC_MQPRIO,		/* support for Multi queue TC */
4760d08a441SKiran Patil 	ICE_FLAG_CLS_FLOWER,
477ab4ab73fSBruce Allan 	ICE_FLAG_LINK_DOWN_ON_CLOSE_ENA,
478b4e813ddSBruce Allan 	ICE_FLAG_TOTAL_PORT_SHUTDOWN_ENA,
4796d599946STony Nguyen 	ICE_FLAG_NO_MEDIA,
48084a118abSDave Ertman 	ICE_FLAG_FW_LLDP_AGENT,
481c77849f5SAnirudh Venkataramanan 	ICE_FLAG_MOD_POWER_UNSUPPORTED,
4823a257a14SAnirudh Venkataramanan 	ICE_FLAG_ETHTOOL_CTXT,		/* set when ethtool holds RTNL lock */
4837237f5b0SMaciej Fijalkowski 	ICE_FLAG_LEGACY_RX,
48401b5e89aSBrett Creeley 	ICE_FLAG_VF_TRUE_PROMISC_ENA,
4859d5c5a52SPaul Greenwalt 	ICE_FLAG_MDD_AUTO_RESET_VF,
486ea78ce4dSPaul Greenwalt 	ICE_FLAG_LINK_LENIENT_MODE_ENA,
487940b61afSAnirudh Venkataramanan 	ICE_PF_FLAGS_NBITS		/* must be last */
488940b61afSAnirudh Venkataramanan };
489940b61afSAnirudh Venkataramanan 
4901a1c40dfSGrzegorz Nitka struct ice_switchdev_info {
4911a1c40dfSGrzegorz Nitka 	struct ice_vsi *control_vsi;
4921a1c40dfSGrzegorz Nitka 	struct ice_vsi *uplink_vsi;
4931a1c40dfSGrzegorz Nitka 	bool is_running;
4941a1c40dfSGrzegorz Nitka };
4951a1c40dfSGrzegorz Nitka 
496b126bd6bSKiran Patil struct ice_agg_node {
497b126bd6bSKiran Patil 	u32 agg_id;
498b126bd6bSKiran Patil #define ICE_MAX_VSIS_IN_AGG_NODE	64
499b126bd6bSKiran Patil 	u32 num_vsis;
500b126bd6bSKiran Patil 	u8 valid;
501b126bd6bSKiran Patil };
502b126bd6bSKiran Patil 
503837f08fdSAnirudh Venkataramanan struct ice_pf {
504837f08fdSAnirudh Venkataramanan 	struct pci_dev *pdev;
505eb0208ecSPreethi Banala 
506dce730f1SJacob Keller 	struct devlink_region *nvm_region;
5078d7aab35SJacob Keller 	struct devlink_region *devcaps_region;
508dce730f1SJacob Keller 
5092ae0aa47SWojciech Drewek 	/* devlink port data */
5102ae0aa47SWojciech Drewek 	struct devlink_port devlink_port;
5112ae0aa47SWojciech Drewek 
512eb0208ecSPreethi Banala 	/* OS reserved IRQ details */
513940b61afSAnirudh Venkataramanan 	struct msix_entry *msix_entries;
514cbe66bfeSBrett Creeley 	struct ice_res_tracker *irq_tracker;
515cbe66bfeSBrett Creeley 	/* First MSIX vector used by SR-IOV VFs. Calculated by subtracting the
516cbe66bfeSBrett Creeley 	 * number of MSIX vectors needed for all SR-IOV VFs from the number of
517cbe66bfeSBrett Creeley 	 * MSIX vectors allowed on this PF.
518cbe66bfeSBrett Creeley 	 */
519cbe66bfeSBrett Creeley 	u16 sriov_base_vector;
520eb0208ecSPreethi Banala 
521148beb61SHenry Tieman 	u16 ctrl_vsi_idx;		/* control VSI index in pf->vsi array */
522148beb61SHenry Tieman 
523940b61afSAnirudh Venkataramanan 	struct ice_vsi **vsi;		/* VSIs created by the driver */
524940b61afSAnirudh Venkataramanan 	struct ice_sw *first_sw;	/* first switch created by firmware */
5253ea9bd5dSMichal Swiatkowski 	u16 eswitch_mode;		/* current mode of eswitch */
526ddf30f7fSAnirudh Venkataramanan 	/* Virtchnl/SR-IOV config info */
527ddf30f7fSAnirudh Venkataramanan 	struct ice_vf *vf;
52853bb6698SJesse Brandeburg 	u16 num_alloc_vfs;		/* actual number of VFs allocated */
52975d2b253SAnirudh Venkataramanan 	u16 num_vfs_supported;		/* num VFs supported for this PF */
53046c276ceSBrett Creeley 	u16 num_qps_per_vf;
53146c276ceSBrett Creeley 	u16 num_msix_per_vf;
5329d5c5a52SPaul Greenwalt 	/* used to ratelimit the MDD event logging */
5339d5c5a52SPaul Greenwalt 	unsigned long last_printed_mdd_jiffies;
5340891c896SVignesh Sridhar 	DECLARE_BITMAP(malvfs, ICE_MAX_VF_COUNT);
53540b24760SAnirudh Venkataramanan 	DECLARE_BITMAP(features, ICE_F_MAX);
5367e408e07SAnirudh Venkataramanan 	DECLARE_BITMAP(state, ICE_STATE_NBITS);
537940b61afSAnirudh Venkataramanan 	DECLARE_BITMAP(flags, ICE_PF_FLAGS_NBITS);
53878b5713aSAnirudh Venkataramanan 	unsigned long *avail_txqs;	/* bitmap to track PF Tx queue usage */
53978b5713aSAnirudh Venkataramanan 	unsigned long *avail_rxqs;	/* bitmap to track PF Rx queue usage */
540940b61afSAnirudh Venkataramanan 	unsigned long serv_tmr_period;
541940b61afSAnirudh Venkataramanan 	unsigned long serv_tmr_prev;
542940b61afSAnirudh Venkataramanan 	struct timer_list serv_tmr;
543940b61afSAnirudh Venkataramanan 	struct work_struct serv_task;
544940b61afSAnirudh Venkataramanan 	struct mutex avail_q_mutex;	/* protects access to avail_[rx|tx]qs */
545940b61afSAnirudh Venkataramanan 	struct mutex sw_mutex;		/* lock for protecting VSI alloc flow */
546b94b013eSDave Ertman 	struct mutex tc_mutex;		/* lock to protect TC changes */
547837f08fdSAnirudh Venkataramanan 	u32 msg_enable;
54806c16d89SJacob Keller 	struct ice_ptp ptp;
549d25a0fc4SDave Ertman 	u16 num_rdma_msix;		/* Total MSIX vectors for RDMA driver */
550d25a0fc4SDave Ertman 	u16 rdma_base_vector;
551d69ea414SJacob Keller 
552d69ea414SJacob Keller 	/* spinlock to protect the AdminQ wait list */
553d69ea414SJacob Keller 	spinlock_t aq_wait_lock;
554d69ea414SJacob Keller 	struct hlist_head aq_wait_list;
555d69ea414SJacob Keller 	wait_queue_head_t aq_wait_queue;
556d69ea414SJacob Keller 
5571c08052eSJacob Keller 	wait_queue_head_t reset_wait_queue;
5581c08052eSJacob Keller 
559d76a60baSAnirudh Venkataramanan 	u32 hw_csum_rx_error;
56088865fc4SKarol Kolacinski 	u16 oicr_idx;		/* Other interrupt cause MSIX vector index */
56188865fc4SKarol Kolacinski 	u16 num_avail_sw_msix;	/* remaining MSIX SW vectors left unclaimed */
56278b5713aSAnirudh Venkataramanan 	u16 max_pf_txqs;	/* Total Tx queues PF wide */
56378b5713aSAnirudh Venkataramanan 	u16 max_pf_rxqs;	/* Total Rx queues PF wide */
56488865fc4SKarol Kolacinski 	u16 num_lan_msix;	/* Total MSIX vectors for base driver */
565f9867df6SAnirudh Venkataramanan 	u16 num_lan_tx;		/* num LAN Tx queues setup */
566f9867df6SAnirudh Venkataramanan 	u16 num_lan_rx;		/* num LAN Rx queues setup */
567940b61afSAnirudh Venkataramanan 	u16 next_vsi;		/* Next free slot in pf->vsi[] - 0-based! */
568940b61afSAnirudh Venkataramanan 	u16 num_alloc_vsi;
5690b28b702SAnirudh Venkataramanan 	u16 corer_count;	/* Core reset count */
5700b28b702SAnirudh Venkataramanan 	u16 globr_count;	/* Global reset count */
5710b28b702SAnirudh Venkataramanan 	u16 empr_count;		/* EMP reset count */
5720b28b702SAnirudh Venkataramanan 	u16 pfr_count;		/* PF reset count */
5730b28b702SAnirudh Venkataramanan 
574769c500dSAkeem G Abodunrin 	u8 wol_ena : 1;		/* software state of WoL */
575769c500dSAkeem G Abodunrin 	u32 wakeup_reason;	/* last wakeup reason */
576fcea6f3dSAnirudh Venkataramanan 	struct ice_hw_port_stats stats;
577fcea6f3dSAnirudh Venkataramanan 	struct ice_hw_port_stats stats_prev;
578837f08fdSAnirudh Venkataramanan 	struct ice_hw hw;
5790ab54c5fSJesse Brandeburg 	u8 stat_prev_loaded:1; /* has previous stats been loaded */
5807b9ffc76SAnirudh Venkataramanan 	u16 dcbx_cap;
581b3969fd7SSudheer Mogilappagari 	u32 tx_timeout_count;
582b3969fd7SSudheer Mogilappagari 	unsigned long tx_timeout_last_recovery;
583b3969fd7SSudheer Mogilappagari 	u32 tx_timeout_recovery_level;
584940b61afSAnirudh Venkataramanan 	char int_name[ICE_INT_NAME_STR_LEN];
585d25a0fc4SDave Ertman 	struct auxiliary_device *adev;
586d25a0fc4SDave Ertman 	int aux_idx;
5870e674aebSAnirudh Venkataramanan 	u32 sw_int_count;
588*9fea7498SKiran Patil 	/* count of tc_flower filters specific to channel (aka where filter
589*9fea7498SKiran Patil 	 * action is "hw_tc <tc_num>")
590*9fea7498SKiran Patil 	 */
591*9fea7498SKiran Patil 	u16 num_dmac_chnl_fltrs;
5920d08a441SKiran Patil 	struct hlist_head tc_flower_fltr_list;
5930d08a441SKiran Patil 
5941a3571b5SPaul Greenwalt 	__le64 nvm_phy_type_lo; /* NVM PHY type low */
5951a3571b5SPaul Greenwalt 	__le64 nvm_phy_type_hi; /* NVM PHY type high */
596ea78ce4dSPaul Greenwalt 	struct ice_link_default_override_tlv link_dflt_override;
597df006dd4SDave Ertman 	struct ice_lag *lag; /* Link Aggregation information */
598b126bd6bSKiran Patil 
5991a1c40dfSGrzegorz Nitka 	struct ice_switchdev_info switchdev;
6001a1c40dfSGrzegorz Nitka 
601b126bd6bSKiran Patil #define ICE_INVALID_AGG_NODE_ID		0
602b126bd6bSKiran Patil #define ICE_PF_AGG_NODE_ID_START	1
603b126bd6bSKiran Patil #define ICE_MAX_PF_AGG_NODES		32
604b126bd6bSKiran Patil 	struct ice_agg_node pf_agg_node[ICE_MAX_PF_AGG_NODES];
605b126bd6bSKiran Patil #define ICE_VF_AGG_NODE_ID_START	65
606b126bd6bSKiran Patil #define ICE_MAX_VF_AGG_NODES		32
607b126bd6bSKiran Patil 	struct ice_agg_node vf_agg_node[ICE_MAX_VF_AGG_NODES];
608837f08fdSAnirudh Venkataramanan };
609940b61afSAnirudh Venkataramanan 
6103a858ba3SAnirudh Venkataramanan struct ice_netdev_priv {
6113a858ba3SAnirudh Venkataramanan 	struct ice_vsi *vsi;
61237165e3fSMichal Swiatkowski 	struct ice_repr *repr;
6133a858ba3SAnirudh Venkataramanan };
6143a858ba3SAnirudh Venkataramanan 
615940b61afSAnirudh Venkataramanan /**
616fbc7b27aSKiran Patil  * ice_vector_ch_enabled
617fbc7b27aSKiran Patil  * @qv: pointer to q_vector, can be NULL
618fbc7b27aSKiran Patil  *
619fbc7b27aSKiran Patil  * This function returns true if vector is channel enabled otherwise false
620fbc7b27aSKiran Patil  */
621fbc7b27aSKiran Patil static inline bool ice_vector_ch_enabled(struct ice_q_vector *qv)
622fbc7b27aSKiran Patil {
623fbc7b27aSKiran Patil 	return !!qv->ch; /* Enable it to run with TC */
624fbc7b27aSKiran Patil }
625fbc7b27aSKiran Patil 
626fbc7b27aSKiran Patil /**
627940b61afSAnirudh Venkataramanan  * ice_irq_dynamic_ena - Enable default interrupt generation settings
628f9867df6SAnirudh Venkataramanan  * @hw: pointer to HW struct
629f9867df6SAnirudh Venkataramanan  * @vsi: pointer to VSI struct, can be NULL
630cdedef59SAnirudh Venkataramanan  * @q_vector: pointer to q_vector, can be NULL
631940b61afSAnirudh Venkataramanan  */
632c8b7abddSBruce Allan static inline void
633c8b7abddSBruce Allan ice_irq_dynamic_ena(struct ice_hw *hw, struct ice_vsi *vsi,
634cdedef59SAnirudh Venkataramanan 		    struct ice_q_vector *q_vector)
635940b61afSAnirudh Venkataramanan {
636b07833a0SBrett Creeley 	u32 vector = (vsi && q_vector) ? q_vector->reg_idx :
637cbe66bfeSBrett Creeley 				((struct ice_pf *)hw->back)->oicr_idx;
638940b61afSAnirudh Venkataramanan 	int itr = ICE_ITR_NONE;
639940b61afSAnirudh Venkataramanan 	u32 val;
640940b61afSAnirudh Venkataramanan 
641940b61afSAnirudh Venkataramanan 	/* clear the PBA here, as this function is meant to clean out all
642940b61afSAnirudh Venkataramanan 	 * previous interrupts and enable the interrupt
643940b61afSAnirudh Venkataramanan 	 */
644940b61afSAnirudh Venkataramanan 	val = GLINT_DYN_CTL_INTENA_M | GLINT_DYN_CTL_CLEARPBA_M |
645940b61afSAnirudh Venkataramanan 	      (itr << GLINT_DYN_CTL_ITR_INDX_S);
646cdedef59SAnirudh Venkataramanan 	if (vsi)
647e97fb1aeSAnirudh Venkataramanan 		if (test_bit(ICE_VSI_DOWN, vsi->state))
648cdedef59SAnirudh Venkataramanan 			return;
649940b61afSAnirudh Venkataramanan 	wr32(hw, GLINT_DYN_CTL(vector), val);
650940b61afSAnirudh Venkataramanan }
651cdedef59SAnirudh Venkataramanan 
652c2a23e00SBrett Creeley /**
653462acf6aSTony Nguyen  * ice_netdev_to_pf - Retrieve the PF struct associated with a netdev
654462acf6aSTony Nguyen  * @netdev: pointer to the netdev struct
655462acf6aSTony Nguyen  */
656462acf6aSTony Nguyen static inline struct ice_pf *ice_netdev_to_pf(struct net_device *netdev)
657462acf6aSTony Nguyen {
658462acf6aSTony Nguyen 	struct ice_netdev_priv *np = netdev_priv(netdev);
659462acf6aSTony Nguyen 
660462acf6aSTony Nguyen 	return np->vsi->back;
661462acf6aSTony Nguyen }
662462acf6aSTony Nguyen 
663efc2214bSMaciej Fijalkowski static inline bool ice_is_xdp_ena_vsi(struct ice_vsi *vsi)
664efc2214bSMaciej Fijalkowski {
665efc2214bSMaciej Fijalkowski 	return !!vsi->xdp_prog;
666efc2214bSMaciej Fijalkowski }
667efc2214bSMaciej Fijalkowski 
668e72bba21SMaciej Fijalkowski static inline void ice_set_ring_xdp(struct ice_tx_ring *ring)
669efc2214bSMaciej Fijalkowski {
670efc2214bSMaciej Fijalkowski 	ring->flags |= ICE_TX_FLAGS_RING_XDP;
671efc2214bSMaciej Fijalkowski }
672efc2214bSMaciej Fijalkowski 
673462acf6aSTony Nguyen /**
6741742b3d5SMagnus Karlsson  * ice_xsk_pool - get XSK buffer pool bound to a ring
675e72bba21SMaciej Fijalkowski  * @ring: Rx ring to use
6762d4238f5SKrzysztof Kazimierczak  *
6771742b3d5SMagnus Karlsson  * Returns a pointer to xdp_umem structure if there is a buffer pool present,
6782d4238f5SKrzysztof Kazimierczak  * NULL otherwise.
6792d4238f5SKrzysztof Kazimierczak  */
680e72bba21SMaciej Fijalkowski static inline struct xsk_buff_pool *ice_xsk_pool(struct ice_rx_ring *ring)
6812d4238f5SKrzysztof Kazimierczak {
682e102db78SMaciej Fijalkowski 	struct ice_vsi *vsi = ring->vsi;
68365bb559bSKrzysztof Kazimierczak 	u16 qid = ring->q_index;
6842d4238f5SKrzysztof Kazimierczak 
685e72bba21SMaciej Fijalkowski 	if (!ice_is_xdp_ena_vsi(vsi) || !test_bit(qid, vsi->af_xdp_zc_qps))
686e72bba21SMaciej Fijalkowski 		return NULL;
687e72bba21SMaciej Fijalkowski 
688e72bba21SMaciej Fijalkowski 	return xsk_get_pool_from_qid(vsi->netdev, qid);
689e72bba21SMaciej Fijalkowski }
690e72bba21SMaciej Fijalkowski 
691e72bba21SMaciej Fijalkowski /**
692e72bba21SMaciej Fijalkowski  * ice_tx_xsk_pool - get XSK buffer pool bound to a ring
693e72bba21SMaciej Fijalkowski  * @ring: Tx ring to use
694e72bba21SMaciej Fijalkowski  *
695e72bba21SMaciej Fijalkowski  * Returns a pointer to xdp_umem structure if there is a buffer pool present,
696e72bba21SMaciej Fijalkowski  * NULL otherwise. Tx equivalent of ice_xsk_pool.
697e72bba21SMaciej Fijalkowski  */
698e72bba21SMaciej Fijalkowski static inline struct xsk_buff_pool *ice_tx_xsk_pool(struct ice_tx_ring *ring)
699e72bba21SMaciej Fijalkowski {
700e72bba21SMaciej Fijalkowski 	struct ice_vsi *vsi = ring->vsi;
701e72bba21SMaciej Fijalkowski 	u16 qid;
702e72bba21SMaciej Fijalkowski 
703e72bba21SMaciej Fijalkowski 	qid = ring->q_index - vsi->num_xdp_txq;
7042d4238f5SKrzysztof Kazimierczak 
705e102db78SMaciej Fijalkowski 	if (!ice_is_xdp_ena_vsi(vsi) || !test_bit(qid, vsi->af_xdp_zc_qps))
7062d4238f5SKrzysztof Kazimierczak 		return NULL;
7072d4238f5SKrzysztof Kazimierczak 
708e102db78SMaciej Fijalkowski 	return xsk_get_pool_from_qid(vsi->netdev, qid);
7092d4238f5SKrzysztof Kazimierczak }
7102d4238f5SKrzysztof Kazimierczak 
7112d4238f5SKrzysztof Kazimierczak /**
712208ff751SAnirudh Venkataramanan  * ice_get_main_vsi - Get the PF VSI
713208ff751SAnirudh Venkataramanan  * @pf: PF instance
714208ff751SAnirudh Venkataramanan  *
715208ff751SAnirudh Venkataramanan  * returns pf->vsi[0], which by definition is the PF VSI
716c2a23e00SBrett Creeley  */
717208ff751SAnirudh Venkataramanan static inline struct ice_vsi *ice_get_main_vsi(struct ice_pf *pf)
718c2a23e00SBrett Creeley {
719208ff751SAnirudh Venkataramanan 	if (pf->vsi)
720208ff751SAnirudh Venkataramanan 		return pf->vsi[0];
721c2a23e00SBrett Creeley 
722c2a23e00SBrett Creeley 	return NULL;
723c2a23e00SBrett Creeley }
724c2a23e00SBrett Creeley 
725148beb61SHenry Tieman /**
7267aae80ceSWojciech Drewek  * ice_get_netdev_priv_vsi - return VSI associated with netdev priv.
7277aae80ceSWojciech Drewek  * @np: private netdev structure
7287aae80ceSWojciech Drewek  */
7297aae80ceSWojciech Drewek static inline struct ice_vsi *ice_get_netdev_priv_vsi(struct ice_netdev_priv *np)
7307aae80ceSWojciech Drewek {
7317aae80ceSWojciech Drewek 	/* In case of port representor return source port VSI. */
7327aae80ceSWojciech Drewek 	if (np->repr)
7337aae80ceSWojciech Drewek 		return np->repr->src_vsi;
7347aae80ceSWojciech Drewek 	else
7357aae80ceSWojciech Drewek 		return np->vsi;
7367aae80ceSWojciech Drewek }
7377aae80ceSWojciech Drewek 
7387aae80ceSWojciech Drewek /**
739148beb61SHenry Tieman  * ice_get_ctrl_vsi - Get the control VSI
740148beb61SHenry Tieman  * @pf: PF instance
741148beb61SHenry Tieman  */
742148beb61SHenry Tieman static inline struct ice_vsi *ice_get_ctrl_vsi(struct ice_pf *pf)
743148beb61SHenry Tieman {
744148beb61SHenry Tieman 	/* if pf->ctrl_vsi_idx is ICE_NO_VSI, control VSI was not set up */
745148beb61SHenry Tieman 	if (!pf->vsi || pf->ctrl_vsi_idx == ICE_NO_VSI)
746148beb61SHenry Tieman 		return NULL;
747148beb61SHenry Tieman 
748148beb61SHenry Tieman 	return pf->vsi[pf->ctrl_vsi_idx];
749148beb61SHenry Tieman }
750148beb61SHenry Tieman 
751df006dd4SDave Ertman /**
7521a1c40dfSGrzegorz Nitka  * ice_is_switchdev_running - check if switchdev is configured
7531a1c40dfSGrzegorz Nitka  * @pf: pointer to PF structure
7541a1c40dfSGrzegorz Nitka  *
7551a1c40dfSGrzegorz Nitka  * Returns true if eswitch mode is set to DEVLINK_ESWITCH_MODE_SWITCHDEV
7561a1c40dfSGrzegorz Nitka  * and switchdev is configured, false otherwise.
7571a1c40dfSGrzegorz Nitka  */
7581a1c40dfSGrzegorz Nitka static inline bool ice_is_switchdev_running(struct ice_pf *pf)
7591a1c40dfSGrzegorz Nitka {
7601a1c40dfSGrzegorz Nitka 	return pf->switchdev.is_running;
7611a1c40dfSGrzegorz Nitka }
7621a1c40dfSGrzegorz Nitka 
7631a1c40dfSGrzegorz Nitka /**
764df006dd4SDave Ertman  * ice_set_sriov_cap - enable SRIOV in PF flags
765df006dd4SDave Ertman  * @pf: PF struct
766df006dd4SDave Ertman  */
767df006dd4SDave Ertman static inline void ice_set_sriov_cap(struct ice_pf *pf)
768df006dd4SDave Ertman {
769df006dd4SDave Ertman 	if (pf->hw.func_caps.common_cap.sr_iov_1_1)
770df006dd4SDave Ertman 		set_bit(ICE_FLAG_SRIOV_CAPABLE, pf->flags);
771df006dd4SDave Ertman }
772df006dd4SDave Ertman 
773df006dd4SDave Ertman /**
774df006dd4SDave Ertman  * ice_clear_sriov_cap - disable SRIOV in PF flags
775df006dd4SDave Ertman  * @pf: PF struct
776df006dd4SDave Ertman  */
777df006dd4SDave Ertman static inline void ice_clear_sriov_cap(struct ice_pf *pf)
778df006dd4SDave Ertman {
779df006dd4SDave Ertman 	clear_bit(ICE_FLAG_SRIOV_CAPABLE, pf->flags);
780df006dd4SDave Ertman }
781df006dd4SDave Ertman 
7824ab95646SHenry Tieman #define ICE_FD_STAT_CTR_BLOCK_COUNT	256
7834ab95646SHenry Tieman #define ICE_FD_STAT_PF_IDX(base_idx) \
7844ab95646SHenry Tieman 			((base_idx) * ICE_FD_STAT_CTR_BLOCK_COUNT)
7854ab95646SHenry Tieman #define ICE_FD_SB_STAT_IDX(base_idx) ICE_FD_STAT_PF_IDX(base_idx)
7864ab95646SHenry Tieman 
7870754d65bSKiran Patil /**
7880754d65bSKiran Patil  * ice_is_adq_active - any active ADQs
7890754d65bSKiran Patil  * @pf: pointer to PF
7900754d65bSKiran Patil  *
7910754d65bSKiran Patil  * This function returns true if there are any ADQs configured (which is
7920754d65bSKiran Patil  * determined by looking at VSI type (which should be VSI_PF), numtc, and
7930754d65bSKiran Patil  * TC_MQPRIO flag) otherwise return false
7940754d65bSKiran Patil  */
7950754d65bSKiran Patil static inline bool ice_is_adq_active(struct ice_pf *pf)
7960754d65bSKiran Patil {
7970754d65bSKiran Patil 	struct ice_vsi *vsi;
7980754d65bSKiran Patil 
7990754d65bSKiran Patil 	vsi = ice_get_main_vsi(pf);
8000754d65bSKiran Patil 	if (!vsi)
8010754d65bSKiran Patil 		return false;
8020754d65bSKiran Patil 
8030754d65bSKiran Patil 	/* is ADQ configured */
8040754d65bSKiran Patil 	if (vsi->tc_cfg.numtc > ICE_CHNL_START_TC &&
8050754d65bSKiran Patil 	    test_bit(ICE_FLAG_TC_MQPRIO, pf->flags))
8060754d65bSKiran Patil 		return true;
8070754d65bSKiran Patil 
8080754d65bSKiran Patil 	return false;
8090754d65bSKiran Patil }
8100754d65bSKiran Patil 
811df006dd4SDave Ertman bool netif_is_ice(struct net_device *dev);
8120e674aebSAnirudh Venkataramanan int ice_vsi_setup_tx_rings(struct ice_vsi *vsi);
8130e674aebSAnirudh Venkataramanan int ice_vsi_setup_rx_rings(struct ice_vsi *vsi);
814148beb61SHenry Tieman int ice_vsi_open_ctrl(struct ice_vsi *vsi);
8151a1c40dfSGrzegorz Nitka int ice_vsi_open(struct ice_vsi *vsi);
816fcea6f3dSAnirudh Venkataramanan void ice_set_ethtool_ops(struct net_device *netdev);
8177aae80ceSWojciech Drewek void ice_set_ethtool_repr_ops(struct net_device *netdev);
818462acf6aSTony Nguyen void ice_set_ethtool_safe_mode_ops(struct net_device *netdev);
8198c243700SAnirudh Venkataramanan u16 ice_get_avail_txq_count(struct ice_pf *pf);
8208c243700SAnirudh Venkataramanan u16 ice_get_avail_rxq_count(struct ice_pf *pf);
82187324e74SHenry Tieman int ice_vsi_recfg_qs(struct ice_vsi *vsi, int new_rx, int new_tx);
8225a4a8673SBruce Allan void ice_update_vsi_stats(struct ice_vsi *vsi);
8235a4a8673SBruce Allan void ice_update_pf_stats(struct ice_pf *pf);
824fcea6f3dSAnirudh Venkataramanan int ice_up(struct ice_vsi *vsi);
825fcea6f3dSAnirudh Venkataramanan int ice_down(struct ice_vsi *vsi);
8260e674aebSAnirudh Venkataramanan int ice_vsi_cfg(struct ice_vsi *vsi);
8270e674aebSAnirudh Venkataramanan struct ice_vsi *ice_lb_vsi_setup(struct ice_pf *pf, struct ice_port_info *pi);
82822bf877eSMaciej Fijalkowski int ice_vsi_determine_xdp_res(struct ice_vsi *vsi);
829efc2214bSMaciej Fijalkowski int ice_prepare_xdp_rings(struct ice_vsi *vsi, struct bpf_prog *prog);
830efc2214bSMaciej Fijalkowski int ice_destroy_xdp_rings(struct ice_vsi *vsi);
831efc2214bSMaciej Fijalkowski int
832efc2214bSMaciej Fijalkowski ice_xdp_xmit(struct net_device *dev, int n, struct xdp_frame **frames,
833efc2214bSMaciej Fijalkowski 	     u32 flags);
834b66a972aSBrett Creeley int ice_set_rss_lut(struct ice_vsi *vsi, u8 *lut, u16 lut_size);
835b66a972aSBrett Creeley int ice_get_rss_lut(struct ice_vsi *vsi, u8 *lut, u16 lut_size);
836b66a972aSBrett Creeley int ice_set_rss_key(struct ice_vsi *vsi, u8 *seed);
837b66a972aSBrett Creeley int ice_get_rss_key(struct ice_vsi *vsi, u8 *seed);
838d76a60baSAnirudh Venkataramanan void ice_fill_rss_lut(u8 *lut, u16 rss_table_size, u16 rss_size);
83987324e74SHenry Tieman int ice_schedule_reset(struct ice_pf *pf, enum ice_reset_req reset);
840fcea6f3dSAnirudh Venkataramanan void ice_print_link_msg(struct ice_vsi *vsi, bool isup);
841f9f5301eSDave Ertman int ice_plug_aux_dev(struct ice_pf *pf);
842f9f5301eSDave Ertman void ice_unplug_aux_dev(struct ice_pf *pf);
843d25a0fc4SDave Ertman int ice_init_rdma(struct ice_pf *pf);
8440fee3577SLihong Yang const char *ice_stat_str(enum ice_status stat_err);
8450fee3577SLihong Yang const char *ice_aq_str(enum ice_aq_err aq_err);
84631765519SAnirudh Venkataramanan bool ice_is_wol_supported(struct ice_hw *hw);
84728bf2672SBrett Creeley int
84828bf2672SBrett Creeley ice_fdir_write_fltr(struct ice_pf *pf, struct ice_fdir_fltr *input, bool add,
84928bf2672SBrett Creeley 		    bool is_tun);
850148beb61SHenry Tieman void ice_vsi_manage_fdir(struct ice_vsi *vsi, bool ena);
851cac2a27cSHenry Tieman int ice_add_fdir_ethtool(struct ice_vsi *vsi, struct ethtool_rxnfc *cmd);
852cac2a27cSHenry Tieman int ice_del_fdir_ethtool(struct ice_vsi *vsi, struct ethtool_rxnfc *cmd);
8534ab95646SHenry Tieman int ice_get_ethtool_fdir_entry(struct ice_hw *hw, struct ethtool_rxnfc *cmd);
8544ab95646SHenry Tieman int
8554ab95646SHenry Tieman ice_get_fdir_fltr_ids(struct ice_hw *hw, struct ethtool_rxnfc *cmd,
8564ab95646SHenry Tieman 		      u32 *rule_locs);
857148beb61SHenry Tieman void ice_fdir_release_flows(struct ice_hw *hw);
85883af0039SHenry Tieman void ice_fdir_replay_flows(struct ice_hw *hw);
85983af0039SHenry Tieman void ice_fdir_replay_fltrs(struct ice_pf *pf);
860148beb61SHenry Tieman int ice_fdir_create_dflt_rules(struct ice_pf *pf);
861d69ea414SJacob Keller int ice_aq_wait_for_event(struct ice_pf *pf, u16 opcode, unsigned long timeout,
862d69ea414SJacob Keller 			  struct ice_rq_event_info *event);
8630e674aebSAnirudh Venkataramanan int ice_open(struct net_device *netdev);
864e95fc857SKrzysztof Goreczny int ice_open_internal(struct net_device *netdev);
8650e674aebSAnirudh Venkataramanan int ice_stop(struct net_device *netdev);
86628bf2672SBrett Creeley void ice_service_task_schedule(struct ice_pf *pf);
867d76a60baSAnirudh Venkataramanan 
868d25a0fc4SDave Ertman /**
869d25a0fc4SDave Ertman  * ice_set_rdma_cap - enable RDMA support
870d25a0fc4SDave Ertman  * @pf: PF struct
871d25a0fc4SDave Ertman  */
872d25a0fc4SDave Ertman static inline void ice_set_rdma_cap(struct ice_pf *pf)
873d25a0fc4SDave Ertman {
874f9f5301eSDave Ertman 	if (pf->hw.func_caps.common_cap.rdma && pf->num_rdma_msix) {
875d25a0fc4SDave Ertman 		set_bit(ICE_FLAG_RDMA_ENA, pf->flags);
876bfe84435SDave Ertman 		set_bit(ICE_FLAG_AUX_ENA, pf->flags);
877f9f5301eSDave Ertman 		ice_plug_aux_dev(pf);
878f9f5301eSDave Ertman 	}
879d25a0fc4SDave Ertman }
880d25a0fc4SDave Ertman 
881d25a0fc4SDave Ertman /**
882d25a0fc4SDave Ertman  * ice_clear_rdma_cap - disable RDMA support
883d25a0fc4SDave Ertman  * @pf: PF struct
884d25a0fc4SDave Ertman  */
885d25a0fc4SDave Ertman static inline void ice_clear_rdma_cap(struct ice_pf *pf)
886d25a0fc4SDave Ertman {
887f9f5301eSDave Ertman 	ice_unplug_aux_dev(pf);
888d25a0fc4SDave Ertman 	clear_bit(ICE_FLAG_RDMA_ENA, pf->flags);
889bfe84435SDave Ertman 	clear_bit(ICE_FLAG_AUX_ENA, pf->flags);
890d25a0fc4SDave Ertman }
891837f08fdSAnirudh Venkataramanan #endif /* _ICE_H_ */
892