1837f08fdSAnirudh Venkataramanan /* SPDX-License-Identifier: GPL-2.0 */ 2837f08fdSAnirudh Venkataramanan /* Copyright (c) 2018, Intel Corporation. */ 3837f08fdSAnirudh Venkataramanan 4837f08fdSAnirudh Venkataramanan #ifndef _ICE_H_ 5837f08fdSAnirudh Venkataramanan #define _ICE_H_ 6837f08fdSAnirudh Venkataramanan 7837f08fdSAnirudh Venkataramanan #include <linux/types.h> 8837f08fdSAnirudh Venkataramanan #include <linux/errno.h> 9837f08fdSAnirudh Venkataramanan #include <linux/kernel.h> 10837f08fdSAnirudh Venkataramanan #include <linux/module.h> 11837f08fdSAnirudh Venkataramanan #include <linux/netdevice.h> 12837f08fdSAnirudh Venkataramanan #include <linux/compiler.h> 13dc49c772SAnirudh Venkataramanan #include <linux/etherdevice.h> 14cdedef59SAnirudh Venkataramanan #include <linux/skbuff.h> 153a858ba3SAnirudh Venkataramanan #include <linux/cpumask.h> 16fcea6f3dSAnirudh Venkataramanan #include <linux/rtnetlink.h> 173a858ba3SAnirudh Venkataramanan #include <linux/if_vlan.h> 18cdedef59SAnirudh Venkataramanan #include <linux/dma-mapping.h> 19837f08fdSAnirudh Venkataramanan #include <linux/pci.h> 20940b61afSAnirudh Venkataramanan #include <linux/workqueue.h> 21837f08fdSAnirudh Venkataramanan #include <linux/aer.h> 22940b61afSAnirudh Venkataramanan #include <linux/interrupt.h> 23fcea6f3dSAnirudh Venkataramanan #include <linux/ethtool.h> 24940b61afSAnirudh Venkataramanan #include <linux/timer.h> 257ec59eeaSAnirudh Venkataramanan #include <linux/delay.h> 26837f08fdSAnirudh Venkataramanan #include <linux/bitmap.h> 273a858ba3SAnirudh Venkataramanan #include <linux/log2.h> 28d76a60baSAnirudh Venkataramanan #include <linux/ip.h> 29cf909e19SAnirudh Venkataramanan #include <linux/sctp.h> 30d76a60baSAnirudh Venkataramanan #include <linux/ipv6.h> 31940b61afSAnirudh Venkataramanan #include <linux/if_bridge.h> 32ddf30f7fSAnirudh Venkataramanan #include <linux/avf/virtchnl.h> 33d76a60baSAnirudh Venkataramanan #include <net/ipv6.h> 34837f08fdSAnirudh Venkataramanan #include "ice_devids.h" 35837f08fdSAnirudh Venkataramanan #include "ice_type.h" 36940b61afSAnirudh Venkataramanan #include "ice_txrx.h" 3737b6f646SAnirudh Venkataramanan #include "ice_dcb.h" 389c20346bSAnirudh Venkataramanan #include "ice_switch.h" 39f31e4b6fSAnirudh Venkataramanan #include "ice_common.h" 409c20346bSAnirudh Venkataramanan #include "ice_sched.h" 41ddf30f7fSAnirudh Venkataramanan #include "ice_virtchnl_pf.h" 42007676b4SAnirudh Venkataramanan #include "ice_sriov.h" 43837f08fdSAnirudh Venkataramanan 44fcea6f3dSAnirudh Venkataramanan extern const char ice_drv_ver[]; 45837f08fdSAnirudh Venkataramanan #define ICE_BAR0 0 463a858ba3SAnirudh Venkataramanan #define ICE_REQ_DESC_MULTIPLE 32 47*8be92a76SPreethi Banala #define ICE_MIN_NUM_DESC 64 483b6bf296SBruce Allan #define ICE_MAX_NUM_DESC 8160 491aec6e1bSBrett Creeley #define ICE_DFLT_MIN_RX_DESC 512 501aec6e1bSBrett Creeley /* if the default number of Rx descriptors between ICE_MAX_NUM_DESC and the 511aec6e1bSBrett Creeley * number of descriptors to fill up an entire page is greater than or equal to 521aec6e1bSBrett Creeley * ICE_DFLT_MIN_RX_DESC set it based on page size, otherwise set it to 531aec6e1bSBrett Creeley * ICE_DFLT_MIN_RX_DESC 54ad71b256SBrett Creeley */ 551aec6e1bSBrett Creeley #define ICE_DFLT_NUM_RX_DESC \ 561aec6e1bSBrett Creeley min_t(u16, ICE_MAX_NUM_DESC, \ 571aec6e1bSBrett Creeley max_t(u16, ALIGN(PAGE_SIZE / sizeof(union ice_32byte_rx_desc), \ 581aec6e1bSBrett Creeley ICE_REQ_DESC_MULTIPLE), \ 591aec6e1bSBrett Creeley ICE_DFLT_MIN_RX_DESC)) 601aec6e1bSBrett Creeley /* set default number of Tx descriptors to the minimum between ICE_MAX_NUM_DESC 611aec6e1bSBrett Creeley * and the number of descriptors to fill up an entire page 621aec6e1bSBrett Creeley */ 63ad71b256SBrett Creeley #define ICE_DFLT_NUM_TX_DESC min_t(u16, ICE_MAX_NUM_DESC, \ 64ad71b256SBrett Creeley ALIGN(PAGE_SIZE / \ 65ad71b256SBrett Creeley sizeof(struct ice_tx_desc), \ 66ad71b256SBrett Creeley ICE_REQ_DESC_MULTIPLE)) 67ad71b256SBrett Creeley 685513b920SAnirudh Venkataramanan #define ICE_DFLT_TRAFFIC_CLASS BIT(0) 69940b61afSAnirudh Venkataramanan #define ICE_INT_NAME_STR_LEN (IFNAMSIZ + 16) 70fcea6f3dSAnirudh Venkataramanan #define ICE_ETHTOOL_FWVER_LEN 32 71f31e4b6fSAnirudh Venkataramanan #define ICE_AQ_LEN 64 7275d2b253SAnirudh Venkataramanan #define ICE_MBXQ_LEN 64 73940b61afSAnirudh Venkataramanan #define ICE_MIN_MSIX 2 743a858ba3SAnirudh Venkataramanan #define ICE_NO_VSI 0xffff 75940b61afSAnirudh Venkataramanan #define ICE_MAX_TXQS 2048 76940b61afSAnirudh Venkataramanan #define ICE_MAX_RXQS 2048 773a858ba3SAnirudh Venkataramanan #define ICE_VSI_MAP_CONTIG 0 783a858ba3SAnirudh Venkataramanan #define ICE_VSI_MAP_SCATTER 1 793a858ba3SAnirudh Venkataramanan #define ICE_MAX_SCATTER_TXQS 16 803a858ba3SAnirudh Venkataramanan #define ICE_MAX_SCATTER_RXQS 16 81cdedef59SAnirudh Venkataramanan #define ICE_Q_WAIT_RETRY_LIMIT 10 82cdedef59SAnirudh Venkataramanan #define ICE_Q_WAIT_MAX_RETRY (5 * ICE_Q_WAIT_RETRY_LIMIT) 83d76a60baSAnirudh Venkataramanan #define ICE_MAX_LG_RSS_QS 256 84d76a60baSAnirudh Venkataramanan #define ICE_MAX_SMALL_RSS_QS 8 85940b61afSAnirudh Venkataramanan #define ICE_RES_VALID_BIT 0x8000 86940b61afSAnirudh Venkataramanan #define ICE_RES_MISC_VEC_ID (ICE_RES_VALID_BIT - 1) 873a858ba3SAnirudh Venkataramanan #define ICE_INVAL_Q_INDEX 0xffff 880f9d5027SAnirudh Venkataramanan #define ICE_INVAL_VFID 256 8975d2b253SAnirudh Venkataramanan #define ICE_MAX_VF_COUNT 256 90ddf30f7fSAnirudh Venkataramanan #define ICE_MAX_QS_PER_VF 256 91ddf30f7fSAnirudh Venkataramanan #define ICE_MIN_QS_PER_VF 1 92ddf30f7fSAnirudh Venkataramanan #define ICE_DFLT_QS_PER_VF 4 93ba0db585SMichal Swiatkowski #define ICE_NONQ_VECS_VF 1 94ba0db585SMichal Swiatkowski #define ICE_MAX_SCATTER_QS_PER_VF 16 951071a835SAnirudh Venkataramanan #define ICE_MAX_BASE_QS_PER_VF 16 96ddf30f7fSAnirudh Venkataramanan #define ICE_MAX_INTR_PER_VF 65 97ddf30f7fSAnirudh Venkataramanan #define ICE_MIN_INTR_PER_VF (ICE_MIN_QS_PER_VF + 1) 98ddf30f7fSAnirudh Venkataramanan #define ICE_DFLT_INTR_PER_VF (ICE_DFLT_QS_PER_VF + 1) 99837f08fdSAnirudh Venkataramanan 100afd9d4abSAnirudh Venkataramanan #define ICE_MAX_RESET_WAIT 20 101afd9d4abSAnirudh Venkataramanan 102fcea6f3dSAnirudh Venkataramanan #define ICE_VSIQF_HKEY_ARRAY_SIZE ((VSIQF_HKEY_MAX_INDEX + 1) * 4) 103fcea6f3dSAnirudh Venkataramanan 104837f08fdSAnirudh Venkataramanan #define ICE_DFLT_NETIF_M (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK) 105837f08fdSAnirudh Venkataramanan 1063a858ba3SAnirudh Venkataramanan #define ICE_MAX_MTU (ICE_AQ_SET_MAC_FRAME_SIZE_MAX - \ 1075ed5d316SMaciej Fijalkowski (ETH_HLEN + ETH_FCS_LEN + (VLAN_HLEN * 2))) 1083a858ba3SAnirudh Venkataramanan 1093a858ba3SAnirudh Venkataramanan #define ICE_UP_TABLE_TRANSLATE(val, i) \ 1103a858ba3SAnirudh Venkataramanan (((val) << ICE_AQ_VSI_UP_TABLE_UP##i##_S) & \ 1113a858ba3SAnirudh Venkataramanan ICE_AQ_VSI_UP_TABLE_UP##i##_M) 1123a858ba3SAnirudh Venkataramanan 1132b245cb2SAnirudh Venkataramanan #define ICE_TX_DESC(R, i) (&(((struct ice_tx_desc *)((R)->desc))[i])) 114cdedef59SAnirudh Venkataramanan #define ICE_RX_DESC(R, i) (&(((union ice_32b_rx_flex_desc *)((R)->desc))[i])) 115d76a60baSAnirudh Venkataramanan #define ICE_TX_CTX_DESC(R, i) (&(((struct ice_tx_ctx_desc *)((R)->desc))[i])) 116cdedef59SAnirudh Venkataramanan 1170b28b702SAnirudh Venkataramanan /* Macro for each VSI in a PF */ 1180b28b702SAnirudh Venkataramanan #define ice_for_each_vsi(pf, i) \ 1190b28b702SAnirudh Venkataramanan for ((i) = 0; (i) < (pf)->num_alloc_vsi; (i)++) 1200b28b702SAnirudh Venkataramanan 121d337f2afSAnirudh Venkataramanan /* Macros for each Tx/Rx ring in a VSI */ 122cdedef59SAnirudh Venkataramanan #define ice_for_each_txq(vsi, i) \ 123cdedef59SAnirudh Venkataramanan for ((i) = 0; (i) < (vsi)->num_txq; (i)++) 124cdedef59SAnirudh Venkataramanan 125cdedef59SAnirudh Venkataramanan #define ice_for_each_rxq(vsi, i) \ 126cdedef59SAnirudh Venkataramanan for ((i) = 0; (i) < (vsi)->num_rxq; (i)++) 127cdedef59SAnirudh Venkataramanan 128d337f2afSAnirudh Venkataramanan /* Macros for each allocated Tx/Rx ring whether used or not in a VSI */ 129f8ba7db8SJacob Keller #define ice_for_each_alloc_txq(vsi, i) \ 130f8ba7db8SJacob Keller for ((i) = 0; (i) < (vsi)->alloc_txq; (i)++) 131f8ba7db8SJacob Keller 132f8ba7db8SJacob Keller #define ice_for_each_alloc_rxq(vsi, i) \ 133f8ba7db8SJacob Keller for ((i) = 0; (i) < (vsi)->alloc_rxq; (i)++) 134f8ba7db8SJacob Keller 13567fe64d7SBrett Creeley #define ice_for_each_q_vector(vsi, i) \ 13667fe64d7SBrett Creeley for ((i) = 0; (i) < (vsi)->num_q_vectors; (i)++) 13767fe64d7SBrett Creeley 1385eda8afdSAkeem G Abodunrin #define ICE_UCAST_PROMISC_BITS (ICE_PROMISC_UCAST_TX | ICE_PROMISC_MCAST_TX | \ 1395eda8afdSAkeem G Abodunrin ICE_PROMISC_UCAST_RX | ICE_PROMISC_MCAST_RX) 1405eda8afdSAkeem G Abodunrin 1415eda8afdSAkeem G Abodunrin #define ICE_UCAST_VLAN_PROMISC_BITS (ICE_PROMISC_UCAST_TX | \ 1425eda8afdSAkeem G Abodunrin ICE_PROMISC_MCAST_TX | \ 1435eda8afdSAkeem G Abodunrin ICE_PROMISC_UCAST_RX | \ 1445eda8afdSAkeem G Abodunrin ICE_PROMISC_MCAST_RX | \ 1455eda8afdSAkeem G Abodunrin ICE_PROMISC_VLAN_TX | \ 1465eda8afdSAkeem G Abodunrin ICE_PROMISC_VLAN_RX) 1475eda8afdSAkeem G Abodunrin 1485eda8afdSAkeem G Abodunrin #define ICE_MCAST_PROMISC_BITS (ICE_PROMISC_MCAST_TX | ICE_PROMISC_MCAST_RX) 1495eda8afdSAkeem G Abodunrin 1505eda8afdSAkeem G Abodunrin #define ICE_MCAST_VLAN_PROMISC_BITS (ICE_PROMISC_MCAST_TX | \ 1515eda8afdSAkeem G Abodunrin ICE_PROMISC_MCAST_RX | \ 1525eda8afdSAkeem G Abodunrin ICE_PROMISC_VLAN_TX | \ 1535eda8afdSAkeem G Abodunrin ICE_PROMISC_VLAN_RX) 1545eda8afdSAkeem G Abodunrin 1553a858ba3SAnirudh Venkataramanan struct ice_tc_info { 1563a858ba3SAnirudh Venkataramanan u16 qoffset; 157c5a2a4a3SUsha Ketineni u16 qcount_tx; 158c5a2a4a3SUsha Ketineni u16 qcount_rx; 159c5a2a4a3SUsha Ketineni u8 netdev_tc; 1603a858ba3SAnirudh Venkataramanan }; 1613a858ba3SAnirudh Venkataramanan 1623a858ba3SAnirudh Venkataramanan struct ice_tc_cfg { 1633a858ba3SAnirudh Venkataramanan u8 numtc; /* Total number of enabled TCs */ 164f9867df6SAnirudh Venkataramanan u8 ena_tc; /* Tx map */ 1653a858ba3SAnirudh Venkataramanan struct ice_tc_info tc_info[ICE_MAX_TRAFFIC_CLASS]; 1663a858ba3SAnirudh Venkataramanan }; 1673a858ba3SAnirudh Venkataramanan 168940b61afSAnirudh Venkataramanan struct ice_res_tracker { 169940b61afSAnirudh Venkataramanan u16 num_entries; 170cbe66bfeSBrett Creeley u16 end; 171940b61afSAnirudh Venkataramanan u16 list[1]; 172940b61afSAnirudh Venkataramanan }; 173940b61afSAnirudh Venkataramanan 17403f7a986SAnirudh Venkataramanan struct ice_qs_cfg { 17594c4441bSAnirudh Venkataramanan struct mutex *qs_mutex; /* will be assigned to &pf->avail_q_mutex */ 17603f7a986SAnirudh Venkataramanan unsigned long *pf_map; 17703f7a986SAnirudh Venkataramanan unsigned long pf_map_size; 17803f7a986SAnirudh Venkataramanan unsigned int q_count; 17903f7a986SAnirudh Venkataramanan unsigned int scatter_count; 18003f7a986SAnirudh Venkataramanan u16 *vsi_map; 18103f7a986SAnirudh Venkataramanan u16 vsi_map_offset; 18203f7a986SAnirudh Venkataramanan u8 mapping_mode; 18303f7a986SAnirudh Venkataramanan }; 18403f7a986SAnirudh Venkataramanan 185940b61afSAnirudh Venkataramanan struct ice_sw { 186940b61afSAnirudh Venkataramanan struct ice_pf *pf; 187940b61afSAnirudh Venkataramanan u16 sw_id; /* switch ID for this switch */ 188940b61afSAnirudh Venkataramanan u16 bridge_mode; /* VEB/VEPA/Port Virtualizer */ 189940b61afSAnirudh Venkataramanan }; 190940b61afSAnirudh Venkataramanan 191837f08fdSAnirudh Venkataramanan enum ice_state { 1920e674aebSAnirudh Venkataramanan __ICE_TESTING, 193837f08fdSAnirudh Venkataramanan __ICE_DOWN, 1940b28b702SAnirudh Venkataramanan __ICE_NEEDS_RESTART, 1950f9d5027SAnirudh Venkataramanan __ICE_PREPARED_FOR_RESET, /* set by driver when prepared */ 1965df7e45dSDave Ertman __ICE_RESET_OICR_RECV, /* set by driver after rcv reset OICR */ 197940b61afSAnirudh Venkataramanan __ICE_PFR_REQ, /* set by driver and peers */ 1980b28b702SAnirudh Venkataramanan __ICE_CORER_REQ, /* set by driver and peers */ 1990b28b702SAnirudh Venkataramanan __ICE_GLOBR_REQ, /* set by driver and peers */ 2000b28b702SAnirudh Venkataramanan __ICE_CORER_RECV, /* set by OICR handler */ 2010b28b702SAnirudh Venkataramanan __ICE_GLOBR_RECV, /* set by OICR handler */ 2020b28b702SAnirudh Venkataramanan __ICE_EMPR_RECV, /* set by OICR handler */ 2030b28b702SAnirudh Venkataramanan __ICE_SUSPENDED, /* set on module remove path */ 2040b28b702SAnirudh Venkataramanan __ICE_RESET_FAILED, /* set by reset/rebuild */ 205ddf30f7fSAnirudh Venkataramanan /* When checking for the PF to be in a nominal operating state, the 206ddf30f7fSAnirudh Venkataramanan * bits that are grouped at the beginning of the list need to be 207ddf30f7fSAnirudh Venkataramanan * checked. Bits occurring before __ICE_STATE_NOMINAL_CHECK_BITS will 208ddf30f7fSAnirudh Venkataramanan * be checked. If you need to add a bit into consideration for nominal 209ddf30f7fSAnirudh Venkataramanan * operating state, it must be added before 210ddf30f7fSAnirudh Venkataramanan * __ICE_STATE_NOMINAL_CHECK_BITS. Do not move this entry's position 211ddf30f7fSAnirudh Venkataramanan * without appropriate consideration. 212ddf30f7fSAnirudh Venkataramanan */ 213ddf30f7fSAnirudh Venkataramanan __ICE_STATE_NOMINAL_CHECK_BITS, 214940b61afSAnirudh Venkataramanan __ICE_ADMINQ_EVENT_PENDING, 21575d2b253SAnirudh Venkataramanan __ICE_MAILBOXQ_EVENT_PENDING, 216b3969fd7SSudheer Mogilappagari __ICE_MDD_EVENT_PENDING, 217007676b4SAnirudh Venkataramanan __ICE_VFLR_EVENT_PENDING, 218e94d4478SAnirudh Venkataramanan __ICE_FLTR_OVERFLOW_PROMISC, 219ddf30f7fSAnirudh Venkataramanan __ICE_VF_DIS, 220fcea6f3dSAnirudh Venkataramanan __ICE_CFG_BUSY, 221940b61afSAnirudh Venkataramanan __ICE_SERVICE_SCHED, 2228d81fa55SAkeem G Abodunrin __ICE_SERVICE_DIS, 223837f08fdSAnirudh Venkataramanan __ICE_STATE_NBITS /* must be last */ 224837f08fdSAnirudh Venkataramanan }; 225837f08fdSAnirudh Venkataramanan 226e94d4478SAnirudh Venkataramanan enum ice_vsi_flags { 227e94d4478SAnirudh Venkataramanan ICE_VSI_FLAG_UMAC_FLTR_CHANGED, 228e94d4478SAnirudh Venkataramanan ICE_VSI_FLAG_MMAC_FLTR_CHANGED, 229e94d4478SAnirudh Venkataramanan ICE_VSI_FLAG_VLAN_FLTR_CHANGED, 230e94d4478SAnirudh Venkataramanan ICE_VSI_FLAG_PROMISC_CHANGED, 231e94d4478SAnirudh Venkataramanan ICE_VSI_FLAG_NBITS /* must be last */ 232e94d4478SAnirudh Venkataramanan }; 233e94d4478SAnirudh Venkataramanan 234940b61afSAnirudh Venkataramanan /* struct that defines a VSI, associated with a dev */ 235940b61afSAnirudh Venkataramanan struct ice_vsi { 236940b61afSAnirudh Venkataramanan struct net_device *netdev; 2373a858ba3SAnirudh Venkataramanan struct ice_sw *vsw; /* switch this VSI is on */ 2383a858ba3SAnirudh Venkataramanan struct ice_pf *back; /* back pointer to PF */ 239940b61afSAnirudh Venkataramanan struct ice_port_info *port_info; /* back pointer to port_info */ 240d337f2afSAnirudh Venkataramanan struct ice_ring **rx_rings; /* Rx ring array */ 241d337f2afSAnirudh Venkataramanan struct ice_ring **tx_rings; /* Tx ring array */ 2423a858ba3SAnirudh Venkataramanan struct ice_q_vector **q_vectors; /* q_vector array */ 243cdedef59SAnirudh Venkataramanan 244cdedef59SAnirudh Venkataramanan irqreturn_t (*irq_handler)(int irq, void *data); 245cdedef59SAnirudh Venkataramanan 246fcea6f3dSAnirudh Venkataramanan u64 tx_linearize; 2473a858ba3SAnirudh Venkataramanan DECLARE_BITMAP(state, __ICE_STATE_NBITS); 248e94d4478SAnirudh Venkataramanan DECLARE_BITMAP(flags, ICE_VSI_FLAG_NBITS); 249e94d4478SAnirudh Venkataramanan unsigned int current_netdev_flags; 250fcea6f3dSAnirudh Venkataramanan u32 tx_restart; 251fcea6f3dSAnirudh Venkataramanan u32 tx_busy; 252fcea6f3dSAnirudh Venkataramanan u32 rx_buf_failed; 253fcea6f3dSAnirudh Venkataramanan u32 rx_page_failed; 2543a858ba3SAnirudh Venkataramanan int num_q_vectors; 255cbe66bfeSBrett Creeley int base_vector; /* IRQ base for OS reserved vectors */ 2563a858ba3SAnirudh Venkataramanan enum ice_vsi_type type; 257940b61afSAnirudh Venkataramanan u16 vsi_num; /* HW (absolute) index of this VSI */ 2583a858ba3SAnirudh Venkataramanan u16 idx; /* software index in pf->vsi[] */ 2593a858ba3SAnirudh Venkataramanan 2603a858ba3SAnirudh Venkataramanan /* Interrupt thresholds */ 2613a858ba3SAnirudh Venkataramanan u16 work_lmt; 2623a858ba3SAnirudh Venkataramanan 2638ede0178SAnirudh Venkataramanan s16 vf_id; /* VF ID for SR-IOV VSIs */ 2648ede0178SAnirudh Venkataramanan 265d95276ceSAkeem G Abodunrin u16 ethtype; /* Ethernet protocol for pause frame */ 266d95276ceSAkeem G Abodunrin 267d76a60baSAnirudh Venkataramanan /* RSS config */ 268d76a60baSAnirudh Venkataramanan u16 rss_table_size; /* HW RSS table size */ 269d76a60baSAnirudh Venkataramanan u16 rss_size; /* Allocated RSS queues */ 270d76a60baSAnirudh Venkataramanan u8 *rss_hkey_user; /* User configured hash keys */ 271d76a60baSAnirudh Venkataramanan u8 *rss_lut_user; /* User configured lookup table entries */ 272d76a60baSAnirudh Venkataramanan u8 rss_lut_type; /* used to configure Get/Set RSS LUT AQ call */ 273d76a60baSAnirudh Venkataramanan 274cdedef59SAnirudh Venkataramanan u16 max_frame; 275cdedef59SAnirudh Venkataramanan u16 rx_buf_len; 276cdedef59SAnirudh Venkataramanan 2773a858ba3SAnirudh Venkataramanan struct ice_aqc_vsi_props info; /* VSI properties */ 2783a858ba3SAnirudh Venkataramanan 279fcea6f3dSAnirudh Venkataramanan /* VSI stats */ 280fcea6f3dSAnirudh Venkataramanan struct rtnl_link_stats64 net_stats; 281fcea6f3dSAnirudh Venkataramanan struct ice_eth_stats eth_stats; 282fcea6f3dSAnirudh Venkataramanan struct ice_eth_stats eth_stats_prev; 283fcea6f3dSAnirudh Venkataramanan 284e94d4478SAnirudh Venkataramanan struct list_head tmp_sync_list; /* MAC filters to be synced */ 285e94d4478SAnirudh Venkataramanan struct list_head tmp_unsync_list; /* MAC filters to be unsynced */ 286e94d4478SAnirudh Venkataramanan 2870ab54c5fSJesse Brandeburg u8 irqs_ready:1; 2880ab54c5fSJesse Brandeburg u8 current_isup:1; /* Sync 'link up' logging */ 2890ab54c5fSJesse Brandeburg u8 stat_offsets_loaded:1; 2900ab54c5fSJesse Brandeburg u8 vlan_ena:1; 291cdedef59SAnirudh Venkataramanan 2923a858ba3SAnirudh Venkataramanan /* queue information */ 2933a858ba3SAnirudh Venkataramanan u8 tx_mapping_mode; /* ICE_MAP_MODE_[CONTIG|SCATTER] */ 2943a858ba3SAnirudh Venkataramanan u8 rx_mapping_mode; /* ICE_MAP_MODE_[CONTIG|SCATTER] */ 2953a858ba3SAnirudh Venkataramanan u16 txq_map[ICE_MAX_TXQS]; /* index in pf->avail_txqs */ 2963a858ba3SAnirudh Venkataramanan u16 rxq_map[ICE_MAX_RXQS]; /* index in pf->avail_rxqs */ 2973a858ba3SAnirudh Venkataramanan u16 alloc_txq; /* Allocated Tx queues */ 2983a858ba3SAnirudh Venkataramanan u16 num_txq; /* Used Tx queues */ 2993a858ba3SAnirudh Venkataramanan u16 alloc_rxq; /* Allocated Rx queues */ 3003a858ba3SAnirudh Venkataramanan u16 num_rxq; /* Used Rx queues */ 301ad71b256SBrett Creeley u16 num_rx_desc; 302ad71b256SBrett Creeley u16 num_tx_desc; 3033a858ba3SAnirudh Venkataramanan struct ice_tc_cfg tc_cfg; 3043a858ba3SAnirudh Venkataramanan } ____cacheline_internodealigned_in_smp; 3053a858ba3SAnirudh Venkataramanan 3063a858ba3SAnirudh Venkataramanan /* struct that defines an interrupt vector */ 3073a858ba3SAnirudh Venkataramanan struct ice_q_vector { 3083a858ba3SAnirudh Venkataramanan struct ice_vsi *vsi; 3098244dd2dSBrett Creeley 3103a858ba3SAnirudh Venkataramanan u16 v_idx; /* index in the vsi->q_vector array. */ 311b07833a0SBrett Creeley u16 reg_idx; 312d337f2afSAnirudh Venkataramanan u8 num_ring_rx; /* total number of Rx rings in vector */ 3138244dd2dSBrett Creeley u8 num_ring_tx; /* total number of Tx rings in vector */ 3148244dd2dSBrett Creeley u8 itr_countdown; /* when 0 should adjust adaptive ITR */ 3159e4ab4c2SBrett Creeley /* in usecs, need to use ice_intrl_to_usecs_reg() before writing this 3169e4ab4c2SBrett Creeley * value to the device 3179e4ab4c2SBrett Creeley */ 3189e4ab4c2SBrett Creeley u8 intrl; 3198244dd2dSBrett Creeley 3208244dd2dSBrett Creeley struct napi_struct napi; 3218244dd2dSBrett Creeley 3228244dd2dSBrett Creeley struct ice_ring_container rx; 3238244dd2dSBrett Creeley struct ice_ring_container tx; 3248244dd2dSBrett Creeley 3258244dd2dSBrett Creeley cpumask_t affinity_mask; 3268244dd2dSBrett Creeley struct irq_affinity_notify affinity_notify; 3278244dd2dSBrett Creeley 3288244dd2dSBrett Creeley char name[ICE_INT_NAME_STR_LEN]; 329940b61afSAnirudh Venkataramanan } ____cacheline_internodealigned_in_smp; 330940b61afSAnirudh Venkataramanan 331940b61afSAnirudh Venkataramanan enum ice_pf_flags { 332940b61afSAnirudh Venkataramanan ICE_FLAG_MSIX_ENA, 333940b61afSAnirudh Venkataramanan ICE_FLAG_FLTR_SYNC, 334940b61afSAnirudh Venkataramanan ICE_FLAG_RSS_ENA, 335ddf30f7fSAnirudh Venkataramanan ICE_FLAG_SRIOV_ENA, 33675d2b253SAnirudh Venkataramanan ICE_FLAG_SRIOV_CAPABLE, 33737b6f646SAnirudh Venkataramanan ICE_FLAG_DCB_CAPABLE, 33837b6f646SAnirudh Venkataramanan ICE_FLAG_DCB_ENA, 339ab4ab73fSBruce Allan ICE_FLAG_LINK_DOWN_ON_CLOSE_ENA, 34031eafa40SAnirudh Venkataramanan ICE_FLAG_ENABLE_FW_LLDP, 3413a257a14SAnirudh Venkataramanan ICE_FLAG_ETHTOOL_CTXT, /* set when ethtool holds RTNL lock */ 342940b61afSAnirudh Venkataramanan ICE_PF_FLAGS_NBITS /* must be last */ 343940b61afSAnirudh Venkataramanan }; 344940b61afSAnirudh Venkataramanan 345837f08fdSAnirudh Venkataramanan struct ice_pf { 346837f08fdSAnirudh Venkataramanan struct pci_dev *pdev; 347eb0208ecSPreethi Banala 348eb0208ecSPreethi Banala /* OS reserved IRQ details */ 349940b61afSAnirudh Venkataramanan struct msix_entry *msix_entries; 350cbe66bfeSBrett Creeley struct ice_res_tracker *irq_tracker; 351cbe66bfeSBrett Creeley /* First MSIX vector used by SR-IOV VFs. Calculated by subtracting the 352cbe66bfeSBrett Creeley * number of MSIX vectors needed for all SR-IOV VFs from the number of 353cbe66bfeSBrett Creeley * MSIX vectors allowed on this PF. 354cbe66bfeSBrett Creeley */ 355cbe66bfeSBrett Creeley u16 sriov_base_vector; 356eb0208ecSPreethi Banala 357940b61afSAnirudh Venkataramanan struct ice_vsi **vsi; /* VSIs created by the driver */ 358940b61afSAnirudh Venkataramanan struct ice_sw *first_sw; /* first switch created by firmware */ 359ddf30f7fSAnirudh Venkataramanan /* Virtchnl/SR-IOV config info */ 360ddf30f7fSAnirudh Venkataramanan struct ice_vf *vf; 361ddf30f7fSAnirudh Venkataramanan int num_alloc_vfs; /* actual number of VFs allocated */ 36275d2b253SAnirudh Venkataramanan u16 num_vfs_supported; /* num VFs supported for this PF */ 363ddf30f7fSAnirudh Venkataramanan u16 num_vf_qps; /* num queue pairs per VF */ 364ddf30f7fSAnirudh Venkataramanan u16 num_vf_msix; /* num vectors per VF */ 365837f08fdSAnirudh Venkataramanan DECLARE_BITMAP(state, __ICE_STATE_NBITS); 366940b61afSAnirudh Venkataramanan DECLARE_BITMAP(avail_txqs, ICE_MAX_TXQS); 367940b61afSAnirudh Venkataramanan DECLARE_BITMAP(avail_rxqs, ICE_MAX_RXQS); 368940b61afSAnirudh Venkataramanan DECLARE_BITMAP(flags, ICE_PF_FLAGS_NBITS); 369940b61afSAnirudh Venkataramanan unsigned long serv_tmr_period; 370940b61afSAnirudh Venkataramanan unsigned long serv_tmr_prev; 371940b61afSAnirudh Venkataramanan struct timer_list serv_tmr; 372940b61afSAnirudh Venkataramanan struct work_struct serv_task; 373940b61afSAnirudh Venkataramanan struct mutex avail_q_mutex; /* protects access to avail_[rx|tx]qs */ 374940b61afSAnirudh Venkataramanan struct mutex sw_mutex; /* lock for protecting VSI alloc flow */ 375837f08fdSAnirudh Venkataramanan u32 msg_enable; 376d76a60baSAnirudh Venkataramanan u32 hw_csum_rx_error; 377cbe66bfeSBrett Creeley u32 oicr_idx; /* Other interrupt cause MSIX vector index */ 378eb0208ecSPreethi Banala u32 num_avail_sw_msix; /* remaining MSIX SW vectors left unclaimed */ 379940b61afSAnirudh Venkataramanan u32 num_lan_msix; /* Total MSIX vectors for base driver */ 380f9867df6SAnirudh Venkataramanan u16 num_lan_tx; /* num LAN Tx queues setup */ 381f9867df6SAnirudh Venkataramanan u16 num_lan_rx; /* num LAN Rx queues setup */ 382d337f2afSAnirudh Venkataramanan u16 q_left_tx; /* remaining num Tx queues left unclaimed */ 383d337f2afSAnirudh Venkataramanan u16 q_left_rx; /* remaining num Rx queues left unclaimed */ 384940b61afSAnirudh Venkataramanan u16 next_vsi; /* Next free slot in pf->vsi[] - 0-based! */ 385940b61afSAnirudh Venkataramanan u16 num_alloc_vsi; 3860b28b702SAnirudh Venkataramanan u16 corer_count; /* Core reset count */ 3870b28b702SAnirudh Venkataramanan u16 globr_count; /* Global reset count */ 3880b28b702SAnirudh Venkataramanan u16 empr_count; /* EMP reset count */ 3890b28b702SAnirudh Venkataramanan u16 pfr_count; /* PF reset count */ 3900b28b702SAnirudh Venkataramanan 391fcea6f3dSAnirudh Venkataramanan struct ice_hw_port_stats stats; 392fcea6f3dSAnirudh Venkataramanan struct ice_hw_port_stats stats_prev; 393837f08fdSAnirudh Venkataramanan struct ice_hw hw; 3940ab54c5fSJesse Brandeburg u8 stat_prev_loaded:1; /* has previous stats been loaded */ 3957b9ffc76SAnirudh Venkataramanan #ifdef CONFIG_DCB 3967b9ffc76SAnirudh Venkataramanan u16 dcbx_cap; 3977b9ffc76SAnirudh Venkataramanan #endif /* CONFIG_DCB */ 398b3969fd7SSudheer Mogilappagari u32 tx_timeout_count; 399b3969fd7SSudheer Mogilappagari unsigned long tx_timeout_last_recovery; 400b3969fd7SSudheer Mogilappagari u32 tx_timeout_recovery_level; 401940b61afSAnirudh Venkataramanan char int_name[ICE_INT_NAME_STR_LEN]; 4020e674aebSAnirudh Venkataramanan u32 sw_int_count; 403837f08fdSAnirudh Venkataramanan }; 404940b61afSAnirudh Venkataramanan 4053a858ba3SAnirudh Venkataramanan struct ice_netdev_priv { 4063a858ba3SAnirudh Venkataramanan struct ice_vsi *vsi; 4073a858ba3SAnirudh Venkataramanan }; 4083a858ba3SAnirudh Venkataramanan 409940b61afSAnirudh Venkataramanan /** 410940b61afSAnirudh Venkataramanan * ice_irq_dynamic_ena - Enable default interrupt generation settings 411f9867df6SAnirudh Venkataramanan * @hw: pointer to HW struct 412f9867df6SAnirudh Venkataramanan * @vsi: pointer to VSI struct, can be NULL 413cdedef59SAnirudh Venkataramanan * @q_vector: pointer to q_vector, can be NULL 414940b61afSAnirudh Venkataramanan */ 415c8b7abddSBruce Allan static inline void 416c8b7abddSBruce Allan ice_irq_dynamic_ena(struct ice_hw *hw, struct ice_vsi *vsi, 417cdedef59SAnirudh Venkataramanan struct ice_q_vector *q_vector) 418940b61afSAnirudh Venkataramanan { 419b07833a0SBrett Creeley u32 vector = (vsi && q_vector) ? q_vector->reg_idx : 420cbe66bfeSBrett Creeley ((struct ice_pf *)hw->back)->oicr_idx; 421940b61afSAnirudh Venkataramanan int itr = ICE_ITR_NONE; 422940b61afSAnirudh Venkataramanan u32 val; 423940b61afSAnirudh Venkataramanan 424940b61afSAnirudh Venkataramanan /* clear the PBA here, as this function is meant to clean out all 425940b61afSAnirudh Venkataramanan * previous interrupts and enable the interrupt 426940b61afSAnirudh Venkataramanan */ 427940b61afSAnirudh Venkataramanan val = GLINT_DYN_CTL_INTENA_M | GLINT_DYN_CTL_CLEARPBA_M | 428940b61afSAnirudh Venkataramanan (itr << GLINT_DYN_CTL_ITR_INDX_S); 429cdedef59SAnirudh Venkataramanan if (vsi) 430cdedef59SAnirudh Venkataramanan if (test_bit(__ICE_DOWN, vsi->state)) 431cdedef59SAnirudh Venkataramanan return; 432940b61afSAnirudh Venkataramanan wr32(hw, GLINT_DYN_CTL(vector), val); 433940b61afSAnirudh Venkataramanan } 434cdedef59SAnirudh Venkataramanan 435c2a23e00SBrett Creeley /** 436c2a23e00SBrett Creeley * ice_find_vsi_by_type - Find and return VSI of a given type 437c2a23e00SBrett Creeley * @pf: PF to search for VSI 438c2a23e00SBrett Creeley * @type: Value indicating type of VSI we are looking for 439c2a23e00SBrett Creeley */ 440c2a23e00SBrett Creeley static inline struct ice_vsi * 441c2a23e00SBrett Creeley ice_find_vsi_by_type(struct ice_pf *pf, enum ice_vsi_type type) 442c2a23e00SBrett Creeley { 443c2a23e00SBrett Creeley int i; 444c2a23e00SBrett Creeley 445c2a23e00SBrett Creeley for (i = 0; i < pf->num_alloc_vsi; i++) { 446c2a23e00SBrett Creeley struct ice_vsi *vsi = pf->vsi[i]; 447c2a23e00SBrett Creeley 448c2a23e00SBrett Creeley if (vsi && vsi->type == type) 449c2a23e00SBrett Creeley return vsi; 450c2a23e00SBrett Creeley } 451c2a23e00SBrett Creeley 452c2a23e00SBrett Creeley return NULL; 453c2a23e00SBrett Creeley } 454c2a23e00SBrett Creeley 4550e674aebSAnirudh Venkataramanan int ice_vsi_setup_tx_rings(struct ice_vsi *vsi); 4560e674aebSAnirudh Venkataramanan int ice_vsi_setup_rx_rings(struct ice_vsi *vsi); 457fcea6f3dSAnirudh Venkataramanan void ice_set_ethtool_ops(struct net_device *netdev); 458fcea6f3dSAnirudh Venkataramanan int ice_up(struct ice_vsi *vsi); 459fcea6f3dSAnirudh Venkataramanan int ice_down(struct ice_vsi *vsi); 4600e674aebSAnirudh Venkataramanan int ice_vsi_cfg(struct ice_vsi *vsi); 4610e674aebSAnirudh Venkataramanan struct ice_vsi *ice_lb_vsi_setup(struct ice_pf *pf, struct ice_port_info *pi); 462d76a60baSAnirudh Venkataramanan int ice_set_rss(struct ice_vsi *vsi, u8 *seed, u8 *lut, u16 lut_size); 463d76a60baSAnirudh Venkataramanan int ice_get_rss(struct ice_vsi *vsi, u8 *seed, u8 *lut, u16 lut_size); 464d76a60baSAnirudh Venkataramanan void ice_fill_rss_lut(u8 *lut, u16 rss_table_size, u16 rss_size); 465fcea6f3dSAnirudh Venkataramanan void ice_print_link_msg(struct ice_vsi *vsi, bool isup); 4667b9ffc76SAnirudh Venkataramanan #ifdef CONFIG_DCB 4677b9ffc76SAnirudh Venkataramanan int ice_pf_ena_all_vsi(struct ice_pf *pf, bool locked); 4687b9ffc76SAnirudh Venkataramanan void ice_pf_dis_all_vsi(struct ice_pf *pf, bool locked); 4697b9ffc76SAnirudh Venkataramanan #endif /* CONFIG_DCB */ 4700e674aebSAnirudh Venkataramanan int ice_open(struct net_device *netdev); 4710e674aebSAnirudh Venkataramanan int ice_stop(struct net_device *netdev); 472d76a60baSAnirudh Venkataramanan 473837f08fdSAnirudh Venkataramanan #endif /* _ICE_H_ */ 474