xref: /openbmc/linux/drivers/net/ethernet/intel/ice/ice.h (revision 38e97a98e371c615f67d144ee9e4f7087c0a41e8)
1837f08fdSAnirudh Venkataramanan /* SPDX-License-Identifier: GPL-2.0 */
2837f08fdSAnirudh Venkataramanan /* Copyright (c) 2018, Intel Corporation. */
3837f08fdSAnirudh Venkataramanan 
4837f08fdSAnirudh Venkataramanan #ifndef _ICE_H_
5837f08fdSAnirudh Venkataramanan #define _ICE_H_
6837f08fdSAnirudh Venkataramanan 
7837f08fdSAnirudh Venkataramanan #include <linux/types.h>
8837f08fdSAnirudh Venkataramanan #include <linux/errno.h>
9837f08fdSAnirudh Venkataramanan #include <linux/kernel.h>
10837f08fdSAnirudh Venkataramanan #include <linux/module.h>
11462acf6aSTony Nguyen #include <linux/firmware.h>
12837f08fdSAnirudh Venkataramanan #include <linux/netdevice.h>
13837f08fdSAnirudh Venkataramanan #include <linux/compiler.h>
14dc49c772SAnirudh Venkataramanan #include <linux/etherdevice.h>
15cdedef59SAnirudh Venkataramanan #include <linux/skbuff.h>
163a858ba3SAnirudh Venkataramanan #include <linux/cpumask.h>
17fcea6f3dSAnirudh Venkataramanan #include <linux/rtnetlink.h>
183a858ba3SAnirudh Venkataramanan #include <linux/if_vlan.h>
19cdedef59SAnirudh Venkataramanan #include <linux/dma-mapping.h>
20837f08fdSAnirudh Venkataramanan #include <linux/pci.h>
21940b61afSAnirudh Venkataramanan #include <linux/workqueue.h>
22d69ea414SJacob Keller #include <linux/wait.h>
23940b61afSAnirudh Venkataramanan #include <linux/interrupt.h>
24fcea6f3dSAnirudh Venkataramanan #include <linux/ethtool.h>
25940b61afSAnirudh Venkataramanan #include <linux/timer.h>
267ec59eeaSAnirudh Venkataramanan #include <linux/delay.h>
27837f08fdSAnirudh Venkataramanan #include <linux/bitmap.h>
283a858ba3SAnirudh Venkataramanan #include <linux/log2.h>
29d76a60baSAnirudh Venkataramanan #include <linux/ip.h>
30cf909e19SAnirudh Venkataramanan #include <linux/sctp.h>
31d76a60baSAnirudh Venkataramanan #include <linux/ipv6.h>
32efc2214bSMaciej Fijalkowski #include <linux/pkt_sched.h>
33940b61afSAnirudh Venkataramanan #include <linux/if_bridge.h>
34e3710a01SPaul M Stillwell Jr #include <linux/ctype.h>
35efc2214bSMaciej Fijalkowski #include <linux/bpf.h>
36195bb48fSMichal Swiatkowski #include <linux/btf.h>
37f9f5301eSDave Ertman #include <linux/auxiliary_bus.h>
38ddf30f7fSAnirudh Venkataramanan #include <linux/avf/virtchnl.h>
3928bf2672SBrett Creeley #include <linux/cpu_rmap.h>
40cdf1f1f1SJacob Keller #include <linux/dim.h>
41c7ef8221SArkadiusz Kubalewski #include <linux/gnss.h>
420754d65bSKiran Patil #include <net/pkt_cls.h>
439adafe2bSVladimir Oltean #include <net/pkt_sched.h>
449fea7498SKiran Patil #include <net/tc_act/tc_mirred.h>
459fea7498SKiran Patil #include <net/tc_act/tc_gact.h>
469fea7498SKiran Patil #include <net/ip.h>
471adf7eadSJacob Keller #include <net/devlink.h>
48d76a60baSAnirudh Venkataramanan #include <net/ipv6.h>
492d4238f5SKrzysztof Kazimierczak #include <net/xdp_sock.h>
50c7a21904SMichal Swiatkowski #include <net/xdp_sock_drv.h>
51a4e82a81STony Nguyen #include <net/geneve.h>
52a4e82a81STony Nguyen #include <net/gre.h>
53a4e82a81STony Nguyen #include <net/udp_tunnel.h>
54a4e82a81STony Nguyen #include <net/vxlan.h>
559a225f81SMarcin Szycik #include <net/gtp.h>
56cd8efeeeSMarcin Szycik #include <linux/ppp_defs.h>
57837f08fdSAnirudh Venkataramanan #include "ice_devids.h"
58837f08fdSAnirudh Venkataramanan #include "ice_type.h"
59940b61afSAnirudh Venkataramanan #include "ice_txrx.h"
6037b6f646SAnirudh Venkataramanan #include "ice_dcb.h"
619c20346bSAnirudh Venkataramanan #include "ice_switch.h"
62f31e4b6fSAnirudh Venkataramanan #include "ice_common.h"
63fbc7b27aSKiran Patil #include "ice_flow.h"
649c20346bSAnirudh Venkataramanan #include "ice_sched.h"
65348048e7SDave Ertman #include "ice_idc_int.h"
660deb0bf7SJacob Keller #include "ice_sriov.h"
67d775155aSJacob Keller #include "ice_vf_mbx.h"
6806c16d89SJacob Keller #include "ice_ptp.h"
69148beb61SHenry Tieman #include "ice_fdir.h"
702d4238f5SKrzysztof Kazimierczak #include "ice_xsk.h"
7128bf2672SBrett Creeley #include "ice_arfs.h"
7237165e3fSMichal Swiatkowski #include "ice_repr.h"
730d08a441SKiran Patil #include "ice_eswitch.h"
74df006dd4SDave Ertman #include "ice_lag.h"
75bc42afa9SBrett Creeley #include "ice_vsi_vlan_ops.h"
7643113ff7SKarol Kolacinski #include "ice_gnss.h"
77*38e97a98SPiotr Raczynski #include "ice_irq.h"
78837f08fdSAnirudh Venkataramanan 
79837f08fdSAnirudh Venkataramanan #define ICE_BAR0		0
803a858ba3SAnirudh Venkataramanan #define ICE_REQ_DESC_MULTIPLE	32
818be92a76SPreethi Banala #define ICE_MIN_NUM_DESC	64
823b6bf296SBruce Allan #define ICE_MAX_NUM_DESC	8160
831aec6e1bSBrett Creeley #define ICE_DFLT_MIN_RX_DESC	512
84dd47e1fdSJesse Brandeburg #define ICE_DFLT_NUM_TX_DESC	256
85dd47e1fdSJesse Brandeburg #define ICE_DFLT_NUM_RX_DESC	2048
86ad71b256SBrett Creeley 
875513b920SAnirudh Venkataramanan #define ICE_DFLT_TRAFFIC_CLASS	BIT(0)
88940b61afSAnirudh Venkataramanan #define ICE_INT_NAME_STR_LEN	(IFNAMSIZ + 16)
898f5ee3c4SJacob Keller #define ICE_AQ_LEN		192
9011836214SBrett Creeley #define ICE_MBXSQ_LEN		64
918f5ee3c4SJacob Keller #define ICE_SBQ_LEN		64
92f3fe97f6SBrett Creeley #define ICE_MIN_LAN_TXRX_MSIX	1
93f3fe97f6SBrett Creeley #define ICE_MIN_LAN_OICR_MSIX	1
94f3fe97f6SBrett Creeley #define ICE_MIN_MSIX		(ICE_MIN_LAN_TXRX_MSIX + ICE_MIN_LAN_OICR_MSIX)
95da62c5ffSQi Zhang #define ICE_FDIR_MSIX		2
96d25a0fc4SDave Ertman #define ICE_RDMA_NUM_AEQ_MSIX	4
97d25a0fc4SDave Ertman #define ICE_MIN_RDMA_MSIX	2
98f66756e0SGrzegorz Nitka #define ICE_ESWITCH_MSIX	1
993a858ba3SAnirudh Venkataramanan #define ICE_NO_VSI		0xffff
1003a858ba3SAnirudh Venkataramanan #define ICE_VSI_MAP_CONTIG	0
1013a858ba3SAnirudh Venkataramanan #define ICE_VSI_MAP_SCATTER	1
1023a858ba3SAnirudh Venkataramanan #define ICE_MAX_SCATTER_TXQS	16
1033a858ba3SAnirudh Venkataramanan #define ICE_MAX_SCATTER_RXQS	16
104cdedef59SAnirudh Venkataramanan #define ICE_Q_WAIT_RETRY_LIMIT	10
105cdedef59SAnirudh Venkataramanan #define ICE_Q_WAIT_MAX_RETRY	(5 * ICE_Q_WAIT_RETRY_LIMIT)
106d76a60baSAnirudh Venkataramanan #define ICE_MAX_LG_RSS_QS	256
107940b61afSAnirudh Venkataramanan #define ICE_RES_VALID_BIT	0x8000
108940b61afSAnirudh Venkataramanan #define ICE_RES_MISC_VEC_ID	(ICE_RES_VALID_BIT - 1)
109d25a0fc4SDave Ertman #define ICE_RES_RDMA_VEC_ID	(ICE_RES_MISC_VEC_ID - 1)
110da62c5ffSQi Zhang /* All VF control VSIs share the same IRQ, so assign a unique ID for them */
111d25a0fc4SDave Ertman #define ICE_RES_VF_CTRL_VEC_ID	(ICE_RES_RDMA_VEC_ID - 1)
1123a858ba3SAnirudh Venkataramanan #define ICE_INVAL_Q_INDEX	0xffff
113837f08fdSAnirudh Venkataramanan 
1148134d5ffSBrett Creeley #define ICE_MAX_RXQS_PER_TC		256	/* Used when setting VSI context per TC Rx queues */
1150754d65bSKiran Patil 
1160754d65bSKiran Patil #define ICE_CHNL_START_TC		1
1170754d65bSKiran Patil 
118afd9d4abSAnirudh Venkataramanan #define ICE_MAX_RESET_WAIT		20
119afd9d4abSAnirudh Venkataramanan 
120fcea6f3dSAnirudh Venkataramanan #define ICE_VSIQF_HKEY_ARRAY_SIZE	((VSIQF_HKEY_MAX_INDEX + 1) *	4)
121fcea6f3dSAnirudh Venkataramanan 
122837f08fdSAnirudh Venkataramanan #define ICE_DFLT_NETIF_M (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK)
123837f08fdSAnirudh Venkataramanan 
124efc2214bSMaciej Fijalkowski #define ICE_MAX_MTU	(ICE_AQ_SET_MAC_FRAME_SIZE_MAX - ICE_ETH_PKT_HDR_PAD)
1253a858ba3SAnirudh Venkataramanan 
126fce92dbcSPawel Chmielewski #define ICE_MAX_TSO_SIZE 131072
127fce92dbcSPawel Chmielewski 
1283a858ba3SAnirudh Venkataramanan #define ICE_UP_TABLE_TRANSLATE(val, i) \
1293a858ba3SAnirudh Venkataramanan 		(((val) << ICE_AQ_VSI_UP_TABLE_UP##i##_S) & \
1303a858ba3SAnirudh Venkataramanan 		  ICE_AQ_VSI_UP_TABLE_UP##i##_M)
1313a858ba3SAnirudh Venkataramanan 
1322b245cb2SAnirudh Venkataramanan #define ICE_TX_DESC(R, i) (&(((struct ice_tx_desc *)((R)->desc))[i]))
133cdedef59SAnirudh Venkataramanan #define ICE_RX_DESC(R, i) (&(((union ice_32b_rx_flex_desc *)((R)->desc))[i]))
134d76a60baSAnirudh Venkataramanan #define ICE_TX_CTX_DESC(R, i) (&(((struct ice_tx_ctx_desc *)((R)->desc))[i]))
135cac2a27cSHenry Tieman #define ICE_TX_FDIRDESC(R, i) (&(((struct ice_fltr_desc *)((R)->desc))[i]))
136cdedef59SAnirudh Venkataramanan 
137fbc7b27aSKiran Patil /* Minimum BW limit is 500 Kbps for any scheduler node */
138fbc7b27aSKiran Patil #define ICE_MIN_BW_LIMIT		500
139fbc7b27aSKiran Patil /* User can specify BW in either Kbit/Mbit/Gbit and OS converts it in bytes.
140fbc7b27aSKiran Patil  * use it to convert user specified BW limit into Kbps
141fbc7b27aSKiran Patil  */
142fbc7b27aSKiran Patil #define ICE_BW_KBPS_DIVISOR		125
143fbc7b27aSKiran Patil 
144143b86f3SAmritha Nambiar /* Default recipes have priority 4 and below, hence priority values between 5..7
145143b86f3SAmritha Nambiar  * can be used as filter priority for advanced switch filter (advanced switch
146143b86f3SAmritha Nambiar  * filters need new recipe to be created for specified extraction sequence
147143b86f3SAmritha Nambiar  * because default recipe extraction sequence does not represent custom
148143b86f3SAmritha Nambiar  * extraction)
149143b86f3SAmritha Nambiar  */
150143b86f3SAmritha Nambiar #define ICE_SWITCH_FLTR_PRIO_QUEUE	7
151143b86f3SAmritha Nambiar /* prio 6 is reserved for future use (e.g. switch filter with L3 fields +
152143b86f3SAmritha Nambiar  * (Optional: IP TOS/TTL) + L4 fields + (optionally: TCP fields such as
153143b86f3SAmritha Nambiar  * SYN/FIN/RST))
154143b86f3SAmritha Nambiar  */
155143b86f3SAmritha Nambiar #define ICE_SWITCH_FLTR_PRIO_RSVD	6
156143b86f3SAmritha Nambiar #define ICE_SWITCH_FLTR_PRIO_VSI	5
157143b86f3SAmritha Nambiar #define ICE_SWITCH_FLTR_PRIO_QGRP	ICE_SWITCH_FLTR_PRIO_VSI
158143b86f3SAmritha Nambiar 
1590b28b702SAnirudh Venkataramanan /* Macro for each VSI in a PF */
1600b28b702SAnirudh Venkataramanan #define ice_for_each_vsi(pf, i) \
1610b28b702SAnirudh Venkataramanan 	for ((i) = 0; (i) < (pf)->num_alloc_vsi; (i)++)
1620b28b702SAnirudh Venkataramanan 
1632faf63b6SMaciej Fijalkowski /* Macros for each Tx/Xdp/Rx ring in a VSI */
164cdedef59SAnirudh Venkataramanan #define ice_for_each_txq(vsi, i) \
165cdedef59SAnirudh Venkataramanan 	for ((i) = 0; (i) < (vsi)->num_txq; (i)++)
166cdedef59SAnirudh Venkataramanan 
1672faf63b6SMaciej Fijalkowski #define ice_for_each_xdp_txq(vsi, i) \
1682faf63b6SMaciej Fijalkowski 	for ((i) = 0; (i) < (vsi)->num_xdp_txq; (i)++)
1692faf63b6SMaciej Fijalkowski 
170cdedef59SAnirudh Venkataramanan #define ice_for_each_rxq(vsi, i) \
171cdedef59SAnirudh Venkataramanan 	for ((i) = 0; (i) < (vsi)->num_rxq; (i)++)
172cdedef59SAnirudh Venkataramanan 
173d337f2afSAnirudh Venkataramanan /* Macros for each allocated Tx/Rx ring whether used or not in a VSI */
174f8ba7db8SJacob Keller #define ice_for_each_alloc_txq(vsi, i) \
175f8ba7db8SJacob Keller 	for ((i) = 0; (i) < (vsi)->alloc_txq; (i)++)
176f8ba7db8SJacob Keller 
177f8ba7db8SJacob Keller #define ice_for_each_alloc_rxq(vsi, i) \
178f8ba7db8SJacob Keller 	for ((i) = 0; (i) < (vsi)->alloc_rxq; (i)++)
179f8ba7db8SJacob Keller 
18067fe64d7SBrett Creeley #define ice_for_each_q_vector(vsi, i) \
18167fe64d7SBrett Creeley 	for ((i) = 0; (i) < (vsi)->num_q_vectors; (i)++)
18267fe64d7SBrett Creeley 
1830754d65bSKiran Patil #define ice_for_each_chnl_tc(i)	\
1840754d65bSKiran Patil 	for ((i) = ICE_CHNL_START_TC; (i) < ICE_CHNL_MAX_TC; (i)++)
1850754d65bSKiran Patil 
1861a8c7778SBrett Creeley #define ICE_UCAST_PROMISC_BITS (ICE_PROMISC_UCAST_TX | ICE_PROMISC_UCAST_RX)
1875eda8afdSAkeem G Abodunrin 
1885eda8afdSAkeem G Abodunrin #define ICE_UCAST_VLAN_PROMISC_BITS (ICE_PROMISC_UCAST_TX | \
1895eda8afdSAkeem G Abodunrin 				     ICE_PROMISC_UCAST_RX | \
1905eda8afdSAkeem G Abodunrin 				     ICE_PROMISC_VLAN_TX  | \
1915eda8afdSAkeem G Abodunrin 				     ICE_PROMISC_VLAN_RX)
1925eda8afdSAkeem G Abodunrin 
1935eda8afdSAkeem G Abodunrin #define ICE_MCAST_PROMISC_BITS (ICE_PROMISC_MCAST_TX | ICE_PROMISC_MCAST_RX)
1945eda8afdSAkeem G Abodunrin 
1955eda8afdSAkeem G Abodunrin #define ICE_MCAST_VLAN_PROMISC_BITS (ICE_PROMISC_MCAST_TX | \
1965eda8afdSAkeem G Abodunrin 				     ICE_PROMISC_MCAST_RX | \
1975eda8afdSAkeem G Abodunrin 				     ICE_PROMISC_VLAN_TX  | \
1985eda8afdSAkeem G Abodunrin 				     ICE_PROMISC_VLAN_RX)
1995eda8afdSAkeem G Abodunrin 
2004015d11eSBrett Creeley #define ice_pf_to_dev(pf) (&((pf)->pdev->dev))
2014015d11eSBrett Creeley 
20240b24760SAnirudh Venkataramanan enum ice_feature {
20340b24760SAnirudh Venkataramanan 	ICE_F_DSCP,
204896a55aaSAnirudh Venkataramanan 	ICE_F_PTP_EXTTS,
205325b2064SMaciej Machnikowski 	ICE_F_SMA_CTRL,
20643113ff7SKarol Kolacinski 	ICE_F_GNSS,
20740b24760SAnirudh Venkataramanan 	ICE_F_MAX
20840b24760SAnirudh Venkataramanan };
20940b24760SAnirudh Venkataramanan 
21022bf877eSMaciej Fijalkowski DECLARE_STATIC_KEY_FALSE(ice_xdp_locking_key);
21122bf877eSMaciej Fijalkowski 
2120754d65bSKiran Patil struct ice_channel {
2130754d65bSKiran Patil 	struct list_head list;
2140754d65bSKiran Patil 	u8 type;
2150754d65bSKiran Patil 	u16 sw_id;
2160754d65bSKiran Patil 	u16 base_q;
2170754d65bSKiran Patil 	u16 num_rxq;
2180754d65bSKiran Patil 	u16 num_txq;
2190754d65bSKiran Patil 	u16 vsi_num;
2200754d65bSKiran Patil 	u8 ena_tc;
2210754d65bSKiran Patil 	struct ice_aqc_vsi_props info;
2220754d65bSKiran Patil 	u64 max_tx_rate;
2230754d65bSKiran Patil 	u64 min_tx_rate;
22440319796SKiran Patil 	atomic_t num_sb_fltr;
2250754d65bSKiran Patil 	struct ice_vsi *ch_vsi;
2260754d65bSKiran Patil };
2270754d65bSKiran Patil 
228eff380aaSAnirudh Venkataramanan struct ice_txq_meta {
229eff380aaSAnirudh Venkataramanan 	u32 q_teid;	/* Tx-scheduler element identifier */
230eff380aaSAnirudh Venkataramanan 	u16 q_id;	/* Entry in VSI's txq_map bitmap */
231eff380aaSAnirudh Venkataramanan 	u16 q_handle;	/* Relative index of Tx queue within TC */
232eff380aaSAnirudh Venkataramanan 	u16 vsi_idx;	/* VSI index that Tx queue belongs to */
233eff380aaSAnirudh Venkataramanan 	u8 tc;		/* TC number that Tx queue belongs to */
234eff380aaSAnirudh Venkataramanan };
235eff380aaSAnirudh Venkataramanan 
2363a858ba3SAnirudh Venkataramanan struct ice_tc_info {
2373a858ba3SAnirudh Venkataramanan 	u16 qoffset;
238c5a2a4a3SUsha Ketineni 	u16 qcount_tx;
239c5a2a4a3SUsha Ketineni 	u16 qcount_rx;
240c5a2a4a3SUsha Ketineni 	u8 netdev_tc;
2413a858ba3SAnirudh Venkataramanan };
2423a858ba3SAnirudh Venkataramanan 
2433a858ba3SAnirudh Venkataramanan struct ice_tc_cfg {
2443a858ba3SAnirudh Venkataramanan 	u8 numtc; /* Total number of enabled TCs */
2450754d65bSKiran Patil 	u16 ena_tc; /* Tx map */
2463a858ba3SAnirudh Venkataramanan 	struct ice_tc_info tc_info[ICE_MAX_TRAFFIC_CLASS];
2473a858ba3SAnirudh Venkataramanan };
2483a858ba3SAnirudh Venkataramanan 
249940b61afSAnirudh Venkataramanan struct ice_res_tracker {
250940b61afSAnirudh Venkataramanan 	u16 num_entries;
251cbe66bfeSBrett Creeley 	u16 end;
252e94c0df9SGustavo A. R. Silva 	u16 list[];
253940b61afSAnirudh Venkataramanan };
254940b61afSAnirudh Venkataramanan 
25503f7a986SAnirudh Venkataramanan struct ice_qs_cfg {
25694c4441bSAnirudh Venkataramanan 	struct mutex *qs_mutex;  /* will be assigned to &pf->avail_q_mutex */
25703f7a986SAnirudh Venkataramanan 	unsigned long *pf_map;
25803f7a986SAnirudh Venkataramanan 	unsigned long pf_map_size;
25903f7a986SAnirudh Venkataramanan 	unsigned int q_count;
26003f7a986SAnirudh Venkataramanan 	unsigned int scatter_count;
26103f7a986SAnirudh Venkataramanan 	u16 *vsi_map;
26203f7a986SAnirudh Venkataramanan 	u16 vsi_map_offset;
26303f7a986SAnirudh Venkataramanan 	u8 mapping_mode;
26403f7a986SAnirudh Venkataramanan };
26503f7a986SAnirudh Venkataramanan 
266940b61afSAnirudh Venkataramanan struct ice_sw {
267940b61afSAnirudh Venkataramanan 	struct ice_pf *pf;
268940b61afSAnirudh Venkataramanan 	u16 sw_id;		/* switch ID for this switch */
269940b61afSAnirudh Venkataramanan 	u16 bridge_mode;	/* VEB/VEPA/Port Virtualizer */
270940b61afSAnirudh Venkataramanan };
271940b61afSAnirudh Venkataramanan 
272e97fb1aeSAnirudh Venkataramanan enum ice_pf_state {
2737e408e07SAnirudh Venkataramanan 	ICE_TESTING,
2747e408e07SAnirudh Venkataramanan 	ICE_DOWN,
2757e408e07SAnirudh Venkataramanan 	ICE_NEEDS_RESTART,
2767e408e07SAnirudh Venkataramanan 	ICE_PREPARED_FOR_RESET,	/* set by driver when prepared */
2777e408e07SAnirudh Venkataramanan 	ICE_RESET_OICR_RECV,		/* set by driver after rcv reset OICR */
278348048e7SDave Ertman 	ICE_PFR_REQ,		/* set by driver */
279348048e7SDave Ertman 	ICE_CORER_REQ,		/* set by driver */
280348048e7SDave Ertman 	ICE_GLOBR_REQ,		/* set by driver */
2817e408e07SAnirudh Venkataramanan 	ICE_CORER_RECV,		/* set by OICR handler */
2827e408e07SAnirudh Venkataramanan 	ICE_GLOBR_RECV,		/* set by OICR handler */
2837e408e07SAnirudh Venkataramanan 	ICE_EMPR_RECV,		/* set by OICR handler */
2847e408e07SAnirudh Venkataramanan 	ICE_SUSPENDED,		/* set on module remove path */
2857e408e07SAnirudh Venkataramanan 	ICE_RESET_FAILED,		/* set by reset/rebuild */
286ddf30f7fSAnirudh Venkataramanan 	/* When checking for the PF to be in a nominal operating state, the
287ddf30f7fSAnirudh Venkataramanan 	 * bits that are grouped at the beginning of the list need to be
2887e408e07SAnirudh Venkataramanan 	 * checked. Bits occurring before ICE_STATE_NOMINAL_CHECK_BITS will
289ddf30f7fSAnirudh Venkataramanan 	 * be checked. If you need to add a bit into consideration for nominal
290ddf30f7fSAnirudh Venkataramanan 	 * operating state, it must be added before
2917e408e07SAnirudh Venkataramanan 	 * ICE_STATE_NOMINAL_CHECK_BITS. Do not move this entry's position
292ddf30f7fSAnirudh Venkataramanan 	 * without appropriate consideration.
293ddf30f7fSAnirudh Venkataramanan 	 */
2947e408e07SAnirudh Venkataramanan 	ICE_STATE_NOMINAL_CHECK_BITS,
2957e408e07SAnirudh Venkataramanan 	ICE_ADMINQ_EVENT_PENDING,
2967e408e07SAnirudh Venkataramanan 	ICE_MAILBOXQ_EVENT_PENDING,
2978f5ee3c4SJacob Keller 	ICE_SIDEBANDQ_EVENT_PENDING,
2987e408e07SAnirudh Venkataramanan 	ICE_MDD_EVENT_PENDING,
2997e408e07SAnirudh Venkataramanan 	ICE_VFLR_EVENT_PENDING,
3007e408e07SAnirudh Venkataramanan 	ICE_FLTR_OVERFLOW_PROMISC,
3017e408e07SAnirudh Venkataramanan 	ICE_VF_DIS,
3027e408e07SAnirudh Venkataramanan 	ICE_CFG_BUSY,
3037e408e07SAnirudh Venkataramanan 	ICE_SERVICE_SCHED,
3047e408e07SAnirudh Venkataramanan 	ICE_SERVICE_DIS,
3057e408e07SAnirudh Venkataramanan 	ICE_FD_FLUSH_REQ,
3067e408e07SAnirudh Venkataramanan 	ICE_OICR_INTR_DIS,		/* Global OICR interrupt disabled */
3077e408e07SAnirudh Venkataramanan 	ICE_MDD_VF_PRINT_PENDING,	/* set when MDD event handle */
3087e408e07SAnirudh Venkataramanan 	ICE_VF_RESETS_DISABLED,	/* disable resets during ice_remove */
3097e408e07SAnirudh Venkataramanan 	ICE_LINK_DEFAULT_OVERRIDE_PENDING,
3107e408e07SAnirudh Venkataramanan 	ICE_PHY_INIT_COMPLETE,
3117e408e07SAnirudh Venkataramanan 	ICE_FD_VF_FLUSH_CTX,		/* set at FD Rx IRQ or timeout */
31232d53c0aSAlexander Lobakin 	ICE_AUX_ERR_PENDING,
3137e408e07SAnirudh Venkataramanan 	ICE_STATE_NBITS		/* must be last */
314837f08fdSAnirudh Venkataramanan };
315837f08fdSAnirudh Venkataramanan 
316e97fb1aeSAnirudh Venkataramanan enum ice_vsi_state {
317e97fb1aeSAnirudh Venkataramanan 	ICE_VSI_DOWN,
318e97fb1aeSAnirudh Venkataramanan 	ICE_VSI_NEEDS_RESTART,
319a476d72aSAnirudh Venkataramanan 	ICE_VSI_NETDEV_ALLOCD,
320a476d72aSAnirudh Venkataramanan 	ICE_VSI_NETDEV_REGISTERED,
321e97fb1aeSAnirudh Venkataramanan 	ICE_VSI_UMAC_FLTR_CHANGED,
322e97fb1aeSAnirudh Venkataramanan 	ICE_VSI_MMAC_FLTR_CHANGED,
323e97fb1aeSAnirudh Venkataramanan 	ICE_VSI_PROMISC_CHANGED,
324e97fb1aeSAnirudh Venkataramanan 	ICE_VSI_STATE_NBITS		/* must be last */
325e94d4478SAnirudh Venkataramanan };
326e94d4478SAnirudh Venkataramanan 
327288ecf49SBenjamin Mikailenko struct ice_vsi_stats {
328288ecf49SBenjamin Mikailenko 	struct ice_ring_stats **tx_ring_stats;  /* Tx ring stats array */
329288ecf49SBenjamin Mikailenko 	struct ice_ring_stats **rx_ring_stats;  /* Rx ring stats array */
330288ecf49SBenjamin Mikailenko };
331288ecf49SBenjamin Mikailenko 
332940b61afSAnirudh Venkataramanan /* struct that defines a VSI, associated with a dev */
333940b61afSAnirudh Venkataramanan struct ice_vsi {
334940b61afSAnirudh Venkataramanan 	struct net_device *netdev;
3353a858ba3SAnirudh Venkataramanan 	struct ice_sw *vsw;		 /* switch this VSI is on */
3363a858ba3SAnirudh Venkataramanan 	struct ice_pf *back;		 /* back pointer to PF */
337940b61afSAnirudh Venkataramanan 	struct ice_port_info *port_info; /* back pointer to port_info */
338e72bba21SMaciej Fijalkowski 	struct ice_rx_ring **rx_rings;	 /* Rx ring array */
339e72bba21SMaciej Fijalkowski 	struct ice_tx_ring **tx_rings;	 /* Tx ring array */
3403a858ba3SAnirudh Venkataramanan 	struct ice_q_vector **q_vectors; /* q_vector array */
341cdedef59SAnirudh Venkataramanan 
342cdedef59SAnirudh Venkataramanan 	irqreturn_t (*irq_handler)(int irq, void *data);
343cdedef59SAnirudh Venkataramanan 
344fcea6f3dSAnirudh Venkataramanan 	u64 tx_linearize;
345e97fb1aeSAnirudh Venkataramanan 	DECLARE_BITMAP(state, ICE_VSI_STATE_NBITS);
346e94d4478SAnirudh Venkataramanan 	unsigned int current_netdev_flags;
347fcea6f3dSAnirudh Venkataramanan 	u32 tx_restart;
348fcea6f3dSAnirudh Venkataramanan 	u32 tx_busy;
349fcea6f3dSAnirudh Venkataramanan 	u32 rx_buf_failed;
350fcea6f3dSAnirudh Venkataramanan 	u32 rx_page_failed;
35188865fc4SKarol Kolacinski 	u16 num_q_vectors;
35288865fc4SKarol Kolacinski 	u16 base_vector;		/* IRQ base for OS reserved vectors */
3533a858ba3SAnirudh Venkataramanan 	enum ice_vsi_type type;
354940b61afSAnirudh Venkataramanan 	u16 vsi_num;			/* HW (absolute) index of this VSI */
3553a858ba3SAnirudh Venkataramanan 	u16 idx;			/* software index in pf->vsi[] */
3563a858ba3SAnirudh Venkataramanan 
357b03d519dSJacob Keller 	struct ice_vf *vf;		/* VF associated with this VSI */
3588ede0178SAnirudh Venkataramanan 
359148beb61SHenry Tieman 	u16 num_gfltr;
360148beb61SHenry Tieman 	u16 num_bfltr;
361d95276ceSAkeem G Abodunrin 
362d76a60baSAnirudh Venkataramanan 	/* RSS config */
363d76a60baSAnirudh Venkataramanan 	u16 rss_table_size;	/* HW RSS table size */
364d76a60baSAnirudh Venkataramanan 	u16 rss_size;		/* Allocated RSS queues */
365d76a60baSAnirudh Venkataramanan 	u8 *rss_hkey_user;	/* User configured hash keys */
366d76a60baSAnirudh Venkataramanan 	u8 *rss_lut_user;	/* User configured lookup table entries */
367d76a60baSAnirudh Venkataramanan 	u8 rss_lut_type;	/* used to configure Get/Set RSS LUT AQ call */
368d76a60baSAnirudh Venkataramanan 
36928bf2672SBrett Creeley 	/* aRFS members only allocated for the PF VSI */
37028bf2672SBrett Creeley #define ICE_MAX_ARFS_LIST	1024
37128bf2672SBrett Creeley #define ICE_ARFS_LST_MASK	(ICE_MAX_ARFS_LIST - 1)
37228bf2672SBrett Creeley 	struct hlist_head *arfs_fltr_list;
37328bf2672SBrett Creeley 	struct ice_arfs_active_fltr_cntrs *arfs_fltr_cntrs;
37428bf2672SBrett Creeley 	spinlock_t arfs_lock;	/* protects aRFS hash table and filter state */
37528bf2672SBrett Creeley 	atomic_t *arfs_last_fltr_id;
37628bf2672SBrett Creeley 
377cdedef59SAnirudh Venkataramanan 	u16 max_frame;
378cdedef59SAnirudh Venkataramanan 	u16 rx_buf_len;
379cdedef59SAnirudh Venkataramanan 
3803a858ba3SAnirudh Venkataramanan 	struct ice_aqc_vsi_props info;	 /* VSI properties */
3813a858ba3SAnirudh Venkataramanan 
382fcea6f3dSAnirudh Venkataramanan 	/* VSI stats */
383fcea6f3dSAnirudh Venkataramanan 	struct rtnl_link_stats64 net_stats;
3842fd5e433SBenjamin Mikailenko 	struct rtnl_link_stats64 net_stats_prev;
385fcea6f3dSAnirudh Venkataramanan 	struct ice_eth_stats eth_stats;
386fcea6f3dSAnirudh Venkataramanan 	struct ice_eth_stats eth_stats_prev;
387fcea6f3dSAnirudh Venkataramanan 
388e94d4478SAnirudh Venkataramanan 	struct list_head tmp_sync_list;		/* MAC filters to be synced */
389e94d4478SAnirudh Venkataramanan 	struct list_head tmp_unsync_list;	/* MAC filters to be unsynced */
390e94d4478SAnirudh Venkataramanan 
3910ab54c5fSJesse Brandeburg 	u8 irqs_ready:1;
3920ab54c5fSJesse Brandeburg 	u8 current_isup:1;		 /* Sync 'link up' logging */
3930ab54c5fSJesse Brandeburg 	u8 stat_offsets_loaded:1;
394c31af68aSBrett Creeley 	struct ice_vsi_vlan_ops inner_vlan_ops;
395c31af68aSBrett Creeley 	struct ice_vsi_vlan_ops outer_vlan_ops;
396cd6d6b83SBrett Creeley 	u16 num_vlan;
397cdedef59SAnirudh Venkataramanan 
3983a858ba3SAnirudh Venkataramanan 	/* queue information */
3993a858ba3SAnirudh Venkataramanan 	u8 tx_mapping_mode;		 /* ICE_MAP_MODE_[CONTIG|SCATTER] */
4003a858ba3SAnirudh Venkataramanan 	u8 rx_mapping_mode;		 /* ICE_MAP_MODE_[CONTIG|SCATTER] */
40178b5713aSAnirudh Venkataramanan 	u16 *txq_map;			 /* index in pf->avail_txqs */
40278b5713aSAnirudh Venkataramanan 	u16 *rxq_map;			 /* index in pf->avail_rxqs */
4033a858ba3SAnirudh Venkataramanan 	u16 alloc_txq;			 /* Allocated Tx queues */
4043a858ba3SAnirudh Venkataramanan 	u16 num_txq;			 /* Used Tx queues */
4053a858ba3SAnirudh Venkataramanan 	u16 alloc_rxq;			 /* Allocated Rx queues */
4063a858ba3SAnirudh Venkataramanan 	u16 num_rxq;			 /* Used Rx queues */
40787324e74SHenry Tieman 	u16 req_txq;			 /* User requested Tx queues */
40887324e74SHenry Tieman 	u16 req_rxq;			 /* User requested Rx queues */
409ad71b256SBrett Creeley 	u16 num_rx_desc;
410ad71b256SBrett Creeley 	u16 num_tx_desc;
411348048e7SDave Ertman 	u16 qset_handle[ICE_MAX_TRAFFIC_CLASS];
4123a858ba3SAnirudh Venkataramanan 	struct ice_tc_cfg tc_cfg;
413efc2214bSMaciej Fijalkowski 	struct bpf_prog *xdp_prog;
414e72bba21SMaciej Fijalkowski 	struct ice_tx_ring **xdp_rings;	 /* XDP ring array */
415e102db78SMaciej Fijalkowski 	unsigned long *af_xdp_zc_qps;	 /* tracks AF_XDP ZC enabled qps */
416efc2214bSMaciej Fijalkowski 	u16 num_xdp_txq;		 /* Used XDP queues */
417efc2214bSMaciej Fijalkowski 	u8 xdp_mapping_mode;		 /* ICE_MAP_MODE_[CONTIG|SCATTER] */
418b126bd6bSKiran Patil 
4191a1c40dfSGrzegorz Nitka 	struct net_device **target_netdevs;
4201a1c40dfSGrzegorz Nitka 
4210754d65bSKiran Patil 	struct tc_mqprio_qopt_offload mqprio_qopt; /* queue parameters */
4220754d65bSKiran Patil 
4230754d65bSKiran Patil 	/* Channel Specific Fields */
4240754d65bSKiran Patil 	struct ice_vsi *tc_map_vsi[ICE_CHNL_MAX_TC];
4250754d65bSKiran Patil 	u16 cnt_q_avail;
4260754d65bSKiran Patil 	u16 next_base_q;	/* next queue to be used for channel setup */
4270754d65bSKiran Patil 	struct list_head ch_list;
4280754d65bSKiran Patil 	u16 num_chnl_rxq;
4290754d65bSKiran Patil 	u16 num_chnl_txq;
4300754d65bSKiran Patil 	u16 ch_rss_size;
4319fea7498SKiran Patil 	u16 num_chnl_fltr;
4320754d65bSKiran Patil 	/* store away rss size info before configuring ADQ channels so that,
4330754d65bSKiran Patil 	 * it can be used after tc-qdisc delete, to get back RSS setting as
4340754d65bSKiran Patil 	 * they were before
4350754d65bSKiran Patil 	 */
4360754d65bSKiran Patil 	u16 orig_rss_size;
4370754d65bSKiran Patil 	/* this keeps tracks of all enabled TC with and without DCB
4380754d65bSKiran Patil 	 * and inclusive of ADQ, vsi->mqprio_opt keeps track of queue
4390754d65bSKiran Patil 	 * information
4400754d65bSKiran Patil 	 */
4410754d65bSKiran Patil 	u8 all_numtc;
4420754d65bSKiran Patil 	u16 all_enatc;
4430754d65bSKiran Patil 
4440754d65bSKiran Patil 	/* store away TC info, to be used for rebuild logic */
4450754d65bSKiran Patil 	u8 old_numtc;
4460754d65bSKiran Patil 	u16 old_ena_tc;
4470754d65bSKiran Patil 
4480754d65bSKiran Patil 	struct ice_channel *ch;
4490754d65bSKiran Patil 
450b126bd6bSKiran Patil 	/* setup back reference, to which aggregator node this VSI
451b126bd6bSKiran Patil 	 * corresponds to
452b126bd6bSKiran Patil 	 */
453b126bd6bSKiran Patil 	struct ice_agg_node *agg_node;
4543a858ba3SAnirudh Venkataramanan } ____cacheline_internodealigned_in_smp;
4553a858ba3SAnirudh Venkataramanan 
4563a858ba3SAnirudh Venkataramanan /* struct that defines an interrupt vector */
4573a858ba3SAnirudh Venkataramanan struct ice_q_vector {
4583a858ba3SAnirudh Venkataramanan 	struct ice_vsi *vsi;
4598244dd2dSBrett Creeley 
4603a858ba3SAnirudh Venkataramanan 	u16 v_idx;			/* index in the vsi->q_vector array. */
461b07833a0SBrett Creeley 	u16 reg_idx;
462d337f2afSAnirudh Venkataramanan 	u8 num_ring_rx;			/* total number of Rx rings in vector */
4638244dd2dSBrett Creeley 	u8 num_ring_tx;			/* total number of Tx rings in vector */
464cdf1f1f1SJacob Keller 	u8 wb_on_itr:1;			/* if true, WB on ITR is enabled */
4659e4ab4c2SBrett Creeley 	/* in usecs, need to use ice_intrl_to_usecs_reg() before writing this
4669e4ab4c2SBrett Creeley 	 * value to the device
4679e4ab4c2SBrett Creeley 	 */
4689e4ab4c2SBrett Creeley 	u8 intrl;
4698244dd2dSBrett Creeley 
4708244dd2dSBrett Creeley 	struct napi_struct napi;
4718244dd2dSBrett Creeley 
4728244dd2dSBrett Creeley 	struct ice_ring_container rx;
4738244dd2dSBrett Creeley 	struct ice_ring_container tx;
4748244dd2dSBrett Creeley 
4758244dd2dSBrett Creeley 	cpumask_t affinity_mask;
4768244dd2dSBrett Creeley 	struct irq_affinity_notify affinity_notify;
4778244dd2dSBrett Creeley 
478fbc7b27aSKiran Patil 	struct ice_channel *ch;
479fbc7b27aSKiran Patil 
4808244dd2dSBrett Creeley 	char name[ICE_INT_NAME_STR_LEN];
481cdf1f1f1SJacob Keller 
482cdf1f1f1SJacob Keller 	u16 total_events;	/* net_dim(): number of interrupts processed */
483940b61afSAnirudh Venkataramanan } ____cacheline_internodealigned_in_smp;
484940b61afSAnirudh Venkataramanan 
485940b61afSAnirudh Venkataramanan enum ice_pf_flags {
486940b61afSAnirudh Venkataramanan 	ICE_FLAG_FLTR_SYNC,
487d25a0fc4SDave Ertman 	ICE_FLAG_RDMA_ENA,
488940b61afSAnirudh Venkataramanan 	ICE_FLAG_RSS_ENA,
489ddf30f7fSAnirudh Venkataramanan 	ICE_FLAG_SRIOV_ENA,
49075d2b253SAnirudh Venkataramanan 	ICE_FLAG_SRIOV_CAPABLE,
49137b6f646SAnirudh Venkataramanan 	ICE_FLAG_DCB_CAPABLE,
49237b6f646SAnirudh Venkataramanan 	ICE_FLAG_DCB_ENA,
493148beb61SHenry Tieman 	ICE_FLAG_FD_ENA,
49406c16d89SJacob Keller 	ICE_FLAG_PTP_SUPPORTED,		/* PTP is supported by NVM */
49506c16d89SJacob Keller 	ICE_FLAG_PTP,			/* PTP is enabled by software */
496462acf6aSTony Nguyen 	ICE_FLAG_ADV_FEATURES,
4970754d65bSKiran Patil 	ICE_FLAG_TC_MQPRIO,		/* support for Multi queue TC */
4980d08a441SKiran Patil 	ICE_FLAG_CLS_FLOWER,
499ab4ab73fSBruce Allan 	ICE_FLAG_LINK_DOWN_ON_CLOSE_ENA,
500b4e813ddSBruce Allan 	ICE_FLAG_TOTAL_PORT_SHUTDOWN_ENA,
5016d599946STony Nguyen 	ICE_FLAG_NO_MEDIA,
50284a118abSDave Ertman 	ICE_FLAG_FW_LLDP_AGENT,
503c77849f5SAnirudh Venkataramanan 	ICE_FLAG_MOD_POWER_UNSUPPORTED,
50499d40752SBrett Creeley 	ICE_FLAG_PHY_FW_LOAD_FAILED,
5053a257a14SAnirudh Venkataramanan 	ICE_FLAG_ETHTOOL_CTXT,		/* set when ethtool holds RTNL lock */
5067237f5b0SMaciej Fijalkowski 	ICE_FLAG_LEGACY_RX,
50701b5e89aSBrett Creeley 	ICE_FLAG_VF_TRUE_PROMISC_ENA,
5089d5c5a52SPaul Greenwalt 	ICE_FLAG_MDD_AUTO_RESET_VF,
509f1da5a08SBrett Creeley 	ICE_FLAG_VF_VLAN_PRUNING,
510ea78ce4dSPaul Greenwalt 	ICE_FLAG_LINK_LENIENT_MODE_ENA,
5115dbbbd01SDave Ertman 	ICE_FLAG_PLUG_AUX_DEV,
512248401cbSDave Ertman 	ICE_FLAG_UNPLUG_AUX_DEV,
51397b01291SDave Ertman 	ICE_FLAG_MTU_CHANGED,
51443113ff7SKarol Kolacinski 	ICE_FLAG_GNSS,			/* GNSS successfully initialized */
515940b61afSAnirudh Venkataramanan 	ICE_PF_FLAGS_NBITS		/* must be last */
516940b61afSAnirudh Venkataramanan };
517940b61afSAnirudh Venkataramanan 
5181a1c40dfSGrzegorz Nitka struct ice_switchdev_info {
5191a1c40dfSGrzegorz Nitka 	struct ice_vsi *control_vsi;
5201a1c40dfSGrzegorz Nitka 	struct ice_vsi *uplink_vsi;
5211a1c40dfSGrzegorz Nitka 	bool is_running;
5221a1c40dfSGrzegorz Nitka };
5231a1c40dfSGrzegorz Nitka 
524b126bd6bSKiran Patil struct ice_agg_node {
525b126bd6bSKiran Patil 	u32 agg_id;
526b126bd6bSKiran Patil #define ICE_MAX_VSIS_IN_AGG_NODE	64
527b126bd6bSKiran Patil 	u32 num_vsis;
528b126bd6bSKiran Patil 	u8 valid;
529b126bd6bSKiran Patil };
530b126bd6bSKiran Patil 
531837f08fdSAnirudh Venkataramanan struct ice_pf {
532837f08fdSAnirudh Venkataramanan 	struct pci_dev *pdev;
533eb0208ecSPreethi Banala 
534dce730f1SJacob Keller 	struct devlink_region *nvm_region;
53578ad87daSJacob Keller 	struct devlink_region *sram_region;
5368d7aab35SJacob Keller 	struct devlink_region *devcaps_region;
537dce730f1SJacob Keller 
5382ae0aa47SWojciech Drewek 	/* devlink port data */
5392ae0aa47SWojciech Drewek 	struct devlink_port devlink_port;
5402ae0aa47SWojciech Drewek 
541eb0208ecSPreethi Banala 	/* OS reserved IRQ details */
542940b61afSAnirudh Venkataramanan 	struct msix_entry *msix_entries;
543cbe66bfeSBrett Creeley 	struct ice_res_tracker *irq_tracker;
544cbe66bfeSBrett Creeley 	/* First MSIX vector used by SR-IOV VFs. Calculated by subtracting the
545cbe66bfeSBrett Creeley 	 * number of MSIX vectors needed for all SR-IOV VFs from the number of
546cbe66bfeSBrett Creeley 	 * MSIX vectors allowed on this PF.
547cbe66bfeSBrett Creeley 	 */
548cbe66bfeSBrett Creeley 	u16 sriov_base_vector;
549eb0208ecSPreethi Banala 
550148beb61SHenry Tieman 	u16 ctrl_vsi_idx;		/* control VSI index in pf->vsi array */
551148beb61SHenry Tieman 
552940b61afSAnirudh Venkataramanan 	struct ice_vsi **vsi;		/* VSIs created by the driver */
553288ecf49SBenjamin Mikailenko 	struct ice_vsi_stats **vsi_stats;
554940b61afSAnirudh Venkataramanan 	struct ice_sw *first_sw;	/* first switch created by firmware */
5553ea9bd5dSMichal Swiatkowski 	u16 eswitch_mode;		/* current mode of eswitch */
556000773c0SJacob Keller 	struct ice_vfs vfs;
55740b24760SAnirudh Venkataramanan 	DECLARE_BITMAP(features, ICE_F_MAX);
5587e408e07SAnirudh Venkataramanan 	DECLARE_BITMAP(state, ICE_STATE_NBITS);
559940b61afSAnirudh Venkataramanan 	DECLARE_BITMAP(flags, ICE_PF_FLAGS_NBITS);
56078b5713aSAnirudh Venkataramanan 	unsigned long *avail_txqs;	/* bitmap to track PF Tx queue usage */
56178b5713aSAnirudh Venkataramanan 	unsigned long *avail_rxqs;	/* bitmap to track PF Rx queue usage */
562940b61afSAnirudh Venkataramanan 	unsigned long serv_tmr_period;
563940b61afSAnirudh Venkataramanan 	unsigned long serv_tmr_prev;
564940b61afSAnirudh Venkataramanan 	struct timer_list serv_tmr;
565940b61afSAnirudh Venkataramanan 	struct work_struct serv_task;
566940b61afSAnirudh Venkataramanan 	struct mutex avail_q_mutex;	/* protects access to avail_[rx|tx]qs */
567940b61afSAnirudh Venkataramanan 	struct mutex sw_mutex;		/* lock for protecting VSI alloc flow */
568b94b013eSDave Ertman 	struct mutex tc_mutex;		/* lock to protect TC changes */
569486b9eeeSIvan Vecera 	struct mutex adev_mutex;	/* lock to protect aux device access */
570837f08fdSAnirudh Venkataramanan 	u32 msg_enable;
57106c16d89SJacob Keller 	struct ice_ptp ptp;
572c7ef8221SArkadiusz Kubalewski 	struct gnss_serial *gnss_serial;
573c7ef8221SArkadiusz Kubalewski 	struct gnss_device *gnss_dev;
574d25a0fc4SDave Ertman 	u16 num_rdma_msix;		/* Total MSIX vectors for RDMA driver */
575d25a0fc4SDave Ertman 	u16 rdma_base_vector;
576d69ea414SJacob Keller 
577d69ea414SJacob Keller 	/* spinlock to protect the AdminQ wait list */
578d69ea414SJacob Keller 	spinlock_t aq_wait_lock;
579d69ea414SJacob Keller 	struct hlist_head aq_wait_list;
580d69ea414SJacob Keller 	wait_queue_head_t aq_wait_queue;
581399e27dbSJacob Keller 	bool fw_emp_reset_disabled;
582d69ea414SJacob Keller 
5831c08052eSJacob Keller 	wait_queue_head_t reset_wait_queue;
5841c08052eSJacob Keller 
585d76a60baSAnirudh Venkataramanan 	u32 hw_csum_rx_error;
58632d53c0aSAlexander Lobakin 	u32 oicr_err_reg;
58788865fc4SKarol Kolacinski 	u16 oicr_idx;		/* Other interrupt cause MSIX vector index */
58888865fc4SKarol Kolacinski 	u16 num_avail_sw_msix;	/* remaining MSIX SW vectors left unclaimed */
58978b5713aSAnirudh Venkataramanan 	u16 max_pf_txqs;	/* Total Tx queues PF wide */
59078b5713aSAnirudh Venkataramanan 	u16 max_pf_rxqs;	/* Total Rx queues PF wide */
59188865fc4SKarol Kolacinski 	u16 num_lan_msix;	/* Total MSIX vectors for base driver */
592f9867df6SAnirudh Venkataramanan 	u16 num_lan_tx;		/* num LAN Tx queues setup */
593f9867df6SAnirudh Venkataramanan 	u16 num_lan_rx;		/* num LAN Rx queues setup */
594940b61afSAnirudh Venkataramanan 	u16 next_vsi;		/* Next free slot in pf->vsi[] - 0-based! */
595940b61afSAnirudh Venkataramanan 	u16 num_alloc_vsi;
5960b28b702SAnirudh Venkataramanan 	u16 corer_count;	/* Core reset count */
5970b28b702SAnirudh Venkataramanan 	u16 globr_count;	/* Global reset count */
5980b28b702SAnirudh Venkataramanan 	u16 empr_count;		/* EMP reset count */
5990b28b702SAnirudh Venkataramanan 	u16 pfr_count;		/* PF reset count */
6000b28b702SAnirudh Venkataramanan 
601769c500dSAkeem G Abodunrin 	u8 wol_ena : 1;		/* software state of WoL */
602769c500dSAkeem G Abodunrin 	u32 wakeup_reason;	/* last wakeup reason */
603fcea6f3dSAnirudh Venkataramanan 	struct ice_hw_port_stats stats;
604fcea6f3dSAnirudh Venkataramanan 	struct ice_hw_port_stats stats_prev;
605837f08fdSAnirudh Venkataramanan 	struct ice_hw hw;
6060ab54c5fSJesse Brandeburg 	u8 stat_prev_loaded:1; /* has previous stats been loaded */
607e523af4eSShiraz Saleem 	u8 rdma_mode;
6087b9ffc76SAnirudh Venkataramanan 	u16 dcbx_cap;
609b3969fd7SSudheer Mogilappagari 	u32 tx_timeout_count;
610b3969fd7SSudheer Mogilappagari 	unsigned long tx_timeout_last_recovery;
611b3969fd7SSudheer Mogilappagari 	u32 tx_timeout_recovery_level;
612940b61afSAnirudh Venkataramanan 	char int_name[ICE_INT_NAME_STR_LEN];
613d25a0fc4SDave Ertman 	struct auxiliary_device *adev;
614d25a0fc4SDave Ertman 	int aux_idx;
6150e674aebSAnirudh Venkataramanan 	u32 sw_int_count;
6169fea7498SKiran Patil 	/* count of tc_flower filters specific to channel (aka where filter
6179fea7498SKiran Patil 	 * action is "hw_tc <tc_num>")
6189fea7498SKiran Patil 	 */
6199fea7498SKiran Patil 	u16 num_dmac_chnl_fltrs;
6200d08a441SKiran Patil 	struct hlist_head tc_flower_fltr_list;
6210d08a441SKiran Patil 
622e753df8fSMichal Jaron 	u64 supported_rxdids;
623e753df8fSMichal Jaron 
6241a3571b5SPaul Greenwalt 	__le64 nvm_phy_type_lo; /* NVM PHY type low */
6251a3571b5SPaul Greenwalt 	__le64 nvm_phy_type_hi; /* NVM PHY type high */
626ea78ce4dSPaul Greenwalt 	struct ice_link_default_override_tlv link_dflt_override;
627df006dd4SDave Ertman 	struct ice_lag *lag; /* Link Aggregation information */
628b126bd6bSKiran Patil 
6291a1c40dfSGrzegorz Nitka 	struct ice_switchdev_info switchdev;
6301a1c40dfSGrzegorz Nitka 
631b126bd6bSKiran Patil #define ICE_INVALID_AGG_NODE_ID		0
632b126bd6bSKiran Patil #define ICE_PF_AGG_NODE_ID_START	1
633b126bd6bSKiran Patil #define ICE_MAX_PF_AGG_NODES		32
634b126bd6bSKiran Patil 	struct ice_agg_node pf_agg_node[ICE_MAX_PF_AGG_NODES];
635b126bd6bSKiran Patil #define ICE_VF_AGG_NODE_ID_START	65
636b126bd6bSKiran Patil #define ICE_MAX_VF_AGG_NODES		32
637b126bd6bSKiran Patil 	struct ice_agg_node vf_agg_node[ICE_MAX_VF_AGG_NODES];
638837f08fdSAnirudh Venkataramanan };
639940b61afSAnirudh Venkataramanan 
6403a858ba3SAnirudh Venkataramanan struct ice_netdev_priv {
6413a858ba3SAnirudh Venkataramanan 	struct ice_vsi *vsi;
64237165e3fSMichal Swiatkowski 	struct ice_repr *repr;
643195bb48fSMichal Swiatkowski 	/* indirect block callbacks on registered higher level devices
644195bb48fSMichal Swiatkowski 	 * (e.g. tunnel devices)
645195bb48fSMichal Swiatkowski 	 *
646195bb48fSMichal Swiatkowski 	 * tc_indr_block_cb_priv_list is used to look up indirect callback
647195bb48fSMichal Swiatkowski 	 * private data
648195bb48fSMichal Swiatkowski 	 */
649195bb48fSMichal Swiatkowski 	struct list_head tc_indr_block_priv_list;
6503a858ba3SAnirudh Venkataramanan };
6513a858ba3SAnirudh Venkataramanan 
652940b61afSAnirudh Venkataramanan /**
653fbc7b27aSKiran Patil  * ice_vector_ch_enabled
654fbc7b27aSKiran Patil  * @qv: pointer to q_vector, can be NULL
655fbc7b27aSKiran Patil  *
656fbc7b27aSKiran Patil  * This function returns true if vector is channel enabled otherwise false
657fbc7b27aSKiran Patil  */
658fbc7b27aSKiran Patil static inline bool ice_vector_ch_enabled(struct ice_q_vector *qv)
659fbc7b27aSKiran Patil {
660fbc7b27aSKiran Patil 	return !!qv->ch; /* Enable it to run with TC */
661fbc7b27aSKiran Patil }
662fbc7b27aSKiran Patil 
663fbc7b27aSKiran Patil /**
664940b61afSAnirudh Venkataramanan  * ice_irq_dynamic_ena - Enable default interrupt generation settings
665f9867df6SAnirudh Venkataramanan  * @hw: pointer to HW struct
666f9867df6SAnirudh Venkataramanan  * @vsi: pointer to VSI struct, can be NULL
667cdedef59SAnirudh Venkataramanan  * @q_vector: pointer to q_vector, can be NULL
668940b61afSAnirudh Venkataramanan  */
669c8b7abddSBruce Allan static inline void
670c8b7abddSBruce Allan ice_irq_dynamic_ena(struct ice_hw *hw, struct ice_vsi *vsi,
671cdedef59SAnirudh Venkataramanan 		    struct ice_q_vector *q_vector)
672940b61afSAnirudh Venkataramanan {
673b07833a0SBrett Creeley 	u32 vector = (vsi && q_vector) ? q_vector->reg_idx :
674cbe66bfeSBrett Creeley 				((struct ice_pf *)hw->back)->oicr_idx;
675940b61afSAnirudh Venkataramanan 	int itr = ICE_ITR_NONE;
676940b61afSAnirudh Venkataramanan 	u32 val;
677940b61afSAnirudh Venkataramanan 
678940b61afSAnirudh Venkataramanan 	/* clear the PBA here, as this function is meant to clean out all
679940b61afSAnirudh Venkataramanan 	 * previous interrupts and enable the interrupt
680940b61afSAnirudh Venkataramanan 	 */
681940b61afSAnirudh Venkataramanan 	val = GLINT_DYN_CTL_INTENA_M | GLINT_DYN_CTL_CLEARPBA_M |
682940b61afSAnirudh Venkataramanan 	      (itr << GLINT_DYN_CTL_ITR_INDX_S);
683cdedef59SAnirudh Venkataramanan 	if (vsi)
684e97fb1aeSAnirudh Venkataramanan 		if (test_bit(ICE_VSI_DOWN, vsi->state))
685cdedef59SAnirudh Venkataramanan 			return;
686940b61afSAnirudh Venkataramanan 	wr32(hw, GLINT_DYN_CTL(vector), val);
687940b61afSAnirudh Venkataramanan }
688cdedef59SAnirudh Venkataramanan 
689c2a23e00SBrett Creeley /**
690462acf6aSTony Nguyen  * ice_netdev_to_pf - Retrieve the PF struct associated with a netdev
691462acf6aSTony Nguyen  * @netdev: pointer to the netdev struct
692462acf6aSTony Nguyen  */
693462acf6aSTony Nguyen static inline struct ice_pf *ice_netdev_to_pf(struct net_device *netdev)
694462acf6aSTony Nguyen {
695462acf6aSTony Nguyen 	struct ice_netdev_priv *np = netdev_priv(netdev);
696462acf6aSTony Nguyen 
697462acf6aSTony Nguyen 	return np->vsi->back;
698462acf6aSTony Nguyen }
699462acf6aSTony Nguyen 
700efc2214bSMaciej Fijalkowski static inline bool ice_is_xdp_ena_vsi(struct ice_vsi *vsi)
701efc2214bSMaciej Fijalkowski {
702f9124c68SMaciej Fijalkowski 	return !!READ_ONCE(vsi->xdp_prog);
703efc2214bSMaciej Fijalkowski }
704efc2214bSMaciej Fijalkowski 
705e72bba21SMaciej Fijalkowski static inline void ice_set_ring_xdp(struct ice_tx_ring *ring)
706efc2214bSMaciej Fijalkowski {
707efc2214bSMaciej Fijalkowski 	ring->flags |= ICE_TX_FLAGS_RING_XDP;
708efc2214bSMaciej Fijalkowski }
709efc2214bSMaciej Fijalkowski 
710462acf6aSTony Nguyen /**
7111742b3d5SMagnus Karlsson  * ice_xsk_pool - get XSK buffer pool bound to a ring
712e72bba21SMaciej Fijalkowski  * @ring: Rx ring to use
7132d4238f5SKrzysztof Kazimierczak  *
7149ead7e74SMaciej Fijalkowski  * Returns a pointer to xsk_buff_pool structure if there is a buffer pool
7159ead7e74SMaciej Fijalkowski  * present, NULL otherwise.
7162d4238f5SKrzysztof Kazimierczak  */
717e72bba21SMaciej Fijalkowski static inline struct xsk_buff_pool *ice_xsk_pool(struct ice_rx_ring *ring)
7182d4238f5SKrzysztof Kazimierczak {
719e102db78SMaciej Fijalkowski 	struct ice_vsi *vsi = ring->vsi;
72065bb559bSKrzysztof Kazimierczak 	u16 qid = ring->q_index;
7212d4238f5SKrzysztof Kazimierczak 
722e72bba21SMaciej Fijalkowski 	if (!ice_is_xdp_ena_vsi(vsi) || !test_bit(qid, vsi->af_xdp_zc_qps))
723e72bba21SMaciej Fijalkowski 		return NULL;
724e72bba21SMaciej Fijalkowski 
725e72bba21SMaciej Fijalkowski 	return xsk_get_pool_from_qid(vsi->netdev, qid);
726e72bba21SMaciej Fijalkowski }
727e72bba21SMaciej Fijalkowski 
728e72bba21SMaciej Fijalkowski /**
7299ead7e74SMaciej Fijalkowski  * ice_tx_xsk_pool - assign XSK buff pool to XDP ring
7309ead7e74SMaciej Fijalkowski  * @vsi: pointer to VSI
7319ead7e74SMaciej Fijalkowski  * @qid: index of a queue to look at XSK buff pool presence
732e72bba21SMaciej Fijalkowski  *
7339ead7e74SMaciej Fijalkowski  * Sets XSK buff pool pointer on XDP ring.
7349ead7e74SMaciej Fijalkowski  *
7359ead7e74SMaciej Fijalkowski  * XDP ring is picked from Rx ring, whereas Rx ring is picked based on provided
7369ead7e74SMaciej Fijalkowski  * queue id. Reason for doing so is that queue vectors might have assigned more
7379ead7e74SMaciej Fijalkowski  * than one XDP ring, e.g. when user reduced the queue count on netdev; Rx ring
7389ead7e74SMaciej Fijalkowski  * carries a pointer to one of these XDP rings for its own purposes, such as
7399ead7e74SMaciej Fijalkowski  * handling XDP_TX action, therefore we can piggyback here on the
7409ead7e74SMaciej Fijalkowski  * rx_ring->xdp_ring assignment that was done during XDP rings initialization.
741e72bba21SMaciej Fijalkowski  */
7429ead7e74SMaciej Fijalkowski static inline void ice_tx_xsk_pool(struct ice_vsi *vsi, u16 qid)
743e72bba21SMaciej Fijalkowski {
7449ead7e74SMaciej Fijalkowski 	struct ice_tx_ring *ring;
745e72bba21SMaciej Fijalkowski 
7469ead7e74SMaciej Fijalkowski 	ring = vsi->rx_rings[qid]->xdp_ring;
7479ead7e74SMaciej Fijalkowski 	if (!ring)
7489ead7e74SMaciej Fijalkowski 		return;
7492d4238f5SKrzysztof Kazimierczak 
7509ead7e74SMaciej Fijalkowski 	if (!ice_is_xdp_ena_vsi(vsi) || !test_bit(qid, vsi->af_xdp_zc_qps)) {
7519ead7e74SMaciej Fijalkowski 		ring->xsk_pool = NULL;
7529ead7e74SMaciej Fijalkowski 		return;
7539ead7e74SMaciej Fijalkowski 	}
7542d4238f5SKrzysztof Kazimierczak 
7559ead7e74SMaciej Fijalkowski 	ring->xsk_pool = xsk_get_pool_from_qid(vsi->netdev, qid);
7562d4238f5SKrzysztof Kazimierczak }
7572d4238f5SKrzysztof Kazimierczak 
7582d4238f5SKrzysztof Kazimierczak /**
759208ff751SAnirudh Venkataramanan  * ice_get_main_vsi - Get the PF VSI
760208ff751SAnirudh Venkataramanan  * @pf: PF instance
761208ff751SAnirudh Venkataramanan  *
762208ff751SAnirudh Venkataramanan  * returns pf->vsi[0], which by definition is the PF VSI
763c2a23e00SBrett Creeley  */
764208ff751SAnirudh Venkataramanan static inline struct ice_vsi *ice_get_main_vsi(struct ice_pf *pf)
765c2a23e00SBrett Creeley {
766208ff751SAnirudh Venkataramanan 	if (pf->vsi)
767208ff751SAnirudh Venkataramanan 		return pf->vsi[0];
768c2a23e00SBrett Creeley 
769c2a23e00SBrett Creeley 	return NULL;
770c2a23e00SBrett Creeley }
771c2a23e00SBrett Creeley 
772148beb61SHenry Tieman /**
7737aae80ceSWojciech Drewek  * ice_get_netdev_priv_vsi - return VSI associated with netdev priv.
7747aae80ceSWojciech Drewek  * @np: private netdev structure
7757aae80ceSWojciech Drewek  */
7767aae80ceSWojciech Drewek static inline struct ice_vsi *ice_get_netdev_priv_vsi(struct ice_netdev_priv *np)
7777aae80ceSWojciech Drewek {
7787aae80ceSWojciech Drewek 	/* In case of port representor return source port VSI. */
7797aae80ceSWojciech Drewek 	if (np->repr)
7807aae80ceSWojciech Drewek 		return np->repr->src_vsi;
7817aae80ceSWojciech Drewek 	else
7827aae80ceSWojciech Drewek 		return np->vsi;
7837aae80ceSWojciech Drewek }
7847aae80ceSWojciech Drewek 
7857aae80ceSWojciech Drewek /**
786148beb61SHenry Tieman  * ice_get_ctrl_vsi - Get the control VSI
787148beb61SHenry Tieman  * @pf: PF instance
788148beb61SHenry Tieman  */
789148beb61SHenry Tieman static inline struct ice_vsi *ice_get_ctrl_vsi(struct ice_pf *pf)
790148beb61SHenry Tieman {
791148beb61SHenry Tieman 	/* if pf->ctrl_vsi_idx is ICE_NO_VSI, control VSI was not set up */
792148beb61SHenry Tieman 	if (!pf->vsi || pf->ctrl_vsi_idx == ICE_NO_VSI)
793148beb61SHenry Tieman 		return NULL;
794148beb61SHenry Tieman 
795148beb61SHenry Tieman 	return pf->vsi[pf->ctrl_vsi_idx];
796148beb61SHenry Tieman }
797148beb61SHenry Tieman 
798df006dd4SDave Ertman /**
799295819b5SMaciej Fijalkowski  * ice_find_vsi - Find the VSI from VSI ID
800295819b5SMaciej Fijalkowski  * @pf: The PF pointer to search in
801295819b5SMaciej Fijalkowski  * @vsi_num: The VSI ID to search for
802295819b5SMaciej Fijalkowski  */
803295819b5SMaciej Fijalkowski static inline struct ice_vsi *ice_find_vsi(struct ice_pf *pf, u16 vsi_num)
804295819b5SMaciej Fijalkowski {
805295819b5SMaciej Fijalkowski 	int i;
806295819b5SMaciej Fijalkowski 
807295819b5SMaciej Fijalkowski 	ice_for_each_vsi(pf, i)
808295819b5SMaciej Fijalkowski 		if (pf->vsi[i] && pf->vsi[i]->vsi_num == vsi_num)
809295819b5SMaciej Fijalkowski 			return  pf->vsi[i];
810295819b5SMaciej Fijalkowski 	return NULL;
811295819b5SMaciej Fijalkowski }
812295819b5SMaciej Fijalkowski 
813295819b5SMaciej Fijalkowski /**
8141a1c40dfSGrzegorz Nitka  * ice_is_switchdev_running - check if switchdev is configured
8151a1c40dfSGrzegorz Nitka  * @pf: pointer to PF structure
8161a1c40dfSGrzegorz Nitka  *
8171a1c40dfSGrzegorz Nitka  * Returns true if eswitch mode is set to DEVLINK_ESWITCH_MODE_SWITCHDEV
8181a1c40dfSGrzegorz Nitka  * and switchdev is configured, false otherwise.
8191a1c40dfSGrzegorz Nitka  */
8201a1c40dfSGrzegorz Nitka static inline bool ice_is_switchdev_running(struct ice_pf *pf)
8211a1c40dfSGrzegorz Nitka {
8221a1c40dfSGrzegorz Nitka 	return pf->switchdev.is_running;
8231a1c40dfSGrzegorz Nitka }
8241a1c40dfSGrzegorz Nitka 
8251a1c40dfSGrzegorz Nitka /**
826df006dd4SDave Ertman  * ice_set_sriov_cap - enable SRIOV in PF flags
827df006dd4SDave Ertman  * @pf: PF struct
828df006dd4SDave Ertman  */
829df006dd4SDave Ertman static inline void ice_set_sriov_cap(struct ice_pf *pf)
830df006dd4SDave Ertman {
831df006dd4SDave Ertman 	if (pf->hw.func_caps.common_cap.sr_iov_1_1)
832df006dd4SDave Ertman 		set_bit(ICE_FLAG_SRIOV_CAPABLE, pf->flags);
833df006dd4SDave Ertman }
834df006dd4SDave Ertman 
835df006dd4SDave Ertman /**
836df006dd4SDave Ertman  * ice_clear_sriov_cap - disable SRIOV in PF flags
837df006dd4SDave Ertman  * @pf: PF struct
838df006dd4SDave Ertman  */
839df006dd4SDave Ertman static inline void ice_clear_sriov_cap(struct ice_pf *pf)
840df006dd4SDave Ertman {
841df006dd4SDave Ertman 	clear_bit(ICE_FLAG_SRIOV_CAPABLE, pf->flags);
842df006dd4SDave Ertman }
843df006dd4SDave Ertman 
8444ab95646SHenry Tieman #define ICE_FD_STAT_CTR_BLOCK_COUNT	256
8454ab95646SHenry Tieman #define ICE_FD_STAT_PF_IDX(base_idx) \
8464ab95646SHenry Tieman 			((base_idx) * ICE_FD_STAT_CTR_BLOCK_COUNT)
8474ab95646SHenry Tieman #define ICE_FD_SB_STAT_IDX(base_idx) ICE_FD_STAT_PF_IDX(base_idx)
84840319796SKiran Patil #define ICE_FD_STAT_CH			1
84940319796SKiran Patil #define ICE_FD_CH_STAT_IDX(base_idx) \
85040319796SKiran Patil 			(ICE_FD_STAT_PF_IDX(base_idx) + ICE_FD_STAT_CH)
8514ab95646SHenry Tieman 
8520754d65bSKiran Patil /**
8530754d65bSKiran Patil  * ice_is_adq_active - any active ADQs
8540754d65bSKiran Patil  * @pf: pointer to PF
8550754d65bSKiran Patil  *
8560754d65bSKiran Patil  * This function returns true if there are any ADQs configured (which is
8570754d65bSKiran Patil  * determined by looking at VSI type (which should be VSI_PF), numtc, and
8580754d65bSKiran Patil  * TC_MQPRIO flag) otherwise return false
8590754d65bSKiran Patil  */
8600754d65bSKiran Patil static inline bool ice_is_adq_active(struct ice_pf *pf)
8610754d65bSKiran Patil {
8620754d65bSKiran Patil 	struct ice_vsi *vsi;
8630754d65bSKiran Patil 
8640754d65bSKiran Patil 	vsi = ice_get_main_vsi(pf);
8650754d65bSKiran Patil 	if (!vsi)
8660754d65bSKiran Patil 		return false;
8670754d65bSKiran Patil 
8680754d65bSKiran Patil 	/* is ADQ configured */
8690754d65bSKiran Patil 	if (vsi->tc_cfg.numtc > ICE_CHNL_START_TC &&
8700754d65bSKiran Patil 	    test_bit(ICE_FLAG_TC_MQPRIO, pf->flags))
8710754d65bSKiran Patil 		return true;
8720754d65bSKiran Patil 
8730754d65bSKiran Patil 	return false;
8740754d65bSKiran Patil }
8750754d65bSKiran Patil 
876df006dd4SDave Ertman bool netif_is_ice(struct net_device *dev);
8770e674aebSAnirudh Venkataramanan int ice_vsi_setup_tx_rings(struct ice_vsi *vsi);
8780e674aebSAnirudh Venkataramanan int ice_vsi_setup_rx_rings(struct ice_vsi *vsi);
879148beb61SHenry Tieman int ice_vsi_open_ctrl(struct ice_vsi *vsi);
8801a1c40dfSGrzegorz Nitka int ice_vsi_open(struct ice_vsi *vsi);
881fcea6f3dSAnirudh Venkataramanan void ice_set_ethtool_ops(struct net_device *netdev);
8827aae80ceSWojciech Drewek void ice_set_ethtool_repr_ops(struct net_device *netdev);
883462acf6aSTony Nguyen void ice_set_ethtool_safe_mode_ops(struct net_device *netdev);
8848c243700SAnirudh Venkataramanan u16 ice_get_avail_txq_count(struct ice_pf *pf);
8858c243700SAnirudh Venkataramanan u16 ice_get_avail_rxq_count(struct ice_pf *pf);
886a6a0974aSDave Ertman int ice_vsi_recfg_qs(struct ice_vsi *vsi, int new_rx, int new_tx, bool locked);
8875a4a8673SBruce Allan void ice_update_vsi_stats(struct ice_vsi *vsi);
8885a4a8673SBruce Allan void ice_update_pf_stats(struct ice_pf *pf);
889c8ff29b5SMarcin Szycik void
890c8ff29b5SMarcin Szycik ice_fetch_u64_stats_per_ring(struct u64_stats_sync *syncp,
891c8ff29b5SMarcin Szycik 			     struct ice_q_stats stats, u64 *pkts, u64 *bytes);
892fcea6f3dSAnirudh Venkataramanan int ice_up(struct ice_vsi *vsi);
893fcea6f3dSAnirudh Venkataramanan int ice_down(struct ice_vsi *vsi);
894dddd406dSJesse Brandeburg int ice_down_up(struct ice_vsi *vsi);
8950db66d20SMichal Swiatkowski int ice_vsi_cfg_lan(struct ice_vsi *vsi);
8960e674aebSAnirudh Venkataramanan struct ice_vsi *ice_lb_vsi_setup(struct ice_pf *pf, struct ice_port_info *pi);
89722bf877eSMaciej Fijalkowski int ice_vsi_determine_xdp_res(struct ice_vsi *vsi);
898efc2214bSMaciej Fijalkowski int ice_prepare_xdp_rings(struct ice_vsi *vsi, struct bpf_prog *prog);
899efc2214bSMaciej Fijalkowski int ice_destroy_xdp_rings(struct ice_vsi *vsi);
900efc2214bSMaciej Fijalkowski int
901efc2214bSMaciej Fijalkowski ice_xdp_xmit(struct net_device *dev, int n, struct xdp_frame **frames,
902efc2214bSMaciej Fijalkowski 	     u32 flags);
903b66a972aSBrett Creeley int ice_set_rss_lut(struct ice_vsi *vsi, u8 *lut, u16 lut_size);
904b66a972aSBrett Creeley int ice_get_rss_lut(struct ice_vsi *vsi, u8 *lut, u16 lut_size);
905b66a972aSBrett Creeley int ice_set_rss_key(struct ice_vsi *vsi, u8 *seed);
906b66a972aSBrett Creeley int ice_get_rss_key(struct ice_vsi *vsi, u8 *seed);
907d76a60baSAnirudh Venkataramanan void ice_fill_rss_lut(u8 *lut, u16 rss_table_size, u16 rss_size);
90887324e74SHenry Tieman int ice_schedule_reset(struct ice_pf *pf, enum ice_reset_req reset);
909fcea6f3dSAnirudh Venkataramanan void ice_print_link_msg(struct ice_vsi *vsi, bool isup);
910f9f5301eSDave Ertman int ice_plug_aux_dev(struct ice_pf *pf);
911f9f5301eSDave Ertman void ice_unplug_aux_dev(struct ice_pf *pf);
912d25a0fc4SDave Ertman int ice_init_rdma(struct ice_pf *pf);
9132b8db6afSMichal Swiatkowski void ice_deinit_rdma(struct ice_pf *pf);
9140fee3577SLihong Yang const char *ice_aq_str(enum ice_aq_err aq_err);
91531765519SAnirudh Venkataramanan bool ice_is_wol_supported(struct ice_hw *hw);
91640319796SKiran Patil void ice_fdir_del_all_fltrs(struct ice_vsi *vsi);
91728bf2672SBrett Creeley int
91828bf2672SBrett Creeley ice_fdir_write_fltr(struct ice_pf *pf, struct ice_fdir_fltr *input, bool add,
91928bf2672SBrett Creeley 		    bool is_tun);
920148beb61SHenry Tieman void ice_vsi_manage_fdir(struct ice_vsi *vsi, bool ena);
921cac2a27cSHenry Tieman int ice_add_fdir_ethtool(struct ice_vsi *vsi, struct ethtool_rxnfc *cmd);
922cac2a27cSHenry Tieman int ice_del_fdir_ethtool(struct ice_vsi *vsi, struct ethtool_rxnfc *cmd);
9234ab95646SHenry Tieman int ice_get_ethtool_fdir_entry(struct ice_hw *hw, struct ethtool_rxnfc *cmd);
9244ab95646SHenry Tieman int
9254ab95646SHenry Tieman ice_get_fdir_fltr_ids(struct ice_hw *hw, struct ethtool_rxnfc *cmd,
9264ab95646SHenry Tieman 		      u32 *rule_locs);
92740319796SKiran Patil void ice_fdir_rem_adq_chnl(struct ice_hw *hw, u16 vsi_idx);
928148beb61SHenry Tieman void ice_fdir_release_flows(struct ice_hw *hw);
92983af0039SHenry Tieman void ice_fdir_replay_flows(struct ice_hw *hw);
93083af0039SHenry Tieman void ice_fdir_replay_fltrs(struct ice_pf *pf);
931148beb61SHenry Tieman int ice_fdir_create_dflt_rules(struct ice_pf *pf);
932d69ea414SJacob Keller int ice_aq_wait_for_event(struct ice_pf *pf, u16 opcode, unsigned long timeout,
933d69ea414SJacob Keller 			  struct ice_rq_event_info *event);
9340e674aebSAnirudh Venkataramanan int ice_open(struct net_device *netdev);
935e95fc857SKrzysztof Goreczny int ice_open_internal(struct net_device *netdev);
9360e674aebSAnirudh Venkataramanan int ice_stop(struct net_device *netdev);
93728bf2672SBrett Creeley void ice_service_task_schedule(struct ice_pf *pf);
9385b246e53SMichal Swiatkowski int ice_load(struct ice_pf *pf);
9395b246e53SMichal Swiatkowski void ice_unload(struct ice_pf *pf);
940d76a60baSAnirudh Venkataramanan 
941d25a0fc4SDave Ertman /**
942d25a0fc4SDave Ertman  * ice_set_rdma_cap - enable RDMA support
943d25a0fc4SDave Ertman  * @pf: PF struct
944d25a0fc4SDave Ertman  */
945d25a0fc4SDave Ertman static inline void ice_set_rdma_cap(struct ice_pf *pf)
946d25a0fc4SDave Ertman {
947f9f5301eSDave Ertman 	if (pf->hw.func_caps.common_cap.rdma && pf->num_rdma_msix) {
948d25a0fc4SDave Ertman 		set_bit(ICE_FLAG_RDMA_ENA, pf->flags);
9495dbbbd01SDave Ertman 		set_bit(ICE_FLAG_PLUG_AUX_DEV, pf->flags);
950f9f5301eSDave Ertman 	}
951d25a0fc4SDave Ertman }
952d25a0fc4SDave Ertman 
953d25a0fc4SDave Ertman /**
954d25a0fc4SDave Ertman  * ice_clear_rdma_cap - disable RDMA support
955d25a0fc4SDave Ertman  * @pf: PF struct
956d25a0fc4SDave Ertman  */
957d25a0fc4SDave Ertman static inline void ice_clear_rdma_cap(struct ice_pf *pf)
958d25a0fc4SDave Ertman {
959248401cbSDave Ertman 	/* defer unplug to service task to avoid RTNL lock and
960248401cbSDave Ertman 	 * clear PLUG bit so that pending plugs don't interfere
9615cb1ebdbSIvan Vecera 	 */
962248401cbSDave Ertman 	clear_bit(ICE_FLAG_PLUG_AUX_DEV, pf->flags);
963248401cbSDave Ertman 	set_bit(ICE_FLAG_UNPLUG_AUX_DEV, pf->flags);
964d25a0fc4SDave Ertman 	clear_bit(ICE_FLAG_RDMA_ENA, pf->flags);
965d25a0fc4SDave Ertman }
966837f08fdSAnirudh Venkataramanan #endif /* _ICE_H_ */
967