1837f08fdSAnirudh Venkataramanan /* SPDX-License-Identifier: GPL-2.0 */ 2837f08fdSAnirudh Venkataramanan /* Copyright (c) 2018, Intel Corporation. */ 3837f08fdSAnirudh Venkataramanan 4837f08fdSAnirudh Venkataramanan #ifndef _ICE_H_ 5837f08fdSAnirudh Venkataramanan #define _ICE_H_ 6837f08fdSAnirudh Venkataramanan 7837f08fdSAnirudh Venkataramanan #include <linux/types.h> 8837f08fdSAnirudh Venkataramanan #include <linux/errno.h> 9837f08fdSAnirudh Venkataramanan #include <linux/kernel.h> 10837f08fdSAnirudh Venkataramanan #include <linux/module.h> 11837f08fdSAnirudh Venkataramanan #include <linux/netdevice.h> 12837f08fdSAnirudh Venkataramanan #include <linux/compiler.h> 13dc49c772SAnirudh Venkataramanan #include <linux/etherdevice.h> 14cdedef59SAnirudh Venkataramanan #include <linux/skbuff.h> 153a858ba3SAnirudh Venkataramanan #include <linux/cpumask.h> 16fcea6f3dSAnirudh Venkataramanan #include <linux/rtnetlink.h> 173a858ba3SAnirudh Venkataramanan #include <linux/if_vlan.h> 18cdedef59SAnirudh Venkataramanan #include <linux/dma-mapping.h> 19837f08fdSAnirudh Venkataramanan #include <linux/pci.h> 20940b61afSAnirudh Venkataramanan #include <linux/workqueue.h> 21837f08fdSAnirudh Venkataramanan #include <linux/aer.h> 22940b61afSAnirudh Venkataramanan #include <linux/interrupt.h> 23fcea6f3dSAnirudh Venkataramanan #include <linux/ethtool.h> 24940b61afSAnirudh Venkataramanan #include <linux/timer.h> 257ec59eeaSAnirudh Venkataramanan #include <linux/delay.h> 26837f08fdSAnirudh Venkataramanan #include <linux/bitmap.h> 273a858ba3SAnirudh Venkataramanan #include <linux/log2.h> 28d76a60baSAnirudh Venkataramanan #include <linux/ip.h> 29cf909e19SAnirudh Venkataramanan #include <linux/sctp.h> 30d76a60baSAnirudh Venkataramanan #include <linux/ipv6.h> 31940b61afSAnirudh Venkataramanan #include <linux/if_bridge.h> 32ddf30f7fSAnirudh Venkataramanan #include <linux/avf/virtchnl.h> 33d76a60baSAnirudh Venkataramanan #include <net/ipv6.h> 34837f08fdSAnirudh Venkataramanan #include "ice_devids.h" 35837f08fdSAnirudh Venkataramanan #include "ice_type.h" 36940b61afSAnirudh Venkataramanan #include "ice_txrx.h" 37*37b6f646SAnirudh Venkataramanan #include "ice_dcb.h" 389c20346bSAnirudh Venkataramanan #include "ice_switch.h" 39f31e4b6fSAnirudh Venkataramanan #include "ice_common.h" 409c20346bSAnirudh Venkataramanan #include "ice_sched.h" 41ddf30f7fSAnirudh Venkataramanan #include "ice_virtchnl_pf.h" 42007676b4SAnirudh Venkataramanan #include "ice_sriov.h" 43837f08fdSAnirudh Venkataramanan 44fcea6f3dSAnirudh Venkataramanan extern const char ice_drv_ver[]; 45837f08fdSAnirudh Venkataramanan #define ICE_BAR0 0 463a858ba3SAnirudh Venkataramanan #define ICE_REQ_DESC_MULTIPLE 32 473b6bf296SBruce Allan #define ICE_MIN_NUM_DESC ICE_REQ_DESC_MULTIPLE 483b6bf296SBruce Allan #define ICE_MAX_NUM_DESC 8160 49ad71b256SBrett Creeley /* set default number of Rx/Tx descriptors to the minimum between 50ad71b256SBrett Creeley * ICE_MAX_NUM_DESC and the number of descriptors to fill up an entire page 51ad71b256SBrett Creeley */ 52ad71b256SBrett Creeley #define ICE_DFLT_NUM_RX_DESC min_t(u16, ICE_MAX_NUM_DESC, \ 53ad71b256SBrett Creeley ALIGN(PAGE_SIZE / \ 54ad71b256SBrett Creeley sizeof(union ice_32byte_rx_desc), \ 55ad71b256SBrett Creeley ICE_REQ_DESC_MULTIPLE)) 56ad71b256SBrett Creeley #define ICE_DFLT_NUM_TX_DESC min_t(u16, ICE_MAX_NUM_DESC, \ 57ad71b256SBrett Creeley ALIGN(PAGE_SIZE / \ 58ad71b256SBrett Creeley sizeof(struct ice_tx_desc), \ 59ad71b256SBrett Creeley ICE_REQ_DESC_MULTIPLE)) 60ad71b256SBrett Creeley 615513b920SAnirudh Venkataramanan #define ICE_DFLT_TRAFFIC_CLASS BIT(0) 62940b61afSAnirudh Venkataramanan #define ICE_INT_NAME_STR_LEN (IFNAMSIZ + 16) 63fcea6f3dSAnirudh Venkataramanan #define ICE_ETHTOOL_FWVER_LEN 32 64f31e4b6fSAnirudh Venkataramanan #define ICE_AQ_LEN 64 6575d2b253SAnirudh Venkataramanan #define ICE_MBXQ_LEN 64 66940b61afSAnirudh Venkataramanan #define ICE_MIN_MSIX 2 673a858ba3SAnirudh Venkataramanan #define ICE_NO_VSI 0xffff 68940b61afSAnirudh Venkataramanan #define ICE_MAX_TXQS 2048 69940b61afSAnirudh Venkataramanan #define ICE_MAX_RXQS 2048 703a858ba3SAnirudh Venkataramanan #define ICE_VSI_MAP_CONTIG 0 713a858ba3SAnirudh Venkataramanan #define ICE_VSI_MAP_SCATTER 1 723a858ba3SAnirudh Venkataramanan #define ICE_MAX_SCATTER_TXQS 16 733a858ba3SAnirudh Venkataramanan #define ICE_MAX_SCATTER_RXQS 16 74cdedef59SAnirudh Venkataramanan #define ICE_Q_WAIT_RETRY_LIMIT 10 75cdedef59SAnirudh Venkataramanan #define ICE_Q_WAIT_MAX_RETRY (5 * ICE_Q_WAIT_RETRY_LIMIT) 76d76a60baSAnirudh Venkataramanan #define ICE_MAX_LG_RSS_QS 256 77d76a60baSAnirudh Venkataramanan #define ICE_MAX_SMALL_RSS_QS 8 78940b61afSAnirudh Venkataramanan #define ICE_RES_VALID_BIT 0x8000 79940b61afSAnirudh Venkataramanan #define ICE_RES_MISC_VEC_ID (ICE_RES_VALID_BIT - 1) 803a858ba3SAnirudh Venkataramanan #define ICE_INVAL_Q_INDEX 0xffff 810f9d5027SAnirudh Venkataramanan #define ICE_INVAL_VFID 256 8275d2b253SAnirudh Venkataramanan #define ICE_MAX_VF_COUNT 256 83ddf30f7fSAnirudh Venkataramanan #define ICE_MAX_QS_PER_VF 256 84ddf30f7fSAnirudh Venkataramanan #define ICE_MIN_QS_PER_VF 1 85ddf30f7fSAnirudh Venkataramanan #define ICE_DFLT_QS_PER_VF 4 861071a835SAnirudh Venkataramanan #define ICE_MAX_BASE_QS_PER_VF 16 87ddf30f7fSAnirudh Venkataramanan #define ICE_MAX_INTR_PER_VF 65 88ddf30f7fSAnirudh Venkataramanan #define ICE_MIN_INTR_PER_VF (ICE_MIN_QS_PER_VF + 1) 89ddf30f7fSAnirudh Venkataramanan #define ICE_DFLT_INTR_PER_VF (ICE_DFLT_QS_PER_VF + 1) 90837f08fdSAnirudh Venkataramanan 91afd9d4abSAnirudh Venkataramanan #define ICE_MAX_RESET_WAIT 20 92afd9d4abSAnirudh Venkataramanan 93fcea6f3dSAnirudh Venkataramanan #define ICE_VSIQF_HKEY_ARRAY_SIZE ((VSIQF_HKEY_MAX_INDEX + 1) * 4) 94fcea6f3dSAnirudh Venkataramanan 95837f08fdSAnirudh Venkataramanan #define ICE_DFLT_NETIF_M (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK) 96837f08fdSAnirudh Venkataramanan 973a858ba3SAnirudh Venkataramanan #define ICE_MAX_MTU (ICE_AQ_SET_MAC_FRAME_SIZE_MAX - \ 985ed5d316SMaciej Fijalkowski (ETH_HLEN + ETH_FCS_LEN + (VLAN_HLEN * 2))) 993a858ba3SAnirudh Venkataramanan 1003a858ba3SAnirudh Venkataramanan #define ICE_UP_TABLE_TRANSLATE(val, i) \ 1013a858ba3SAnirudh Venkataramanan (((val) << ICE_AQ_VSI_UP_TABLE_UP##i##_S) & \ 1023a858ba3SAnirudh Venkataramanan ICE_AQ_VSI_UP_TABLE_UP##i##_M) 1033a858ba3SAnirudh Venkataramanan 1042b245cb2SAnirudh Venkataramanan #define ICE_TX_DESC(R, i) (&(((struct ice_tx_desc *)((R)->desc))[i])) 105cdedef59SAnirudh Venkataramanan #define ICE_RX_DESC(R, i) (&(((union ice_32b_rx_flex_desc *)((R)->desc))[i])) 106d76a60baSAnirudh Venkataramanan #define ICE_TX_CTX_DESC(R, i) (&(((struct ice_tx_ctx_desc *)((R)->desc))[i])) 107cdedef59SAnirudh Venkataramanan 1080b28b702SAnirudh Venkataramanan /* Macro for each VSI in a PF */ 1090b28b702SAnirudh Venkataramanan #define ice_for_each_vsi(pf, i) \ 1100b28b702SAnirudh Venkataramanan for ((i) = 0; (i) < (pf)->num_alloc_vsi; (i)++) 1110b28b702SAnirudh Venkataramanan 112d337f2afSAnirudh Venkataramanan /* Macros for each Tx/Rx ring in a VSI */ 113cdedef59SAnirudh Venkataramanan #define ice_for_each_txq(vsi, i) \ 114cdedef59SAnirudh Venkataramanan for ((i) = 0; (i) < (vsi)->num_txq; (i)++) 115cdedef59SAnirudh Venkataramanan 116cdedef59SAnirudh Venkataramanan #define ice_for_each_rxq(vsi, i) \ 117cdedef59SAnirudh Venkataramanan for ((i) = 0; (i) < (vsi)->num_rxq; (i)++) 118cdedef59SAnirudh Venkataramanan 119d337f2afSAnirudh Venkataramanan /* Macros for each allocated Tx/Rx ring whether used or not in a VSI */ 120f8ba7db8SJacob Keller #define ice_for_each_alloc_txq(vsi, i) \ 121f8ba7db8SJacob Keller for ((i) = 0; (i) < (vsi)->alloc_txq; (i)++) 122f8ba7db8SJacob Keller 123f8ba7db8SJacob Keller #define ice_for_each_alloc_rxq(vsi, i) \ 124f8ba7db8SJacob Keller for ((i) = 0; (i) < (vsi)->alloc_rxq; (i)++) 125f8ba7db8SJacob Keller 12667fe64d7SBrett Creeley #define ice_for_each_q_vector(vsi, i) \ 12767fe64d7SBrett Creeley for ((i) = 0; (i) < (vsi)->num_q_vectors; (i)++) 12867fe64d7SBrett Creeley 1295eda8afdSAkeem G Abodunrin #define ICE_UCAST_PROMISC_BITS (ICE_PROMISC_UCAST_TX | ICE_PROMISC_MCAST_TX | \ 1305eda8afdSAkeem G Abodunrin ICE_PROMISC_UCAST_RX | ICE_PROMISC_MCAST_RX) 1315eda8afdSAkeem G Abodunrin 1325eda8afdSAkeem G Abodunrin #define ICE_UCAST_VLAN_PROMISC_BITS (ICE_PROMISC_UCAST_TX | \ 1335eda8afdSAkeem G Abodunrin ICE_PROMISC_MCAST_TX | \ 1345eda8afdSAkeem G Abodunrin ICE_PROMISC_UCAST_RX | \ 1355eda8afdSAkeem G Abodunrin ICE_PROMISC_MCAST_RX | \ 1365eda8afdSAkeem G Abodunrin ICE_PROMISC_VLAN_TX | \ 1375eda8afdSAkeem G Abodunrin ICE_PROMISC_VLAN_RX) 1385eda8afdSAkeem G Abodunrin 1395eda8afdSAkeem G Abodunrin #define ICE_MCAST_PROMISC_BITS (ICE_PROMISC_MCAST_TX | ICE_PROMISC_MCAST_RX) 1405eda8afdSAkeem G Abodunrin 1415eda8afdSAkeem G Abodunrin #define ICE_MCAST_VLAN_PROMISC_BITS (ICE_PROMISC_MCAST_TX | \ 1425eda8afdSAkeem G Abodunrin ICE_PROMISC_MCAST_RX | \ 1435eda8afdSAkeem G Abodunrin ICE_PROMISC_VLAN_TX | \ 1445eda8afdSAkeem G Abodunrin ICE_PROMISC_VLAN_RX) 1455eda8afdSAkeem G Abodunrin 1463a858ba3SAnirudh Venkataramanan struct ice_tc_info { 1473a858ba3SAnirudh Venkataramanan u16 qoffset; 148c5a2a4a3SUsha Ketineni u16 qcount_tx; 149c5a2a4a3SUsha Ketineni u16 qcount_rx; 150c5a2a4a3SUsha Ketineni u8 netdev_tc; 1513a858ba3SAnirudh Venkataramanan }; 1523a858ba3SAnirudh Venkataramanan 1533a858ba3SAnirudh Venkataramanan struct ice_tc_cfg { 1543a858ba3SAnirudh Venkataramanan u8 numtc; /* Total number of enabled TCs */ 155f9867df6SAnirudh Venkataramanan u8 ena_tc; /* Tx map */ 1563a858ba3SAnirudh Venkataramanan struct ice_tc_info tc_info[ICE_MAX_TRAFFIC_CLASS]; 1573a858ba3SAnirudh Venkataramanan }; 1583a858ba3SAnirudh Venkataramanan 159940b61afSAnirudh Venkataramanan struct ice_res_tracker { 160940b61afSAnirudh Venkataramanan u16 num_entries; 161940b61afSAnirudh Venkataramanan u16 search_hint; 162940b61afSAnirudh Venkataramanan u16 list[1]; 163940b61afSAnirudh Venkataramanan }; 164940b61afSAnirudh Venkataramanan 16503f7a986SAnirudh Venkataramanan struct ice_qs_cfg { 16694c4441bSAnirudh Venkataramanan struct mutex *qs_mutex; /* will be assigned to &pf->avail_q_mutex */ 16703f7a986SAnirudh Venkataramanan unsigned long *pf_map; 16803f7a986SAnirudh Venkataramanan unsigned long pf_map_size; 16903f7a986SAnirudh Venkataramanan unsigned int q_count; 17003f7a986SAnirudh Venkataramanan unsigned int scatter_count; 17103f7a986SAnirudh Venkataramanan u16 *vsi_map; 17203f7a986SAnirudh Venkataramanan u16 vsi_map_offset; 17303f7a986SAnirudh Venkataramanan u8 mapping_mode; 17403f7a986SAnirudh Venkataramanan }; 17503f7a986SAnirudh Venkataramanan 176940b61afSAnirudh Venkataramanan struct ice_sw { 177940b61afSAnirudh Venkataramanan struct ice_pf *pf; 178940b61afSAnirudh Venkataramanan u16 sw_id; /* switch ID for this switch */ 179940b61afSAnirudh Venkataramanan u16 bridge_mode; /* VEB/VEPA/Port Virtualizer */ 180940b61afSAnirudh Venkataramanan }; 181940b61afSAnirudh Venkataramanan 182837f08fdSAnirudh Venkataramanan enum ice_state { 183837f08fdSAnirudh Venkataramanan __ICE_DOWN, 1840b28b702SAnirudh Venkataramanan __ICE_NEEDS_RESTART, 1850f9d5027SAnirudh Venkataramanan __ICE_PREPARED_FOR_RESET, /* set by driver when prepared */ 1865df7e45dSDave Ertman __ICE_RESET_OICR_RECV, /* set by driver after rcv reset OICR */ 187940b61afSAnirudh Venkataramanan __ICE_PFR_REQ, /* set by driver and peers */ 1880b28b702SAnirudh Venkataramanan __ICE_CORER_REQ, /* set by driver and peers */ 1890b28b702SAnirudh Venkataramanan __ICE_GLOBR_REQ, /* set by driver and peers */ 1900b28b702SAnirudh Venkataramanan __ICE_CORER_RECV, /* set by OICR handler */ 1910b28b702SAnirudh Venkataramanan __ICE_GLOBR_RECV, /* set by OICR handler */ 1920b28b702SAnirudh Venkataramanan __ICE_EMPR_RECV, /* set by OICR handler */ 1930b28b702SAnirudh Venkataramanan __ICE_SUSPENDED, /* set on module remove path */ 1940b28b702SAnirudh Venkataramanan __ICE_RESET_FAILED, /* set by reset/rebuild */ 195ddf30f7fSAnirudh Venkataramanan /* When checking for the PF to be in a nominal operating state, the 196ddf30f7fSAnirudh Venkataramanan * bits that are grouped at the beginning of the list need to be 197ddf30f7fSAnirudh Venkataramanan * checked. Bits occurring before __ICE_STATE_NOMINAL_CHECK_BITS will 198ddf30f7fSAnirudh Venkataramanan * be checked. If you need to add a bit into consideration for nominal 199ddf30f7fSAnirudh Venkataramanan * operating state, it must be added before 200ddf30f7fSAnirudh Venkataramanan * __ICE_STATE_NOMINAL_CHECK_BITS. Do not move this entry's position 201ddf30f7fSAnirudh Venkataramanan * without appropriate consideration. 202ddf30f7fSAnirudh Venkataramanan */ 203ddf30f7fSAnirudh Venkataramanan __ICE_STATE_NOMINAL_CHECK_BITS, 204940b61afSAnirudh Venkataramanan __ICE_ADMINQ_EVENT_PENDING, 20575d2b253SAnirudh Venkataramanan __ICE_MAILBOXQ_EVENT_PENDING, 206b3969fd7SSudheer Mogilappagari __ICE_MDD_EVENT_PENDING, 207007676b4SAnirudh Venkataramanan __ICE_VFLR_EVENT_PENDING, 208e94d4478SAnirudh Venkataramanan __ICE_FLTR_OVERFLOW_PROMISC, 209ddf30f7fSAnirudh Venkataramanan __ICE_VF_DIS, 210fcea6f3dSAnirudh Venkataramanan __ICE_CFG_BUSY, 211940b61afSAnirudh Venkataramanan __ICE_SERVICE_SCHED, 2128d81fa55SAkeem G Abodunrin __ICE_SERVICE_DIS, 213837f08fdSAnirudh Venkataramanan __ICE_STATE_NBITS /* must be last */ 214837f08fdSAnirudh Venkataramanan }; 215837f08fdSAnirudh Venkataramanan 216e94d4478SAnirudh Venkataramanan enum ice_vsi_flags { 217e94d4478SAnirudh Venkataramanan ICE_VSI_FLAG_UMAC_FLTR_CHANGED, 218e94d4478SAnirudh Venkataramanan ICE_VSI_FLAG_MMAC_FLTR_CHANGED, 219e94d4478SAnirudh Venkataramanan ICE_VSI_FLAG_VLAN_FLTR_CHANGED, 220e94d4478SAnirudh Venkataramanan ICE_VSI_FLAG_PROMISC_CHANGED, 221e94d4478SAnirudh Venkataramanan ICE_VSI_FLAG_NBITS /* must be last */ 222e94d4478SAnirudh Venkataramanan }; 223e94d4478SAnirudh Venkataramanan 224940b61afSAnirudh Venkataramanan /* struct that defines a VSI, associated with a dev */ 225940b61afSAnirudh Venkataramanan struct ice_vsi { 226940b61afSAnirudh Venkataramanan struct net_device *netdev; 2273a858ba3SAnirudh Venkataramanan struct ice_sw *vsw; /* switch this VSI is on */ 2283a858ba3SAnirudh Venkataramanan struct ice_pf *back; /* back pointer to PF */ 229940b61afSAnirudh Venkataramanan struct ice_port_info *port_info; /* back pointer to port_info */ 230d337f2afSAnirudh Venkataramanan struct ice_ring **rx_rings; /* Rx ring array */ 231d337f2afSAnirudh Venkataramanan struct ice_ring **tx_rings; /* Tx ring array */ 2323a858ba3SAnirudh Venkataramanan struct ice_q_vector **q_vectors; /* q_vector array */ 233cdedef59SAnirudh Venkataramanan 234cdedef59SAnirudh Venkataramanan irqreturn_t (*irq_handler)(int irq, void *data); 235cdedef59SAnirudh Venkataramanan 236fcea6f3dSAnirudh Venkataramanan u64 tx_linearize; 2373a858ba3SAnirudh Venkataramanan DECLARE_BITMAP(state, __ICE_STATE_NBITS); 238e94d4478SAnirudh Venkataramanan DECLARE_BITMAP(flags, ICE_VSI_FLAG_NBITS); 239e94d4478SAnirudh Venkataramanan unsigned int current_netdev_flags; 240fcea6f3dSAnirudh Venkataramanan u32 tx_restart; 241fcea6f3dSAnirudh Venkataramanan u32 tx_busy; 242fcea6f3dSAnirudh Venkataramanan u32 rx_buf_failed; 243fcea6f3dSAnirudh Venkataramanan u32 rx_page_failed; 2443a858ba3SAnirudh Venkataramanan int num_q_vectors; 245eb0208ecSPreethi Banala int sw_base_vector; /* Irq base for OS reserved vectors */ 246eb0208ecSPreethi Banala int hw_base_vector; /* HW (absolute) index of a vector */ 2473a858ba3SAnirudh Venkataramanan enum ice_vsi_type type; 248940b61afSAnirudh Venkataramanan u16 vsi_num; /* HW (absolute) index of this VSI */ 2493a858ba3SAnirudh Venkataramanan u16 idx; /* software index in pf->vsi[] */ 2503a858ba3SAnirudh Venkataramanan 2513a858ba3SAnirudh Venkataramanan /* Interrupt thresholds */ 2523a858ba3SAnirudh Venkataramanan u16 work_lmt; 2533a858ba3SAnirudh Venkataramanan 2548ede0178SAnirudh Venkataramanan s16 vf_id; /* VF ID for SR-IOV VSIs */ 2558ede0178SAnirudh Venkataramanan 256d76a60baSAnirudh Venkataramanan /* RSS config */ 257d76a60baSAnirudh Venkataramanan u16 rss_table_size; /* HW RSS table size */ 258d76a60baSAnirudh Venkataramanan u16 rss_size; /* Allocated RSS queues */ 259d76a60baSAnirudh Venkataramanan u8 *rss_hkey_user; /* User configured hash keys */ 260d76a60baSAnirudh Venkataramanan u8 *rss_lut_user; /* User configured lookup table entries */ 261d76a60baSAnirudh Venkataramanan u8 rss_lut_type; /* used to configure Get/Set RSS LUT AQ call */ 262d76a60baSAnirudh Venkataramanan 263cdedef59SAnirudh Venkataramanan u16 max_frame; 264cdedef59SAnirudh Venkataramanan u16 rx_buf_len; 265cdedef59SAnirudh Venkataramanan 2663a858ba3SAnirudh Venkataramanan struct ice_aqc_vsi_props info; /* VSI properties */ 2673a858ba3SAnirudh Venkataramanan 268fcea6f3dSAnirudh Venkataramanan /* VSI stats */ 269fcea6f3dSAnirudh Venkataramanan struct rtnl_link_stats64 net_stats; 270fcea6f3dSAnirudh Venkataramanan struct ice_eth_stats eth_stats; 271fcea6f3dSAnirudh Venkataramanan struct ice_eth_stats eth_stats_prev; 272fcea6f3dSAnirudh Venkataramanan 273e94d4478SAnirudh Venkataramanan struct list_head tmp_sync_list; /* MAC filters to be synced */ 274e94d4478SAnirudh Venkataramanan struct list_head tmp_unsync_list; /* MAC filters to be unsynced */ 275e94d4478SAnirudh Venkataramanan 27643f8b224SBruce Allan u8 irqs_ready; 27743f8b224SBruce Allan u8 current_isup; /* Sync 'link up' logging */ 27843f8b224SBruce Allan u8 stat_offsets_loaded; 2795eda8afdSAkeem G Abodunrin u8 vlan_ena; 280cdedef59SAnirudh Venkataramanan 2813a858ba3SAnirudh Venkataramanan /* queue information */ 2823a858ba3SAnirudh Venkataramanan u8 tx_mapping_mode; /* ICE_MAP_MODE_[CONTIG|SCATTER] */ 2833a858ba3SAnirudh Venkataramanan u8 rx_mapping_mode; /* ICE_MAP_MODE_[CONTIG|SCATTER] */ 2843a858ba3SAnirudh Venkataramanan u16 txq_map[ICE_MAX_TXQS]; /* index in pf->avail_txqs */ 2853a858ba3SAnirudh Venkataramanan u16 rxq_map[ICE_MAX_RXQS]; /* index in pf->avail_rxqs */ 2863a858ba3SAnirudh Venkataramanan u16 alloc_txq; /* Allocated Tx queues */ 2873a858ba3SAnirudh Venkataramanan u16 num_txq; /* Used Tx queues */ 2883a858ba3SAnirudh Venkataramanan u16 alloc_rxq; /* Allocated Rx queues */ 2893a858ba3SAnirudh Venkataramanan u16 num_rxq; /* Used Rx queues */ 290ad71b256SBrett Creeley u16 num_rx_desc; 291ad71b256SBrett Creeley u16 num_tx_desc; 2923a858ba3SAnirudh Venkataramanan struct ice_tc_cfg tc_cfg; 2933a858ba3SAnirudh Venkataramanan } ____cacheline_internodealigned_in_smp; 2943a858ba3SAnirudh Venkataramanan 2953a858ba3SAnirudh Venkataramanan /* struct that defines an interrupt vector */ 2963a858ba3SAnirudh Venkataramanan struct ice_q_vector { 2973a858ba3SAnirudh Venkataramanan struct ice_vsi *vsi; 2988244dd2dSBrett Creeley 2993a858ba3SAnirudh Venkataramanan u16 v_idx; /* index in the vsi->q_vector array. */ 300d337f2afSAnirudh Venkataramanan u8 num_ring_rx; /* total number of Rx rings in vector */ 3018244dd2dSBrett Creeley u8 num_ring_tx; /* total number of Tx rings in vector */ 3028244dd2dSBrett Creeley u8 itr_countdown; /* when 0 should adjust adaptive ITR */ 3039e4ab4c2SBrett Creeley /* in usecs, need to use ice_intrl_to_usecs_reg() before writing this 3049e4ab4c2SBrett Creeley * value to the device 3059e4ab4c2SBrett Creeley */ 3069e4ab4c2SBrett Creeley u8 intrl; 3078244dd2dSBrett Creeley 3088244dd2dSBrett Creeley struct napi_struct napi; 3098244dd2dSBrett Creeley 3108244dd2dSBrett Creeley struct ice_ring_container rx; 3118244dd2dSBrett Creeley struct ice_ring_container tx; 3128244dd2dSBrett Creeley 3138244dd2dSBrett Creeley cpumask_t affinity_mask; 3148244dd2dSBrett Creeley struct irq_affinity_notify affinity_notify; 3158244dd2dSBrett Creeley 3168244dd2dSBrett Creeley char name[ICE_INT_NAME_STR_LEN]; 317940b61afSAnirudh Venkataramanan } ____cacheline_internodealigned_in_smp; 318940b61afSAnirudh Venkataramanan 319940b61afSAnirudh Venkataramanan enum ice_pf_flags { 320940b61afSAnirudh Venkataramanan ICE_FLAG_MSIX_ENA, 321940b61afSAnirudh Venkataramanan ICE_FLAG_FLTR_SYNC, 322940b61afSAnirudh Venkataramanan ICE_FLAG_RSS_ENA, 323ddf30f7fSAnirudh Venkataramanan ICE_FLAG_SRIOV_ENA, 32475d2b253SAnirudh Venkataramanan ICE_FLAG_SRIOV_CAPABLE, 325*37b6f646SAnirudh Venkataramanan ICE_FLAG_DCB_CAPABLE, 326*37b6f646SAnirudh Venkataramanan ICE_FLAG_DCB_ENA, 327ab4ab73fSBruce Allan ICE_FLAG_LINK_DOWN_ON_CLOSE_ENA, 328940b61afSAnirudh Venkataramanan ICE_PF_FLAGS_NBITS /* must be last */ 329940b61afSAnirudh Venkataramanan }; 330940b61afSAnirudh Venkataramanan 331837f08fdSAnirudh Venkataramanan struct ice_pf { 332837f08fdSAnirudh Venkataramanan struct pci_dev *pdev; 333eb0208ecSPreethi Banala 334eb0208ecSPreethi Banala /* OS reserved IRQ details */ 335940b61afSAnirudh Venkataramanan struct msix_entry *msix_entries; 336eb0208ecSPreethi Banala struct ice_res_tracker *sw_irq_tracker; 337eb0208ecSPreethi Banala 338eb0208ecSPreethi Banala /* HW reserved Interrupts for this PF */ 339eb0208ecSPreethi Banala struct ice_res_tracker *hw_irq_tracker; 340eb0208ecSPreethi Banala 341940b61afSAnirudh Venkataramanan struct ice_vsi **vsi; /* VSIs created by the driver */ 342940b61afSAnirudh Venkataramanan struct ice_sw *first_sw; /* first switch created by firmware */ 343ddf30f7fSAnirudh Venkataramanan /* Virtchnl/SR-IOV config info */ 344ddf30f7fSAnirudh Venkataramanan struct ice_vf *vf; 345ddf30f7fSAnirudh Venkataramanan int num_alloc_vfs; /* actual number of VFs allocated */ 34675d2b253SAnirudh Venkataramanan u16 num_vfs_supported; /* num VFs supported for this PF */ 347ddf30f7fSAnirudh Venkataramanan u16 num_vf_qps; /* num queue pairs per VF */ 348ddf30f7fSAnirudh Venkataramanan u16 num_vf_msix; /* num vectors per VF */ 349837f08fdSAnirudh Venkataramanan DECLARE_BITMAP(state, __ICE_STATE_NBITS); 350940b61afSAnirudh Venkataramanan DECLARE_BITMAP(avail_txqs, ICE_MAX_TXQS); 351940b61afSAnirudh Venkataramanan DECLARE_BITMAP(avail_rxqs, ICE_MAX_RXQS); 352940b61afSAnirudh Venkataramanan DECLARE_BITMAP(flags, ICE_PF_FLAGS_NBITS); 353940b61afSAnirudh Venkataramanan unsigned long serv_tmr_period; 354940b61afSAnirudh Venkataramanan unsigned long serv_tmr_prev; 355940b61afSAnirudh Venkataramanan struct timer_list serv_tmr; 356940b61afSAnirudh Venkataramanan struct work_struct serv_task; 357940b61afSAnirudh Venkataramanan struct mutex avail_q_mutex; /* protects access to avail_[rx|tx]qs */ 358940b61afSAnirudh Venkataramanan struct mutex sw_mutex; /* lock for protecting VSI alloc flow */ 359837f08fdSAnirudh Venkataramanan u32 msg_enable; 360d76a60baSAnirudh Venkataramanan u32 hw_csum_rx_error; 361eb0208ecSPreethi Banala u32 sw_oicr_idx; /* Other interrupt cause SW vector index */ 362eb0208ecSPreethi Banala u32 num_avail_sw_msix; /* remaining MSIX SW vectors left unclaimed */ 363eb0208ecSPreethi Banala u32 hw_oicr_idx; /* Other interrupt cause vector HW index */ 364eb0208ecSPreethi Banala u32 num_avail_hw_msix; /* remaining HW MSIX vectors left unclaimed */ 365940b61afSAnirudh Venkataramanan u32 num_lan_msix; /* Total MSIX vectors for base driver */ 366f9867df6SAnirudh Venkataramanan u16 num_lan_tx; /* num LAN Tx queues setup */ 367f9867df6SAnirudh Venkataramanan u16 num_lan_rx; /* num LAN Rx queues setup */ 368d337f2afSAnirudh Venkataramanan u16 q_left_tx; /* remaining num Tx queues left unclaimed */ 369d337f2afSAnirudh Venkataramanan u16 q_left_rx; /* remaining num Rx queues left unclaimed */ 370940b61afSAnirudh Venkataramanan u16 next_vsi; /* Next free slot in pf->vsi[] - 0-based! */ 371940b61afSAnirudh Venkataramanan u16 num_alloc_vsi; 3720b28b702SAnirudh Venkataramanan u16 corer_count; /* Core reset count */ 3730b28b702SAnirudh Venkataramanan u16 globr_count; /* Global reset count */ 3740b28b702SAnirudh Venkataramanan u16 empr_count; /* EMP reset count */ 3750b28b702SAnirudh Venkataramanan u16 pfr_count; /* PF reset count */ 3760b28b702SAnirudh Venkataramanan 377fcea6f3dSAnirudh Venkataramanan struct ice_hw_port_stats stats; 378fcea6f3dSAnirudh Venkataramanan struct ice_hw_port_stats stats_prev; 379837f08fdSAnirudh Venkataramanan struct ice_hw hw; 38043f8b224SBruce Allan u8 stat_prev_loaded; /* has previous stats been loaded */ 381b3969fd7SSudheer Mogilappagari u32 tx_timeout_count; 382b3969fd7SSudheer Mogilappagari unsigned long tx_timeout_last_recovery; 383b3969fd7SSudheer Mogilappagari u32 tx_timeout_recovery_level; 384940b61afSAnirudh Venkataramanan char int_name[ICE_INT_NAME_STR_LEN]; 385837f08fdSAnirudh Venkataramanan }; 386940b61afSAnirudh Venkataramanan 3873a858ba3SAnirudh Venkataramanan struct ice_netdev_priv { 3883a858ba3SAnirudh Venkataramanan struct ice_vsi *vsi; 3893a858ba3SAnirudh Venkataramanan }; 3903a858ba3SAnirudh Venkataramanan 391940b61afSAnirudh Venkataramanan /** 392940b61afSAnirudh Venkataramanan * ice_irq_dynamic_ena - Enable default interrupt generation settings 393f9867df6SAnirudh Venkataramanan * @hw: pointer to HW struct 394f9867df6SAnirudh Venkataramanan * @vsi: pointer to VSI struct, can be NULL 395cdedef59SAnirudh Venkataramanan * @q_vector: pointer to q_vector, can be NULL 396940b61afSAnirudh Venkataramanan */ 397c8b7abddSBruce Allan static inline void 398c8b7abddSBruce Allan ice_irq_dynamic_ena(struct ice_hw *hw, struct ice_vsi *vsi, 399cdedef59SAnirudh Venkataramanan struct ice_q_vector *q_vector) 400940b61afSAnirudh Venkataramanan { 401eb0208ecSPreethi Banala u32 vector = (vsi && q_vector) ? vsi->hw_base_vector + q_vector->v_idx : 402eb0208ecSPreethi Banala ((struct ice_pf *)hw->back)->hw_oicr_idx; 403940b61afSAnirudh Venkataramanan int itr = ICE_ITR_NONE; 404940b61afSAnirudh Venkataramanan u32 val; 405940b61afSAnirudh Venkataramanan 406940b61afSAnirudh Venkataramanan /* clear the PBA here, as this function is meant to clean out all 407940b61afSAnirudh Venkataramanan * previous interrupts and enable the interrupt 408940b61afSAnirudh Venkataramanan */ 409940b61afSAnirudh Venkataramanan val = GLINT_DYN_CTL_INTENA_M | GLINT_DYN_CTL_CLEARPBA_M | 410940b61afSAnirudh Venkataramanan (itr << GLINT_DYN_CTL_ITR_INDX_S); 411cdedef59SAnirudh Venkataramanan if (vsi) 412cdedef59SAnirudh Venkataramanan if (test_bit(__ICE_DOWN, vsi->state)) 413cdedef59SAnirudh Venkataramanan return; 414940b61afSAnirudh Venkataramanan wr32(hw, GLINT_DYN_CTL(vector), val); 415940b61afSAnirudh Venkataramanan } 416cdedef59SAnirudh Venkataramanan 4175513b920SAnirudh Venkataramanan static inline void ice_vsi_set_tc_cfg(struct ice_vsi *vsi) 4185513b920SAnirudh Venkataramanan { 4195513b920SAnirudh Venkataramanan vsi->tc_cfg.ena_tc = ICE_DFLT_TRAFFIC_CLASS; 4205513b920SAnirudh Venkataramanan vsi->tc_cfg.numtc = 1; 4215513b920SAnirudh Venkataramanan } 4225513b920SAnirudh Venkataramanan 423fcea6f3dSAnirudh Venkataramanan void ice_set_ethtool_ops(struct net_device *netdev); 424fcea6f3dSAnirudh Venkataramanan int ice_up(struct ice_vsi *vsi); 425fcea6f3dSAnirudh Venkataramanan int ice_down(struct ice_vsi *vsi); 426d76a60baSAnirudh Venkataramanan int ice_set_rss(struct ice_vsi *vsi, u8 *seed, u8 *lut, u16 lut_size); 427d76a60baSAnirudh Venkataramanan int ice_get_rss(struct ice_vsi *vsi, u8 *seed, u8 *lut, u16 lut_size); 428d76a60baSAnirudh Venkataramanan void ice_fill_rss_lut(u8 *lut, u16 rss_table_size, u16 rss_size); 429fcea6f3dSAnirudh Venkataramanan void ice_print_link_msg(struct ice_vsi *vsi, bool isup); 43025525b69SDave Ertman void ice_napi_del(struct ice_vsi *vsi); 431d76a60baSAnirudh Venkataramanan 432837f08fdSAnirudh Venkataramanan #endif /* _ICE_H_ */ 433