1837f08fdSAnirudh Venkataramanan /* SPDX-License-Identifier: GPL-2.0 */ 2837f08fdSAnirudh Venkataramanan /* Copyright (c) 2018, Intel Corporation. */ 3837f08fdSAnirudh Venkataramanan 4837f08fdSAnirudh Venkataramanan #ifndef _ICE_H_ 5837f08fdSAnirudh Venkataramanan #define _ICE_H_ 6837f08fdSAnirudh Venkataramanan 7837f08fdSAnirudh Venkataramanan #include <linux/types.h> 8837f08fdSAnirudh Venkataramanan #include <linux/errno.h> 9837f08fdSAnirudh Venkataramanan #include <linux/kernel.h> 10837f08fdSAnirudh Venkataramanan #include <linux/module.h> 11462acf6aSTony Nguyen #include <linux/firmware.h> 12837f08fdSAnirudh Venkataramanan #include <linux/netdevice.h> 13837f08fdSAnirudh Venkataramanan #include <linux/compiler.h> 14dc49c772SAnirudh Venkataramanan #include <linux/etherdevice.h> 15cdedef59SAnirudh Venkataramanan #include <linux/skbuff.h> 163a858ba3SAnirudh Venkataramanan #include <linux/cpumask.h> 17fcea6f3dSAnirudh Venkataramanan #include <linux/rtnetlink.h> 183a858ba3SAnirudh Venkataramanan #include <linux/if_vlan.h> 19cdedef59SAnirudh Venkataramanan #include <linux/dma-mapping.h> 20837f08fdSAnirudh Venkataramanan #include <linux/pci.h> 21940b61afSAnirudh Venkataramanan #include <linux/workqueue.h> 22d69ea414SJacob Keller #include <linux/wait.h> 23837f08fdSAnirudh Venkataramanan #include <linux/aer.h> 24940b61afSAnirudh Venkataramanan #include <linux/interrupt.h> 25fcea6f3dSAnirudh Venkataramanan #include <linux/ethtool.h> 26940b61afSAnirudh Venkataramanan #include <linux/timer.h> 277ec59eeaSAnirudh Venkataramanan #include <linux/delay.h> 28837f08fdSAnirudh Venkataramanan #include <linux/bitmap.h> 293a858ba3SAnirudh Venkataramanan #include <linux/log2.h> 30d76a60baSAnirudh Venkataramanan #include <linux/ip.h> 31cf909e19SAnirudh Venkataramanan #include <linux/sctp.h> 32d76a60baSAnirudh Venkataramanan #include <linux/ipv6.h> 33efc2214bSMaciej Fijalkowski #include <linux/pkt_sched.h> 34940b61afSAnirudh Venkataramanan #include <linux/if_bridge.h> 35e3710a01SPaul M Stillwell Jr #include <linux/ctype.h> 36efc2214bSMaciej Fijalkowski #include <linux/bpf.h> 37f9f5301eSDave Ertman #include <linux/auxiliary_bus.h> 38ddf30f7fSAnirudh Venkataramanan #include <linux/avf/virtchnl.h> 3928bf2672SBrett Creeley #include <linux/cpu_rmap.h> 40cdf1f1f1SJacob Keller #include <linux/dim.h> 411adf7eadSJacob Keller #include <net/devlink.h> 42d76a60baSAnirudh Venkataramanan #include <net/ipv6.h> 432d4238f5SKrzysztof Kazimierczak #include <net/xdp_sock.h> 44c7a21904SMichal Swiatkowski #include <net/xdp_sock_drv.h> 45a4e82a81STony Nguyen #include <net/geneve.h> 46a4e82a81STony Nguyen #include <net/gre.h> 47a4e82a81STony Nguyen #include <net/udp_tunnel.h> 48a4e82a81STony Nguyen #include <net/vxlan.h> 49d41f26b5SBruce Allan #if IS_ENABLED(CONFIG_DCB) 50d41f26b5SBruce Allan #include <scsi/iscsi_proto.h> 51d41f26b5SBruce Allan #endif /* CONFIG_DCB */ 52837f08fdSAnirudh Venkataramanan #include "ice_devids.h" 53837f08fdSAnirudh Venkataramanan #include "ice_type.h" 54940b61afSAnirudh Venkataramanan #include "ice_txrx.h" 5537b6f646SAnirudh Venkataramanan #include "ice_dcb.h" 569c20346bSAnirudh Venkataramanan #include "ice_switch.h" 57f31e4b6fSAnirudh Venkataramanan #include "ice_common.h" 589c20346bSAnirudh Venkataramanan #include "ice_sched.h" 59348048e7SDave Ertman #include "ice_idc_int.h" 60ddf30f7fSAnirudh Venkataramanan #include "ice_virtchnl_pf.h" 61007676b4SAnirudh Venkataramanan #include "ice_sriov.h" 6206c16d89SJacob Keller #include "ice_ptp.h" 63148beb61SHenry Tieman #include "ice_fdir.h" 642d4238f5SKrzysztof Kazimierczak #include "ice_xsk.h" 6528bf2672SBrett Creeley #include "ice_arfs.h" 6637165e3fSMichal Swiatkowski #include "ice_repr.h" 67df006dd4SDave Ertman #include "ice_lag.h" 68837f08fdSAnirudh Venkataramanan 69837f08fdSAnirudh Venkataramanan #define ICE_BAR0 0 703a858ba3SAnirudh Venkataramanan #define ICE_REQ_DESC_MULTIPLE 32 718be92a76SPreethi Banala #define ICE_MIN_NUM_DESC 64 723b6bf296SBruce Allan #define ICE_MAX_NUM_DESC 8160 731aec6e1bSBrett Creeley #define ICE_DFLT_MIN_RX_DESC 512 74dd47e1fdSJesse Brandeburg #define ICE_DFLT_NUM_TX_DESC 256 75dd47e1fdSJesse Brandeburg #define ICE_DFLT_NUM_RX_DESC 2048 76ad71b256SBrett Creeley 775513b920SAnirudh Venkataramanan #define ICE_DFLT_TRAFFIC_CLASS BIT(0) 78940b61afSAnirudh Venkataramanan #define ICE_INT_NAME_STR_LEN (IFNAMSIZ + 16) 798f5ee3c4SJacob Keller #define ICE_AQ_LEN 192 8011836214SBrett Creeley #define ICE_MBXSQ_LEN 64 818f5ee3c4SJacob Keller #define ICE_SBQ_LEN 64 82f3fe97f6SBrett Creeley #define ICE_MIN_LAN_TXRX_MSIX 1 83f3fe97f6SBrett Creeley #define ICE_MIN_LAN_OICR_MSIX 1 84f3fe97f6SBrett Creeley #define ICE_MIN_MSIX (ICE_MIN_LAN_TXRX_MSIX + ICE_MIN_LAN_OICR_MSIX) 85da62c5ffSQi Zhang #define ICE_FDIR_MSIX 2 86d25a0fc4SDave Ertman #define ICE_RDMA_NUM_AEQ_MSIX 4 87d25a0fc4SDave Ertman #define ICE_MIN_RDMA_MSIX 2 883a858ba3SAnirudh Venkataramanan #define ICE_NO_VSI 0xffff 893a858ba3SAnirudh Venkataramanan #define ICE_VSI_MAP_CONTIG 0 903a858ba3SAnirudh Venkataramanan #define ICE_VSI_MAP_SCATTER 1 913a858ba3SAnirudh Venkataramanan #define ICE_MAX_SCATTER_TXQS 16 923a858ba3SAnirudh Venkataramanan #define ICE_MAX_SCATTER_RXQS 16 93cdedef59SAnirudh Venkataramanan #define ICE_Q_WAIT_RETRY_LIMIT 10 94cdedef59SAnirudh Venkataramanan #define ICE_Q_WAIT_MAX_RETRY (5 * ICE_Q_WAIT_RETRY_LIMIT) 95d76a60baSAnirudh Venkataramanan #define ICE_MAX_LG_RSS_QS 256 96940b61afSAnirudh Venkataramanan #define ICE_RES_VALID_BIT 0x8000 97940b61afSAnirudh Venkataramanan #define ICE_RES_MISC_VEC_ID (ICE_RES_VALID_BIT - 1) 98d25a0fc4SDave Ertman #define ICE_RES_RDMA_VEC_ID (ICE_RES_MISC_VEC_ID - 1) 99da62c5ffSQi Zhang /* All VF control VSIs share the same IRQ, so assign a unique ID for them */ 100d25a0fc4SDave Ertman #define ICE_RES_VF_CTRL_VEC_ID (ICE_RES_RDMA_VEC_ID - 1) 1013a858ba3SAnirudh Venkataramanan #define ICE_INVAL_Q_INDEX 0xffff 1020f9d5027SAnirudh Venkataramanan #define ICE_INVAL_VFID 256 103837f08fdSAnirudh Venkataramanan 1048134d5ffSBrett Creeley #define ICE_MAX_RXQS_PER_TC 256 /* Used when setting VSI context per TC Rx queues */ 105afd9d4abSAnirudh Venkataramanan #define ICE_MAX_RESET_WAIT 20 106afd9d4abSAnirudh Venkataramanan 107fcea6f3dSAnirudh Venkataramanan #define ICE_VSIQF_HKEY_ARRAY_SIZE ((VSIQF_HKEY_MAX_INDEX + 1) * 4) 108fcea6f3dSAnirudh Venkataramanan 109837f08fdSAnirudh Venkataramanan #define ICE_DFLT_NETIF_M (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK) 110837f08fdSAnirudh Venkataramanan 111efc2214bSMaciej Fijalkowski #define ICE_MAX_MTU (ICE_AQ_SET_MAC_FRAME_SIZE_MAX - ICE_ETH_PKT_HDR_PAD) 1123a858ba3SAnirudh Venkataramanan 1133a858ba3SAnirudh Venkataramanan #define ICE_UP_TABLE_TRANSLATE(val, i) \ 1143a858ba3SAnirudh Venkataramanan (((val) << ICE_AQ_VSI_UP_TABLE_UP##i##_S) & \ 1153a858ba3SAnirudh Venkataramanan ICE_AQ_VSI_UP_TABLE_UP##i##_M) 1163a858ba3SAnirudh Venkataramanan 1172b245cb2SAnirudh Venkataramanan #define ICE_TX_DESC(R, i) (&(((struct ice_tx_desc *)((R)->desc))[i])) 118cdedef59SAnirudh Venkataramanan #define ICE_RX_DESC(R, i) (&(((union ice_32b_rx_flex_desc *)((R)->desc))[i])) 119d76a60baSAnirudh Venkataramanan #define ICE_TX_CTX_DESC(R, i) (&(((struct ice_tx_ctx_desc *)((R)->desc))[i])) 120cac2a27cSHenry Tieman #define ICE_TX_FDIRDESC(R, i) (&(((struct ice_fltr_desc *)((R)->desc))[i])) 121cdedef59SAnirudh Venkataramanan 1220b28b702SAnirudh Venkataramanan /* Macro for each VSI in a PF */ 1230b28b702SAnirudh Venkataramanan #define ice_for_each_vsi(pf, i) \ 1240b28b702SAnirudh Venkataramanan for ((i) = 0; (i) < (pf)->num_alloc_vsi; (i)++) 1250b28b702SAnirudh Venkataramanan 126d337f2afSAnirudh Venkataramanan /* Macros for each Tx/Rx ring in a VSI */ 127cdedef59SAnirudh Venkataramanan #define ice_for_each_txq(vsi, i) \ 128cdedef59SAnirudh Venkataramanan for ((i) = 0; (i) < (vsi)->num_txq; (i)++) 129cdedef59SAnirudh Venkataramanan 130cdedef59SAnirudh Venkataramanan #define ice_for_each_rxq(vsi, i) \ 131cdedef59SAnirudh Venkataramanan for ((i) = 0; (i) < (vsi)->num_rxq; (i)++) 132cdedef59SAnirudh Venkataramanan 133d337f2afSAnirudh Venkataramanan /* Macros for each allocated Tx/Rx ring whether used or not in a VSI */ 134f8ba7db8SJacob Keller #define ice_for_each_alloc_txq(vsi, i) \ 135f8ba7db8SJacob Keller for ((i) = 0; (i) < (vsi)->alloc_txq; (i)++) 136f8ba7db8SJacob Keller 137f8ba7db8SJacob Keller #define ice_for_each_alloc_rxq(vsi, i) \ 138f8ba7db8SJacob Keller for ((i) = 0; (i) < (vsi)->alloc_rxq; (i)++) 139f8ba7db8SJacob Keller 14067fe64d7SBrett Creeley #define ice_for_each_q_vector(vsi, i) \ 14167fe64d7SBrett Creeley for ((i) = 0; (i) < (vsi)->num_q_vectors; (i)++) 14267fe64d7SBrett Creeley 1435eda8afdSAkeem G Abodunrin #define ICE_UCAST_PROMISC_BITS (ICE_PROMISC_UCAST_TX | ICE_PROMISC_MCAST_TX | \ 1445eda8afdSAkeem G Abodunrin ICE_PROMISC_UCAST_RX | ICE_PROMISC_MCAST_RX) 1455eda8afdSAkeem G Abodunrin 1465eda8afdSAkeem G Abodunrin #define ICE_UCAST_VLAN_PROMISC_BITS (ICE_PROMISC_UCAST_TX | \ 1475eda8afdSAkeem G Abodunrin ICE_PROMISC_MCAST_TX | \ 1485eda8afdSAkeem G Abodunrin ICE_PROMISC_UCAST_RX | \ 1495eda8afdSAkeem G Abodunrin ICE_PROMISC_MCAST_RX | \ 1505eda8afdSAkeem G Abodunrin ICE_PROMISC_VLAN_TX | \ 1515eda8afdSAkeem G Abodunrin ICE_PROMISC_VLAN_RX) 1525eda8afdSAkeem G Abodunrin 1535eda8afdSAkeem G Abodunrin #define ICE_MCAST_PROMISC_BITS (ICE_PROMISC_MCAST_TX | ICE_PROMISC_MCAST_RX) 1545eda8afdSAkeem G Abodunrin 1555eda8afdSAkeem G Abodunrin #define ICE_MCAST_VLAN_PROMISC_BITS (ICE_PROMISC_MCAST_TX | \ 1565eda8afdSAkeem G Abodunrin ICE_PROMISC_MCAST_RX | \ 1575eda8afdSAkeem G Abodunrin ICE_PROMISC_VLAN_TX | \ 1585eda8afdSAkeem G Abodunrin ICE_PROMISC_VLAN_RX) 1595eda8afdSAkeem G Abodunrin 1604015d11eSBrett Creeley #define ice_pf_to_dev(pf) (&((pf)->pdev->dev)) 1614015d11eSBrett Creeley 16240b24760SAnirudh Venkataramanan enum ice_feature { 16340b24760SAnirudh Venkataramanan ICE_F_DSCP, 16440b24760SAnirudh Venkataramanan ICE_F_MAX 16540b24760SAnirudh Venkataramanan }; 16640b24760SAnirudh Venkataramanan 167eff380aaSAnirudh Venkataramanan struct ice_txq_meta { 168eff380aaSAnirudh Venkataramanan u32 q_teid; /* Tx-scheduler element identifier */ 169eff380aaSAnirudh Venkataramanan u16 q_id; /* Entry in VSI's txq_map bitmap */ 170eff380aaSAnirudh Venkataramanan u16 q_handle; /* Relative index of Tx queue within TC */ 171eff380aaSAnirudh Venkataramanan u16 vsi_idx; /* VSI index that Tx queue belongs to */ 172eff380aaSAnirudh Venkataramanan u8 tc; /* TC number that Tx queue belongs to */ 173eff380aaSAnirudh Venkataramanan }; 174eff380aaSAnirudh Venkataramanan 1753a858ba3SAnirudh Venkataramanan struct ice_tc_info { 1763a858ba3SAnirudh Venkataramanan u16 qoffset; 177c5a2a4a3SUsha Ketineni u16 qcount_tx; 178c5a2a4a3SUsha Ketineni u16 qcount_rx; 179c5a2a4a3SUsha Ketineni u8 netdev_tc; 1803a858ba3SAnirudh Venkataramanan }; 1813a858ba3SAnirudh Venkataramanan 1823a858ba3SAnirudh Venkataramanan struct ice_tc_cfg { 1833a858ba3SAnirudh Venkataramanan u8 numtc; /* Total number of enabled TCs */ 184f9867df6SAnirudh Venkataramanan u8 ena_tc; /* Tx map */ 1853a858ba3SAnirudh Venkataramanan struct ice_tc_info tc_info[ICE_MAX_TRAFFIC_CLASS]; 1863a858ba3SAnirudh Venkataramanan }; 1873a858ba3SAnirudh Venkataramanan 188940b61afSAnirudh Venkataramanan struct ice_res_tracker { 189940b61afSAnirudh Venkataramanan u16 num_entries; 190cbe66bfeSBrett Creeley u16 end; 191e94c0df9SGustavo A. R. Silva u16 list[]; 192940b61afSAnirudh Venkataramanan }; 193940b61afSAnirudh Venkataramanan 19403f7a986SAnirudh Venkataramanan struct ice_qs_cfg { 19594c4441bSAnirudh Venkataramanan struct mutex *qs_mutex; /* will be assigned to &pf->avail_q_mutex */ 19603f7a986SAnirudh Venkataramanan unsigned long *pf_map; 19703f7a986SAnirudh Venkataramanan unsigned long pf_map_size; 19803f7a986SAnirudh Venkataramanan unsigned int q_count; 19903f7a986SAnirudh Venkataramanan unsigned int scatter_count; 20003f7a986SAnirudh Venkataramanan u16 *vsi_map; 20103f7a986SAnirudh Venkataramanan u16 vsi_map_offset; 20203f7a986SAnirudh Venkataramanan u8 mapping_mode; 20303f7a986SAnirudh Venkataramanan }; 20403f7a986SAnirudh Venkataramanan 205940b61afSAnirudh Venkataramanan struct ice_sw { 206940b61afSAnirudh Venkataramanan struct ice_pf *pf; 207940b61afSAnirudh Venkataramanan u16 sw_id; /* switch ID for this switch */ 208940b61afSAnirudh Venkataramanan u16 bridge_mode; /* VEB/VEPA/Port Virtualizer */ 209fc0f39bcSBrett Creeley struct ice_vsi *dflt_vsi; /* default VSI for this switch */ 210fc0f39bcSBrett Creeley u8 dflt_vsi_ena:1; /* true if above dflt_vsi is enabled */ 211940b61afSAnirudh Venkataramanan }; 212940b61afSAnirudh Venkataramanan 213e97fb1aeSAnirudh Venkataramanan enum ice_pf_state { 2147e408e07SAnirudh Venkataramanan ICE_TESTING, 2157e408e07SAnirudh Venkataramanan ICE_DOWN, 2167e408e07SAnirudh Venkataramanan ICE_NEEDS_RESTART, 2177e408e07SAnirudh Venkataramanan ICE_PREPARED_FOR_RESET, /* set by driver when prepared */ 2187e408e07SAnirudh Venkataramanan ICE_RESET_OICR_RECV, /* set by driver after rcv reset OICR */ 219348048e7SDave Ertman ICE_PFR_REQ, /* set by driver */ 220348048e7SDave Ertman ICE_CORER_REQ, /* set by driver */ 221348048e7SDave Ertman ICE_GLOBR_REQ, /* set by driver */ 2227e408e07SAnirudh Venkataramanan ICE_CORER_RECV, /* set by OICR handler */ 2237e408e07SAnirudh Venkataramanan ICE_GLOBR_RECV, /* set by OICR handler */ 2247e408e07SAnirudh Venkataramanan ICE_EMPR_RECV, /* set by OICR handler */ 2257e408e07SAnirudh Venkataramanan ICE_SUSPENDED, /* set on module remove path */ 2267e408e07SAnirudh Venkataramanan ICE_RESET_FAILED, /* set by reset/rebuild */ 227ddf30f7fSAnirudh Venkataramanan /* When checking for the PF to be in a nominal operating state, the 228ddf30f7fSAnirudh Venkataramanan * bits that are grouped at the beginning of the list need to be 2297e408e07SAnirudh Venkataramanan * checked. Bits occurring before ICE_STATE_NOMINAL_CHECK_BITS will 230ddf30f7fSAnirudh Venkataramanan * be checked. If you need to add a bit into consideration for nominal 231ddf30f7fSAnirudh Venkataramanan * operating state, it must be added before 2327e408e07SAnirudh Venkataramanan * ICE_STATE_NOMINAL_CHECK_BITS. Do not move this entry's position 233ddf30f7fSAnirudh Venkataramanan * without appropriate consideration. 234ddf30f7fSAnirudh Venkataramanan */ 2357e408e07SAnirudh Venkataramanan ICE_STATE_NOMINAL_CHECK_BITS, 2367e408e07SAnirudh Venkataramanan ICE_ADMINQ_EVENT_PENDING, 2377e408e07SAnirudh Venkataramanan ICE_MAILBOXQ_EVENT_PENDING, 2388f5ee3c4SJacob Keller ICE_SIDEBANDQ_EVENT_PENDING, 2397e408e07SAnirudh Venkataramanan ICE_MDD_EVENT_PENDING, 2407e408e07SAnirudh Venkataramanan ICE_VFLR_EVENT_PENDING, 2417e408e07SAnirudh Venkataramanan ICE_FLTR_OVERFLOW_PROMISC, 2427e408e07SAnirudh Venkataramanan ICE_VF_DIS, 243c503e632SAnirudh Venkataramanan ICE_VF_DEINIT_IN_PROGRESS, 2447e408e07SAnirudh Venkataramanan ICE_CFG_BUSY, 2457e408e07SAnirudh Venkataramanan ICE_SERVICE_SCHED, 2467e408e07SAnirudh Venkataramanan ICE_SERVICE_DIS, 2477e408e07SAnirudh Venkataramanan ICE_FD_FLUSH_REQ, 2487e408e07SAnirudh Venkataramanan ICE_OICR_INTR_DIS, /* Global OICR interrupt disabled */ 2497e408e07SAnirudh Venkataramanan ICE_MDD_VF_PRINT_PENDING, /* set when MDD event handle */ 2507e408e07SAnirudh Venkataramanan ICE_VF_RESETS_DISABLED, /* disable resets during ice_remove */ 2517e408e07SAnirudh Venkataramanan ICE_LINK_DEFAULT_OVERRIDE_PENDING, 2527e408e07SAnirudh Venkataramanan ICE_PHY_INIT_COMPLETE, 2537e408e07SAnirudh Venkataramanan ICE_FD_VF_FLUSH_CTX, /* set at FD Rx IRQ or timeout */ 2547e408e07SAnirudh Venkataramanan ICE_STATE_NBITS /* must be last */ 255837f08fdSAnirudh Venkataramanan }; 256837f08fdSAnirudh Venkataramanan 257e97fb1aeSAnirudh Venkataramanan enum ice_vsi_state { 258e97fb1aeSAnirudh Venkataramanan ICE_VSI_DOWN, 259e97fb1aeSAnirudh Venkataramanan ICE_VSI_NEEDS_RESTART, 260a476d72aSAnirudh Venkataramanan ICE_VSI_NETDEV_ALLOCD, 261a476d72aSAnirudh Venkataramanan ICE_VSI_NETDEV_REGISTERED, 262e97fb1aeSAnirudh Venkataramanan ICE_VSI_UMAC_FLTR_CHANGED, 263e97fb1aeSAnirudh Venkataramanan ICE_VSI_MMAC_FLTR_CHANGED, 264e97fb1aeSAnirudh Venkataramanan ICE_VSI_VLAN_FLTR_CHANGED, 265e97fb1aeSAnirudh Venkataramanan ICE_VSI_PROMISC_CHANGED, 266e97fb1aeSAnirudh Venkataramanan ICE_VSI_STATE_NBITS /* must be last */ 267e94d4478SAnirudh Venkataramanan }; 268e94d4478SAnirudh Venkataramanan 269940b61afSAnirudh Venkataramanan /* struct that defines a VSI, associated with a dev */ 270940b61afSAnirudh Venkataramanan struct ice_vsi { 271940b61afSAnirudh Venkataramanan struct net_device *netdev; 2723a858ba3SAnirudh Venkataramanan struct ice_sw *vsw; /* switch this VSI is on */ 2733a858ba3SAnirudh Venkataramanan struct ice_pf *back; /* back pointer to PF */ 274940b61afSAnirudh Venkataramanan struct ice_port_info *port_info; /* back pointer to port_info */ 275d337f2afSAnirudh Venkataramanan struct ice_ring **rx_rings; /* Rx ring array */ 276d337f2afSAnirudh Venkataramanan struct ice_ring **tx_rings; /* Tx ring array */ 2773a858ba3SAnirudh Venkataramanan struct ice_q_vector **q_vectors; /* q_vector array */ 278cdedef59SAnirudh Venkataramanan 279cdedef59SAnirudh Venkataramanan irqreturn_t (*irq_handler)(int irq, void *data); 280cdedef59SAnirudh Venkataramanan 281fcea6f3dSAnirudh Venkataramanan u64 tx_linearize; 282e97fb1aeSAnirudh Venkataramanan DECLARE_BITMAP(state, ICE_VSI_STATE_NBITS); 283e94d4478SAnirudh Venkataramanan unsigned int current_netdev_flags; 284fcea6f3dSAnirudh Venkataramanan u32 tx_restart; 285fcea6f3dSAnirudh Venkataramanan u32 tx_busy; 286fcea6f3dSAnirudh Venkataramanan u32 rx_buf_failed; 287fcea6f3dSAnirudh Venkataramanan u32 rx_page_failed; 28888865fc4SKarol Kolacinski u16 num_q_vectors; 28988865fc4SKarol Kolacinski u16 base_vector; /* IRQ base for OS reserved vectors */ 2903a858ba3SAnirudh Venkataramanan enum ice_vsi_type type; 291940b61afSAnirudh Venkataramanan u16 vsi_num; /* HW (absolute) index of this VSI */ 2923a858ba3SAnirudh Venkataramanan u16 idx; /* software index in pf->vsi[] */ 2933a858ba3SAnirudh Venkataramanan 2948ede0178SAnirudh Venkataramanan s16 vf_id; /* VF ID for SR-IOV VSIs */ 2958ede0178SAnirudh Venkataramanan 296d95276ceSAkeem G Abodunrin u16 ethtype; /* Ethernet protocol for pause frame */ 297148beb61SHenry Tieman u16 num_gfltr; 298148beb61SHenry Tieman u16 num_bfltr; 299d95276ceSAkeem G Abodunrin 300d76a60baSAnirudh Venkataramanan /* RSS config */ 301d76a60baSAnirudh Venkataramanan u16 rss_table_size; /* HW RSS table size */ 302d76a60baSAnirudh Venkataramanan u16 rss_size; /* Allocated RSS queues */ 303d76a60baSAnirudh Venkataramanan u8 *rss_hkey_user; /* User configured hash keys */ 304d76a60baSAnirudh Venkataramanan u8 *rss_lut_user; /* User configured lookup table entries */ 305d76a60baSAnirudh Venkataramanan u8 rss_lut_type; /* used to configure Get/Set RSS LUT AQ call */ 306d76a60baSAnirudh Venkataramanan 30728bf2672SBrett Creeley /* aRFS members only allocated for the PF VSI */ 30828bf2672SBrett Creeley #define ICE_MAX_ARFS_LIST 1024 30928bf2672SBrett Creeley #define ICE_ARFS_LST_MASK (ICE_MAX_ARFS_LIST - 1) 31028bf2672SBrett Creeley struct hlist_head *arfs_fltr_list; 31128bf2672SBrett Creeley struct ice_arfs_active_fltr_cntrs *arfs_fltr_cntrs; 31228bf2672SBrett Creeley spinlock_t arfs_lock; /* protects aRFS hash table and filter state */ 31328bf2672SBrett Creeley atomic_t *arfs_last_fltr_id; 31428bf2672SBrett Creeley 315cdedef59SAnirudh Venkataramanan u16 max_frame; 316cdedef59SAnirudh Venkataramanan u16 rx_buf_len; 317cdedef59SAnirudh Venkataramanan 3183a858ba3SAnirudh Venkataramanan struct ice_aqc_vsi_props info; /* VSI properties */ 3193a858ba3SAnirudh Venkataramanan 320fcea6f3dSAnirudh Venkataramanan /* VSI stats */ 321fcea6f3dSAnirudh Venkataramanan struct rtnl_link_stats64 net_stats; 322fcea6f3dSAnirudh Venkataramanan struct ice_eth_stats eth_stats; 323fcea6f3dSAnirudh Venkataramanan struct ice_eth_stats eth_stats_prev; 324fcea6f3dSAnirudh Venkataramanan 325e94d4478SAnirudh Venkataramanan struct list_head tmp_sync_list; /* MAC filters to be synced */ 326e94d4478SAnirudh Venkataramanan struct list_head tmp_unsync_list; /* MAC filters to be unsynced */ 327e94d4478SAnirudh Venkataramanan 3280ab54c5fSJesse Brandeburg u8 irqs_ready:1; 3290ab54c5fSJesse Brandeburg u8 current_isup:1; /* Sync 'link up' logging */ 3300ab54c5fSJesse Brandeburg u8 stat_offsets_loaded:1; 331cd6d6b83SBrett Creeley u16 num_vlan; 332cdedef59SAnirudh Venkataramanan 3333a858ba3SAnirudh Venkataramanan /* queue information */ 3343a858ba3SAnirudh Venkataramanan u8 tx_mapping_mode; /* ICE_MAP_MODE_[CONTIG|SCATTER] */ 3353a858ba3SAnirudh Venkataramanan u8 rx_mapping_mode; /* ICE_MAP_MODE_[CONTIG|SCATTER] */ 33678b5713aSAnirudh Venkataramanan u16 *txq_map; /* index in pf->avail_txqs */ 33778b5713aSAnirudh Venkataramanan u16 *rxq_map; /* index in pf->avail_rxqs */ 3383a858ba3SAnirudh Venkataramanan u16 alloc_txq; /* Allocated Tx queues */ 3393a858ba3SAnirudh Venkataramanan u16 num_txq; /* Used Tx queues */ 3403a858ba3SAnirudh Venkataramanan u16 alloc_rxq; /* Allocated Rx queues */ 3413a858ba3SAnirudh Venkataramanan u16 num_rxq; /* Used Rx queues */ 34287324e74SHenry Tieman u16 req_txq; /* User requested Tx queues */ 34387324e74SHenry Tieman u16 req_rxq; /* User requested Rx queues */ 344ad71b256SBrett Creeley u16 num_rx_desc; 345ad71b256SBrett Creeley u16 num_tx_desc; 346348048e7SDave Ertman u16 qset_handle[ICE_MAX_TRAFFIC_CLASS]; 3473a858ba3SAnirudh Venkataramanan struct ice_tc_cfg tc_cfg; 348efc2214bSMaciej Fijalkowski struct bpf_prog *xdp_prog; 349efc2214bSMaciej Fijalkowski struct ice_ring **xdp_rings; /* XDP ring array */ 350e102db78SMaciej Fijalkowski unsigned long *af_xdp_zc_qps; /* tracks AF_XDP ZC enabled qps */ 351efc2214bSMaciej Fijalkowski u16 num_xdp_txq; /* Used XDP queues */ 352efc2214bSMaciej Fijalkowski u8 xdp_mapping_mode; /* ICE_MAP_MODE_[CONTIG|SCATTER] */ 353b126bd6bSKiran Patil 354*1a1c40dfSGrzegorz Nitka struct net_device **target_netdevs; 355*1a1c40dfSGrzegorz Nitka 356b126bd6bSKiran Patil /* setup back reference, to which aggregator node this VSI 357b126bd6bSKiran Patil * corresponds to 358b126bd6bSKiran Patil */ 359b126bd6bSKiran Patil struct ice_agg_node *agg_node; 3603a858ba3SAnirudh Venkataramanan } ____cacheline_internodealigned_in_smp; 3613a858ba3SAnirudh Venkataramanan 3623a858ba3SAnirudh Venkataramanan /* struct that defines an interrupt vector */ 3633a858ba3SAnirudh Venkataramanan struct ice_q_vector { 3643a858ba3SAnirudh Venkataramanan struct ice_vsi *vsi; 3658244dd2dSBrett Creeley 3663a858ba3SAnirudh Venkataramanan u16 v_idx; /* index in the vsi->q_vector array. */ 367b07833a0SBrett Creeley u16 reg_idx; 368d337f2afSAnirudh Venkataramanan u8 num_ring_rx; /* total number of Rx rings in vector */ 3698244dd2dSBrett Creeley u8 num_ring_tx; /* total number of Tx rings in vector */ 370cdf1f1f1SJacob Keller u8 wb_on_itr:1; /* if true, WB on ITR is enabled */ 3719e4ab4c2SBrett Creeley /* in usecs, need to use ice_intrl_to_usecs_reg() before writing this 3729e4ab4c2SBrett Creeley * value to the device 3739e4ab4c2SBrett Creeley */ 3749e4ab4c2SBrett Creeley u8 intrl; 3758244dd2dSBrett Creeley 3768244dd2dSBrett Creeley struct napi_struct napi; 3778244dd2dSBrett Creeley 3788244dd2dSBrett Creeley struct ice_ring_container rx; 3798244dd2dSBrett Creeley struct ice_ring_container tx; 3808244dd2dSBrett Creeley 3818244dd2dSBrett Creeley cpumask_t affinity_mask; 3828244dd2dSBrett Creeley struct irq_affinity_notify affinity_notify; 3838244dd2dSBrett Creeley 3848244dd2dSBrett Creeley char name[ICE_INT_NAME_STR_LEN]; 385cdf1f1f1SJacob Keller 386cdf1f1f1SJacob Keller u16 total_events; /* net_dim(): number of interrupts processed */ 387940b61afSAnirudh Venkataramanan } ____cacheline_internodealigned_in_smp; 388940b61afSAnirudh Venkataramanan 389940b61afSAnirudh Venkataramanan enum ice_pf_flags { 390940b61afSAnirudh Venkataramanan ICE_FLAG_FLTR_SYNC, 391d25a0fc4SDave Ertman ICE_FLAG_RDMA_ENA, 392940b61afSAnirudh Venkataramanan ICE_FLAG_RSS_ENA, 393ddf30f7fSAnirudh Venkataramanan ICE_FLAG_SRIOV_ENA, 39475d2b253SAnirudh Venkataramanan ICE_FLAG_SRIOV_CAPABLE, 39537b6f646SAnirudh Venkataramanan ICE_FLAG_DCB_CAPABLE, 39637b6f646SAnirudh Venkataramanan ICE_FLAG_DCB_ENA, 397148beb61SHenry Tieman ICE_FLAG_FD_ENA, 39806c16d89SJacob Keller ICE_FLAG_PTP_SUPPORTED, /* PTP is supported by NVM */ 39906c16d89SJacob Keller ICE_FLAG_PTP, /* PTP is enabled by software */ 400d25a0fc4SDave Ertman ICE_FLAG_AUX_ENA, 401462acf6aSTony Nguyen ICE_FLAG_ADV_FEATURES, 402ab4ab73fSBruce Allan ICE_FLAG_LINK_DOWN_ON_CLOSE_ENA, 403b4e813ddSBruce Allan ICE_FLAG_TOTAL_PORT_SHUTDOWN_ENA, 4046d599946STony Nguyen ICE_FLAG_NO_MEDIA, 40584a118abSDave Ertman ICE_FLAG_FW_LLDP_AGENT, 406c77849f5SAnirudh Venkataramanan ICE_FLAG_MOD_POWER_UNSUPPORTED, 4073a257a14SAnirudh Venkataramanan ICE_FLAG_ETHTOOL_CTXT, /* set when ethtool holds RTNL lock */ 4087237f5b0SMaciej Fijalkowski ICE_FLAG_LEGACY_RX, 40901b5e89aSBrett Creeley ICE_FLAG_VF_TRUE_PROMISC_ENA, 4109d5c5a52SPaul Greenwalt ICE_FLAG_MDD_AUTO_RESET_VF, 411ea78ce4dSPaul Greenwalt ICE_FLAG_LINK_LENIENT_MODE_ENA, 412940b61afSAnirudh Venkataramanan ICE_PF_FLAGS_NBITS /* must be last */ 413940b61afSAnirudh Venkataramanan }; 414940b61afSAnirudh Venkataramanan 415*1a1c40dfSGrzegorz Nitka struct ice_switchdev_info { 416*1a1c40dfSGrzegorz Nitka struct ice_vsi *control_vsi; 417*1a1c40dfSGrzegorz Nitka struct ice_vsi *uplink_vsi; 418*1a1c40dfSGrzegorz Nitka bool is_running; 419*1a1c40dfSGrzegorz Nitka }; 420*1a1c40dfSGrzegorz Nitka 421b126bd6bSKiran Patil struct ice_agg_node { 422b126bd6bSKiran Patil u32 agg_id; 423b126bd6bSKiran Patil #define ICE_MAX_VSIS_IN_AGG_NODE 64 424b126bd6bSKiran Patil u32 num_vsis; 425b126bd6bSKiran Patil u8 valid; 426b126bd6bSKiran Patil }; 427b126bd6bSKiran Patil 428837f08fdSAnirudh Venkataramanan struct ice_pf { 429837f08fdSAnirudh Venkataramanan struct pci_dev *pdev; 430eb0208ecSPreethi Banala 431dce730f1SJacob Keller struct devlink_region *nvm_region; 4328d7aab35SJacob Keller struct devlink_region *devcaps_region; 433dce730f1SJacob Keller 4342ae0aa47SWojciech Drewek /* devlink port data */ 4352ae0aa47SWojciech Drewek struct devlink_port devlink_port; 4362ae0aa47SWojciech Drewek 437eb0208ecSPreethi Banala /* OS reserved IRQ details */ 438940b61afSAnirudh Venkataramanan struct msix_entry *msix_entries; 439cbe66bfeSBrett Creeley struct ice_res_tracker *irq_tracker; 440cbe66bfeSBrett Creeley /* First MSIX vector used by SR-IOV VFs. Calculated by subtracting the 441cbe66bfeSBrett Creeley * number of MSIX vectors needed for all SR-IOV VFs from the number of 442cbe66bfeSBrett Creeley * MSIX vectors allowed on this PF. 443cbe66bfeSBrett Creeley */ 444cbe66bfeSBrett Creeley u16 sriov_base_vector; 445eb0208ecSPreethi Banala 446148beb61SHenry Tieman u16 ctrl_vsi_idx; /* control VSI index in pf->vsi array */ 447148beb61SHenry Tieman 448940b61afSAnirudh Venkataramanan struct ice_vsi **vsi; /* VSIs created by the driver */ 449940b61afSAnirudh Venkataramanan struct ice_sw *first_sw; /* first switch created by firmware */ 4503ea9bd5dSMichal Swiatkowski u16 eswitch_mode; /* current mode of eswitch */ 451ddf30f7fSAnirudh Venkataramanan /* Virtchnl/SR-IOV config info */ 452ddf30f7fSAnirudh Venkataramanan struct ice_vf *vf; 45353bb6698SJesse Brandeburg u16 num_alloc_vfs; /* actual number of VFs allocated */ 45475d2b253SAnirudh Venkataramanan u16 num_vfs_supported; /* num VFs supported for this PF */ 45546c276ceSBrett Creeley u16 num_qps_per_vf; 45646c276ceSBrett Creeley u16 num_msix_per_vf; 4579d5c5a52SPaul Greenwalt /* used to ratelimit the MDD event logging */ 4589d5c5a52SPaul Greenwalt unsigned long last_printed_mdd_jiffies; 4590891c896SVignesh Sridhar DECLARE_BITMAP(malvfs, ICE_MAX_VF_COUNT); 46040b24760SAnirudh Venkataramanan DECLARE_BITMAP(features, ICE_F_MAX); 4617e408e07SAnirudh Venkataramanan DECLARE_BITMAP(state, ICE_STATE_NBITS); 462940b61afSAnirudh Venkataramanan DECLARE_BITMAP(flags, ICE_PF_FLAGS_NBITS); 46378b5713aSAnirudh Venkataramanan unsigned long *avail_txqs; /* bitmap to track PF Tx queue usage */ 46478b5713aSAnirudh Venkataramanan unsigned long *avail_rxqs; /* bitmap to track PF Rx queue usage */ 465940b61afSAnirudh Venkataramanan unsigned long serv_tmr_period; 466940b61afSAnirudh Venkataramanan unsigned long serv_tmr_prev; 467940b61afSAnirudh Venkataramanan struct timer_list serv_tmr; 468940b61afSAnirudh Venkataramanan struct work_struct serv_task; 469940b61afSAnirudh Venkataramanan struct mutex avail_q_mutex; /* protects access to avail_[rx|tx]qs */ 470940b61afSAnirudh Venkataramanan struct mutex sw_mutex; /* lock for protecting VSI alloc flow */ 471b94b013eSDave Ertman struct mutex tc_mutex; /* lock to protect TC changes */ 472837f08fdSAnirudh Venkataramanan u32 msg_enable; 47306c16d89SJacob Keller struct ice_ptp ptp; 474d25a0fc4SDave Ertman u16 num_rdma_msix; /* Total MSIX vectors for RDMA driver */ 475d25a0fc4SDave Ertman u16 rdma_base_vector; 476d69ea414SJacob Keller 477d69ea414SJacob Keller /* spinlock to protect the AdminQ wait list */ 478d69ea414SJacob Keller spinlock_t aq_wait_lock; 479d69ea414SJacob Keller struct hlist_head aq_wait_list; 480d69ea414SJacob Keller wait_queue_head_t aq_wait_queue; 481d69ea414SJacob Keller 4821c08052eSJacob Keller wait_queue_head_t reset_wait_queue; 4831c08052eSJacob Keller 484d76a60baSAnirudh Venkataramanan u32 hw_csum_rx_error; 48588865fc4SKarol Kolacinski u16 oicr_idx; /* Other interrupt cause MSIX vector index */ 48688865fc4SKarol Kolacinski u16 num_avail_sw_msix; /* remaining MSIX SW vectors left unclaimed */ 48778b5713aSAnirudh Venkataramanan u16 max_pf_txqs; /* Total Tx queues PF wide */ 48878b5713aSAnirudh Venkataramanan u16 max_pf_rxqs; /* Total Rx queues PF wide */ 48988865fc4SKarol Kolacinski u16 num_lan_msix; /* Total MSIX vectors for base driver */ 490f9867df6SAnirudh Venkataramanan u16 num_lan_tx; /* num LAN Tx queues setup */ 491f9867df6SAnirudh Venkataramanan u16 num_lan_rx; /* num LAN Rx queues setup */ 492940b61afSAnirudh Venkataramanan u16 next_vsi; /* Next free slot in pf->vsi[] - 0-based! */ 493940b61afSAnirudh Venkataramanan u16 num_alloc_vsi; 4940b28b702SAnirudh Venkataramanan u16 corer_count; /* Core reset count */ 4950b28b702SAnirudh Venkataramanan u16 globr_count; /* Global reset count */ 4960b28b702SAnirudh Venkataramanan u16 empr_count; /* EMP reset count */ 4970b28b702SAnirudh Venkataramanan u16 pfr_count; /* PF reset count */ 4980b28b702SAnirudh Venkataramanan 499769c500dSAkeem G Abodunrin u8 wol_ena : 1; /* software state of WoL */ 500769c500dSAkeem G Abodunrin u32 wakeup_reason; /* last wakeup reason */ 501fcea6f3dSAnirudh Venkataramanan struct ice_hw_port_stats stats; 502fcea6f3dSAnirudh Venkataramanan struct ice_hw_port_stats stats_prev; 503837f08fdSAnirudh Venkataramanan struct ice_hw hw; 5040ab54c5fSJesse Brandeburg u8 stat_prev_loaded:1; /* has previous stats been loaded */ 5057b9ffc76SAnirudh Venkataramanan u16 dcbx_cap; 506b3969fd7SSudheer Mogilappagari u32 tx_timeout_count; 507b3969fd7SSudheer Mogilappagari unsigned long tx_timeout_last_recovery; 508b3969fd7SSudheer Mogilappagari u32 tx_timeout_recovery_level; 509940b61afSAnirudh Venkataramanan char int_name[ICE_INT_NAME_STR_LEN]; 510d25a0fc4SDave Ertman struct auxiliary_device *adev; 511d25a0fc4SDave Ertman int aux_idx; 5120e674aebSAnirudh Venkataramanan u32 sw_int_count; 5131a3571b5SPaul Greenwalt 5141a3571b5SPaul Greenwalt __le64 nvm_phy_type_lo; /* NVM PHY type low */ 5151a3571b5SPaul Greenwalt __le64 nvm_phy_type_hi; /* NVM PHY type high */ 516ea78ce4dSPaul Greenwalt struct ice_link_default_override_tlv link_dflt_override; 517df006dd4SDave Ertman struct ice_lag *lag; /* Link Aggregation information */ 518b126bd6bSKiran Patil 519*1a1c40dfSGrzegorz Nitka struct ice_switchdev_info switchdev; 520*1a1c40dfSGrzegorz Nitka 521b126bd6bSKiran Patil #define ICE_INVALID_AGG_NODE_ID 0 522b126bd6bSKiran Patil #define ICE_PF_AGG_NODE_ID_START 1 523b126bd6bSKiran Patil #define ICE_MAX_PF_AGG_NODES 32 524b126bd6bSKiran Patil struct ice_agg_node pf_agg_node[ICE_MAX_PF_AGG_NODES]; 525b126bd6bSKiran Patil #define ICE_VF_AGG_NODE_ID_START 65 526b126bd6bSKiran Patil #define ICE_MAX_VF_AGG_NODES 32 527b126bd6bSKiran Patil struct ice_agg_node vf_agg_node[ICE_MAX_VF_AGG_NODES]; 528837f08fdSAnirudh Venkataramanan }; 529940b61afSAnirudh Venkataramanan 5303a858ba3SAnirudh Venkataramanan struct ice_netdev_priv { 5313a858ba3SAnirudh Venkataramanan struct ice_vsi *vsi; 53237165e3fSMichal Swiatkowski struct ice_repr *repr; 5333a858ba3SAnirudh Venkataramanan }; 5343a858ba3SAnirudh Venkataramanan 535940b61afSAnirudh Venkataramanan /** 536940b61afSAnirudh Venkataramanan * ice_irq_dynamic_ena - Enable default interrupt generation settings 537f9867df6SAnirudh Venkataramanan * @hw: pointer to HW struct 538f9867df6SAnirudh Venkataramanan * @vsi: pointer to VSI struct, can be NULL 539cdedef59SAnirudh Venkataramanan * @q_vector: pointer to q_vector, can be NULL 540940b61afSAnirudh Venkataramanan */ 541c8b7abddSBruce Allan static inline void 542c8b7abddSBruce Allan ice_irq_dynamic_ena(struct ice_hw *hw, struct ice_vsi *vsi, 543cdedef59SAnirudh Venkataramanan struct ice_q_vector *q_vector) 544940b61afSAnirudh Venkataramanan { 545b07833a0SBrett Creeley u32 vector = (vsi && q_vector) ? q_vector->reg_idx : 546cbe66bfeSBrett Creeley ((struct ice_pf *)hw->back)->oicr_idx; 547940b61afSAnirudh Venkataramanan int itr = ICE_ITR_NONE; 548940b61afSAnirudh Venkataramanan u32 val; 549940b61afSAnirudh Venkataramanan 550940b61afSAnirudh Venkataramanan /* clear the PBA here, as this function is meant to clean out all 551940b61afSAnirudh Venkataramanan * previous interrupts and enable the interrupt 552940b61afSAnirudh Venkataramanan */ 553940b61afSAnirudh Venkataramanan val = GLINT_DYN_CTL_INTENA_M | GLINT_DYN_CTL_CLEARPBA_M | 554940b61afSAnirudh Venkataramanan (itr << GLINT_DYN_CTL_ITR_INDX_S); 555cdedef59SAnirudh Venkataramanan if (vsi) 556e97fb1aeSAnirudh Venkataramanan if (test_bit(ICE_VSI_DOWN, vsi->state)) 557cdedef59SAnirudh Venkataramanan return; 558940b61afSAnirudh Venkataramanan wr32(hw, GLINT_DYN_CTL(vector), val); 559940b61afSAnirudh Venkataramanan } 560cdedef59SAnirudh Venkataramanan 561c2a23e00SBrett Creeley /** 562462acf6aSTony Nguyen * ice_netdev_to_pf - Retrieve the PF struct associated with a netdev 563462acf6aSTony Nguyen * @netdev: pointer to the netdev struct 564462acf6aSTony Nguyen */ 565462acf6aSTony Nguyen static inline struct ice_pf *ice_netdev_to_pf(struct net_device *netdev) 566462acf6aSTony Nguyen { 567462acf6aSTony Nguyen struct ice_netdev_priv *np = netdev_priv(netdev); 568462acf6aSTony Nguyen 569462acf6aSTony Nguyen return np->vsi->back; 570462acf6aSTony Nguyen } 571462acf6aSTony Nguyen 572efc2214bSMaciej Fijalkowski static inline bool ice_is_xdp_ena_vsi(struct ice_vsi *vsi) 573efc2214bSMaciej Fijalkowski { 574efc2214bSMaciej Fijalkowski return !!vsi->xdp_prog; 575efc2214bSMaciej Fijalkowski } 576efc2214bSMaciej Fijalkowski 577efc2214bSMaciej Fijalkowski static inline void ice_set_ring_xdp(struct ice_ring *ring) 578efc2214bSMaciej Fijalkowski { 579efc2214bSMaciej Fijalkowski ring->flags |= ICE_TX_FLAGS_RING_XDP; 580efc2214bSMaciej Fijalkowski } 581efc2214bSMaciej Fijalkowski 582462acf6aSTony Nguyen /** 5831742b3d5SMagnus Karlsson * ice_xsk_pool - get XSK buffer pool bound to a ring 584b50f7bcaSJesse Brandeburg * @ring: ring to use 5852d4238f5SKrzysztof Kazimierczak * 5861742b3d5SMagnus Karlsson * Returns a pointer to xdp_umem structure if there is a buffer pool present, 5872d4238f5SKrzysztof Kazimierczak * NULL otherwise. 5882d4238f5SKrzysztof Kazimierczak */ 5891742b3d5SMagnus Karlsson static inline struct xsk_buff_pool *ice_xsk_pool(struct ice_ring *ring) 5902d4238f5SKrzysztof Kazimierczak { 591e102db78SMaciej Fijalkowski struct ice_vsi *vsi = ring->vsi; 59265bb559bSKrzysztof Kazimierczak u16 qid = ring->q_index; 5932d4238f5SKrzysztof Kazimierczak 5942d4238f5SKrzysztof Kazimierczak if (ice_ring_is_xdp(ring)) 595e102db78SMaciej Fijalkowski qid -= vsi->num_xdp_txq; 5962d4238f5SKrzysztof Kazimierczak 597e102db78SMaciej Fijalkowski if (!ice_is_xdp_ena_vsi(vsi) || !test_bit(qid, vsi->af_xdp_zc_qps)) 5982d4238f5SKrzysztof Kazimierczak return NULL; 5992d4238f5SKrzysztof Kazimierczak 600e102db78SMaciej Fijalkowski return xsk_get_pool_from_qid(vsi->netdev, qid); 6012d4238f5SKrzysztof Kazimierczak } 6022d4238f5SKrzysztof Kazimierczak 6032d4238f5SKrzysztof Kazimierczak /** 604208ff751SAnirudh Venkataramanan * ice_get_main_vsi - Get the PF VSI 605208ff751SAnirudh Venkataramanan * @pf: PF instance 606208ff751SAnirudh Venkataramanan * 607208ff751SAnirudh Venkataramanan * returns pf->vsi[0], which by definition is the PF VSI 608c2a23e00SBrett Creeley */ 609208ff751SAnirudh Venkataramanan static inline struct ice_vsi *ice_get_main_vsi(struct ice_pf *pf) 610c2a23e00SBrett Creeley { 611208ff751SAnirudh Venkataramanan if (pf->vsi) 612208ff751SAnirudh Venkataramanan return pf->vsi[0]; 613c2a23e00SBrett Creeley 614c2a23e00SBrett Creeley return NULL; 615c2a23e00SBrett Creeley } 616c2a23e00SBrett Creeley 617148beb61SHenry Tieman /** 618148beb61SHenry Tieman * ice_get_ctrl_vsi - Get the control VSI 619148beb61SHenry Tieman * @pf: PF instance 620148beb61SHenry Tieman */ 621148beb61SHenry Tieman static inline struct ice_vsi *ice_get_ctrl_vsi(struct ice_pf *pf) 622148beb61SHenry Tieman { 623148beb61SHenry Tieman /* if pf->ctrl_vsi_idx is ICE_NO_VSI, control VSI was not set up */ 624148beb61SHenry Tieman if (!pf->vsi || pf->ctrl_vsi_idx == ICE_NO_VSI) 625148beb61SHenry Tieman return NULL; 626148beb61SHenry Tieman 627148beb61SHenry Tieman return pf->vsi[pf->ctrl_vsi_idx]; 628148beb61SHenry Tieman } 629148beb61SHenry Tieman 630df006dd4SDave Ertman /** 631*1a1c40dfSGrzegorz Nitka * ice_is_switchdev_running - check if switchdev is configured 632*1a1c40dfSGrzegorz Nitka * @pf: pointer to PF structure 633*1a1c40dfSGrzegorz Nitka * 634*1a1c40dfSGrzegorz Nitka * Returns true if eswitch mode is set to DEVLINK_ESWITCH_MODE_SWITCHDEV 635*1a1c40dfSGrzegorz Nitka * and switchdev is configured, false otherwise. 636*1a1c40dfSGrzegorz Nitka */ 637*1a1c40dfSGrzegorz Nitka static inline bool ice_is_switchdev_running(struct ice_pf *pf) 638*1a1c40dfSGrzegorz Nitka { 639*1a1c40dfSGrzegorz Nitka return pf->switchdev.is_running; 640*1a1c40dfSGrzegorz Nitka } 641*1a1c40dfSGrzegorz Nitka 642*1a1c40dfSGrzegorz Nitka /** 643df006dd4SDave Ertman * ice_set_sriov_cap - enable SRIOV in PF flags 644df006dd4SDave Ertman * @pf: PF struct 645df006dd4SDave Ertman */ 646df006dd4SDave Ertman static inline void ice_set_sriov_cap(struct ice_pf *pf) 647df006dd4SDave Ertman { 648df006dd4SDave Ertman if (pf->hw.func_caps.common_cap.sr_iov_1_1) 649df006dd4SDave Ertman set_bit(ICE_FLAG_SRIOV_CAPABLE, pf->flags); 650df006dd4SDave Ertman } 651df006dd4SDave Ertman 652df006dd4SDave Ertman /** 653df006dd4SDave Ertman * ice_clear_sriov_cap - disable SRIOV in PF flags 654df006dd4SDave Ertman * @pf: PF struct 655df006dd4SDave Ertman */ 656df006dd4SDave Ertman static inline void ice_clear_sriov_cap(struct ice_pf *pf) 657df006dd4SDave Ertman { 658df006dd4SDave Ertman clear_bit(ICE_FLAG_SRIOV_CAPABLE, pf->flags); 659df006dd4SDave Ertman } 660df006dd4SDave Ertman 6614ab95646SHenry Tieman #define ICE_FD_STAT_CTR_BLOCK_COUNT 256 6624ab95646SHenry Tieman #define ICE_FD_STAT_PF_IDX(base_idx) \ 6634ab95646SHenry Tieman ((base_idx) * ICE_FD_STAT_CTR_BLOCK_COUNT) 6644ab95646SHenry Tieman #define ICE_FD_SB_STAT_IDX(base_idx) ICE_FD_STAT_PF_IDX(base_idx) 6654ab95646SHenry Tieman 666df006dd4SDave Ertman bool netif_is_ice(struct net_device *dev); 6670e674aebSAnirudh Venkataramanan int ice_vsi_setup_tx_rings(struct ice_vsi *vsi); 6680e674aebSAnirudh Venkataramanan int ice_vsi_setup_rx_rings(struct ice_vsi *vsi); 669148beb61SHenry Tieman int ice_vsi_open_ctrl(struct ice_vsi *vsi); 670*1a1c40dfSGrzegorz Nitka int ice_vsi_open(struct ice_vsi *vsi); 671fcea6f3dSAnirudh Venkataramanan void ice_set_ethtool_ops(struct net_device *netdev); 672462acf6aSTony Nguyen void ice_set_ethtool_safe_mode_ops(struct net_device *netdev); 6738c243700SAnirudh Venkataramanan u16 ice_get_avail_txq_count(struct ice_pf *pf); 6748c243700SAnirudh Venkataramanan u16 ice_get_avail_rxq_count(struct ice_pf *pf); 67587324e74SHenry Tieman int ice_vsi_recfg_qs(struct ice_vsi *vsi, int new_rx, int new_tx); 6765a4a8673SBruce Allan void ice_update_vsi_stats(struct ice_vsi *vsi); 6775a4a8673SBruce Allan void ice_update_pf_stats(struct ice_pf *pf); 678fcea6f3dSAnirudh Venkataramanan int ice_up(struct ice_vsi *vsi); 679fcea6f3dSAnirudh Venkataramanan int ice_down(struct ice_vsi *vsi); 6800e674aebSAnirudh Venkataramanan int ice_vsi_cfg(struct ice_vsi *vsi); 6810e674aebSAnirudh Venkataramanan struct ice_vsi *ice_lb_vsi_setup(struct ice_pf *pf, struct ice_port_info *pi); 682efc2214bSMaciej Fijalkowski int ice_prepare_xdp_rings(struct ice_vsi *vsi, struct bpf_prog *prog); 683efc2214bSMaciej Fijalkowski int ice_destroy_xdp_rings(struct ice_vsi *vsi); 684efc2214bSMaciej Fijalkowski int 685efc2214bSMaciej Fijalkowski ice_xdp_xmit(struct net_device *dev, int n, struct xdp_frame **frames, 686efc2214bSMaciej Fijalkowski u32 flags); 687b66a972aSBrett Creeley int ice_set_rss_lut(struct ice_vsi *vsi, u8 *lut, u16 lut_size); 688b66a972aSBrett Creeley int ice_get_rss_lut(struct ice_vsi *vsi, u8 *lut, u16 lut_size); 689b66a972aSBrett Creeley int ice_set_rss_key(struct ice_vsi *vsi, u8 *seed); 690b66a972aSBrett Creeley int ice_get_rss_key(struct ice_vsi *vsi, u8 *seed); 691d76a60baSAnirudh Venkataramanan void ice_fill_rss_lut(u8 *lut, u16 rss_table_size, u16 rss_size); 69287324e74SHenry Tieman int ice_schedule_reset(struct ice_pf *pf, enum ice_reset_req reset); 693fcea6f3dSAnirudh Venkataramanan void ice_print_link_msg(struct ice_vsi *vsi, bool isup); 694f9f5301eSDave Ertman int ice_plug_aux_dev(struct ice_pf *pf); 695f9f5301eSDave Ertman void ice_unplug_aux_dev(struct ice_pf *pf); 696d25a0fc4SDave Ertman int ice_init_rdma(struct ice_pf *pf); 6970fee3577SLihong Yang const char *ice_stat_str(enum ice_status stat_err); 6980fee3577SLihong Yang const char *ice_aq_str(enum ice_aq_err aq_err); 69931765519SAnirudh Venkataramanan bool ice_is_wol_supported(struct ice_hw *hw); 70028bf2672SBrett Creeley int 70128bf2672SBrett Creeley ice_fdir_write_fltr(struct ice_pf *pf, struct ice_fdir_fltr *input, bool add, 70228bf2672SBrett Creeley bool is_tun); 703148beb61SHenry Tieman void ice_vsi_manage_fdir(struct ice_vsi *vsi, bool ena); 704cac2a27cSHenry Tieman int ice_add_fdir_ethtool(struct ice_vsi *vsi, struct ethtool_rxnfc *cmd); 705cac2a27cSHenry Tieman int ice_del_fdir_ethtool(struct ice_vsi *vsi, struct ethtool_rxnfc *cmd); 7064ab95646SHenry Tieman int ice_get_ethtool_fdir_entry(struct ice_hw *hw, struct ethtool_rxnfc *cmd); 7074ab95646SHenry Tieman int 7084ab95646SHenry Tieman ice_get_fdir_fltr_ids(struct ice_hw *hw, struct ethtool_rxnfc *cmd, 7094ab95646SHenry Tieman u32 *rule_locs); 710148beb61SHenry Tieman void ice_fdir_release_flows(struct ice_hw *hw); 71183af0039SHenry Tieman void ice_fdir_replay_flows(struct ice_hw *hw); 71283af0039SHenry Tieman void ice_fdir_replay_fltrs(struct ice_pf *pf); 713148beb61SHenry Tieman int ice_fdir_create_dflt_rules(struct ice_pf *pf); 714d69ea414SJacob Keller int ice_aq_wait_for_event(struct ice_pf *pf, u16 opcode, unsigned long timeout, 715d69ea414SJacob Keller struct ice_rq_event_info *event); 7160e674aebSAnirudh Venkataramanan int ice_open(struct net_device *netdev); 717e95fc857SKrzysztof Goreczny int ice_open_internal(struct net_device *netdev); 7180e674aebSAnirudh Venkataramanan int ice_stop(struct net_device *netdev); 71928bf2672SBrett Creeley void ice_service_task_schedule(struct ice_pf *pf); 720d76a60baSAnirudh Venkataramanan 721d25a0fc4SDave Ertman /** 722d25a0fc4SDave Ertman * ice_set_rdma_cap - enable RDMA support 723d25a0fc4SDave Ertman * @pf: PF struct 724d25a0fc4SDave Ertman */ 725d25a0fc4SDave Ertman static inline void ice_set_rdma_cap(struct ice_pf *pf) 726d25a0fc4SDave Ertman { 727f9f5301eSDave Ertman if (pf->hw.func_caps.common_cap.rdma && pf->num_rdma_msix) { 728d25a0fc4SDave Ertman set_bit(ICE_FLAG_RDMA_ENA, pf->flags); 729bfe84435SDave Ertman set_bit(ICE_FLAG_AUX_ENA, pf->flags); 730f9f5301eSDave Ertman ice_plug_aux_dev(pf); 731f9f5301eSDave Ertman } 732d25a0fc4SDave Ertman } 733d25a0fc4SDave Ertman 734d25a0fc4SDave Ertman /** 735d25a0fc4SDave Ertman * ice_clear_rdma_cap - disable RDMA support 736d25a0fc4SDave Ertman * @pf: PF struct 737d25a0fc4SDave Ertman */ 738d25a0fc4SDave Ertman static inline void ice_clear_rdma_cap(struct ice_pf *pf) 739d25a0fc4SDave Ertman { 740f9f5301eSDave Ertman ice_unplug_aux_dev(pf); 741d25a0fc4SDave Ertman clear_bit(ICE_FLAG_RDMA_ENA, pf->flags); 742bfe84435SDave Ertman clear_bit(ICE_FLAG_AUX_ENA, pf->flags); 743d25a0fc4SDave Ertman } 744837f08fdSAnirudh Venkataramanan #endif /* _ICE_H_ */ 745