1837f08fdSAnirudh Venkataramanan /* SPDX-License-Identifier: GPL-2.0 */ 2837f08fdSAnirudh Venkataramanan /* Copyright (c) 2018, Intel Corporation. */ 3837f08fdSAnirudh Venkataramanan 4837f08fdSAnirudh Venkataramanan #ifndef _ICE_H_ 5837f08fdSAnirudh Venkataramanan #define _ICE_H_ 6837f08fdSAnirudh Venkataramanan 7837f08fdSAnirudh Venkataramanan #include <linux/types.h> 8837f08fdSAnirudh Venkataramanan #include <linux/errno.h> 9837f08fdSAnirudh Venkataramanan #include <linux/kernel.h> 10837f08fdSAnirudh Venkataramanan #include <linux/module.h> 11462acf6aSTony Nguyen #include <linux/firmware.h> 12837f08fdSAnirudh Venkataramanan #include <linux/netdevice.h> 13837f08fdSAnirudh Venkataramanan #include <linux/compiler.h> 14dc49c772SAnirudh Venkataramanan #include <linux/etherdevice.h> 15cdedef59SAnirudh Venkataramanan #include <linux/skbuff.h> 163a858ba3SAnirudh Venkataramanan #include <linux/cpumask.h> 17fcea6f3dSAnirudh Venkataramanan #include <linux/rtnetlink.h> 183a858ba3SAnirudh Venkataramanan #include <linux/if_vlan.h> 19cdedef59SAnirudh Venkataramanan #include <linux/dma-mapping.h> 20837f08fdSAnirudh Venkataramanan #include <linux/pci.h> 21940b61afSAnirudh Venkataramanan #include <linux/workqueue.h> 22d69ea414SJacob Keller #include <linux/wait.h> 23837f08fdSAnirudh Venkataramanan #include <linux/aer.h> 24940b61afSAnirudh Venkataramanan #include <linux/interrupt.h> 25fcea6f3dSAnirudh Venkataramanan #include <linux/ethtool.h> 26940b61afSAnirudh Venkataramanan #include <linux/timer.h> 277ec59eeaSAnirudh Venkataramanan #include <linux/delay.h> 28837f08fdSAnirudh Venkataramanan #include <linux/bitmap.h> 293a858ba3SAnirudh Venkataramanan #include <linux/log2.h> 30d76a60baSAnirudh Venkataramanan #include <linux/ip.h> 31cf909e19SAnirudh Venkataramanan #include <linux/sctp.h> 32d76a60baSAnirudh Venkataramanan #include <linux/ipv6.h> 33efc2214bSMaciej Fijalkowski #include <linux/pkt_sched.h> 34940b61afSAnirudh Venkataramanan #include <linux/if_bridge.h> 35e3710a01SPaul M Stillwell Jr #include <linux/ctype.h> 36efc2214bSMaciej Fijalkowski #include <linux/bpf.h> 37f9f5301eSDave Ertman #include <linux/auxiliary_bus.h> 38ddf30f7fSAnirudh Venkataramanan #include <linux/avf/virtchnl.h> 3928bf2672SBrett Creeley #include <linux/cpu_rmap.h> 40cdf1f1f1SJacob Keller #include <linux/dim.h> 41*0754d65bSKiran Patil #include <net/pkt_cls.h> 421adf7eadSJacob Keller #include <net/devlink.h> 43d76a60baSAnirudh Venkataramanan #include <net/ipv6.h> 442d4238f5SKrzysztof Kazimierczak #include <net/xdp_sock.h> 45c7a21904SMichal Swiatkowski #include <net/xdp_sock_drv.h> 46a4e82a81STony Nguyen #include <net/geneve.h> 47a4e82a81STony Nguyen #include <net/gre.h> 48a4e82a81STony Nguyen #include <net/udp_tunnel.h> 49a4e82a81STony Nguyen #include <net/vxlan.h> 50d41f26b5SBruce Allan #if IS_ENABLED(CONFIG_DCB) 51d41f26b5SBruce Allan #include <scsi/iscsi_proto.h> 52d41f26b5SBruce Allan #endif /* CONFIG_DCB */ 53837f08fdSAnirudh Venkataramanan #include "ice_devids.h" 54837f08fdSAnirudh Venkataramanan #include "ice_type.h" 55940b61afSAnirudh Venkataramanan #include "ice_txrx.h" 5637b6f646SAnirudh Venkataramanan #include "ice_dcb.h" 579c20346bSAnirudh Venkataramanan #include "ice_switch.h" 58f31e4b6fSAnirudh Venkataramanan #include "ice_common.h" 599c20346bSAnirudh Venkataramanan #include "ice_sched.h" 60348048e7SDave Ertman #include "ice_idc_int.h" 61ddf30f7fSAnirudh Venkataramanan #include "ice_virtchnl_pf.h" 62007676b4SAnirudh Venkataramanan #include "ice_sriov.h" 6306c16d89SJacob Keller #include "ice_ptp.h" 64148beb61SHenry Tieman #include "ice_fdir.h" 652d4238f5SKrzysztof Kazimierczak #include "ice_xsk.h" 6628bf2672SBrett Creeley #include "ice_arfs.h" 6737165e3fSMichal Swiatkowski #include "ice_repr.h" 680d08a441SKiran Patil #include "ice_eswitch.h" 69df006dd4SDave Ertman #include "ice_lag.h" 70837f08fdSAnirudh Venkataramanan 71837f08fdSAnirudh Venkataramanan #define ICE_BAR0 0 723a858ba3SAnirudh Venkataramanan #define ICE_REQ_DESC_MULTIPLE 32 738be92a76SPreethi Banala #define ICE_MIN_NUM_DESC 64 743b6bf296SBruce Allan #define ICE_MAX_NUM_DESC 8160 751aec6e1bSBrett Creeley #define ICE_DFLT_MIN_RX_DESC 512 76dd47e1fdSJesse Brandeburg #define ICE_DFLT_NUM_TX_DESC 256 77dd47e1fdSJesse Brandeburg #define ICE_DFLT_NUM_RX_DESC 2048 78ad71b256SBrett Creeley 795513b920SAnirudh Venkataramanan #define ICE_DFLT_TRAFFIC_CLASS BIT(0) 80940b61afSAnirudh Venkataramanan #define ICE_INT_NAME_STR_LEN (IFNAMSIZ + 16) 818f5ee3c4SJacob Keller #define ICE_AQ_LEN 192 8211836214SBrett Creeley #define ICE_MBXSQ_LEN 64 838f5ee3c4SJacob Keller #define ICE_SBQ_LEN 64 84f3fe97f6SBrett Creeley #define ICE_MIN_LAN_TXRX_MSIX 1 85f3fe97f6SBrett Creeley #define ICE_MIN_LAN_OICR_MSIX 1 86f3fe97f6SBrett Creeley #define ICE_MIN_MSIX (ICE_MIN_LAN_TXRX_MSIX + ICE_MIN_LAN_OICR_MSIX) 87da62c5ffSQi Zhang #define ICE_FDIR_MSIX 2 88d25a0fc4SDave Ertman #define ICE_RDMA_NUM_AEQ_MSIX 4 89d25a0fc4SDave Ertman #define ICE_MIN_RDMA_MSIX 2 90f66756e0SGrzegorz Nitka #define ICE_ESWITCH_MSIX 1 913a858ba3SAnirudh Venkataramanan #define ICE_NO_VSI 0xffff 923a858ba3SAnirudh Venkataramanan #define ICE_VSI_MAP_CONTIG 0 933a858ba3SAnirudh Venkataramanan #define ICE_VSI_MAP_SCATTER 1 943a858ba3SAnirudh Venkataramanan #define ICE_MAX_SCATTER_TXQS 16 953a858ba3SAnirudh Venkataramanan #define ICE_MAX_SCATTER_RXQS 16 96cdedef59SAnirudh Venkataramanan #define ICE_Q_WAIT_RETRY_LIMIT 10 97cdedef59SAnirudh Venkataramanan #define ICE_Q_WAIT_MAX_RETRY (5 * ICE_Q_WAIT_RETRY_LIMIT) 98d76a60baSAnirudh Venkataramanan #define ICE_MAX_LG_RSS_QS 256 99940b61afSAnirudh Venkataramanan #define ICE_RES_VALID_BIT 0x8000 100940b61afSAnirudh Venkataramanan #define ICE_RES_MISC_VEC_ID (ICE_RES_VALID_BIT - 1) 101d25a0fc4SDave Ertman #define ICE_RES_RDMA_VEC_ID (ICE_RES_MISC_VEC_ID - 1) 102da62c5ffSQi Zhang /* All VF control VSIs share the same IRQ, so assign a unique ID for them */ 103d25a0fc4SDave Ertman #define ICE_RES_VF_CTRL_VEC_ID (ICE_RES_RDMA_VEC_ID - 1) 1043a858ba3SAnirudh Venkataramanan #define ICE_INVAL_Q_INDEX 0xffff 1050f9d5027SAnirudh Venkataramanan #define ICE_INVAL_VFID 256 106837f08fdSAnirudh Venkataramanan 1078134d5ffSBrett Creeley #define ICE_MAX_RXQS_PER_TC 256 /* Used when setting VSI context per TC Rx queues */ 108*0754d65bSKiran Patil 109*0754d65bSKiran Patil #define ICE_CHNL_START_TC 1 110*0754d65bSKiran Patil #define ICE_CHNL_MAX_TC 16 111*0754d65bSKiran Patil 112afd9d4abSAnirudh Venkataramanan #define ICE_MAX_RESET_WAIT 20 113afd9d4abSAnirudh Venkataramanan 114fcea6f3dSAnirudh Venkataramanan #define ICE_VSIQF_HKEY_ARRAY_SIZE ((VSIQF_HKEY_MAX_INDEX + 1) * 4) 115fcea6f3dSAnirudh Venkataramanan 116837f08fdSAnirudh Venkataramanan #define ICE_DFLT_NETIF_M (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK) 117837f08fdSAnirudh Venkataramanan 118efc2214bSMaciej Fijalkowski #define ICE_MAX_MTU (ICE_AQ_SET_MAC_FRAME_SIZE_MAX - ICE_ETH_PKT_HDR_PAD) 1193a858ba3SAnirudh Venkataramanan 1203a858ba3SAnirudh Venkataramanan #define ICE_UP_TABLE_TRANSLATE(val, i) \ 1213a858ba3SAnirudh Venkataramanan (((val) << ICE_AQ_VSI_UP_TABLE_UP##i##_S) & \ 1223a858ba3SAnirudh Venkataramanan ICE_AQ_VSI_UP_TABLE_UP##i##_M) 1233a858ba3SAnirudh Venkataramanan 1242b245cb2SAnirudh Venkataramanan #define ICE_TX_DESC(R, i) (&(((struct ice_tx_desc *)((R)->desc))[i])) 125cdedef59SAnirudh Venkataramanan #define ICE_RX_DESC(R, i) (&(((union ice_32b_rx_flex_desc *)((R)->desc))[i])) 126d76a60baSAnirudh Venkataramanan #define ICE_TX_CTX_DESC(R, i) (&(((struct ice_tx_ctx_desc *)((R)->desc))[i])) 127cac2a27cSHenry Tieman #define ICE_TX_FDIRDESC(R, i) (&(((struct ice_fltr_desc *)((R)->desc))[i])) 128cdedef59SAnirudh Venkataramanan 1290b28b702SAnirudh Venkataramanan /* Macro for each VSI in a PF */ 1300b28b702SAnirudh Venkataramanan #define ice_for_each_vsi(pf, i) \ 1310b28b702SAnirudh Venkataramanan for ((i) = 0; (i) < (pf)->num_alloc_vsi; (i)++) 1320b28b702SAnirudh Venkataramanan 1332faf63b6SMaciej Fijalkowski /* Macros for each Tx/Xdp/Rx ring in a VSI */ 134cdedef59SAnirudh Venkataramanan #define ice_for_each_txq(vsi, i) \ 135cdedef59SAnirudh Venkataramanan for ((i) = 0; (i) < (vsi)->num_txq; (i)++) 136cdedef59SAnirudh Venkataramanan 1372faf63b6SMaciej Fijalkowski #define ice_for_each_xdp_txq(vsi, i) \ 1382faf63b6SMaciej Fijalkowski for ((i) = 0; (i) < (vsi)->num_xdp_txq; (i)++) 1392faf63b6SMaciej Fijalkowski 140cdedef59SAnirudh Venkataramanan #define ice_for_each_rxq(vsi, i) \ 141cdedef59SAnirudh Venkataramanan for ((i) = 0; (i) < (vsi)->num_rxq; (i)++) 142cdedef59SAnirudh Venkataramanan 143d337f2afSAnirudh Venkataramanan /* Macros for each allocated Tx/Rx ring whether used or not in a VSI */ 144f8ba7db8SJacob Keller #define ice_for_each_alloc_txq(vsi, i) \ 145f8ba7db8SJacob Keller for ((i) = 0; (i) < (vsi)->alloc_txq; (i)++) 146f8ba7db8SJacob Keller 147f8ba7db8SJacob Keller #define ice_for_each_alloc_rxq(vsi, i) \ 148f8ba7db8SJacob Keller for ((i) = 0; (i) < (vsi)->alloc_rxq; (i)++) 149f8ba7db8SJacob Keller 15067fe64d7SBrett Creeley #define ice_for_each_q_vector(vsi, i) \ 15167fe64d7SBrett Creeley for ((i) = 0; (i) < (vsi)->num_q_vectors; (i)++) 15267fe64d7SBrett Creeley 153*0754d65bSKiran Patil #define ice_for_each_chnl_tc(i) \ 154*0754d65bSKiran Patil for ((i) = ICE_CHNL_START_TC; (i) < ICE_CHNL_MAX_TC; (i)++) 155*0754d65bSKiran Patil 1565eda8afdSAkeem G Abodunrin #define ICE_UCAST_PROMISC_BITS (ICE_PROMISC_UCAST_TX | ICE_PROMISC_MCAST_TX | \ 1575eda8afdSAkeem G Abodunrin ICE_PROMISC_UCAST_RX | ICE_PROMISC_MCAST_RX) 1585eda8afdSAkeem G Abodunrin 1595eda8afdSAkeem G Abodunrin #define ICE_UCAST_VLAN_PROMISC_BITS (ICE_PROMISC_UCAST_TX | \ 1605eda8afdSAkeem G Abodunrin ICE_PROMISC_MCAST_TX | \ 1615eda8afdSAkeem G Abodunrin ICE_PROMISC_UCAST_RX | \ 1625eda8afdSAkeem G Abodunrin ICE_PROMISC_MCAST_RX | \ 1635eda8afdSAkeem G Abodunrin ICE_PROMISC_VLAN_TX | \ 1645eda8afdSAkeem G Abodunrin ICE_PROMISC_VLAN_RX) 1655eda8afdSAkeem G Abodunrin 1665eda8afdSAkeem G Abodunrin #define ICE_MCAST_PROMISC_BITS (ICE_PROMISC_MCAST_TX | ICE_PROMISC_MCAST_RX) 1675eda8afdSAkeem G Abodunrin 1685eda8afdSAkeem G Abodunrin #define ICE_MCAST_VLAN_PROMISC_BITS (ICE_PROMISC_MCAST_TX | \ 1695eda8afdSAkeem G Abodunrin ICE_PROMISC_MCAST_RX | \ 1705eda8afdSAkeem G Abodunrin ICE_PROMISC_VLAN_TX | \ 1715eda8afdSAkeem G Abodunrin ICE_PROMISC_VLAN_RX) 1725eda8afdSAkeem G Abodunrin 1734015d11eSBrett Creeley #define ice_pf_to_dev(pf) (&((pf)->pdev->dev)) 1744015d11eSBrett Creeley 17540b24760SAnirudh Venkataramanan enum ice_feature { 17640b24760SAnirudh Venkataramanan ICE_F_DSCP, 177325b2064SMaciej Machnikowski ICE_F_SMA_CTRL, 17840b24760SAnirudh Venkataramanan ICE_F_MAX 17940b24760SAnirudh Venkataramanan }; 18040b24760SAnirudh Venkataramanan 18122bf877eSMaciej Fijalkowski DECLARE_STATIC_KEY_FALSE(ice_xdp_locking_key); 18222bf877eSMaciej Fijalkowski 183*0754d65bSKiran Patil struct ice_channel { 184*0754d65bSKiran Patil struct list_head list; 185*0754d65bSKiran Patil u8 type; 186*0754d65bSKiran Patil u16 sw_id; 187*0754d65bSKiran Patil u16 base_q; 188*0754d65bSKiran Patil u16 num_rxq; 189*0754d65bSKiran Patil u16 num_txq; 190*0754d65bSKiran Patil u16 vsi_num; 191*0754d65bSKiran Patil u8 ena_tc; 192*0754d65bSKiran Patil struct ice_aqc_vsi_props info; 193*0754d65bSKiran Patil u64 max_tx_rate; 194*0754d65bSKiran Patil u64 min_tx_rate; 195*0754d65bSKiran Patil struct ice_vsi *ch_vsi; 196*0754d65bSKiran Patil }; 197*0754d65bSKiran Patil 198eff380aaSAnirudh Venkataramanan struct ice_txq_meta { 199eff380aaSAnirudh Venkataramanan u32 q_teid; /* Tx-scheduler element identifier */ 200eff380aaSAnirudh Venkataramanan u16 q_id; /* Entry in VSI's txq_map bitmap */ 201eff380aaSAnirudh Venkataramanan u16 q_handle; /* Relative index of Tx queue within TC */ 202eff380aaSAnirudh Venkataramanan u16 vsi_idx; /* VSI index that Tx queue belongs to */ 203eff380aaSAnirudh Venkataramanan u8 tc; /* TC number that Tx queue belongs to */ 204eff380aaSAnirudh Venkataramanan }; 205eff380aaSAnirudh Venkataramanan 2063a858ba3SAnirudh Venkataramanan struct ice_tc_info { 2073a858ba3SAnirudh Venkataramanan u16 qoffset; 208c5a2a4a3SUsha Ketineni u16 qcount_tx; 209c5a2a4a3SUsha Ketineni u16 qcount_rx; 210c5a2a4a3SUsha Ketineni u8 netdev_tc; 2113a858ba3SAnirudh Venkataramanan }; 2123a858ba3SAnirudh Venkataramanan 2133a858ba3SAnirudh Venkataramanan struct ice_tc_cfg { 2143a858ba3SAnirudh Venkataramanan u8 numtc; /* Total number of enabled TCs */ 215*0754d65bSKiran Patil u16 ena_tc; /* Tx map */ 2163a858ba3SAnirudh Venkataramanan struct ice_tc_info tc_info[ICE_MAX_TRAFFIC_CLASS]; 2173a858ba3SAnirudh Venkataramanan }; 2183a858ba3SAnirudh Venkataramanan 219940b61afSAnirudh Venkataramanan struct ice_res_tracker { 220940b61afSAnirudh Venkataramanan u16 num_entries; 221cbe66bfeSBrett Creeley u16 end; 222e94c0df9SGustavo A. R. Silva u16 list[]; 223940b61afSAnirudh Venkataramanan }; 224940b61afSAnirudh Venkataramanan 22503f7a986SAnirudh Venkataramanan struct ice_qs_cfg { 22694c4441bSAnirudh Venkataramanan struct mutex *qs_mutex; /* will be assigned to &pf->avail_q_mutex */ 22703f7a986SAnirudh Venkataramanan unsigned long *pf_map; 22803f7a986SAnirudh Venkataramanan unsigned long pf_map_size; 22903f7a986SAnirudh Venkataramanan unsigned int q_count; 23003f7a986SAnirudh Venkataramanan unsigned int scatter_count; 23103f7a986SAnirudh Venkataramanan u16 *vsi_map; 23203f7a986SAnirudh Venkataramanan u16 vsi_map_offset; 23303f7a986SAnirudh Venkataramanan u8 mapping_mode; 23403f7a986SAnirudh Venkataramanan }; 23503f7a986SAnirudh Venkataramanan 236940b61afSAnirudh Venkataramanan struct ice_sw { 237940b61afSAnirudh Venkataramanan struct ice_pf *pf; 238940b61afSAnirudh Venkataramanan u16 sw_id; /* switch ID for this switch */ 239940b61afSAnirudh Venkataramanan u16 bridge_mode; /* VEB/VEPA/Port Virtualizer */ 240fc0f39bcSBrett Creeley struct ice_vsi *dflt_vsi; /* default VSI for this switch */ 241fc0f39bcSBrett Creeley u8 dflt_vsi_ena:1; /* true if above dflt_vsi is enabled */ 242940b61afSAnirudh Venkataramanan }; 243940b61afSAnirudh Venkataramanan 244e97fb1aeSAnirudh Venkataramanan enum ice_pf_state { 2457e408e07SAnirudh Venkataramanan ICE_TESTING, 2467e408e07SAnirudh Venkataramanan ICE_DOWN, 2477e408e07SAnirudh Venkataramanan ICE_NEEDS_RESTART, 2487e408e07SAnirudh Venkataramanan ICE_PREPARED_FOR_RESET, /* set by driver when prepared */ 2497e408e07SAnirudh Venkataramanan ICE_RESET_OICR_RECV, /* set by driver after rcv reset OICR */ 250348048e7SDave Ertman ICE_PFR_REQ, /* set by driver */ 251348048e7SDave Ertman ICE_CORER_REQ, /* set by driver */ 252348048e7SDave Ertman ICE_GLOBR_REQ, /* set by driver */ 2537e408e07SAnirudh Venkataramanan ICE_CORER_RECV, /* set by OICR handler */ 2547e408e07SAnirudh Venkataramanan ICE_GLOBR_RECV, /* set by OICR handler */ 2557e408e07SAnirudh Venkataramanan ICE_EMPR_RECV, /* set by OICR handler */ 2567e408e07SAnirudh Venkataramanan ICE_SUSPENDED, /* set on module remove path */ 2577e408e07SAnirudh Venkataramanan ICE_RESET_FAILED, /* set by reset/rebuild */ 258ddf30f7fSAnirudh Venkataramanan /* When checking for the PF to be in a nominal operating state, the 259ddf30f7fSAnirudh Venkataramanan * bits that are grouped at the beginning of the list need to be 2607e408e07SAnirudh Venkataramanan * checked. Bits occurring before ICE_STATE_NOMINAL_CHECK_BITS will 261ddf30f7fSAnirudh Venkataramanan * be checked. If you need to add a bit into consideration for nominal 262ddf30f7fSAnirudh Venkataramanan * operating state, it must be added before 2637e408e07SAnirudh Venkataramanan * ICE_STATE_NOMINAL_CHECK_BITS. Do not move this entry's position 264ddf30f7fSAnirudh Venkataramanan * without appropriate consideration. 265ddf30f7fSAnirudh Venkataramanan */ 2667e408e07SAnirudh Venkataramanan ICE_STATE_NOMINAL_CHECK_BITS, 2677e408e07SAnirudh Venkataramanan ICE_ADMINQ_EVENT_PENDING, 2687e408e07SAnirudh Venkataramanan ICE_MAILBOXQ_EVENT_PENDING, 2698f5ee3c4SJacob Keller ICE_SIDEBANDQ_EVENT_PENDING, 2707e408e07SAnirudh Venkataramanan ICE_MDD_EVENT_PENDING, 2717e408e07SAnirudh Venkataramanan ICE_VFLR_EVENT_PENDING, 2727e408e07SAnirudh Venkataramanan ICE_FLTR_OVERFLOW_PROMISC, 2737e408e07SAnirudh Venkataramanan ICE_VF_DIS, 274c503e632SAnirudh Venkataramanan ICE_VF_DEINIT_IN_PROGRESS, 2757e408e07SAnirudh Venkataramanan ICE_CFG_BUSY, 2767e408e07SAnirudh Venkataramanan ICE_SERVICE_SCHED, 2777e408e07SAnirudh Venkataramanan ICE_SERVICE_DIS, 2787e408e07SAnirudh Venkataramanan ICE_FD_FLUSH_REQ, 2797e408e07SAnirudh Venkataramanan ICE_OICR_INTR_DIS, /* Global OICR interrupt disabled */ 2807e408e07SAnirudh Venkataramanan ICE_MDD_VF_PRINT_PENDING, /* set when MDD event handle */ 2817e408e07SAnirudh Venkataramanan ICE_VF_RESETS_DISABLED, /* disable resets during ice_remove */ 2827e408e07SAnirudh Venkataramanan ICE_LINK_DEFAULT_OVERRIDE_PENDING, 2837e408e07SAnirudh Venkataramanan ICE_PHY_INIT_COMPLETE, 2847e408e07SAnirudh Venkataramanan ICE_FD_VF_FLUSH_CTX, /* set at FD Rx IRQ or timeout */ 2857e408e07SAnirudh Venkataramanan ICE_STATE_NBITS /* must be last */ 286837f08fdSAnirudh Venkataramanan }; 287837f08fdSAnirudh Venkataramanan 288e97fb1aeSAnirudh Venkataramanan enum ice_vsi_state { 289e97fb1aeSAnirudh Venkataramanan ICE_VSI_DOWN, 290e97fb1aeSAnirudh Venkataramanan ICE_VSI_NEEDS_RESTART, 291a476d72aSAnirudh Venkataramanan ICE_VSI_NETDEV_ALLOCD, 292a476d72aSAnirudh Venkataramanan ICE_VSI_NETDEV_REGISTERED, 293e97fb1aeSAnirudh Venkataramanan ICE_VSI_UMAC_FLTR_CHANGED, 294e97fb1aeSAnirudh Venkataramanan ICE_VSI_MMAC_FLTR_CHANGED, 295e97fb1aeSAnirudh Venkataramanan ICE_VSI_VLAN_FLTR_CHANGED, 296e97fb1aeSAnirudh Venkataramanan ICE_VSI_PROMISC_CHANGED, 297e97fb1aeSAnirudh Venkataramanan ICE_VSI_STATE_NBITS /* must be last */ 298e94d4478SAnirudh Venkataramanan }; 299e94d4478SAnirudh Venkataramanan 300940b61afSAnirudh Venkataramanan /* struct that defines a VSI, associated with a dev */ 301940b61afSAnirudh Venkataramanan struct ice_vsi { 302940b61afSAnirudh Venkataramanan struct net_device *netdev; 3033a858ba3SAnirudh Venkataramanan struct ice_sw *vsw; /* switch this VSI is on */ 3043a858ba3SAnirudh Venkataramanan struct ice_pf *back; /* back pointer to PF */ 305940b61afSAnirudh Venkataramanan struct ice_port_info *port_info; /* back pointer to port_info */ 306e72bba21SMaciej Fijalkowski struct ice_rx_ring **rx_rings; /* Rx ring array */ 307e72bba21SMaciej Fijalkowski struct ice_tx_ring **tx_rings; /* Tx ring array */ 3083a858ba3SAnirudh Venkataramanan struct ice_q_vector **q_vectors; /* q_vector array */ 309cdedef59SAnirudh Venkataramanan 310cdedef59SAnirudh Venkataramanan irqreturn_t (*irq_handler)(int irq, void *data); 311cdedef59SAnirudh Venkataramanan 312fcea6f3dSAnirudh Venkataramanan u64 tx_linearize; 313e97fb1aeSAnirudh Venkataramanan DECLARE_BITMAP(state, ICE_VSI_STATE_NBITS); 314e94d4478SAnirudh Venkataramanan unsigned int current_netdev_flags; 315fcea6f3dSAnirudh Venkataramanan u32 tx_restart; 316fcea6f3dSAnirudh Venkataramanan u32 tx_busy; 317fcea6f3dSAnirudh Venkataramanan u32 rx_buf_failed; 318fcea6f3dSAnirudh Venkataramanan u32 rx_page_failed; 31988865fc4SKarol Kolacinski u16 num_q_vectors; 32088865fc4SKarol Kolacinski u16 base_vector; /* IRQ base for OS reserved vectors */ 3213a858ba3SAnirudh Venkataramanan enum ice_vsi_type type; 322940b61afSAnirudh Venkataramanan u16 vsi_num; /* HW (absolute) index of this VSI */ 3233a858ba3SAnirudh Venkataramanan u16 idx; /* software index in pf->vsi[] */ 3243a858ba3SAnirudh Venkataramanan 3258ede0178SAnirudh Venkataramanan s16 vf_id; /* VF ID for SR-IOV VSIs */ 3268ede0178SAnirudh Venkataramanan 327d95276ceSAkeem G Abodunrin u16 ethtype; /* Ethernet protocol for pause frame */ 328148beb61SHenry Tieman u16 num_gfltr; 329148beb61SHenry Tieman u16 num_bfltr; 330d95276ceSAkeem G Abodunrin 331d76a60baSAnirudh Venkataramanan /* RSS config */ 332d76a60baSAnirudh Venkataramanan u16 rss_table_size; /* HW RSS table size */ 333d76a60baSAnirudh Venkataramanan u16 rss_size; /* Allocated RSS queues */ 334d76a60baSAnirudh Venkataramanan u8 *rss_hkey_user; /* User configured hash keys */ 335d76a60baSAnirudh Venkataramanan u8 *rss_lut_user; /* User configured lookup table entries */ 336d76a60baSAnirudh Venkataramanan u8 rss_lut_type; /* used to configure Get/Set RSS LUT AQ call */ 337d76a60baSAnirudh Venkataramanan 33828bf2672SBrett Creeley /* aRFS members only allocated for the PF VSI */ 33928bf2672SBrett Creeley #define ICE_MAX_ARFS_LIST 1024 34028bf2672SBrett Creeley #define ICE_ARFS_LST_MASK (ICE_MAX_ARFS_LIST - 1) 34128bf2672SBrett Creeley struct hlist_head *arfs_fltr_list; 34228bf2672SBrett Creeley struct ice_arfs_active_fltr_cntrs *arfs_fltr_cntrs; 34328bf2672SBrett Creeley spinlock_t arfs_lock; /* protects aRFS hash table and filter state */ 34428bf2672SBrett Creeley atomic_t *arfs_last_fltr_id; 34528bf2672SBrett Creeley 346cdedef59SAnirudh Venkataramanan u16 max_frame; 347cdedef59SAnirudh Venkataramanan u16 rx_buf_len; 348cdedef59SAnirudh Venkataramanan 3493a858ba3SAnirudh Venkataramanan struct ice_aqc_vsi_props info; /* VSI properties */ 3503a858ba3SAnirudh Venkataramanan 351fcea6f3dSAnirudh Venkataramanan /* VSI stats */ 352fcea6f3dSAnirudh Venkataramanan struct rtnl_link_stats64 net_stats; 353fcea6f3dSAnirudh Venkataramanan struct ice_eth_stats eth_stats; 354fcea6f3dSAnirudh Venkataramanan struct ice_eth_stats eth_stats_prev; 355fcea6f3dSAnirudh Venkataramanan 356e94d4478SAnirudh Venkataramanan struct list_head tmp_sync_list; /* MAC filters to be synced */ 357e94d4478SAnirudh Venkataramanan struct list_head tmp_unsync_list; /* MAC filters to be unsynced */ 358e94d4478SAnirudh Venkataramanan 3590ab54c5fSJesse Brandeburg u8 irqs_ready:1; 3600ab54c5fSJesse Brandeburg u8 current_isup:1; /* Sync 'link up' logging */ 3610ab54c5fSJesse Brandeburg u8 stat_offsets_loaded:1; 362cd6d6b83SBrett Creeley u16 num_vlan; 363cdedef59SAnirudh Venkataramanan 3643a858ba3SAnirudh Venkataramanan /* queue information */ 3653a858ba3SAnirudh Venkataramanan u8 tx_mapping_mode; /* ICE_MAP_MODE_[CONTIG|SCATTER] */ 3663a858ba3SAnirudh Venkataramanan u8 rx_mapping_mode; /* ICE_MAP_MODE_[CONTIG|SCATTER] */ 36778b5713aSAnirudh Venkataramanan u16 *txq_map; /* index in pf->avail_txqs */ 36878b5713aSAnirudh Venkataramanan u16 *rxq_map; /* index in pf->avail_rxqs */ 3693a858ba3SAnirudh Venkataramanan u16 alloc_txq; /* Allocated Tx queues */ 3703a858ba3SAnirudh Venkataramanan u16 num_txq; /* Used Tx queues */ 3713a858ba3SAnirudh Venkataramanan u16 alloc_rxq; /* Allocated Rx queues */ 3723a858ba3SAnirudh Venkataramanan u16 num_rxq; /* Used Rx queues */ 37387324e74SHenry Tieman u16 req_txq; /* User requested Tx queues */ 37487324e74SHenry Tieman u16 req_rxq; /* User requested Rx queues */ 375ad71b256SBrett Creeley u16 num_rx_desc; 376ad71b256SBrett Creeley u16 num_tx_desc; 377348048e7SDave Ertman u16 qset_handle[ICE_MAX_TRAFFIC_CLASS]; 3783a858ba3SAnirudh Venkataramanan struct ice_tc_cfg tc_cfg; 379efc2214bSMaciej Fijalkowski struct bpf_prog *xdp_prog; 380e72bba21SMaciej Fijalkowski struct ice_tx_ring **xdp_rings; /* XDP ring array */ 381e102db78SMaciej Fijalkowski unsigned long *af_xdp_zc_qps; /* tracks AF_XDP ZC enabled qps */ 382efc2214bSMaciej Fijalkowski u16 num_xdp_txq; /* Used XDP queues */ 383efc2214bSMaciej Fijalkowski u8 xdp_mapping_mode; /* ICE_MAP_MODE_[CONTIG|SCATTER] */ 384b126bd6bSKiran Patil 3851a1c40dfSGrzegorz Nitka struct net_device **target_netdevs; 3861a1c40dfSGrzegorz Nitka 387*0754d65bSKiran Patil struct tc_mqprio_qopt_offload mqprio_qopt; /* queue parameters */ 388*0754d65bSKiran Patil 389*0754d65bSKiran Patil /* Channel Specific Fields */ 390*0754d65bSKiran Patil struct ice_vsi *tc_map_vsi[ICE_CHNL_MAX_TC]; 391*0754d65bSKiran Patil u16 cnt_q_avail; 392*0754d65bSKiran Patil u16 next_base_q; /* next queue to be used for channel setup */ 393*0754d65bSKiran Patil struct list_head ch_list; 394*0754d65bSKiran Patil u16 num_chnl_rxq; 395*0754d65bSKiran Patil u16 num_chnl_txq; 396*0754d65bSKiran Patil u16 ch_rss_size; 397*0754d65bSKiran Patil /* store away rss size info before configuring ADQ channels so that, 398*0754d65bSKiran Patil * it can be used after tc-qdisc delete, to get back RSS setting as 399*0754d65bSKiran Patil * they were before 400*0754d65bSKiran Patil */ 401*0754d65bSKiran Patil u16 orig_rss_size; 402*0754d65bSKiran Patil /* this keeps tracks of all enabled TC with and without DCB 403*0754d65bSKiran Patil * and inclusive of ADQ, vsi->mqprio_opt keeps track of queue 404*0754d65bSKiran Patil * information 405*0754d65bSKiran Patil */ 406*0754d65bSKiran Patil u8 all_numtc; 407*0754d65bSKiran Patil u16 all_enatc; 408*0754d65bSKiran Patil 409*0754d65bSKiran Patil /* store away TC info, to be used for rebuild logic */ 410*0754d65bSKiran Patil u8 old_numtc; 411*0754d65bSKiran Patil u16 old_ena_tc; 412*0754d65bSKiran Patil 413*0754d65bSKiran Patil struct ice_channel *ch; 414*0754d65bSKiran Patil 415b126bd6bSKiran Patil /* setup back reference, to which aggregator node this VSI 416b126bd6bSKiran Patil * corresponds to 417b126bd6bSKiran Patil */ 418b126bd6bSKiran Patil struct ice_agg_node *agg_node; 4193a858ba3SAnirudh Venkataramanan } ____cacheline_internodealigned_in_smp; 4203a858ba3SAnirudh Venkataramanan 4213a858ba3SAnirudh Venkataramanan /* struct that defines an interrupt vector */ 4223a858ba3SAnirudh Venkataramanan struct ice_q_vector { 4233a858ba3SAnirudh Venkataramanan struct ice_vsi *vsi; 4248244dd2dSBrett Creeley 4253a858ba3SAnirudh Venkataramanan u16 v_idx; /* index in the vsi->q_vector array. */ 426b07833a0SBrett Creeley u16 reg_idx; 427d337f2afSAnirudh Venkataramanan u8 num_ring_rx; /* total number of Rx rings in vector */ 4288244dd2dSBrett Creeley u8 num_ring_tx; /* total number of Tx rings in vector */ 429cdf1f1f1SJacob Keller u8 wb_on_itr:1; /* if true, WB on ITR is enabled */ 4309e4ab4c2SBrett Creeley /* in usecs, need to use ice_intrl_to_usecs_reg() before writing this 4319e4ab4c2SBrett Creeley * value to the device 4329e4ab4c2SBrett Creeley */ 4339e4ab4c2SBrett Creeley u8 intrl; 4348244dd2dSBrett Creeley 4358244dd2dSBrett Creeley struct napi_struct napi; 4368244dd2dSBrett Creeley 4378244dd2dSBrett Creeley struct ice_ring_container rx; 4388244dd2dSBrett Creeley struct ice_ring_container tx; 4398244dd2dSBrett Creeley 4408244dd2dSBrett Creeley cpumask_t affinity_mask; 4418244dd2dSBrett Creeley struct irq_affinity_notify affinity_notify; 4428244dd2dSBrett Creeley 4438244dd2dSBrett Creeley char name[ICE_INT_NAME_STR_LEN]; 444cdf1f1f1SJacob Keller 445cdf1f1f1SJacob Keller u16 total_events; /* net_dim(): number of interrupts processed */ 446940b61afSAnirudh Venkataramanan } ____cacheline_internodealigned_in_smp; 447940b61afSAnirudh Venkataramanan 448940b61afSAnirudh Venkataramanan enum ice_pf_flags { 449940b61afSAnirudh Venkataramanan ICE_FLAG_FLTR_SYNC, 450d25a0fc4SDave Ertman ICE_FLAG_RDMA_ENA, 451940b61afSAnirudh Venkataramanan ICE_FLAG_RSS_ENA, 452ddf30f7fSAnirudh Venkataramanan ICE_FLAG_SRIOV_ENA, 45375d2b253SAnirudh Venkataramanan ICE_FLAG_SRIOV_CAPABLE, 45437b6f646SAnirudh Venkataramanan ICE_FLAG_DCB_CAPABLE, 45537b6f646SAnirudh Venkataramanan ICE_FLAG_DCB_ENA, 456148beb61SHenry Tieman ICE_FLAG_FD_ENA, 45706c16d89SJacob Keller ICE_FLAG_PTP_SUPPORTED, /* PTP is supported by NVM */ 45806c16d89SJacob Keller ICE_FLAG_PTP, /* PTP is enabled by software */ 459d25a0fc4SDave Ertman ICE_FLAG_AUX_ENA, 460462acf6aSTony Nguyen ICE_FLAG_ADV_FEATURES, 461*0754d65bSKiran Patil ICE_FLAG_TC_MQPRIO, /* support for Multi queue TC */ 4620d08a441SKiran Patil ICE_FLAG_CLS_FLOWER, 463ab4ab73fSBruce Allan ICE_FLAG_LINK_DOWN_ON_CLOSE_ENA, 464b4e813ddSBruce Allan ICE_FLAG_TOTAL_PORT_SHUTDOWN_ENA, 4656d599946STony Nguyen ICE_FLAG_NO_MEDIA, 46684a118abSDave Ertman ICE_FLAG_FW_LLDP_AGENT, 467c77849f5SAnirudh Venkataramanan ICE_FLAG_MOD_POWER_UNSUPPORTED, 4683a257a14SAnirudh Venkataramanan ICE_FLAG_ETHTOOL_CTXT, /* set when ethtool holds RTNL lock */ 4697237f5b0SMaciej Fijalkowski ICE_FLAG_LEGACY_RX, 47001b5e89aSBrett Creeley ICE_FLAG_VF_TRUE_PROMISC_ENA, 4719d5c5a52SPaul Greenwalt ICE_FLAG_MDD_AUTO_RESET_VF, 472ea78ce4dSPaul Greenwalt ICE_FLAG_LINK_LENIENT_MODE_ENA, 473940b61afSAnirudh Venkataramanan ICE_PF_FLAGS_NBITS /* must be last */ 474940b61afSAnirudh Venkataramanan }; 475940b61afSAnirudh Venkataramanan 4761a1c40dfSGrzegorz Nitka struct ice_switchdev_info { 4771a1c40dfSGrzegorz Nitka struct ice_vsi *control_vsi; 4781a1c40dfSGrzegorz Nitka struct ice_vsi *uplink_vsi; 4791a1c40dfSGrzegorz Nitka bool is_running; 4801a1c40dfSGrzegorz Nitka }; 4811a1c40dfSGrzegorz Nitka 482b126bd6bSKiran Patil struct ice_agg_node { 483b126bd6bSKiran Patil u32 agg_id; 484b126bd6bSKiran Patil #define ICE_MAX_VSIS_IN_AGG_NODE 64 485b126bd6bSKiran Patil u32 num_vsis; 486b126bd6bSKiran Patil u8 valid; 487b126bd6bSKiran Patil }; 488b126bd6bSKiran Patil 489837f08fdSAnirudh Venkataramanan struct ice_pf { 490837f08fdSAnirudh Venkataramanan struct pci_dev *pdev; 491eb0208ecSPreethi Banala 492dce730f1SJacob Keller struct devlink_region *nvm_region; 4938d7aab35SJacob Keller struct devlink_region *devcaps_region; 494dce730f1SJacob Keller 4952ae0aa47SWojciech Drewek /* devlink port data */ 4962ae0aa47SWojciech Drewek struct devlink_port devlink_port; 4972ae0aa47SWojciech Drewek 498eb0208ecSPreethi Banala /* OS reserved IRQ details */ 499940b61afSAnirudh Venkataramanan struct msix_entry *msix_entries; 500cbe66bfeSBrett Creeley struct ice_res_tracker *irq_tracker; 501cbe66bfeSBrett Creeley /* First MSIX vector used by SR-IOV VFs. Calculated by subtracting the 502cbe66bfeSBrett Creeley * number of MSIX vectors needed for all SR-IOV VFs from the number of 503cbe66bfeSBrett Creeley * MSIX vectors allowed on this PF. 504cbe66bfeSBrett Creeley */ 505cbe66bfeSBrett Creeley u16 sriov_base_vector; 506eb0208ecSPreethi Banala 507148beb61SHenry Tieman u16 ctrl_vsi_idx; /* control VSI index in pf->vsi array */ 508148beb61SHenry Tieman 509940b61afSAnirudh Venkataramanan struct ice_vsi **vsi; /* VSIs created by the driver */ 510940b61afSAnirudh Venkataramanan struct ice_sw *first_sw; /* first switch created by firmware */ 5113ea9bd5dSMichal Swiatkowski u16 eswitch_mode; /* current mode of eswitch */ 512ddf30f7fSAnirudh Venkataramanan /* Virtchnl/SR-IOV config info */ 513ddf30f7fSAnirudh Venkataramanan struct ice_vf *vf; 51453bb6698SJesse Brandeburg u16 num_alloc_vfs; /* actual number of VFs allocated */ 51575d2b253SAnirudh Venkataramanan u16 num_vfs_supported; /* num VFs supported for this PF */ 51646c276ceSBrett Creeley u16 num_qps_per_vf; 51746c276ceSBrett Creeley u16 num_msix_per_vf; 5189d5c5a52SPaul Greenwalt /* used to ratelimit the MDD event logging */ 5199d5c5a52SPaul Greenwalt unsigned long last_printed_mdd_jiffies; 5200891c896SVignesh Sridhar DECLARE_BITMAP(malvfs, ICE_MAX_VF_COUNT); 52140b24760SAnirudh Venkataramanan DECLARE_BITMAP(features, ICE_F_MAX); 5227e408e07SAnirudh Venkataramanan DECLARE_BITMAP(state, ICE_STATE_NBITS); 523940b61afSAnirudh Venkataramanan DECLARE_BITMAP(flags, ICE_PF_FLAGS_NBITS); 52478b5713aSAnirudh Venkataramanan unsigned long *avail_txqs; /* bitmap to track PF Tx queue usage */ 52578b5713aSAnirudh Venkataramanan unsigned long *avail_rxqs; /* bitmap to track PF Rx queue usage */ 526940b61afSAnirudh Venkataramanan unsigned long serv_tmr_period; 527940b61afSAnirudh Venkataramanan unsigned long serv_tmr_prev; 528940b61afSAnirudh Venkataramanan struct timer_list serv_tmr; 529940b61afSAnirudh Venkataramanan struct work_struct serv_task; 530940b61afSAnirudh Venkataramanan struct mutex avail_q_mutex; /* protects access to avail_[rx|tx]qs */ 531940b61afSAnirudh Venkataramanan struct mutex sw_mutex; /* lock for protecting VSI alloc flow */ 532b94b013eSDave Ertman struct mutex tc_mutex; /* lock to protect TC changes */ 533837f08fdSAnirudh Venkataramanan u32 msg_enable; 53406c16d89SJacob Keller struct ice_ptp ptp; 535d25a0fc4SDave Ertman u16 num_rdma_msix; /* Total MSIX vectors for RDMA driver */ 536d25a0fc4SDave Ertman u16 rdma_base_vector; 537d69ea414SJacob Keller 538d69ea414SJacob Keller /* spinlock to protect the AdminQ wait list */ 539d69ea414SJacob Keller spinlock_t aq_wait_lock; 540d69ea414SJacob Keller struct hlist_head aq_wait_list; 541d69ea414SJacob Keller wait_queue_head_t aq_wait_queue; 542d69ea414SJacob Keller 5431c08052eSJacob Keller wait_queue_head_t reset_wait_queue; 5441c08052eSJacob Keller 545d76a60baSAnirudh Venkataramanan u32 hw_csum_rx_error; 54688865fc4SKarol Kolacinski u16 oicr_idx; /* Other interrupt cause MSIX vector index */ 54788865fc4SKarol Kolacinski u16 num_avail_sw_msix; /* remaining MSIX SW vectors left unclaimed */ 54878b5713aSAnirudh Venkataramanan u16 max_pf_txqs; /* Total Tx queues PF wide */ 54978b5713aSAnirudh Venkataramanan u16 max_pf_rxqs; /* Total Rx queues PF wide */ 55088865fc4SKarol Kolacinski u16 num_lan_msix; /* Total MSIX vectors for base driver */ 551f9867df6SAnirudh Venkataramanan u16 num_lan_tx; /* num LAN Tx queues setup */ 552f9867df6SAnirudh Venkataramanan u16 num_lan_rx; /* num LAN Rx queues setup */ 553940b61afSAnirudh Venkataramanan u16 next_vsi; /* Next free slot in pf->vsi[] - 0-based! */ 554940b61afSAnirudh Venkataramanan u16 num_alloc_vsi; 5550b28b702SAnirudh Venkataramanan u16 corer_count; /* Core reset count */ 5560b28b702SAnirudh Venkataramanan u16 globr_count; /* Global reset count */ 5570b28b702SAnirudh Venkataramanan u16 empr_count; /* EMP reset count */ 5580b28b702SAnirudh Venkataramanan u16 pfr_count; /* PF reset count */ 5590b28b702SAnirudh Venkataramanan 560769c500dSAkeem G Abodunrin u8 wol_ena : 1; /* software state of WoL */ 561769c500dSAkeem G Abodunrin u32 wakeup_reason; /* last wakeup reason */ 562fcea6f3dSAnirudh Venkataramanan struct ice_hw_port_stats stats; 563fcea6f3dSAnirudh Venkataramanan struct ice_hw_port_stats stats_prev; 564837f08fdSAnirudh Venkataramanan struct ice_hw hw; 5650ab54c5fSJesse Brandeburg u8 stat_prev_loaded:1; /* has previous stats been loaded */ 5667b9ffc76SAnirudh Venkataramanan u16 dcbx_cap; 567b3969fd7SSudheer Mogilappagari u32 tx_timeout_count; 568b3969fd7SSudheer Mogilappagari unsigned long tx_timeout_last_recovery; 569b3969fd7SSudheer Mogilappagari u32 tx_timeout_recovery_level; 570940b61afSAnirudh Venkataramanan char int_name[ICE_INT_NAME_STR_LEN]; 571d25a0fc4SDave Ertman struct auxiliary_device *adev; 572d25a0fc4SDave Ertman int aux_idx; 5730e674aebSAnirudh Venkataramanan u32 sw_int_count; 5741a3571b5SPaul Greenwalt 5750d08a441SKiran Patil struct hlist_head tc_flower_fltr_list; 5760d08a441SKiran Patil 5771a3571b5SPaul Greenwalt __le64 nvm_phy_type_lo; /* NVM PHY type low */ 5781a3571b5SPaul Greenwalt __le64 nvm_phy_type_hi; /* NVM PHY type high */ 579ea78ce4dSPaul Greenwalt struct ice_link_default_override_tlv link_dflt_override; 580df006dd4SDave Ertman struct ice_lag *lag; /* Link Aggregation information */ 581b126bd6bSKiran Patil 5821a1c40dfSGrzegorz Nitka struct ice_switchdev_info switchdev; 5831a1c40dfSGrzegorz Nitka 584b126bd6bSKiran Patil #define ICE_INVALID_AGG_NODE_ID 0 585b126bd6bSKiran Patil #define ICE_PF_AGG_NODE_ID_START 1 586b126bd6bSKiran Patil #define ICE_MAX_PF_AGG_NODES 32 587b126bd6bSKiran Patil struct ice_agg_node pf_agg_node[ICE_MAX_PF_AGG_NODES]; 588b126bd6bSKiran Patil #define ICE_VF_AGG_NODE_ID_START 65 589b126bd6bSKiran Patil #define ICE_MAX_VF_AGG_NODES 32 590b126bd6bSKiran Patil struct ice_agg_node vf_agg_node[ICE_MAX_VF_AGG_NODES]; 591837f08fdSAnirudh Venkataramanan }; 592940b61afSAnirudh Venkataramanan 5933a858ba3SAnirudh Venkataramanan struct ice_netdev_priv { 5943a858ba3SAnirudh Venkataramanan struct ice_vsi *vsi; 59537165e3fSMichal Swiatkowski struct ice_repr *repr; 5963a858ba3SAnirudh Venkataramanan }; 5973a858ba3SAnirudh Venkataramanan 598940b61afSAnirudh Venkataramanan /** 599940b61afSAnirudh Venkataramanan * ice_irq_dynamic_ena - Enable default interrupt generation settings 600f9867df6SAnirudh Venkataramanan * @hw: pointer to HW struct 601f9867df6SAnirudh Venkataramanan * @vsi: pointer to VSI struct, can be NULL 602cdedef59SAnirudh Venkataramanan * @q_vector: pointer to q_vector, can be NULL 603940b61afSAnirudh Venkataramanan */ 604c8b7abddSBruce Allan static inline void 605c8b7abddSBruce Allan ice_irq_dynamic_ena(struct ice_hw *hw, struct ice_vsi *vsi, 606cdedef59SAnirudh Venkataramanan struct ice_q_vector *q_vector) 607940b61afSAnirudh Venkataramanan { 608b07833a0SBrett Creeley u32 vector = (vsi && q_vector) ? q_vector->reg_idx : 609cbe66bfeSBrett Creeley ((struct ice_pf *)hw->back)->oicr_idx; 610940b61afSAnirudh Venkataramanan int itr = ICE_ITR_NONE; 611940b61afSAnirudh Venkataramanan u32 val; 612940b61afSAnirudh Venkataramanan 613940b61afSAnirudh Venkataramanan /* clear the PBA here, as this function is meant to clean out all 614940b61afSAnirudh Venkataramanan * previous interrupts and enable the interrupt 615940b61afSAnirudh Venkataramanan */ 616940b61afSAnirudh Venkataramanan val = GLINT_DYN_CTL_INTENA_M | GLINT_DYN_CTL_CLEARPBA_M | 617940b61afSAnirudh Venkataramanan (itr << GLINT_DYN_CTL_ITR_INDX_S); 618cdedef59SAnirudh Venkataramanan if (vsi) 619e97fb1aeSAnirudh Venkataramanan if (test_bit(ICE_VSI_DOWN, vsi->state)) 620cdedef59SAnirudh Venkataramanan return; 621940b61afSAnirudh Venkataramanan wr32(hw, GLINT_DYN_CTL(vector), val); 622940b61afSAnirudh Venkataramanan } 623cdedef59SAnirudh Venkataramanan 624c2a23e00SBrett Creeley /** 625462acf6aSTony Nguyen * ice_netdev_to_pf - Retrieve the PF struct associated with a netdev 626462acf6aSTony Nguyen * @netdev: pointer to the netdev struct 627462acf6aSTony Nguyen */ 628462acf6aSTony Nguyen static inline struct ice_pf *ice_netdev_to_pf(struct net_device *netdev) 629462acf6aSTony Nguyen { 630462acf6aSTony Nguyen struct ice_netdev_priv *np = netdev_priv(netdev); 631462acf6aSTony Nguyen 632462acf6aSTony Nguyen return np->vsi->back; 633462acf6aSTony Nguyen } 634462acf6aSTony Nguyen 635efc2214bSMaciej Fijalkowski static inline bool ice_is_xdp_ena_vsi(struct ice_vsi *vsi) 636efc2214bSMaciej Fijalkowski { 637efc2214bSMaciej Fijalkowski return !!vsi->xdp_prog; 638efc2214bSMaciej Fijalkowski } 639efc2214bSMaciej Fijalkowski 640e72bba21SMaciej Fijalkowski static inline void ice_set_ring_xdp(struct ice_tx_ring *ring) 641efc2214bSMaciej Fijalkowski { 642efc2214bSMaciej Fijalkowski ring->flags |= ICE_TX_FLAGS_RING_XDP; 643efc2214bSMaciej Fijalkowski } 644efc2214bSMaciej Fijalkowski 645462acf6aSTony Nguyen /** 6461742b3d5SMagnus Karlsson * ice_xsk_pool - get XSK buffer pool bound to a ring 647e72bba21SMaciej Fijalkowski * @ring: Rx ring to use 6482d4238f5SKrzysztof Kazimierczak * 6491742b3d5SMagnus Karlsson * Returns a pointer to xdp_umem structure if there is a buffer pool present, 6502d4238f5SKrzysztof Kazimierczak * NULL otherwise. 6512d4238f5SKrzysztof Kazimierczak */ 652e72bba21SMaciej Fijalkowski static inline struct xsk_buff_pool *ice_xsk_pool(struct ice_rx_ring *ring) 6532d4238f5SKrzysztof Kazimierczak { 654e102db78SMaciej Fijalkowski struct ice_vsi *vsi = ring->vsi; 65565bb559bSKrzysztof Kazimierczak u16 qid = ring->q_index; 6562d4238f5SKrzysztof Kazimierczak 657e72bba21SMaciej Fijalkowski if (!ice_is_xdp_ena_vsi(vsi) || !test_bit(qid, vsi->af_xdp_zc_qps)) 658e72bba21SMaciej Fijalkowski return NULL; 659e72bba21SMaciej Fijalkowski 660e72bba21SMaciej Fijalkowski return xsk_get_pool_from_qid(vsi->netdev, qid); 661e72bba21SMaciej Fijalkowski } 662e72bba21SMaciej Fijalkowski 663e72bba21SMaciej Fijalkowski /** 664e72bba21SMaciej Fijalkowski * ice_tx_xsk_pool - get XSK buffer pool bound to a ring 665e72bba21SMaciej Fijalkowski * @ring: Tx ring to use 666e72bba21SMaciej Fijalkowski * 667e72bba21SMaciej Fijalkowski * Returns a pointer to xdp_umem structure if there is a buffer pool present, 668e72bba21SMaciej Fijalkowski * NULL otherwise. Tx equivalent of ice_xsk_pool. 669e72bba21SMaciej Fijalkowski */ 670e72bba21SMaciej Fijalkowski static inline struct xsk_buff_pool *ice_tx_xsk_pool(struct ice_tx_ring *ring) 671e72bba21SMaciej Fijalkowski { 672e72bba21SMaciej Fijalkowski struct ice_vsi *vsi = ring->vsi; 673e72bba21SMaciej Fijalkowski u16 qid; 674e72bba21SMaciej Fijalkowski 675e72bba21SMaciej Fijalkowski qid = ring->q_index - vsi->num_xdp_txq; 6762d4238f5SKrzysztof Kazimierczak 677e102db78SMaciej Fijalkowski if (!ice_is_xdp_ena_vsi(vsi) || !test_bit(qid, vsi->af_xdp_zc_qps)) 6782d4238f5SKrzysztof Kazimierczak return NULL; 6792d4238f5SKrzysztof Kazimierczak 680e102db78SMaciej Fijalkowski return xsk_get_pool_from_qid(vsi->netdev, qid); 6812d4238f5SKrzysztof Kazimierczak } 6822d4238f5SKrzysztof Kazimierczak 6832d4238f5SKrzysztof Kazimierczak /** 684208ff751SAnirudh Venkataramanan * ice_get_main_vsi - Get the PF VSI 685208ff751SAnirudh Venkataramanan * @pf: PF instance 686208ff751SAnirudh Venkataramanan * 687208ff751SAnirudh Venkataramanan * returns pf->vsi[0], which by definition is the PF VSI 688c2a23e00SBrett Creeley */ 689208ff751SAnirudh Venkataramanan static inline struct ice_vsi *ice_get_main_vsi(struct ice_pf *pf) 690c2a23e00SBrett Creeley { 691208ff751SAnirudh Venkataramanan if (pf->vsi) 692208ff751SAnirudh Venkataramanan return pf->vsi[0]; 693c2a23e00SBrett Creeley 694c2a23e00SBrett Creeley return NULL; 695c2a23e00SBrett Creeley } 696c2a23e00SBrett Creeley 697148beb61SHenry Tieman /** 6987aae80ceSWojciech Drewek * ice_get_netdev_priv_vsi - return VSI associated with netdev priv. 6997aae80ceSWojciech Drewek * @np: private netdev structure 7007aae80ceSWojciech Drewek */ 7017aae80ceSWojciech Drewek static inline struct ice_vsi *ice_get_netdev_priv_vsi(struct ice_netdev_priv *np) 7027aae80ceSWojciech Drewek { 7037aae80ceSWojciech Drewek /* In case of port representor return source port VSI. */ 7047aae80ceSWojciech Drewek if (np->repr) 7057aae80ceSWojciech Drewek return np->repr->src_vsi; 7067aae80ceSWojciech Drewek else 7077aae80ceSWojciech Drewek return np->vsi; 7087aae80ceSWojciech Drewek } 7097aae80ceSWojciech Drewek 7107aae80ceSWojciech Drewek /** 711148beb61SHenry Tieman * ice_get_ctrl_vsi - Get the control VSI 712148beb61SHenry Tieman * @pf: PF instance 713148beb61SHenry Tieman */ 714148beb61SHenry Tieman static inline struct ice_vsi *ice_get_ctrl_vsi(struct ice_pf *pf) 715148beb61SHenry Tieman { 716148beb61SHenry Tieman /* if pf->ctrl_vsi_idx is ICE_NO_VSI, control VSI was not set up */ 717148beb61SHenry Tieman if (!pf->vsi || pf->ctrl_vsi_idx == ICE_NO_VSI) 718148beb61SHenry Tieman return NULL; 719148beb61SHenry Tieman 720148beb61SHenry Tieman return pf->vsi[pf->ctrl_vsi_idx]; 721148beb61SHenry Tieman } 722148beb61SHenry Tieman 723df006dd4SDave Ertman /** 7241a1c40dfSGrzegorz Nitka * ice_is_switchdev_running - check if switchdev is configured 7251a1c40dfSGrzegorz Nitka * @pf: pointer to PF structure 7261a1c40dfSGrzegorz Nitka * 7271a1c40dfSGrzegorz Nitka * Returns true if eswitch mode is set to DEVLINK_ESWITCH_MODE_SWITCHDEV 7281a1c40dfSGrzegorz Nitka * and switchdev is configured, false otherwise. 7291a1c40dfSGrzegorz Nitka */ 7301a1c40dfSGrzegorz Nitka static inline bool ice_is_switchdev_running(struct ice_pf *pf) 7311a1c40dfSGrzegorz Nitka { 7321a1c40dfSGrzegorz Nitka return pf->switchdev.is_running; 7331a1c40dfSGrzegorz Nitka } 7341a1c40dfSGrzegorz Nitka 7351a1c40dfSGrzegorz Nitka /** 736df006dd4SDave Ertman * ice_set_sriov_cap - enable SRIOV in PF flags 737df006dd4SDave Ertman * @pf: PF struct 738df006dd4SDave Ertman */ 739df006dd4SDave Ertman static inline void ice_set_sriov_cap(struct ice_pf *pf) 740df006dd4SDave Ertman { 741df006dd4SDave Ertman if (pf->hw.func_caps.common_cap.sr_iov_1_1) 742df006dd4SDave Ertman set_bit(ICE_FLAG_SRIOV_CAPABLE, pf->flags); 743df006dd4SDave Ertman } 744df006dd4SDave Ertman 745df006dd4SDave Ertman /** 746df006dd4SDave Ertman * ice_clear_sriov_cap - disable SRIOV in PF flags 747df006dd4SDave Ertman * @pf: PF struct 748df006dd4SDave Ertman */ 749df006dd4SDave Ertman static inline void ice_clear_sriov_cap(struct ice_pf *pf) 750df006dd4SDave Ertman { 751df006dd4SDave Ertman clear_bit(ICE_FLAG_SRIOV_CAPABLE, pf->flags); 752df006dd4SDave Ertman } 753df006dd4SDave Ertman 7544ab95646SHenry Tieman #define ICE_FD_STAT_CTR_BLOCK_COUNT 256 7554ab95646SHenry Tieman #define ICE_FD_STAT_PF_IDX(base_idx) \ 7564ab95646SHenry Tieman ((base_idx) * ICE_FD_STAT_CTR_BLOCK_COUNT) 7574ab95646SHenry Tieman #define ICE_FD_SB_STAT_IDX(base_idx) ICE_FD_STAT_PF_IDX(base_idx) 7584ab95646SHenry Tieman 759*0754d65bSKiran Patil /** 760*0754d65bSKiran Patil * ice_is_adq_active - any active ADQs 761*0754d65bSKiran Patil * @pf: pointer to PF 762*0754d65bSKiran Patil * 763*0754d65bSKiran Patil * This function returns true if there are any ADQs configured (which is 764*0754d65bSKiran Patil * determined by looking at VSI type (which should be VSI_PF), numtc, and 765*0754d65bSKiran Patil * TC_MQPRIO flag) otherwise return false 766*0754d65bSKiran Patil */ 767*0754d65bSKiran Patil static inline bool ice_is_adq_active(struct ice_pf *pf) 768*0754d65bSKiran Patil { 769*0754d65bSKiran Patil struct ice_vsi *vsi; 770*0754d65bSKiran Patil 771*0754d65bSKiran Patil vsi = ice_get_main_vsi(pf); 772*0754d65bSKiran Patil if (!vsi) 773*0754d65bSKiran Patil return false; 774*0754d65bSKiran Patil 775*0754d65bSKiran Patil /* is ADQ configured */ 776*0754d65bSKiran Patil if (vsi->tc_cfg.numtc > ICE_CHNL_START_TC && 777*0754d65bSKiran Patil test_bit(ICE_FLAG_TC_MQPRIO, pf->flags)) 778*0754d65bSKiran Patil return true; 779*0754d65bSKiran Patil 780*0754d65bSKiran Patil return false; 781*0754d65bSKiran Patil } 782*0754d65bSKiran Patil 783df006dd4SDave Ertman bool netif_is_ice(struct net_device *dev); 7840e674aebSAnirudh Venkataramanan int ice_vsi_setup_tx_rings(struct ice_vsi *vsi); 7850e674aebSAnirudh Venkataramanan int ice_vsi_setup_rx_rings(struct ice_vsi *vsi); 786148beb61SHenry Tieman int ice_vsi_open_ctrl(struct ice_vsi *vsi); 7871a1c40dfSGrzegorz Nitka int ice_vsi_open(struct ice_vsi *vsi); 788fcea6f3dSAnirudh Venkataramanan void ice_set_ethtool_ops(struct net_device *netdev); 7897aae80ceSWojciech Drewek void ice_set_ethtool_repr_ops(struct net_device *netdev); 790462acf6aSTony Nguyen void ice_set_ethtool_safe_mode_ops(struct net_device *netdev); 7918c243700SAnirudh Venkataramanan u16 ice_get_avail_txq_count(struct ice_pf *pf); 7928c243700SAnirudh Venkataramanan u16 ice_get_avail_rxq_count(struct ice_pf *pf); 79387324e74SHenry Tieman int ice_vsi_recfg_qs(struct ice_vsi *vsi, int new_rx, int new_tx); 7945a4a8673SBruce Allan void ice_update_vsi_stats(struct ice_vsi *vsi); 7955a4a8673SBruce Allan void ice_update_pf_stats(struct ice_pf *pf); 796fcea6f3dSAnirudh Venkataramanan int ice_up(struct ice_vsi *vsi); 797fcea6f3dSAnirudh Venkataramanan int ice_down(struct ice_vsi *vsi); 7980e674aebSAnirudh Venkataramanan int ice_vsi_cfg(struct ice_vsi *vsi); 7990e674aebSAnirudh Venkataramanan struct ice_vsi *ice_lb_vsi_setup(struct ice_pf *pf, struct ice_port_info *pi); 80022bf877eSMaciej Fijalkowski int ice_vsi_determine_xdp_res(struct ice_vsi *vsi); 801efc2214bSMaciej Fijalkowski int ice_prepare_xdp_rings(struct ice_vsi *vsi, struct bpf_prog *prog); 802efc2214bSMaciej Fijalkowski int ice_destroy_xdp_rings(struct ice_vsi *vsi); 803efc2214bSMaciej Fijalkowski int 804efc2214bSMaciej Fijalkowski ice_xdp_xmit(struct net_device *dev, int n, struct xdp_frame **frames, 805efc2214bSMaciej Fijalkowski u32 flags); 806b66a972aSBrett Creeley int ice_set_rss_lut(struct ice_vsi *vsi, u8 *lut, u16 lut_size); 807b66a972aSBrett Creeley int ice_get_rss_lut(struct ice_vsi *vsi, u8 *lut, u16 lut_size); 808b66a972aSBrett Creeley int ice_set_rss_key(struct ice_vsi *vsi, u8 *seed); 809b66a972aSBrett Creeley int ice_get_rss_key(struct ice_vsi *vsi, u8 *seed); 810d76a60baSAnirudh Venkataramanan void ice_fill_rss_lut(u8 *lut, u16 rss_table_size, u16 rss_size); 81187324e74SHenry Tieman int ice_schedule_reset(struct ice_pf *pf, enum ice_reset_req reset); 812fcea6f3dSAnirudh Venkataramanan void ice_print_link_msg(struct ice_vsi *vsi, bool isup); 813f9f5301eSDave Ertman int ice_plug_aux_dev(struct ice_pf *pf); 814f9f5301eSDave Ertman void ice_unplug_aux_dev(struct ice_pf *pf); 815d25a0fc4SDave Ertman int ice_init_rdma(struct ice_pf *pf); 8160fee3577SLihong Yang const char *ice_stat_str(enum ice_status stat_err); 8170fee3577SLihong Yang const char *ice_aq_str(enum ice_aq_err aq_err); 81831765519SAnirudh Venkataramanan bool ice_is_wol_supported(struct ice_hw *hw); 81928bf2672SBrett Creeley int 82028bf2672SBrett Creeley ice_fdir_write_fltr(struct ice_pf *pf, struct ice_fdir_fltr *input, bool add, 82128bf2672SBrett Creeley bool is_tun); 822148beb61SHenry Tieman void ice_vsi_manage_fdir(struct ice_vsi *vsi, bool ena); 823cac2a27cSHenry Tieman int ice_add_fdir_ethtool(struct ice_vsi *vsi, struct ethtool_rxnfc *cmd); 824cac2a27cSHenry Tieman int ice_del_fdir_ethtool(struct ice_vsi *vsi, struct ethtool_rxnfc *cmd); 8254ab95646SHenry Tieman int ice_get_ethtool_fdir_entry(struct ice_hw *hw, struct ethtool_rxnfc *cmd); 8264ab95646SHenry Tieman int 8274ab95646SHenry Tieman ice_get_fdir_fltr_ids(struct ice_hw *hw, struct ethtool_rxnfc *cmd, 8284ab95646SHenry Tieman u32 *rule_locs); 829148beb61SHenry Tieman void ice_fdir_release_flows(struct ice_hw *hw); 83083af0039SHenry Tieman void ice_fdir_replay_flows(struct ice_hw *hw); 83183af0039SHenry Tieman void ice_fdir_replay_fltrs(struct ice_pf *pf); 832148beb61SHenry Tieman int ice_fdir_create_dflt_rules(struct ice_pf *pf); 833d69ea414SJacob Keller int ice_aq_wait_for_event(struct ice_pf *pf, u16 opcode, unsigned long timeout, 834d69ea414SJacob Keller struct ice_rq_event_info *event); 8350e674aebSAnirudh Venkataramanan int ice_open(struct net_device *netdev); 836e95fc857SKrzysztof Goreczny int ice_open_internal(struct net_device *netdev); 8370e674aebSAnirudh Venkataramanan int ice_stop(struct net_device *netdev); 83828bf2672SBrett Creeley void ice_service_task_schedule(struct ice_pf *pf); 839d76a60baSAnirudh Venkataramanan 840d25a0fc4SDave Ertman /** 841d25a0fc4SDave Ertman * ice_set_rdma_cap - enable RDMA support 842d25a0fc4SDave Ertman * @pf: PF struct 843d25a0fc4SDave Ertman */ 844d25a0fc4SDave Ertman static inline void ice_set_rdma_cap(struct ice_pf *pf) 845d25a0fc4SDave Ertman { 846f9f5301eSDave Ertman if (pf->hw.func_caps.common_cap.rdma && pf->num_rdma_msix) { 847d25a0fc4SDave Ertman set_bit(ICE_FLAG_RDMA_ENA, pf->flags); 848bfe84435SDave Ertman set_bit(ICE_FLAG_AUX_ENA, pf->flags); 849f9f5301eSDave Ertman ice_plug_aux_dev(pf); 850f9f5301eSDave Ertman } 851d25a0fc4SDave Ertman } 852d25a0fc4SDave Ertman 853d25a0fc4SDave Ertman /** 854d25a0fc4SDave Ertman * ice_clear_rdma_cap - disable RDMA support 855d25a0fc4SDave Ertman * @pf: PF struct 856d25a0fc4SDave Ertman */ 857d25a0fc4SDave Ertman static inline void ice_clear_rdma_cap(struct ice_pf *pf) 858d25a0fc4SDave Ertman { 859f9f5301eSDave Ertman ice_unplug_aux_dev(pf); 860d25a0fc4SDave Ertman clear_bit(ICE_FLAG_RDMA_ENA, pf->flags); 861bfe84435SDave Ertman clear_bit(ICE_FLAG_AUX_ENA, pf->flags); 862d25a0fc4SDave Ertman } 863837f08fdSAnirudh Venkataramanan #endif /* _ICE_H_ */ 864