1dee1ad47SJeff Kirsher /******************************************************************************* 2dee1ad47SJeff Kirsher 3dee1ad47SJeff Kirsher Intel PRO/1000 Linux driver 4bf67044bSBruce Allan Copyright(c) 1999 - 2013 Intel Corporation. 5dee1ad47SJeff Kirsher 6dee1ad47SJeff Kirsher This program is free software; you can redistribute it and/or modify it 7dee1ad47SJeff Kirsher under the terms and conditions of the GNU General Public License, 8dee1ad47SJeff Kirsher version 2, as published by the Free Software Foundation. 9dee1ad47SJeff Kirsher 10dee1ad47SJeff Kirsher This program is distributed in the hope it will be useful, but WITHOUT 11dee1ad47SJeff Kirsher ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 12dee1ad47SJeff Kirsher FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 13dee1ad47SJeff Kirsher more details. 14dee1ad47SJeff Kirsher 15dee1ad47SJeff Kirsher You should have received a copy of the GNU General Public License along with 16dee1ad47SJeff Kirsher this program; if not, write to the Free Software Foundation, Inc., 17dee1ad47SJeff Kirsher 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA. 18dee1ad47SJeff Kirsher 19dee1ad47SJeff Kirsher The full GNU General Public License is included in this distribution in 20dee1ad47SJeff Kirsher the file called "COPYING". 21dee1ad47SJeff Kirsher 22dee1ad47SJeff Kirsher Contact Information: 23dee1ad47SJeff Kirsher Linux NICS <linux.nics@intel.com> 24dee1ad47SJeff Kirsher e1000-devel Mailing List <e1000-devel@lists.sourceforge.net> 25dee1ad47SJeff Kirsher Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 26dee1ad47SJeff Kirsher 27dee1ad47SJeff Kirsher *******************************************************************************/ 28dee1ad47SJeff Kirsher 29dee1ad47SJeff Kirsher /* Linux PRO/1000 Ethernet Driver main header file */ 30dee1ad47SJeff Kirsher 31dee1ad47SJeff Kirsher #ifndef _E1000_H_ 32dee1ad47SJeff Kirsher #define _E1000_H_ 33dee1ad47SJeff Kirsher 34dee1ad47SJeff Kirsher #include <linux/bitops.h> 35dee1ad47SJeff Kirsher #include <linux/types.h> 36dee1ad47SJeff Kirsher #include <linux/timer.h> 37dee1ad47SJeff Kirsher #include <linux/workqueue.h> 38dee1ad47SJeff Kirsher #include <linux/io.h> 39dee1ad47SJeff Kirsher #include <linux/netdevice.h> 40dee1ad47SJeff Kirsher #include <linux/pci.h> 41dee1ad47SJeff Kirsher #include <linux/pci-aspm.h> 42dee1ad47SJeff Kirsher #include <linux/crc32.h> 43dee1ad47SJeff Kirsher #include <linux/if_vlan.h> 44b67e1913SBruce Allan #include <linux/clocksource.h> 45b67e1913SBruce Allan #include <linux/net_tstamp.h> 46d89777bfSBruce Allan #include <linux/ptp_clock_kernel.h> 47d89777bfSBruce Allan #include <linux/ptp_classify.h> 48*c2ade1a4SBruce Allan #include <linux/mii.h> 49dee1ad47SJeff Kirsher #include "hw.h" 50dee1ad47SJeff Kirsher 51dee1ad47SJeff Kirsher struct e1000_info; 52dee1ad47SJeff Kirsher 53dee1ad47SJeff Kirsher #define e_dbg(format, arg...) \ 54dee1ad47SJeff Kirsher netdev_dbg(hw->adapter->netdev, format, ## arg) 55dee1ad47SJeff Kirsher #define e_err(format, arg...) \ 56dee1ad47SJeff Kirsher netdev_err(adapter->netdev, format, ## arg) 57dee1ad47SJeff Kirsher #define e_info(format, arg...) \ 58dee1ad47SJeff Kirsher netdev_info(adapter->netdev, format, ## arg) 59dee1ad47SJeff Kirsher #define e_warn(format, arg...) \ 60dee1ad47SJeff Kirsher netdev_warn(adapter->netdev, format, ## arg) 61dee1ad47SJeff Kirsher #define e_notice(format, arg...) \ 62dee1ad47SJeff Kirsher netdev_notice(adapter->netdev, format, ## arg) 63dee1ad47SJeff Kirsher 64dee1ad47SJeff Kirsher 65dee1ad47SJeff Kirsher /* Interrupt modes, as used by the IntMode parameter */ 66dee1ad47SJeff Kirsher #define E1000E_INT_MODE_LEGACY 0 67dee1ad47SJeff Kirsher #define E1000E_INT_MODE_MSI 1 68dee1ad47SJeff Kirsher #define E1000E_INT_MODE_MSIX 2 69dee1ad47SJeff Kirsher 70dee1ad47SJeff Kirsher /* Tx/Rx descriptor defines */ 71dee1ad47SJeff Kirsher #define E1000_DEFAULT_TXD 256 72dee1ad47SJeff Kirsher #define E1000_MAX_TXD 4096 73dee1ad47SJeff Kirsher #define E1000_MIN_TXD 64 74dee1ad47SJeff Kirsher 75dee1ad47SJeff Kirsher #define E1000_DEFAULT_RXD 256 76dee1ad47SJeff Kirsher #define E1000_MAX_RXD 4096 77dee1ad47SJeff Kirsher #define E1000_MIN_RXD 64 78dee1ad47SJeff Kirsher 79dee1ad47SJeff Kirsher #define E1000_MIN_ITR_USECS 10 /* 100000 irq/sec */ 80dee1ad47SJeff Kirsher #define E1000_MAX_ITR_USECS 10000 /* 100 irq/sec */ 81dee1ad47SJeff Kirsher 82dee1ad47SJeff Kirsher #define E1000_FC_PAUSE_TIME 0x0680 /* 858 usec */ 83dee1ad47SJeff Kirsher 84dee1ad47SJeff Kirsher /* How many Tx Descriptors do we need to call netif_wake_queue ? */ 85dee1ad47SJeff Kirsher /* How many Rx Buffers do we bundle into one write to the hardware ? */ 86dee1ad47SJeff Kirsher #define E1000_RX_BUFFER_WRITE 16 /* Must be power of 2 */ 87dee1ad47SJeff Kirsher 88dee1ad47SJeff Kirsher #define AUTO_ALL_MODES 0 89dee1ad47SJeff Kirsher #define E1000_EEPROM_APME 0x0400 90dee1ad47SJeff Kirsher 91dee1ad47SJeff Kirsher #define E1000_MNG_VLAN_NONE (-1) 92dee1ad47SJeff Kirsher 93dee1ad47SJeff Kirsher /* Number of packet split data buffers (not including the header buffer) */ 94dee1ad47SJeff Kirsher #define PS_PAGE_BUFFERS (MAX_PS_BUFFERS - 1) 95dee1ad47SJeff Kirsher 96dee1ad47SJeff Kirsher #define DEFAULT_JUMBO 9234 97dee1ad47SJeff Kirsher 98dee1ad47SJeff Kirsher /* BM/HV Specific Registers */ 99dee1ad47SJeff Kirsher #define BM_PORT_CTRL_PAGE 769 100dee1ad47SJeff Kirsher 101dee1ad47SJeff Kirsher #define PHY_UPPER_SHIFT 21 102dee1ad47SJeff Kirsher #define BM_PHY_REG(page, reg) \ 103dee1ad47SJeff Kirsher (((reg) & MAX_PHY_REG_ADDRESS) |\ 104dee1ad47SJeff Kirsher (((page) & 0xFFFF) << PHY_PAGE_SHIFT) |\ 105dee1ad47SJeff Kirsher (((reg) & ~MAX_PHY_REG_ADDRESS) << (PHY_UPPER_SHIFT - PHY_PAGE_SHIFT))) 106dee1ad47SJeff Kirsher 107dee1ad47SJeff Kirsher /* PHY Wakeup Registers and defines */ 108dee1ad47SJeff Kirsher #define BM_PORT_GEN_CFG PHY_REG(BM_PORT_CTRL_PAGE, 17) 109dee1ad47SJeff Kirsher #define BM_RCTL PHY_REG(BM_WUC_PAGE, 0) 110dee1ad47SJeff Kirsher #define BM_WUC PHY_REG(BM_WUC_PAGE, 1) 111dee1ad47SJeff Kirsher #define BM_WUFC PHY_REG(BM_WUC_PAGE, 2) 112dee1ad47SJeff Kirsher #define BM_WUS PHY_REG(BM_WUC_PAGE, 3) 113dee1ad47SJeff Kirsher #define BM_RAR_L(_i) (BM_PHY_REG(BM_WUC_PAGE, 16 + ((_i) << 2))) 114dee1ad47SJeff Kirsher #define BM_RAR_M(_i) (BM_PHY_REG(BM_WUC_PAGE, 17 + ((_i) << 2))) 115dee1ad47SJeff Kirsher #define BM_RAR_H(_i) (BM_PHY_REG(BM_WUC_PAGE, 18 + ((_i) << 2))) 116dee1ad47SJeff Kirsher #define BM_RAR_CTRL(_i) (BM_PHY_REG(BM_WUC_PAGE, 19 + ((_i) << 2))) 117dee1ad47SJeff Kirsher #define BM_MTA(_i) (BM_PHY_REG(BM_WUC_PAGE, 128 + ((_i) << 1))) 118dee1ad47SJeff Kirsher 119dee1ad47SJeff Kirsher #define BM_RCTL_UPE 0x0001 /* Unicast Promiscuous Mode */ 120dee1ad47SJeff Kirsher #define BM_RCTL_MPE 0x0002 /* Multicast Promiscuous Mode */ 121dee1ad47SJeff Kirsher #define BM_RCTL_MO_SHIFT 3 /* Multicast Offset Shift */ 122dee1ad47SJeff Kirsher #define BM_RCTL_MO_MASK (3 << 3) /* Multicast Offset Mask */ 123dee1ad47SJeff Kirsher #define BM_RCTL_BAM 0x0020 /* Broadcast Accept Mode */ 124dee1ad47SJeff Kirsher #define BM_RCTL_PMCF 0x0040 /* Pass MAC Control Frames */ 125dee1ad47SJeff Kirsher #define BM_RCTL_RFCE 0x0080 /* Rx Flow Control Enable */ 126dee1ad47SJeff Kirsher 127dee1ad47SJeff Kirsher #define HV_STATS_PAGE 778 128dee1ad47SJeff Kirsher #define HV_SCC_UPPER PHY_REG(HV_STATS_PAGE, 16) /* Single Collision Count */ 129dee1ad47SJeff Kirsher #define HV_SCC_LOWER PHY_REG(HV_STATS_PAGE, 17) 130dee1ad47SJeff Kirsher #define HV_ECOL_UPPER PHY_REG(HV_STATS_PAGE, 18) /* Excessive Coll. Count */ 131dee1ad47SJeff Kirsher #define HV_ECOL_LOWER PHY_REG(HV_STATS_PAGE, 19) 132dee1ad47SJeff Kirsher #define HV_MCC_UPPER PHY_REG(HV_STATS_PAGE, 20) /* Multiple Coll. Count */ 133dee1ad47SJeff Kirsher #define HV_MCC_LOWER PHY_REG(HV_STATS_PAGE, 21) 134dee1ad47SJeff Kirsher #define HV_LATECOL_UPPER PHY_REG(HV_STATS_PAGE, 23) /* Late Collision Count */ 135dee1ad47SJeff Kirsher #define HV_LATECOL_LOWER PHY_REG(HV_STATS_PAGE, 24) 136dee1ad47SJeff Kirsher #define HV_COLC_UPPER PHY_REG(HV_STATS_PAGE, 25) /* Collision Count */ 137dee1ad47SJeff Kirsher #define HV_COLC_LOWER PHY_REG(HV_STATS_PAGE, 26) 138dee1ad47SJeff Kirsher #define HV_DC_UPPER PHY_REG(HV_STATS_PAGE, 27) /* Defer Count */ 139dee1ad47SJeff Kirsher #define HV_DC_LOWER PHY_REG(HV_STATS_PAGE, 28) 140dee1ad47SJeff Kirsher #define HV_TNCRS_UPPER PHY_REG(HV_STATS_PAGE, 29) /* Transmit with no CRS */ 141dee1ad47SJeff Kirsher #define HV_TNCRS_LOWER PHY_REG(HV_STATS_PAGE, 30) 142dee1ad47SJeff Kirsher 143dee1ad47SJeff Kirsher #define E1000_FCRTV_PCH 0x05F40 /* PCH Flow Control Refresh Timer Value */ 144dee1ad47SJeff Kirsher 145dee1ad47SJeff Kirsher /* BM PHY Copper Specific Status */ 146dee1ad47SJeff Kirsher #define BM_CS_STATUS 17 147dee1ad47SJeff Kirsher #define BM_CS_STATUS_LINK_UP 0x0400 148dee1ad47SJeff Kirsher #define BM_CS_STATUS_RESOLVED 0x0800 149dee1ad47SJeff Kirsher #define BM_CS_STATUS_SPEED_MASK 0xC000 150dee1ad47SJeff Kirsher #define BM_CS_STATUS_SPEED_1000 0x8000 151dee1ad47SJeff Kirsher 152dee1ad47SJeff Kirsher /* 82577 Mobile Phy Status Register */ 153dee1ad47SJeff Kirsher #define HV_M_STATUS 26 154dee1ad47SJeff Kirsher #define HV_M_STATUS_AUTONEG_COMPLETE 0x1000 155dee1ad47SJeff Kirsher #define HV_M_STATUS_SPEED_MASK 0x0300 156dee1ad47SJeff Kirsher #define HV_M_STATUS_SPEED_1000 0x0200 157dee1ad47SJeff Kirsher #define HV_M_STATUS_LINK_UP 0x0040 158dee1ad47SJeff Kirsher 159823dcd25SDavid S. Miller #define E1000_ICH_FWSM_PCIM2PCI 0x01000000 /* ME PCIm-to-PCI active */ 160823dcd25SDavid S. Miller #define E1000_ICH_FWSM_PCIM2PCI_COUNT 2000 161823dcd25SDavid S. Miller 162dee1ad47SJeff Kirsher /* Time to wait before putting the device into D3 if there's no link (in ms). */ 163dee1ad47SJeff Kirsher #define LINK_TIMEOUT 100 164dee1ad47SJeff Kirsher 165e921eb1aSBruce Allan /* Count for polling __E1000_RESET condition every 10-20msec. 166bb9e44d0SBruce Allan * Experimentation has shown the reset can take approximately 210msec. 167bb9e44d0SBruce Allan */ 168bb9e44d0SBruce Allan #define E1000_CHECK_RESET_COUNT 25 169bb9e44d0SBruce Allan 170dee1ad47SJeff Kirsher #define DEFAULT_RDTR 0 171dee1ad47SJeff Kirsher #define DEFAULT_RADV 8 172dee1ad47SJeff Kirsher #define BURST_RDTR 0x20 173dee1ad47SJeff Kirsher #define BURST_RADV 0x20 174dee1ad47SJeff Kirsher 175e921eb1aSBruce Allan /* in the case of WTHRESH, it appears at least the 82571/2 hardware 176dee1ad47SJeff Kirsher * writes back 4 descriptors when WTHRESH=5, and 3 descriptors when 1778edc0e62SHiroaki SHIMODA * WTHRESH=4, so a setting of 5 gives the most efficient bus 1788edc0e62SHiroaki SHIMODA * utilization but to avoid possible Tx stalls, set it to 1 179dee1ad47SJeff Kirsher */ 180dee1ad47SJeff Kirsher #define E1000_TXDCTL_DMA_BURST_ENABLE \ 181dee1ad47SJeff Kirsher (E1000_TXDCTL_GRAN | /* set descriptor granularity */ \ 182dee1ad47SJeff Kirsher E1000_TXDCTL_COUNT_DESC | \ 1838edc0e62SHiroaki SHIMODA (1 << 16) | /* wthresh must be +1 more than desired */\ 184dee1ad47SJeff Kirsher (1 << 8) | /* hthresh */ \ 185dee1ad47SJeff Kirsher 0x1f) /* pthresh */ 186dee1ad47SJeff Kirsher 187dee1ad47SJeff Kirsher #define E1000_RXDCTL_DMA_BURST_ENABLE \ 188dee1ad47SJeff Kirsher (0x01000000 | /* set descriptor granularity */ \ 189dee1ad47SJeff Kirsher (4 << 16) | /* set writeback threshold */ \ 190dee1ad47SJeff Kirsher (4 << 8) | /* set prefetch threshold */ \ 191dee1ad47SJeff Kirsher 0x20) /* set hthresh */ 192dee1ad47SJeff Kirsher 193dee1ad47SJeff Kirsher #define E1000_TIDV_FPD (1 << 31) 194dee1ad47SJeff Kirsher #define E1000_RDTR_FPD (1 << 31) 195dee1ad47SJeff Kirsher 196dee1ad47SJeff Kirsher enum e1000_boards { 197dee1ad47SJeff Kirsher board_82571, 198dee1ad47SJeff Kirsher board_82572, 199dee1ad47SJeff Kirsher board_82573, 200dee1ad47SJeff Kirsher board_82574, 201dee1ad47SJeff Kirsher board_82583, 202dee1ad47SJeff Kirsher board_80003es2lan, 203dee1ad47SJeff Kirsher board_ich8lan, 204dee1ad47SJeff Kirsher board_ich9lan, 205dee1ad47SJeff Kirsher board_ich10lan, 206dee1ad47SJeff Kirsher board_pchlan, 207dee1ad47SJeff Kirsher board_pch2lan, 2082fbe4526SBruce Allan board_pch_lpt, 209dee1ad47SJeff Kirsher }; 210dee1ad47SJeff Kirsher 211dee1ad47SJeff Kirsher struct e1000_ps_page { 212dee1ad47SJeff Kirsher struct page *page; 213dee1ad47SJeff Kirsher u64 dma; /* must be u64 - written to hw */ 214dee1ad47SJeff Kirsher }; 215dee1ad47SJeff Kirsher 216e921eb1aSBruce Allan /* wrappers around a pointer to a socket buffer, 217dee1ad47SJeff Kirsher * so a DMA handle can be stored along with the buffer 218dee1ad47SJeff Kirsher */ 219dee1ad47SJeff Kirsher struct e1000_buffer { 220dee1ad47SJeff Kirsher dma_addr_t dma; 221dee1ad47SJeff Kirsher struct sk_buff *skb; 222dee1ad47SJeff Kirsher union { 223dee1ad47SJeff Kirsher /* Tx */ 224dee1ad47SJeff Kirsher struct { 225dee1ad47SJeff Kirsher unsigned long time_stamp; 226dee1ad47SJeff Kirsher u16 length; 227dee1ad47SJeff Kirsher u16 next_to_watch; 228dee1ad47SJeff Kirsher unsigned int segs; 229dee1ad47SJeff Kirsher unsigned int bytecount; 230dee1ad47SJeff Kirsher u16 mapped_as_page; 231dee1ad47SJeff Kirsher }; 232dee1ad47SJeff Kirsher /* Rx */ 233dee1ad47SJeff Kirsher struct { 234dee1ad47SJeff Kirsher /* arrays of page information for packet split */ 235dee1ad47SJeff Kirsher struct e1000_ps_page *ps_pages; 236dee1ad47SJeff Kirsher struct page *page; 237dee1ad47SJeff Kirsher }; 238dee1ad47SJeff Kirsher }; 239dee1ad47SJeff Kirsher }; 240dee1ad47SJeff Kirsher 241dee1ad47SJeff Kirsher struct e1000_ring { 24255aa6985SBruce Allan struct e1000_adapter *adapter; /* back pointer to adapter */ 243dee1ad47SJeff Kirsher void *desc; /* pointer to ring memory */ 244dee1ad47SJeff Kirsher dma_addr_t dma; /* phys address of ring */ 245dee1ad47SJeff Kirsher unsigned int size; /* length of ring in bytes */ 246dee1ad47SJeff Kirsher unsigned int count; /* number of desc. in ring */ 247dee1ad47SJeff Kirsher 248dee1ad47SJeff Kirsher u16 next_to_use; 249dee1ad47SJeff Kirsher u16 next_to_clean; 250dee1ad47SJeff Kirsher 251c5083cf6SBruce Allan void __iomem *head; 252c5083cf6SBruce Allan void __iomem *tail; 253dee1ad47SJeff Kirsher 254dee1ad47SJeff Kirsher /* array of buffer information structs */ 255dee1ad47SJeff Kirsher struct e1000_buffer *buffer_info; 256dee1ad47SJeff Kirsher 257dee1ad47SJeff Kirsher char name[IFNAMSIZ + 5]; 258dee1ad47SJeff Kirsher u32 ims_val; 259dee1ad47SJeff Kirsher u32 itr_val; 260c5083cf6SBruce Allan void __iomem *itr_register; 261dee1ad47SJeff Kirsher int set_itr; 262dee1ad47SJeff Kirsher 263dee1ad47SJeff Kirsher struct sk_buff *rx_skb_top; 264dee1ad47SJeff Kirsher }; 265dee1ad47SJeff Kirsher 266dee1ad47SJeff Kirsher /* PHY register snapshot values */ 267dee1ad47SJeff Kirsher struct e1000_phy_regs { 268dee1ad47SJeff Kirsher u16 bmcr; /* basic mode control register */ 269dee1ad47SJeff Kirsher u16 bmsr; /* basic mode status register */ 270dee1ad47SJeff Kirsher u16 advertise; /* auto-negotiation advertisement */ 271dee1ad47SJeff Kirsher u16 lpa; /* link partner ability register */ 272dee1ad47SJeff Kirsher u16 expansion; /* auto-negotiation expansion reg */ 273dee1ad47SJeff Kirsher u16 ctrl1000; /* 1000BASE-T control register */ 274dee1ad47SJeff Kirsher u16 stat1000; /* 1000BASE-T status register */ 275dee1ad47SJeff Kirsher u16 estatus; /* extended status register */ 276dee1ad47SJeff Kirsher }; 277dee1ad47SJeff Kirsher 278dee1ad47SJeff Kirsher /* board specific private data structure */ 279dee1ad47SJeff Kirsher struct e1000_adapter { 280dee1ad47SJeff Kirsher struct timer_list watchdog_timer; 281dee1ad47SJeff Kirsher struct timer_list phy_info_timer; 282dee1ad47SJeff Kirsher struct timer_list blink_timer; 283dee1ad47SJeff Kirsher 284dee1ad47SJeff Kirsher struct work_struct reset_task; 285dee1ad47SJeff Kirsher struct work_struct watchdog_task; 286dee1ad47SJeff Kirsher 287dee1ad47SJeff Kirsher const struct e1000_info *ei; 288dee1ad47SJeff Kirsher 289dee1ad47SJeff Kirsher unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)]; 290dee1ad47SJeff Kirsher u32 bd_number; 291dee1ad47SJeff Kirsher u32 rx_buffer_len; 292dee1ad47SJeff Kirsher u16 mng_vlan_id; 293dee1ad47SJeff Kirsher u16 link_speed; 294dee1ad47SJeff Kirsher u16 link_duplex; 295dee1ad47SJeff Kirsher u16 eeprom_vers; 296dee1ad47SJeff Kirsher 297dee1ad47SJeff Kirsher /* track device up/down/testing state */ 298dee1ad47SJeff Kirsher unsigned long state; 299dee1ad47SJeff Kirsher 300dee1ad47SJeff Kirsher /* Interrupt Throttle Rate */ 301dee1ad47SJeff Kirsher u32 itr; 302dee1ad47SJeff Kirsher u32 itr_setting; 303dee1ad47SJeff Kirsher u16 tx_itr; 304dee1ad47SJeff Kirsher u16 rx_itr; 305dee1ad47SJeff Kirsher 306e921eb1aSBruce Allan /* Tx */ 307dee1ad47SJeff Kirsher struct e1000_ring *tx_ring /* One per active queue */ 308dee1ad47SJeff Kirsher ____cacheline_aligned_in_smp; 309d821a4c4SBruce Allan u32 tx_fifo_limit; 310dee1ad47SJeff Kirsher 311dee1ad47SJeff Kirsher struct napi_struct napi; 312dee1ad47SJeff Kirsher 31394fb848bSBruce Allan unsigned int uncorr_errors; /* uncorrectable ECC errors */ 31494fb848bSBruce Allan unsigned int corr_errors; /* correctable ECC errors */ 315dee1ad47SJeff Kirsher unsigned int restart_queue; 316dee1ad47SJeff Kirsher u32 txd_cmd; 317dee1ad47SJeff Kirsher 318dee1ad47SJeff Kirsher bool detect_tx_hung; 31909357b00SJeff Kirsher bool tx_hang_recheck; 320dee1ad47SJeff Kirsher u8 tx_timeout_factor; 321dee1ad47SJeff Kirsher 322dee1ad47SJeff Kirsher u32 tx_int_delay; 323dee1ad47SJeff Kirsher u32 tx_abs_int_delay; 324dee1ad47SJeff Kirsher 325dee1ad47SJeff Kirsher unsigned int total_tx_bytes; 326dee1ad47SJeff Kirsher unsigned int total_tx_packets; 327dee1ad47SJeff Kirsher unsigned int total_rx_bytes; 328dee1ad47SJeff Kirsher unsigned int total_rx_packets; 329dee1ad47SJeff Kirsher 330dee1ad47SJeff Kirsher /* Tx stats */ 331dee1ad47SJeff Kirsher u64 tpt_old; 332dee1ad47SJeff Kirsher u64 colc_old; 333dee1ad47SJeff Kirsher u32 gotc; 334dee1ad47SJeff Kirsher u64 gotc_old; 335dee1ad47SJeff Kirsher u32 tx_timeout_count; 336dee1ad47SJeff Kirsher u32 tx_fifo_head; 337dee1ad47SJeff Kirsher u32 tx_head_addr; 338dee1ad47SJeff Kirsher u32 tx_fifo_size; 339dee1ad47SJeff Kirsher u32 tx_dma_failed; 340dee1ad47SJeff Kirsher 341e921eb1aSBruce Allan /* Rx */ 34255aa6985SBruce Allan bool (*clean_rx) (struct e1000_ring *ring, int *work_done, 34355aa6985SBruce Allan int work_to_do) ____cacheline_aligned_in_smp; 34455aa6985SBruce Allan void (*alloc_rx_buf) (struct e1000_ring *ring, int cleaned_count, 34555aa6985SBruce Allan gfp_t gfp); 346dee1ad47SJeff Kirsher struct e1000_ring *rx_ring; 347dee1ad47SJeff Kirsher 348dee1ad47SJeff Kirsher u32 rx_int_delay; 349dee1ad47SJeff Kirsher u32 rx_abs_int_delay; 350dee1ad47SJeff Kirsher 351dee1ad47SJeff Kirsher /* Rx stats */ 352dee1ad47SJeff Kirsher u64 hw_csum_err; 353dee1ad47SJeff Kirsher u64 hw_csum_good; 354dee1ad47SJeff Kirsher u64 rx_hdr_split; 355dee1ad47SJeff Kirsher u32 gorc; 356dee1ad47SJeff Kirsher u64 gorc_old; 357dee1ad47SJeff Kirsher u32 alloc_rx_buff_failed; 358dee1ad47SJeff Kirsher u32 rx_dma_failed; 359b67e1913SBruce Allan u32 rx_hwtstamp_cleared; 360dee1ad47SJeff Kirsher 361dee1ad47SJeff Kirsher unsigned int rx_ps_pages; 362dee1ad47SJeff Kirsher u16 rx_ps_bsize0; 363dee1ad47SJeff Kirsher u32 max_frame_size; 364dee1ad47SJeff Kirsher u32 min_frame_size; 365dee1ad47SJeff Kirsher 366dee1ad47SJeff Kirsher /* OS defined structs */ 367dee1ad47SJeff Kirsher struct net_device *netdev; 368dee1ad47SJeff Kirsher struct pci_dev *pdev; 369dee1ad47SJeff Kirsher 370dee1ad47SJeff Kirsher /* structs defined in e1000_hw.h */ 371dee1ad47SJeff Kirsher struct e1000_hw hw; 372dee1ad47SJeff Kirsher 3739d57088bSBruce Allan spinlock_t stats64_lock; /* protects statistics counters */ 374dee1ad47SJeff Kirsher struct e1000_hw_stats stats; 375dee1ad47SJeff Kirsher struct e1000_phy_info phy_info; 376dee1ad47SJeff Kirsher struct e1000_phy_stats phy_stats; 377dee1ad47SJeff Kirsher 378dee1ad47SJeff Kirsher /* Snapshot of PHY registers */ 379dee1ad47SJeff Kirsher struct e1000_phy_regs phy_regs; 380dee1ad47SJeff Kirsher 381dee1ad47SJeff Kirsher struct e1000_ring test_tx_ring; 382dee1ad47SJeff Kirsher struct e1000_ring test_rx_ring; 383dee1ad47SJeff Kirsher u32 test_icr; 384dee1ad47SJeff Kirsher 385dee1ad47SJeff Kirsher u32 msg_enable; 386dee1ad47SJeff Kirsher unsigned int num_vectors; 387dee1ad47SJeff Kirsher struct msix_entry *msix_entries; 388dee1ad47SJeff Kirsher int int_mode; 389dee1ad47SJeff Kirsher u32 eiac_mask; 390dee1ad47SJeff Kirsher 391dee1ad47SJeff Kirsher u32 eeprom_wol; 392dee1ad47SJeff Kirsher u32 wol; 393dee1ad47SJeff Kirsher u32 pba; 394dee1ad47SJeff Kirsher u32 max_hw_frame_size; 395dee1ad47SJeff Kirsher 396dee1ad47SJeff Kirsher bool fc_autoneg; 397dee1ad47SJeff Kirsher 398dee1ad47SJeff Kirsher unsigned int flags; 399dee1ad47SJeff Kirsher unsigned int flags2; 400dee1ad47SJeff Kirsher struct work_struct downshift_task; 401dee1ad47SJeff Kirsher struct work_struct update_phy_task; 402dee1ad47SJeff Kirsher struct work_struct print_hang_task; 403dee1ad47SJeff Kirsher 404dee1ad47SJeff Kirsher bool idle_check; 405dee1ad47SJeff Kirsher int phy_hang_count; 40655aa6985SBruce Allan 40755aa6985SBruce Allan u16 tx_ring_count; 40855aa6985SBruce Allan u16 rx_ring_count; 409b67e1913SBruce Allan 410b67e1913SBruce Allan struct hwtstamp_config hwtstamp_config; 411b67e1913SBruce Allan struct delayed_work systim_overflow_work; 412b67e1913SBruce Allan struct sk_buff *tx_hwtstamp_skb; 413b67e1913SBruce Allan struct work_struct tx_hwtstamp_work; 414b67e1913SBruce Allan spinlock_t systim_lock; /* protects SYSTIML/H regsters */ 415b67e1913SBruce Allan struct cyclecounter cc; 416b67e1913SBruce Allan struct timecounter tc; 417d89777bfSBruce Allan struct ptp_clock *ptp_clock; 418d89777bfSBruce Allan struct ptp_clock_info ptp_clock_info; 419dee1ad47SJeff Kirsher }; 420dee1ad47SJeff Kirsher 421dee1ad47SJeff Kirsher struct e1000_info { 422dee1ad47SJeff Kirsher enum e1000_mac_type mac; 423dee1ad47SJeff Kirsher unsigned int flags; 424dee1ad47SJeff Kirsher unsigned int flags2; 425dee1ad47SJeff Kirsher u32 pba; 426dee1ad47SJeff Kirsher u32 max_hw_frame_size; 427dee1ad47SJeff Kirsher s32 (*get_variants)(struct e1000_adapter *); 4288ce9d6c7SJeff Kirsher const struct e1000_mac_operations *mac_ops; 4298ce9d6c7SJeff Kirsher const struct e1000_phy_operations *phy_ops; 4308ce9d6c7SJeff Kirsher const struct e1000_nvm_operations *nvm_ops; 431dee1ad47SJeff Kirsher }; 432dee1ad47SJeff Kirsher 433d89777bfSBruce Allan s32 e1000e_get_base_timinca(struct e1000_adapter *adapter, u32 *timinca); 434d89777bfSBruce Allan 435b67e1913SBruce Allan /* The system time is maintained by a 64-bit counter comprised of the 32-bit 436b67e1913SBruce Allan * SYSTIMH and SYSTIML registers. How the counter increments (and therefore 437b67e1913SBruce Allan * its resolution) is based on the contents of the TIMINCA register - it 438b67e1913SBruce Allan * increments every incperiod (bits 31:24) clock ticks by incvalue (bits 23:0). 439b67e1913SBruce Allan * For the best accuracy, the incperiod should be as small as possible. The 440b67e1913SBruce Allan * incvalue is scaled by a factor as large as possible (while still fitting 441b67e1913SBruce Allan * in bits 23:0) so that relatively small clock corrections can be made. 442b67e1913SBruce Allan * 443b67e1913SBruce Allan * As a result, a shift of INCVALUE_SHIFT_n is used to fit a value of 444b67e1913SBruce Allan * INCVALUE_n into the TIMINCA register allowing 32+8+(24-INCVALUE_SHIFT_n) 445b67e1913SBruce Allan * bits to count nanoseconds leaving the rest for fractional nonseconds. 446b67e1913SBruce Allan */ 447b67e1913SBruce Allan #define INCVALUE_96MHz 125 448b67e1913SBruce Allan #define INCVALUE_SHIFT_96MHz 17 449b67e1913SBruce Allan #define INCPERIOD_SHIFT_96MHz 2 450b67e1913SBruce Allan #define INCPERIOD_96MHz (12 >> INCPERIOD_SHIFT_96MHz) 451b67e1913SBruce Allan 452b67e1913SBruce Allan #define INCVALUE_25MHz 40 453b67e1913SBruce Allan #define INCVALUE_SHIFT_25MHz 18 454b67e1913SBruce Allan #define INCPERIOD_25MHz 1 455b67e1913SBruce Allan 456b67e1913SBruce Allan /* Another drawback of scaling the incvalue by a large factor is the 457b67e1913SBruce Allan * 64-bit SYSTIM register overflows more quickly. This is dealt with 458b67e1913SBruce Allan * by simply reading the clock before it overflows. 459b67e1913SBruce Allan * 460b67e1913SBruce Allan * Clock ns bits Overflows after 461b67e1913SBruce Allan * ~~~~~~ ~~~~~~~ ~~~~~~~~~~~~~~~ 462b67e1913SBruce Allan * 96MHz 47-bit 2^(47-INCPERIOD_SHIFT_96MHz) / 10^9 / 3600 = 9.77 hrs 463b67e1913SBruce Allan * 25MHz 46-bit 2^46 / 10^9 / 3600 = 19.55 hours 464b67e1913SBruce Allan */ 465b67e1913SBruce Allan #define E1000_SYSTIM_OVERFLOW_PERIOD (HZ * 60 * 60 * 4) 466b67e1913SBruce Allan 467dee1ad47SJeff Kirsher /* hardware capability, feature, and workaround flags */ 468dee1ad47SJeff Kirsher #define FLAG_HAS_AMT (1 << 0) 469dee1ad47SJeff Kirsher #define FLAG_HAS_FLASH (1 << 1) 470dee1ad47SJeff Kirsher #define FLAG_HAS_HW_VLAN_FILTER (1 << 2) 471dee1ad47SJeff Kirsher #define FLAG_HAS_WOL (1 << 3) 47279d4e908SBruce Allan /* reserved bit4 */ 473dee1ad47SJeff Kirsher #define FLAG_HAS_CTRLEXT_ON_LOAD (1 << 5) 474dee1ad47SJeff Kirsher #define FLAG_HAS_SWSM_ON_LOAD (1 << 6) 475dee1ad47SJeff Kirsher #define FLAG_HAS_JUMBO_FRAMES (1 << 7) 476dee1ad47SJeff Kirsher #define FLAG_READ_ONLY_NVM (1 << 8) 477dee1ad47SJeff Kirsher #define FLAG_IS_ICH (1 << 9) 478dee1ad47SJeff Kirsher #define FLAG_HAS_MSIX (1 << 10) 479dee1ad47SJeff Kirsher #define FLAG_HAS_SMART_POWER_DOWN (1 << 11) 480dee1ad47SJeff Kirsher #define FLAG_IS_QUAD_PORT_A (1 << 12) 481dee1ad47SJeff Kirsher #define FLAG_IS_QUAD_PORT (1 << 13) 482b67e1913SBruce Allan #define FLAG_HAS_HW_TIMESTAMP (1 << 14) 483dee1ad47SJeff Kirsher #define FLAG_APME_IN_WUC (1 << 15) 484dee1ad47SJeff Kirsher #define FLAG_APME_IN_CTRL3 (1 << 16) 485dee1ad47SJeff Kirsher #define FLAG_APME_CHECK_PORT_B (1 << 17) 486dee1ad47SJeff Kirsher #define FLAG_DISABLE_FC_PAUSE_TIME (1 << 18) 487dee1ad47SJeff Kirsher #define FLAG_NO_WAKE_UCAST (1 << 19) 488dee1ad47SJeff Kirsher #define FLAG_MNG_PT_ENABLED (1 << 20) 489dee1ad47SJeff Kirsher #define FLAG_RESET_OVERWRITES_LAA (1 << 21) 490dee1ad47SJeff Kirsher #define FLAG_TARC_SPEED_MODE_BIT (1 << 22) 491dee1ad47SJeff Kirsher #define FLAG_TARC_SET_BIT_ZERO (1 << 23) 492dee1ad47SJeff Kirsher #define FLAG_RX_NEEDS_RESTART (1 << 24) 493dee1ad47SJeff Kirsher #define FLAG_LSC_GIG_SPEED_DROP (1 << 25) 494dee1ad47SJeff Kirsher #define FLAG_SMART_POWER_DOWN (1 << 26) 495dee1ad47SJeff Kirsher #define FLAG_MSI_ENABLED (1 << 27) 496dc221294SBruce Allan /* reserved (1 << 28) */ 497dee1ad47SJeff Kirsher #define FLAG_TSO_FORCE (1 << 29) 49812d43f7dSBruce Allan #define FLAG_RESTART_NOW (1 << 30) 499dee1ad47SJeff Kirsher #define FLAG_MSI_TEST_FAILED (1 << 31) 500dee1ad47SJeff Kirsher 501dee1ad47SJeff Kirsher #define FLAG2_CRC_STRIPPING (1 << 0) 502dee1ad47SJeff Kirsher #define FLAG2_HAS_PHY_WAKEUP (1 << 1) 503dee1ad47SJeff Kirsher #define FLAG2_IS_DISCARDING (1 << 2) 504dee1ad47SJeff Kirsher #define FLAG2_DISABLE_ASPM_L1 (1 << 3) 505dee1ad47SJeff Kirsher #define FLAG2_HAS_PHY_STATS (1 << 4) 506dee1ad47SJeff Kirsher #define FLAG2_HAS_EEE (1 << 5) 507dee1ad47SJeff Kirsher #define FLAG2_DMA_BURST (1 << 6) 508dee1ad47SJeff Kirsher #define FLAG2_DISABLE_ASPM_L0S (1 << 7) 509dee1ad47SJeff Kirsher #define FLAG2_DISABLE_AIM (1 << 8) 510dee1ad47SJeff Kirsher #define FLAG2_CHECK_PHY_HANG (1 << 9) 511823dcd25SDavid S. Miller #define FLAG2_NO_DISABLE_RX (1 << 10) 512823dcd25SDavid S. Miller #define FLAG2_PCIM2PCI_ARBITER_WA (1 << 11) 5130184039aSBen Greear #define FLAG2_DFLT_CRC_STRIPPING (1 << 12) 514b67e1913SBruce Allan #define FLAG2_CHECK_RX_HWTSTAMP (1 << 13) 515dee1ad47SJeff Kirsher 516dee1ad47SJeff Kirsher #define E1000_RX_DESC_PS(R, i) \ 517dee1ad47SJeff Kirsher (&(((union e1000_rx_desc_packet_split *)((R).desc))[i])) 5185f450212SBruce Allan #define E1000_RX_DESC_EXT(R, i) \ 5195f450212SBruce Allan (&(((union e1000_rx_desc_extended *)((R).desc))[i])) 520dee1ad47SJeff Kirsher #define E1000_GET_DESC(R, i, type) (&(((struct type *)((R).desc))[i])) 521dee1ad47SJeff Kirsher #define E1000_TX_DESC(R, i) E1000_GET_DESC(R, i, e1000_tx_desc) 522dee1ad47SJeff Kirsher #define E1000_CONTEXT_DESC(R, i) E1000_GET_DESC(R, i, e1000_context_desc) 523dee1ad47SJeff Kirsher 524dee1ad47SJeff Kirsher enum e1000_state_t { 525dee1ad47SJeff Kirsher __E1000_TESTING, 526dee1ad47SJeff Kirsher __E1000_RESETTING, 527a90b412cSBruce Allan __E1000_ACCESS_SHARED_RESOURCE, 528dee1ad47SJeff Kirsher __E1000_DOWN 529dee1ad47SJeff Kirsher }; 530dee1ad47SJeff Kirsher 531dee1ad47SJeff Kirsher enum latency_range { 532dee1ad47SJeff Kirsher lowest_latency = 0, 533dee1ad47SJeff Kirsher low_latency = 1, 534dee1ad47SJeff Kirsher bulk_latency = 2, 535dee1ad47SJeff Kirsher latency_invalid = 255 536dee1ad47SJeff Kirsher }; 537dee1ad47SJeff Kirsher 538dee1ad47SJeff Kirsher extern char e1000e_driver_name[]; 539dee1ad47SJeff Kirsher extern const char e1000e_driver_version[]; 540dee1ad47SJeff Kirsher 541dee1ad47SJeff Kirsher extern void e1000e_check_options(struct e1000_adapter *adapter); 542dee1ad47SJeff Kirsher extern void e1000e_set_ethtool_ops(struct net_device *netdev); 543dee1ad47SJeff Kirsher 544dee1ad47SJeff Kirsher extern int e1000e_up(struct e1000_adapter *adapter); 545dee1ad47SJeff Kirsher extern void e1000e_down(struct e1000_adapter *adapter); 546dee1ad47SJeff Kirsher extern void e1000e_reinit_locked(struct e1000_adapter *adapter); 547dee1ad47SJeff Kirsher extern void e1000e_reset(struct e1000_adapter *adapter); 548dee1ad47SJeff Kirsher extern void e1000e_power_up_phy(struct e1000_adapter *adapter); 54955aa6985SBruce Allan extern int e1000e_setup_rx_resources(struct e1000_ring *ring); 55055aa6985SBruce Allan extern int e1000e_setup_tx_resources(struct e1000_ring *ring); 55155aa6985SBruce Allan extern void e1000e_free_rx_resources(struct e1000_ring *ring); 55255aa6985SBruce Allan extern void e1000e_free_tx_resources(struct e1000_ring *ring); 553dee1ad47SJeff Kirsher extern struct rtnl_link_stats64 *e1000e_get_stats64(struct net_device *netdev, 554dee1ad47SJeff Kirsher struct rtnl_link_stats64 555dee1ad47SJeff Kirsher *stats); 556dee1ad47SJeff Kirsher extern void e1000e_set_interrupt_capability(struct e1000_adapter *adapter); 557dee1ad47SJeff Kirsher extern void e1000e_reset_interrupt_capability(struct e1000_adapter *adapter); 558dee1ad47SJeff Kirsher extern void e1000e_get_hw_control(struct e1000_adapter *adapter); 559dee1ad47SJeff Kirsher extern void e1000e_release_hw_control(struct e1000_adapter *adapter); 56022a4cca2SMatthew Vick extern void e1000e_write_itr(struct e1000_adapter *adapter, u32 itr); 561dee1ad47SJeff Kirsher 562dee1ad47SJeff Kirsher extern unsigned int copybreak; 563dee1ad47SJeff Kirsher 5648ce9d6c7SJeff Kirsher extern const struct e1000_info e1000_82571_info; 5658ce9d6c7SJeff Kirsher extern const struct e1000_info e1000_82572_info; 5668ce9d6c7SJeff Kirsher extern const struct e1000_info e1000_82573_info; 5678ce9d6c7SJeff Kirsher extern const struct e1000_info e1000_82574_info; 5688ce9d6c7SJeff Kirsher extern const struct e1000_info e1000_82583_info; 5698ce9d6c7SJeff Kirsher extern const struct e1000_info e1000_ich8_info; 5708ce9d6c7SJeff Kirsher extern const struct e1000_info e1000_ich9_info; 5718ce9d6c7SJeff Kirsher extern const struct e1000_info e1000_ich10_info; 5728ce9d6c7SJeff Kirsher extern const struct e1000_info e1000_pch_info; 5738ce9d6c7SJeff Kirsher extern const struct e1000_info e1000_pch2_info; 5742fbe4526SBruce Allan extern const struct e1000_info e1000_pch_lpt_info; 5758ce9d6c7SJeff Kirsher extern const struct e1000_info e1000_es2_info; 576dee1ad47SJeff Kirsher 577dee1ad47SJeff Kirsher extern s32 e1000_read_pba_string_generic(struct e1000_hw *hw, u8 *pba_num, 578dee1ad47SJeff Kirsher u32 pba_num_size); 579dee1ad47SJeff Kirsher 580dee1ad47SJeff Kirsher extern bool e1000e_enable_mng_pass_thru(struct e1000_hw *hw); 581dee1ad47SJeff Kirsher 582dee1ad47SJeff Kirsher extern bool e1000e_get_laa_state_82571(struct e1000_hw *hw); 583dee1ad47SJeff Kirsher extern void e1000e_set_laa_state_82571(struct e1000_hw *hw, bool state); 584dee1ad47SJeff Kirsher 585dee1ad47SJeff Kirsher extern void e1000e_write_protect_nvm_ich8lan(struct e1000_hw *hw); 586dee1ad47SJeff Kirsher extern void e1000e_set_kmrn_lock_loss_workaround_ich8lan(struct e1000_hw *hw, 587dee1ad47SJeff Kirsher bool state); 588dee1ad47SJeff Kirsher extern void e1000e_igp3_phy_powerdown_workaround_ich8lan(struct e1000_hw *hw); 589dee1ad47SJeff Kirsher extern void e1000e_gig_downshift_workaround_ich8lan(struct e1000_hw *hw); 590dee1ad47SJeff Kirsher extern void e1000_suspend_workarounds_ich8lan(struct e1000_hw *hw); 591dee1ad47SJeff Kirsher extern void e1000_resume_workarounds_pchlan(struct e1000_hw *hw); 592dee1ad47SJeff Kirsher extern s32 e1000_configure_k1_ich8lan(struct e1000_hw *hw, bool k1_enable); 593dee1ad47SJeff Kirsher extern s32 e1000_lv_jumbo_workaround_ich8lan(struct e1000_hw *hw, bool enable); 594dee1ad47SJeff Kirsher extern void e1000_copy_rx_addrs_to_phy_ich8lan(struct e1000_hw *hw); 595dee1ad47SJeff Kirsher 596dee1ad47SJeff Kirsher extern s32 e1000e_check_for_copper_link(struct e1000_hw *hw); 597dee1ad47SJeff Kirsher extern s32 e1000e_check_for_fiber_link(struct e1000_hw *hw); 598dee1ad47SJeff Kirsher extern s32 e1000e_check_for_serdes_link(struct e1000_hw *hw); 599dee1ad47SJeff Kirsher extern s32 e1000e_setup_led_generic(struct e1000_hw *hw); 600dee1ad47SJeff Kirsher extern s32 e1000e_cleanup_led_generic(struct e1000_hw *hw); 601dee1ad47SJeff Kirsher extern s32 e1000e_led_on_generic(struct e1000_hw *hw); 602dee1ad47SJeff Kirsher extern s32 e1000e_led_off_generic(struct e1000_hw *hw); 603dee1ad47SJeff Kirsher extern s32 e1000e_get_bus_info_pcie(struct e1000_hw *hw); 604dee1ad47SJeff Kirsher extern void e1000_set_lan_id_multi_port_pcie(struct e1000_hw *hw); 605dee1ad47SJeff Kirsher extern void e1000_set_lan_id_single_port(struct e1000_hw *hw); 606dee1ad47SJeff Kirsher extern s32 e1000e_get_speed_and_duplex_copper(struct e1000_hw *hw, u16 *speed, u16 *duplex); 607dee1ad47SJeff Kirsher extern s32 e1000e_get_speed_and_duplex_fiber_serdes(struct e1000_hw *hw, u16 *speed, u16 *duplex); 608dee1ad47SJeff Kirsher extern s32 e1000e_disable_pcie_master(struct e1000_hw *hw); 609dee1ad47SJeff Kirsher extern s32 e1000e_get_auto_rd_done(struct e1000_hw *hw); 610d1964eb1SBruce Allan extern s32 e1000e_id_led_init_generic(struct e1000_hw *hw); 611dee1ad47SJeff Kirsher extern void e1000e_clear_hw_cntrs_base(struct e1000_hw *hw); 612dee1ad47SJeff Kirsher extern s32 e1000e_setup_fiber_serdes_link(struct e1000_hw *hw); 613dee1ad47SJeff Kirsher extern s32 e1000e_copper_link_setup_m88(struct e1000_hw *hw); 614dee1ad47SJeff Kirsher extern s32 e1000e_copper_link_setup_igp(struct e1000_hw *hw); 6151a46b40fSBruce Allan extern s32 e1000e_setup_link_generic(struct e1000_hw *hw); 616dee1ad47SJeff Kirsher extern void e1000_clear_vfta_generic(struct e1000_hw *hw); 617dee1ad47SJeff Kirsher extern void e1000e_init_rx_addrs(struct e1000_hw *hw, u16 rar_count); 618dee1ad47SJeff Kirsher extern void e1000e_update_mc_addr_list_generic(struct e1000_hw *hw, 619dee1ad47SJeff Kirsher u8 *mc_addr_list, 620dee1ad47SJeff Kirsher u32 mc_addr_count); 62169e1e019SBruce Allan extern void e1000e_rar_set_generic(struct e1000_hw *hw, u8 *addr, u32 index); 622dee1ad47SJeff Kirsher extern s32 e1000e_set_fc_watermarks(struct e1000_hw *hw); 623dee1ad47SJeff Kirsher extern void e1000e_set_pcie_no_snoop(struct e1000_hw *hw, u32 no_snoop); 624dee1ad47SJeff Kirsher extern s32 e1000e_get_hw_semaphore(struct e1000_hw *hw); 625dee1ad47SJeff Kirsher extern s32 e1000e_valid_led_default(struct e1000_hw *hw, u16 *data); 62657cde763SBruce Allan extern void e1000e_config_collision_dist_generic(struct e1000_hw *hw); 627dee1ad47SJeff Kirsher extern s32 e1000e_config_fc_after_link_up(struct e1000_hw *hw); 628dee1ad47SJeff Kirsher extern s32 e1000e_force_mac_fc(struct e1000_hw *hw); 629dee1ad47SJeff Kirsher extern s32 e1000e_blink_led_generic(struct e1000_hw *hw); 630dee1ad47SJeff Kirsher extern void e1000_write_vfta_generic(struct e1000_hw *hw, u32 offset, u32 value); 631dee1ad47SJeff Kirsher extern s32 e1000_check_alt_mac_addr_generic(struct e1000_hw *hw); 632dee1ad47SJeff Kirsher extern void e1000e_reset_adaptive(struct e1000_hw *hw); 633dee1ad47SJeff Kirsher extern void e1000e_update_adaptive(struct e1000_hw *hw); 634dee1ad47SJeff Kirsher 635dee1ad47SJeff Kirsher extern s32 e1000e_setup_copper_link(struct e1000_hw *hw); 636dee1ad47SJeff Kirsher extern s32 e1000e_get_phy_id(struct e1000_hw *hw); 637dee1ad47SJeff Kirsher extern void e1000e_put_hw_semaphore(struct e1000_hw *hw); 638dee1ad47SJeff Kirsher extern s32 e1000e_check_reset_block_generic(struct e1000_hw *hw); 639dee1ad47SJeff Kirsher extern s32 e1000e_phy_force_speed_duplex_igp(struct e1000_hw *hw); 640dee1ad47SJeff Kirsher extern s32 e1000e_get_cable_length_igp_2(struct e1000_hw *hw); 641dee1ad47SJeff Kirsher extern s32 e1000e_get_phy_info_igp(struct e1000_hw *hw); 642dee1ad47SJeff Kirsher extern s32 e1000_set_page_igp(struct e1000_hw *hw, u16 page); 643dee1ad47SJeff Kirsher extern s32 e1000e_read_phy_reg_igp(struct e1000_hw *hw, u32 offset, u16 *data); 644dee1ad47SJeff Kirsher extern s32 e1000e_read_phy_reg_igp_locked(struct e1000_hw *hw, u32 offset, 645dee1ad47SJeff Kirsher u16 *data); 646dee1ad47SJeff Kirsher extern s32 e1000e_phy_hw_reset_generic(struct e1000_hw *hw); 647dee1ad47SJeff Kirsher extern s32 e1000e_set_d3_lplu_state(struct e1000_hw *hw, bool active); 648dee1ad47SJeff Kirsher extern s32 e1000e_write_phy_reg_igp(struct e1000_hw *hw, u32 offset, u16 data); 649dee1ad47SJeff Kirsher extern s32 e1000e_write_phy_reg_igp_locked(struct e1000_hw *hw, u32 offset, 650dee1ad47SJeff Kirsher u16 data); 651dee1ad47SJeff Kirsher extern s32 e1000e_phy_sw_reset(struct e1000_hw *hw); 652dee1ad47SJeff Kirsher extern s32 e1000e_phy_force_speed_duplex_m88(struct e1000_hw *hw); 653fe90849fSBruce Allan extern s32 e1000e_get_cfg_done_generic(struct e1000_hw *hw); 654dee1ad47SJeff Kirsher extern s32 e1000e_get_cable_length_m88(struct e1000_hw *hw); 655dee1ad47SJeff Kirsher extern s32 e1000e_get_phy_info_m88(struct e1000_hw *hw); 656dee1ad47SJeff Kirsher extern s32 e1000e_read_phy_reg_m88(struct e1000_hw *hw, u32 offset, u16 *data); 657dee1ad47SJeff Kirsher extern s32 e1000e_write_phy_reg_m88(struct e1000_hw *hw, u32 offset, u16 data); 658dee1ad47SJeff Kirsher extern s32 e1000e_phy_init_script_igp3(struct e1000_hw *hw); 659dee1ad47SJeff Kirsher extern enum e1000_phy_type e1000e_get_phy_type_from_id(u32 phy_id); 660dee1ad47SJeff Kirsher extern s32 e1000e_determine_phy_address(struct e1000_hw *hw); 661dee1ad47SJeff Kirsher extern s32 e1000e_write_phy_reg_bm(struct e1000_hw *hw, u32 offset, u16 data); 662dee1ad47SJeff Kirsher extern s32 e1000e_read_phy_reg_bm(struct e1000_hw *hw, u32 offset, u16 *data); 663dee1ad47SJeff Kirsher extern s32 e1000_enable_phy_wakeup_reg_access_bm(struct e1000_hw *hw, 664dee1ad47SJeff Kirsher u16 *phy_reg); 665dee1ad47SJeff Kirsher extern s32 e1000_disable_phy_wakeup_reg_access_bm(struct e1000_hw *hw, 666dee1ad47SJeff Kirsher u16 *phy_reg); 667dee1ad47SJeff Kirsher extern s32 e1000e_read_phy_reg_bm2(struct e1000_hw *hw, u32 offset, u16 *data); 668dee1ad47SJeff Kirsher extern s32 e1000e_write_phy_reg_bm2(struct e1000_hw *hw, u32 offset, u16 data); 669dee1ad47SJeff Kirsher extern void e1000e_phy_force_speed_duplex_setup(struct e1000_hw *hw, u16 *phy_ctrl); 670dee1ad47SJeff Kirsher extern s32 e1000e_write_kmrn_reg(struct e1000_hw *hw, u32 offset, u16 data); 671dee1ad47SJeff Kirsher extern s32 e1000e_write_kmrn_reg_locked(struct e1000_hw *hw, u32 offset, 672dee1ad47SJeff Kirsher u16 data); 673dee1ad47SJeff Kirsher extern s32 e1000e_read_kmrn_reg(struct e1000_hw *hw, u32 offset, u16 *data); 674dee1ad47SJeff Kirsher extern s32 e1000e_read_kmrn_reg_locked(struct e1000_hw *hw, u32 offset, 675dee1ad47SJeff Kirsher u16 *data); 676dee1ad47SJeff Kirsher extern s32 e1000e_phy_has_link_generic(struct e1000_hw *hw, u32 iterations, 677dee1ad47SJeff Kirsher u32 usec_interval, bool *success); 678dee1ad47SJeff Kirsher extern s32 e1000e_phy_reset_dsp(struct e1000_hw *hw); 679dee1ad47SJeff Kirsher extern void e1000_power_up_phy_copper(struct e1000_hw *hw); 680dee1ad47SJeff Kirsher extern void e1000_power_down_phy_copper(struct e1000_hw *hw); 681dee1ad47SJeff Kirsher extern s32 e1000e_read_phy_reg_mdic(struct e1000_hw *hw, u32 offset, u16 *data); 682dee1ad47SJeff Kirsher extern s32 e1000e_write_phy_reg_mdic(struct e1000_hw *hw, u32 offset, u16 data); 683dee1ad47SJeff Kirsher extern s32 e1000e_check_downshift(struct e1000_hw *hw); 684dee1ad47SJeff Kirsher extern s32 e1000_read_phy_reg_hv(struct e1000_hw *hw, u32 offset, u16 *data); 685dee1ad47SJeff Kirsher extern s32 e1000_read_phy_reg_hv_locked(struct e1000_hw *hw, u32 offset, 686dee1ad47SJeff Kirsher u16 *data); 687dee1ad47SJeff Kirsher extern s32 e1000_read_phy_reg_page_hv(struct e1000_hw *hw, u32 offset, 688dee1ad47SJeff Kirsher u16 *data); 689dee1ad47SJeff Kirsher extern s32 e1000_write_phy_reg_hv(struct e1000_hw *hw, u32 offset, u16 data); 690dee1ad47SJeff Kirsher extern s32 e1000_write_phy_reg_hv_locked(struct e1000_hw *hw, u32 offset, 691dee1ad47SJeff Kirsher u16 data); 692dee1ad47SJeff Kirsher extern s32 e1000_write_phy_reg_page_hv(struct e1000_hw *hw, u32 offset, 693dee1ad47SJeff Kirsher u16 data); 694dee1ad47SJeff Kirsher extern s32 e1000_link_stall_workaround_hv(struct e1000_hw *hw); 695dee1ad47SJeff Kirsher extern s32 e1000_copper_link_setup_82577(struct e1000_hw *hw); 696dee1ad47SJeff Kirsher extern s32 e1000_check_polarity_82577(struct e1000_hw *hw); 697dee1ad47SJeff Kirsher extern s32 e1000_get_phy_info_82577(struct e1000_hw *hw); 698dee1ad47SJeff Kirsher extern s32 e1000_phy_force_speed_duplex_82577(struct e1000_hw *hw); 699dee1ad47SJeff Kirsher extern s32 e1000_get_cable_length_82577(struct e1000_hw *hw); 700dee1ad47SJeff Kirsher 701dee1ad47SJeff Kirsher extern s32 e1000_check_polarity_m88(struct e1000_hw *hw); 702dee1ad47SJeff Kirsher extern s32 e1000_get_phy_info_ife(struct e1000_hw *hw); 703dee1ad47SJeff Kirsher extern s32 e1000_check_polarity_ife(struct e1000_hw *hw); 704dee1ad47SJeff Kirsher extern s32 e1000_phy_force_speed_duplex_ife(struct e1000_hw *hw); 705dee1ad47SJeff Kirsher extern s32 e1000_check_polarity_igp(struct e1000_hw *hw); 706dee1ad47SJeff Kirsher extern bool e1000_check_phy_82574(struct e1000_hw *hw); 707203e4151SBruce Allan extern s32 e1000_read_emi_reg_locked(struct e1000_hw *hw, u16 addr, u16 *data); 708d89777bfSBruce Allan extern void e1000e_ptp_init(struct e1000_adapter *adapter); 709d89777bfSBruce Allan extern void e1000e_ptp_remove(struct e1000_adapter *adapter); 710dee1ad47SJeff Kirsher 711dee1ad47SJeff Kirsher static inline s32 e1000_phy_hw_reset(struct e1000_hw *hw) 712dee1ad47SJeff Kirsher { 713dee1ad47SJeff Kirsher return hw->phy.ops.reset(hw); 714dee1ad47SJeff Kirsher } 715dee1ad47SJeff Kirsher 716dee1ad47SJeff Kirsher static inline s32 e1e_rphy(struct e1000_hw *hw, u32 offset, u16 *data) 717dee1ad47SJeff Kirsher { 718dee1ad47SJeff Kirsher return hw->phy.ops.read_reg(hw, offset, data); 719dee1ad47SJeff Kirsher } 720dee1ad47SJeff Kirsher 721f1430d69SBruce Allan static inline s32 e1e_rphy_locked(struct e1000_hw *hw, u32 offset, u16 *data) 722f1430d69SBruce Allan { 723f1430d69SBruce Allan return hw->phy.ops.read_reg_locked(hw, offset, data); 724f1430d69SBruce Allan } 725f1430d69SBruce Allan 726dee1ad47SJeff Kirsher static inline s32 e1e_wphy(struct e1000_hw *hw, u32 offset, u16 data) 727dee1ad47SJeff Kirsher { 728dee1ad47SJeff Kirsher return hw->phy.ops.write_reg(hw, offset, data); 729dee1ad47SJeff Kirsher } 730dee1ad47SJeff Kirsher 731f1430d69SBruce Allan static inline s32 e1e_wphy_locked(struct e1000_hw *hw, u32 offset, u16 data) 732f1430d69SBruce Allan { 733f1430d69SBruce Allan return hw->phy.ops.write_reg_locked(hw, offset, data); 734f1430d69SBruce Allan } 735f1430d69SBruce Allan 736dee1ad47SJeff Kirsher extern s32 e1000e_acquire_nvm(struct e1000_hw *hw); 737dee1ad47SJeff Kirsher extern s32 e1000e_write_nvm_spi(struct e1000_hw *hw, u16 offset, u16 words, u16 *data); 738dee1ad47SJeff Kirsher extern s32 e1000e_update_nvm_checksum_generic(struct e1000_hw *hw); 739dee1ad47SJeff Kirsher extern s32 e1000e_poll_eerd_eewr_done(struct e1000_hw *hw, int ee_reg); 740dee1ad47SJeff Kirsher extern s32 e1000e_read_nvm_eerd(struct e1000_hw *hw, u16 offset, u16 words, u16 *data); 741dee1ad47SJeff Kirsher extern s32 e1000e_validate_nvm_checksum_generic(struct e1000_hw *hw); 742dee1ad47SJeff Kirsher extern void e1000e_release_nvm(struct e1000_hw *hw); 743e85e3639SBruce Allan extern void e1000e_reload_nvm_generic(struct e1000_hw *hw); 744dee1ad47SJeff Kirsher extern s32 e1000_read_mac_addr_generic(struct e1000_hw *hw); 745dee1ad47SJeff Kirsher 746dee1ad47SJeff Kirsher static inline s32 e1000e_read_mac_addr(struct e1000_hw *hw) 747dee1ad47SJeff Kirsher { 748dee1ad47SJeff Kirsher if (hw->mac.ops.read_mac_addr) 749dee1ad47SJeff Kirsher return hw->mac.ops.read_mac_addr(hw); 750dee1ad47SJeff Kirsher 751dee1ad47SJeff Kirsher return e1000_read_mac_addr_generic(hw); 752dee1ad47SJeff Kirsher } 753dee1ad47SJeff Kirsher 754dee1ad47SJeff Kirsher static inline s32 e1000_validate_nvm_checksum(struct e1000_hw *hw) 755dee1ad47SJeff Kirsher { 756dee1ad47SJeff Kirsher return hw->nvm.ops.validate(hw); 757dee1ad47SJeff Kirsher } 758dee1ad47SJeff Kirsher 759dee1ad47SJeff Kirsher static inline s32 e1000e_update_nvm_checksum(struct e1000_hw *hw) 760dee1ad47SJeff Kirsher { 761dee1ad47SJeff Kirsher return hw->nvm.ops.update(hw); 762dee1ad47SJeff Kirsher } 763dee1ad47SJeff Kirsher 764dee1ad47SJeff Kirsher static inline s32 e1000_read_nvm(struct e1000_hw *hw, u16 offset, u16 words, u16 *data) 765dee1ad47SJeff Kirsher { 766dee1ad47SJeff Kirsher return hw->nvm.ops.read(hw, offset, words, data); 767dee1ad47SJeff Kirsher } 768dee1ad47SJeff Kirsher 769dee1ad47SJeff Kirsher static inline s32 e1000_write_nvm(struct e1000_hw *hw, u16 offset, u16 words, u16 *data) 770dee1ad47SJeff Kirsher { 771dee1ad47SJeff Kirsher return hw->nvm.ops.write(hw, offset, words, data); 772dee1ad47SJeff Kirsher } 773dee1ad47SJeff Kirsher 774dee1ad47SJeff Kirsher static inline s32 e1000_get_phy_info(struct e1000_hw *hw) 775dee1ad47SJeff Kirsher { 776dee1ad47SJeff Kirsher return hw->phy.ops.get_info(hw); 777dee1ad47SJeff Kirsher } 778dee1ad47SJeff Kirsher 779dee1ad47SJeff Kirsher extern bool e1000e_check_mng_mode_generic(struct e1000_hw *hw); 780dee1ad47SJeff Kirsher extern bool e1000e_enable_tx_pkt_filtering(struct e1000_hw *hw); 781dee1ad47SJeff Kirsher extern s32 e1000e_mng_write_dhcp_info(struct e1000_hw *hw, u8 *buffer, u16 length); 782dee1ad47SJeff Kirsher 783dee1ad47SJeff Kirsher static inline u32 __er32(struct e1000_hw *hw, unsigned long reg) 784dee1ad47SJeff Kirsher { 785dee1ad47SJeff Kirsher return readl(hw->hw_addr + reg); 786dee1ad47SJeff Kirsher } 787dee1ad47SJeff Kirsher 788bdc125f7SBruce Allan #define er32(reg) __er32(hw, E1000_##reg) 789bdc125f7SBruce Allan 790bdc125f7SBruce Allan /** 791bdc125f7SBruce Allan * __ew32_prepare - prepare to write to MAC CSR register on certain parts 792bdc125f7SBruce Allan * @hw: pointer to the HW structure 793bdc125f7SBruce Allan * 794bdc125f7SBruce Allan * When updating the MAC CSR registers, the Manageability Engine (ME) could 795bdc125f7SBruce Allan * be accessing the registers at the same time. Normally, this is handled in 796bdc125f7SBruce Allan * h/w by an arbiter but on some parts there is a bug that acknowledges Host 797bdc125f7SBruce Allan * accesses later than it should which could result in the register to have 798bdc125f7SBruce Allan * an incorrect value. Workaround this by checking the FWSM register which 799bdc125f7SBruce Allan * has bit 24 set while ME is accessing MAC CSR registers, wait if it is set 800bdc125f7SBruce Allan * and try again a number of times. 801bdc125f7SBruce Allan **/ 802bdc125f7SBruce Allan static inline s32 __ew32_prepare(struct e1000_hw *hw) 803bdc125f7SBruce Allan { 804bdc125f7SBruce Allan s32 i = E1000_ICH_FWSM_PCIM2PCI_COUNT; 805bdc125f7SBruce Allan 806bdc125f7SBruce Allan while ((er32(FWSM) & E1000_ICH_FWSM_PCIM2PCI) && --i) 807bdc125f7SBruce Allan udelay(50); 808bdc125f7SBruce Allan 809bdc125f7SBruce Allan return i; 810bdc125f7SBruce Allan } 811bdc125f7SBruce Allan 812dee1ad47SJeff Kirsher static inline void __ew32(struct e1000_hw *hw, unsigned long reg, u32 val) 813dee1ad47SJeff Kirsher { 814bdc125f7SBruce Allan if (hw->adapter->flags2 & FLAG2_PCIM2PCI_ARBITER_WA) 815bdc125f7SBruce Allan __ew32_prepare(hw); 816bdc125f7SBruce Allan 817dee1ad47SJeff Kirsher writel(val, hw->hw_addr + reg); 818dee1ad47SJeff Kirsher } 819dee1ad47SJeff Kirsher 820bdc125f7SBruce Allan #define ew32(reg, val) __ew32(hw, E1000_##reg, (val)) 821bdc125f7SBruce Allan 822bdc125f7SBruce Allan #define e1e_flush() er32(STATUS) 823bdc125f7SBruce Allan 824bdc125f7SBruce Allan #define E1000_WRITE_REG_ARRAY(a, reg, offset, value) \ 825bdc125f7SBruce Allan (__ew32((a), (reg + ((offset) << 2)), (value))) 826bdc125f7SBruce Allan 827bdc125f7SBruce Allan #define E1000_READ_REG_ARRAY(a, reg, offset) \ 828bdc125f7SBruce Allan (readl((a)->hw_addr + reg + ((offset) << 2))) 829bdc125f7SBruce Allan 830dee1ad47SJeff Kirsher #endif /* _E1000_H_ */ 831