xref: /openbmc/linux/drivers/net/ethernet/intel/e1000e/e1000.h (revision 59c871c5f0540c974db85eaa77f518de26940c1f)
1e78b80b1SDavid Ertman /* Intel PRO/1000 Linux driver
2e78b80b1SDavid Ertman  * Copyright(c) 1999 - 2014 Intel Corporation.
3e78b80b1SDavid Ertman  *
4e78b80b1SDavid Ertman  * This program is free software; you can redistribute it and/or modify it
5e78b80b1SDavid Ertman  * under the terms and conditions of the GNU General Public License,
6e78b80b1SDavid Ertman  * version 2, as published by the Free Software Foundation.
7e78b80b1SDavid Ertman  *
8e78b80b1SDavid Ertman  * This program is distributed in the hope it will be useful, but WITHOUT
9e78b80b1SDavid Ertman  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10e78b80b1SDavid Ertman  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
11e78b80b1SDavid Ertman  * more details.
12e78b80b1SDavid Ertman  *
13e78b80b1SDavid Ertman  * The full GNU General Public License is included in this distribution in
14e78b80b1SDavid Ertman  * the file called "COPYING".
15e78b80b1SDavid Ertman  *
16e78b80b1SDavid Ertman  * Contact Information:
17e78b80b1SDavid Ertman  * Linux NICS <linux.nics@intel.com>
18e78b80b1SDavid Ertman  * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
19e78b80b1SDavid Ertman  * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
20e78b80b1SDavid Ertman  */
21dee1ad47SJeff Kirsher 
22dee1ad47SJeff Kirsher /* Linux PRO/1000 Ethernet Driver main header file */
23dee1ad47SJeff Kirsher 
24dee1ad47SJeff Kirsher #ifndef _E1000_H_
25dee1ad47SJeff Kirsher #define _E1000_H_
26dee1ad47SJeff Kirsher 
27dee1ad47SJeff Kirsher #include <linux/bitops.h>
28dee1ad47SJeff Kirsher #include <linux/types.h>
29dee1ad47SJeff Kirsher #include <linux/timer.h>
30dee1ad47SJeff Kirsher #include <linux/workqueue.h>
31dee1ad47SJeff Kirsher #include <linux/io.h>
32dee1ad47SJeff Kirsher #include <linux/netdevice.h>
33dee1ad47SJeff Kirsher #include <linux/pci.h>
34dee1ad47SJeff Kirsher #include <linux/pci-aspm.h>
35dee1ad47SJeff Kirsher #include <linux/crc32.h>
36dee1ad47SJeff Kirsher #include <linux/if_vlan.h>
37b67e1913SBruce Allan #include <linux/clocksource.h>
38b67e1913SBruce Allan #include <linux/net_tstamp.h>
39d89777bfSBruce Allan #include <linux/ptp_clock_kernel.h>
40d89777bfSBruce Allan #include <linux/ptp_classify.h>
41c2ade1a4SBruce Allan #include <linux/mii.h>
42d495bcb8SBruce Allan #include <linux/mdio.h>
43dee1ad47SJeff Kirsher #include "hw.h"
44dee1ad47SJeff Kirsher 
45dee1ad47SJeff Kirsher struct e1000_info;
46dee1ad47SJeff Kirsher 
47dee1ad47SJeff Kirsher #define e_dbg(format, arg...) \
48dee1ad47SJeff Kirsher 	netdev_dbg(hw->adapter->netdev, format, ## arg)
49dee1ad47SJeff Kirsher #define e_err(format, arg...) \
50dee1ad47SJeff Kirsher 	netdev_err(adapter->netdev, format, ## arg)
51dee1ad47SJeff Kirsher #define e_info(format, arg...) \
52dee1ad47SJeff Kirsher 	netdev_info(adapter->netdev, format, ## arg)
53dee1ad47SJeff Kirsher #define e_warn(format, arg...) \
54dee1ad47SJeff Kirsher 	netdev_warn(adapter->netdev, format, ## arg)
55dee1ad47SJeff Kirsher #define e_notice(format, arg...) \
56dee1ad47SJeff Kirsher 	netdev_notice(adapter->netdev, format, ## arg)
57dee1ad47SJeff Kirsher 
58dee1ad47SJeff Kirsher /* Interrupt modes, as used by the IntMode parameter */
59dee1ad47SJeff Kirsher #define E1000E_INT_MODE_LEGACY		0
60dee1ad47SJeff Kirsher #define E1000E_INT_MODE_MSI		1
61dee1ad47SJeff Kirsher #define E1000E_INT_MODE_MSIX		2
62dee1ad47SJeff Kirsher 
63dee1ad47SJeff Kirsher /* Tx/Rx descriptor defines */
64dee1ad47SJeff Kirsher #define E1000_DEFAULT_TXD		256
65dee1ad47SJeff Kirsher #define E1000_MAX_TXD			4096
66dee1ad47SJeff Kirsher #define E1000_MIN_TXD			64
67dee1ad47SJeff Kirsher 
68dee1ad47SJeff Kirsher #define E1000_DEFAULT_RXD		256
69dee1ad47SJeff Kirsher #define E1000_MAX_RXD			4096
70dee1ad47SJeff Kirsher #define E1000_MIN_RXD			64
71dee1ad47SJeff Kirsher 
72dee1ad47SJeff Kirsher #define E1000_MIN_ITR_USECS		10 /* 100000 irq/sec */
73dee1ad47SJeff Kirsher #define E1000_MAX_ITR_USECS		10000 /* 100    irq/sec */
74dee1ad47SJeff Kirsher 
75dee1ad47SJeff Kirsher #define E1000_FC_PAUSE_TIME		0x0680 /* 858 usec */
76dee1ad47SJeff Kirsher 
77dee1ad47SJeff Kirsher /* How many Tx Descriptors do we need to call netif_wake_queue ? */
78dee1ad47SJeff Kirsher /* How many Rx Buffers do we bundle into one write to the hardware ? */
79dee1ad47SJeff Kirsher #define E1000_RX_BUFFER_WRITE		16 /* Must be power of 2 */
80dee1ad47SJeff Kirsher 
81dee1ad47SJeff Kirsher #define AUTO_ALL_MODES			0
82dee1ad47SJeff Kirsher #define E1000_EEPROM_APME		0x0400
83dee1ad47SJeff Kirsher 
84dee1ad47SJeff Kirsher #define E1000_MNG_VLAN_NONE		(-1)
85dee1ad47SJeff Kirsher 
86dee1ad47SJeff Kirsher #define DEFAULT_JUMBO			9234
87dee1ad47SJeff Kirsher 
88dee1ad47SJeff Kirsher /* Time to wait before putting the device into D3 if there's no link (in ms). */
89dee1ad47SJeff Kirsher #define LINK_TIMEOUT		100
90dee1ad47SJeff Kirsher 
91e921eb1aSBruce Allan /* Count for polling __E1000_RESET condition every 10-20msec.
92bb9e44d0SBruce Allan  * Experimentation has shown the reset can take approximately 210msec.
93bb9e44d0SBruce Allan  */
94bb9e44d0SBruce Allan #define E1000_CHECK_RESET_COUNT		25
95bb9e44d0SBruce Allan 
96dee1ad47SJeff Kirsher #define DEFAULT_RDTR			0
97dee1ad47SJeff Kirsher #define DEFAULT_RADV			8
98dee1ad47SJeff Kirsher #define BURST_RDTR			0x20
99dee1ad47SJeff Kirsher #define BURST_RADV			0x20
100dee1ad47SJeff Kirsher 
101e921eb1aSBruce Allan /* in the case of WTHRESH, it appears at least the 82571/2 hardware
102dee1ad47SJeff Kirsher  * writes back 4 descriptors when WTHRESH=5, and 3 descriptors when
1038edc0e62SHiroaki SHIMODA  * WTHRESH=4, so a setting of 5 gives the most efficient bus
1048edc0e62SHiroaki SHIMODA  * utilization but to avoid possible Tx stalls, set it to 1
105dee1ad47SJeff Kirsher  */
106dee1ad47SJeff Kirsher #define E1000_TXDCTL_DMA_BURST_ENABLE                          \
107dee1ad47SJeff Kirsher 	(E1000_TXDCTL_GRAN | /* set descriptor granularity */  \
108dee1ad47SJeff Kirsher 	 E1000_TXDCTL_COUNT_DESC |                             \
1098edc0e62SHiroaki SHIMODA 	 (1 << 16) | /* wthresh must be +1 more than desired */\
110dee1ad47SJeff Kirsher 	 (1 << 8)  | /* hthresh */                             \
111dee1ad47SJeff Kirsher 	 0x1f)       /* pthresh */
112dee1ad47SJeff Kirsher 
113dee1ad47SJeff Kirsher #define E1000_RXDCTL_DMA_BURST_ENABLE                          \
114dee1ad47SJeff Kirsher 	(0x01000000 | /* set descriptor granularity */         \
115dee1ad47SJeff Kirsher 	 (4 << 16)  | /* set writeback threshold    */         \
116dee1ad47SJeff Kirsher 	 (4 << 8)   | /* set prefetch threshold     */         \
117dee1ad47SJeff Kirsher 	 0x20)        /* set hthresh                */
118dee1ad47SJeff Kirsher 
119dee1ad47SJeff Kirsher #define E1000_TIDV_FPD (1 << 31)
120dee1ad47SJeff Kirsher #define E1000_RDTR_FPD (1 << 31)
121dee1ad47SJeff Kirsher 
122dee1ad47SJeff Kirsher enum e1000_boards {
123dee1ad47SJeff Kirsher 	board_82571,
124dee1ad47SJeff Kirsher 	board_82572,
125dee1ad47SJeff Kirsher 	board_82573,
126dee1ad47SJeff Kirsher 	board_82574,
127dee1ad47SJeff Kirsher 	board_82583,
128dee1ad47SJeff Kirsher 	board_80003es2lan,
129dee1ad47SJeff Kirsher 	board_ich8lan,
130dee1ad47SJeff Kirsher 	board_ich9lan,
131dee1ad47SJeff Kirsher 	board_ich10lan,
132dee1ad47SJeff Kirsher 	board_pchlan,
133dee1ad47SJeff Kirsher 	board_pch2lan,
1342fbe4526SBruce Allan 	board_pch_lpt,
135dee1ad47SJeff Kirsher };
136dee1ad47SJeff Kirsher 
137dee1ad47SJeff Kirsher struct e1000_ps_page {
138dee1ad47SJeff Kirsher 	struct page *page;
139dee1ad47SJeff Kirsher 	u64 dma; /* must be u64 - written to hw */
140dee1ad47SJeff Kirsher };
141dee1ad47SJeff Kirsher 
142e921eb1aSBruce Allan /* wrappers around a pointer to a socket buffer,
143dee1ad47SJeff Kirsher  * so a DMA handle can be stored along with the buffer
144dee1ad47SJeff Kirsher  */
145dee1ad47SJeff Kirsher struct e1000_buffer {
146dee1ad47SJeff Kirsher 	dma_addr_t dma;
147dee1ad47SJeff Kirsher 	struct sk_buff *skb;
148dee1ad47SJeff Kirsher 	union {
149dee1ad47SJeff Kirsher 		/* Tx */
150dee1ad47SJeff Kirsher 		struct {
151dee1ad47SJeff Kirsher 			unsigned long time_stamp;
152dee1ad47SJeff Kirsher 			u16 length;
153dee1ad47SJeff Kirsher 			u16 next_to_watch;
154dee1ad47SJeff Kirsher 			unsigned int segs;
155dee1ad47SJeff Kirsher 			unsigned int bytecount;
156dee1ad47SJeff Kirsher 			u16 mapped_as_page;
157dee1ad47SJeff Kirsher 		};
158dee1ad47SJeff Kirsher 		/* Rx */
159dee1ad47SJeff Kirsher 		struct {
160dee1ad47SJeff Kirsher 			/* arrays of page information for packet split */
161dee1ad47SJeff Kirsher 			struct e1000_ps_page *ps_pages;
162dee1ad47SJeff Kirsher 			struct page *page;
163dee1ad47SJeff Kirsher 		};
164dee1ad47SJeff Kirsher 	};
165dee1ad47SJeff Kirsher };
166dee1ad47SJeff Kirsher 
167dee1ad47SJeff Kirsher struct e1000_ring {
16855aa6985SBruce Allan 	struct e1000_adapter *adapter;	/* back pointer to adapter */
169dee1ad47SJeff Kirsher 	void *desc;			/* pointer to ring memory  */
170dee1ad47SJeff Kirsher 	dma_addr_t dma;			/* phys address of ring    */
171dee1ad47SJeff Kirsher 	unsigned int size;		/* length of ring in bytes */
172dee1ad47SJeff Kirsher 	unsigned int count;		/* number of desc. in ring */
173dee1ad47SJeff Kirsher 
174dee1ad47SJeff Kirsher 	u16 next_to_use;
175dee1ad47SJeff Kirsher 	u16 next_to_clean;
176dee1ad47SJeff Kirsher 
177c5083cf6SBruce Allan 	void __iomem *head;
178c5083cf6SBruce Allan 	void __iomem *tail;
179dee1ad47SJeff Kirsher 
180dee1ad47SJeff Kirsher 	/* array of buffer information structs */
181dee1ad47SJeff Kirsher 	struct e1000_buffer *buffer_info;
182dee1ad47SJeff Kirsher 
183dee1ad47SJeff Kirsher 	char name[IFNAMSIZ + 5];
184dee1ad47SJeff Kirsher 	u32 ims_val;
185dee1ad47SJeff Kirsher 	u32 itr_val;
186c5083cf6SBruce Allan 	void __iomem *itr_register;
187dee1ad47SJeff Kirsher 	int set_itr;
188dee1ad47SJeff Kirsher 
189dee1ad47SJeff Kirsher 	struct sk_buff *rx_skb_top;
190dee1ad47SJeff Kirsher };
191dee1ad47SJeff Kirsher 
192dee1ad47SJeff Kirsher /* PHY register snapshot values */
193dee1ad47SJeff Kirsher struct e1000_phy_regs {
194dee1ad47SJeff Kirsher 	u16 bmcr;		/* basic mode control register    */
195dee1ad47SJeff Kirsher 	u16 bmsr;		/* basic mode status register     */
196dee1ad47SJeff Kirsher 	u16 advertise;		/* auto-negotiation advertisement */
197dee1ad47SJeff Kirsher 	u16 lpa;		/* link partner ability register  */
198dee1ad47SJeff Kirsher 	u16 expansion;		/* auto-negotiation expansion reg */
199dee1ad47SJeff Kirsher 	u16 ctrl1000;		/* 1000BASE-T control register    */
200dee1ad47SJeff Kirsher 	u16 stat1000;		/* 1000BASE-T status register     */
201dee1ad47SJeff Kirsher 	u16 estatus;		/* extended status register       */
202dee1ad47SJeff Kirsher };
203dee1ad47SJeff Kirsher 
204dee1ad47SJeff Kirsher /* board specific private data structure */
205dee1ad47SJeff Kirsher struct e1000_adapter {
206dee1ad47SJeff Kirsher 	struct timer_list watchdog_timer;
207dee1ad47SJeff Kirsher 	struct timer_list phy_info_timer;
208dee1ad47SJeff Kirsher 	struct timer_list blink_timer;
209dee1ad47SJeff Kirsher 
210dee1ad47SJeff Kirsher 	struct work_struct reset_task;
211dee1ad47SJeff Kirsher 	struct work_struct watchdog_task;
212dee1ad47SJeff Kirsher 
213dee1ad47SJeff Kirsher 	const struct e1000_info *ei;
214dee1ad47SJeff Kirsher 
215dee1ad47SJeff Kirsher 	unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
216dee1ad47SJeff Kirsher 	u32 bd_number;
217dee1ad47SJeff Kirsher 	u32 rx_buffer_len;
218dee1ad47SJeff Kirsher 	u16 mng_vlan_id;
219dee1ad47SJeff Kirsher 	u16 link_speed;
220dee1ad47SJeff Kirsher 	u16 link_duplex;
221dee1ad47SJeff Kirsher 	u16 eeprom_vers;
222dee1ad47SJeff Kirsher 
223dee1ad47SJeff Kirsher 	/* track device up/down/testing state */
224dee1ad47SJeff Kirsher 	unsigned long state;
225dee1ad47SJeff Kirsher 
226dee1ad47SJeff Kirsher 	/* Interrupt Throttle Rate */
227dee1ad47SJeff Kirsher 	u32 itr;
228dee1ad47SJeff Kirsher 	u32 itr_setting;
229dee1ad47SJeff Kirsher 	u16 tx_itr;
230dee1ad47SJeff Kirsher 	u16 rx_itr;
231dee1ad47SJeff Kirsher 
23233550cecSBruce Allan 	/* Tx - one ring per active queue */
23333550cecSBruce Allan 	struct e1000_ring *tx_ring ____cacheline_aligned_in_smp;
234d821a4c4SBruce Allan 	u32 tx_fifo_limit;
235dee1ad47SJeff Kirsher 
236dee1ad47SJeff Kirsher 	struct napi_struct napi;
237dee1ad47SJeff Kirsher 
23894fb848bSBruce Allan 	unsigned int uncorr_errors;	/* uncorrectable ECC errors */
23994fb848bSBruce Allan 	unsigned int corr_errors;	/* correctable ECC errors */
240dee1ad47SJeff Kirsher 	unsigned int restart_queue;
241dee1ad47SJeff Kirsher 	u32 txd_cmd;
242dee1ad47SJeff Kirsher 
243dee1ad47SJeff Kirsher 	bool detect_tx_hung;
24409357b00SJeff Kirsher 	bool tx_hang_recheck;
245dee1ad47SJeff Kirsher 	u8 tx_timeout_factor;
246dee1ad47SJeff Kirsher 
247dee1ad47SJeff Kirsher 	u32 tx_int_delay;
248dee1ad47SJeff Kirsher 	u32 tx_abs_int_delay;
249dee1ad47SJeff Kirsher 
250dee1ad47SJeff Kirsher 	unsigned int total_tx_bytes;
251dee1ad47SJeff Kirsher 	unsigned int total_tx_packets;
252dee1ad47SJeff Kirsher 	unsigned int total_rx_bytes;
253dee1ad47SJeff Kirsher 	unsigned int total_rx_packets;
254dee1ad47SJeff Kirsher 
255dee1ad47SJeff Kirsher 	/* Tx stats */
256dee1ad47SJeff Kirsher 	u64 tpt_old;
257dee1ad47SJeff Kirsher 	u64 colc_old;
258dee1ad47SJeff Kirsher 	u32 gotc;
259dee1ad47SJeff Kirsher 	u64 gotc_old;
260dee1ad47SJeff Kirsher 	u32 tx_timeout_count;
261dee1ad47SJeff Kirsher 	u32 tx_fifo_head;
262dee1ad47SJeff Kirsher 	u32 tx_head_addr;
263dee1ad47SJeff Kirsher 	u32 tx_fifo_size;
264dee1ad47SJeff Kirsher 	u32 tx_dma_failed;
265*59c871c5SJakub Kicinski 	u32 tx_hwtstamp_timeouts;
266dee1ad47SJeff Kirsher 
267e921eb1aSBruce Allan 	/* Rx */
26855aa6985SBruce Allan 	bool (*clean_rx) (struct e1000_ring *ring, int *work_done,
26955aa6985SBruce Allan 			  int work_to_do) ____cacheline_aligned_in_smp;
27055aa6985SBruce Allan 	void (*alloc_rx_buf) (struct e1000_ring *ring, int cleaned_count,
27155aa6985SBruce Allan 			      gfp_t gfp);
272dee1ad47SJeff Kirsher 	struct e1000_ring *rx_ring;
273dee1ad47SJeff Kirsher 
274dee1ad47SJeff Kirsher 	u32 rx_int_delay;
275dee1ad47SJeff Kirsher 	u32 rx_abs_int_delay;
276dee1ad47SJeff Kirsher 
277dee1ad47SJeff Kirsher 	/* Rx stats */
278dee1ad47SJeff Kirsher 	u64 hw_csum_err;
279dee1ad47SJeff Kirsher 	u64 hw_csum_good;
280dee1ad47SJeff Kirsher 	u64 rx_hdr_split;
281dee1ad47SJeff Kirsher 	u32 gorc;
282dee1ad47SJeff Kirsher 	u64 gorc_old;
283dee1ad47SJeff Kirsher 	u32 alloc_rx_buff_failed;
284dee1ad47SJeff Kirsher 	u32 rx_dma_failed;
285b67e1913SBruce Allan 	u32 rx_hwtstamp_cleared;
286dee1ad47SJeff Kirsher 
287dee1ad47SJeff Kirsher 	unsigned int rx_ps_pages;
288dee1ad47SJeff Kirsher 	u16 rx_ps_bsize0;
289dee1ad47SJeff Kirsher 	u32 max_frame_size;
290dee1ad47SJeff Kirsher 	u32 min_frame_size;
291dee1ad47SJeff Kirsher 
292dee1ad47SJeff Kirsher 	/* OS defined structs */
293dee1ad47SJeff Kirsher 	struct net_device *netdev;
294dee1ad47SJeff Kirsher 	struct pci_dev *pdev;
295dee1ad47SJeff Kirsher 
296dee1ad47SJeff Kirsher 	/* structs defined in e1000_hw.h */
297dee1ad47SJeff Kirsher 	struct e1000_hw hw;
298dee1ad47SJeff Kirsher 
2999d57088bSBruce Allan 	spinlock_t stats64_lock;	/* protects statistics counters */
300dee1ad47SJeff Kirsher 	struct e1000_hw_stats stats;
301dee1ad47SJeff Kirsher 	struct e1000_phy_info phy_info;
302dee1ad47SJeff Kirsher 	struct e1000_phy_stats phy_stats;
303dee1ad47SJeff Kirsher 
304dee1ad47SJeff Kirsher 	/* Snapshot of PHY registers */
305dee1ad47SJeff Kirsher 	struct e1000_phy_regs phy_regs;
306dee1ad47SJeff Kirsher 
307dee1ad47SJeff Kirsher 	struct e1000_ring test_tx_ring;
308dee1ad47SJeff Kirsher 	struct e1000_ring test_rx_ring;
309dee1ad47SJeff Kirsher 	u32 test_icr;
310dee1ad47SJeff Kirsher 
311dee1ad47SJeff Kirsher 	u32 msg_enable;
312dee1ad47SJeff Kirsher 	unsigned int num_vectors;
313dee1ad47SJeff Kirsher 	struct msix_entry *msix_entries;
314dee1ad47SJeff Kirsher 	int int_mode;
315dee1ad47SJeff Kirsher 	u32 eiac_mask;
316dee1ad47SJeff Kirsher 
317dee1ad47SJeff Kirsher 	u32 eeprom_wol;
318dee1ad47SJeff Kirsher 	u32 wol;
319dee1ad47SJeff Kirsher 	u32 pba;
320dee1ad47SJeff Kirsher 	u32 max_hw_frame_size;
321dee1ad47SJeff Kirsher 
322dee1ad47SJeff Kirsher 	bool fc_autoneg;
323dee1ad47SJeff Kirsher 
324dee1ad47SJeff Kirsher 	unsigned int flags;
325dee1ad47SJeff Kirsher 	unsigned int flags2;
326dee1ad47SJeff Kirsher 	struct work_struct downshift_task;
327dee1ad47SJeff Kirsher 	struct work_struct update_phy_task;
328dee1ad47SJeff Kirsher 	struct work_struct print_hang_task;
329dee1ad47SJeff Kirsher 
330dee1ad47SJeff Kirsher 	int phy_hang_count;
33155aa6985SBruce Allan 
33255aa6985SBruce Allan 	u16 tx_ring_count;
33355aa6985SBruce Allan 	u16 rx_ring_count;
334b67e1913SBruce Allan 
335b67e1913SBruce Allan 	struct hwtstamp_config hwtstamp_config;
336b67e1913SBruce Allan 	struct delayed_work systim_overflow_work;
337b67e1913SBruce Allan 	struct sk_buff *tx_hwtstamp_skb;
338*59c871c5SJakub Kicinski 	unsigned long tx_hwtstamp_start;
339b67e1913SBruce Allan 	struct work_struct tx_hwtstamp_work;
340b67e1913SBruce Allan 	spinlock_t systim_lock;	/* protects SYSTIML/H regsters */
341b67e1913SBruce Allan 	struct cyclecounter cc;
342b67e1913SBruce Allan 	struct timecounter tc;
343d89777bfSBruce Allan 	struct ptp_clock *ptp_clock;
344d89777bfSBruce Allan 	struct ptp_clock_info ptp_clock_info;
345d495bcb8SBruce Allan 
346d495bcb8SBruce Allan 	u16 eee_advert;
347dee1ad47SJeff Kirsher };
348dee1ad47SJeff Kirsher 
349dee1ad47SJeff Kirsher struct e1000_info {
350dee1ad47SJeff Kirsher 	enum e1000_mac_type	mac;
351dee1ad47SJeff Kirsher 	unsigned int		flags;
352dee1ad47SJeff Kirsher 	unsigned int		flags2;
353dee1ad47SJeff Kirsher 	u32			pba;
354dee1ad47SJeff Kirsher 	u32			max_hw_frame_size;
355dee1ad47SJeff Kirsher 	s32			(*get_variants)(struct e1000_adapter *);
3568ce9d6c7SJeff Kirsher 	const struct e1000_mac_operations *mac_ops;
3578ce9d6c7SJeff Kirsher 	const struct e1000_phy_operations *phy_ops;
3588ce9d6c7SJeff Kirsher 	const struct e1000_nvm_operations *nvm_ops;
359dee1ad47SJeff Kirsher };
360dee1ad47SJeff Kirsher 
361d89777bfSBruce Allan s32 e1000e_get_base_timinca(struct e1000_adapter *adapter, u32 *timinca);
362d89777bfSBruce Allan 
363b67e1913SBruce Allan /* The system time is maintained by a 64-bit counter comprised of the 32-bit
364b67e1913SBruce Allan  * SYSTIMH and SYSTIML registers.  How the counter increments (and therefore
365b67e1913SBruce Allan  * its resolution) is based on the contents of the TIMINCA register - it
366b67e1913SBruce Allan  * increments every incperiod (bits 31:24) clock ticks by incvalue (bits 23:0).
367b67e1913SBruce Allan  * For the best accuracy, the incperiod should be as small as possible.  The
368b67e1913SBruce Allan  * incvalue is scaled by a factor as large as possible (while still fitting
369b67e1913SBruce Allan  * in bits 23:0) so that relatively small clock corrections can be made.
370b67e1913SBruce Allan  *
371b67e1913SBruce Allan  * As a result, a shift of INCVALUE_SHIFT_n is used to fit a value of
372b67e1913SBruce Allan  * INCVALUE_n into the TIMINCA register allowing 32+8+(24-INCVALUE_SHIFT_n)
373b67e1913SBruce Allan  * bits to count nanoseconds leaving the rest for fractional nonseconds.
374b67e1913SBruce Allan  */
375b67e1913SBruce Allan #define INCVALUE_96MHz		125
376b67e1913SBruce Allan #define INCVALUE_SHIFT_96MHz	17
377b67e1913SBruce Allan #define INCPERIOD_SHIFT_96MHz	2
378b67e1913SBruce Allan #define INCPERIOD_96MHz		(12 >> INCPERIOD_SHIFT_96MHz)
379b67e1913SBruce Allan 
380b67e1913SBruce Allan #define INCVALUE_25MHz		40
381b67e1913SBruce Allan #define INCVALUE_SHIFT_25MHz	18
382b67e1913SBruce Allan #define INCPERIOD_25MHz		1
383b67e1913SBruce Allan 
384b67e1913SBruce Allan /* Another drawback of scaling the incvalue by a large factor is the
385b67e1913SBruce Allan  * 64-bit SYSTIM register overflows more quickly.  This is dealt with
386b67e1913SBruce Allan  * by simply reading the clock before it overflows.
387b67e1913SBruce Allan  *
388b67e1913SBruce Allan  * Clock	ns bits	Overflows after
389b67e1913SBruce Allan  * ~~~~~~	~~~~~~~	~~~~~~~~~~~~~~~
390b67e1913SBruce Allan  * 96MHz	47-bit	2^(47-INCPERIOD_SHIFT_96MHz) / 10^9 / 3600 = 9.77 hrs
391b67e1913SBruce Allan  * 25MHz	46-bit	2^46 / 10^9 / 3600 = 19.55 hours
392b67e1913SBruce Allan  */
393b67e1913SBruce Allan #define E1000_SYSTIM_OVERFLOW_PERIOD	(HZ * 60 * 60 * 4)
394b67e1913SBruce Allan 
395dee1ad47SJeff Kirsher /* hardware capability, feature, and workaround flags */
396dee1ad47SJeff Kirsher #define FLAG_HAS_AMT                      (1 << 0)
397dee1ad47SJeff Kirsher #define FLAG_HAS_FLASH                    (1 << 1)
398dee1ad47SJeff Kirsher #define FLAG_HAS_HW_VLAN_FILTER           (1 << 2)
399dee1ad47SJeff Kirsher #define FLAG_HAS_WOL                      (1 << 3)
40079d4e908SBruce Allan /* reserved bit4 */
401dee1ad47SJeff Kirsher #define FLAG_HAS_CTRLEXT_ON_LOAD          (1 << 5)
402dee1ad47SJeff Kirsher #define FLAG_HAS_SWSM_ON_LOAD             (1 << 6)
403dee1ad47SJeff Kirsher #define FLAG_HAS_JUMBO_FRAMES             (1 << 7)
404dee1ad47SJeff Kirsher #define FLAG_READ_ONLY_NVM                (1 << 8)
405dee1ad47SJeff Kirsher #define FLAG_IS_ICH                       (1 << 9)
406dee1ad47SJeff Kirsher #define FLAG_HAS_MSIX                     (1 << 10)
407dee1ad47SJeff Kirsher #define FLAG_HAS_SMART_POWER_DOWN         (1 << 11)
408dee1ad47SJeff Kirsher #define FLAG_IS_QUAD_PORT_A               (1 << 12)
409dee1ad47SJeff Kirsher #define FLAG_IS_QUAD_PORT                 (1 << 13)
410b67e1913SBruce Allan #define FLAG_HAS_HW_TIMESTAMP             (1 << 14)
411dee1ad47SJeff Kirsher #define FLAG_APME_IN_WUC                  (1 << 15)
412dee1ad47SJeff Kirsher #define FLAG_APME_IN_CTRL3                (1 << 16)
413dee1ad47SJeff Kirsher #define FLAG_APME_CHECK_PORT_B            (1 << 17)
414dee1ad47SJeff Kirsher #define FLAG_DISABLE_FC_PAUSE_TIME        (1 << 18)
415dee1ad47SJeff Kirsher #define FLAG_NO_WAKE_UCAST                (1 << 19)
416dee1ad47SJeff Kirsher #define FLAG_MNG_PT_ENABLED               (1 << 20)
417dee1ad47SJeff Kirsher #define FLAG_RESET_OVERWRITES_LAA         (1 << 21)
418dee1ad47SJeff Kirsher #define FLAG_TARC_SPEED_MODE_BIT          (1 << 22)
419dee1ad47SJeff Kirsher #define FLAG_TARC_SET_BIT_ZERO            (1 << 23)
420dee1ad47SJeff Kirsher #define FLAG_RX_NEEDS_RESTART             (1 << 24)
421dee1ad47SJeff Kirsher #define FLAG_LSC_GIG_SPEED_DROP           (1 << 25)
422dee1ad47SJeff Kirsher #define FLAG_SMART_POWER_DOWN             (1 << 26)
423dee1ad47SJeff Kirsher #define FLAG_MSI_ENABLED                  (1 << 27)
424dc221294SBruce Allan /* reserved (1 << 28) */
425dee1ad47SJeff Kirsher #define FLAG_TSO_FORCE                    (1 << 29)
42612d43f7dSBruce Allan #define FLAG_RESTART_NOW                  (1 << 30)
427dee1ad47SJeff Kirsher #define FLAG_MSI_TEST_FAILED              (1 << 31)
428dee1ad47SJeff Kirsher 
429dee1ad47SJeff Kirsher #define FLAG2_CRC_STRIPPING               (1 << 0)
430dee1ad47SJeff Kirsher #define FLAG2_HAS_PHY_WAKEUP              (1 << 1)
431dee1ad47SJeff Kirsher #define FLAG2_IS_DISCARDING               (1 << 2)
432dee1ad47SJeff Kirsher #define FLAG2_DISABLE_ASPM_L1             (1 << 3)
433dee1ad47SJeff Kirsher #define FLAG2_HAS_PHY_STATS               (1 << 4)
434dee1ad47SJeff Kirsher #define FLAG2_HAS_EEE                     (1 << 5)
435dee1ad47SJeff Kirsher #define FLAG2_DMA_BURST                   (1 << 6)
436dee1ad47SJeff Kirsher #define FLAG2_DISABLE_ASPM_L0S            (1 << 7)
437dee1ad47SJeff Kirsher #define FLAG2_DISABLE_AIM                 (1 << 8)
438dee1ad47SJeff Kirsher #define FLAG2_CHECK_PHY_HANG              (1 << 9)
439823dcd25SDavid S. Miller #define FLAG2_NO_DISABLE_RX               (1 << 10)
440823dcd25SDavid S. Miller #define FLAG2_PCIM2PCI_ARBITER_WA         (1 << 11)
4410184039aSBen Greear #define FLAG2_DFLT_CRC_STRIPPING          (1 << 12)
442b67e1913SBruce Allan #define FLAG2_CHECK_RX_HWTSTAMP           (1 << 13)
443dee1ad47SJeff Kirsher 
444dee1ad47SJeff Kirsher #define E1000_RX_DESC_PS(R, i)	    \
445dee1ad47SJeff Kirsher 	(&(((union e1000_rx_desc_packet_split *)((R).desc))[i]))
4465f450212SBruce Allan #define E1000_RX_DESC_EXT(R, i)	    \
4475f450212SBruce Allan 	(&(((union e1000_rx_desc_extended *)((R).desc))[i]))
448dee1ad47SJeff Kirsher #define E1000_GET_DESC(R, i, type)	(&(((struct type *)((R).desc))[i]))
449dee1ad47SJeff Kirsher #define E1000_TX_DESC(R, i)		E1000_GET_DESC(R, i, e1000_tx_desc)
450dee1ad47SJeff Kirsher #define E1000_CONTEXT_DESC(R, i)	E1000_GET_DESC(R, i, e1000_context_desc)
451dee1ad47SJeff Kirsher 
452dee1ad47SJeff Kirsher enum e1000_state_t {
453dee1ad47SJeff Kirsher 	__E1000_TESTING,
454dee1ad47SJeff Kirsher 	__E1000_RESETTING,
455a90b412cSBruce Allan 	__E1000_ACCESS_SHARED_RESOURCE,
456dee1ad47SJeff Kirsher 	__E1000_DOWN
457dee1ad47SJeff Kirsher };
458dee1ad47SJeff Kirsher 
459dee1ad47SJeff Kirsher enum latency_range {
460dee1ad47SJeff Kirsher 	lowest_latency = 0,
461dee1ad47SJeff Kirsher 	low_latency = 1,
462dee1ad47SJeff Kirsher 	bulk_latency = 2,
463dee1ad47SJeff Kirsher 	latency_invalid = 255
464dee1ad47SJeff Kirsher };
465dee1ad47SJeff Kirsher 
466dee1ad47SJeff Kirsher extern char e1000e_driver_name[];
467dee1ad47SJeff Kirsher extern const char e1000e_driver_version[];
468dee1ad47SJeff Kirsher 
4695ccc921aSJoe Perches void e1000e_check_options(struct e1000_adapter *adapter);
4705ccc921aSJoe Perches void e1000e_set_ethtool_ops(struct net_device *netdev);
471dee1ad47SJeff Kirsher 
4725ccc921aSJoe Perches int e1000e_up(struct e1000_adapter *adapter);
47328002099SDavid Ertman void e1000e_down(struct e1000_adapter *adapter, bool reset);
4745ccc921aSJoe Perches void e1000e_reinit_locked(struct e1000_adapter *adapter);
4755ccc921aSJoe Perches void e1000e_reset(struct e1000_adapter *adapter);
4765ccc921aSJoe Perches void e1000e_power_up_phy(struct e1000_adapter *adapter);
4775ccc921aSJoe Perches int e1000e_setup_rx_resources(struct e1000_ring *ring);
4785ccc921aSJoe Perches int e1000e_setup_tx_resources(struct e1000_ring *ring);
4795ccc921aSJoe Perches void e1000e_free_rx_resources(struct e1000_ring *ring);
4805ccc921aSJoe Perches void e1000e_free_tx_resources(struct e1000_ring *ring);
4815ccc921aSJoe Perches struct rtnl_link_stats64 *e1000e_get_stats64(struct net_device *netdev,
4825ccc921aSJoe Perches 					     struct rtnl_link_stats64 *stats);
4835ccc921aSJoe Perches void e1000e_set_interrupt_capability(struct e1000_adapter *adapter);
4845ccc921aSJoe Perches void e1000e_reset_interrupt_capability(struct e1000_adapter *adapter);
4855ccc921aSJoe Perches void e1000e_get_hw_control(struct e1000_adapter *adapter);
4865ccc921aSJoe Perches void e1000e_release_hw_control(struct e1000_adapter *adapter);
4875ccc921aSJoe Perches void e1000e_write_itr(struct e1000_adapter *adapter, u32 itr);
488dee1ad47SJeff Kirsher 
489dee1ad47SJeff Kirsher extern unsigned int copybreak;
490dee1ad47SJeff Kirsher 
4918ce9d6c7SJeff Kirsher extern const struct e1000_info e1000_82571_info;
4928ce9d6c7SJeff Kirsher extern const struct e1000_info e1000_82572_info;
4938ce9d6c7SJeff Kirsher extern const struct e1000_info e1000_82573_info;
4948ce9d6c7SJeff Kirsher extern const struct e1000_info e1000_82574_info;
4958ce9d6c7SJeff Kirsher extern const struct e1000_info e1000_82583_info;
4968ce9d6c7SJeff Kirsher extern const struct e1000_info e1000_ich8_info;
4978ce9d6c7SJeff Kirsher extern const struct e1000_info e1000_ich9_info;
4988ce9d6c7SJeff Kirsher extern const struct e1000_info e1000_ich10_info;
4998ce9d6c7SJeff Kirsher extern const struct e1000_info e1000_pch_info;
5008ce9d6c7SJeff Kirsher extern const struct e1000_info e1000_pch2_info;
5012fbe4526SBruce Allan extern const struct e1000_info e1000_pch_lpt_info;
5028ce9d6c7SJeff Kirsher extern const struct e1000_info e1000_es2_info;
503dee1ad47SJeff Kirsher 
5045ccc921aSJoe Perches void e1000e_ptp_init(struct e1000_adapter *adapter);
5055ccc921aSJoe Perches void e1000e_ptp_remove(struct e1000_adapter *adapter);
506dee1ad47SJeff Kirsher 
507dee1ad47SJeff Kirsher static inline s32 e1000_phy_hw_reset(struct e1000_hw *hw)
508dee1ad47SJeff Kirsher {
509dee1ad47SJeff Kirsher 	return hw->phy.ops.reset(hw);
510dee1ad47SJeff Kirsher }
511dee1ad47SJeff Kirsher 
512dee1ad47SJeff Kirsher static inline s32 e1e_rphy(struct e1000_hw *hw, u32 offset, u16 *data)
513dee1ad47SJeff Kirsher {
514dee1ad47SJeff Kirsher 	return hw->phy.ops.read_reg(hw, offset, data);
515dee1ad47SJeff Kirsher }
516dee1ad47SJeff Kirsher 
517f1430d69SBruce Allan static inline s32 e1e_rphy_locked(struct e1000_hw *hw, u32 offset, u16 *data)
518f1430d69SBruce Allan {
519f1430d69SBruce Allan 	return hw->phy.ops.read_reg_locked(hw, offset, data);
520f1430d69SBruce Allan }
521f1430d69SBruce Allan 
522dee1ad47SJeff Kirsher static inline s32 e1e_wphy(struct e1000_hw *hw, u32 offset, u16 data)
523dee1ad47SJeff Kirsher {
524dee1ad47SJeff Kirsher 	return hw->phy.ops.write_reg(hw, offset, data);
525dee1ad47SJeff Kirsher }
526dee1ad47SJeff Kirsher 
527f1430d69SBruce Allan static inline s32 e1e_wphy_locked(struct e1000_hw *hw, u32 offset, u16 data)
528f1430d69SBruce Allan {
529f1430d69SBruce Allan 	return hw->phy.ops.write_reg_locked(hw, offset, data);
530f1430d69SBruce Allan }
531f1430d69SBruce Allan 
5325ccc921aSJoe Perches void e1000e_reload_nvm_generic(struct e1000_hw *hw);
533dee1ad47SJeff Kirsher 
534dee1ad47SJeff Kirsher static inline s32 e1000e_read_mac_addr(struct e1000_hw *hw)
535dee1ad47SJeff Kirsher {
536dee1ad47SJeff Kirsher 	if (hw->mac.ops.read_mac_addr)
537dee1ad47SJeff Kirsher 		return hw->mac.ops.read_mac_addr(hw);
538dee1ad47SJeff Kirsher 
539dee1ad47SJeff Kirsher 	return e1000_read_mac_addr_generic(hw);
540dee1ad47SJeff Kirsher }
541dee1ad47SJeff Kirsher 
542dee1ad47SJeff Kirsher static inline s32 e1000_validate_nvm_checksum(struct e1000_hw *hw)
543dee1ad47SJeff Kirsher {
544dee1ad47SJeff Kirsher 	return hw->nvm.ops.validate(hw);
545dee1ad47SJeff Kirsher }
546dee1ad47SJeff Kirsher 
547dee1ad47SJeff Kirsher static inline s32 e1000e_update_nvm_checksum(struct e1000_hw *hw)
548dee1ad47SJeff Kirsher {
549dee1ad47SJeff Kirsher 	return hw->nvm.ops.update(hw);
550dee1ad47SJeff Kirsher }
551dee1ad47SJeff Kirsher 
552c29c3ba5SBruce Allan static inline s32 e1000_read_nvm(struct e1000_hw *hw, u16 offset, u16 words,
553c29c3ba5SBruce Allan 				 u16 *data)
554dee1ad47SJeff Kirsher {
555dee1ad47SJeff Kirsher 	return hw->nvm.ops.read(hw, offset, words, data);
556dee1ad47SJeff Kirsher }
557dee1ad47SJeff Kirsher 
558c29c3ba5SBruce Allan static inline s32 e1000_write_nvm(struct e1000_hw *hw, u16 offset, u16 words,
559c29c3ba5SBruce Allan 				  u16 *data)
560dee1ad47SJeff Kirsher {
561dee1ad47SJeff Kirsher 	return hw->nvm.ops.write(hw, offset, words, data);
562dee1ad47SJeff Kirsher }
563dee1ad47SJeff Kirsher 
564dee1ad47SJeff Kirsher static inline s32 e1000_get_phy_info(struct e1000_hw *hw)
565dee1ad47SJeff Kirsher {
566dee1ad47SJeff Kirsher 	return hw->phy.ops.get_info(hw);
567dee1ad47SJeff Kirsher }
568dee1ad47SJeff Kirsher 
569dee1ad47SJeff Kirsher static inline u32 __er32(struct e1000_hw *hw, unsigned long reg)
570dee1ad47SJeff Kirsher {
571dee1ad47SJeff Kirsher 	return readl(hw->hw_addr + reg);
572dee1ad47SJeff Kirsher }
573dee1ad47SJeff Kirsher 
574bdc125f7SBruce Allan #define er32(reg)	__er32(hw, E1000_##reg)
575bdc125f7SBruce Allan 
576bdc125f7SBruce Allan /**
577bdc125f7SBruce Allan  * __ew32_prepare - prepare to write to MAC CSR register on certain parts
578bdc125f7SBruce Allan  * @hw: pointer to the HW structure
579bdc125f7SBruce Allan  *
580bdc125f7SBruce Allan  * When updating the MAC CSR registers, the Manageability Engine (ME) could
581bdc125f7SBruce Allan  * be accessing the registers at the same time.  Normally, this is handled in
582bdc125f7SBruce Allan  * h/w by an arbiter but on some parts there is a bug that acknowledges Host
583bdc125f7SBruce Allan  * accesses later than it should which could result in the register to have
584bdc125f7SBruce Allan  * an incorrect value.  Workaround this by checking the FWSM register which
585bdc125f7SBruce Allan  * has bit 24 set while ME is accessing MAC CSR registers, wait if it is set
586bdc125f7SBruce Allan  * and try again a number of times.
587bdc125f7SBruce Allan  **/
588bdc125f7SBruce Allan static inline s32 __ew32_prepare(struct e1000_hw *hw)
589bdc125f7SBruce Allan {
590bdc125f7SBruce Allan 	s32 i = E1000_ICH_FWSM_PCIM2PCI_COUNT;
591bdc125f7SBruce Allan 
592bdc125f7SBruce Allan 	while ((er32(FWSM) & E1000_ICH_FWSM_PCIM2PCI) && --i)
5932a437cd3SBruce Allan 		udelay(50);
594bdc125f7SBruce Allan 
595bdc125f7SBruce Allan 	return i;
596bdc125f7SBruce Allan }
597bdc125f7SBruce Allan 
598dee1ad47SJeff Kirsher static inline void __ew32(struct e1000_hw *hw, unsigned long reg, u32 val)
599dee1ad47SJeff Kirsher {
600bdc125f7SBruce Allan 	if (hw->adapter->flags2 & FLAG2_PCIM2PCI_ARBITER_WA)
601bdc125f7SBruce Allan 		__ew32_prepare(hw);
602bdc125f7SBruce Allan 
603dee1ad47SJeff Kirsher 	writel(val, hw->hw_addr + reg);
604dee1ad47SJeff Kirsher }
605dee1ad47SJeff Kirsher 
606bdc125f7SBruce Allan #define ew32(reg, val)	__ew32(hw, E1000_##reg, (val))
607bdc125f7SBruce Allan 
608bdc125f7SBruce Allan #define e1e_flush()	er32(STATUS)
609bdc125f7SBruce Allan 
610bdc125f7SBruce Allan #define E1000_WRITE_REG_ARRAY(a, reg, offset, value) \
611bdc125f7SBruce Allan 	(__ew32((a), (reg + ((offset) << 2)), (value)))
612bdc125f7SBruce Allan 
613bdc125f7SBruce Allan #define E1000_READ_REG_ARRAY(a, reg, offset) \
614bdc125f7SBruce Allan 	(readl((a)->hw_addr + reg + ((offset) << 2)))
615bdc125f7SBruce Allan 
616dee1ad47SJeff Kirsher #endif /* _E1000_H_ */
617