xref: /openbmc/linux/drivers/net/ethernet/intel/e1000e/e1000.h (revision 3c98cbf22a96c1b12f48c1b2a4680dfe5cb280f9)
1ae06c70bSJeff Kirsher /* SPDX-License-Identifier: GPL-2.0 */
251dce24bSJeff Kirsher /* Copyright(c) 1999 - 2018 Intel Corporation. */
3dee1ad47SJeff Kirsher 
4dee1ad47SJeff Kirsher /* Linux PRO/1000 Ethernet Driver main header file */
5dee1ad47SJeff Kirsher 
6dee1ad47SJeff Kirsher #ifndef _E1000_H_
7dee1ad47SJeff Kirsher #define _E1000_H_
8dee1ad47SJeff Kirsher 
9dee1ad47SJeff Kirsher #include <linux/bitops.h>
10dee1ad47SJeff Kirsher #include <linux/types.h>
11dee1ad47SJeff Kirsher #include <linux/timer.h>
12dee1ad47SJeff Kirsher #include <linux/workqueue.h>
13dee1ad47SJeff Kirsher #include <linux/io.h>
14dee1ad47SJeff Kirsher #include <linux/netdevice.h>
15dee1ad47SJeff Kirsher #include <linux/pci.h>
16dee1ad47SJeff Kirsher #include <linux/crc32.h>
17dee1ad47SJeff Kirsher #include <linux/if_vlan.h>
1874d23cc7SRichard Cochran #include <linux/timecounter.h>
19b67e1913SBruce Allan #include <linux/net_tstamp.h>
20d89777bfSBruce Allan #include <linux/ptp_clock_kernel.h>
21d89777bfSBruce Allan #include <linux/ptp_classify.h>
22c2ade1a4SBruce Allan #include <linux/mii.h>
23d495bcb8SBruce Allan #include <linux/mdio.h>
245684044fSDavid Ahern #include <linux/pm_qos.h>
25dee1ad47SJeff Kirsher #include "hw.h"
26dee1ad47SJeff Kirsher 
27dee1ad47SJeff Kirsher struct e1000_info;
28dee1ad47SJeff Kirsher 
29dee1ad47SJeff Kirsher #define e_dbg(format, arg...) \
30dee1ad47SJeff Kirsher 	netdev_dbg(hw->adapter->netdev, format, ## arg)
31dee1ad47SJeff Kirsher #define e_err(format, arg...) \
32dee1ad47SJeff Kirsher 	netdev_err(adapter->netdev, format, ## arg)
33dee1ad47SJeff Kirsher #define e_info(format, arg...) \
34dee1ad47SJeff Kirsher 	netdev_info(adapter->netdev, format, ## arg)
35dee1ad47SJeff Kirsher #define e_warn(format, arg...) \
36dee1ad47SJeff Kirsher 	netdev_warn(adapter->netdev, format, ## arg)
37dee1ad47SJeff Kirsher #define e_notice(format, arg...) \
38dee1ad47SJeff Kirsher 	netdev_notice(adapter->netdev, format, ## arg)
39dee1ad47SJeff Kirsher 
40dee1ad47SJeff Kirsher /* Interrupt modes, as used by the IntMode parameter */
41dee1ad47SJeff Kirsher #define E1000E_INT_MODE_LEGACY		0
42dee1ad47SJeff Kirsher #define E1000E_INT_MODE_MSI		1
43dee1ad47SJeff Kirsher #define E1000E_INT_MODE_MSIX		2
44dee1ad47SJeff Kirsher 
45dee1ad47SJeff Kirsher /* Tx/Rx descriptor defines */
46dee1ad47SJeff Kirsher #define E1000_DEFAULT_TXD		256
47dee1ad47SJeff Kirsher #define E1000_MAX_TXD			4096
48dee1ad47SJeff Kirsher #define E1000_MIN_TXD			64
49dee1ad47SJeff Kirsher 
50dee1ad47SJeff Kirsher #define E1000_DEFAULT_RXD		256
51dee1ad47SJeff Kirsher #define E1000_MAX_RXD			4096
52dee1ad47SJeff Kirsher #define E1000_MIN_RXD			64
53dee1ad47SJeff Kirsher 
54dee1ad47SJeff Kirsher #define E1000_MIN_ITR_USECS		10 /* 100000 irq/sec */
55dee1ad47SJeff Kirsher #define E1000_MAX_ITR_USECS		10000 /* 100    irq/sec */
56dee1ad47SJeff Kirsher 
57dee1ad47SJeff Kirsher #define E1000_FC_PAUSE_TIME		0x0680 /* 858 usec */
58dee1ad47SJeff Kirsher 
59dee1ad47SJeff Kirsher /* How many Tx Descriptors do we need to call netif_wake_queue ? */
60dee1ad47SJeff Kirsher /* How many Rx Buffers do we bundle into one write to the hardware ? */
61dee1ad47SJeff Kirsher #define E1000_RX_BUFFER_WRITE		16 /* Must be power of 2 */
62dee1ad47SJeff Kirsher 
63dee1ad47SJeff Kirsher #define AUTO_ALL_MODES			0
64dee1ad47SJeff Kirsher #define E1000_EEPROM_APME		0x0400
65dee1ad47SJeff Kirsher 
66dee1ad47SJeff Kirsher #define E1000_MNG_VLAN_NONE		(-1)
67dee1ad47SJeff Kirsher 
68dee1ad47SJeff Kirsher #define DEFAULT_JUMBO			9234
69dee1ad47SJeff Kirsher 
70dee1ad47SJeff Kirsher /* Time to wait before putting the device into D3 if there's no link (in ms). */
71dee1ad47SJeff Kirsher #define LINK_TIMEOUT		100
72dee1ad47SJeff Kirsher 
73e921eb1aSBruce Allan /* Count for polling __E1000_RESET condition every 10-20msec.
74bb9e44d0SBruce Allan  * Experimentation has shown the reset can take approximately 210msec.
75bb9e44d0SBruce Allan  */
76bb9e44d0SBruce Allan #define E1000_CHECK_RESET_COUNT		25
77bb9e44d0SBruce Allan 
78ff917429SYanir Lubetkin #define PCICFG_DESC_RING_STATUS		0xe4
79ff917429SYanir Lubetkin #define FLUSH_DESC_REQUIRED		0x100
80dee1ad47SJeff Kirsher 
81e921eb1aSBruce Allan /* in the case of WTHRESH, it appears at least the 82571/2 hardware
82dee1ad47SJeff Kirsher  * writes back 4 descriptors when WTHRESH=5, and 3 descriptors when
838edc0e62SHiroaki SHIMODA  * WTHRESH=4, so a setting of 5 gives the most efficient bus
848edc0e62SHiroaki SHIMODA  * utilization but to avoid possible Tx stalls, set it to 1
85dee1ad47SJeff Kirsher  */
86dee1ad47SJeff Kirsher #define E1000_TXDCTL_DMA_BURST_ENABLE                          \
87dee1ad47SJeff Kirsher 	(E1000_TXDCTL_GRAN | /* set descriptor granularity */  \
88dee1ad47SJeff Kirsher 	 E1000_TXDCTL_COUNT_DESC |                             \
8918dd2392SJacob Keller 	 (1u << 16) | /* wthresh must be +1 more than desired */\
9018dd2392SJacob Keller 	 (1u << 8)  | /* hthresh */                             \
91dee1ad47SJeff Kirsher 	 0x1f)        /* pthresh */
92dee1ad47SJeff Kirsher 
93dee1ad47SJeff Kirsher #define E1000_RXDCTL_DMA_BURST_ENABLE                          \
94dee1ad47SJeff Kirsher 	(0x01000000 | /* set descriptor granularity */         \
9518dd2392SJacob Keller 	 (4u << 16) | /* set writeback threshold    */         \
9618dd2392SJacob Keller 	 (4u << 8)  | /* set prefetch threshold     */         \
97dee1ad47SJeff Kirsher 	 0x20)        /* set hthresh                */
98dee1ad47SJeff Kirsher 
9918dd2392SJacob Keller #define E1000_TIDV_FPD BIT(31)
10018dd2392SJacob Keller #define E1000_RDTR_FPD BIT(31)
101dee1ad47SJeff Kirsher 
102dee1ad47SJeff Kirsher enum e1000_boards {
103dee1ad47SJeff Kirsher 	board_82571,
104dee1ad47SJeff Kirsher 	board_82572,
105dee1ad47SJeff Kirsher 	board_82573,
106dee1ad47SJeff Kirsher 	board_82574,
107dee1ad47SJeff Kirsher 	board_82583,
108dee1ad47SJeff Kirsher 	board_80003es2lan,
109dee1ad47SJeff Kirsher 	board_ich8lan,
110dee1ad47SJeff Kirsher 	board_ich9lan,
111dee1ad47SJeff Kirsher 	board_ich10lan,
112dee1ad47SJeff Kirsher 	board_pchlan,
113dee1ad47SJeff Kirsher 	board_pch2lan,
1142fbe4526SBruce Allan 	board_pch_lpt,
1153a3173b9SSasha Neftin 	board_pch_spt,
1163a3173b9SSasha Neftin 	board_pch_cnp
117dee1ad47SJeff Kirsher };
118dee1ad47SJeff Kirsher 
119dee1ad47SJeff Kirsher struct e1000_ps_page {
120dee1ad47SJeff Kirsher 	struct page *page;
121dee1ad47SJeff Kirsher 	u64 dma; /* must be u64 - written to hw */
122dee1ad47SJeff Kirsher };
123dee1ad47SJeff Kirsher 
124e921eb1aSBruce Allan /* wrappers around a pointer to a socket buffer,
125dee1ad47SJeff Kirsher  * so a DMA handle can be stored along with the buffer
126dee1ad47SJeff Kirsher  */
127dee1ad47SJeff Kirsher struct e1000_buffer {
128dee1ad47SJeff Kirsher 	dma_addr_t dma;
129dee1ad47SJeff Kirsher 	struct sk_buff *skb;
130dee1ad47SJeff Kirsher 	union {
131dee1ad47SJeff Kirsher 		/* Tx */
132dee1ad47SJeff Kirsher 		struct {
133dee1ad47SJeff Kirsher 			unsigned long time_stamp;
134dee1ad47SJeff Kirsher 			u16 length;
135dee1ad47SJeff Kirsher 			u16 next_to_watch;
136dee1ad47SJeff Kirsher 			unsigned int segs;
137dee1ad47SJeff Kirsher 			unsigned int bytecount;
138dee1ad47SJeff Kirsher 			u16 mapped_as_page;
139dee1ad47SJeff Kirsher 		};
140dee1ad47SJeff Kirsher 		/* Rx */
141dee1ad47SJeff Kirsher 		struct {
142dee1ad47SJeff Kirsher 			/* arrays of page information for packet split */
143dee1ad47SJeff Kirsher 			struct e1000_ps_page *ps_pages;
144dee1ad47SJeff Kirsher 			struct page *page;
145dee1ad47SJeff Kirsher 		};
146dee1ad47SJeff Kirsher 	};
147dee1ad47SJeff Kirsher };
148dee1ad47SJeff Kirsher 
149dee1ad47SJeff Kirsher struct e1000_ring {
15055aa6985SBruce Allan 	struct e1000_adapter *adapter;	/* back pointer to adapter */
151dee1ad47SJeff Kirsher 	void *desc;			/* pointer to ring memory  */
152dee1ad47SJeff Kirsher 	dma_addr_t dma;			/* phys address of ring    */
153dee1ad47SJeff Kirsher 	unsigned int size;		/* length of ring in bytes */
154dee1ad47SJeff Kirsher 	unsigned int count;		/* number of desc. in ring */
155dee1ad47SJeff Kirsher 
156dee1ad47SJeff Kirsher 	u16 next_to_use;
157dee1ad47SJeff Kirsher 	u16 next_to_clean;
158dee1ad47SJeff Kirsher 
159c5083cf6SBruce Allan 	void __iomem *head;
160c5083cf6SBruce Allan 	void __iomem *tail;
161dee1ad47SJeff Kirsher 
162dee1ad47SJeff Kirsher 	/* array of buffer information structs */
163dee1ad47SJeff Kirsher 	struct e1000_buffer *buffer_info;
164dee1ad47SJeff Kirsher 
165dee1ad47SJeff Kirsher 	char name[IFNAMSIZ + 5];
166dee1ad47SJeff Kirsher 	u32 ims_val;
167dee1ad47SJeff Kirsher 	u32 itr_val;
168c5083cf6SBruce Allan 	void __iomem *itr_register;
169dee1ad47SJeff Kirsher 	int set_itr;
170dee1ad47SJeff Kirsher 
171dee1ad47SJeff Kirsher 	struct sk_buff *rx_skb_top;
172dee1ad47SJeff Kirsher };
173dee1ad47SJeff Kirsher 
174dee1ad47SJeff Kirsher /* PHY register snapshot values */
175dee1ad47SJeff Kirsher struct e1000_phy_regs {
176dee1ad47SJeff Kirsher 	u16 bmcr;		/* basic mode control register    */
177dee1ad47SJeff Kirsher 	u16 bmsr;		/* basic mode status register     */
178dee1ad47SJeff Kirsher 	u16 advertise;		/* auto-negotiation advertisement */
179dee1ad47SJeff Kirsher 	u16 lpa;		/* link partner ability register  */
180dee1ad47SJeff Kirsher 	u16 expansion;		/* auto-negotiation expansion reg */
181dee1ad47SJeff Kirsher 	u16 ctrl1000;		/* 1000BASE-T control register    */
182dee1ad47SJeff Kirsher 	u16 stat1000;		/* 1000BASE-T status register     */
183dee1ad47SJeff Kirsher 	u16 estatus;		/* extended status register       */
184dee1ad47SJeff Kirsher };
185dee1ad47SJeff Kirsher 
186dee1ad47SJeff Kirsher /* board specific private data structure */
187dee1ad47SJeff Kirsher struct e1000_adapter {
188d5ad7a6aSJeff Kirsher 	struct timer_list watchdog_timer;
189dee1ad47SJeff Kirsher 	struct timer_list phy_info_timer;
190dee1ad47SJeff Kirsher 	struct timer_list blink_timer;
191dee1ad47SJeff Kirsher 
192dee1ad47SJeff Kirsher 	struct work_struct reset_task;
193d5ad7a6aSJeff Kirsher 	struct work_struct watchdog_task;
194dee1ad47SJeff Kirsher 
195dee1ad47SJeff Kirsher 	const struct e1000_info *ei;
196dee1ad47SJeff Kirsher 
197dee1ad47SJeff Kirsher 	unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
198dee1ad47SJeff Kirsher 	u32 bd_number;
199dee1ad47SJeff Kirsher 	u32 rx_buffer_len;
200dee1ad47SJeff Kirsher 	u16 mng_vlan_id;
201dee1ad47SJeff Kirsher 	u16 link_speed;
202dee1ad47SJeff Kirsher 	u16 link_duplex;
203dee1ad47SJeff Kirsher 	u16 eeprom_vers;
204dee1ad47SJeff Kirsher 
205dee1ad47SJeff Kirsher 	/* track device up/down/testing state */
206dee1ad47SJeff Kirsher 	unsigned long state;
207dee1ad47SJeff Kirsher 
208dee1ad47SJeff Kirsher 	/* Interrupt Throttle Rate */
209dee1ad47SJeff Kirsher 	u32 itr;
210dee1ad47SJeff Kirsher 	u32 itr_setting;
211dee1ad47SJeff Kirsher 	u16 tx_itr;
212dee1ad47SJeff Kirsher 	u16 rx_itr;
213dee1ad47SJeff Kirsher 
21433550cecSBruce Allan 	/* Tx - one ring per active queue */
21533550cecSBruce Allan 	struct e1000_ring *tx_ring ____cacheline_aligned_in_smp;
216d821a4c4SBruce Allan 	u32 tx_fifo_limit;
217dee1ad47SJeff Kirsher 
218dee1ad47SJeff Kirsher 	struct napi_struct napi;
219dee1ad47SJeff Kirsher 
22094fb848bSBruce Allan 	unsigned int uncorr_errors;	/* uncorrectable ECC errors */
22194fb848bSBruce Allan 	unsigned int corr_errors;	/* correctable ECC errors */
222dee1ad47SJeff Kirsher 	unsigned int restart_queue;
223dee1ad47SJeff Kirsher 	u32 txd_cmd;
224dee1ad47SJeff Kirsher 
225dee1ad47SJeff Kirsher 	bool detect_tx_hung;
22609357b00SJeff Kirsher 	bool tx_hang_recheck;
227dee1ad47SJeff Kirsher 	u8 tx_timeout_factor;
228dee1ad47SJeff Kirsher 
229dee1ad47SJeff Kirsher 	u32 tx_int_delay;
230dee1ad47SJeff Kirsher 	u32 tx_abs_int_delay;
231dee1ad47SJeff Kirsher 
232dee1ad47SJeff Kirsher 	unsigned int total_tx_bytes;
233dee1ad47SJeff Kirsher 	unsigned int total_tx_packets;
234dee1ad47SJeff Kirsher 	unsigned int total_rx_bytes;
235dee1ad47SJeff Kirsher 	unsigned int total_rx_packets;
236dee1ad47SJeff Kirsher 
237dee1ad47SJeff Kirsher 	/* Tx stats */
238dee1ad47SJeff Kirsher 	u64 tpt_old;
239dee1ad47SJeff Kirsher 	u64 colc_old;
240dee1ad47SJeff Kirsher 	u32 gotc;
241dee1ad47SJeff Kirsher 	u64 gotc_old;
242dee1ad47SJeff Kirsher 	u32 tx_timeout_count;
243dee1ad47SJeff Kirsher 	u32 tx_fifo_head;
244dee1ad47SJeff Kirsher 	u32 tx_head_addr;
245dee1ad47SJeff Kirsher 	u32 tx_fifo_size;
246dee1ad47SJeff Kirsher 	u32 tx_dma_failed;
24759c871c5SJakub Kicinski 	u32 tx_hwtstamp_timeouts;
248cff57141SJacob Keller 	u32 tx_hwtstamp_skipped;
249dee1ad47SJeff Kirsher 
250e921eb1aSBruce Allan 	/* Rx */
25155aa6985SBruce Allan 	bool (*clean_rx)(struct e1000_ring *ring, int *work_done,
25255aa6985SBruce Allan 			 int work_to_do) ____cacheline_aligned_in_smp;
25355aa6985SBruce Allan 	void (*alloc_rx_buf)(struct e1000_ring *ring, int cleaned_count,
25455aa6985SBruce Allan 			     gfp_t gfp);
255dee1ad47SJeff Kirsher 	struct e1000_ring *rx_ring;
256dee1ad47SJeff Kirsher 
257dee1ad47SJeff Kirsher 	u32 rx_int_delay;
258dee1ad47SJeff Kirsher 	u32 rx_abs_int_delay;
259dee1ad47SJeff Kirsher 
260dee1ad47SJeff Kirsher 	/* Rx stats */
261dee1ad47SJeff Kirsher 	u64 hw_csum_err;
262dee1ad47SJeff Kirsher 	u64 hw_csum_good;
263dee1ad47SJeff Kirsher 	u64 rx_hdr_split;
264dee1ad47SJeff Kirsher 	u32 gorc;
265dee1ad47SJeff Kirsher 	u64 gorc_old;
266dee1ad47SJeff Kirsher 	u32 alloc_rx_buff_failed;
267dee1ad47SJeff Kirsher 	u32 rx_dma_failed;
268b67e1913SBruce Allan 	u32 rx_hwtstamp_cleared;
269dee1ad47SJeff Kirsher 
270dee1ad47SJeff Kirsher 	unsigned int rx_ps_pages;
271dee1ad47SJeff Kirsher 	u16 rx_ps_bsize0;
272dee1ad47SJeff Kirsher 	u32 max_frame_size;
273dee1ad47SJeff Kirsher 	u32 min_frame_size;
274dee1ad47SJeff Kirsher 
275dee1ad47SJeff Kirsher 	/* OS defined structs */
276dee1ad47SJeff Kirsher 	struct net_device *netdev;
277dee1ad47SJeff Kirsher 	struct pci_dev *pdev;
278dee1ad47SJeff Kirsher 
279dee1ad47SJeff Kirsher 	/* structs defined in e1000_hw.h */
280dee1ad47SJeff Kirsher 	struct e1000_hw hw;
281dee1ad47SJeff Kirsher 
2829d57088bSBruce Allan 	spinlock_t stats64_lock;	/* protects statistics counters */
283dee1ad47SJeff Kirsher 	struct e1000_hw_stats stats;
284dee1ad47SJeff Kirsher 	struct e1000_phy_info phy_info;
285dee1ad47SJeff Kirsher 	struct e1000_phy_stats phy_stats;
286dee1ad47SJeff Kirsher 
287dee1ad47SJeff Kirsher 	/* Snapshot of PHY registers */
288dee1ad47SJeff Kirsher 	struct e1000_phy_regs phy_regs;
289dee1ad47SJeff Kirsher 
290dee1ad47SJeff Kirsher 	struct e1000_ring test_tx_ring;
291dee1ad47SJeff Kirsher 	struct e1000_ring test_rx_ring;
292dee1ad47SJeff Kirsher 	u32 test_icr;
293dee1ad47SJeff Kirsher 
294dee1ad47SJeff Kirsher 	u32 msg_enable;
295dee1ad47SJeff Kirsher 	unsigned int num_vectors;
296dee1ad47SJeff Kirsher 	struct msix_entry *msix_entries;
297dee1ad47SJeff Kirsher 	int int_mode;
298dee1ad47SJeff Kirsher 	u32 eiac_mask;
299dee1ad47SJeff Kirsher 
300dee1ad47SJeff Kirsher 	u32 eeprom_wol;
301dee1ad47SJeff Kirsher 	u32 wol;
302dee1ad47SJeff Kirsher 	u32 pba;
303dee1ad47SJeff Kirsher 	u32 max_hw_frame_size;
304dee1ad47SJeff Kirsher 
305dee1ad47SJeff Kirsher 	bool fc_autoneg;
306dee1ad47SJeff Kirsher 
307dee1ad47SJeff Kirsher 	unsigned int flags;
308dee1ad47SJeff Kirsher 	unsigned int flags2;
309dee1ad47SJeff Kirsher 	struct work_struct downshift_task;
310dee1ad47SJeff Kirsher 	struct work_struct update_phy_task;
311dee1ad47SJeff Kirsher 	struct work_struct print_hang_task;
312dee1ad47SJeff Kirsher 
313dee1ad47SJeff Kirsher 	int phy_hang_count;
31455aa6985SBruce Allan 
31555aa6985SBruce Allan 	u16 tx_ring_count;
31655aa6985SBruce Allan 	u16 rx_ring_count;
317b67e1913SBruce Allan 
318b67e1913SBruce Allan 	struct hwtstamp_config hwtstamp_config;
319b67e1913SBruce Allan 	struct delayed_work systim_overflow_work;
320b67e1913SBruce Allan 	struct sk_buff *tx_hwtstamp_skb;
32159c871c5SJakub Kicinski 	unsigned long tx_hwtstamp_start;
322b67e1913SBruce Allan 	struct work_struct tx_hwtstamp_work;
323b67e1913SBruce Allan 	spinlock_t systim_lock;	/* protects SYSTIML/H regsters */
324b67e1913SBruce Allan 	struct cyclecounter cc;
325b67e1913SBruce Allan 	struct timecounter tc;
326d89777bfSBruce Allan 	struct ptp_clock *ptp_clock;
327d89777bfSBruce Allan 	struct ptp_clock_info ptp_clock_info;
328e2c65448SThomas Graf 	struct pm_qos_request pm_qos_req;
329aa524b66SJacob Keller 	s32 ptp_delta;
330d495bcb8SBruce Allan 
331d495bcb8SBruce Allan 	u16 eee_advert;
332dee1ad47SJeff Kirsher };
333dee1ad47SJeff Kirsher 
334dee1ad47SJeff Kirsher struct e1000_info {
335dee1ad47SJeff Kirsher 	enum e1000_mac_type	mac;
336dee1ad47SJeff Kirsher 	unsigned int		flags;
337dee1ad47SJeff Kirsher 	unsigned int		flags2;
338dee1ad47SJeff Kirsher 	u32			pba;
339dee1ad47SJeff Kirsher 	u32			max_hw_frame_size;
340dee1ad47SJeff Kirsher 	s32			(*get_variants)(struct e1000_adapter *);
3418ce9d6c7SJeff Kirsher 	const struct e1000_mac_operations *mac_ops;
3428ce9d6c7SJeff Kirsher 	const struct e1000_phy_operations *phy_ops;
3438ce9d6c7SJeff Kirsher 	const struct e1000_nvm_operations *nvm_ops;
344dee1ad47SJeff Kirsher };
345dee1ad47SJeff Kirsher 
346d89777bfSBruce Allan s32 e1000e_get_base_timinca(struct e1000_adapter *adapter, u32 *timinca);
347d89777bfSBruce Allan 
348b67e1913SBruce Allan /* The system time is maintained by a 64-bit counter comprised of the 32-bit
349b67e1913SBruce Allan  * SYSTIMH and SYSTIML registers.  How the counter increments (and therefore
350b67e1913SBruce Allan  * its resolution) is based on the contents of the TIMINCA register - it
351b67e1913SBruce Allan  * increments every incperiod (bits 31:24) clock ticks by incvalue (bits 23:0).
352b67e1913SBruce Allan  * For the best accuracy, the incperiod should be as small as possible.  The
353b67e1913SBruce Allan  * incvalue is scaled by a factor as large as possible (while still fitting
354b67e1913SBruce Allan  * in bits 23:0) so that relatively small clock corrections can be made.
355b67e1913SBruce Allan  *
356b67e1913SBruce Allan  * As a result, a shift of INCVALUE_SHIFT_n is used to fit a value of
357b67e1913SBruce Allan  * INCVALUE_n into the TIMINCA register allowing 32+8+(24-INCVALUE_SHIFT_n)
358b67e1913SBruce Allan  * bits to count nanoseconds leaving the rest for fractional nonseconds.
359b67e1913SBruce Allan  */
36068fe1d5dSSasha Neftin #define INCVALUE_96MHZ		125
36168fe1d5dSSasha Neftin #define INCVALUE_SHIFT_96MHZ	17
36268fe1d5dSSasha Neftin #define INCPERIOD_SHIFT_96MHZ	2
36368fe1d5dSSasha Neftin #define INCPERIOD_96MHZ		(12 >> INCPERIOD_SHIFT_96MHZ)
364b67e1913SBruce Allan 
36568fe1d5dSSasha Neftin #define INCVALUE_25MHZ		40
36668fe1d5dSSasha Neftin #define INCVALUE_SHIFT_25MHZ	18
36768fe1d5dSSasha Neftin #define INCPERIOD_25MHZ		1
368b67e1913SBruce Allan 
36968fe1d5dSSasha Neftin #define INCVALUE_24MHZ		125
37068fe1d5dSSasha Neftin #define INCVALUE_SHIFT_24MHZ	14
37168fe1d5dSSasha Neftin #define INCPERIOD_24MHZ		3
37268fe1d5dSSasha Neftin 
37368fe1d5dSSasha Neftin #define INCVALUE_38400KHZ	26
37468fe1d5dSSasha Neftin #define INCVALUE_SHIFT_38400KHZ	19
37568fe1d5dSSasha Neftin #define INCPERIOD_38400KHZ	1
37683129b37SYanir Lubetkin 
377b67e1913SBruce Allan /* Another drawback of scaling the incvalue by a large factor is the
378b67e1913SBruce Allan  * 64-bit SYSTIM register overflows more quickly.  This is dealt with
379b67e1913SBruce Allan  * by simply reading the clock before it overflows.
380b67e1913SBruce Allan  *
381b67e1913SBruce Allan  * Clock	ns bits	Overflows after
382b67e1913SBruce Allan  * ~~~~~~	~~~~~~~	~~~~~~~~~~~~~~~
383b67e1913SBruce Allan  * 96MHz	47-bit	2^(47-INCPERIOD_SHIFT_96MHz) / 10^9 / 3600 = 9.77 hrs
384b67e1913SBruce Allan  * 25MHz	46-bit	2^46 / 10^9 / 3600 = 19.55 hours
385b67e1913SBruce Allan  */
386b67e1913SBruce Allan #define E1000_SYSTIM_OVERFLOW_PERIOD	(HZ * 60 * 60 * 4)
3875e7ff970STodd Fujinaka #define E1000_MAX_82574_SYSTIM_REREADS	50
3885e7ff970STodd Fujinaka #define E1000_82574_SYSTIM_EPSILON	(1ULL << 35ULL)
389b67e1913SBruce Allan 
390dee1ad47SJeff Kirsher /* hardware capability, feature, and workaround flags */
39118dd2392SJacob Keller #define FLAG_HAS_AMT                      BIT(0)
39218dd2392SJacob Keller #define FLAG_HAS_FLASH                    BIT(1)
39318dd2392SJacob Keller #define FLAG_HAS_HW_VLAN_FILTER           BIT(2)
39418dd2392SJacob Keller #define FLAG_HAS_WOL                      BIT(3)
39518dd2392SJacob Keller /* reserved BIT(4) */
39618dd2392SJacob Keller #define FLAG_HAS_CTRLEXT_ON_LOAD          BIT(5)
39718dd2392SJacob Keller #define FLAG_HAS_SWSM_ON_LOAD             BIT(6)
39818dd2392SJacob Keller #define FLAG_HAS_JUMBO_FRAMES             BIT(7)
39918dd2392SJacob Keller #define FLAG_READ_ONLY_NVM                BIT(8)
40018dd2392SJacob Keller #define FLAG_IS_ICH                       BIT(9)
40118dd2392SJacob Keller #define FLAG_HAS_MSIX                     BIT(10)
40218dd2392SJacob Keller #define FLAG_HAS_SMART_POWER_DOWN         BIT(11)
40318dd2392SJacob Keller #define FLAG_IS_QUAD_PORT_A               BIT(12)
40418dd2392SJacob Keller #define FLAG_IS_QUAD_PORT                 BIT(13)
40518dd2392SJacob Keller #define FLAG_HAS_HW_TIMESTAMP             BIT(14)
40618dd2392SJacob Keller #define FLAG_APME_IN_WUC                  BIT(15)
40718dd2392SJacob Keller #define FLAG_APME_IN_CTRL3                BIT(16)
40818dd2392SJacob Keller #define FLAG_APME_CHECK_PORT_B            BIT(17)
40918dd2392SJacob Keller #define FLAG_DISABLE_FC_PAUSE_TIME        BIT(18)
41018dd2392SJacob Keller #define FLAG_NO_WAKE_UCAST                BIT(19)
41118dd2392SJacob Keller #define FLAG_MNG_PT_ENABLED               BIT(20)
41218dd2392SJacob Keller #define FLAG_RESET_OVERWRITES_LAA         BIT(21)
41318dd2392SJacob Keller #define FLAG_TARC_SPEED_MODE_BIT          BIT(22)
41418dd2392SJacob Keller #define FLAG_TARC_SET_BIT_ZERO            BIT(23)
41518dd2392SJacob Keller #define FLAG_RX_NEEDS_RESTART             BIT(24)
41618dd2392SJacob Keller #define FLAG_LSC_GIG_SPEED_DROP           BIT(25)
41718dd2392SJacob Keller #define FLAG_SMART_POWER_DOWN             BIT(26)
41818dd2392SJacob Keller #define FLAG_MSI_ENABLED                  BIT(27)
41918dd2392SJacob Keller /* reserved BIT(28) */
42018dd2392SJacob Keller #define FLAG_TSO_FORCE                    BIT(29)
42118dd2392SJacob Keller #define FLAG_RESTART_NOW                  BIT(30)
42218dd2392SJacob Keller #define FLAG_MSI_TEST_FAILED              BIT(31)
423dee1ad47SJeff Kirsher 
42418dd2392SJacob Keller #define FLAG2_CRC_STRIPPING               BIT(0)
42518dd2392SJacob Keller #define FLAG2_HAS_PHY_WAKEUP              BIT(1)
42618dd2392SJacob Keller #define FLAG2_IS_DISCARDING               BIT(2)
42718dd2392SJacob Keller #define FLAG2_DISABLE_ASPM_L1             BIT(3)
42818dd2392SJacob Keller #define FLAG2_HAS_PHY_STATS               BIT(4)
42918dd2392SJacob Keller #define FLAG2_HAS_EEE                     BIT(5)
43018dd2392SJacob Keller #define FLAG2_DMA_BURST                   BIT(6)
43118dd2392SJacob Keller #define FLAG2_DISABLE_ASPM_L0S            BIT(7)
43218dd2392SJacob Keller #define FLAG2_DISABLE_AIM                 BIT(8)
43318dd2392SJacob Keller #define FLAG2_CHECK_PHY_HANG              BIT(9)
43418dd2392SJacob Keller #define FLAG2_NO_DISABLE_RX               BIT(10)
43518dd2392SJacob Keller #define FLAG2_PCIM2PCI_ARBITER_WA         BIT(11)
43618dd2392SJacob Keller #define FLAG2_DFLT_CRC_STRIPPING          BIT(12)
43718dd2392SJacob Keller #define FLAG2_CHECK_RX_HWTSTAMP           BIT(13)
4380be5b96cSJarod Wilson #define FLAG2_CHECK_SYSTIM_OVERFLOW       BIT(14)
439*3c98cbf2SMario Limonciello #define FLAG2_ENABLE_S0IX_FLOWS           BIT(15)
440dee1ad47SJeff Kirsher 
441dee1ad47SJeff Kirsher #define E1000_RX_DESC_PS(R, i)	    \
442dee1ad47SJeff Kirsher 	(&(((union e1000_rx_desc_packet_split *)((R).desc))[i]))
4435f450212SBruce Allan #define E1000_RX_DESC_EXT(R, i)	    \
4445f450212SBruce Allan 	(&(((union e1000_rx_desc_extended *)((R).desc))[i]))
445dee1ad47SJeff Kirsher #define E1000_GET_DESC(R, i, type)	(&(((struct type *)((R).desc))[i]))
446dee1ad47SJeff Kirsher #define E1000_TX_DESC(R, i)		E1000_GET_DESC(R, i, e1000_tx_desc)
447dee1ad47SJeff Kirsher #define E1000_CONTEXT_DESC(R, i)	E1000_GET_DESC(R, i, e1000_context_desc)
448dee1ad47SJeff Kirsher 
449dee1ad47SJeff Kirsher enum e1000_state_t {
450dee1ad47SJeff Kirsher 	__E1000_TESTING,
451dee1ad47SJeff Kirsher 	__E1000_RESETTING,
452a90b412cSBruce Allan 	__E1000_ACCESS_SHARED_RESOURCE,
453dee1ad47SJeff Kirsher 	__E1000_DOWN
454dee1ad47SJeff Kirsher };
455dee1ad47SJeff Kirsher 
456dee1ad47SJeff Kirsher enum latency_range {
457dee1ad47SJeff Kirsher 	lowest_latency = 0,
458dee1ad47SJeff Kirsher 	low_latency = 1,
459dee1ad47SJeff Kirsher 	bulk_latency = 2,
460dee1ad47SJeff Kirsher 	latency_invalid = 255
461dee1ad47SJeff Kirsher };
462dee1ad47SJeff Kirsher 
463dee1ad47SJeff Kirsher extern char e1000e_driver_name[];
464dee1ad47SJeff Kirsher 
4655ccc921aSJoe Perches void e1000e_check_options(struct e1000_adapter *adapter);
4665ccc921aSJoe Perches void e1000e_set_ethtool_ops(struct net_device *netdev);
467dee1ad47SJeff Kirsher 
468d5ea45daSStefan Assmann int e1000e_open(struct net_device *netdev);
469d5ea45daSStefan Assmann int e1000e_close(struct net_device *netdev);
470386164d9SAlexander Duyck void e1000e_up(struct e1000_adapter *adapter);
47128002099SDavid Ertman void e1000e_down(struct e1000_adapter *adapter, bool reset);
4725ccc921aSJoe Perches void e1000e_reinit_locked(struct e1000_adapter *adapter);
4735ccc921aSJoe Perches void e1000e_reset(struct e1000_adapter *adapter);
4745ccc921aSJoe Perches void e1000e_power_up_phy(struct e1000_adapter *adapter);
4755ccc921aSJoe Perches int e1000e_setup_rx_resources(struct e1000_ring *ring);
4765ccc921aSJoe Perches int e1000e_setup_tx_resources(struct e1000_ring *ring);
4775ccc921aSJoe Perches void e1000e_free_rx_resources(struct e1000_ring *ring);
4785ccc921aSJoe Perches void e1000e_free_tx_resources(struct e1000_ring *ring);
479bc1f4470Sstephen hemminger void e1000e_get_stats64(struct net_device *netdev,
4805ccc921aSJoe Perches 			struct rtnl_link_stats64 *stats);
4815ccc921aSJoe Perches void e1000e_set_interrupt_capability(struct e1000_adapter *adapter);
4825ccc921aSJoe Perches void e1000e_reset_interrupt_capability(struct e1000_adapter *adapter);
4835ccc921aSJoe Perches void e1000e_get_hw_control(struct e1000_adapter *adapter);
4845ccc921aSJoe Perches void e1000e_release_hw_control(struct e1000_adapter *adapter);
4855ccc921aSJoe Perches void e1000e_write_itr(struct e1000_adapter *adapter, u32 itr);
486dee1ad47SJeff Kirsher 
487dee1ad47SJeff Kirsher extern unsigned int copybreak;
488dee1ad47SJeff Kirsher 
4898ce9d6c7SJeff Kirsher extern const struct e1000_info e1000_82571_info;
4908ce9d6c7SJeff Kirsher extern const struct e1000_info e1000_82572_info;
4918ce9d6c7SJeff Kirsher extern const struct e1000_info e1000_82573_info;
4928ce9d6c7SJeff Kirsher extern const struct e1000_info e1000_82574_info;
4938ce9d6c7SJeff Kirsher extern const struct e1000_info e1000_82583_info;
4948ce9d6c7SJeff Kirsher extern const struct e1000_info e1000_ich8_info;
4958ce9d6c7SJeff Kirsher extern const struct e1000_info e1000_ich9_info;
4968ce9d6c7SJeff Kirsher extern const struct e1000_info e1000_ich10_info;
4978ce9d6c7SJeff Kirsher extern const struct e1000_info e1000_pch_info;
4988ce9d6c7SJeff Kirsher extern const struct e1000_info e1000_pch2_info;
4992fbe4526SBruce Allan extern const struct e1000_info e1000_pch_lpt_info;
50079849ebcSDavid Ertman extern const struct e1000_info e1000_pch_spt_info;
5013a3173b9SSasha Neftin extern const struct e1000_info e1000_pch_cnp_info;
5028ce9d6c7SJeff Kirsher extern const struct e1000_info e1000_es2_info;
503dee1ad47SJeff Kirsher 
5045ccc921aSJoe Perches void e1000e_ptp_init(struct e1000_adapter *adapter);
5055ccc921aSJoe Perches void e1000e_ptp_remove(struct e1000_adapter *adapter);
506dee1ad47SJeff Kirsher 
50798942d70SMiroslav Lichvar u64 e1000e_read_systim(struct e1000_adapter *adapter,
50898942d70SMiroslav Lichvar 		       struct ptp_system_timestamp *sts);
50998942d70SMiroslav Lichvar 
510dee1ad47SJeff Kirsher static inline s32 e1000_phy_hw_reset(struct e1000_hw *hw)
511dee1ad47SJeff Kirsher {
512dee1ad47SJeff Kirsher 	return hw->phy.ops.reset(hw);
513dee1ad47SJeff Kirsher }
514dee1ad47SJeff Kirsher 
515dee1ad47SJeff Kirsher static inline s32 e1e_rphy(struct e1000_hw *hw, u32 offset, u16 *data)
516dee1ad47SJeff Kirsher {
517dee1ad47SJeff Kirsher 	return hw->phy.ops.read_reg(hw, offset, data);
518dee1ad47SJeff Kirsher }
519dee1ad47SJeff Kirsher 
520f1430d69SBruce Allan static inline s32 e1e_rphy_locked(struct e1000_hw *hw, u32 offset, u16 *data)
521f1430d69SBruce Allan {
522f1430d69SBruce Allan 	return hw->phy.ops.read_reg_locked(hw, offset, data);
523f1430d69SBruce Allan }
524f1430d69SBruce Allan 
525dee1ad47SJeff Kirsher static inline s32 e1e_wphy(struct e1000_hw *hw, u32 offset, u16 data)
526dee1ad47SJeff Kirsher {
527dee1ad47SJeff Kirsher 	return hw->phy.ops.write_reg(hw, offset, data);
528dee1ad47SJeff Kirsher }
529dee1ad47SJeff Kirsher 
530f1430d69SBruce Allan static inline s32 e1e_wphy_locked(struct e1000_hw *hw, u32 offset, u16 data)
531f1430d69SBruce Allan {
532f1430d69SBruce Allan 	return hw->phy.ops.write_reg_locked(hw, offset, data);
533f1430d69SBruce Allan }
534f1430d69SBruce Allan 
5355ccc921aSJoe Perches void e1000e_reload_nvm_generic(struct e1000_hw *hw);
536dee1ad47SJeff Kirsher 
537dee1ad47SJeff Kirsher static inline s32 e1000e_read_mac_addr(struct e1000_hw *hw)
538dee1ad47SJeff Kirsher {
539dee1ad47SJeff Kirsher 	if (hw->mac.ops.read_mac_addr)
540dee1ad47SJeff Kirsher 		return hw->mac.ops.read_mac_addr(hw);
541dee1ad47SJeff Kirsher 
542dee1ad47SJeff Kirsher 	return e1000_read_mac_addr_generic(hw);
543dee1ad47SJeff Kirsher }
544dee1ad47SJeff Kirsher 
545dee1ad47SJeff Kirsher static inline s32 e1000_validate_nvm_checksum(struct e1000_hw *hw)
546dee1ad47SJeff Kirsher {
547dee1ad47SJeff Kirsher 	return hw->nvm.ops.validate(hw);
548dee1ad47SJeff Kirsher }
549dee1ad47SJeff Kirsher 
550dee1ad47SJeff Kirsher static inline s32 e1000e_update_nvm_checksum(struct e1000_hw *hw)
551dee1ad47SJeff Kirsher {
552dee1ad47SJeff Kirsher 	return hw->nvm.ops.update(hw);
553dee1ad47SJeff Kirsher }
554dee1ad47SJeff Kirsher 
555c29c3ba5SBruce Allan static inline s32 e1000_read_nvm(struct e1000_hw *hw, u16 offset, u16 words,
556c29c3ba5SBruce Allan 				 u16 *data)
557dee1ad47SJeff Kirsher {
558dee1ad47SJeff Kirsher 	return hw->nvm.ops.read(hw, offset, words, data);
559dee1ad47SJeff Kirsher }
560dee1ad47SJeff Kirsher 
561c29c3ba5SBruce Allan static inline s32 e1000_write_nvm(struct e1000_hw *hw, u16 offset, u16 words,
562c29c3ba5SBruce Allan 				  u16 *data)
563dee1ad47SJeff Kirsher {
564dee1ad47SJeff Kirsher 	return hw->nvm.ops.write(hw, offset, words, data);
565dee1ad47SJeff Kirsher }
566dee1ad47SJeff Kirsher 
567dee1ad47SJeff Kirsher static inline s32 e1000_get_phy_info(struct e1000_hw *hw)
568dee1ad47SJeff Kirsher {
569dee1ad47SJeff Kirsher 	return hw->phy.ops.get_info(hw);
570dee1ad47SJeff Kirsher }
571dee1ad47SJeff Kirsher 
572dee1ad47SJeff Kirsher static inline u32 __er32(struct e1000_hw *hw, unsigned long reg)
573dee1ad47SJeff Kirsher {
574dee1ad47SJeff Kirsher 	return readl(hw->hw_addr + reg);
575dee1ad47SJeff Kirsher }
576dee1ad47SJeff Kirsher 
577bdc125f7SBruce Allan #define er32(reg)	__er32(hw, E1000_##reg)
578bdc125f7SBruce Allan 
579c6f3148cSAndi Kleen void __ew32(struct e1000_hw *hw, unsigned long reg, u32 val);
580dee1ad47SJeff Kirsher 
581bdc125f7SBruce Allan #define ew32(reg, val)	__ew32(hw, E1000_##reg, (val))
582bdc125f7SBruce Allan 
583bdc125f7SBruce Allan #define e1e_flush()	er32(STATUS)
584bdc125f7SBruce Allan 
585bdc125f7SBruce Allan #define E1000_WRITE_REG_ARRAY(a, reg, offset, value) \
586bdc125f7SBruce Allan 	(__ew32((a), (reg + ((offset) << 2)), (value)))
587bdc125f7SBruce Allan 
588bdc125f7SBruce Allan #define E1000_READ_REG_ARRAY(a, reg, offset) \
589bdc125f7SBruce Allan 	(readl((a)->hw_addr + reg + ((offset) << 2)))
590bdc125f7SBruce Allan 
591dee1ad47SJeff Kirsher #endif /* _E1000_H_ */
592