xref: /openbmc/linux/drivers/net/ethernet/huawei/hinic/hinic_hw_dev.c (revision 7ae9fb1b7ecbb5d85d07857943f677fd1a559b18)
12025cf9eSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
251ba902aSAviad Krawczyk /*
351ba902aSAviad Krawczyk  * Huawei HiNIC PCI Express Linux driver
451ba902aSAviad Krawczyk  * Copyright(c) 2017 Huawei Technologies Co., Ltd
551ba902aSAviad Krawczyk  */
651ba902aSAviad Krawczyk 
751ba902aSAviad Krawczyk #include <linux/kernel.h>
851ba902aSAviad Krawczyk #include <linux/types.h>
951ba902aSAviad Krawczyk #include <linux/pci.h>
1051ba902aSAviad Krawczyk #include <linux/device.h>
1151ba902aSAviad Krawczyk #include <linux/errno.h>
1251ba902aSAviad Krawczyk #include <linux/slab.h>
1351ba902aSAviad Krawczyk #include <linux/bitops.h>
14e2585ea7SAviad Krawczyk #include <linux/delay.h>
15e2585ea7SAviad Krawczyk #include <linux/jiffies.h>
16e2585ea7SAviad Krawczyk #include <linux/log2.h>
1751ba902aSAviad Krawczyk #include <linux/err.h>
187dd29ee1SLuo bin #include <linux/netdevice.h>
19c15850c7SLuo bin #include <net/devlink.h>
2051ba902aSAviad Krawczyk 
21c15850c7SLuo bin #include "hinic_devlink.h"
227dd29ee1SLuo bin #include "hinic_sriov.h"
23c15850c7SLuo bin #include "hinic_dev.h"
2451ba902aSAviad Krawczyk #include "hinic_hw_if.h"
25a5564e7eSAviad Krawczyk #include "hinic_hw_eqs.h"
26a5564e7eSAviad Krawczyk #include "hinic_hw_mgmt.h"
2753e7d6feSAviad Krawczyk #include "hinic_hw_qp_ctxt.h"
28c3e79bafSAviad Krawczyk #include "hinic_hw_qp.h"
29c3e79bafSAviad Krawczyk #include "hinic_hw_io.h"
3051ba902aSAviad Krawczyk #include "hinic_hw_dev.h"
3151ba902aSAviad Krawczyk 
32e2585ea7SAviad Krawczyk #define OUTBOUND_STATE_TIMEOUT          100
33e2585ea7SAviad Krawczyk #define DB_STATE_TIMEOUT                100
34e2585ea7SAviad Krawczyk 
3551ba902aSAviad Krawczyk #define MAX_IRQS(max_qps, num_aeqs, num_ceqs)   \
3651ba902aSAviad Krawczyk 		 (2 * (max_qps) + (num_aeqs) + (num_ceqs))
3751ba902aSAviad Krawczyk 
3800e57a6dSAviad Krawczyk #define ADDR_IN_4BYTES(addr)            ((addr) >> 2)
3900e57a6dSAviad Krawczyk 
40a5564e7eSAviad Krawczyk enum intr_type {
41a5564e7eSAviad Krawczyk 	INTR_MSIX_TYPE,
42a5564e7eSAviad Krawczyk };
43a5564e7eSAviad Krawczyk 
44a5564e7eSAviad Krawczyk /**
45d6174870SYang Shen  * parse_capability - convert device capabilities to NIC capabilities
46a5564e7eSAviad Krawczyk  * @hwdev: the HW device to set and convert device capabilities for
47a5564e7eSAviad Krawczyk  * @dev_cap: device capabilities from FW
48a5564e7eSAviad Krawczyk  *
49a5564e7eSAviad Krawczyk  * Return 0 - Success, negative - Failure
50a5564e7eSAviad Krawczyk  **/
parse_capability(struct hinic_hwdev * hwdev,struct hinic_dev_cap * dev_cap)517dd29ee1SLuo bin static int parse_capability(struct hinic_hwdev *hwdev,
52a5564e7eSAviad Krawczyk 			    struct hinic_dev_cap *dev_cap)
53a5564e7eSAviad Krawczyk {
54a5564e7eSAviad Krawczyk 	struct hinic_cap *nic_cap = &hwdev->nic_cap;
55a5564e7eSAviad Krawczyk 	int num_aeqs, num_ceqs, num_irqs;
56a5564e7eSAviad Krawczyk 
577dd29ee1SLuo bin 	if (!HINIC_IS_VF(hwdev->hwif) && dev_cap->intr_type != INTR_MSIX_TYPE)
58a5564e7eSAviad Krawczyk 		return -EFAULT;
59a5564e7eSAviad Krawczyk 
60a5564e7eSAviad Krawczyk 	num_aeqs = HINIC_HWIF_NUM_AEQS(hwdev->hwif);
61a5564e7eSAviad Krawczyk 	num_ceqs = HINIC_HWIF_NUM_CEQS(hwdev->hwif);
62a5564e7eSAviad Krawczyk 	num_irqs = HINIC_HWIF_NUM_IRQS(hwdev->hwif);
63a5564e7eSAviad Krawczyk 
64a5564e7eSAviad Krawczyk 	/* Each QP has its own (SQ + RQ) interrupts */
65a5564e7eSAviad Krawczyk 	nic_cap->num_qps = (num_irqs - (num_aeqs + num_ceqs)) / 2;
66a5564e7eSAviad Krawczyk 
6753e7d6feSAviad Krawczyk 	if (nic_cap->num_qps > HINIC_Q_CTXT_MAX)
6853e7d6feSAviad Krawczyk 		nic_cap->num_qps = HINIC_Q_CTXT_MAX;
6953e7d6feSAviad Krawczyk 
707dd29ee1SLuo bin 	if (!HINIC_IS_VF(hwdev->hwif))
71a5564e7eSAviad Krawczyk 		nic_cap->max_qps = dev_cap->max_sqs + 1;
727dd29ee1SLuo bin 	else
737dd29ee1SLuo bin 		nic_cap->max_qps = dev_cap->max_sqs;
74a5564e7eSAviad Krawczyk 
75a5564e7eSAviad Krawczyk 	if (nic_cap->num_qps > nic_cap->max_qps)
76a5564e7eSAviad Krawczyk 		nic_cap->num_qps = nic_cap->max_qps;
77a5564e7eSAviad Krawczyk 
787dd29ee1SLuo bin 	if (!HINIC_IS_VF(hwdev->hwif)) {
797dd29ee1SLuo bin 		nic_cap->max_vf = dev_cap->max_vf;
807dd29ee1SLuo bin 		nic_cap->max_vf_qps = dev_cap->max_vf_sqs + 1;
817dd29ee1SLuo bin 	}
827dd29ee1SLuo bin 
8307afcc7aSLuo bin 	hwdev->port_id = dev_cap->port_id;
8407afcc7aSLuo bin 
85a5564e7eSAviad Krawczyk 	return 0;
86a5564e7eSAviad Krawczyk }
87a5564e7eSAviad Krawczyk 
88a5564e7eSAviad Krawczyk /**
89d6174870SYang Shen  * get_capability - get device capabilities from FW
90a5564e7eSAviad Krawczyk  * @pfhwdev: the PF HW device to get capabilities for
91a5564e7eSAviad Krawczyk  *
92a5564e7eSAviad Krawczyk  * Return 0 - Success, negative - Failure
93a5564e7eSAviad Krawczyk  **/
get_capability(struct hinic_pfhwdev * pfhwdev)947dd29ee1SLuo bin static int get_capability(struct hinic_pfhwdev *pfhwdev)
95a5564e7eSAviad Krawczyk {
96a5564e7eSAviad Krawczyk 	struct hinic_hwdev *hwdev = &pfhwdev->hwdev;
97a5564e7eSAviad Krawczyk 	struct hinic_hwif *hwif = hwdev->hwif;
98a5564e7eSAviad Krawczyk 	struct pci_dev *pdev = hwif->pdev;
99a5564e7eSAviad Krawczyk 	struct hinic_dev_cap dev_cap;
1007dd29ee1SLuo bin 	u16 out_len;
101a5564e7eSAviad Krawczyk 	int err;
102a5564e7eSAviad Krawczyk 
103a5564e7eSAviad Krawczyk 	out_len = sizeof(dev_cap);
104a5564e7eSAviad Krawczyk 
105a5564e7eSAviad Krawczyk 	err = hinic_msg_to_mgmt(&pfhwdev->pf_to_mgmt, HINIC_MOD_CFGM,
1067dd29ee1SLuo bin 				HINIC_CFG_NIC_CAP, &dev_cap, sizeof(dev_cap),
1077dd29ee1SLuo bin 				&dev_cap, &out_len, HINIC_MGMT_MSG_SYNC);
108a5564e7eSAviad Krawczyk 	if (err) {
109a5564e7eSAviad Krawczyk 		dev_err(&pdev->dev, "Failed to get capability from FW\n");
110a5564e7eSAviad Krawczyk 		return err;
111a5564e7eSAviad Krawczyk 	}
112a5564e7eSAviad Krawczyk 
1137dd29ee1SLuo bin 	return parse_capability(hwdev, &dev_cap);
114a5564e7eSAviad Krawczyk }
115a5564e7eSAviad Krawczyk 
116a5564e7eSAviad Krawczyk /**
117a5564e7eSAviad Krawczyk  * get_dev_cap - get device capabilities
118a5564e7eSAviad Krawczyk  * @hwdev: the NIC HW device to get capabilities for
119a5564e7eSAviad Krawczyk  *
120a5564e7eSAviad Krawczyk  * Return 0 - Success, negative - Failure
121a5564e7eSAviad Krawczyk  **/
get_dev_cap(struct hinic_hwdev * hwdev)122a5564e7eSAviad Krawczyk static int get_dev_cap(struct hinic_hwdev *hwdev)
123a5564e7eSAviad Krawczyk {
124a5564e7eSAviad Krawczyk 	struct hinic_hwif *hwif = hwdev->hwif;
125a5564e7eSAviad Krawczyk 	struct pci_dev *pdev = hwif->pdev;
126a5564e7eSAviad Krawczyk 	struct hinic_pfhwdev *pfhwdev;
127a5564e7eSAviad Krawczyk 	int err;
128a5564e7eSAviad Krawczyk 
129a5564e7eSAviad Krawczyk 	switch (HINIC_FUNC_TYPE(hwif)) {
130a5564e7eSAviad Krawczyk 	case HINIC_PPF:
131a5564e7eSAviad Krawczyk 	case HINIC_PF:
1327dd29ee1SLuo bin 	case HINIC_VF:
133a5564e7eSAviad Krawczyk 		pfhwdev = container_of(hwdev, struct hinic_pfhwdev, hwdev);
1347dd29ee1SLuo bin 		err = get_capability(pfhwdev);
135a5564e7eSAviad Krawczyk 		if (err) {
1367dd29ee1SLuo bin 			dev_err(&pdev->dev, "Failed to get capability\n");
137a5564e7eSAviad Krawczyk 			return err;
138a5564e7eSAviad Krawczyk 		}
139a5564e7eSAviad Krawczyk 		break;
140a5564e7eSAviad Krawczyk 	default:
141a5564e7eSAviad Krawczyk 		dev_err(&pdev->dev, "Unsupported PCI Function type\n");
142a5564e7eSAviad Krawczyk 		return -EINVAL;
143a5564e7eSAviad Krawczyk 	}
144a5564e7eSAviad Krawczyk 
145a5564e7eSAviad Krawczyk 	return 0;
146a5564e7eSAviad Krawczyk }
147a5564e7eSAviad Krawczyk 
14851ba902aSAviad Krawczyk /**
14951ba902aSAviad Krawczyk  * init_msix - enable the msix and save the entries
15051ba902aSAviad Krawczyk  * @hwdev: the NIC HW device
15151ba902aSAviad Krawczyk  *
15251ba902aSAviad Krawczyk  * Return 0 - Success, negative - Failure
15351ba902aSAviad Krawczyk  **/
init_msix(struct hinic_hwdev * hwdev)15451ba902aSAviad Krawczyk static int init_msix(struct hinic_hwdev *hwdev)
15551ba902aSAviad Krawczyk {
15651ba902aSAviad Krawczyk 	struct hinic_hwif *hwif = hwdev->hwif;
15751ba902aSAviad Krawczyk 	struct pci_dev *pdev = hwif->pdev;
15851ba902aSAviad Krawczyk 	int nr_irqs, num_aeqs, num_ceqs;
15951ba902aSAviad Krawczyk 	int i, err;
16051ba902aSAviad Krawczyk 
16151ba902aSAviad Krawczyk 	num_aeqs = HINIC_HWIF_NUM_AEQS(hwif);
16251ba902aSAviad Krawczyk 	num_ceqs = HINIC_HWIF_NUM_CEQS(hwif);
16351ba902aSAviad Krawczyk 	nr_irqs = MAX_IRQS(HINIC_MAX_QPS, num_aeqs, num_ceqs);
16451ba902aSAviad Krawczyk 	if (nr_irqs > HINIC_HWIF_NUM_IRQS(hwif))
16551ba902aSAviad Krawczyk 		nr_irqs = HINIC_HWIF_NUM_IRQS(hwif);
16651ba902aSAviad Krawczyk 
1679d922f5dSGustavo A. R. Silva 	hwdev->msix_entries = devm_kcalloc(&pdev->dev, nr_irqs,
1689d922f5dSGustavo A. R. Silva 					   sizeof(*hwdev->msix_entries),
16951ba902aSAviad Krawczyk 					   GFP_KERNEL);
17051ba902aSAviad Krawczyk 	if (!hwdev->msix_entries)
17151ba902aSAviad Krawczyk 		return -ENOMEM;
17251ba902aSAviad Krawczyk 
17351ba902aSAviad Krawczyk 	for (i = 0; i < nr_irqs; i++)
17451ba902aSAviad Krawczyk 		hwdev->msix_entries[i].entry = i;
17551ba902aSAviad Krawczyk 
17651ba902aSAviad Krawczyk 	err = pci_enable_msix_exact(pdev, hwdev->msix_entries, nr_irqs);
17751ba902aSAviad Krawczyk 	if (err) {
17851ba902aSAviad Krawczyk 		dev_err(&pdev->dev, "Failed to enable pci msix\n");
17951ba902aSAviad Krawczyk 		return err;
18051ba902aSAviad Krawczyk 	}
18151ba902aSAviad Krawczyk 
18251ba902aSAviad Krawczyk 	return 0;
18351ba902aSAviad Krawczyk }
18451ba902aSAviad Krawczyk 
18551ba902aSAviad Krawczyk /**
18651ba902aSAviad Krawczyk  * disable_msix - disable the msix
18751ba902aSAviad Krawczyk  * @hwdev: the NIC HW device
18851ba902aSAviad Krawczyk  **/
disable_msix(struct hinic_hwdev * hwdev)18951ba902aSAviad Krawczyk static void disable_msix(struct hinic_hwdev *hwdev)
19051ba902aSAviad Krawczyk {
19151ba902aSAviad Krawczyk 	struct hinic_hwif *hwif = hwdev->hwif;
19251ba902aSAviad Krawczyk 	struct pci_dev *pdev = hwif->pdev;
19351ba902aSAviad Krawczyk 
19451ba902aSAviad Krawczyk 	pci_disable_msix(pdev);
19551ba902aSAviad Krawczyk }
19651ba902aSAviad Krawczyk 
19751ba902aSAviad Krawczyk /**
19825a3ba61SAviad Krawczyk  * hinic_port_msg_cmd - send port msg to mgmt
19925a3ba61SAviad Krawczyk  * @hwdev: the NIC HW device
20025a3ba61SAviad Krawczyk  * @cmd: the port command
20125a3ba61SAviad Krawczyk  * @buf_in: input buffer
20225a3ba61SAviad Krawczyk  * @in_size: input size
20325a3ba61SAviad Krawczyk  * @buf_out: output buffer
20425a3ba61SAviad Krawczyk  * @out_size: returned output size
20525a3ba61SAviad Krawczyk  *
20625a3ba61SAviad Krawczyk  * Return 0 - Success, negative - Failure
20725a3ba61SAviad Krawczyk  **/
hinic_port_msg_cmd(struct hinic_hwdev * hwdev,enum hinic_port_cmd cmd,void * buf_in,u16 in_size,void * buf_out,u16 * out_size)20825a3ba61SAviad Krawczyk int hinic_port_msg_cmd(struct hinic_hwdev *hwdev, enum hinic_port_cmd cmd,
20925a3ba61SAviad Krawczyk 		       void *buf_in, u16 in_size, void *buf_out, u16 *out_size)
21025a3ba61SAviad Krawczyk {
21125a3ba61SAviad Krawczyk 	struct hinic_pfhwdev *pfhwdev;
21225a3ba61SAviad Krawczyk 
21325a3ba61SAviad Krawczyk 	pfhwdev = container_of(hwdev, struct hinic_pfhwdev, hwdev);
21425a3ba61SAviad Krawczyk 
21525a3ba61SAviad Krawczyk 	return hinic_msg_to_mgmt(&pfhwdev->pf_to_mgmt, HINIC_MOD_L2NIC, cmd,
21625a3ba61SAviad Krawczyk 				 buf_in, in_size, buf_out, out_size,
21725a3ba61SAviad Krawczyk 				 HINIC_MGMT_MSG_SYNC);
21825a3ba61SAviad Krawczyk }
21925a3ba61SAviad Krawczyk 
hinic_hilink_msg_cmd(struct hinic_hwdev * hwdev,enum hinic_hilink_cmd cmd,void * buf_in,u16 in_size,void * buf_out,u16 * out_size)22001f2b3daSLuo bin int hinic_hilink_msg_cmd(struct hinic_hwdev *hwdev, enum hinic_hilink_cmd cmd,
22101f2b3daSLuo bin 			 void *buf_in, u16 in_size, void *buf_out,
22201f2b3daSLuo bin 			 u16 *out_size)
22301f2b3daSLuo bin {
22401f2b3daSLuo bin 	struct hinic_pfhwdev *pfhwdev;
22501f2b3daSLuo bin 
22601f2b3daSLuo bin 	pfhwdev = container_of(hwdev, struct hinic_pfhwdev, hwdev);
22701f2b3daSLuo bin 
22801f2b3daSLuo bin 	return hinic_msg_to_mgmt(&pfhwdev->pf_to_mgmt, HINIC_MOD_HILINK, cmd,
22901f2b3daSLuo bin 				 buf_in, in_size, buf_out, out_size,
23001f2b3daSLuo bin 				 HINIC_MGMT_MSG_SYNC);
23101f2b3daSLuo bin }
23201f2b3daSLuo bin 
23325a3ba61SAviad Krawczyk /**
234e2585ea7SAviad Krawczyk  * init_fw_ctxt- Init Firmware tables before network mgmt and io operations
235e2585ea7SAviad Krawczyk  * @hwdev: the NIC HW device
236e2585ea7SAviad Krawczyk  *
237e2585ea7SAviad Krawczyk  * Return 0 - Success, negative - Failure
238e2585ea7SAviad Krawczyk  **/
init_fw_ctxt(struct hinic_hwdev * hwdev)239e2585ea7SAviad Krawczyk static int init_fw_ctxt(struct hinic_hwdev *hwdev)
240e2585ea7SAviad Krawczyk {
241e2585ea7SAviad Krawczyk 	struct hinic_hwif *hwif = hwdev->hwif;
242e2585ea7SAviad Krawczyk 	struct pci_dev *pdev = hwif->pdev;
243e2585ea7SAviad Krawczyk 	struct hinic_cmd_fw_ctxt fw_ctxt;
2447dd29ee1SLuo bin 	u16 out_size = sizeof(fw_ctxt);
245e2585ea7SAviad Krawczyk 	int err;
246e2585ea7SAviad Krawczyk 
247e2585ea7SAviad Krawczyk 	fw_ctxt.func_idx = HINIC_HWIF_FUNC_IDX(hwif);
248e2585ea7SAviad Krawczyk 	fw_ctxt.rx_buf_sz = HINIC_RX_BUF_SZ;
249e2585ea7SAviad Krawczyk 
250e2585ea7SAviad Krawczyk 	err = hinic_port_msg_cmd(hwdev, HINIC_PORT_CMD_FWCTXT_INIT,
251e2585ea7SAviad Krawczyk 				 &fw_ctxt, sizeof(fw_ctxt),
252e2585ea7SAviad Krawczyk 				 &fw_ctxt, &out_size);
253c8ad5df6SGuangbin Huang 	if (err || out_size != sizeof(fw_ctxt) || fw_ctxt.status) {
25490f86b8aSLuo bin 		dev_err(&pdev->dev, "Failed to init FW ctxt, err: %d, status: 0x%x, out size: 0x%x\n",
25590f86b8aSLuo bin 			err, fw_ctxt.status, out_size);
25690f86b8aSLuo bin 		return -EIO;
257e2585ea7SAviad Krawczyk 	}
258e2585ea7SAviad Krawczyk 
259e2585ea7SAviad Krawczyk 	return 0;
260e2585ea7SAviad Krawczyk }
261e2585ea7SAviad Krawczyk 
262e2585ea7SAviad Krawczyk /**
263e2585ea7SAviad Krawczyk  * set_hw_ioctxt - set the shape of the IO queues in FW
264e2585ea7SAviad Krawczyk  * @hwdev: the NIC HW device
265e2585ea7SAviad Krawczyk  * @rq_depth: rq depth
266e2585ea7SAviad Krawczyk  * @sq_depth: sq depth
267e2585ea7SAviad Krawczyk  *
268e2585ea7SAviad Krawczyk  * Return 0 - Success, negative - Failure
269e2585ea7SAviad Krawczyk  **/
set_hw_ioctxt(struct hinic_hwdev * hwdev,unsigned int sq_depth,unsigned int rq_depth)270bcab6782SLuo bin static int set_hw_ioctxt(struct hinic_hwdev *hwdev, unsigned int sq_depth,
271bcab6782SLuo bin 			 unsigned int rq_depth)
272e2585ea7SAviad Krawczyk {
273e2585ea7SAviad Krawczyk 	struct hinic_hwif *hwif = hwdev->hwif;
274e2585ea7SAviad Krawczyk 	struct hinic_cmd_hw_ioctxt hw_ioctxt;
275e2585ea7SAviad Krawczyk 	struct hinic_pfhwdev *pfhwdev;
276e2585ea7SAviad Krawczyk 
277e2585ea7SAviad Krawczyk 	hw_ioctxt.func_idx = HINIC_HWIF_FUNC_IDX(hwif);
278d2ed69ceSLuo bin 	hw_ioctxt.ppf_idx = HINIC_HWIF_PPF_IDX(hwif);
279e2585ea7SAviad Krawczyk 
280e2585ea7SAviad Krawczyk 	hw_ioctxt.set_cmdq_depth = HW_IOCTXT_SET_CMDQ_DEPTH_DEFAULT;
281e2585ea7SAviad Krawczyk 	hw_ioctxt.cmdq_depth = 0;
282e2585ea7SAviad Krawczyk 
2831e007181SXue Chaojing 	hw_ioctxt.lro_en = 1;
2841e007181SXue Chaojing 
285e2585ea7SAviad Krawczyk 	hw_ioctxt.rq_depth  = ilog2(rq_depth);
286e2585ea7SAviad Krawczyk 
287cde66f24SAviad Krawczyk 	hw_ioctxt.rx_buf_sz_idx = HINIC_RX_BUF_SZ_IDX;
288e2585ea7SAviad Krawczyk 
289e2585ea7SAviad Krawczyk 	hw_ioctxt.sq_depth  = ilog2(sq_depth);
290e2585ea7SAviad Krawczyk 
291e2585ea7SAviad Krawczyk 	pfhwdev = container_of(hwdev, struct hinic_pfhwdev, hwdev);
292e2585ea7SAviad Krawczyk 
293e2585ea7SAviad Krawczyk 	return hinic_msg_to_mgmt(&pfhwdev->pf_to_mgmt, HINIC_MOD_COMM,
294e2585ea7SAviad Krawczyk 				 HINIC_COMM_CMD_HWCTXT_SET,
295e2585ea7SAviad Krawczyk 				 &hw_ioctxt, sizeof(hw_ioctxt), NULL,
296e2585ea7SAviad Krawczyk 				 NULL, HINIC_MGMT_MSG_SYNC);
297e2585ea7SAviad Krawczyk }
298e2585ea7SAviad Krawczyk 
wait_for_outbound_state(struct hinic_hwdev * hwdev)299e2585ea7SAviad Krawczyk static int wait_for_outbound_state(struct hinic_hwdev *hwdev)
300e2585ea7SAviad Krawczyk {
301e2585ea7SAviad Krawczyk 	enum hinic_outbound_state outbound_state;
302e2585ea7SAviad Krawczyk 	struct hinic_hwif *hwif = hwdev->hwif;
303e2585ea7SAviad Krawczyk 	struct pci_dev *pdev = hwif->pdev;
304e2585ea7SAviad Krawczyk 	unsigned long end;
305e2585ea7SAviad Krawczyk 
306e2585ea7SAviad Krawczyk 	end = jiffies + msecs_to_jiffies(OUTBOUND_STATE_TIMEOUT);
307e2585ea7SAviad Krawczyk 	do {
308e2585ea7SAviad Krawczyk 		outbound_state = hinic_outbound_state_get(hwif);
309e2585ea7SAviad Krawczyk 
310e2585ea7SAviad Krawczyk 		if (outbound_state == HINIC_OUTBOUND_ENABLE)
311e2585ea7SAviad Krawczyk 			return 0;
312e2585ea7SAviad Krawczyk 
313e2585ea7SAviad Krawczyk 		msleep(20);
314e2585ea7SAviad Krawczyk 	} while (time_before(jiffies, end));
315e2585ea7SAviad Krawczyk 
316e2585ea7SAviad Krawczyk 	dev_err(&pdev->dev, "Wait for OUTBOUND - Timeout\n");
317e2585ea7SAviad Krawczyk 	return -EFAULT;
318e2585ea7SAviad Krawczyk }
319e2585ea7SAviad Krawczyk 
wait_for_db_state(struct hinic_hwdev * hwdev)320e2585ea7SAviad Krawczyk static int wait_for_db_state(struct hinic_hwdev *hwdev)
321e2585ea7SAviad Krawczyk {
322e2585ea7SAviad Krawczyk 	struct hinic_hwif *hwif = hwdev->hwif;
323e2585ea7SAviad Krawczyk 	struct pci_dev *pdev = hwif->pdev;
324e2585ea7SAviad Krawczyk 	enum hinic_db_state db_state;
325e2585ea7SAviad Krawczyk 	unsigned long end;
326e2585ea7SAviad Krawczyk 
327e2585ea7SAviad Krawczyk 	end = jiffies + msecs_to_jiffies(DB_STATE_TIMEOUT);
328e2585ea7SAviad Krawczyk 	do {
329e2585ea7SAviad Krawczyk 		db_state = hinic_db_state_get(hwif);
330e2585ea7SAviad Krawczyk 
331e2585ea7SAviad Krawczyk 		if (db_state == HINIC_DB_ENABLE)
332e2585ea7SAviad Krawczyk 			return 0;
333e2585ea7SAviad Krawczyk 
334e2585ea7SAviad Krawczyk 		msleep(20);
335e2585ea7SAviad Krawczyk 	} while (time_before(jiffies, end));
336e2585ea7SAviad Krawczyk 
337e2585ea7SAviad Krawczyk 	dev_err(&pdev->dev, "Wait for DB - Timeout\n");
338e2585ea7SAviad Krawczyk 	return -EFAULT;
339e2585ea7SAviad Krawczyk }
340e2585ea7SAviad Krawczyk 
341e2585ea7SAviad Krawczyk /**
342d6174870SYang Shen  * clear_io_resources - set the IO resources as not active in the NIC
343e2585ea7SAviad Krawczyk  * @hwdev: the NIC HW device
344e2585ea7SAviad Krawczyk  *
345e2585ea7SAviad Krawczyk  * Return 0 - Success, negative - Failure
346e2585ea7SAviad Krawczyk  **/
clear_io_resources(struct hinic_hwdev * hwdev)347e2585ea7SAviad Krawczyk static int clear_io_resources(struct hinic_hwdev *hwdev)
348e2585ea7SAviad Krawczyk {
349e2585ea7SAviad Krawczyk 	struct hinic_cmd_clear_io_res cmd_clear_io_res;
350e2585ea7SAviad Krawczyk 	struct hinic_hwif *hwif = hwdev->hwif;
351e2585ea7SAviad Krawczyk 	struct pci_dev *pdev = hwif->pdev;
352e2585ea7SAviad Krawczyk 	struct hinic_pfhwdev *pfhwdev;
353e2585ea7SAviad Krawczyk 	int err;
354e2585ea7SAviad Krawczyk 
35596758117SLuo bin 	/* sleep 100ms to wait for firmware stopping I/O */
35696758117SLuo bin 	msleep(100);
357e2585ea7SAviad Krawczyk 
358e2585ea7SAviad Krawczyk 	cmd_clear_io_res.func_idx = HINIC_HWIF_FUNC_IDX(hwif);
359e2585ea7SAviad Krawczyk 
360e2585ea7SAviad Krawczyk 	pfhwdev = container_of(hwdev, struct hinic_pfhwdev, hwdev);
361e2585ea7SAviad Krawczyk 
362e2585ea7SAviad Krawczyk 	err = hinic_msg_to_mgmt(&pfhwdev->pf_to_mgmt, HINIC_MOD_COMM,
363e2585ea7SAviad Krawczyk 				HINIC_COMM_CMD_IO_RES_CLEAR, &cmd_clear_io_res,
364e2585ea7SAviad Krawczyk 				sizeof(cmd_clear_io_res), NULL, NULL,
365e2585ea7SAviad Krawczyk 				HINIC_MGMT_MSG_SYNC);
366e2585ea7SAviad Krawczyk 	if (err) {
367e2585ea7SAviad Krawczyk 		dev_err(&pdev->dev, "Failed to clear IO resources\n");
368e2585ea7SAviad Krawczyk 		return err;
369e2585ea7SAviad Krawczyk 	}
370e2585ea7SAviad Krawczyk 
371e2585ea7SAviad Krawczyk 	return 0;
372e2585ea7SAviad Krawczyk }
373e2585ea7SAviad Krawczyk 
374e2585ea7SAviad Krawczyk /**
375e2585ea7SAviad Krawczyk  * set_resources_state - set the state of the resources in the NIC
376e2585ea7SAviad Krawczyk  * @hwdev: the NIC HW device
377e2585ea7SAviad Krawczyk  * @state: the state to set
378e2585ea7SAviad Krawczyk  *
379e2585ea7SAviad Krawczyk  * Return 0 - Success, negative - Failure
380e2585ea7SAviad Krawczyk  **/
set_resources_state(struct hinic_hwdev * hwdev,enum hinic_res_state state)381e2585ea7SAviad Krawczyk static int set_resources_state(struct hinic_hwdev *hwdev,
382e2585ea7SAviad Krawczyk 			       enum hinic_res_state state)
383e2585ea7SAviad Krawczyk {
384e2585ea7SAviad Krawczyk 	struct hinic_cmd_set_res_state res_state;
385e2585ea7SAviad Krawczyk 	struct hinic_hwif *hwif = hwdev->hwif;
386e2585ea7SAviad Krawczyk 	struct hinic_pfhwdev *pfhwdev;
387e2585ea7SAviad Krawczyk 
388e2585ea7SAviad Krawczyk 	res_state.func_idx = HINIC_HWIF_FUNC_IDX(hwif);
389e2585ea7SAviad Krawczyk 	res_state.state = state;
390e2585ea7SAviad Krawczyk 
391e2585ea7SAviad Krawczyk 	pfhwdev = container_of(hwdev, struct hinic_pfhwdev, hwdev);
392e2585ea7SAviad Krawczyk 
393e2585ea7SAviad Krawczyk 	return hinic_msg_to_mgmt(&pfhwdev->pf_to_mgmt,
394e2585ea7SAviad Krawczyk 				 HINIC_MOD_COMM,
395e2585ea7SAviad Krawczyk 				 HINIC_COMM_CMD_RES_STATE_SET,
396e2585ea7SAviad Krawczyk 				 &res_state, sizeof(res_state), NULL,
397e2585ea7SAviad Krawczyk 				 NULL, HINIC_MGMT_MSG_SYNC);
398e2585ea7SAviad Krawczyk }
399e2585ea7SAviad Krawczyk 
400e2585ea7SAviad Krawczyk /**
401c3e79bafSAviad Krawczyk  * get_base_qpn - get the first qp number
402c3e79bafSAviad Krawczyk  * @hwdev: the NIC HW device
403c3e79bafSAviad Krawczyk  * @base_qpn: returned qp number
404c3e79bafSAviad Krawczyk  *
405c3e79bafSAviad Krawczyk  * Return 0 - Success, negative - Failure
406c3e79bafSAviad Krawczyk  **/
get_base_qpn(struct hinic_hwdev * hwdev,u16 * base_qpn)407c3e79bafSAviad Krawczyk static int get_base_qpn(struct hinic_hwdev *hwdev, u16 *base_qpn)
408c3e79bafSAviad Krawczyk {
409c3e79bafSAviad Krawczyk 	struct hinic_cmd_base_qpn cmd_base_qpn;
410c3e79bafSAviad Krawczyk 	struct hinic_hwif *hwif = hwdev->hwif;
4117dd29ee1SLuo bin 	u16 out_size = sizeof(cmd_base_qpn);
412c3e79bafSAviad Krawczyk 	struct pci_dev *pdev = hwif->pdev;
413c3e79bafSAviad Krawczyk 	int err;
414c3e79bafSAviad Krawczyk 
415c3e79bafSAviad Krawczyk 	cmd_base_qpn.func_idx = HINIC_HWIF_FUNC_IDX(hwif);
416c3e79bafSAviad Krawczyk 
417c3e79bafSAviad Krawczyk 	err = hinic_port_msg_cmd(hwdev, HINIC_PORT_CMD_GET_GLOBAL_QPN,
418c3e79bafSAviad Krawczyk 				 &cmd_base_qpn, sizeof(cmd_base_qpn),
419c3e79bafSAviad Krawczyk 				 &cmd_base_qpn, &out_size);
420c8ad5df6SGuangbin Huang 	if (err || out_size != sizeof(cmd_base_qpn) || cmd_base_qpn.status) {
42190f86b8aSLuo bin 		dev_err(&pdev->dev, "Failed to get base qpn, err: %d, status: 0x%x, out size: 0x%x\n",
42290f86b8aSLuo bin 			err, cmd_base_qpn.status, out_size);
42390f86b8aSLuo bin 		return -EIO;
424c3e79bafSAviad Krawczyk 	}
425c3e79bafSAviad Krawczyk 
426c3e79bafSAviad Krawczyk 	*base_qpn = cmd_base_qpn.qpn;
427c3e79bafSAviad Krawczyk 	return 0;
428c3e79bafSAviad Krawczyk }
429c3e79bafSAviad Krawczyk 
430c3e79bafSAviad Krawczyk /**
431c3e79bafSAviad Krawczyk  * hinic_hwdev_ifup - Preparing the HW for passing IO
432c3e79bafSAviad Krawczyk  * @hwdev: the NIC HW device
433b1b6c110SLuo bin  * @sq_depth: the send queue depth
434b1b6c110SLuo bin  * @rq_depth: the receive queue depth
435c3e79bafSAviad Krawczyk  *
436c3e79bafSAviad Krawczyk  * Return 0 - Success, negative - Failure
437c3e79bafSAviad Krawczyk  **/
hinic_hwdev_ifup(struct hinic_hwdev * hwdev,u16 sq_depth,u16 rq_depth)438bcab6782SLuo bin int hinic_hwdev_ifup(struct hinic_hwdev *hwdev, u16 sq_depth, u16 rq_depth)
439c3e79bafSAviad Krawczyk {
440c3e79bafSAviad Krawczyk 	struct hinic_func_to_io *func_to_io = &hwdev->func_to_io;
441c3e79bafSAviad Krawczyk 	struct hinic_cap *nic_cap = &hwdev->nic_cap;
442c3e79bafSAviad Krawczyk 	struct hinic_hwif *hwif = hwdev->hwif;
443c3e79bafSAviad Krawczyk 	int err, num_aeqs, num_ceqs, num_qps;
444fc9319e4SAviad Krawczyk 	struct msix_entry *ceq_msix_entries;
445c3e79bafSAviad Krawczyk 	struct msix_entry *sq_msix_entries;
446c3e79bafSAviad Krawczyk 	struct msix_entry *rq_msix_entries;
447c3e79bafSAviad Krawczyk 	struct pci_dev *pdev = hwif->pdev;
448c3e79bafSAviad Krawczyk 	u16 base_qpn;
449c3e79bafSAviad Krawczyk 
450c3e79bafSAviad Krawczyk 	err = get_base_qpn(hwdev, &base_qpn);
451c3e79bafSAviad Krawczyk 	if (err) {
452c3e79bafSAviad Krawczyk 		dev_err(&pdev->dev, "Failed to get global base qp number\n");
453c3e79bafSAviad Krawczyk 		return err;
454c3e79bafSAviad Krawczyk 	}
455c3e79bafSAviad Krawczyk 
456c3e79bafSAviad Krawczyk 	num_aeqs = HINIC_HWIF_NUM_AEQS(hwif);
457c3e79bafSAviad Krawczyk 	num_ceqs = HINIC_HWIF_NUM_CEQS(hwif);
458fc9319e4SAviad Krawczyk 
459fc9319e4SAviad Krawczyk 	ceq_msix_entries = &hwdev->msix_entries[num_aeqs];
4607dd29ee1SLuo bin 	func_to_io->hwdev = hwdev;
461bcab6782SLuo bin 	func_to_io->sq_depth = sq_depth;
462bcab6782SLuo bin 	func_to_io->rq_depth = rq_depth;
463253ac3a9SLuo bin 	func_to_io->global_qpn = base_qpn;
464bcab6782SLuo bin 
465fc9319e4SAviad Krawczyk 	err = hinic_io_init(func_to_io, hwif, nic_cap->max_qps, num_ceqs,
466fc9319e4SAviad Krawczyk 			    ceq_msix_entries);
467c3e79bafSAviad Krawczyk 	if (err) {
468c3e79bafSAviad Krawczyk 		dev_err(&pdev->dev, "Failed to init IO channel\n");
469c3e79bafSAviad Krawczyk 		return err;
470c3e79bafSAviad Krawczyk 	}
471c3e79bafSAviad Krawczyk 
472c3e79bafSAviad Krawczyk 	num_qps = nic_cap->num_qps;
473c3e79bafSAviad Krawczyk 	sq_msix_entries = &hwdev->msix_entries[num_aeqs + num_ceqs];
474c3e79bafSAviad Krawczyk 	rq_msix_entries = &hwdev->msix_entries[num_aeqs + num_ceqs + num_qps];
475c3e79bafSAviad Krawczyk 
476c3e79bafSAviad Krawczyk 	err = hinic_io_create_qps(func_to_io, base_qpn, num_qps,
477c3e79bafSAviad Krawczyk 				  sq_msix_entries, rq_msix_entries);
478c3e79bafSAviad Krawczyk 	if (err) {
479c3e79bafSAviad Krawczyk 		dev_err(&pdev->dev, "Failed to create QPs\n");
480c3e79bafSAviad Krawczyk 		goto err_create_qps;
481c3e79bafSAviad Krawczyk 	}
482c3e79bafSAviad Krawczyk 
483e2585ea7SAviad Krawczyk 	err = wait_for_db_state(hwdev);
484e2585ea7SAviad Krawczyk 	if (err) {
485e2585ea7SAviad Krawczyk 		dev_warn(&pdev->dev, "db - disabled, try again\n");
486e2585ea7SAviad Krawczyk 		hinic_db_state_set(hwif, HINIC_DB_ENABLE);
487e2585ea7SAviad Krawczyk 	}
488e2585ea7SAviad Krawczyk 
489bcab6782SLuo bin 	err = set_hw_ioctxt(hwdev, sq_depth, rq_depth);
490e2585ea7SAviad Krawczyk 	if (err) {
491e2585ea7SAviad Krawczyk 		dev_err(&pdev->dev, "Failed to set HW IO ctxt\n");
492e2585ea7SAviad Krawczyk 		goto err_hw_ioctxt;
493e2585ea7SAviad Krawczyk 	}
494e2585ea7SAviad Krawczyk 
495c3e79bafSAviad Krawczyk 	return 0;
496c3e79bafSAviad Krawczyk 
497e2585ea7SAviad Krawczyk err_hw_ioctxt:
498e2585ea7SAviad Krawczyk 	hinic_io_destroy_qps(func_to_io, num_qps);
499e2585ea7SAviad Krawczyk 
500c3e79bafSAviad Krawczyk err_create_qps:
501c3e79bafSAviad Krawczyk 	hinic_io_free(func_to_io);
502c3e79bafSAviad Krawczyk 	return err;
503c3e79bafSAviad Krawczyk }
504c3e79bafSAviad Krawczyk 
505c3e79bafSAviad Krawczyk /**
506c3e79bafSAviad Krawczyk  * hinic_hwdev_ifdown - Closing the HW for passing IO
507c3e79bafSAviad Krawczyk  * @hwdev: the NIC HW device
508c3e79bafSAviad Krawczyk  *
509c3e79bafSAviad Krawczyk  **/
hinic_hwdev_ifdown(struct hinic_hwdev * hwdev)510c3e79bafSAviad Krawczyk void hinic_hwdev_ifdown(struct hinic_hwdev *hwdev)
511c3e79bafSAviad Krawczyk {
512c3e79bafSAviad Krawczyk 	struct hinic_func_to_io *func_to_io = &hwdev->func_to_io;
513c3e79bafSAviad Krawczyk 	struct hinic_cap *nic_cap = &hwdev->nic_cap;
514c3e79bafSAviad Krawczyk 
515e2585ea7SAviad Krawczyk 	clear_io_resources(hwdev);
516e2585ea7SAviad Krawczyk 
517c3e79bafSAviad Krawczyk 	hinic_io_destroy_qps(func_to_io, nic_cap->num_qps);
518c3e79bafSAviad Krawczyk 	hinic_io_free(func_to_io);
519c3e79bafSAviad Krawczyk }
520c3e79bafSAviad Krawczyk 
521c3e79bafSAviad Krawczyk /**
522c4d06d2dSAviad Krawczyk  * hinic_hwdev_cb_register - register callback handler for MGMT events
523c4d06d2dSAviad Krawczyk  * @hwdev: the NIC HW device
524c4d06d2dSAviad Krawczyk  * @cmd: the mgmt event
525c4d06d2dSAviad Krawczyk  * @handle: private data for the handler
526c4d06d2dSAviad Krawczyk  * @handler: event handler
527c4d06d2dSAviad Krawczyk  **/
hinic_hwdev_cb_register(struct hinic_hwdev * hwdev,enum hinic_mgmt_msg_cmd cmd,void * handle,void (* handler)(void * handle,void * buf_in,u16 in_size,void * buf_out,u16 * out_size))528c4d06d2dSAviad Krawczyk void hinic_hwdev_cb_register(struct hinic_hwdev *hwdev,
529c4d06d2dSAviad Krawczyk 			     enum hinic_mgmt_msg_cmd cmd, void *handle,
530c4d06d2dSAviad Krawczyk 			     void (*handler)(void *handle, void *buf_in,
531c4d06d2dSAviad Krawczyk 					     u16 in_size, void *buf_out,
532c4d06d2dSAviad Krawczyk 					     u16 *out_size))
533c4d06d2dSAviad Krawczyk {
534c4d06d2dSAviad Krawczyk 	struct hinic_pfhwdev *pfhwdev;
535c4d06d2dSAviad Krawczyk 	struct hinic_nic_cb *nic_cb;
536c4d06d2dSAviad Krawczyk 	u8 cmd_cb;
537c4d06d2dSAviad Krawczyk 
538c4d06d2dSAviad Krawczyk 	pfhwdev = container_of(hwdev, struct hinic_pfhwdev, hwdev);
539c4d06d2dSAviad Krawczyk 
540c4d06d2dSAviad Krawczyk 	cmd_cb = cmd - HINIC_MGMT_MSG_CMD_BASE;
541c4d06d2dSAviad Krawczyk 	nic_cb = &pfhwdev->nic_cb[cmd_cb];
542c4d06d2dSAviad Krawczyk 
543c4d06d2dSAviad Krawczyk 	nic_cb->handler = handler;
544c4d06d2dSAviad Krawczyk 	nic_cb->handle = handle;
545c4d06d2dSAviad Krawczyk 	nic_cb->cb_state = HINIC_CB_ENABLED;
546c4d06d2dSAviad Krawczyk }
547c4d06d2dSAviad Krawczyk 
548c4d06d2dSAviad Krawczyk /**
549c4d06d2dSAviad Krawczyk  * hinic_hwdev_cb_unregister - unregister callback handler for MGMT events
550c4d06d2dSAviad Krawczyk  * @hwdev: the NIC HW device
551c4d06d2dSAviad Krawczyk  * @cmd: the mgmt event
552c4d06d2dSAviad Krawczyk  **/
hinic_hwdev_cb_unregister(struct hinic_hwdev * hwdev,enum hinic_mgmt_msg_cmd cmd)553c4d06d2dSAviad Krawczyk void hinic_hwdev_cb_unregister(struct hinic_hwdev *hwdev,
554c4d06d2dSAviad Krawczyk 			       enum hinic_mgmt_msg_cmd cmd)
555c4d06d2dSAviad Krawczyk {
556c4d06d2dSAviad Krawczyk 	struct hinic_hwif *hwif = hwdev->hwif;
557c4d06d2dSAviad Krawczyk 	struct hinic_pfhwdev *pfhwdev;
558c4d06d2dSAviad Krawczyk 	struct hinic_nic_cb *nic_cb;
559c4d06d2dSAviad Krawczyk 	u8 cmd_cb;
560c4d06d2dSAviad Krawczyk 
5617dd29ee1SLuo bin 	if (!HINIC_IS_PF(hwif) && !HINIC_IS_PPF(hwif))
562c4d06d2dSAviad Krawczyk 		return;
563c4d06d2dSAviad Krawczyk 
564c4d06d2dSAviad Krawczyk 	pfhwdev = container_of(hwdev, struct hinic_pfhwdev, hwdev);
565c4d06d2dSAviad Krawczyk 
566c4d06d2dSAviad Krawczyk 	cmd_cb = cmd - HINIC_MGMT_MSG_CMD_BASE;
567c4d06d2dSAviad Krawczyk 	nic_cb = &pfhwdev->nic_cb[cmd_cb];
568c4d06d2dSAviad Krawczyk 
569c4d06d2dSAviad Krawczyk 	nic_cb->cb_state &= ~HINIC_CB_ENABLED;
570c4d06d2dSAviad Krawczyk 
571c4d06d2dSAviad Krawczyk 	while (nic_cb->cb_state & HINIC_CB_RUNNING)
572c4d06d2dSAviad Krawczyk 		schedule();
573c4d06d2dSAviad Krawczyk 
574c4d06d2dSAviad Krawczyk 	nic_cb->handler = NULL;
575c4d06d2dSAviad Krawczyk }
576c4d06d2dSAviad Krawczyk 
577c4d06d2dSAviad Krawczyk /**
578c4d06d2dSAviad Krawczyk  * nic_mgmt_msg_handler - nic mgmt event handler
579c4d06d2dSAviad Krawczyk  * @handle: private data for the handler
580b1b6c110SLuo bin  * @cmd: message command
581c4d06d2dSAviad Krawczyk  * @buf_in: input buffer
582c4d06d2dSAviad Krawczyk  * @in_size: input size
583c4d06d2dSAviad Krawczyk  * @buf_out: output buffer
584c4d06d2dSAviad Krawczyk  * @out_size: returned output size
585c4d06d2dSAviad Krawczyk  **/
nic_mgmt_msg_handler(void * handle,u8 cmd,void * buf_in,u16 in_size,void * buf_out,u16 * out_size)586c4d06d2dSAviad Krawczyk static void nic_mgmt_msg_handler(void *handle, u8 cmd, void *buf_in,
587c4d06d2dSAviad Krawczyk 				 u16 in_size, void *buf_out, u16 *out_size)
588c4d06d2dSAviad Krawczyk {
589c4d06d2dSAviad Krawczyk 	struct hinic_pfhwdev *pfhwdev = handle;
590c4d06d2dSAviad Krawczyk 	enum hinic_cb_state cb_state;
591c4d06d2dSAviad Krawczyk 	struct hinic_nic_cb *nic_cb;
592c4d06d2dSAviad Krawczyk 	struct hinic_hwdev *hwdev;
593c4d06d2dSAviad Krawczyk 	struct hinic_hwif *hwif;
594c4d06d2dSAviad Krawczyk 	struct pci_dev *pdev;
595c4d06d2dSAviad Krawczyk 	u8 cmd_cb;
596c4d06d2dSAviad Krawczyk 
597c4d06d2dSAviad Krawczyk 	hwdev = &pfhwdev->hwdev;
598c4d06d2dSAviad Krawczyk 	hwif = hwdev->hwif;
599c4d06d2dSAviad Krawczyk 	pdev = hwif->pdev;
600c4d06d2dSAviad Krawczyk 
601c8ad5df6SGuangbin Huang 	if (cmd < HINIC_MGMT_MSG_CMD_BASE ||
602c8ad5df6SGuangbin Huang 	    cmd >= HINIC_MGMT_MSG_CMD_MAX) {
603c4d06d2dSAviad Krawczyk 		dev_err(&pdev->dev, "unknown L2NIC event, cmd = %d\n", cmd);
604c4d06d2dSAviad Krawczyk 		return;
605c4d06d2dSAviad Krawczyk 	}
606c4d06d2dSAviad Krawczyk 
607c4d06d2dSAviad Krawczyk 	cmd_cb = cmd - HINIC_MGMT_MSG_CMD_BASE;
608c4d06d2dSAviad Krawczyk 
609c4d06d2dSAviad Krawczyk 	nic_cb = &pfhwdev->nic_cb[cmd_cb];
610c4d06d2dSAviad Krawczyk 
611c4d06d2dSAviad Krawczyk 	cb_state = cmpxchg(&nic_cb->cb_state,
612c4d06d2dSAviad Krawczyk 			   HINIC_CB_ENABLED,
613c4d06d2dSAviad Krawczyk 			   HINIC_CB_ENABLED | HINIC_CB_RUNNING);
614c4d06d2dSAviad Krawczyk 
615c8ad5df6SGuangbin Huang 	if (cb_state == HINIC_CB_ENABLED && nic_cb->handler)
616c4d06d2dSAviad Krawczyk 		nic_cb->handler(nic_cb->handle, buf_in,
617c4d06d2dSAviad Krawczyk 				in_size, buf_out, out_size);
618c4d06d2dSAviad Krawczyk 	else
619c4d06d2dSAviad Krawczyk 		dev_err(&pdev->dev, "Unhandled NIC Event %d\n", cmd);
620c4d06d2dSAviad Krawczyk 
621c4d06d2dSAviad Krawczyk 	nic_cb->cb_state &= ~HINIC_CB_RUNNING;
622c4d06d2dSAviad Krawczyk }
623c4d06d2dSAviad Krawczyk 
hinic_comm_recv_mgmt_self_cmd_reg(struct hinic_pfhwdev * pfhwdev,u8 cmd,comm_mgmt_self_msg_proc proc)624c15850c7SLuo bin static void hinic_comm_recv_mgmt_self_cmd_reg(struct hinic_pfhwdev *pfhwdev,
625c15850c7SLuo bin 					      u8 cmd,
626c15850c7SLuo bin 					      comm_mgmt_self_msg_proc proc)
627c15850c7SLuo bin {
628c15850c7SLuo bin 	u8 cmd_idx;
629c15850c7SLuo bin 
630c15850c7SLuo bin 	cmd_idx = pfhwdev->proc.cmd_num;
631c15850c7SLuo bin 	if (cmd_idx >= HINIC_COMM_SELF_CMD_MAX) {
632c15850c7SLuo bin 		dev_err(&pfhwdev->hwdev.hwif->pdev->dev,
633c15850c7SLuo bin 			"Register recv mgmt process failed, cmd: 0x%x\n", cmd);
634c15850c7SLuo bin 		return;
635c15850c7SLuo bin 	}
636c15850c7SLuo bin 
637c15850c7SLuo bin 	pfhwdev->proc.info[cmd_idx].cmd = cmd;
638c15850c7SLuo bin 	pfhwdev->proc.info[cmd_idx].proc = proc;
639c15850c7SLuo bin 	pfhwdev->proc.cmd_num++;
640c15850c7SLuo bin }
641c15850c7SLuo bin 
hinic_comm_recv_mgmt_self_cmd_unreg(struct hinic_pfhwdev * pfhwdev,u8 cmd)642c15850c7SLuo bin static void hinic_comm_recv_mgmt_self_cmd_unreg(struct hinic_pfhwdev *pfhwdev,
643c15850c7SLuo bin 						u8 cmd)
644c15850c7SLuo bin {
645c15850c7SLuo bin 	u8 cmd_idx;
646c15850c7SLuo bin 
647c15850c7SLuo bin 	cmd_idx = pfhwdev->proc.cmd_num;
648c15850c7SLuo bin 	if (cmd_idx >= HINIC_COMM_SELF_CMD_MAX) {
649c15850c7SLuo bin 		dev_err(&pfhwdev->hwdev.hwif->pdev->dev, "Unregister recv mgmt process failed, cmd: 0x%x\n",
650c15850c7SLuo bin 			cmd);
651c15850c7SLuo bin 		return;
652c15850c7SLuo bin 	}
653c15850c7SLuo bin 
654c15850c7SLuo bin 	for (cmd_idx = 0; cmd_idx < HINIC_COMM_SELF_CMD_MAX; cmd_idx++) {
655c15850c7SLuo bin 		if (cmd == pfhwdev->proc.info[cmd_idx].cmd) {
656c15850c7SLuo bin 			pfhwdev->proc.info[cmd_idx].cmd = 0;
657c15850c7SLuo bin 			pfhwdev->proc.info[cmd_idx].proc = NULL;
658c15850c7SLuo bin 			pfhwdev->proc.cmd_num--;
659c15850c7SLuo bin 		}
660c15850c7SLuo bin 	}
661c15850c7SLuo bin }
662c15850c7SLuo bin 
comm_mgmt_msg_handler(void * handle,u8 cmd,void * buf_in,u16 in_size,void * buf_out,u16 * out_size)663c15850c7SLuo bin static void comm_mgmt_msg_handler(void *handle, u8 cmd, void *buf_in,
664c15850c7SLuo bin 				  u16 in_size, void *buf_out, u16 *out_size)
665c15850c7SLuo bin {
666c15850c7SLuo bin 	struct hinic_pfhwdev *pfhwdev = handle;
667c15850c7SLuo bin 	u8 cmd_idx;
668c15850c7SLuo bin 
669c15850c7SLuo bin 	for (cmd_idx = 0; cmd_idx < pfhwdev->proc.cmd_num; cmd_idx++) {
670c15850c7SLuo bin 		if (cmd == pfhwdev->proc.info[cmd_idx].cmd) {
671c15850c7SLuo bin 			if (!pfhwdev->proc.info[cmd_idx].proc) {
672c15850c7SLuo bin 				dev_warn(&pfhwdev->hwdev.hwif->pdev->dev,
673c15850c7SLuo bin 					 "PF recv mgmt comm msg handle null, cmd: 0x%x\n",
674c15850c7SLuo bin 					 cmd);
675c15850c7SLuo bin 			} else {
676c15850c7SLuo bin 				pfhwdev->proc.info[cmd_idx].proc
677c15850c7SLuo bin 					(&pfhwdev->hwdev, buf_in, in_size,
678c15850c7SLuo bin 					 buf_out, out_size);
679c15850c7SLuo bin 			}
680c15850c7SLuo bin 
681c15850c7SLuo bin 			return;
682c15850c7SLuo bin 		}
683c15850c7SLuo bin 	}
684c15850c7SLuo bin 
685c15850c7SLuo bin 	dev_warn(&pfhwdev->hwdev.hwif->pdev->dev, "Received unknown mgmt cpu event: 0x%x\n",
686c15850c7SLuo bin 		 cmd);
687c15850c7SLuo bin 
688c15850c7SLuo bin 	*out_size = 0;
689c15850c7SLuo bin }
690c15850c7SLuo bin 
691c15850c7SLuo bin /* pf fault report event */
pf_fault_event_handler(void * dev,void * buf_in,u16 in_size,void * buf_out,u16 * out_size)692c15850c7SLuo bin static void pf_fault_event_handler(void *dev, void *buf_in, u16 in_size,
693c15850c7SLuo bin 				   void *buf_out, u16 *out_size)
694c15850c7SLuo bin {
695c15850c7SLuo bin 	struct hinic_cmd_fault_event *fault_event = buf_in;
696c15850c7SLuo bin 	struct hinic_hwdev *hwdev = dev;
697c15850c7SLuo bin 
698c15850c7SLuo bin 	if (in_size != sizeof(*fault_event)) {
699c15850c7SLuo bin 		dev_err(&hwdev->hwif->pdev->dev, "Invalid fault event report, length: %d, should be %zu\n",
700c15850c7SLuo bin 			in_size, sizeof(*fault_event));
701c15850c7SLuo bin 		return;
702c15850c7SLuo bin 	}
703c15850c7SLuo bin 
704c15850c7SLuo bin 	if (!hwdev->devlink_dev || IS_ERR_OR_NULL(hwdev->devlink_dev->hw_fault_reporter))
705c15850c7SLuo bin 		return;
706c15850c7SLuo bin 
707c15850c7SLuo bin 	devlink_health_report(hwdev->devlink_dev->hw_fault_reporter,
708c15850c7SLuo bin 			      "HW fatal error reported", &fault_event->event);
709c15850c7SLuo bin }
710c15850c7SLuo bin 
mgmt_watchdog_timeout_event_handler(void * dev,void * buf_in,u16 in_size,void * buf_out,u16 * out_size)711c15850c7SLuo bin static void mgmt_watchdog_timeout_event_handler(void *dev,
712c15850c7SLuo bin 						void *buf_in, u16 in_size,
713c15850c7SLuo bin 						void *buf_out, u16 *out_size)
714c15850c7SLuo bin {
715c15850c7SLuo bin 	struct hinic_mgmt_watchdog_info *watchdog_info = buf_in;
716c15850c7SLuo bin 	struct hinic_hwdev *hwdev = dev;
717c15850c7SLuo bin 
718c15850c7SLuo bin 	if (in_size != sizeof(*watchdog_info)) {
719c15850c7SLuo bin 		dev_err(&hwdev->hwif->pdev->dev, "Invalid mgmt watchdog report, length: %d, should be %zu\n",
720c15850c7SLuo bin 			in_size, sizeof(*watchdog_info));
721c15850c7SLuo bin 		return;
722c15850c7SLuo bin 	}
723c15850c7SLuo bin 
724c15850c7SLuo bin 	if (!hwdev->devlink_dev || IS_ERR_OR_NULL(hwdev->devlink_dev->fw_fault_reporter))
725c15850c7SLuo bin 		return;
726c15850c7SLuo bin 
727c15850c7SLuo bin 	devlink_health_report(hwdev->devlink_dev->fw_fault_reporter,
728c15850c7SLuo bin 			      "FW fatal error reported", watchdog_info);
729c15850c7SLuo bin }
730c15850c7SLuo bin 
731c4d06d2dSAviad Krawczyk /**
73251ba902aSAviad Krawczyk  * init_pfhwdev - Initialize the extended components of PF
73351ba902aSAviad Krawczyk  * @pfhwdev: the HW device for PF
73451ba902aSAviad Krawczyk  *
73551ba902aSAviad Krawczyk  * Return 0 - success, negative - failure
73651ba902aSAviad Krawczyk  **/
init_pfhwdev(struct hinic_pfhwdev * pfhwdev)73751ba902aSAviad Krawczyk static int init_pfhwdev(struct hinic_pfhwdev *pfhwdev)
73851ba902aSAviad Krawczyk {
739a5564e7eSAviad Krawczyk 	struct hinic_hwdev *hwdev = &pfhwdev->hwdev;
740a5564e7eSAviad Krawczyk 	struct hinic_hwif *hwif = hwdev->hwif;
741a5564e7eSAviad Krawczyk 	struct pci_dev *pdev = hwif->pdev;
742a5564e7eSAviad Krawczyk 	int err;
743a5564e7eSAviad Krawczyk 
744a5564e7eSAviad Krawczyk 	err = hinic_pf_to_mgmt_init(&pfhwdev->pf_to_mgmt, hwif);
745a5564e7eSAviad Krawczyk 	if (err) {
746a5564e7eSAviad Krawczyk 		dev_err(&pdev->dev, "Failed to initialize PF to MGMT channel\n");
747a5564e7eSAviad Krawczyk 		return err;
748a5564e7eSAviad Krawczyk 	}
749a5564e7eSAviad Krawczyk 
750c15850c7SLuo bin 	err = hinic_func_to_func_init(hwdev);
751c15850c7SLuo bin 	if (err) {
752c15850c7SLuo bin 		dev_err(&hwif->pdev->dev, "Failed to init mailbox\n");
753c15850c7SLuo bin 		hinic_pf_to_mgmt_free(&pfhwdev->pf_to_mgmt);
754c15850c7SLuo bin 		return err;
755c15850c7SLuo bin 	}
756c15850c7SLuo bin 
757c15850c7SLuo bin 	if (!HINIC_IS_VF(hwif)) {
758a425b6e1SLuo bin 		hinic_register_mgmt_msg_cb(&pfhwdev->pf_to_mgmt,
759a425b6e1SLuo bin 					   HINIC_MOD_L2NIC, pfhwdev,
760a425b6e1SLuo bin 					   nic_mgmt_msg_handler);
761c15850c7SLuo bin 		hinic_register_mgmt_msg_cb(&pfhwdev->pf_to_mgmt, HINIC_MOD_COMM,
762c15850c7SLuo bin 					   pfhwdev, comm_mgmt_msg_handler);
763c15850c7SLuo bin 		hinic_comm_recv_mgmt_self_cmd_reg(pfhwdev,
764c15850c7SLuo bin 						  HINIC_COMM_CMD_FAULT_REPORT,
765c15850c7SLuo bin 						  pf_fault_event_handler);
766c15850c7SLuo bin 		hinic_comm_recv_mgmt_self_cmd_reg
767c15850c7SLuo bin 			(pfhwdev, HINIC_COMM_CMD_WATCHDOG_INFO,
768c15850c7SLuo bin 			 mgmt_watchdog_timeout_event_handler);
769c15850c7SLuo bin 	} else {
770a425b6e1SLuo bin 		hinic_register_vf_mbox_cb(hwdev, HINIC_MOD_L2NIC,
771a425b6e1SLuo bin 					  nic_mgmt_msg_handler);
772c15850c7SLuo bin 	}
773c4d06d2dSAviad Krawczyk 
774c4d06d2dSAviad Krawczyk 	hinic_set_pf_action(hwif, HINIC_PF_MGMT_ACTIVE);
77544691f53SLeon Romanovsky 	hinic_devlink_register(hwdev->devlink_dev);
77651ba902aSAviad Krawczyk 	return 0;
77751ba902aSAviad Krawczyk }
77851ba902aSAviad Krawczyk 
77951ba902aSAviad Krawczyk /**
78051ba902aSAviad Krawczyk  * free_pfhwdev - Free the extended components of PF
78151ba902aSAviad Krawczyk  * @pfhwdev: the HW device for PF
78251ba902aSAviad Krawczyk  **/
free_pfhwdev(struct hinic_pfhwdev * pfhwdev)78351ba902aSAviad Krawczyk static void free_pfhwdev(struct hinic_pfhwdev *pfhwdev)
78451ba902aSAviad Krawczyk {
785c4d06d2dSAviad Krawczyk 	struct hinic_hwdev *hwdev = &pfhwdev->hwdev;
786c4d06d2dSAviad Krawczyk 
78744691f53SLeon Romanovsky 	hinic_devlink_unregister(hwdev->devlink_dev);
788c4d06d2dSAviad Krawczyk 	hinic_set_pf_action(hwdev->hwif, HINIC_PF_MGMT_INIT);
789c4d06d2dSAviad Krawczyk 
790c15850c7SLuo bin 	if (!HINIC_IS_VF(hwdev->hwif)) {
791c15850c7SLuo bin 		hinic_comm_recv_mgmt_self_cmd_unreg(pfhwdev,
792c15850c7SLuo bin 						    HINIC_COMM_CMD_WATCHDOG_INFO);
793c15850c7SLuo bin 		hinic_comm_recv_mgmt_self_cmd_unreg(pfhwdev,
794c15850c7SLuo bin 						    HINIC_COMM_CMD_FAULT_REPORT);
795c15850c7SLuo bin 		hinic_unregister_mgmt_msg_cb(&pfhwdev->pf_to_mgmt,
796c15850c7SLuo bin 					     HINIC_MOD_COMM);
797a425b6e1SLuo bin 		hinic_unregister_mgmt_msg_cb(&pfhwdev->pf_to_mgmt,
798a425b6e1SLuo bin 					     HINIC_MOD_L2NIC);
799c15850c7SLuo bin 	} else {
800a425b6e1SLuo bin 		hinic_unregister_vf_mbox_cb(hwdev, HINIC_MOD_L2NIC);
801c15850c7SLuo bin 	}
802a425b6e1SLuo bin 
803a425b6e1SLuo bin 	hinic_func_to_func_free(hwdev);
804c4d06d2dSAviad Krawczyk 
805a5564e7eSAviad Krawczyk 	hinic_pf_to_mgmt_free(&pfhwdev->pf_to_mgmt);
80651ba902aSAviad Krawczyk }
80751ba902aSAviad Krawczyk 
hinic_l2nic_reset(struct hinic_hwdev * hwdev)80872ef908bSLuo bin static int hinic_l2nic_reset(struct hinic_hwdev *hwdev)
80972ef908bSLuo bin {
81072ef908bSLuo bin 	struct hinic_cmd_l2nic_reset l2nic_reset = {0};
81172ef908bSLuo bin 	u16 out_size = sizeof(l2nic_reset);
81272ef908bSLuo bin 	struct hinic_pfhwdev *pfhwdev;
81372ef908bSLuo bin 	int err;
81472ef908bSLuo bin 
81572ef908bSLuo bin 	pfhwdev = container_of(hwdev, struct hinic_pfhwdev, hwdev);
81672ef908bSLuo bin 
81772ef908bSLuo bin 	l2nic_reset.func_id = HINIC_HWIF_FUNC_IDX(hwdev->hwif);
81872ef908bSLuo bin 	/* 0 represents standard l2nic reset flow */
81972ef908bSLuo bin 	l2nic_reset.reset_flag = 0;
82072ef908bSLuo bin 
82172ef908bSLuo bin 	err = hinic_msg_to_mgmt(&pfhwdev->pf_to_mgmt, HINIC_MOD_COMM,
82272ef908bSLuo bin 				HINIC_COMM_CMD_L2NIC_RESET, &l2nic_reset,
82372ef908bSLuo bin 				sizeof(l2nic_reset), &l2nic_reset,
82472ef908bSLuo bin 				&out_size, HINIC_MGMT_MSG_SYNC);
82572ef908bSLuo bin 	if (err || !out_size || l2nic_reset.status) {
82672ef908bSLuo bin 		dev_err(&hwdev->hwif->pdev->dev, "Failed to reset L2NIC resources, err: %d, status: 0x%x, out_size: 0x%x\n",
82772ef908bSLuo bin 			err, l2nic_reset.status, out_size);
82872ef908bSLuo bin 		return -EIO;
82972ef908bSLuo bin 	}
83072ef908bSLuo bin 
83172ef908bSLuo bin 	return 0;
83272ef908bSLuo bin }
83372ef908bSLuo bin 
hinic_get_interrupt_cfg(struct hinic_hwdev * hwdev,struct hinic_msix_config * interrupt_info)83473f25f16SZhengchao Shao static int hinic_get_interrupt_cfg(struct hinic_hwdev *hwdev,
835a0337c0dSLuo bin 				   struct hinic_msix_config *interrupt_info)
836a0337c0dSLuo bin {
837a0337c0dSLuo bin 	u16 out_size = sizeof(*interrupt_info);
838a0337c0dSLuo bin 	struct hinic_pfhwdev *pfhwdev;
839a0337c0dSLuo bin 	int err;
840a0337c0dSLuo bin 
841a0337c0dSLuo bin 	if (!hwdev || !interrupt_info)
842a0337c0dSLuo bin 		return -EINVAL;
843a0337c0dSLuo bin 
844a0337c0dSLuo bin 	pfhwdev = container_of(hwdev, struct hinic_pfhwdev, hwdev);
845a0337c0dSLuo bin 
846a0337c0dSLuo bin 	interrupt_info->func_id = HINIC_HWIF_FUNC_IDX(hwdev->hwif);
847a0337c0dSLuo bin 
848a0337c0dSLuo bin 	err = hinic_msg_to_mgmt(&pfhwdev->pf_to_mgmt, HINIC_MOD_COMM,
849a0337c0dSLuo bin 				HINIC_COMM_CMD_MSI_CTRL_REG_RD_BY_UP,
850a0337c0dSLuo bin 				interrupt_info, sizeof(*interrupt_info),
851a0337c0dSLuo bin 				interrupt_info, &out_size, HINIC_MGMT_MSG_SYNC);
852a0337c0dSLuo bin 	if (err || !out_size || interrupt_info->status) {
853a0337c0dSLuo bin 		dev_err(&hwdev->hwif->pdev->dev, "Failed to get interrupt config, err: %d, status: 0x%x, out size: 0x%x\n",
854a0337c0dSLuo bin 			err, interrupt_info->status, out_size);
855a0337c0dSLuo bin 		return -EIO;
856a0337c0dSLuo bin 	}
857a0337c0dSLuo bin 
858a0337c0dSLuo bin 	return 0;
859a0337c0dSLuo bin }
860a0337c0dSLuo bin 
hinic_set_interrupt_cfg(struct hinic_hwdev * hwdev,struct hinic_msix_config * interrupt_info)861a0337c0dSLuo bin int hinic_set_interrupt_cfg(struct hinic_hwdev *hwdev,
862a0337c0dSLuo bin 			    struct hinic_msix_config *interrupt_info)
863a0337c0dSLuo bin {
864a0337c0dSLuo bin 	u16 out_size = sizeof(*interrupt_info);
865a0337c0dSLuo bin 	struct hinic_msix_config temp_info;
866a0337c0dSLuo bin 	struct hinic_pfhwdev *pfhwdev;
867a0337c0dSLuo bin 	int err;
868a0337c0dSLuo bin 
869a0337c0dSLuo bin 	if (!hwdev)
870a0337c0dSLuo bin 		return -EINVAL;
871a0337c0dSLuo bin 
872a0337c0dSLuo bin 	pfhwdev = container_of(hwdev, struct hinic_pfhwdev, hwdev);
873a0337c0dSLuo bin 
874a0337c0dSLuo bin 	interrupt_info->func_id = HINIC_HWIF_FUNC_IDX(hwdev->hwif);
875a0337c0dSLuo bin 
876a0337c0dSLuo bin 	err = hinic_get_interrupt_cfg(hwdev, &temp_info);
877a0337c0dSLuo bin 	if (err)
878a0337c0dSLuo bin 		return -EINVAL;
879a0337c0dSLuo bin 
880*c0605cd6SZhengchao Shao 	interrupt_info->lli_credit_cnt = temp_info.lli_credit_cnt;
881a0337c0dSLuo bin 	interrupt_info->lli_timer_cnt = temp_info.lli_timer_cnt;
882a0337c0dSLuo bin 
883a0337c0dSLuo bin 	err = hinic_msg_to_mgmt(&pfhwdev->pf_to_mgmt, HINIC_MOD_COMM,
884a0337c0dSLuo bin 				HINIC_COMM_CMD_MSI_CTRL_REG_WR_BY_UP,
885a0337c0dSLuo bin 				interrupt_info, sizeof(*interrupt_info),
886a0337c0dSLuo bin 				interrupt_info, &out_size, HINIC_MGMT_MSG_SYNC);
887a0337c0dSLuo bin 	if (err || !out_size || interrupt_info->status) {
888a0337c0dSLuo bin 		dev_err(&hwdev->hwif->pdev->dev, "Failed to get interrupt config, err: %d, status: 0x%x, out size: 0x%x\n",
889a0337c0dSLuo bin 			err, interrupt_info->status, out_size);
890a0337c0dSLuo bin 		return -EIO;
891a0337c0dSLuo bin 	}
892a0337c0dSLuo bin 
893a0337c0dSLuo bin 	return 0;
894a0337c0dSLuo bin }
895a0337c0dSLuo bin 
89651ba902aSAviad Krawczyk /**
89751ba902aSAviad Krawczyk  * hinic_init_hwdev - Initialize the NIC HW
89851ba902aSAviad Krawczyk  * @pdev: the NIC pci device
899b1b6c110SLuo bin  * @devlink: the poniter of hinic devlink
90051ba902aSAviad Krawczyk  *
90151ba902aSAviad Krawczyk  * Return initialized NIC HW device
90251ba902aSAviad Krawczyk  *
90351ba902aSAviad Krawczyk  * Initialize the NIC HW device and return a pointer to it
90451ba902aSAviad Krawczyk  **/
hinic_init_hwdev(struct pci_dev * pdev,struct devlink * devlink)905c15850c7SLuo bin struct hinic_hwdev *hinic_init_hwdev(struct pci_dev *pdev, struct devlink *devlink)
90651ba902aSAviad Krawczyk {
90751ba902aSAviad Krawczyk 	struct hinic_pfhwdev *pfhwdev;
90851ba902aSAviad Krawczyk 	struct hinic_hwdev *hwdev;
90951ba902aSAviad Krawczyk 	struct hinic_hwif *hwif;
910a5564e7eSAviad Krawczyk 	int err, num_aeqs;
91151ba902aSAviad Krawczyk 
91251ba902aSAviad Krawczyk 	hwif = devm_kzalloc(&pdev->dev, sizeof(*hwif), GFP_KERNEL);
91351ba902aSAviad Krawczyk 	if (!hwif)
91451ba902aSAviad Krawczyk 		return ERR_PTR(-ENOMEM);
91551ba902aSAviad Krawczyk 
91651ba902aSAviad Krawczyk 	err = hinic_init_hwif(hwif, pdev);
91751ba902aSAviad Krawczyk 	if (err) {
91851ba902aSAviad Krawczyk 		dev_err(&pdev->dev, "Failed to init HW interface\n");
91951ba902aSAviad Krawczyk 		return ERR_PTR(err);
92051ba902aSAviad Krawczyk 	}
92151ba902aSAviad Krawczyk 
92251ba902aSAviad Krawczyk 	pfhwdev = devm_kzalloc(&pdev->dev, sizeof(*pfhwdev), GFP_KERNEL);
92351ba902aSAviad Krawczyk 	if (!pfhwdev) {
92451ba902aSAviad Krawczyk 		err = -ENOMEM;
92551ba902aSAviad Krawczyk 		goto err_pfhwdev_alloc;
92651ba902aSAviad Krawczyk 	}
92751ba902aSAviad Krawczyk 
92851ba902aSAviad Krawczyk 	hwdev = &pfhwdev->hwdev;
92951ba902aSAviad Krawczyk 	hwdev->hwif = hwif;
930c15850c7SLuo bin 	hwdev->devlink_dev = devlink_priv(devlink);
931c15850c7SLuo bin 	hwdev->devlink_dev->hwdev = hwdev;
93251ba902aSAviad Krawczyk 
93351ba902aSAviad Krawczyk 	err = init_msix(hwdev);
93451ba902aSAviad Krawczyk 	if (err) {
93551ba902aSAviad Krawczyk 		dev_err(&pdev->dev, "Failed to init msix\n");
93651ba902aSAviad Krawczyk 		goto err_init_msix;
93751ba902aSAviad Krawczyk 	}
93851ba902aSAviad Krawczyk 
939e2585ea7SAviad Krawczyk 	err = wait_for_outbound_state(hwdev);
940e2585ea7SAviad Krawczyk 	if (err) {
941e2585ea7SAviad Krawczyk 		dev_warn(&pdev->dev, "outbound - disabled, try again\n");
942e2585ea7SAviad Krawczyk 		hinic_outbound_state_set(hwif, HINIC_OUTBOUND_ENABLE);
943e2585ea7SAviad Krawczyk 	}
944e2585ea7SAviad Krawczyk 
945a5564e7eSAviad Krawczyk 	num_aeqs = HINIC_HWIF_NUM_AEQS(hwif);
946a5564e7eSAviad Krawczyk 
947a5564e7eSAviad Krawczyk 	err = hinic_aeqs_init(&hwdev->aeqs, hwif, num_aeqs,
948a5564e7eSAviad Krawczyk 			      HINIC_DEFAULT_AEQ_LEN, HINIC_EQ_PAGE_SIZE,
949a5564e7eSAviad Krawczyk 			      hwdev->msix_entries);
950a5564e7eSAviad Krawczyk 	if (err) {
951a5564e7eSAviad Krawczyk 		dev_err(&pdev->dev, "Failed to init async event queues\n");
952a5564e7eSAviad Krawczyk 		goto err_aeqs_init;
953a5564e7eSAviad Krawczyk 	}
954a5564e7eSAviad Krawczyk 
95551ba902aSAviad Krawczyk 	err = init_pfhwdev(pfhwdev);
95651ba902aSAviad Krawczyk 	if (err) {
95751ba902aSAviad Krawczyk 		dev_err(&pdev->dev, "Failed to init PF HW device\n");
95851ba902aSAviad Krawczyk 		goto err_init_pfhwdev;
95951ba902aSAviad Krawczyk 	}
96051ba902aSAviad Krawczyk 
96172ef908bSLuo bin 	err = hinic_l2nic_reset(hwdev);
96272ef908bSLuo bin 	if (err)
96372ef908bSLuo bin 		goto err_l2nic_reset;
96472ef908bSLuo bin 
965a5564e7eSAviad Krawczyk 	err = get_dev_cap(hwdev);
966a5564e7eSAviad Krawczyk 	if (err) {
967a5564e7eSAviad Krawczyk 		dev_err(&pdev->dev, "Failed to get device capabilities\n");
968a5564e7eSAviad Krawczyk 		goto err_dev_cap;
969a5564e7eSAviad Krawczyk 	}
970a5564e7eSAviad Krawczyk 
971ea256222SLuo bin 	mutex_init(&hwdev->func_to_io.nic_cfg.cfg_mutex);
972ea256222SLuo bin 
9737dd29ee1SLuo bin 	err = hinic_vf_func_init(hwdev);
9747dd29ee1SLuo bin 	if (err) {
9757dd29ee1SLuo bin 		dev_err(&pdev->dev, "Failed to init nic mbox\n");
9767dd29ee1SLuo bin 		goto err_vf_func_init;
9777dd29ee1SLuo bin 	}
9787dd29ee1SLuo bin 
979e2585ea7SAviad Krawczyk 	err = init_fw_ctxt(hwdev);
980e2585ea7SAviad Krawczyk 	if (err) {
981e2585ea7SAviad Krawczyk 		dev_err(&pdev->dev, "Failed to init function table\n");
982e2585ea7SAviad Krawczyk 		goto err_init_fw_ctxt;
983e2585ea7SAviad Krawczyk 	}
984e2585ea7SAviad Krawczyk 
985e2585ea7SAviad Krawczyk 	err = set_resources_state(hwdev, HINIC_RES_ACTIVE);
986e2585ea7SAviad Krawczyk 	if (err) {
987e2585ea7SAviad Krawczyk 		dev_err(&pdev->dev, "Failed to set resources state\n");
988e2585ea7SAviad Krawczyk 		goto err_resources_state;
989e2585ea7SAviad Krawczyk 	}
990e2585ea7SAviad Krawczyk 
99151ba902aSAviad Krawczyk 	return hwdev;
99251ba902aSAviad Krawczyk 
993e2585ea7SAviad Krawczyk err_resources_state:
994e2585ea7SAviad Krawczyk err_init_fw_ctxt:
9957dd29ee1SLuo bin 	hinic_vf_func_free(hwdev);
9967dd29ee1SLuo bin err_vf_func_init:
99772ef908bSLuo bin err_l2nic_reset:
998a5564e7eSAviad Krawczyk err_dev_cap:
999a5564e7eSAviad Krawczyk 	free_pfhwdev(pfhwdev);
1000a5564e7eSAviad Krawczyk 
100151ba902aSAviad Krawczyk err_init_pfhwdev:
1002a5564e7eSAviad Krawczyk 	hinic_aeqs_free(&hwdev->aeqs);
1003a5564e7eSAviad Krawczyk 
1004a5564e7eSAviad Krawczyk err_aeqs_init:
100551ba902aSAviad Krawczyk 	disable_msix(hwdev);
100651ba902aSAviad Krawczyk 
100751ba902aSAviad Krawczyk err_init_msix:
100851ba902aSAviad Krawczyk err_pfhwdev_alloc:
100951ba902aSAviad Krawczyk 	hinic_free_hwif(hwif);
1010d3c54f7fSLuo bin 	if (err > 0)
1011d3c54f7fSLuo bin 		err = -EIO;
101251ba902aSAviad Krawczyk 	return ERR_PTR(err);
101351ba902aSAviad Krawczyk }
101451ba902aSAviad Krawczyk 
101551ba902aSAviad Krawczyk /**
101651ba902aSAviad Krawczyk  * hinic_free_hwdev - Free the NIC HW device
101751ba902aSAviad Krawczyk  * @hwdev: the NIC HW device
101851ba902aSAviad Krawczyk  **/
hinic_free_hwdev(struct hinic_hwdev * hwdev)101951ba902aSAviad Krawczyk void hinic_free_hwdev(struct hinic_hwdev *hwdev)
102051ba902aSAviad Krawczyk {
102151ba902aSAviad Krawczyk 	struct hinic_pfhwdev *pfhwdev = container_of(hwdev,
102251ba902aSAviad Krawczyk 						     struct hinic_pfhwdev,
102351ba902aSAviad Krawczyk 						     hwdev);
102451ba902aSAviad Krawczyk 
1025e2585ea7SAviad Krawczyk 	set_resources_state(hwdev, HINIC_RES_CLEAN);
1026e2585ea7SAviad Krawczyk 
10275e126e7cSLuo bin 	hinic_vf_func_free(hwdev);
10285e126e7cSLuo bin 
102951ba902aSAviad Krawczyk 	free_pfhwdev(pfhwdev);
103051ba902aSAviad Krawczyk 
1031a5564e7eSAviad Krawczyk 	hinic_aeqs_free(&hwdev->aeqs);
1032a5564e7eSAviad Krawczyk 
103351ba902aSAviad Krawczyk 	disable_msix(hwdev);
103451ba902aSAviad Krawczyk 
103551ba902aSAviad Krawczyk 	hinic_free_hwif(hwdev->hwif);
103651ba902aSAviad Krawczyk }
103751ba902aSAviad Krawczyk 
103851ba902aSAviad Krawczyk /**
103951ba902aSAviad Krawczyk  * hinic_hwdev_num_qps - return the number QPs available for use
104051ba902aSAviad Krawczyk  * @hwdev: the NIC HW device
104151ba902aSAviad Krawczyk  *
104251ba902aSAviad Krawczyk  * Return number QPs available for use
104351ba902aSAviad Krawczyk  **/
hinic_hwdev_num_qps(struct hinic_hwdev * hwdev)104451ba902aSAviad Krawczyk int hinic_hwdev_num_qps(struct hinic_hwdev *hwdev)
104551ba902aSAviad Krawczyk {
1046a5564e7eSAviad Krawczyk 	struct hinic_cap *nic_cap = &hwdev->nic_cap;
104751ba902aSAviad Krawczyk 
1048a5564e7eSAviad Krawczyk 	return nic_cap->num_qps;
104951ba902aSAviad Krawczyk }
1050c3e79bafSAviad Krawczyk 
1051c3e79bafSAviad Krawczyk /**
1052c3e79bafSAviad Krawczyk  * hinic_hwdev_get_sq - get SQ
1053c3e79bafSAviad Krawczyk  * @hwdev: the NIC HW device
1054c3e79bafSAviad Krawczyk  * @i: the position of the SQ
1055c3e79bafSAviad Krawczyk  *
1056c3e79bafSAviad Krawczyk  * Return: the SQ in the i position
1057c3e79bafSAviad Krawczyk  **/
hinic_hwdev_get_sq(struct hinic_hwdev * hwdev,int i)1058c3e79bafSAviad Krawczyk struct hinic_sq *hinic_hwdev_get_sq(struct hinic_hwdev *hwdev, int i)
1059c3e79bafSAviad Krawczyk {
1060c3e79bafSAviad Krawczyk 	struct hinic_func_to_io *func_to_io = &hwdev->func_to_io;
1061c3e79bafSAviad Krawczyk 	struct hinic_qp *qp = &func_to_io->qps[i];
1062c3e79bafSAviad Krawczyk 
1063c3e79bafSAviad Krawczyk 	if (i >= hinic_hwdev_num_qps(hwdev))
1064c3e79bafSAviad Krawczyk 		return NULL;
1065c3e79bafSAviad Krawczyk 
1066c3e79bafSAviad Krawczyk 	return &qp->sq;
1067c3e79bafSAviad Krawczyk }
1068c3e79bafSAviad Krawczyk 
1069c3e79bafSAviad Krawczyk /**
1070d6174870SYang Shen  * hinic_hwdev_get_rq - get RQ
1071c3e79bafSAviad Krawczyk  * @hwdev: the NIC HW device
1072c3e79bafSAviad Krawczyk  * @i: the position of the RQ
1073c3e79bafSAviad Krawczyk  *
1074c3e79bafSAviad Krawczyk  * Return: the RQ in the i position
1075c3e79bafSAviad Krawczyk  **/
hinic_hwdev_get_rq(struct hinic_hwdev * hwdev,int i)1076c3e79bafSAviad Krawczyk struct hinic_rq *hinic_hwdev_get_rq(struct hinic_hwdev *hwdev, int i)
1077c3e79bafSAviad Krawczyk {
1078c3e79bafSAviad Krawczyk 	struct hinic_func_to_io *func_to_io = &hwdev->func_to_io;
1079c3e79bafSAviad Krawczyk 	struct hinic_qp *qp = &func_to_io->qps[i];
1080c3e79bafSAviad Krawczyk 
1081c3e79bafSAviad Krawczyk 	if (i >= hinic_hwdev_num_qps(hwdev))
1082c3e79bafSAviad Krawczyk 		return NULL;
1083c3e79bafSAviad Krawczyk 
1084c3e79bafSAviad Krawczyk 	return &qp->rq;
1085c3e79bafSAviad Krawczyk }
1086e2585ea7SAviad Krawczyk 
1087e2585ea7SAviad Krawczyk /**
1088e2585ea7SAviad Krawczyk  * hinic_hwdev_msix_cnt_set - clear message attribute counters for msix entry
1089e2585ea7SAviad Krawczyk  * @hwdev: the NIC HW device
1090e2585ea7SAviad Krawczyk  * @msix_index: msix_index
1091e2585ea7SAviad Krawczyk  *
1092e2585ea7SAviad Krawczyk  * Return 0 - Success, negative - Failure
1093e2585ea7SAviad Krawczyk  **/
hinic_hwdev_msix_cnt_set(struct hinic_hwdev * hwdev,u16 msix_index)1094e2585ea7SAviad Krawczyk int hinic_hwdev_msix_cnt_set(struct hinic_hwdev *hwdev, u16 msix_index)
1095e2585ea7SAviad Krawczyk {
1096e2585ea7SAviad Krawczyk 	return hinic_msix_attr_cnt_clear(hwdev->hwif, msix_index);
1097e2585ea7SAviad Krawczyk }
1098e2585ea7SAviad Krawczyk 
1099e2585ea7SAviad Krawczyk /**
1100e2585ea7SAviad Krawczyk  * hinic_hwdev_msix_set - set message attribute for msix entry
1101e2585ea7SAviad Krawczyk  * @hwdev: the NIC HW device
1102e2585ea7SAviad Krawczyk  * @msix_index: msix_index
1103e2585ea7SAviad Krawczyk  * @pending_limit: the maximum pending interrupt events (unit 8)
1104e2585ea7SAviad Krawczyk  * @coalesc_timer: coalesc period for interrupt (unit 8 us)
1105b1b6c110SLuo bin  * @lli_timer_cfg: replenishing period for low latency credit (unit 8 us)
1106e2585ea7SAviad Krawczyk  * @lli_credit_limit: maximum credits for low latency msix messages (unit 8)
1107e2585ea7SAviad Krawczyk  * @resend_timer: maximum wait for resending msix (unit coalesc period)
1108e2585ea7SAviad Krawczyk  *
1109e2585ea7SAviad Krawczyk  * Return 0 - Success, negative - Failure
1110e2585ea7SAviad Krawczyk  **/
hinic_hwdev_msix_set(struct hinic_hwdev * hwdev,u16 msix_index,u8 pending_limit,u8 coalesc_timer,u8 lli_timer_cfg,u8 lli_credit_limit,u8 resend_timer)1111e2585ea7SAviad Krawczyk int hinic_hwdev_msix_set(struct hinic_hwdev *hwdev, u16 msix_index,
1112e2585ea7SAviad Krawczyk 			 u8 pending_limit, u8 coalesc_timer,
1113e2585ea7SAviad Krawczyk 			 u8 lli_timer_cfg, u8 lli_credit_limit,
1114e2585ea7SAviad Krawczyk 			 u8 resend_timer)
1115e2585ea7SAviad Krawczyk {
1116e2585ea7SAviad Krawczyk 	return hinic_msix_attr_set(hwdev->hwif, msix_index,
1117e2585ea7SAviad Krawczyk 				   pending_limit, coalesc_timer,
1118e2585ea7SAviad Krawczyk 				   lli_timer_cfg, lli_credit_limit,
1119e2585ea7SAviad Krawczyk 				   resend_timer);
1120e2585ea7SAviad Krawczyk }
112100e57a6dSAviad Krawczyk 
112200e57a6dSAviad Krawczyk /**
112300e57a6dSAviad Krawczyk  * hinic_hwdev_hw_ci_addr_set - set cons idx addr and attributes in HW for sq
112400e57a6dSAviad Krawczyk  * @hwdev: the NIC HW device
112500e57a6dSAviad Krawczyk  * @sq: send queue
112600e57a6dSAviad Krawczyk  * @pending_limit: the maximum pending update ci events (unit 8)
112700e57a6dSAviad Krawczyk  * @coalesc_timer: coalesc period for update ci (unit 8 us)
112800e57a6dSAviad Krawczyk  *
112900e57a6dSAviad Krawczyk  * Return 0 - Success, negative - Failure
113000e57a6dSAviad Krawczyk  **/
hinic_hwdev_hw_ci_addr_set(struct hinic_hwdev * hwdev,struct hinic_sq * sq,u8 pending_limit,u8 coalesc_timer)113100e57a6dSAviad Krawczyk int hinic_hwdev_hw_ci_addr_set(struct hinic_hwdev *hwdev, struct hinic_sq *sq,
113200e57a6dSAviad Krawczyk 			       u8 pending_limit, u8 coalesc_timer)
113300e57a6dSAviad Krawczyk {
113400e57a6dSAviad Krawczyk 	struct hinic_qp *qp = container_of(sq, struct hinic_qp, sq);
113500e57a6dSAviad Krawczyk 	struct hinic_hwif *hwif = hwdev->hwif;
113600e57a6dSAviad Krawczyk 	struct hinic_pfhwdev *pfhwdev;
113700e57a6dSAviad Krawczyk 	struct hinic_cmd_hw_ci hw_ci;
113800e57a6dSAviad Krawczyk 
113900e57a6dSAviad Krawczyk 	hw_ci.dma_attr_off  = 0;
114000e57a6dSAviad Krawczyk 	hw_ci.pending_limit = pending_limit;
114100e57a6dSAviad Krawczyk 	hw_ci.coalesc_timer = coalesc_timer;
114200e57a6dSAviad Krawczyk 
114300e57a6dSAviad Krawczyk 	hw_ci.msix_en = 1;
114400e57a6dSAviad Krawczyk 	hw_ci.msix_entry_idx = sq->msix_entry;
114500e57a6dSAviad Krawczyk 
114600e57a6dSAviad Krawczyk 	hw_ci.func_idx = HINIC_HWIF_FUNC_IDX(hwif);
114700e57a6dSAviad Krawczyk 
114800e57a6dSAviad Krawczyk 	hw_ci.sq_id = qp->q_id;
114900e57a6dSAviad Krawczyk 
115000e57a6dSAviad Krawczyk 	hw_ci.ci_addr = ADDR_IN_4BYTES(sq->hw_ci_dma_addr);
115100e57a6dSAviad Krawczyk 
115200e57a6dSAviad Krawczyk 	pfhwdev = container_of(hwdev, struct hinic_pfhwdev, hwdev);
115300e57a6dSAviad Krawczyk 	return hinic_msg_to_mgmt(&pfhwdev->pf_to_mgmt,
115400e57a6dSAviad Krawczyk 				 HINIC_MOD_COMM,
115500e57a6dSAviad Krawczyk 				 HINIC_COMM_CMD_SQ_HI_CI_SET,
115600e57a6dSAviad Krawczyk 				 &hw_ci, sizeof(hw_ci), NULL,
115700e57a6dSAviad Krawczyk 				 NULL, HINIC_MGMT_MSG_SYNC);
115800e57a6dSAviad Krawczyk }
1159905b464aSXue Chaojing 
1160905b464aSXue Chaojing /**
1161905b464aSXue Chaojing  * hinic_hwdev_set_msix_state- set msix state
1162905b464aSXue Chaojing  * @hwdev: the NIC HW device
1163905b464aSXue Chaojing  * @msix_index: IRQ corresponding index number
1164905b464aSXue Chaojing  * @flag: msix state
1165905b464aSXue Chaojing  *
1166905b464aSXue Chaojing  **/
hinic_hwdev_set_msix_state(struct hinic_hwdev * hwdev,u16 msix_index,enum hinic_msix_state flag)1167905b464aSXue Chaojing void hinic_hwdev_set_msix_state(struct hinic_hwdev *hwdev, u16 msix_index,
1168905b464aSXue Chaojing 				enum hinic_msix_state flag)
1169905b464aSXue Chaojing {
1170905b464aSXue Chaojing 	hinic_set_msix_state(hwdev->hwif, msix_index, flag);
1171905b464aSXue Chaojing }
11725e126e7cSLuo bin 
hinic_get_board_info(struct hinic_hwdev * hwdev,struct hinic_comm_board_info * board_info)11735e126e7cSLuo bin int hinic_get_board_info(struct hinic_hwdev *hwdev,
11745e126e7cSLuo bin 			 struct hinic_comm_board_info *board_info)
11755e126e7cSLuo bin {
11765e126e7cSLuo bin 	u16 out_size = sizeof(*board_info);
11775e126e7cSLuo bin 	struct hinic_pfhwdev *pfhwdev;
11785e126e7cSLuo bin 	int err;
11795e126e7cSLuo bin 
11805e126e7cSLuo bin 	if (!hwdev || !board_info)
11815e126e7cSLuo bin 		return -EINVAL;
11825e126e7cSLuo bin 
11835e126e7cSLuo bin 	pfhwdev = container_of(hwdev, struct hinic_pfhwdev, hwdev);
11845e126e7cSLuo bin 
11855e126e7cSLuo bin 	err = hinic_msg_to_mgmt(&pfhwdev->pf_to_mgmt, HINIC_MOD_COMM,
11865e126e7cSLuo bin 				HINIC_COMM_CMD_GET_BOARD_INFO,
11875e126e7cSLuo bin 				board_info, sizeof(*board_info),
11885e126e7cSLuo bin 				board_info, &out_size, HINIC_MGMT_MSG_SYNC);
11895e126e7cSLuo bin 	if (err || board_info->status || !out_size) {
11905e126e7cSLuo bin 		dev_err(&hwdev->hwif->pdev->dev,
11915e126e7cSLuo bin 			"Failed to get board info, err: %d, status: 0x%x, out size: 0x%x\n",
11925e126e7cSLuo bin 			err, board_info->status, out_size);
11935e126e7cSLuo bin 		return -EIO;
11945e126e7cSLuo bin 	}
11955e126e7cSLuo bin 
11965e126e7cSLuo bin 	return 0;
11975e126e7cSLuo bin }
1198