12ef17216SNishad Kamdar /* SPDX-License-Identifier: GPL-2.0+ */
2d71d8381SJian Shen // Copyright (c) 2016-2017 Hisilicon Limited.
346a3df9fSSalil
446a3df9fSSalil #ifndef __HCLGE_MAIN_H
546a3df9fSSalil #define __HCLGE_MAIN_H
646a3df9fSSalil #include <linux/fs.h>
746a3df9fSSalil #include <linux/types.h>
846a3df9fSSalil #include <linux/phy.h>
9dc8131d8SYunsheng Lin #include <linux/if_vlan.h>
10a6345787SWeihang Li #include <linux/kfifo.h>
11b741269bSYufeng Mo #include <net/devlink.h>
12dc8131d8SYunsheng Lin
1346a3df9fSSalil #include "hclge_cmd.h"
140bf5eb78SHuazhong Tan #include "hclge_ptp.h"
1546a3df9fSSalil #include "hnae3.h"
167347255eSJie Wang #include "hclge_comm_rss.h"
17add7645cSJie Wang #include "hclge_comm_tqp_stats.h"
1846a3df9fSSalil
193c7624d8SXi Wang #define HCLGE_MOD_VERSION "1.0"
2046a3df9fSSalil #define HCLGE_DRIVER_NAME "hclge"
2146a3df9fSSalil
2239932473SJian Shen #define HCLGE_MAX_PF_NUM 8
2339932473SJian Shen
24693e4415SGuoJia Liao #define HCLGE_VF_VPORT_START_NUM 1
25693e4415SGuoJia Liao
26d174ea75Sliuzhongzhu #define HCLGE_RD_FIRST_STATS_NUM 2
27d174ea75Sliuzhongzhu #define HCLGE_RD_OTHER_STATS_NUM 4
28d174ea75Sliuzhongzhu
2946a3df9fSSalil #define HCLGE_INVALID_VPORT 0xffff
3046a3df9fSSalil
3146a3df9fSSalil #define HCLGE_PF_CFG_BLOCK_SIZE 32
3246a3df9fSSalil #define HCLGE_PF_CFG_DESC_NUM \
3346a3df9fSSalil (HCLGE_PF_CFG_BLOCK_SIZE / HCLGE_CFG_RD_LEN_BYTES)
3446a3df9fSSalil
3546a3df9fSSalil #define HCLGE_VECTOR_REG_BASE 0x20000
363a6863e4SYufeng Mo #define HCLGE_VECTOR_EXT_REG_BASE 0x30000
37466b0c00SLipeng #define HCLGE_MISC_VECTOR_REG_BASE 0x20400
3846a3df9fSSalil
3946a3df9fSSalil #define HCLGE_VECTOR_REG_OFFSET 0x4
403a6863e4SYufeng Mo #define HCLGE_VECTOR_REG_OFFSET_H 0x1000
4146a3df9fSSalil #define HCLGE_VECTOR_VF_OFFSET 0x100000
4246a3df9fSSalil
435a24b1fdSPeng Li #define HCLGE_NIC_CSQ_DEPTH_REG 0x27008
44ea4750caSJian Shen
45ea4750caSJian Shen /* bar registers for common func */
46ea4750caSJian Shen #define HCLGE_GRO_EN_REG 0x28000
4779664077SHuazhong Tan #define HCLGE_RXD_ADV_LAYOUT_EN_REG 0x28008
48ea4750caSJian Shen
49ea4750caSJian Shen /* bar registers for rcb */
50ea4750caSJian Shen #define HCLGE_RING_RX_ADDR_L_REG 0x80000
51ea4750caSJian Shen #define HCLGE_RING_RX_ADDR_H_REG 0x80004
52ea4750caSJian Shen #define HCLGE_RING_RX_BD_NUM_REG 0x80008
53ea4750caSJian Shen #define HCLGE_RING_RX_BD_LENGTH_REG 0x8000C
54ea4750caSJian Shen #define HCLGE_RING_RX_MERGE_EN_REG 0x80014
55ea4750caSJian Shen #define HCLGE_RING_RX_TAIL_REG 0x80018
56ea4750caSJian Shen #define HCLGE_RING_RX_HEAD_REG 0x8001C
57ea4750caSJian Shen #define HCLGE_RING_RX_FBD_NUM_REG 0x80020
58ea4750caSJian Shen #define HCLGE_RING_RX_OFFSET_REG 0x80024
59ea4750caSJian Shen #define HCLGE_RING_RX_FBD_OFFSET_REG 0x80028
60ea4750caSJian Shen #define HCLGE_RING_RX_STASH_REG 0x80030
61ea4750caSJian Shen #define HCLGE_RING_RX_BD_ERR_REG 0x80034
62ea4750caSJian Shen #define HCLGE_RING_TX_ADDR_L_REG 0x80040
63ea4750caSJian Shen #define HCLGE_RING_TX_ADDR_H_REG 0x80044
64ea4750caSJian Shen #define HCLGE_RING_TX_BD_NUM_REG 0x80048
65ea4750caSJian Shen #define HCLGE_RING_TX_PRIORITY_REG 0x8004C
66ea4750caSJian Shen #define HCLGE_RING_TX_TC_REG 0x80050
67ea4750caSJian Shen #define HCLGE_RING_TX_MERGE_EN_REG 0x80054
68ea4750caSJian Shen #define HCLGE_RING_TX_TAIL_REG 0x80058
69ea4750caSJian Shen #define HCLGE_RING_TX_HEAD_REG 0x8005C
70ea4750caSJian Shen #define HCLGE_RING_TX_FBD_NUM_REG 0x80060
71ea4750caSJian Shen #define HCLGE_RING_TX_OFFSET_REG 0x80064
72ea4750caSJian Shen #define HCLGE_RING_TX_EBD_NUM_REG 0x80068
73ea4750caSJian Shen #define HCLGE_RING_TX_EBD_OFFSET_REG 0x80070
74ea4750caSJian Shen #define HCLGE_RING_TX_BD_ERR_REG 0x80074
75ea4750caSJian Shen #define HCLGE_RING_EN_REG 0x80090
76ea4750caSJian Shen
77ea4750caSJian Shen /* bar registers for tqp interrupt */
78ea4750caSJian Shen #define HCLGE_TQP_INTR_CTRL_REG 0x20000
79ea4750caSJian Shen #define HCLGE_TQP_INTR_GL0_REG 0x20100
80ea4750caSJian Shen #define HCLGE_TQP_INTR_GL1_REG 0x20200
81ea4750caSJian Shen #define HCLGE_TQP_INTR_GL2_REG 0x20300
82ea4750caSJian Shen #define HCLGE_TQP_INTR_RL_REG 0x20900
83ea4750caSJian Shen
8446a3df9fSSalil #define HCLGE_RSS_IND_TBL_SIZE 512
85f7db940aSLipeng
8646a3df9fSSalil #define HCLGE_RSS_TC_SIZE_0 1
8746a3df9fSSalil #define HCLGE_RSS_TC_SIZE_1 2
8846a3df9fSSalil #define HCLGE_RSS_TC_SIZE_2 4
8946a3df9fSSalil #define HCLGE_RSS_TC_SIZE_3 8
9046a3df9fSSalil #define HCLGE_RSS_TC_SIZE_4 16
9146a3df9fSSalil #define HCLGE_RSS_TC_SIZE_5 32
9246a3df9fSSalil #define HCLGE_RSS_TC_SIZE_6 64
9346a3df9fSSalil #define HCLGE_RSS_TC_SIZE_7 128
9446a3df9fSSalil
9539932473SJian Shen #define HCLGE_UMV_TBL_SIZE 3072
9639932473SJian Shen #define HCLGE_DEFAULT_UMV_SPACE_PER_PF \
9739932473SJian Shen (HCLGE_UMV_TBL_SIZE / HCLGE_MAX_PF_NUM)
9839932473SJian Shen
99e8df45c2SZhongzhu Liu #define HCLGE_TQP_RESET_TRY_TIMES 200
10046a3df9fSSalil
10146a3df9fSSalil #define HCLGE_PHY_PAGE_MDIX 0
10246a3df9fSSalil #define HCLGE_PHY_PAGE_COPPER 0
10346a3df9fSSalil
10446a3df9fSSalil /* Page Selection Reg. */
10546a3df9fSSalil #define HCLGE_PHY_PAGE_REG 22
10646a3df9fSSalil
10746a3df9fSSalil /* Copper Specific Control Register */
10846a3df9fSSalil #define HCLGE_PHY_CSC_REG 16
10946a3df9fSSalil
11046a3df9fSSalil /* Copper Specific Status Register */
11146a3df9fSSalil #define HCLGE_PHY_CSS_REG 17
11246a3df9fSSalil
113a10829c4SJian Shen #define HCLGE_PHY_MDIX_CTRL_S 5
1145392902dSYunsheng Lin #define HCLGE_PHY_MDIX_CTRL_M GENMASK(6, 5)
11546a3df9fSSalil
116a10829c4SJian Shen #define HCLGE_PHY_MDIX_STATUS_B 6
117a10829c4SJian Shen #define HCLGE_PHY_SPEED_DUP_RESOLVE_B 11
11846a3df9fSSalil
1199027d043SGuojia Liao #define HCLGE_GET_DFX_REG_TYPE_CNT 4
1209027d043SGuojia Liao
1215f6ea83fSPeng Li /* Factor used to calculate offset and bitmap of VF num */
1225f6ea83fSPeng Li #define HCLGE_VF_NUM_PER_CMD 64
1235f6ea83fSPeng Li
1243f094bd1SGuangbin Huang #define HCLGE_MAX_QSET_NUM 1024
1253f094bd1SGuangbin Huang
1261a7ff828SJiaran Zhang #define HCLGE_DBG_RESET_INFO_LEN 1024
1271a7ff828SJiaran Zhang
12811732868SJian Shen enum HLCGE_PORT_TYPE {
12911732868SJian Shen HOST_PORT,
13011732868SJian Shen NETWORK_PORT
13111732868SJian Shen };
13211732868SJian Shen
133dd2956eaSYufeng Mo #define PF_VPORT_ID 0
134dd2956eaSYufeng Mo
13511732868SJian Shen #define HCLGE_PF_ID_S 0
13611732868SJian Shen #define HCLGE_PF_ID_M GENMASK(2, 0)
13711732868SJian Shen #define HCLGE_VF_ID_S 3
13811732868SJian Shen #define HCLGE_VF_ID_M GENMASK(10, 3)
13911732868SJian Shen #define HCLGE_PORT_TYPE_B 11
14011732868SJian Shen #define HCLGE_NETWORK_PORT_ID_S 0
14111732868SJian Shen #define HCLGE_NETWORK_PORT_ID_M GENMASK(3, 0)
14211732868SJian Shen
1434ed340abSLipeng /* Reset related Registers */
1446dd22bbcSHuazhong Tan #define HCLGE_PF_OTHER_INT_REG 0x20600
1454ed340abSLipeng #define HCLGE_MISC_RESET_STS_REG 0x20700
1469ca8d1a7SHuazhong Tan #define HCLGE_MISC_VECTOR_INT_STS 0x20800
1474ed340abSLipeng #define HCLGE_GLOBAL_RESET_REG 0x20A00
148f8a91784SJian Shen #define HCLGE_GLOBAL_RESET_BIT 0
149f8a91784SJian Shen #define HCLGE_CORE_RESET_BIT 1
15065e41e7eSHuazhong Tan #define HCLGE_IMP_RESET_BIT 2
15174e78d6bSHuazhong Tan #define HCLGE_RESET_INT_M GENMASK(7, 5)
1524ed340abSLipeng #define HCLGE_FUN_RST_ING 0x20C00
1534ed340abSLipeng #define HCLGE_FUN_RST_ING_B 0
1544ed340abSLipeng
1554ed340abSLipeng /* Vector0 register bits define */
1560bf5eb78SHuazhong Tan #define HCLGE_VECTOR0_REG_PTP_INT_B 0
1574ed340abSLipeng #define HCLGE_VECTOR0_GLOBALRESET_INT_B 5
1584ed340abSLipeng #define HCLGE_VECTOR0_CORERESET_INT_B 6
1594ed340abSLipeng #define HCLGE_VECTOR0_IMPRESET_INT_B 7
1604ed340abSLipeng
161c1a81619SSalil Mehta /* Vector0 interrupt CMDQ event source register(RW) */
162c1a81619SSalil Mehta #define HCLGE_VECTOR0_CMDQ_SRC_REG 0x27100
163c1a81619SSalil Mehta /* CMDQ register bits for RX event(=MBX event) */
164c1a81619SSalil Mehta #define HCLGE_VECTOR0_RX_CMDQ_INT_B 1
165c1a81619SSalil Mehta
1666dd22bbcSHuazhong Tan #define HCLGE_VECTOR0_IMP_RESET_INT_B 1
167a83d2961SWeihang Li #define HCLGE_VECTOR0_IMP_CMDQ_ERR_B 4U
168a83d2961SWeihang Li #define HCLGE_VECTOR0_IMP_RD_POISON_B 5U
16917f59244SYufeng Mo #define HCLGE_VECTOR0_ALL_MSIX_ERR_B 6U
170ddccc5e3SYufeng Mo #define HCLGE_TRIGGER_IMP_RESET_B 7U
1716dd22bbcSHuazhong Tan
17287a9b2fdSYufeng Mo #define HCLGE_TQP_MEM_SIZE 0x10000
17387a9b2fdSYufeng Mo #define HCLGE_MEM_BAR 4
17487a9b2fdSYufeng Mo /* in the bar4, the first half is for roce, and the second half is for nic */
17587a9b2fdSYufeng Mo #define HCLGE_NIC_MEM_OFFSET(hdev) \
17687a9b2fdSYufeng Mo (pci_resource_len((hdev)->pdev, HCLGE_MEM_BAR) >> 1)
17787a9b2fdSYufeng Mo #define HCLGE_TQP_MEM_OFFSET(hdev, i) \
17887a9b2fdSYufeng Mo (HCLGE_NIC_MEM_OFFSET(hdev) + HCLGE_TQP_MEM_SIZE * (i))
17987a9b2fdSYufeng Mo
1802866ccb2SFuyun Liang #define HCLGE_MAC_DEFAULT_FRAME \
181a0b43717SYunsheng Lin (ETH_HLEN + ETH_FCS_LEN + 2 * VLAN_HLEN + ETH_DATA_LEN)
1822866ccb2SFuyun Liang #define HCLGE_MAC_MIN_FRAME 64
1832866ccb2SFuyun Liang #define HCLGE_MAC_MAX_FRAME 9728
1842866ccb2SFuyun Liang
1850979aa0bSFuyun Liang #define HCLGE_SUPPORT_1G_BIT BIT(0)
1860979aa0bSFuyun Liang #define HCLGE_SUPPORT_10G_BIT BIT(1)
1870979aa0bSFuyun Liang #define HCLGE_SUPPORT_25G_BIT BIT(2)
1880979aa0bSFuyun Liang #define HCLGE_SUPPORT_50G_BIT BIT(3)
1890979aa0bSFuyun Liang #define HCLGE_SUPPORT_100G_BIT BIT(4)
19088d10bd6SJian Shen /* to be compatible with exsit board */
19188d10bd6SJian Shen #define HCLGE_SUPPORT_40G_BIT BIT(5)
192f18635d5SJian Shen #define HCLGE_SUPPORT_100M_BIT BIT(6)
193f18635d5SJian Shen #define HCLGE_SUPPORT_10M_BIT BIT(7)
194ae6f010cSGuangbin Huang #define HCLGE_SUPPORT_200G_BIT BIT(8)
195f18635d5SJian Shen #define HCLGE_SUPPORT_GE \
196f18635d5SJian Shen (HCLGE_SUPPORT_1G_BIT | HCLGE_SUPPORT_100M_BIT | HCLGE_SUPPORT_10M_BIT)
1970979aa0bSFuyun Liang
19846a3df9fSSalil enum HCLGE_DEV_STATE {
19946a3df9fSSalil HCLGE_STATE_REINITING,
20046a3df9fSSalil HCLGE_STATE_DOWN,
20146a3df9fSSalil HCLGE_STATE_DISABLED,
20246a3df9fSSalil HCLGE_STATE_REMOVING,
203bd9109c9SHuazhong Tan HCLGE_STATE_NIC_REGISTERED,
2042a0bfc36SHuazhong Tan HCLGE_STATE_ROCE_REGISTERED,
20546a3df9fSSalil HCLGE_STATE_SERVICE_INITED,
206cb1b9f77SSalil Mehta HCLGE_STATE_RST_SERVICE_SCHED,
207cb1b9f77SSalil Mehta HCLGE_STATE_RST_HANDLING,
208c1a81619SSalil Mehta HCLGE_STATE_MBX_SERVICE_SCHED,
20946a3df9fSSalil HCLGE_STATE_MBX_HANDLING,
210d991452dSJiaran Zhang HCLGE_STATE_ERR_SERVICE_SCHED,
211c5f65480SJian Shen HCLGE_STATE_STATISTICS_UPDATING,
2121c6dfe6fSYunsheng Lin HCLGE_STATE_LINK_UPDATING,
213d5432455SGuojia Liao HCLGE_STATE_RST_FAIL,
214fc4243b8SJian Shen HCLGE_STATE_FD_TBL_CHANGED,
215fc4243b8SJian Shen HCLGE_STATE_FD_CLEAR_ALL,
21667b0e142SJian Shen HCLGE_STATE_FD_USER_DEF_CHANGED,
2170bf5eb78SHuazhong Tan HCLGE_STATE_PTP_EN,
2180bf5eb78SHuazhong Tan HCLGE_STATE_PTP_TX_HANDLING,
2192cb343b9SHao Lan HCLGE_STATE_FEC_STATS_UPDATING,
22046a3df9fSSalil HCLGE_STATE_MAX
22146a3df9fSSalil };
22246a3df9fSSalil
223ca1d7669SSalil Mehta enum hclge_evt_cause {
224ca1d7669SSalil Mehta HCLGE_VECTOR0_EVENT_RST,
225ca1d7669SSalil Mehta HCLGE_VECTOR0_EVENT_MBX,
226f6162d44SSalil Mehta HCLGE_VECTOR0_EVENT_ERR,
2270bf5eb78SHuazhong Tan HCLGE_VECTOR0_EVENT_PTP,
228ca1d7669SSalil Mehta HCLGE_VECTOR0_EVENT_OTHER,
229ca1d7669SSalil Mehta };
230ca1d7669SSalil Mehta
23146a3df9fSSalil enum HCLGE_MAC_SPEED {
2325d497936SPeng Li HCLGE_MAC_SPEED_UNKNOWN = 0, /* unknown */
23346a3df9fSSalil HCLGE_MAC_SPEED_10M = 10, /* 10 Mbps */
23446a3df9fSSalil HCLGE_MAC_SPEED_100M = 100, /* 100 Mbps */
23546a3df9fSSalil HCLGE_MAC_SPEED_1G = 1000, /* 1000 Mbps = 1 Gbps */
23646a3df9fSSalil HCLGE_MAC_SPEED_10G = 10000, /* 10000 Mbps = 10 Gbps */
23746a3df9fSSalil HCLGE_MAC_SPEED_25G = 25000, /* 25000 Mbps = 25 Gbps */
23846a3df9fSSalil HCLGE_MAC_SPEED_40G = 40000, /* 40000 Mbps = 40 Gbps */
23946a3df9fSSalil HCLGE_MAC_SPEED_50G = 50000, /* 50000 Mbps = 50 Gbps */
240ae6f010cSGuangbin Huang HCLGE_MAC_SPEED_100G = 100000, /* 100000 Mbps = 100 Gbps */
241ae6f010cSGuangbin Huang HCLGE_MAC_SPEED_200G = 200000 /* 200000 Mbps = 200 Gbps */
24246a3df9fSSalil };
24346a3df9fSSalil
24446a3df9fSSalil enum HCLGE_MAC_DUPLEX {
24546a3df9fSSalil HCLGE_MAC_HALF,
24646a3df9fSSalil HCLGE_MAC_FULL
24746a3df9fSSalil };
24846a3df9fSSalil
24988d10bd6SJian Shen #define QUERY_SFP_SPEED 0
25088d10bd6SJian Shen #define QUERY_ACTIVE_SPEED 1
25188d10bd6SJian Shen
2523b064f54SHao Lan struct hclge_wol_info {
2533b064f54SHao Lan u32 wol_support_mode; /* store the wake on lan info */
2543b064f54SHao Lan u32 wol_current_mode;
2553b064f54SHao Lan u8 wol_sopass[SOPASS_MAX];
2563b064f54SHao Lan u8 wol_sopass_size;
2573b064f54SHao Lan };
2583b064f54SHao Lan
25946a3df9fSSalil struct hclge_mac {
260ded45d40SYufeng Mo u8 mac_id;
26146a3df9fSSalil u8 phy_addr;
26246a3df9fSSalil u8 flag;
26388d10bd6SJian Shen u8 media_type; /* port media type, e.g. fibre/copper/backplane */
26446a3df9fSSalil u8 mac_addr[ETH_ALEN];
26546a3df9fSSalil u8 autoneg;
266c9a5a9aaSPeiyang Wang u8 req_autoneg;
26746a3df9fSSalil u8 duplex;
268c9a5a9aaSPeiyang Wang u8 req_duplex;
26988d10bd6SJian Shen u8 support_autoneg;
27088d10bd6SJian Shen u8 speed_type; /* 0: sfp speed, 1: active speed */
2710f032f93SHao Chen u8 lane_num;
27246a3df9fSSalil u32 speed;
273c9a5a9aaSPeiyang Wang u32 req_speed;
274ee9e4424SYonglong Liu u32 max_speed;
27588d10bd6SJian Shen u32 speed_ability; /* speed ability supported by current media */
27688d10bd6SJian Shen u32 module_type; /* sub media type, e.g. kr/cr/sr/lr */
2777e6ec914SJian Shen u32 fec_mode; /* active fec mode */
2787e6ec914SJian Shen u32 user_fec_mode;
2797e6ec914SJian Shen u32 fec_ability;
280a3a0ff01SGuangbin Huang int link; /* store the link status of mac & phy (if phy exists) */
2813b064f54SHao Lan struct hclge_wol_info wol;
28246a3df9fSSalil struct phy_device *phydev;
28346a3df9fSSalil struct mii_bus *mdio_bus;
28446a3df9fSSalil phy_interface_t phy_if;
2850979aa0bSFuyun Liang __ETHTOOL_DECLARE_LINK_MODE_MASK(supported);
2860979aa0bSFuyun Liang __ETHTOOL_DECLARE_LINK_MODE_MASK(advertising);
28746a3df9fSSalil };
28846a3df9fSSalil
28946a3df9fSSalil struct hclge_hw {
290eaa5607dSJie Wang struct hclge_comm_hw hw;
29146a3df9fSSalil struct hclge_mac mac;
29246a3df9fSSalil int num_vec;
29346a3df9fSSalil };
29446a3df9fSSalil
29546a3df9fSSalil enum hclge_fc_mode {
29646a3df9fSSalil HCLGE_FC_NONE,
29746a3df9fSSalil HCLGE_FC_RX_PAUSE,
29846a3df9fSSalil HCLGE_FC_TX_PAUSE,
29946a3df9fSSalil HCLGE_FC_FULL,
30046a3df9fSSalil HCLGE_FC_PFC,
30146a3df9fSSalil HCLGE_FC_DEFAULT
30246a3df9fSSalil };
30346a3df9fSSalil
3040ca821daSJian Shen #define HCLGE_FILTER_TYPE_VF 0
3050ca821daSJian Shen #define HCLGE_FILTER_TYPE_PORT 1
3060ca821daSJian Shen #define HCLGE_FILTER_FE_EGRESS_V1_B BIT(0)
3070ca821daSJian Shen #define HCLGE_FILTER_FE_NIC_INGRESS_B BIT(0)
3080ca821daSJian Shen #define HCLGE_FILTER_FE_NIC_EGRESS_B BIT(1)
3090ca821daSJian Shen #define HCLGE_FILTER_FE_ROCE_INGRESS_B BIT(2)
3100ca821daSJian Shen #define HCLGE_FILTER_FE_ROCE_EGRESS_B BIT(3)
3110ca821daSJian Shen #define HCLGE_FILTER_FE_EGRESS (HCLGE_FILTER_FE_NIC_EGRESS_B \
3120ca821daSJian Shen | HCLGE_FILTER_FE_ROCE_EGRESS_B)
3130ca821daSJian Shen #define HCLGE_FILTER_FE_INGRESS (HCLGE_FILTER_FE_NIC_INGRESS_B \
3140ca821daSJian Shen | HCLGE_FILTER_FE_ROCE_INGRESS_B)
3150ca821daSJian Shen
3162ba30662SJian Shen enum hclge_vlan_fltr_cap {
3172ba30662SJian Shen HCLGE_VLAN_FLTR_DEF,
3182ba30662SJian Shen HCLGE_VLAN_FLTR_CAN_MDF,
3192ba30662SJian Shen };
320ed8fb4b2SJian Shen enum hclge_link_fail_code {
321ed8fb4b2SJian Shen HCLGE_LF_NORMAL,
322ed8fb4b2SJian Shen HCLGE_LF_REF_CLOCK_LOST,
323ed8fb4b2SJian Shen HCLGE_LF_XSFP_TX_DISABLE,
324ed8fb4b2SJian Shen HCLGE_LF_XSFP_ABSENT,
325ed8fb4b2SJian Shen };
326ed8fb4b2SJian Shen
327fac24df7SJian Shen #define HCLGE_LINK_STATUS_DOWN 0
328fac24df7SJian Shen #define HCLGE_LINK_STATUS_UP 1
329fac24df7SJian Shen
33046a3df9fSSalil #define HCLGE_PG_NUM 4
33146a3df9fSSalil #define HCLGE_SCH_MODE_SP 0
33246a3df9fSSalil #define HCLGE_SCH_MODE_DWRR 1
33346a3df9fSSalil struct hclge_pg_info {
33446a3df9fSSalil u8 pg_id;
33546a3df9fSSalil u8 pg_sch_mode; /* 0: sp; 1: dwrr */
33646a3df9fSSalil u8 tc_bit_map;
33746a3df9fSSalil u32 bw_limit;
33846a3df9fSSalil u8 tc_dwrr[HNAE3_MAX_TC];
33946a3df9fSSalil };
34046a3df9fSSalil
34146a3df9fSSalil struct hclge_tc_info {
34246a3df9fSSalil u8 tc_id;
34346a3df9fSSalil u8 tc_sch_mode; /* 0: sp; 1: dwrr */
34446a3df9fSSalil u8 pgid;
34546a3df9fSSalil u32 bw_limit;
34646a3df9fSSalil };
34746a3df9fSSalil
34846a3df9fSSalil struct hclge_cfg {
34946a3df9fSSalil u8 tc_num;
3502ba30662SJian Shen u8 vlan_fliter_cap;
35146a3df9fSSalil u16 tqp_desc_num;
35246a3df9fSSalil u16 rx_buf_len;
353f1c2e66dSGuojia Liao u16 vf_rss_size_max;
354f1c2e66dSGuojia Liao u16 pf_rss_size_max;
35546a3df9fSSalil u8 phy_addr;
35646a3df9fSSalil u8 media_type;
35746a3df9fSSalil u8 mac_addr[ETH_ALEN];
35846a3df9fSSalil u8 default_speed;
35946a3df9fSSalil u32 numa_node_map;
3601a00197bSHuazhong Tan u32 tx_spare_buf_size;
361ae6f010cSGuangbin Huang u16 speed_ability;
36239932473SJian Shen u16 umv_space;
36346a3df9fSSalil };
36446a3df9fSSalil
36546a3df9fSSalil struct hclge_tm_info {
36646a3df9fSSalil u8 num_tc;
36746a3df9fSSalil u8 num_pg; /* It must be 1 if vNET-Base schd */
36846a3df9fSSalil u8 pg_dwrr[HCLGE_PG_NUM];
369c5795c53SYunsheng Lin u8 prio_tc[HNAE3_MAX_USER_PRIO];
37046a3df9fSSalil struct hclge_pg_info pg_info[HCLGE_PG_NUM];
37146a3df9fSSalil struct hclge_tc_info tc_info[HNAE3_MAX_TC];
37246a3df9fSSalil enum hclge_fc_mode fc_mode;
37346a3df9fSSalil u8 hw_pfc_map; /* Allow for packet drop or not on this TC */
374d3ad430aSYunsheng Lin u8 pfc_en; /* PFC enabled or not for user priority */
37546a3df9fSSalil };
37646a3df9fSSalil
377c8af2887SGuangbin Huang /* max number of mac statistics on each version */
3781122eac1SGuangbin Huang #define HCLGE_MAC_STATS_MAX_NUM_V1 87
379c8af2887SGuangbin Huang #define HCLGE_MAC_STATS_MAX_NUM_V2 105
380c8af2887SGuangbin Huang
38146a3df9fSSalil struct hclge_comm_stats_str {
38246a3df9fSSalil char desc[ETH_GSTRING_LEN];
383c8af2887SGuangbin Huang u32 stats_num;
38446a3df9fSSalil unsigned long offset;
38546a3df9fSSalil };
38646a3df9fSSalil
38746a3df9fSSalil /* mac stats ,opcode id: 0x0032 */
38846a3df9fSSalil struct hclge_mac_stats {
38946a3df9fSSalil u64 mac_tx_mac_pause_num;
39046a3df9fSSalil u64 mac_rx_mac_pause_num;
3910bd7e894SGuangbin Huang u64 rsv0;
39246a3df9fSSalil u64 mac_tx_pfc_pri0_pkt_num;
39346a3df9fSSalil u64 mac_tx_pfc_pri1_pkt_num;
39446a3df9fSSalil u64 mac_tx_pfc_pri2_pkt_num;
39546a3df9fSSalil u64 mac_tx_pfc_pri3_pkt_num;
39646a3df9fSSalil u64 mac_tx_pfc_pri4_pkt_num;
39746a3df9fSSalil u64 mac_tx_pfc_pri5_pkt_num;
39846a3df9fSSalil u64 mac_tx_pfc_pri6_pkt_num;
39946a3df9fSSalil u64 mac_tx_pfc_pri7_pkt_num;
40046a3df9fSSalil u64 mac_rx_pfc_pri0_pkt_num;
40146a3df9fSSalil u64 mac_rx_pfc_pri1_pkt_num;
40246a3df9fSSalil u64 mac_rx_pfc_pri2_pkt_num;
40346a3df9fSSalil u64 mac_rx_pfc_pri3_pkt_num;
40446a3df9fSSalil u64 mac_rx_pfc_pri4_pkt_num;
40546a3df9fSSalil u64 mac_rx_pfc_pri5_pkt_num;
40646a3df9fSSalil u64 mac_rx_pfc_pri6_pkt_num;
40746a3df9fSSalil u64 mac_rx_pfc_pri7_pkt_num;
40846a3df9fSSalil u64 mac_tx_total_pkt_num;
40946a3df9fSSalil u64 mac_tx_total_oct_num;
41046a3df9fSSalil u64 mac_tx_good_pkt_num;
41146a3df9fSSalil u64 mac_tx_bad_pkt_num;
41246a3df9fSSalil u64 mac_tx_good_oct_num;
41346a3df9fSSalil u64 mac_tx_bad_oct_num;
41446a3df9fSSalil u64 mac_tx_uni_pkt_num;
41546a3df9fSSalil u64 mac_tx_multi_pkt_num;
41646a3df9fSSalil u64 mac_tx_broad_pkt_num;
41746a3df9fSSalil u64 mac_tx_undersize_pkt_num;
418200a88c6SJian Shen u64 mac_tx_oversize_pkt_num;
41946a3df9fSSalil u64 mac_tx_64_oct_pkt_num;
42046a3df9fSSalil u64 mac_tx_65_127_oct_pkt_num;
42146a3df9fSSalil u64 mac_tx_128_255_oct_pkt_num;
42246a3df9fSSalil u64 mac_tx_256_511_oct_pkt_num;
42346a3df9fSSalil u64 mac_tx_512_1023_oct_pkt_num;
42446a3df9fSSalil u64 mac_tx_1024_1518_oct_pkt_num;
42591f384f6SJian Shen u64 mac_tx_1519_2047_oct_pkt_num;
42691f384f6SJian Shen u64 mac_tx_2048_4095_oct_pkt_num;
42791f384f6SJian Shen u64 mac_tx_4096_8191_oct_pkt_num;
4280bd7e894SGuangbin Huang u64 rsv1;
429dbecc779SXi Wang u64 mac_tx_8192_9216_oct_pkt_num;
430dbecc779SXi Wang u64 mac_tx_9217_12287_oct_pkt_num;
43191f384f6SJian Shen u64 mac_tx_12288_16383_oct_pkt_num;
43291f384f6SJian Shen u64 mac_tx_1519_max_good_oct_pkt_num;
43391f384f6SJian Shen u64 mac_tx_1519_max_bad_oct_pkt_num;
43491f384f6SJian Shen
43546a3df9fSSalil u64 mac_rx_total_pkt_num;
43646a3df9fSSalil u64 mac_rx_total_oct_num;
43746a3df9fSSalil u64 mac_rx_good_pkt_num;
43846a3df9fSSalil u64 mac_rx_bad_pkt_num;
43946a3df9fSSalil u64 mac_rx_good_oct_num;
44046a3df9fSSalil u64 mac_rx_bad_oct_num;
44146a3df9fSSalil u64 mac_rx_uni_pkt_num;
44246a3df9fSSalil u64 mac_rx_multi_pkt_num;
44346a3df9fSSalil u64 mac_rx_broad_pkt_num;
44446a3df9fSSalil u64 mac_rx_undersize_pkt_num;
445200a88c6SJian Shen u64 mac_rx_oversize_pkt_num;
44646a3df9fSSalil u64 mac_rx_64_oct_pkt_num;
44746a3df9fSSalil u64 mac_rx_65_127_oct_pkt_num;
44846a3df9fSSalil u64 mac_rx_128_255_oct_pkt_num;
44946a3df9fSSalil u64 mac_rx_256_511_oct_pkt_num;
45046a3df9fSSalil u64 mac_rx_512_1023_oct_pkt_num;
45146a3df9fSSalil u64 mac_rx_1024_1518_oct_pkt_num;
45291f384f6SJian Shen u64 mac_rx_1519_2047_oct_pkt_num;
45391f384f6SJian Shen u64 mac_rx_2048_4095_oct_pkt_num;
45491f384f6SJian Shen u64 mac_rx_4096_8191_oct_pkt_num;
4550bd7e894SGuangbin Huang u64 rsv2;
456dbecc779SXi Wang u64 mac_rx_8192_9216_oct_pkt_num;
457dbecc779SXi Wang u64 mac_rx_9217_12287_oct_pkt_num;
45891f384f6SJian Shen u64 mac_rx_12288_16383_oct_pkt_num;
45991f384f6SJian Shen u64 mac_rx_1519_max_good_oct_pkt_num;
46091f384f6SJian Shen u64 mac_rx_1519_max_bad_oct_pkt_num;
46146a3df9fSSalil
462a6c51c26SJian Shen u64 mac_tx_fragment_pkt_num;
463a6c51c26SJian Shen u64 mac_tx_undermin_pkt_num;
464a6c51c26SJian Shen u64 mac_tx_jabber_pkt_num;
465a6c51c26SJian Shen u64 mac_tx_err_all_pkt_num;
466a6c51c26SJian Shen u64 mac_tx_from_app_good_pkt_num;
467a6c51c26SJian Shen u64 mac_tx_from_app_bad_pkt_num;
468a6c51c26SJian Shen u64 mac_rx_fragment_pkt_num;
469a6c51c26SJian Shen u64 mac_rx_undermin_pkt_num;
470a6c51c26SJian Shen u64 mac_rx_jabber_pkt_num;
471a6c51c26SJian Shen u64 mac_rx_fcs_err_pkt_num;
472a6c51c26SJian Shen u64 mac_rx_send_app_good_pkt_num;
473a6c51c26SJian Shen u64 mac_rx_send_app_bad_pkt_num;
474d174ea75Sliuzhongzhu u64 mac_tx_pfc_pause_pkt_num;
475d174ea75Sliuzhongzhu u64 mac_rx_pfc_pause_pkt_num;
476d174ea75Sliuzhongzhu u64 mac_tx_ctrl_pkt_num;
477d174ea75Sliuzhongzhu u64 mac_rx_ctrl_pkt_num;
478c8af2887SGuangbin Huang
479c8af2887SGuangbin Huang /* duration of pfc */
480c8af2887SGuangbin Huang u64 mac_tx_pfc_pri0_xoff_time;
481c8af2887SGuangbin Huang u64 mac_tx_pfc_pri1_xoff_time;
482c8af2887SGuangbin Huang u64 mac_tx_pfc_pri2_xoff_time;
483c8af2887SGuangbin Huang u64 mac_tx_pfc_pri3_xoff_time;
484c8af2887SGuangbin Huang u64 mac_tx_pfc_pri4_xoff_time;
485c8af2887SGuangbin Huang u64 mac_tx_pfc_pri5_xoff_time;
486c8af2887SGuangbin Huang u64 mac_tx_pfc_pri6_xoff_time;
487c8af2887SGuangbin Huang u64 mac_tx_pfc_pri7_xoff_time;
488c8af2887SGuangbin Huang u64 mac_rx_pfc_pri0_xoff_time;
489c8af2887SGuangbin Huang u64 mac_rx_pfc_pri1_xoff_time;
490c8af2887SGuangbin Huang u64 mac_rx_pfc_pri2_xoff_time;
491c8af2887SGuangbin Huang u64 mac_rx_pfc_pri3_xoff_time;
492c8af2887SGuangbin Huang u64 mac_rx_pfc_pri4_xoff_time;
493c8af2887SGuangbin Huang u64 mac_rx_pfc_pri5_xoff_time;
494c8af2887SGuangbin Huang u64 mac_rx_pfc_pri6_xoff_time;
495c8af2887SGuangbin Huang u64 mac_rx_pfc_pri7_xoff_time;
496c8af2887SGuangbin Huang
497c8af2887SGuangbin Huang /* duration of pause */
498c8af2887SGuangbin Huang u64 mac_tx_pause_xoff_time;
499c8af2887SGuangbin Huang u64 mac_rx_pause_xoff_time;
50046a3df9fSSalil };
50146a3df9fSSalil
5021c6dfe6fSYunsheng Lin #define HCLGE_STATS_TIMER_INTERVAL 300UL
50346a3df9fSSalil
5042cb343b9SHao Lan /* fec stats ,opcode id: 0x0316 */
5052cb343b9SHao Lan #define HCLGE_FEC_STATS_MAX_LANES 8
5062cb343b9SHao Lan struct hclge_fec_stats {
5072cb343b9SHao Lan /* fec rs mode total stats */
5082cb343b9SHao Lan u64 rs_corr_blocks;
5092cb343b9SHao Lan u64 rs_uncorr_blocks;
5102cb343b9SHao Lan u64 rs_error_blocks;
5112cb343b9SHao Lan /* fec base-r mode per lanes stats */
5122cb343b9SHao Lan u64 base_r_lane_num;
5132cb343b9SHao Lan u64 base_r_corr_blocks;
5142cb343b9SHao Lan u64 base_r_uncorr_blocks;
5152cb343b9SHao Lan union {
5162cb343b9SHao Lan struct {
5172cb343b9SHao Lan u64 base_r_corr_per_lanes[HCLGE_FEC_STATS_MAX_LANES];
5182cb343b9SHao Lan u64 base_r_uncorr_per_lanes[HCLGE_FEC_STATS_MAX_LANES];
5192cb343b9SHao Lan };
5202cb343b9SHao Lan u64 per_lanes[HCLGE_FEC_STATS_MAX_LANES * 2];
5212cb343b9SHao Lan };
5222cb343b9SHao Lan };
5232cb343b9SHao Lan
5245f6ea83fSPeng Li struct hclge_vlan_type_cfg {
5255f6ea83fSPeng Li u16 rx_ot_fst_vlan_type;
5265f6ea83fSPeng Li u16 rx_ot_sec_vlan_type;
5275f6ea83fSPeng Li u16 rx_in_fst_vlan_type;
5285f6ea83fSPeng Li u16 rx_in_sec_vlan_type;
5295f6ea83fSPeng Li u16 tx_ot_vlan_type;
5305f6ea83fSPeng Li u16 tx_in_vlan_type;
5315f6ea83fSPeng Li };
5325f6ea83fSPeng Li
533d695964dSJian Shen enum HCLGE_FD_MODE {
534d695964dSJian Shen HCLGE_FD_MODE_DEPTH_2K_WIDTH_400B_STAGE_1,
535d695964dSJian Shen HCLGE_FD_MODE_DEPTH_1K_WIDTH_400B_STAGE_2,
536d695964dSJian Shen HCLGE_FD_MODE_DEPTH_4K_WIDTH_200B_STAGE_1,
537d695964dSJian Shen HCLGE_FD_MODE_DEPTH_2K_WIDTH_200B_STAGE_2,
538d695964dSJian Shen };
539d695964dSJian Shen
540d695964dSJian Shen enum HCLGE_FD_KEY_TYPE {
541d695964dSJian Shen HCLGE_FD_KEY_BASE_ON_PTYPE,
542d695964dSJian Shen HCLGE_FD_KEY_BASE_ON_TUPLE,
543d695964dSJian Shen };
544d695964dSJian Shen
545d695964dSJian Shen enum HCLGE_FD_STAGE {
546d695964dSJian Shen HCLGE_FD_STAGE_1,
547d695964dSJian Shen HCLGE_FD_STAGE_2,
548e91e388cSJian Shen MAX_STAGE_NUM,
549d695964dSJian Shen };
550d695964dSJian Shen
551d695964dSJian Shen /* OUTER_XXX indicates tuples in tunnel header of tunnel packet
552d695964dSJian Shen * INNER_XXX indicate tuples in tunneled header of tunnel packet or
553d695964dSJian Shen * tuples of non-tunnel packet
554d695964dSJian Shen */
555d695964dSJian Shen enum HCLGE_FD_TUPLE {
556d695964dSJian Shen OUTER_DST_MAC,
557d695964dSJian Shen OUTER_SRC_MAC,
558d695964dSJian Shen OUTER_VLAN_TAG_FST,
559d695964dSJian Shen OUTER_VLAN_TAG_SEC,
560d695964dSJian Shen OUTER_ETH_TYPE,
561d695964dSJian Shen OUTER_L2_RSV,
562d695964dSJian Shen OUTER_IP_TOS,
563d695964dSJian Shen OUTER_IP_PROTO,
564d695964dSJian Shen OUTER_SRC_IP,
565d695964dSJian Shen OUTER_DST_IP,
566d695964dSJian Shen OUTER_L3_RSV,
567d695964dSJian Shen OUTER_SRC_PORT,
568d695964dSJian Shen OUTER_DST_PORT,
569d695964dSJian Shen OUTER_L4_RSV,
570d695964dSJian Shen OUTER_TUN_VNI,
571d695964dSJian Shen OUTER_TUN_FLOW_ID,
572d695964dSJian Shen INNER_DST_MAC,
573d695964dSJian Shen INNER_SRC_MAC,
574d695964dSJian Shen INNER_VLAN_TAG_FST,
575d695964dSJian Shen INNER_VLAN_TAG_SEC,
576d695964dSJian Shen INNER_ETH_TYPE,
577d695964dSJian Shen INNER_L2_RSV,
578d695964dSJian Shen INNER_IP_TOS,
579d695964dSJian Shen INNER_IP_PROTO,
580d695964dSJian Shen INNER_SRC_IP,
581d695964dSJian Shen INNER_DST_IP,
582d695964dSJian Shen INNER_L3_RSV,
583d695964dSJian Shen INNER_SRC_PORT,
584d695964dSJian Shen INNER_DST_PORT,
585d695964dSJian Shen INNER_L4_RSV,
586d695964dSJian Shen MAX_TUPLE,
587d695964dSJian Shen };
588d695964dSJian Shen
58967b0e142SJian Shen #define HCLGE_FD_TUPLE_USER_DEF_TUPLES \
59067b0e142SJian Shen (BIT(INNER_L2_RSV) | BIT(INNER_L3_RSV) | BIT(INNER_L4_RSV))
59167b0e142SJian Shen
592d695964dSJian Shen enum HCLGE_FD_META_DATA {
593d695964dSJian Shen PACKET_TYPE_ID,
594d695964dSJian Shen IP_FRAGEMENT,
595d695964dSJian Shen ROCE_TYPE,
596d695964dSJian Shen NEXT_KEY,
597d695964dSJian Shen VLAN_NUMBER,
598d695964dSJian Shen SRC_VPORT,
599d695964dSJian Shen DST_VPORT,
600d695964dSJian Shen TUNNEL_PACKET,
601d695964dSJian Shen MAX_META_DATA,
602d695964dSJian Shen };
603d695964dSJian Shen
604fb72699dSJian Shen enum HCLGE_FD_KEY_OPT {
605fb72699dSJian Shen KEY_OPT_U8,
606fb72699dSJian Shen KEY_OPT_LE16,
607fb72699dSJian Shen KEY_OPT_LE32,
608fb72699dSJian Shen KEY_OPT_MAC,
609fb72699dSJian Shen KEY_OPT_IP,
610fb72699dSJian Shen KEY_OPT_VNI,
611fb72699dSJian Shen };
612fb72699dSJian Shen
613d695964dSJian Shen struct key_info {
614d695964dSJian Shen u8 key_type;
615e91e388cSJian Shen u8 key_length; /* use bit as unit */
616fb72699dSJian Shen enum HCLGE_FD_KEY_OPT key_opt;
617fb72699dSJian Shen int offset;
618fb72699dSJian Shen int moffset;
619d695964dSJian Shen };
620d695964dSJian Shen
621d695964dSJian Shen #define MAX_KEY_LENGTH 400
622d695964dSJian Shen #define MAX_KEY_DWORDS DIV_ROUND_UP(MAX_KEY_LENGTH / 8, 4)
623d695964dSJian Shen #define MAX_KEY_BYTES (MAX_KEY_DWORDS * 4)
624d695964dSJian Shen #define MAX_META_DATA_LENGTH 32
625d695964dSJian Shen
62667b0e142SJian Shen #define HCLGE_FD_MAX_USER_DEF_OFFSET 9000
62767b0e142SJian Shen #define HCLGE_FD_USER_DEF_DATA GENMASK(15, 0)
62867b0e142SJian Shen #define HCLGE_FD_USER_DEF_OFFSET GENMASK(15, 0)
62967b0e142SJian Shen #define HCLGE_FD_USER_DEF_OFFSET_UNMASK GENMASK(15, 0)
63067b0e142SJian Shen
63144122887SJian Shen /* assigned by firmware, the real filter number for each pf may be less */
63244122887SJian Shen #define MAX_FD_FILTER_NUM 4096
6331c6dfe6fSYunsheng Lin #define HCLGE_ARFS_EXPIRE_INTERVAL 5UL
63444122887SJian Shen
635eaa5607dSJie Wang #define hclge_read_dev(a, reg) \
636eaa5607dSJie Wang hclge_comm_read_reg((a)->hw.io_base, reg)
637eaa5607dSJie Wang #define hclge_write_dev(a, reg, value) \
638eaa5607dSJie Wang hclge_comm_write_reg((a)->hw.io_base, reg, value)
639eaa5607dSJie Wang
64044122887SJian Shen enum HCLGE_FD_ACTIVE_RULE_TYPE {
64144122887SJian Shen HCLGE_FD_RULE_NONE,
64244122887SJian Shen HCLGE_FD_ARFS_ACTIVE,
64344122887SJian Shen HCLGE_FD_EP_ACTIVE,
6440205ec04SJian Shen HCLGE_FD_TC_FLOWER_ACTIVE,
64544122887SJian Shen };
64644122887SJian Shen
647d695964dSJian Shen enum HCLGE_FD_PACKET_TYPE {
648d695964dSJian Shen NIC_PACKET,
649d695964dSJian Shen ROCE_PACKET,
650d695964dSJian Shen };
651d695964dSJian Shen
65211732868SJian Shen enum HCLGE_FD_ACTION {
6530f993fe2SJian Shen HCLGE_FD_ACTION_SELECT_QUEUE,
65411732868SJian Shen HCLGE_FD_ACTION_DROP_PACKET,
6550f993fe2SJian Shen HCLGE_FD_ACTION_SELECT_TC,
65611732868SJian Shen };
65711732868SJian Shen
658fc4243b8SJian Shen enum HCLGE_FD_NODE_STATE {
659fc4243b8SJian Shen HCLGE_FD_TO_ADD,
660fc4243b8SJian Shen HCLGE_FD_TO_DEL,
661fc4243b8SJian Shen HCLGE_FD_ACTIVE,
662fc4243b8SJian Shen HCLGE_FD_DELETED,
663fc4243b8SJian Shen };
664fc4243b8SJian Shen
66567b0e142SJian Shen enum HCLGE_FD_USER_DEF_LAYER {
66667b0e142SJian Shen HCLGE_FD_USER_DEF_NONE,
66767b0e142SJian Shen HCLGE_FD_USER_DEF_L2,
66867b0e142SJian Shen HCLGE_FD_USER_DEF_L3,
66967b0e142SJian Shen HCLGE_FD_USER_DEF_L4,
67067b0e142SJian Shen };
67167b0e142SJian Shen
67267b0e142SJian Shen #define HCLGE_FD_USER_DEF_LAYER_NUM 3
67367b0e142SJian Shen struct hclge_fd_user_def_cfg {
67467b0e142SJian Shen u16 ref_cnt;
67567b0e142SJian Shen u16 offset;
67667b0e142SJian Shen };
67767b0e142SJian Shen
67867b0e142SJian Shen struct hclge_fd_user_def_info {
67967b0e142SJian Shen enum HCLGE_FD_USER_DEF_LAYER layer;
68067b0e142SJian Shen u16 data;
68167b0e142SJian Shen u16 data_mask;
68267b0e142SJian Shen u16 offset;
68367b0e142SJian Shen };
68467b0e142SJian Shen
685d695964dSJian Shen struct hclge_fd_key_cfg {
686d695964dSJian Shen u8 key_sel;
687d695964dSJian Shen u8 inner_sipv6_word_en;
688d695964dSJian Shen u8 inner_dipv6_word_en;
689d695964dSJian Shen u8 outer_sipv6_word_en;
690d695964dSJian Shen u8 outer_dipv6_word_en;
691d695964dSJian Shen u32 tuple_active;
692d695964dSJian Shen u32 meta_data_active;
693d695964dSJian Shen };
694d695964dSJian Shen
695d695964dSJian Shen struct hclge_fd_cfg {
696d695964dSJian Shen u8 fd_mode;
697e91e388cSJian Shen u16 max_key_length; /* use bit as unit */
698e91e388cSJian Shen u32 rule_num[MAX_STAGE_NUM]; /* rule entry number */
699e91e388cSJian Shen u16 cnt_num[MAX_STAGE_NUM]; /* rule hit counter number */
700e91e388cSJian Shen struct hclge_fd_key_cfg key_cfg[MAX_STAGE_NUM];
70167b0e142SJian Shen struct hclge_fd_user_def_cfg user_def_cfg[HCLGE_FD_USER_DEF_LAYER_NUM];
702d695964dSJian Shen };
703d695964dSJian Shen
704e91e388cSJian Shen #define IPV4_INDEX 3
705e91e388cSJian Shen #define IPV6_SIZE 4
70611732868SJian Shen struct hclge_fd_rule_tuples {
707e91e388cSJian Shen u8 src_mac[ETH_ALEN];
708e91e388cSJian Shen u8 dst_mac[ETH_ALEN];
709e91e388cSJian Shen /* Be compatible for ip address of both ipv4 and ipv6.
710e91e388cSJian Shen * For ipv4 address, we store it in src/dst_ip[3].
711e91e388cSJian Shen */
712e91e388cSJian Shen u32 src_ip[IPV6_SIZE];
713e91e388cSJian Shen u32 dst_ip[IPV6_SIZE];
71411732868SJian Shen u16 src_port;
71511732868SJian Shen u16 dst_port;
71611732868SJian Shen u16 vlan_tag1;
71711732868SJian Shen u16 ether_proto;
71867b0e142SJian Shen u16 l2_user_def;
71967b0e142SJian Shen u16 l3_user_def;
72067b0e142SJian Shen u32 l4_user_def;
72111732868SJian Shen u8 ip_tos;
72211732868SJian Shen u8 ip_proto;
72311732868SJian Shen };
72411732868SJian Shen
72511732868SJian Shen struct hclge_fd_rule {
72611732868SJian Shen struct hlist_node rule_node;
72711732868SJian Shen struct hclge_fd_rule_tuples tuples;
72811732868SJian Shen struct hclge_fd_rule_tuples tuples_mask;
72911732868SJian Shen u32 unused_tuple;
73011732868SJian Shen u32 flow_type;
7310205ec04SJian Shen union {
7320205ec04SJian Shen struct {
7330205ec04SJian Shen unsigned long cookie;
7340f993fe2SJian Shen u8 tc;
7350205ec04SJian Shen } cls_flower;
7360205ec04SJian Shen struct {
737d93ed94fSJian Shen u16 flow_id; /* only used for arfs */
7380205ec04SJian Shen } arfs;
73967b0e142SJian Shen struct {
74067b0e142SJian Shen struct hclge_fd_user_def_info user_def;
74167b0e142SJian Shen } ep;
7420205ec04SJian Shen };
7430205ec04SJian Shen u16 queue_id;
7440205ec04SJian Shen u16 vf_id;
7450205ec04SJian Shen u16 location;
74644122887SJian Shen enum HCLGE_FD_ACTIVE_RULE_TYPE rule_type;
747fc4243b8SJian Shen enum HCLGE_FD_NODE_STATE state;
7480205ec04SJian Shen u8 action;
74911732868SJian Shen };
75011732868SJian Shen
75111732868SJian Shen struct hclge_fd_ad_data {
75211732868SJian Shen u16 ad_id;
75311732868SJian Shen u8 drop_packet;
75411732868SJian Shen u8 forward_to_direct_queue;
75511732868SJian Shen u16 queue_id;
75611732868SJian Shen u8 use_counter;
75711732868SJian Shen u8 counter_id;
75811732868SJian Shen u8 use_next_stage;
75911732868SJian Shen u8 write_rule_id_to_bd;
76011732868SJian Shen u8 next_input_key;
76111732868SJian Shen u16 rule_id;
7620f993fe2SJian Shen u16 tc_size;
7630f993fe2SJian Shen u8 override_tc;
76411732868SJian Shen };
76511732868SJian Shen
766ee4bcd3bSJian Shen enum HCLGE_MAC_NODE_STATE {
767ee4bcd3bSJian Shen HCLGE_MAC_TO_ADD,
768ee4bcd3bSJian Shen HCLGE_MAC_TO_DEL,
769ee4bcd3bSJian Shen HCLGE_MAC_ACTIVE
770ee4bcd3bSJian Shen };
771ee4bcd3bSJian Shen
772ee4bcd3bSJian Shen struct hclge_mac_node {
7736dd86902Sliuzhongzhu struct list_head node;
774ee4bcd3bSJian Shen enum HCLGE_MAC_NODE_STATE state;
7756dd86902Sliuzhongzhu u8 mac_addr[ETH_ALEN];
7766dd86902Sliuzhongzhu };
7776dd86902Sliuzhongzhu
7786dd86902Sliuzhongzhu enum HCLGE_MAC_ADDR_TYPE {
7796dd86902Sliuzhongzhu HCLGE_MAC_ADDR_UC,
7806dd86902Sliuzhongzhu HCLGE_MAC_ADDR_MC
7816dd86902Sliuzhongzhu };
7826dd86902Sliuzhongzhu
783c6075b19Sliuzhongzhu struct hclge_vport_vlan_cfg {
784c6075b19Sliuzhongzhu struct list_head node;
785c6075b19Sliuzhongzhu int hd_tbl_status;
786c6075b19Sliuzhongzhu u16 vlan_id;
787c6075b19Sliuzhongzhu };
788c6075b19Sliuzhongzhu
789f02eb82dSHuazhong Tan struct hclge_rst_stats {
790f02eb82dSHuazhong Tan u32 reset_done_cnt; /* the number of reset has completed */
791f02eb82dSHuazhong Tan u32 hw_reset_done_cnt; /* the number of HW reset has completed */
792f02eb82dSHuazhong Tan u32 pf_rst_cnt; /* the number of PF reset */
793f02eb82dSHuazhong Tan u32 flr_rst_cnt; /* the number of FLR */
794f02eb82dSHuazhong Tan u32 global_rst_cnt; /* the number of GLOBAL */
795f02eb82dSHuazhong Tan u32 imp_rst_cnt; /* the number of IMP reset */
796f02eb82dSHuazhong Tan u32 reset_cnt; /* the number of reset */
7970ecf1f7bSHuazhong Tan u32 reset_fail_cnt; /* the number of reset fail */
798f02eb82dSHuazhong Tan };
799f02eb82dSHuazhong Tan
800a6345787SWeihang Li /* time and register status when mac tunnel interruption occur */
801a6345787SWeihang Li struct hclge_mac_tnl_stats {
802a6345787SWeihang Li u64 time;
803a6345787SWeihang Li u32 status;
804a6345787SWeihang Li };
805a6345787SWeihang Li
806b37ce587SYufeng Mo #define HCLGE_RESET_INTERVAL (10 * HZ)
8077cf9c069SHuazhong Tan #define HCLGE_WAIT_RESET_DONE 100
808b37ce587SYufeng Mo
809ebaf1908SWeihang Li #pragma pack(1)
810ebaf1908SWeihang Li struct hclge_vf_vlan_cfg {
811ebaf1908SWeihang Li u8 mbx_cmd;
812ebaf1908SWeihang Li u8 subcode;
813060e9accSJian Shen union {
814060e9accSJian Shen struct {
815ebaf1908SWeihang Li u8 is_kill;
816416eedb6SJie Wang __le16 vlan;
817416eedb6SJie Wang __le16 proto;
818ebaf1908SWeihang Li };
819060e9accSJian Shen u8 enable;
820060e9accSJian Shen };
821060e9accSJian Shen };
822ebaf1908SWeihang Li
823ebaf1908SWeihang Li #pragma pack()
824ebaf1908SWeihang Li
82511732868SJian Shen /* For each bit of TCAM entry, it uses a pair of 'x' and
82611732868SJian Shen * 'y' to indicate which value to match, like below:
82711732868SJian Shen * ----------------------------------
82811732868SJian Shen * | bit x | bit y | search value |
82911732868SJian Shen * ----------------------------------
83011732868SJian Shen * | 0 | 0 | always hit |
83111732868SJian Shen * ----------------------------------
83211732868SJian Shen * | 1 | 0 | match '0' |
83311732868SJian Shen * ----------------------------------
83411732868SJian Shen * | 0 | 1 | match '1' |
83511732868SJian Shen * ----------------------------------
83611732868SJian Shen * | 1 | 1 | invalid |
83711732868SJian Shen * ----------------------------------
83811732868SJian Shen * Then for input key(k) and mask(v), we can calculate the value by
83911732868SJian Shen * the formulae:
84011732868SJian Shen * x = (~k) & v
8419b476494SJian Shen * y = k & v
84211732868SJian Shen */
8439b476494SJian Shen #define calc_x(x, k, v) ((x) = ~(k) & (v))
8449b476494SJian Shen #define calc_y(y, k, v) ((y) = (k) & (v))
84511732868SJian Shen
8460b653a81SJie Wang #define HCLGE_MAC_STATS_FIELD_OFF(f) (offsetof(struct hclge_mac_stats, f))
8470b653a81SJie Wang #define HCLGE_STATS_READ(p, offset) (*(u64 *)((u8 *)(p) + (offset)))
8480b653a81SJie Wang
849a6345787SWeihang Li #define HCLGE_MAC_TNL_LOG_SIZE 8
850dc8131d8SYunsheng Lin #define HCLGE_VPORT_NUM 256
85146a3df9fSSalil struct hclge_dev {
85246a3df9fSSalil struct pci_dev *pdev;
85346a3df9fSSalil struct hnae3_ae_dev *ae_dev;
85446a3df9fSSalil struct hclge_hw hw;
855466b0c00SLipeng struct hclge_misc_vector misc_vector;
8561c6dfe6fSYunsheng Lin struct hclge_mac_stats mac_stats;
8572cb343b9SHao Lan struct hclge_fec_stats fec_stats;
85846a3df9fSSalil unsigned long state;
8596b9a97eeSHuazhong Tan unsigned long flr_state;
8600742ed7cSHuazhong Tan unsigned long last_reset_time;
86146a3df9fSSalil
8624ed340abSLipeng enum hnae3_reset_type reset_type;
8630742ed7cSHuazhong Tan enum hnae3_reset_type reset_level;
864720bd583SHuazhong Tan unsigned long default_reset_request;
865cb1b9f77SSalil Mehta unsigned long reset_request; /* reset has been requested */
866ca1d7669SSalil Mehta unsigned long reset_pending; /* client rst is pending to be served */
867f02eb82dSHuazhong Tan struct hclge_rst_stats rst_stats;
8688627bdedSHuazhong Tan struct semaphore reset_sem; /* protect reset process */
86946a3df9fSSalil u32 fw_version;
87046a3df9fSSalil u16 num_tqps; /* Num task queue pairs of this PF */
87146a3df9fSSalil u16 num_req_vfs; /* Num VFs requested for this PF */
87246a3df9fSSalil
873fdace1bcSJian Shen u16 base_tqp_pid; /* Base task tqp physical id of this PF */
87446a3df9fSSalil u16 alloc_rss_size; /* Allocated RSS task queue */
875f1c2e66dSGuojia Liao u16 vf_rss_size_max; /* HW defined VF max RSS task queue */
876f1c2e66dSGuojia Liao u16 pf_rss_size_max; /* HW defined PF max RSS task queue */
8771a00197bSHuazhong Tan u32 tx_spare_buf_size; /* HW defined TX spare buffer size */
87846a3df9fSSalil
879fdace1bcSJian Shen u16 fdir_pf_filter_count; /* Num of guaranteed filters for this PF */
88046a3df9fSSalil u16 num_alloc_vport; /* Num vports this driver supports */
881*8ed43906SPeiyang Wang nodemask_t numa_node_mask;
88246a3df9fSSalil u16 rx_buf_len;
883c0425944SPeng Li u16 num_tx_desc; /* desc num of per tx queue */
884c0425944SPeng Li u16 num_rx_desc; /* desc num of per rx queue */
88546a3df9fSSalil u8 hw_tc_map;
88646a3df9fSSalil enum hclge_fc_mode fc_mode_last_time;
8875d497936SPeng Li u8 support_sfp_query;
88846a3df9fSSalil
88946a3df9fSSalil #define HCLGE_FLAG_TC_BASE_SCH_MODE 1
89046a3df9fSSalil #define HCLGE_FLAG_VNET_BASE_SCH_MODE 2
89146a3df9fSSalil u8 tx_sch_mode;
892cacde272SYunsheng Lin u8 tc_max;
893cacde272SYunsheng Lin u8 pfc_max;
89446a3df9fSSalil
89546a3df9fSSalil u8 default_up;
896cacde272SYunsheng Lin u8 dcbx_cap;
89746a3df9fSSalil struct hclge_tm_info tm_info;
89846a3df9fSSalil
89946a3df9fSSalil u16 num_msi;
90046a3df9fSSalil u16 num_msi_left;
90146a3df9fSSalil u16 num_msi_used;
90246a3df9fSSalil u16 *vector_status;
903887c3820SSalil Mehta int *vector_irq;
904580a05f9SYonglong Liu u16 num_nic_msi; /* Num of nic vectors for this PF */
905887c3820SSalil Mehta u16 num_roce_msi; /* Num of roce vectors for this PF */
90646a3df9fSSalil
90746a3df9fSSalil unsigned long service_timer_period;
90846a3df9fSSalil unsigned long service_timer_previous;
90965e41e7eSHuazhong Tan struct timer_list reset_timer;
9107be1b9f3SYunsheng Lin struct delayed_work service_task;
91146a3df9fSSalil
91246a3df9fSSalil bool cur_promisc;
91346a3df9fSSalil int num_alloc_vfs; /* Actual number of VFs allocated */
91446a3df9fSSalil
915add7645cSJie Wang struct hclge_comm_tqp *htqp;
91646a3df9fSSalil struct hclge_vport *vport;
91746a3df9fSSalil
91846a3df9fSSalil struct dentry *hclge_dbgfs;
91946a3df9fSSalil
92046a3df9fSSalil struct hnae3_client *nic_client;
92146a3df9fSSalil struct hnae3_client *roce_client;
92246a3df9fSSalil
923887c3820SSalil Mehta #define HCLGE_FLAG_MAIN BIT(0)
924887c3820SSalil Mehta #define HCLGE_FLAG_DCB_CAPABLE BIT(1)
92546a3df9fSSalil u32 flag;
92646a3df9fSSalil
92746a3df9fSSalil u32 pkt_buf_size; /* Total pf buf size for tx/rx */
928368686beSYunsheng Lin u32 tx_buf_size; /* Tx buffer size for each TC */
929368686beSYunsheng Lin u32 dv_buf_size; /* Dv buffer size for each TC */
930368686beSYunsheng Lin
93146a3df9fSSalil u32 mps; /* Max packet size */
932818f1675SYunsheng Lin /* vport_lock protect resource shared by vports */
933818f1675SYunsheng Lin struct mutex vport_lock;
93446a3df9fSSalil
9355f6ea83fSPeng Li struct hclge_vlan_type_cfg vlan_type_cfg;
936716aaac1SJian Shen
937dc8131d8SYunsheng Lin unsigned long vlan_table[VLAN_N_VID][BITS_TO_LONGS(HCLGE_VPORT_NUM)];
93881a9255eSJian Shen unsigned long vf_vlan_full[BITS_TO_LONGS(HCLGE_VPORT_NUM)];
939d695964dSJian Shen
940ee4bcd3bSJian Shen unsigned long vport_config_block[BITS_TO_LONGS(HCLGE_VPORT_NUM)];
941ee4bcd3bSJian Shen
942d695964dSJian Shen struct hclge_fd_cfg fd_cfg;
943dd74f815SJian Shen struct hlist_head fd_rule_list;
94444122887SJian Shen spinlock_t fd_rule_lock; /* protect fd_rule_list and fd_bmap */
945dd74f815SJian Shen u16 hclge_fd_rule_num;
9461c6dfe6fSYunsheng Lin unsigned long serv_processed_cnt;
9471c6dfe6fSYunsheng Lin unsigned long last_serv_processed;
948d9069dabSYufeng Mo unsigned long last_rst_scheduled;
949d9069dabSYufeng Mo unsigned long last_mbx_scheduled;
95044122887SJian Shen unsigned long fd_bmap[BITS_TO_LONGS(MAX_FD_FILTER_NUM)];
95144122887SJian Shen enum HCLGE_FD_ACTIVE_RULE_TYPE fd_active_type;
9529abeb7d8SJian Shen u8 fd_en;
9533462207dSYufeng Mo bool gro_en;
95439932473SJian Shen
95539932473SJian Shen u16 wanted_umv_size;
95639932473SJian Shen /* max available unicast mac vlan space */
95739932473SJian Shen u16 max_umv_size;
95839932473SJian Shen /* private unicast mac vlan space, it's same for PF and its VFs */
95939932473SJian Shen u16 priv_umv_size;
96039932473SJian Shen /* unicast mac vlan space shared by PF and its VFs */
96139932473SJian Shen u16 share_umv_size;
9625c56ff48SGuangbin Huang /* multicast mac address number used by PF and its VFs */
9635c56ff48SGuangbin Huang u16 used_mc_mac_num;
9646dd86902Sliuzhongzhu
965a6345787SWeihang Li DECLARE_KFIFO(mac_tnl_log, struct hclge_mac_tnl_stats,
966a6345787SWeihang Li HCLGE_MAC_TNL_LOG_SIZE);
96708125454SYunsheng Lin
9680bf5eb78SHuazhong Tan struct hclge_ptp *ptp;
969b741269bSYufeng Mo struct devlink *devlink;
9707347255eSJie Wang struct hclge_comm_rss_cfg rss_cfg;
9715f6ea83fSPeng Li };
9725f6ea83fSPeng Li
9735f6ea83fSPeng Li /* VPort level vlan tag configuration for TX direction */
9745f6ea83fSPeng Li struct hclge_tx_vtag_cfg {
975dcb35cceSPeng Li bool accept_tag1; /* Whether accept tag1 packet from host */
976dcb35cceSPeng Li bool accept_untag1; /* Whether accept untag1 packet from host */
977dcb35cceSPeng Li bool accept_tag2;
978dcb35cceSPeng Li bool accept_untag2;
9795f6ea83fSPeng Li bool insert_tag1_en; /* Whether insert inner vlan tag */
9805f6ea83fSPeng Li bool insert_tag2_en; /* Whether insert outer vlan tag */
9815f6ea83fSPeng Li u16 default_tag1; /* The default inner vlan tag to insert */
9825f6ea83fSPeng Li u16 default_tag2; /* The default outer vlan tag to insert */
983592b0179SGuojia Liao bool tag_shift_mode_en;
9845f6ea83fSPeng Li };
9855f6ea83fSPeng Li
9865f6ea83fSPeng Li /* VPort level vlan tag configuration for RX direction */
9875f6ea83fSPeng Li struct hclge_rx_vtag_cfg {
988592b0179SGuojia Liao bool rx_vlan_offload_en; /* Whether enable rx vlan offload */
989592b0179SGuojia Liao bool strip_tag1_en; /* Whether strip inner vlan tag */
990592b0179SGuojia Liao bool strip_tag2_en; /* Whether strip outer vlan tag */
991592b0179SGuojia Liao bool vlan1_vlan_prionly; /* Inner vlan tag up to descriptor enable */
992592b0179SGuojia Liao bool vlan2_vlan_prionly; /* Outer vlan tag up to descriptor enable */
993592b0179SGuojia Liao bool strip_tag1_discard_en; /* Inner vlan tag discard for BD enable */
994592b0179SGuojia Liao bool strip_tag2_discard_en; /* Outer vlan tag discard for BD enable */
99546a3df9fSSalil };
99646a3df9fSSalil
997a6d818e3SYunsheng Lin enum HCLGE_VPORT_STATE {
998a6d818e3SYunsheng Lin HCLGE_VPORT_STATE_ALIVE,
999ee4bcd3bSJian Shen HCLGE_VPORT_STATE_MAC_TBL_CHANGE,
10001e6e7610SJian Shen HCLGE_VPORT_STATE_PROMISC_CHANGE,
10012ba30662SJian Shen HCLGE_VPORT_STATE_VLAN_FLTR_CHANGE,
1002fec73521SJian Shen HCLGE_VPORT_STATE_INITED,
1003a6d818e3SYunsheng Lin HCLGE_VPORT_STATE_MAX
1004a6d818e3SYunsheng Lin };
1005a6d818e3SYunsheng Lin
1006fec73521SJian Shen enum HCLGE_VPORT_NEED_NOTIFY {
1007fec73521SJian Shen HCLGE_VPORT_NEED_NOTIFY_RESET,
1008fec73521SJian Shen HCLGE_VPORT_NEED_NOTIFY_VF_VLAN,
1009fec73521SJian Shen };
1010fec73521SJian Shen
1011741fca16SJian Shen struct hclge_vlan_info {
1012741fca16SJian Shen u16 vlan_proto; /* so far support 802.1Q only */
1013741fca16SJian Shen u16 qos;
1014741fca16SJian Shen u16 vlan_tag;
1015741fca16SJian Shen };
1016741fca16SJian Shen
1017741fca16SJian Shen struct hclge_port_base_vlan_config {
1018741fca16SJian Shen u16 state;
1019c0f46de3SJian Shen bool tbl_sta;
1020741fca16SJian Shen struct hclge_vlan_info vlan_info;
1021c0f46de3SJian Shen struct hclge_vlan_info old_vlan_info;
1022741fca16SJian Shen };
1023741fca16SJian Shen
10246430f744SYufeng Mo struct hclge_vf_info {
10256430f744SYufeng Mo int link_state;
10266430f744SYufeng Mo u8 mac[ETH_ALEN];
102722044f95SJian Shen u32 spoofchk;
1028ee9e4424SYonglong Liu u32 max_tx_rate;
1029e196ec75SJian Shen u32 trusted;
10301e6e7610SJian Shen u8 request_uc_en;
10311e6e7610SJian Shen u8 request_mc_en;
10321e6e7610SJian Shen u8 request_bc_en;
10336430f744SYufeng Mo };
10346430f744SYufeng Mo
103546a3df9fSSalil struct hclge_vport {
103646a3df9fSSalil u16 alloc_tqps; /* Allocated Tx/Rx queues */
103746a3df9fSSalil
103846a3df9fSSalil u16 qs_offset;
10392566f106SYunsheng Lin u32 bw_limit; /* VSI BW Limit (0 = disabled) */
104046a3df9fSSalil u8 dwrr;
104146a3df9fSSalil
10422ba30662SJian Shen bool req_vlan_fltr_en;
10432ba30662SJian Shen bool cur_vlan_fltr_en;
1044fe4144d4SJian Shen unsigned long vlan_del_fail_bmap[BITS_TO_LONGS(VLAN_N_VID)];
1045741fca16SJian Shen struct hclge_port_base_vlan_config port_base_vlan_cfg;
10465f6ea83fSPeng Li struct hclge_tx_vtag_cfg txvlan_cfg;
10475f6ea83fSPeng Li struct hclge_rx_vtag_cfg rxvlan_cfg;
10485f6ea83fSPeng Li
104939932473SJian Shen u16 used_umv_num;
105039932473SJian Shen
1051ebaf1908SWeihang Li u16 vport_id;
105246a3df9fSSalil struct hclge_dev *back; /* Back reference to associated dev */
105346a3df9fSSalil struct hnae3_handle nic;
105446a3df9fSSalil struct hnae3_handle roce;
1055a6d818e3SYunsheng Lin
1056a6d818e3SYunsheng Lin unsigned long state;
1057fec73521SJian Shen unsigned long need_notify;
1058a6d818e3SYunsheng Lin unsigned long last_active_jiffies;
1059818f1675SYunsheng Lin u32 mps; /* Max packet size */
10606430f744SYufeng Mo struct hclge_vf_info vf_info;
10616dd86902Sliuzhongzhu
1062c631c696SJian Shen u8 overflow_promisc_flags;
1063c631c696SJian Shen u8 last_promisc_flags;
1064c631c696SJian Shen
1065ee4bcd3bSJian Shen spinlock_t mac_list_lock; /* protect mac address need to add/detele */
10666dd86902Sliuzhongzhu struct list_head uc_mac_list; /* Store VF unicast table */
10676dd86902Sliuzhongzhu struct list_head mc_mac_list; /* Store VF multicast table */
10681932a624SJian Shen
1069c6075b19Sliuzhongzhu struct list_head vlan_list; /* Store VF vlan table */
107046a3df9fSSalil };
107146a3df9fSSalil
1072aec35aecSGuangbin Huang struct hclge_speed_bit_map {
1073aec35aecSGuangbin Huang u32 speed;
1074aec35aecSGuangbin Huang u32 speed_bit;
1075aec35aecSGuangbin Huang };
1076aec35aecSGuangbin Huang
1077e46da6a3SGuangbin Huang struct hclge_mac_speed_map {
1078e46da6a3SGuangbin Huang u32 speed_drv; /* speed defined in driver */
1079e46da6a3SGuangbin Huang u32 speed_fw; /* speed defined in firmware */
1080e46da6a3SGuangbin Huang };
1081e46da6a3SGuangbin Huang
1082e196ec75SJian Shen int hclge_set_vport_promisc_mode(struct hclge_vport *vport, bool en_uc_pmc,
1083e196ec75SJian Shen bool en_mc_pmc, bool en_bc_pmc);
108446a3df9fSSalil int hclge_add_uc_addr_common(struct hclge_vport *vport,
108546a3df9fSSalil const unsigned char *addr);
108646a3df9fSSalil int hclge_rm_uc_addr_common(struct hclge_vport *vport,
108746a3df9fSSalil const unsigned char *addr);
108846a3df9fSSalil int hclge_add_mc_addr_common(struct hclge_vport *vport,
108946a3df9fSSalil const unsigned char *addr);
109046a3df9fSSalil int hclge_rm_mc_addr_common(struct hclge_vport *vport,
109146a3df9fSSalil const unsigned char *addr);
109246a3df9fSSalil
109346a3df9fSSalil struct hclge_vport *hclge_get_vport(struct hnae3_handle *handle);
109484e095d6SSalil Mehta int hclge_bind_ring_with_vector(struct hclge_vport *vport,
109584e095d6SSalil Mehta int vector_id, bool en,
109646a3df9fSSalil struct hnae3_ring_chain_node *ring_chain);
109784e095d6SSalil Mehta
hclge_get_queue_id(struct hnae3_queue * queue)109846a3df9fSSalil static inline int hclge_get_queue_id(struct hnae3_queue *queue)
109946a3df9fSSalil {
1100add7645cSJie Wang struct hclge_comm_tqp *tqp =
1101add7645cSJie Wang container_of(queue, struct hclge_comm_tqp, q);
110246a3df9fSSalil
110346a3df9fSSalil return tqp->index;
110446a3df9fSSalil }
110546a3df9fSSalil
1106dea846e8SHuazhong Tan int hclge_inform_reset_assert_to_vf(struct hclge_vport *vport);
11070f032f93SHao Chen int hclge_cfg_mac_speed_dup(struct hclge_dev *hdev, int speed, u8 duplex, u8 lane_num);
1108dc8131d8SYunsheng Lin int hclge_set_vlan_filter(struct hnae3_handle *handle, __be16 proto,
1109dc8131d8SYunsheng Lin u16 vlan_id, bool is_kill);
1110b2641e2aSYunsheng Lin int hclge_en_hw_strip_rxvtag(struct hnae3_handle *handle, bool enable);
111177f255c1SYunsheng Lin
111277f255c1SYunsheng Lin int hclge_buffer_alloc(struct hclge_dev *hdev);
111377f255c1SYunsheng Lin int hclge_rss_init_hw(struct hclge_dev *hdev);
1114dde1a86eSSalil Mehta
1115dde1a86eSSalil Mehta void hclge_mbx_handler(struct hclge_dev *hdev);
11168fa86551SYufeng Mo int hclge_reset_tqp(struct hnae3_handle *handle);
11171770a7a3SPeng Li int hclge_cfg_flowctrl(struct hclge_dev *hdev);
11182bfbd35dSSalil Mehta int hclge_func_reset_cmd(struct hclge_dev *hdev, int func_id);
1119a6d818e3SYunsheng Lin int hclge_vport_start(struct hclge_vport *vport);
1120a6d818e3SYunsheng Lin void hclge_vport_stop(struct hclge_vport *vport);
1121818f1675SYunsheng Lin int hclge_set_vport_mtu(struct hclge_vport *vport, int new_mtu);
11225e69ea7eSYufeng Mo int hclge_dbg_read_cmd(struct hnae3_handle *handle, enum hnae3_dbg_cmd cmd,
112304987ca1SGuangbin Huang char *buf, int len);
11240c29d191Sliuzhongzhu u16 hclge_covert_handle_qid_global(struct hnae3_handle *handle, u16 queue_id);
1125af013903SHuazhong Tan int hclge_notify_client(struct hclge_dev *hdev,
1126af013903SHuazhong Tan enum hnae3_reset_notify_type type);
1127ee4bcd3bSJian Shen int hclge_update_mac_list(struct hclge_vport *vport,
1128ee4bcd3bSJian Shen enum HCLGE_MAC_NODE_STATE state,
1129ee4bcd3bSJian Shen enum HCLGE_MAC_ADDR_TYPE mac_type,
1130ee4bcd3bSJian Shen const unsigned char *addr);
1131ee4bcd3bSJian Shen int hclge_update_mac_node_for_dev_addr(struct hclge_vport *vport,
1132ee4bcd3bSJian Shen const u8 *old_addr, const u8 *new_addr);
11336dd86902Sliuzhongzhu void hclge_rm_vport_all_mac_table(struct hclge_vport *vport, bool is_del_list,
11346dd86902Sliuzhongzhu enum HCLGE_MAC_ADDR_TYPE mac_type);
1135c6075b19Sliuzhongzhu void hclge_rm_vport_all_vlan_table(struct hclge_vport *vport, bool is_del_list);
1136c6075b19Sliuzhongzhu void hclge_uninit_vport_vlan_table(struct hclge_dev *hdev);
1137ee4bcd3bSJian Shen void hclge_restore_mac_table_common(struct hclge_vport *vport);
1138c0f46de3SJian Shen void hclge_restore_vport_port_base_vlan_config(struct hclge_dev *hdev);
1139039ba863SJian Shen void hclge_restore_vport_vlan_table(struct hclge_vport *vport);
114021e043cdSJian Shen int hclge_update_port_base_vlan_cfg(struct hclge_vport *vport, u16 state,
114121e043cdSJian Shen struct hclge_vlan_info *vlan_info);
114292f11ea1SJian Shen int hclge_push_vf_port_base_vlan_info(struct hclge_vport *vport, u8 vfid,
1143f2dbf0edSJian Shen u16 state,
1144f2dbf0edSJian Shen struct hclge_vlan_info *vlan_info);
1145ed8fb4b2SJian Shen void hclge_task_schedule(struct hclge_dev *hdev, unsigned long delay_time);
1146a83d2961SWeihang Li void hclge_report_hw_error(struct hclge_dev *hdev,
1147a83d2961SWeihang Li enum hnae3_hw_error_type type);
11481a7ff828SJiaran Zhang int hclge_dbg_dump_rst_info(struct hclge_dev *hdev, char *buf, int len);
114918b6e31fSGuangbin Huang int hclge_push_vf_link_status(struct hclge_vport *vport);
1150fa6a262aSJian Shen int hclge_enable_vport_vlan_filter(struct hclge_vport *vport, bool request_en);
11510b653a81SJie Wang int hclge_mac_update_stats(struct hclge_dev *hdev);
115246a3df9fSSalil #endif
1153