12ef17216SNishad Kamdar /* SPDX-License-Identifier: GPL-2.0+ */
2d71d8381SJian Shen // Copyright (c) 2016-2017 Hisilicon Limited.
3424eb834SSalil Mehta
4424eb834SSalil Mehta #ifndef __HNS3_ENET_H
5424eb834SSalil Mehta #define __HNS3_ENET_H
6424eb834SSalil Mehta
7307ea4ceSHuazhong Tan #include <linux/dim.h>
8681ec399SYunsheng Lin #include <linux/if_vlan.h>
9a9ca9f9cSYunsheng Lin #include <net/page_pool/types.h>
1087a9b2fdSYufeng Mo #include <asm/barrier.h>
11681ec399SYunsheng Lin
12424eb834SSalil Mehta #include "hnae3.h"
13424eb834SSalil Mehta
14184da9dcSJie Wang struct iphdr;
15184da9dcSJie Wang struct ipv6hdr;
16184da9dcSJie Wang
17424eb834SSalil Mehta enum hns3_nic_state {
18424eb834SSalil Mehta HNS3_NIC_STATE_TESTING,
19424eb834SSalil Mehta HNS3_NIC_STATE_RESETTING,
20814da63cSHuazhong Tan HNS3_NIC_STATE_INITED,
21424eb834SSalil Mehta HNS3_NIC_STATE_DOWN,
22424eb834SSalil Mehta HNS3_NIC_STATE_DISABLED,
23424eb834SSalil Mehta HNS3_NIC_STATE_REMOVING,
24424eb834SSalil Mehta HNS3_NIC_STATE_SERVICE_INITED,
25424eb834SSalil Mehta HNS3_NIC_STATE_SERVICE_SCHED,
26424eb834SSalil Mehta HNS3_NIC_STATE2_RESET_REQUESTED,
2766d52f3bSHuazhong Tan HNS3_NIC_STATE_HW_TX_CSUM_ENABLE,
2879664077SHuazhong Tan HNS3_NIC_STATE_RXD_ADV_LAYOUT_ENABLE,
2987a9b2fdSYufeng Mo HNS3_NIC_STATE_TX_PUSH_ENABLE,
30424eb834SSalil Mehta HNS3_NIC_STATE_MAX
31424eb834SSalil Mehta };
32424eb834SSalil Mehta
3387a9b2fdSYufeng Mo #define HNS3_MAX_PUSH_BD_NUM 2
3487a9b2fdSYufeng Mo
35424eb834SSalil Mehta #define HNS3_RING_RX_RING_BASEADDR_L_REG 0x00000
36424eb834SSalil Mehta #define HNS3_RING_RX_RING_BASEADDR_H_REG 0x00004
37424eb834SSalil Mehta #define HNS3_RING_RX_RING_BD_NUM_REG 0x00008
38424eb834SSalil Mehta #define HNS3_RING_RX_RING_BD_LEN_REG 0x0000C
39424eb834SSalil Mehta #define HNS3_RING_RX_RING_TAIL_REG 0x00018
40424eb834SSalil Mehta #define HNS3_RING_RX_RING_HEAD_REG 0x0001C
41424eb834SSalil Mehta #define HNS3_RING_RX_RING_FBDNUM_REG 0x00020
42424eb834SSalil Mehta #define HNS3_RING_RX_RING_PKTNUM_RECORD_REG 0x0002C
43424eb834SSalil Mehta
44424eb834SSalil Mehta #define HNS3_RING_TX_RING_BASEADDR_L_REG 0x00040
45424eb834SSalil Mehta #define HNS3_RING_TX_RING_BASEADDR_H_REG 0x00044
46424eb834SSalil Mehta #define HNS3_RING_TX_RING_BD_NUM_REG 0x00048
471c772154SYunsheng Lin #define HNS3_RING_TX_RING_TC_REG 0x00050
48424eb834SSalil Mehta #define HNS3_RING_TX_RING_TAIL_REG 0x00058
49424eb834SSalil Mehta #define HNS3_RING_TX_RING_HEAD_REG 0x0005C
50424eb834SSalil Mehta #define HNS3_RING_TX_RING_FBDNUM_REG 0x00060
51424eb834SSalil Mehta #define HNS3_RING_TX_RING_OFFSET_REG 0x00064
52e511c97dSJian Shen #define HNS3_RING_TX_RING_EBDNUM_REG 0x00068
53424eb834SSalil Mehta #define HNS3_RING_TX_RING_PKTNUM_RECORD_REG 0x0006C
54e511c97dSJian Shen #define HNS3_RING_TX_RING_EBD_OFFSET_REG 0x00070
55e511c97dSJian Shen #define HNS3_RING_TX_RING_BD_ERR_REG 0x00074
568df0fa91SHuazhong Tan #define HNS3_RING_EN_REG 0x00090
57dbaae5bbSGuangbin Huang #define HNS3_RING_RX_EN_REG 0x00098
58dbaae5bbSGuangbin Huang #define HNS3_RING_TX_EN_REG 0x000D4
59424eb834SSalil Mehta
60424eb834SSalil Mehta #define HNS3_RX_HEAD_SIZE 256
61424eb834SSalil Mehta
62424eb834SSalil Mehta #define HNS3_TX_TIMEOUT (5 * HZ)
63424eb834SSalil Mehta #define HNS3_RING_NAME_LEN 16
64424eb834SSalil Mehta #define HNS3_BUFFER_SIZE_2048 2048
65a723fb8eSJian Shen #define HNS3_RING_MAX_PENDING 32760
668ae10cfbSYunsheng Lin #define HNS3_RING_MIN_PENDING 72
67424eb834SSalil Mehta #define HNS3_RING_BD_MULTIPLE 8
68e6d7d79dSYunsheng Lin /* max frame size of mac */
69e070c8b9SYufeng Mo #define HNS3_MAX_MTU(max_frm_size) \
70e070c8b9SYufeng Mo ((max_frm_size) - (ETH_HLEN + ETH_FCS_LEN + 2 * VLAN_HLEN))
71424eb834SSalil Mehta
72424eb834SSalil Mehta #define HNS3_BD_SIZE_512_TYPE 0
73424eb834SSalil Mehta #define HNS3_BD_SIZE_1024_TYPE 1
74424eb834SSalil Mehta #define HNS3_BD_SIZE_2048_TYPE 2
75424eb834SSalil Mehta #define HNS3_BD_SIZE_4096_TYPE 3
76424eb834SSalil Mehta
77424eb834SSalil Mehta #define HNS3_RX_FLAG_VLAN_PRESENT 0x1
78424eb834SSalil Mehta #define HNS3_RX_FLAG_L3ID_IPV4 0x0
79424eb834SSalil Mehta #define HNS3_RX_FLAG_L3ID_IPV6 0x1
80424eb834SSalil Mehta #define HNS3_RX_FLAG_L4ID_UDP 0x0
81424eb834SSalil Mehta #define HNS3_RX_FLAG_L4ID_TCP 0x1
82424eb834SSalil Mehta
83424eb834SSalil Mehta #define HNS3_RXD_DMAC_S 0
84424eb834SSalil Mehta #define HNS3_RXD_DMAC_M (0x3 << HNS3_RXD_DMAC_S)
85424eb834SSalil Mehta #define HNS3_RXD_VLAN_S 2
86424eb834SSalil Mehta #define HNS3_RXD_VLAN_M (0x3 << HNS3_RXD_VLAN_S)
87424eb834SSalil Mehta #define HNS3_RXD_L3ID_S 4
88424eb834SSalil Mehta #define HNS3_RXD_L3ID_M (0xf << HNS3_RXD_L3ID_S)
89424eb834SSalil Mehta #define HNS3_RXD_L4ID_S 8
90424eb834SSalil Mehta #define HNS3_RXD_L4ID_M (0xf << HNS3_RXD_L4ID_S)
91424eb834SSalil Mehta #define HNS3_RXD_FRAG_B 12
925b5455a9SPeng Li #define HNS3_RXD_STRP_TAGP_S 13
935b5455a9SPeng Li #define HNS3_RXD_STRP_TAGP_M (0x3 << HNS3_RXD_STRP_TAGP_S)
945b5455a9SPeng Li
95424eb834SSalil Mehta #define HNS3_RXD_L2E_B 16
96424eb834SSalil Mehta #define HNS3_RXD_L3E_B 17
97424eb834SSalil Mehta #define HNS3_RXD_L4E_B 18
98424eb834SSalil Mehta #define HNS3_RXD_TRUNCAT_B 19
99424eb834SSalil Mehta #define HNS3_RXD_HOI_B 20
100424eb834SSalil Mehta #define HNS3_RXD_DOI_B 21
101424eb834SSalil Mehta #define HNS3_RXD_OL3E_B 22
102424eb834SSalil Mehta #define HNS3_RXD_OL4E_B 23
103a6d53b97SPeng Li #define HNS3_RXD_GRO_COUNT_S 24
104a6d53b97SPeng Li #define HNS3_RXD_GRO_COUNT_M (0x3f << HNS3_RXD_GRO_COUNT_S)
105a6d53b97SPeng Li #define HNS3_RXD_GRO_FIXID_B 30
106a6d53b97SPeng Li #define HNS3_RXD_GRO_ECN_B 31
107424eb834SSalil Mehta
108424eb834SSalil Mehta #define HNS3_RXD_ODMAC_S 0
109424eb834SSalil Mehta #define HNS3_RXD_ODMAC_M (0x3 << HNS3_RXD_ODMAC_S)
110424eb834SSalil Mehta #define HNS3_RXD_OVLAN_S 2
111424eb834SSalil Mehta #define HNS3_RXD_OVLAN_M (0x3 << HNS3_RXD_OVLAN_S)
112424eb834SSalil Mehta #define HNS3_RXD_OL3ID_S 4
113424eb834SSalil Mehta #define HNS3_RXD_OL3ID_M (0xf << HNS3_RXD_OL3ID_S)
114424eb834SSalil Mehta #define HNS3_RXD_OL4ID_S 8
115424eb834SSalil Mehta #define HNS3_RXD_OL4ID_M (0xf << HNS3_RXD_OL4ID_S)
116424eb834SSalil Mehta #define HNS3_RXD_FBHI_S 12
117424eb834SSalil Mehta #define HNS3_RXD_FBHI_M (0x3 << HNS3_RXD_FBHI_S)
118424eb834SSalil Mehta #define HNS3_RXD_FBLI_S 14
119424eb834SSalil Mehta #define HNS3_RXD_FBLI_M (0x3 << HNS3_RXD_FBLI_S)
120424eb834SSalil Mehta
12179664077SHuazhong Tan #define HNS3_RXD_PTYPE_S 4
12279664077SHuazhong Tan #define HNS3_RXD_PTYPE_M GENMASK(11, 4)
12379664077SHuazhong Tan
124424eb834SSalil Mehta #define HNS3_RXD_BDTYPE_S 0
125424eb834SSalil Mehta #define HNS3_RXD_BDTYPE_M (0xf << HNS3_RXD_BDTYPE_S)
126424eb834SSalil Mehta #define HNS3_RXD_VLD_B 4
127424eb834SSalil Mehta #define HNS3_RXD_UDP0_B 5
128424eb834SSalil Mehta #define HNS3_RXD_EXTEND_B 7
129424eb834SSalil Mehta #define HNS3_RXD_FE_B 8
130424eb834SSalil Mehta #define HNS3_RXD_LUM_B 9
131424eb834SSalil Mehta #define HNS3_RXD_CRCP_B 10
132424eb834SSalil Mehta #define HNS3_RXD_L3L4P_B 11
1330bf5eb78SHuazhong Tan #define HNS3_RXD_TSIDX_S 12
1340bf5eb78SHuazhong Tan #define HNS3_RXD_TSIDX_M (0x3 << HNS3_RXD_TSIDX_S)
1350bf5eb78SHuazhong Tan #define HNS3_RXD_TS_VLD_B 14
136424eb834SSalil Mehta #define HNS3_RXD_LKBK_B 15
137a6d53b97SPeng Li #define HNS3_RXD_GRO_SIZE_S 16
138eff858c1SYunsheng Lin #define HNS3_RXD_GRO_SIZE_M (0x3fff << HNS3_RXD_GRO_SIZE_S)
139424eb834SSalil Mehta
140424eb834SSalil Mehta #define HNS3_TXD_L3T_S 0
141424eb834SSalil Mehta #define HNS3_TXD_L3T_M (0x3 << HNS3_TXD_L3T_S)
142424eb834SSalil Mehta #define HNS3_TXD_L4T_S 2
143424eb834SSalil Mehta #define HNS3_TXD_L4T_M (0x3 << HNS3_TXD_L4T_S)
144424eb834SSalil Mehta #define HNS3_TXD_L3CS_B 4
145424eb834SSalil Mehta #define HNS3_TXD_L4CS_B 5
146424eb834SSalil Mehta #define HNS3_TXD_VLAN_B 6
147424eb834SSalil Mehta #define HNS3_TXD_TSO_B 7
148424eb834SSalil Mehta
149424eb834SSalil Mehta #define HNS3_TXD_L2LEN_S 8
150424eb834SSalil Mehta #define HNS3_TXD_L2LEN_M (0xff << HNS3_TXD_L2LEN_S)
151424eb834SSalil Mehta #define HNS3_TXD_L3LEN_S 16
152424eb834SSalil Mehta #define HNS3_TXD_L3LEN_M (0xff << HNS3_TXD_L3LEN_S)
153424eb834SSalil Mehta #define HNS3_TXD_L4LEN_S 24
154424eb834SSalil Mehta #define HNS3_TXD_L4LEN_M (0xff << HNS3_TXD_L4LEN_S)
155424eb834SSalil Mehta
15666d52f3bSHuazhong Tan #define HNS3_TXD_CSUM_START_S 8
15766d52f3bSHuazhong Tan #define HNS3_TXD_CSUM_START_M (0xffff << HNS3_TXD_CSUM_START_S)
15866d52f3bSHuazhong Tan
159424eb834SSalil Mehta #define HNS3_TXD_OL3T_S 0
160424eb834SSalil Mehta #define HNS3_TXD_OL3T_M (0x3 << HNS3_TXD_OL3T_S)
161424eb834SSalil Mehta #define HNS3_TXD_OVLAN_B 2
162424eb834SSalil Mehta #define HNS3_TXD_MACSEC_B 3
163424eb834SSalil Mehta #define HNS3_TXD_TUNTYPE_S 4
164424eb834SSalil Mehta #define HNS3_TXD_TUNTYPE_M (0xf << HNS3_TXD_TUNTYPE_S)
165424eb834SSalil Mehta
16666d52f3bSHuazhong Tan #define HNS3_TXD_CSUM_OFFSET_S 8
16766d52f3bSHuazhong Tan #define HNS3_TXD_CSUM_OFFSET_M (0xffff << HNS3_TXD_CSUM_OFFSET_S)
16866d52f3bSHuazhong Tan
169424eb834SSalil Mehta #define HNS3_TXD_BDTYPE_S 0
170424eb834SSalil Mehta #define HNS3_TXD_BDTYPE_M (0xf << HNS3_TXD_BDTYPE_S)
171424eb834SSalil Mehta #define HNS3_TXD_FE_B 4
172424eb834SSalil Mehta #define HNS3_TXD_SC_S 5
173424eb834SSalil Mehta #define HNS3_TXD_SC_M (0x3 << HNS3_TXD_SC_S)
174424eb834SSalil Mehta #define HNS3_TXD_EXTEND_B 7
175424eb834SSalil Mehta #define HNS3_TXD_VLD_B 8
176424eb834SSalil Mehta #define HNS3_TXD_RI_B 9
177424eb834SSalil Mehta #define HNS3_TXD_RA_B 10
178424eb834SSalil Mehta #define HNS3_TXD_TSYN_B 11
179424eb834SSalil Mehta #define HNS3_TXD_DECTTL_S 12
180424eb834SSalil Mehta #define HNS3_TXD_DECTTL_M (0xf << HNS3_TXD_DECTTL_S)
181424eb834SSalil Mehta
1823e281621SHuazhong Tan #define HNS3_TXD_OL4CS_B 22
1833e281621SHuazhong Tan
184424eb834SSalil Mehta #define HNS3_TXD_MSS_S 0
185424eb834SSalil Mehta #define HNS3_TXD_MSS_M (0x3fff << HNS3_TXD_MSS_S)
18666d52f3bSHuazhong Tan #define HNS3_TXD_HW_CS_B 14
187424eb834SSalil Mehta
188424eb834SSalil Mehta #define HNS3_VECTOR_TX_IRQ BIT_ULL(0)
189424eb834SSalil Mehta #define HNS3_VECTOR_RX_IRQ BIT_ULL(1)
190424eb834SSalil Mehta
191424eb834SSalil Mehta #define HNS3_VECTOR_NOT_INITED 0
192424eb834SSalil Mehta #define HNS3_VECTOR_INITED 1
193424eb834SSalil Mehta
194424eb834SSalil Mehta #define HNS3_MAX_BD_SIZE 65535
1958ae10cfbSYunsheng Lin #define HNS3_MAX_TSO_BD_NUM 63U
196adfb7b49SYunsheng Lin #define HNS3_MAX_TSO_SIZE 1048576U
197adfb7b49SYunsheng Lin #define HNS3_MAX_NON_TSO_SIZE 9728U
1988ae10cfbSYunsheng Lin
199c99fead7SHuazhong Tan #define HNS3_VECTOR_GL_MASK GENMASK(11, 0)
200424eb834SSalil Mehta #define HNS3_VECTOR_GL0_OFFSET 0x100
201424eb834SSalil Mehta #define HNS3_VECTOR_GL1_OFFSET 0x200
202424eb834SSalil Mehta #define HNS3_VECTOR_GL2_OFFSET 0x300
203424eb834SSalil Mehta #define HNS3_VECTOR_RL_OFFSET 0x900
204424eb834SSalil Mehta #define HNS3_VECTOR_RL_EN_B 6
205c99fead7SHuazhong Tan #define HNS3_VECTOR_QL_MASK GENMASK(9, 0)
20691bfae25SHuazhong Tan #define HNS3_VECTOR_TX_QL_OFFSET 0xe00
20791bfae25SHuazhong Tan #define HNS3_VECTOR_RX_QL_OFFSET 0xf00
208424eb834SSalil Mehta
2098df0fa91SHuazhong Tan #define HNS3_RING_EN_B 0
2108df0fa91SHuazhong Tan
2119f0c6f4bSYufeng Mo #define HNS3_GL0_CQ_MODE_REG 0x20d00
2129f0c6f4bSYufeng Mo #define HNS3_GL1_CQ_MODE_REG 0x20d04
2139f0c6f4bSYufeng Mo #define HNS3_GL2_CQ_MODE_REG 0x20d08
2149f0c6f4bSYufeng Mo #define HNS3_CQ_MODE_EQE 1U
2159f0c6f4bSYufeng Mo #define HNS3_CQ_MODE_CQE 0U
2169f0c6f4bSYufeng Mo
217*47016dcbSJie Wang #define HNS3_RESCHED_BD_NUM 1024
218*47016dcbSJie Wang
219c376fa1aSJian Shen enum hns3_pkt_l2t_type {
220c376fa1aSJian Shen HNS3_L2_TYPE_UNICAST,
221c376fa1aSJian Shen HNS3_L2_TYPE_MULTICAST,
222c376fa1aSJian Shen HNS3_L2_TYPE_BROADCAST,
223c376fa1aSJian Shen HNS3_L2_TYPE_INVALID,
224c376fa1aSJian Shen };
225c376fa1aSJian Shen
226424eb834SSalil Mehta enum hns3_pkt_l3t_type {
227424eb834SSalil Mehta HNS3_L3T_NONE,
228424eb834SSalil Mehta HNS3_L3T_IPV6,
229424eb834SSalil Mehta HNS3_L3T_IPV4,
230424eb834SSalil Mehta HNS3_L3T_RESERVED
231424eb834SSalil Mehta };
232424eb834SSalil Mehta
233424eb834SSalil Mehta enum hns3_pkt_l4t_type {
234424eb834SSalil Mehta HNS3_L4T_UNKNOWN,
235424eb834SSalil Mehta HNS3_L4T_TCP,
236424eb834SSalil Mehta HNS3_L4T_UDP,
237424eb834SSalil Mehta HNS3_L4T_SCTP
238424eb834SSalil Mehta };
239424eb834SSalil Mehta
240424eb834SSalil Mehta enum hns3_pkt_ol3t_type {
241424eb834SSalil Mehta HNS3_OL3T_NONE,
242424eb834SSalil Mehta HNS3_OL3T_IPV6,
243424eb834SSalil Mehta HNS3_OL3T_IPV4_NO_CSUM,
244424eb834SSalil Mehta HNS3_OL3T_IPV4_CSUM
245424eb834SSalil Mehta };
246424eb834SSalil Mehta
247424eb834SSalil Mehta enum hns3_pkt_tun_type {
248424eb834SSalil Mehta HNS3_TUN_NONE,
249424eb834SSalil Mehta HNS3_TUN_MAC_IN_UDP,
250424eb834SSalil Mehta HNS3_TUN_NVGRE,
251424eb834SSalil Mehta HNS3_TUN_OTHER
252424eb834SSalil Mehta };
253424eb834SSalil Mehta
254424eb834SSalil Mehta /* hardware spec ring buffer format */
255424eb834SSalil Mehta struct __packed hns3_desc {
2561ddc028aSHuazhong Tan union {
257424eb834SSalil Mehta __le64 addr;
2581ddc028aSHuazhong Tan __le16 csum;
2590bf5eb78SHuazhong Tan struct {
2600bf5eb78SHuazhong Tan __le32 ts_nsec;
2610bf5eb78SHuazhong Tan __le32 ts_sec;
2620bf5eb78SHuazhong Tan };
2631ddc028aSHuazhong Tan };
264424eb834SSalil Mehta union {
265424eb834SSalil Mehta struct {
266424eb834SSalil Mehta __le16 vlan_tag;
267424eb834SSalil Mehta __le16 send_size;
268424eb834SSalil Mehta union {
269424eb834SSalil Mehta __le32 type_cs_vlan_tso_len;
270424eb834SSalil Mehta struct {
271424eb834SSalil Mehta __u8 type_cs_vlan_tso;
272424eb834SSalil Mehta __u8 l2_len;
273424eb834SSalil Mehta __u8 l3_len;
274424eb834SSalil Mehta __u8 l4_len;
275424eb834SSalil Mehta };
276424eb834SSalil Mehta };
277424eb834SSalil Mehta __le16 outer_vlan_tag;
278424eb834SSalil Mehta __le16 tv;
279424eb834SSalil Mehta
280424eb834SSalil Mehta union {
281424eb834SSalil Mehta __le32 ol_type_vlan_len_msec;
282424eb834SSalil Mehta struct {
283424eb834SSalil Mehta __u8 ol_type_vlan_msec;
284424eb834SSalil Mehta __u8 ol2_len;
285424eb834SSalil Mehta __u8 ol3_len;
286424eb834SSalil Mehta __u8 ol4_len;
287424eb834SSalil Mehta };
288424eb834SSalil Mehta };
289424eb834SSalil Mehta
2903e281621SHuazhong Tan __le32 paylen_ol4cs;
291424eb834SSalil Mehta __le16 bdtp_fe_sc_vld_ra_ri;
29266d52f3bSHuazhong Tan __le16 mss_hw_csum;
293424eb834SSalil Mehta } tx;
294424eb834SSalil Mehta
295424eb834SSalil Mehta struct {
296424eb834SSalil Mehta __le32 l234_info;
297424eb834SSalil Mehta __le16 pkt_len;
298424eb834SSalil Mehta __le16 size;
299424eb834SSalil Mehta
300424eb834SSalil Mehta __le32 rss_hash;
301424eb834SSalil Mehta __le16 fd_id;
302424eb834SSalil Mehta __le16 vlan_tag;
303424eb834SSalil Mehta
304424eb834SSalil Mehta union {
305424eb834SSalil Mehta __le32 ol_info;
306424eb834SSalil Mehta struct {
307424eb834SSalil Mehta __le16 o_dm_vlan_id_fb;
308424eb834SSalil Mehta __le16 ot_vlan_tag;
309424eb834SSalil Mehta };
310424eb834SSalil Mehta };
311424eb834SSalil Mehta
312424eb834SSalil Mehta __le32 bd_base_info;
313424eb834SSalil Mehta } rx;
314424eb834SSalil Mehta };
315424eb834SSalil Mehta };
316424eb834SSalil Mehta
31726f1ccdfSYunsheng Lin enum hns3_desc_type {
31826f1ccdfSYunsheng Lin DESC_TYPE_UNKNOWN = 0,
31926f1ccdfSYunsheng Lin DESC_TYPE_SKB = 1 << 0,
32026f1ccdfSYunsheng Lin DESC_TYPE_FRAGLIST_SKB = 1 << 1,
32126f1ccdfSYunsheng Lin DESC_TYPE_PAGE = 1 << 2,
322907676b1SYunsheng Lin DESC_TYPE_BOUNCE_ALL = 1 << 3,
323907676b1SYunsheng Lin DESC_TYPE_BOUNCE_HEAD = 1 << 4,
3247459775eSYunsheng Lin DESC_TYPE_SGL_SKB = 1 << 5,
32593188e96SYunsheng Lin DESC_TYPE_PP_FRAG = 1 << 6,
32626f1ccdfSYunsheng Lin };
32726f1ccdfSYunsheng Lin
328424eb834SSalil Mehta struct hns3_desc_cb {
329424eb834SSalil Mehta dma_addr_t dma; /* dma address of this desc */
330424eb834SSalil Mehta void *buf; /* cpu addr for a desc */
331424eb834SSalil Mehta
332424eb834SSalil Mehta /* priv data for the desc, e.g. skb when use with ip stack */
333424eb834SSalil Mehta void *priv;
334811c0830SYunsheng Lin
335811c0830SYunsheng Lin union {
336811c0830SYunsheng Lin u32 page_offset; /* for rx */
337811c0830SYunsheng Lin u32 send_bytes; /* for tx */
338811c0830SYunsheng Lin };
339811c0830SYunsheng Lin
34048d154e7STan Xiaojun u32 length; /* length of the buffer */
341424eb834SSalil Mehta
34227a59593SHuazhong Tan u16 reuse_flag;
3439f9f0f19SYunsheng Lin u16 refill;
34427a59593SHuazhong Tan
345424eb834SSalil Mehta /* desc type, used by the ring user to mark the type of the priv data */
346424eb834SSalil Mehta u16 type;
347aeda9bf8SYunsheng Lin u16 pagecnt_bias;
348424eb834SSalil Mehta };
349424eb834SSalil Mehta
350424eb834SSalil Mehta enum hns3_pkt_l3type {
351424eb834SSalil Mehta HNS3_L3_TYPE_IPV4,
352424eb834SSalil Mehta HNS3_L3_TYPE_IPV6,
353424eb834SSalil Mehta HNS3_L3_TYPE_ARP,
354424eb834SSalil Mehta HNS3_L3_TYPE_RARP,
355424eb834SSalil Mehta HNS3_L3_TYPE_IPV4_OPT,
356424eb834SSalil Mehta HNS3_L3_TYPE_IPV6_EXT,
357424eb834SSalil Mehta HNS3_L3_TYPE_LLDP,
358424eb834SSalil Mehta HNS3_L3_TYPE_BPDU,
359424eb834SSalil Mehta HNS3_L3_TYPE_MAC_PAUSE,
360424eb834SSalil Mehta HNS3_L3_TYPE_PFC_PAUSE, /* 0x9 */
361424eb834SSalil Mehta
362424eb834SSalil Mehta /* reserved for 0xA~0xB */
363424eb834SSalil Mehta
364424eb834SSalil Mehta HNS3_L3_TYPE_CNM = 0xc,
365424eb834SSalil Mehta
366424eb834SSalil Mehta /* reserved for 0xD~0xE */
367424eb834SSalil Mehta
368424eb834SSalil Mehta HNS3_L3_TYPE_PARSE_FAIL = 0xf /* must be last */
369424eb834SSalil Mehta };
370424eb834SSalil Mehta
371424eb834SSalil Mehta enum hns3_pkt_l4type {
372424eb834SSalil Mehta HNS3_L4_TYPE_UDP,
373424eb834SSalil Mehta HNS3_L4_TYPE_TCP,
374424eb834SSalil Mehta HNS3_L4_TYPE_GRE,
375424eb834SSalil Mehta HNS3_L4_TYPE_SCTP,
376424eb834SSalil Mehta HNS3_L4_TYPE_IGMP,
377424eb834SSalil Mehta HNS3_L4_TYPE_ICMP,
378424eb834SSalil Mehta
379424eb834SSalil Mehta /* reserved for 0x6~0xE */
380424eb834SSalil Mehta
381424eb834SSalil Mehta HNS3_L4_TYPE_PARSE_FAIL = 0xf /* must be last */
382424eb834SSalil Mehta };
383424eb834SSalil Mehta
384424eb834SSalil Mehta enum hns3_pkt_ol3type {
385424eb834SSalil Mehta HNS3_OL3_TYPE_IPV4 = 0,
386424eb834SSalil Mehta HNS3_OL3_TYPE_IPV6,
387424eb834SSalil Mehta /* reserved for 0x2~0x3 */
388424eb834SSalil Mehta HNS3_OL3_TYPE_IPV4_OPT = 4,
389424eb834SSalil Mehta HNS3_OL3_TYPE_IPV6_EXT,
390424eb834SSalil Mehta
391424eb834SSalil Mehta /* reserved for 0x6~0xE */
392424eb834SSalil Mehta
393424eb834SSalil Mehta HNS3_OL3_TYPE_PARSE_FAIL = 0xf /* must be last */
394424eb834SSalil Mehta };
395424eb834SSalil Mehta
396424eb834SSalil Mehta enum hns3_pkt_ol4type {
397424eb834SSalil Mehta HNS3_OL4_TYPE_NO_TUN,
398424eb834SSalil Mehta HNS3_OL4_TYPE_MAC_IN_UDP,
399424eb834SSalil Mehta HNS3_OL4_TYPE_NVGRE,
400424eb834SSalil Mehta HNS3_OL4_TYPE_UNKNOWN
401424eb834SSalil Mehta };
402424eb834SSalil Mehta
40379664077SHuazhong Tan struct hns3_rx_ptype {
40479664077SHuazhong Tan u32 ptype : 8;
40579664077SHuazhong Tan u32 csum_level : 2;
40679664077SHuazhong Tan u32 ip_summed : 2;
40779664077SHuazhong Tan u32 l3_type : 4;
40879664077SHuazhong Tan u32 valid : 1;
409a56cad69SJian Shen u32 hash_type: 3;
41079664077SHuazhong Tan };
41179664077SHuazhong Tan
412424eb834SSalil Mehta struct ring_stats {
413424eb834SSalil Mehta u64 sw_err_cnt;
414424eb834SSalil Mehta u64 seg_pkt_cnt;
415424eb834SSalil Mehta union {
416424eb834SSalil Mehta struct {
417424eb834SSalil Mehta u64 tx_pkts;
418424eb834SSalil Mehta u64 tx_bytes;
419f6061a05SYunsheng Lin u64 tx_more;
42087a9b2fdSYufeng Mo u64 tx_push;
42187a9b2fdSYufeng Mo u64 tx_mem_doorbell;
422424eb834SSalil Mehta u64 restart_queue;
423424eb834SSalil Mehta u64 tx_busy;
4243d5f3741SYunsheng Lin u64 tx_copy;
425b20d7fe5SYunsheng Lin u64 tx_vlan_err;
426b20d7fe5SYunsheng Lin u64 tx_l4_proto_err;
427b20d7fe5SYunsheng Lin u64 tx_l2l3l4_err;
428b20d7fe5SYunsheng Lin u64 tx_tso_err;
429d5d5e019SYunsheng Lin u64 over_max_recursion;
430d5d5e019SYunsheng Lin u64 hw_limitation;
431907676b1SYunsheng Lin u64 tx_bounce;
432907676b1SYunsheng Lin u64 tx_spare_full;
433907676b1SYunsheng Lin u64 copy_bits_err;
4347459775eSYunsheng Lin u64 tx_sgl;
4357459775eSYunsheng Lin u64 skb2sgl_err;
4367459775eSYunsheng Lin u64 map_sg_err;
437424eb834SSalil Mehta };
438424eb834SSalil Mehta struct {
439424eb834SSalil Mehta u64 rx_pkts;
440424eb834SSalil Mehta u64 rx_bytes;
441424eb834SSalil Mehta u64 rx_err_cnt;
442424eb834SSalil Mehta u64 reuse_pg_cnt;
443424eb834SSalil Mehta u64 err_pkt_len;
444424eb834SSalil Mehta u64 err_bd_num;
445424eb834SSalil Mehta u64 l2_err;
446424eb834SSalil Mehta u64 l3l4_csum_err;
4474b2fe769SHuazhong Tan u64 csum_complete;
448c376fa1aSJian Shen u64 rx_multicast;
449d21ff4f9SYunsheng Lin u64 non_reuse_pg;
45099f6b5fbSYunsheng Lin u64 frag_alloc_err;
45199f6b5fbSYunsheng Lin u64 frag_alloc;
452424eb834SSalil Mehta };
4531ddc028aSHuazhong Tan __le16 csum;
454424eb834SSalil Mehta };
455424eb834SSalil Mehta };
456424eb834SSalil Mehta
457907676b1SYunsheng Lin struct hns3_tx_spare {
458907676b1SYunsheng Lin dma_addr_t dma;
459907676b1SYunsheng Lin void *buf;
460907676b1SYunsheng Lin u32 next_to_use;
461907676b1SYunsheng Lin u32 next_to_clean;
462907676b1SYunsheng Lin u32 last_to_clean;
463907676b1SYunsheng Lin u32 len;
464907676b1SYunsheng Lin };
465907676b1SYunsheng Lin
466424eb834SSalil Mehta struct hns3_enet_ring {
467424eb834SSalil Mehta struct hns3_desc *desc; /* dma map address space */
468424eb834SSalil Mehta struct hns3_desc_cb *desc_cb;
469424eb834SSalil Mehta struct hns3_enet_ring *next;
470424eb834SSalil Mehta struct hns3_enet_tqp_vector *tqp_vector;
471424eb834SSalil Mehta struct hnae3_queue *tqp;
4725f06b903SYunsheng Lin int queue_index;
473424eb834SSalil Mehta struct device *dev; /* will be used for DMA mapping of descriptors */
47493188e96SYunsheng Lin struct page_pool *page_pool;
475424eb834SSalil Mehta
476424eb834SSalil Mehta /* statistic */
477424eb834SSalil Mehta struct ring_stats stats;
478424eb834SSalil Mehta struct u64_stats_sync syncp;
479424eb834SSalil Mehta
480424eb834SSalil Mehta dma_addr_t desc_dma_addr;
481424eb834SSalil Mehta u32 buf_size; /* size for hnae_desc->addr, preset by AE */
482424eb834SSalil Mehta u16 desc_num; /* total number of desc */
483424eb834SSalil Mehta int next_to_use; /* idx of next spare desc */
484424eb834SSalil Mehta
485424eb834SSalil Mehta /* idx of lastest sent desc, the ring is empty when equal to
486424eb834SSalil Mehta * next_to_use
487424eb834SSalil Mehta */
488424eb834SSalil Mehta int next_to_clean;
489424eb834SSalil Mehta u32 flag; /* ring attribute */
490424eb834SSalil Mehta
491e5597095SPeng Li int pending_buf;
492907676b1SYunsheng Lin union {
493907676b1SYunsheng Lin /* for Tx ring */
494907676b1SYunsheng Lin struct {
495907676b1SYunsheng Lin u32 fd_qb_tx_sample;
496907676b1SYunsheng Lin int last_to_use; /* last idx used by xmit */
497907676b1SYunsheng Lin u32 tx_copybreak;
498907676b1SYunsheng Lin struct hns3_tx_spare *tx_spare;
499907676b1SYunsheng Lin };
500907676b1SYunsheng Lin
501907676b1SYunsheng Lin /* for Rx ring */
502907676b1SYunsheng Lin struct {
503907676b1SYunsheng Lin u32 pull_len; /* memcpy len for current rx packet */
50499f6b5fbSYunsheng Lin u32 rx_copybreak;
505907676b1SYunsheng Lin u32 frag_num;
506907676b1SYunsheng Lin /* first buffer address for current packet */
507907676b1SYunsheng Lin unsigned char *va;
508e5597095SPeng Li struct sk_buff *skb;
50981ae0e04SPeng Li struct sk_buff *tail_skb;
510907676b1SYunsheng Lin };
511907676b1SYunsheng Lin };
51276643555SYunsheng Lin } ____cacheline_internodealigned_in_smp;
513424eb834SSalil Mehta
514424eb834SSalil Mehta enum hns3_flow_level_range {
515424eb834SSalil Mehta HNS3_FLOW_LOW = 0,
516424eb834SSalil Mehta HNS3_FLOW_MID = 1,
517424eb834SSalil Mehta HNS3_FLOW_HIGH = 2,
518424eb834SSalil Mehta HNS3_FLOW_ULTRA = 3,
519424eb834SSalil Mehta };
520424eb834SSalil Mehta
521b81c59e1SFuyun Liang #define HNS3_INT_GL_50K 0x0014
522b81c59e1SFuyun Liang #define HNS3_INT_GL_20K 0x0032
523b81c59e1SFuyun Liang #define HNS3_INT_GL_18K 0x0036
524b81c59e1SFuyun Liang #define HNS3_INT_GL_8K 0x007C
525424eb834SSalil Mehta
5265ac84b02SHuazhong Tan #define HNS3_INT_GL_1US BIT(31)
5275ac84b02SHuazhong Tan
528434776a5SFuyun Liang #define HNS3_INT_RL_MAX 0x00EC
529434776a5SFuyun Liang #define HNS3_INT_RL_ENABLE_MASK 0x40
530434776a5SFuyun Liang
53191bfae25SHuazhong Tan #define HNS3_INT_QL_DEFAULT_CFG 0x20
53291bfae25SHuazhong Tan
5339bc727a9SYunsheng Lin struct hns3_enet_coalesce {
5349bc727a9SYunsheng Lin u16 int_gl;
53591bfae25SHuazhong Tan u16 int_ql;
53691bfae25SHuazhong Tan u16 int_ql_max;
537de25bcc4SHuazhong Tan u8 adapt_enable : 1;
53891bfae25SHuazhong Tan u8 ql_enable : 1;
5395ac84b02SHuazhong Tan u8 unit_1us : 1;
5409bc727a9SYunsheng Lin enum hns3_flow_level_range flow_level;
5419bc727a9SYunsheng Lin };
5429bc727a9SYunsheng Lin
543424eb834SSalil Mehta struct hns3_enet_ring_group {
544424eb834SSalil Mehta /* array of pointers to rings */
545424eb834SSalil Mehta struct hns3_enet_ring *ring;
546424eb834SSalil Mehta u64 total_bytes; /* total bytes processed this group */
547424eb834SSalil Mehta u64 total_packets; /* total packets processed this group */
548424eb834SSalil Mehta u16 count;
5499bc727a9SYunsheng Lin struct hns3_enet_coalesce coal;
550307ea4ceSHuazhong Tan struct dim dim;
551424eb834SSalil Mehta };
552424eb834SSalil Mehta
553424eb834SSalil Mehta struct hns3_enet_tqp_vector {
554424eb834SSalil Mehta struct hnae3_handle *handle;
555424eb834SSalil Mehta u8 __iomem *mask_addr;
556424eb834SSalil Mehta int vector_irq;
557424eb834SSalil Mehta int irq_init_flag;
558424eb834SSalil Mehta
559424eb834SSalil Mehta u16 idx; /* index in the TQP vector array per handle. */
560424eb834SSalil Mehta
561424eb834SSalil Mehta struct napi_struct napi;
562424eb834SSalil Mehta
563424eb834SSalil Mehta struct hns3_enet_ring_group rx_group;
564424eb834SSalil Mehta struct hns3_enet_ring_group tx_group;
565424eb834SSalil Mehta
566874bff0bSPeng Li cpumask_t affinity_mask;
567424eb834SSalil Mehta u16 num_tqps; /* total number of tqps in TQP vector */
568874bff0bSPeng Li struct irq_affinity_notify affinity_notify;
569424eb834SSalil Mehta
570424eb834SSalil Mehta char name[HNAE3_INT_NAME_LEN];
571424eb834SSalil Mehta
572307ea4ceSHuazhong Tan u64 event_cnt;
573424eb834SSalil Mehta } ____cacheline_internodealigned_in_smp;
574424eb834SSalil Mehta
575424eb834SSalil Mehta struct hns3_nic_priv {
576424eb834SSalil Mehta struct hnae3_handle *ae_handle;
577424eb834SSalil Mehta struct net_device *netdev;
578424eb834SSalil Mehta struct device *dev;
579424eb834SSalil Mehta
580424eb834SSalil Mehta /**
581424eb834SSalil Mehta * the cb for nic to manage the ring buffer, the first half of the
582424eb834SSalil Mehta * array is for tx_ring and vice versa for the second half
583424eb834SSalil Mehta */
5845f06b903SYunsheng Lin struct hns3_enet_ring *ring;
585424eb834SSalil Mehta struct hns3_enet_tqp_vector *tqp_vector;
586424eb834SSalil Mehta u16 vector_num;
587fd665b3dSHuazhong Tan u8 max_non_tso_bd_num;
588424eb834SSalil Mehta
589424eb834SSalil Mehta u64 tx_timeout_count;
590424eb834SSalil Mehta
591424eb834SSalil Mehta unsigned long state;
592424eb834SSalil Mehta
5939f0c6f4bSYufeng Mo enum dim_cq_period_mode tx_cqe_mode;
5949f0c6f4bSYufeng Mo enum dim_cq_period_mode rx_cqe_mode;
595e4fd7502SHuazhong Tan struct hns3_enet_coalesce tx_coal;
596e4fd7502SHuazhong Tan struct hns3_enet_coalesce rx_coal;
597907676b1SYunsheng Lin u32 tx_copybreak;
59899f6b5fbSYunsheng Lin u32 rx_copybreak;
599424eb834SSalil Mehta };
600424eb834SSalil Mehta
601424eb834SSalil Mehta union l3_hdr_info {
602424eb834SSalil Mehta struct iphdr *v4;
603424eb834SSalil Mehta struct ipv6hdr *v6;
604424eb834SSalil Mehta unsigned char *hdr;
605424eb834SSalil Mehta };
606424eb834SSalil Mehta
607424eb834SSalil Mehta union l4_hdr_info {
608424eb834SSalil Mehta struct tcphdr *tcp;
609424eb834SSalil Mehta struct udphdr *udp;
6101a6e552dSliyongxin struct gre_base_hdr *gre;
611424eb834SSalil Mehta unsigned char *hdr;
612424eb834SSalil Mehta };
613424eb834SSalil Mehta
614a83d2961SWeihang Li struct hns3_hw_error_info {
615a83d2961SWeihang Li enum hnae3_hw_error_type type;
616a83d2961SWeihang Li const char *msg;
617a83d2961SWeihang Li };
618a83d2961SWeihang Li
619ddccc5e3SYufeng Mo struct hns3_reset_type_map {
620ddccc5e3SYufeng Mo enum ethtool_reset_flags rst_flags;
621ddccc5e3SYufeng Mo enum hnae3_reset_type rst_type;
622ddccc5e3SYufeng Mo };
623ddccc5e3SYufeng Mo
ring_space(struct hns3_enet_ring * ring)624424eb834SSalil Mehta static inline int ring_space(struct hns3_enet_ring *ring)
625424eb834SSalil Mehta {
62626cda2f1SYunsheng Lin /* This smp_load_acquire() pairs with smp_store_release() in
62726cda2f1SYunsheng Lin * hns3_nic_reclaim_one_desc called by hns3_clean_tx_ring.
62826cda2f1SYunsheng Lin */
62926cda2f1SYunsheng Lin int begin = smp_load_acquire(&ring->next_to_clean);
63026cda2f1SYunsheng Lin int end = READ_ONCE(ring->next_to_use);
6310aa3d88aSYunsheng Lin
6320aa3d88aSYunsheng Lin return ((end >= begin) ? (ring->desc_num - end + begin) :
6330aa3d88aSYunsheng Lin (begin - end)) - 1;
634424eb834SSalil Mehta }
635424eb834SSalil Mehta
hns3_tqp_read_reg(struct hns3_enet_ring * ring,u32 reg)636a4ae2bc0SYufeng Mo static inline u32 hns3_tqp_read_reg(struct hns3_enet_ring *ring, u32 reg)
637a4ae2bc0SYufeng Mo {
638a4ae2bc0SYufeng Mo return readl_relaxed(ring->tqp->io_base + reg);
639a4ae2bc0SYufeng Mo }
640a4ae2bc0SYufeng Mo
hns3_read_reg(void __iomem * base,u32 reg)6418df0fa91SHuazhong Tan static inline u32 hns3_read_reg(void __iomem *base, u32 reg)
6428df0fa91SHuazhong Tan {
6438df0fa91SHuazhong Tan return readl(base + reg);
6448df0fa91SHuazhong Tan }
6458df0fa91SHuazhong Tan
hns3_write_reg(void __iomem * base,u32 reg,u32 value)646424eb834SSalil Mehta static inline void hns3_write_reg(void __iomem *base, u32 reg, u32 value)
647424eb834SSalil Mehta {
648424eb834SSalil Mehta u8 __iomem *reg_addr = READ_ONCE(base);
649424eb834SSalil Mehta
650424eb834SSalil Mehta writel(value, reg_addr + reg);
651424eb834SSalil Mehta }
652424eb834SSalil Mehta
6538df0fa91SHuazhong Tan #define hns3_read_dev(a, reg) \
6549393eb50SYufeng Mo hns3_read_reg((a)->io_base, reg)
6558df0fa91SHuazhong Tan
hns3_nic_resetting(struct net_device * netdev)656257e4f29SHuazhong Tan static inline bool hns3_nic_resetting(struct net_device *netdev)
657257e4f29SHuazhong Tan {
658257e4f29SHuazhong Tan struct hns3_nic_priv *priv = netdev_priv(netdev);
659257e4f29SHuazhong Tan
660257e4f29SHuazhong Tan return test_bit(HNS3_NIC_STATE_RESETTING, &priv->state);
661257e4f29SHuazhong Tan }
662257e4f29SHuazhong Tan
663424eb834SSalil Mehta #define hns3_write_dev(a, reg, value) \
6649393eb50SYufeng Mo hns3_write_reg((a)->io_base, reg, value)
665424eb834SSalil Mehta
666845e0d1dSYunsheng Lin #define ring_to_dev(ring) ((ring)->dev)
667424eb834SSalil Mehta
668c8711956SYunsheng Lin #define ring_to_netdev(ring) ((ring)->tqp_vector->napi.dev)
669c8711956SYunsheng Lin
670424eb834SSalil Mehta #define ring_to_dma_dir(ring) (HNAE3_IS_TX_RING(ring) ? \
671424eb834SSalil Mehta DMA_TO_DEVICE : DMA_FROM_DEVICE)
672424eb834SSalil Mehta
673dbba6da0SYunsheng Lin #define hns3_buf_size(_ring) ((_ring)->buf_size)
674dbba6da0SYunsheng Lin
675e6d72f6aSPeng Li #define hns3_ring_stats_update(ring, cnt) do { \
676e6d72f6aSPeng Li typeof(ring) (tmp) = (ring); \
677e6d72f6aSPeng Li u64_stats_update_begin(&(tmp)->syncp); \
678e6d72f6aSPeng Li ((tmp)->stats.cnt)++; \
679e6d72f6aSPeng Li u64_stats_update_end(&(tmp)->syncp); \
680e6d72f6aSPeng Li } while (0) \
681e6d72f6aSPeng Li
hns3_page_order(struct hns3_enet_ring * ring)682dbba6da0SYunsheng Lin static inline unsigned int hns3_page_order(struct hns3_enet_ring *ring)
683dbba6da0SYunsheng Lin {
684dbba6da0SYunsheng Lin #if (PAGE_SIZE < 8192)
685dbba6da0SYunsheng Lin if (ring->buf_size > (PAGE_SIZE / 2))
686dbba6da0SYunsheng Lin return 1;
687dbba6da0SYunsheng Lin #endif
688dbba6da0SYunsheng Lin return 0;
689dbba6da0SYunsheng Lin }
690dbba6da0SYunsheng Lin
691dbba6da0SYunsheng Lin #define hns3_page_size(_ring) (PAGE_SIZE << hns3_page_order(_ring))
692424eb834SSalil Mehta
693424eb834SSalil Mehta /* iterator for handling rings in ring group */
694424eb834SSalil Mehta #define hns3_for_each_ring(pos, head) \
6959393eb50SYufeng Mo for (pos = (head).ring; (pos); pos = (pos)->next)
696424eb834SSalil Mehta
697424eb834SSalil Mehta #define hns3_get_handle(ndev) \
698424eb834SSalil Mehta (((struct hns3_nic_priv *)netdev_priv(ndev))->ae_handle)
699424eb834SSalil Mehta
7003b064f54SHao Lan #define hns3_get_ae_dev(handle) \
7013b064f54SHao Lan (pci_get_drvdata((handle)->pdev))
7023b064f54SHao Lan
7033b064f54SHao Lan #define hns3_get_ops(handle) \
7043b064f54SHao Lan ((handle)->ae_algo->ops)
7053b064f54SHao Lan
7069393eb50SYufeng Mo #define hns3_gl_usec_to_reg(int_gl) ((int_gl) >> 1)
707434776a5SFuyun Liang #define hns3_gl_round_down(int_gl) round_down(int_gl, 2)
708434776a5SFuyun Liang
7099393eb50SYufeng Mo #define hns3_rl_usec_to_reg(int_rl) ((int_rl) >> 2)
710434776a5SFuyun Liang #define hns3_rl_round_down(int_rl) round_down(int_rl, 4)
711434776a5SFuyun Liang
712424eb834SSalil Mehta void hns3_ethtool_set_ops(struct net_device *netdev);
71309f2af64SPeng Li int hns3_set_channels(struct net_device *netdev,
71409f2af64SPeng Li struct ethtool_channels *ch);
715424eb834SSalil Mehta
716619ae331SYunsheng Lin void hns3_clean_tx_ring(struct hns3_enet_ring *ring, int budget);
717424eb834SSalil Mehta int hns3_init_all_ring(struct hns3_nic_priv *priv);
7187b763f3fSFuyun Liang int hns3_nic_reset_all_ring(struct hnae3_handle *h);
719a723fb8eSJian Shen void hns3_fini_ring(struct hns3_enet_ring *ring);
720424eb834SSalil Mehta netdev_tx_t hns3_nic_net_xmit(struct sk_buff *skb, struct net_device *netdev);
72197afd47bSYufeng Mo bool hns3_is_phys_func(struct pci_dev *pdev);
722424eb834SSalil Mehta int hns3_clean_rx_ring(
723424eb834SSalil Mehta struct hns3_enet_ring *ring, int budget,
724424eb834SSalil Mehta void (*rx_fn)(struct hns3_enet_ring *, struct sk_buff *));
725424eb834SSalil Mehta
726434776a5SFuyun Liang void hns3_set_vector_coalesce_rx_gl(struct hns3_enet_tqp_vector *tqp_vector,
727434776a5SFuyun Liang u32 gl_value);
728434776a5SFuyun Liang void hns3_set_vector_coalesce_tx_gl(struct hns3_enet_tqp_vector *tqp_vector,
729434776a5SFuyun Liang u32 gl_value);
730434776a5SFuyun Liang void hns3_set_vector_coalesce_rl(struct hns3_enet_tqp_vector *tqp_vector,
731434776a5SFuyun Liang u32 rl_value);
73291bfae25SHuazhong Tan void hns3_set_vector_coalesce_rx_ql(struct hns3_enet_tqp_vector *tqp_vector,
73391bfae25SHuazhong Tan u32 ql_value);
73491bfae25SHuazhong Tan void hns3_set_vector_coalesce_tx_ql(struct hns3_enet_tqp_vector *tqp_vector,
73591bfae25SHuazhong Tan u32 ql_value);
736434776a5SFuyun Liang
737c631c696SJian Shen void hns3_request_update_promisc_mode(struct hnae3_handle *handle);
738e445f08aSHao Chen int hns3_reset_notify(struct hnae3_handle *handle,
739e445f08aSHao Chen enum hnae3_reset_notify_type type);
740c60edc17SJian Shen
741424eb834SSalil Mehta #ifdef CONFIG_HNS3_DCB
742424eb834SSalil Mehta void hns3_dcbnl_setup(struct hnae3_handle *handle);
743424eb834SSalil Mehta #else
hns3_dcbnl_setup(struct hnae3_handle * handle)744424eb834SSalil Mehta static inline void hns3_dcbnl_setup(struct hnae3_handle *handle) {}
745424eb834SSalil Mehta #endif
746424eb834SSalil Mehta
7475e69ea7eSYufeng Mo int hns3_dbg_init(struct hnae3_handle *handle);
748b2292360Sliuzhongzhu void hns3_dbg_uninit(struct hnae3_handle *handle);
749b2292360Sliuzhongzhu void hns3_dbg_register_debugfs(const char *debugfs_dir_name);
750b2292360Sliuzhongzhu void hns3_dbg_unregister_debugfs(void);
751698a8954SYunsheng Lin void hns3_shinfo_pack(struct skb_shared_info *shinfo, __u32 *size);
75277e91848SHuazhong Tan u16 hns3_get_max_available_channels(struct hnae3_handle *h);
753cce1689eSYufeng Mo void hns3_cq_period_mode_init(struct hns3_nic_priv *priv,
754cce1689eSYufeng Mo enum dim_cq_period_mode tx_mode,
755cce1689eSYufeng Mo enum dim_cq_period_mode rx_mode);
75604b6ba14SYonglong Liu
75704b6ba14SYonglong Liu void hns3_external_lb_prepare(struct net_device *ndev, bool if_running);
75804b6ba14SYonglong Liu void hns3_external_lb_restore(struct net_device *ndev, bool if_running);
759424eb834SSalil Mehta #endif
760